tg3.c 317 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/config.h>
  18. #include <linux/module.h>
  19. #include <linux/moduleparam.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mii.h>
  34. #include <linux/if_vlan.h>
  35. #include <linux/ip.h>
  36. #include <linux/tcp.h>
  37. #include <linux/workqueue.h>
  38. #include <linux/prefetch.h>
  39. #include <linux/dma-mapping.h>
  40. #include <net/checksum.h>
  41. #include <asm/system.h>
  42. #include <asm/io.h>
  43. #include <asm/byteorder.h>
  44. #include <asm/uaccess.h>
  45. #ifdef CONFIG_SPARC64
  46. #include <asm/idprom.h>
  47. #include <asm/oplib.h>
  48. #include <asm/pbm.h>
  49. #endif
  50. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  51. #define TG3_VLAN_TAG_USED 1
  52. #else
  53. #define TG3_VLAN_TAG_USED 0
  54. #endif
  55. #ifdef NETIF_F_TSO
  56. #define TG3_TSO_SUPPORT 1
  57. #else
  58. #define TG3_TSO_SUPPORT 0
  59. #endif
  60. #include "tg3.h"
  61. #define DRV_MODULE_NAME "tg3"
  62. #define PFX DRV_MODULE_NAME ": "
  63. #define DRV_MODULE_VERSION "3.49"
  64. #define DRV_MODULE_RELDATE "Feb 2, 2006"
  65. #define TG3_DEF_MAC_MODE 0
  66. #define TG3_DEF_RX_MODE 0
  67. #define TG3_DEF_TX_MODE 0
  68. #define TG3_DEF_MSG_ENABLE \
  69. (NETIF_MSG_DRV | \
  70. NETIF_MSG_PROBE | \
  71. NETIF_MSG_LINK | \
  72. NETIF_MSG_TIMER | \
  73. NETIF_MSG_IFDOWN | \
  74. NETIF_MSG_IFUP | \
  75. NETIF_MSG_RX_ERR | \
  76. NETIF_MSG_TX_ERR)
  77. /* length of time before we decide the hardware is borked,
  78. * and dev->tx_timeout() should be called to fix the problem
  79. */
  80. #define TG3_TX_TIMEOUT (5 * HZ)
  81. /* hardware minimum and maximum for a single frame's data payload */
  82. #define TG3_MIN_MTU 60
  83. #define TG3_MAX_MTU(tp) \
  84. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  85. /* These numbers seem to be hard coded in the NIC firmware somehow.
  86. * You can't change the ring sizes, but you can change where you place
  87. * them in the NIC onboard memory.
  88. */
  89. #define TG3_RX_RING_SIZE 512
  90. #define TG3_DEF_RX_RING_PENDING 200
  91. #define TG3_RX_JUMBO_RING_SIZE 256
  92. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  93. /* Do not place this n-ring entries value into the tp struct itself,
  94. * we really want to expose these constants to GCC so that modulo et
  95. * al. operations are done with shifts and masks instead of with
  96. * hw multiply/modulo instructions. Another solution would be to
  97. * replace things like '% foo' with '& (foo - 1)'.
  98. */
  99. #define TG3_RX_RCB_RING_SIZE(tp) \
  100. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  101. #define TG3_TX_RING_SIZE 512
  102. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  103. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  104. TG3_RX_RING_SIZE)
  105. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  106. TG3_RX_JUMBO_RING_SIZE)
  107. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  108. TG3_RX_RCB_RING_SIZE(tp))
  109. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  110. TG3_TX_RING_SIZE)
  111. #define TX_BUFFS_AVAIL(TP) \
  112. ((TP)->tx_pending - \
  113. (((TP)->tx_prod - (TP)->tx_cons) & (TG3_TX_RING_SIZE - 1)))
  114. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  115. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  116. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  117. /* minimum number of free TX descriptors required to wake up TX process */
  118. #define TG3_TX_WAKEUP_THRESH (TG3_TX_RING_SIZE / 4)
  119. /* number of ETHTOOL_GSTATS u64's */
  120. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  121. #define TG3_NUM_TEST 6
  122. static char version[] __devinitdata =
  123. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  124. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  125. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  126. MODULE_LICENSE("GPL");
  127. MODULE_VERSION(DRV_MODULE_VERSION);
  128. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  129. module_param(tg3_debug, int, 0);
  130. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  131. static struct pci_device_id tg3_pci_tbl[] = {
  132. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700,
  133. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  134. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701,
  135. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  136. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702,
  137. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  138. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703,
  139. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  140. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704,
  141. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  142. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE,
  143. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  144. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705,
  145. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  146. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2,
  147. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  148. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M,
  149. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  150. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2,
  151. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  152. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X,
  153. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  154. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X,
  155. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  156. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S,
  157. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  158. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3,
  159. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  160. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3,
  161. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  162. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782,
  163. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  164. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788,
  165. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  166. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789,
  167. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  168. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901,
  169. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  170. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2,
  171. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  172. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2,
  173. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  174. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F,
  175. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  176. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720,
  177. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  178. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721,
  179. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  180. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750,
  181. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  182. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751,
  183. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  184. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M,
  185. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  186. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M,
  187. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  188. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F,
  189. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  190. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752,
  191. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  192. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M,
  193. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  194. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753,
  195. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  196. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M,
  197. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  198. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F,
  199. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  200. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714,
  201. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  202. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715,
  203. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  204. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780,
  205. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  206. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S,
  207. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  208. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781,
  209. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  210. { PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX,
  211. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  212. { PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX,
  213. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  214. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000,
  215. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  216. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001,
  217. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  218. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003,
  219. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  220. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100,
  221. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  222. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3,
  223. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  224. { 0, }
  225. };
  226. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  227. static struct {
  228. const char string[ETH_GSTRING_LEN];
  229. } ethtool_stats_keys[TG3_NUM_STATS] = {
  230. { "rx_octets" },
  231. { "rx_fragments" },
  232. { "rx_ucast_packets" },
  233. { "rx_mcast_packets" },
  234. { "rx_bcast_packets" },
  235. { "rx_fcs_errors" },
  236. { "rx_align_errors" },
  237. { "rx_xon_pause_rcvd" },
  238. { "rx_xoff_pause_rcvd" },
  239. { "rx_mac_ctrl_rcvd" },
  240. { "rx_xoff_entered" },
  241. { "rx_frame_too_long_errors" },
  242. { "rx_jabbers" },
  243. { "rx_undersize_packets" },
  244. { "rx_in_length_errors" },
  245. { "rx_out_length_errors" },
  246. { "rx_64_or_less_octet_packets" },
  247. { "rx_65_to_127_octet_packets" },
  248. { "rx_128_to_255_octet_packets" },
  249. { "rx_256_to_511_octet_packets" },
  250. { "rx_512_to_1023_octet_packets" },
  251. { "rx_1024_to_1522_octet_packets" },
  252. { "rx_1523_to_2047_octet_packets" },
  253. { "rx_2048_to_4095_octet_packets" },
  254. { "rx_4096_to_8191_octet_packets" },
  255. { "rx_8192_to_9022_octet_packets" },
  256. { "tx_octets" },
  257. { "tx_collisions" },
  258. { "tx_xon_sent" },
  259. { "tx_xoff_sent" },
  260. { "tx_flow_control" },
  261. { "tx_mac_errors" },
  262. { "tx_single_collisions" },
  263. { "tx_mult_collisions" },
  264. { "tx_deferred" },
  265. { "tx_excessive_collisions" },
  266. { "tx_late_collisions" },
  267. { "tx_collide_2times" },
  268. { "tx_collide_3times" },
  269. { "tx_collide_4times" },
  270. { "tx_collide_5times" },
  271. { "tx_collide_6times" },
  272. { "tx_collide_7times" },
  273. { "tx_collide_8times" },
  274. { "tx_collide_9times" },
  275. { "tx_collide_10times" },
  276. { "tx_collide_11times" },
  277. { "tx_collide_12times" },
  278. { "tx_collide_13times" },
  279. { "tx_collide_14times" },
  280. { "tx_collide_15times" },
  281. { "tx_ucast_packets" },
  282. { "tx_mcast_packets" },
  283. { "tx_bcast_packets" },
  284. { "tx_carrier_sense_errors" },
  285. { "tx_discards" },
  286. { "tx_errors" },
  287. { "dma_writeq_full" },
  288. { "dma_write_prioq_full" },
  289. { "rxbds_empty" },
  290. { "rx_discards" },
  291. { "rx_errors" },
  292. { "rx_threshold_hit" },
  293. { "dma_readq_full" },
  294. { "dma_read_prioq_full" },
  295. { "tx_comp_queue_full" },
  296. { "ring_set_send_prod_index" },
  297. { "ring_status_update" },
  298. { "nic_irqs" },
  299. { "nic_avoided_irqs" },
  300. { "nic_tx_threshold_hit" }
  301. };
  302. static struct {
  303. const char string[ETH_GSTRING_LEN];
  304. } ethtool_test_keys[TG3_NUM_TEST] = {
  305. { "nvram test (online) " },
  306. { "link test (online) " },
  307. { "register test (offline)" },
  308. { "memory test (offline)" },
  309. { "loopback test (offline)" },
  310. { "interrupt test (offline)" },
  311. };
  312. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  313. {
  314. writel(val, tp->regs + off);
  315. }
  316. static u32 tg3_read32(struct tg3 *tp, u32 off)
  317. {
  318. return (readl(tp->regs + off));
  319. }
  320. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  321. {
  322. unsigned long flags;
  323. spin_lock_irqsave(&tp->indirect_lock, flags);
  324. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  325. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  326. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  327. }
  328. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  329. {
  330. writel(val, tp->regs + off);
  331. readl(tp->regs + off);
  332. }
  333. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  334. {
  335. unsigned long flags;
  336. u32 val;
  337. spin_lock_irqsave(&tp->indirect_lock, flags);
  338. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  339. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  340. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  341. return val;
  342. }
  343. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  344. {
  345. unsigned long flags;
  346. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  347. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  348. TG3_64BIT_REG_LOW, val);
  349. return;
  350. }
  351. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  352. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  353. TG3_64BIT_REG_LOW, val);
  354. return;
  355. }
  356. spin_lock_irqsave(&tp->indirect_lock, flags);
  357. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  358. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  359. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  360. /* In indirect mode when disabling interrupts, we also need
  361. * to clear the interrupt bit in the GRC local ctrl register.
  362. */
  363. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  364. (val == 0x1)) {
  365. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  366. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  367. }
  368. }
  369. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  370. {
  371. unsigned long flags;
  372. u32 val;
  373. spin_lock_irqsave(&tp->indirect_lock, flags);
  374. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  375. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  376. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  377. return val;
  378. }
  379. /* usec_wait specifies the wait time in usec when writing to certain registers
  380. * where it is unsafe to read back the register without some delay.
  381. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  382. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  383. */
  384. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  385. {
  386. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  387. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  388. /* Non-posted methods */
  389. tp->write32(tp, off, val);
  390. else {
  391. /* Posted method */
  392. tg3_write32(tp, off, val);
  393. if (usec_wait)
  394. udelay(usec_wait);
  395. tp->read32(tp, off);
  396. }
  397. /* Wait again after the read for the posted method to guarantee that
  398. * the wait time is met.
  399. */
  400. if (usec_wait)
  401. udelay(usec_wait);
  402. }
  403. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  404. {
  405. tp->write32_mbox(tp, off, val);
  406. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  407. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  408. tp->read32_mbox(tp, off);
  409. }
  410. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  411. {
  412. void __iomem *mbox = tp->regs + off;
  413. writel(val, mbox);
  414. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  415. writel(val, mbox);
  416. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  417. readl(mbox);
  418. }
  419. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  420. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  421. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  422. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  423. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  424. #define tw32(reg,val) tp->write32(tp, reg, val)
  425. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  426. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  427. #define tr32(reg) tp->read32(tp, reg)
  428. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  429. {
  430. unsigned long flags;
  431. spin_lock_irqsave(&tp->indirect_lock, flags);
  432. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  433. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  434. /* Always leave this as zero. */
  435. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  436. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  437. }
  438. static void tg3_write_mem_fast(struct tg3 *tp, u32 off, u32 val)
  439. {
  440. /* If no workaround is needed, write to mem space directly */
  441. if (tp->write32 != tg3_write_indirect_reg32)
  442. tw32(NIC_SRAM_WIN_BASE + off, val);
  443. else
  444. tg3_write_mem(tp, off, val);
  445. }
  446. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  447. {
  448. unsigned long flags;
  449. spin_lock_irqsave(&tp->indirect_lock, flags);
  450. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  451. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  452. /* Always leave this as zero. */
  453. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  454. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  455. }
  456. static void tg3_disable_ints(struct tg3 *tp)
  457. {
  458. tw32(TG3PCI_MISC_HOST_CTRL,
  459. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  460. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  461. }
  462. static inline void tg3_cond_int(struct tg3 *tp)
  463. {
  464. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  465. (tp->hw_status->status & SD_STATUS_UPDATED))
  466. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  467. }
  468. static void tg3_enable_ints(struct tg3 *tp)
  469. {
  470. tp->irq_sync = 0;
  471. wmb();
  472. tw32(TG3PCI_MISC_HOST_CTRL,
  473. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  474. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  475. (tp->last_tag << 24));
  476. tg3_cond_int(tp);
  477. }
  478. static inline unsigned int tg3_has_work(struct tg3 *tp)
  479. {
  480. struct tg3_hw_status *sblk = tp->hw_status;
  481. unsigned int work_exists = 0;
  482. /* check for phy events */
  483. if (!(tp->tg3_flags &
  484. (TG3_FLAG_USE_LINKCHG_REG |
  485. TG3_FLAG_POLL_SERDES))) {
  486. if (sblk->status & SD_STATUS_LINK_CHG)
  487. work_exists = 1;
  488. }
  489. /* check for RX/TX work to do */
  490. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  491. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  492. work_exists = 1;
  493. return work_exists;
  494. }
  495. /* tg3_restart_ints
  496. * similar to tg3_enable_ints, but it accurately determines whether there
  497. * is new work pending and can return without flushing the PIO write
  498. * which reenables interrupts
  499. */
  500. static void tg3_restart_ints(struct tg3 *tp)
  501. {
  502. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  503. tp->last_tag << 24);
  504. mmiowb();
  505. /* When doing tagged status, this work check is unnecessary.
  506. * The last_tag we write above tells the chip which piece of
  507. * work we've completed.
  508. */
  509. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  510. tg3_has_work(tp))
  511. tw32(HOSTCC_MODE, tp->coalesce_mode |
  512. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  513. }
  514. static inline void tg3_netif_stop(struct tg3 *tp)
  515. {
  516. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  517. netif_poll_disable(tp->dev);
  518. netif_tx_disable(tp->dev);
  519. }
  520. static inline void tg3_netif_start(struct tg3 *tp)
  521. {
  522. netif_wake_queue(tp->dev);
  523. /* NOTE: unconditional netif_wake_queue is only appropriate
  524. * so long as all callers are assured to have free tx slots
  525. * (such as after tg3_init_hw)
  526. */
  527. netif_poll_enable(tp->dev);
  528. tp->hw_status->status |= SD_STATUS_UPDATED;
  529. tg3_enable_ints(tp);
  530. }
  531. static void tg3_switch_clocks(struct tg3 *tp)
  532. {
  533. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  534. u32 orig_clock_ctrl;
  535. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  536. return;
  537. orig_clock_ctrl = clock_ctrl;
  538. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  539. CLOCK_CTRL_CLKRUN_OENABLE |
  540. 0x1f);
  541. tp->pci_clock_ctrl = clock_ctrl;
  542. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  543. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  544. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  545. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  546. }
  547. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  548. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  549. clock_ctrl |
  550. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  551. 40);
  552. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  553. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  554. 40);
  555. }
  556. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  557. }
  558. #define PHY_BUSY_LOOPS 5000
  559. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  560. {
  561. u32 frame_val;
  562. unsigned int loops;
  563. int ret;
  564. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  565. tw32_f(MAC_MI_MODE,
  566. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  567. udelay(80);
  568. }
  569. *val = 0x0;
  570. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  571. MI_COM_PHY_ADDR_MASK);
  572. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  573. MI_COM_REG_ADDR_MASK);
  574. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  575. tw32_f(MAC_MI_COM, frame_val);
  576. loops = PHY_BUSY_LOOPS;
  577. while (loops != 0) {
  578. udelay(10);
  579. frame_val = tr32(MAC_MI_COM);
  580. if ((frame_val & MI_COM_BUSY) == 0) {
  581. udelay(5);
  582. frame_val = tr32(MAC_MI_COM);
  583. break;
  584. }
  585. loops -= 1;
  586. }
  587. ret = -EBUSY;
  588. if (loops != 0) {
  589. *val = frame_val & MI_COM_DATA_MASK;
  590. ret = 0;
  591. }
  592. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  593. tw32_f(MAC_MI_MODE, tp->mi_mode);
  594. udelay(80);
  595. }
  596. return ret;
  597. }
  598. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  599. {
  600. u32 frame_val;
  601. unsigned int loops;
  602. int ret;
  603. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  604. tw32_f(MAC_MI_MODE,
  605. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  606. udelay(80);
  607. }
  608. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  609. MI_COM_PHY_ADDR_MASK);
  610. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  611. MI_COM_REG_ADDR_MASK);
  612. frame_val |= (val & MI_COM_DATA_MASK);
  613. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  614. tw32_f(MAC_MI_COM, frame_val);
  615. loops = PHY_BUSY_LOOPS;
  616. while (loops != 0) {
  617. udelay(10);
  618. frame_val = tr32(MAC_MI_COM);
  619. if ((frame_val & MI_COM_BUSY) == 0) {
  620. udelay(5);
  621. frame_val = tr32(MAC_MI_COM);
  622. break;
  623. }
  624. loops -= 1;
  625. }
  626. ret = -EBUSY;
  627. if (loops != 0)
  628. ret = 0;
  629. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  630. tw32_f(MAC_MI_MODE, tp->mi_mode);
  631. udelay(80);
  632. }
  633. return ret;
  634. }
  635. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  636. {
  637. u32 val;
  638. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  639. return;
  640. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  641. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  642. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  643. (val | (1 << 15) | (1 << 4)));
  644. }
  645. static int tg3_bmcr_reset(struct tg3 *tp)
  646. {
  647. u32 phy_control;
  648. int limit, err;
  649. /* OK, reset it, and poll the BMCR_RESET bit until it
  650. * clears or we time out.
  651. */
  652. phy_control = BMCR_RESET;
  653. err = tg3_writephy(tp, MII_BMCR, phy_control);
  654. if (err != 0)
  655. return -EBUSY;
  656. limit = 5000;
  657. while (limit--) {
  658. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  659. if (err != 0)
  660. return -EBUSY;
  661. if ((phy_control & BMCR_RESET) == 0) {
  662. udelay(40);
  663. break;
  664. }
  665. udelay(10);
  666. }
  667. if (limit <= 0)
  668. return -EBUSY;
  669. return 0;
  670. }
  671. static int tg3_wait_macro_done(struct tg3 *tp)
  672. {
  673. int limit = 100;
  674. while (limit--) {
  675. u32 tmp32;
  676. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  677. if ((tmp32 & 0x1000) == 0)
  678. break;
  679. }
  680. }
  681. if (limit <= 0)
  682. return -EBUSY;
  683. return 0;
  684. }
  685. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  686. {
  687. static const u32 test_pat[4][6] = {
  688. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  689. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  690. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  691. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  692. };
  693. int chan;
  694. for (chan = 0; chan < 4; chan++) {
  695. int i;
  696. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  697. (chan * 0x2000) | 0x0200);
  698. tg3_writephy(tp, 0x16, 0x0002);
  699. for (i = 0; i < 6; i++)
  700. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  701. test_pat[chan][i]);
  702. tg3_writephy(tp, 0x16, 0x0202);
  703. if (tg3_wait_macro_done(tp)) {
  704. *resetp = 1;
  705. return -EBUSY;
  706. }
  707. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  708. (chan * 0x2000) | 0x0200);
  709. tg3_writephy(tp, 0x16, 0x0082);
  710. if (tg3_wait_macro_done(tp)) {
  711. *resetp = 1;
  712. return -EBUSY;
  713. }
  714. tg3_writephy(tp, 0x16, 0x0802);
  715. if (tg3_wait_macro_done(tp)) {
  716. *resetp = 1;
  717. return -EBUSY;
  718. }
  719. for (i = 0; i < 6; i += 2) {
  720. u32 low, high;
  721. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  722. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  723. tg3_wait_macro_done(tp)) {
  724. *resetp = 1;
  725. return -EBUSY;
  726. }
  727. low &= 0x7fff;
  728. high &= 0x000f;
  729. if (low != test_pat[chan][i] ||
  730. high != test_pat[chan][i+1]) {
  731. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  732. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  733. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  734. return -EBUSY;
  735. }
  736. }
  737. }
  738. return 0;
  739. }
  740. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  741. {
  742. int chan;
  743. for (chan = 0; chan < 4; chan++) {
  744. int i;
  745. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  746. (chan * 0x2000) | 0x0200);
  747. tg3_writephy(tp, 0x16, 0x0002);
  748. for (i = 0; i < 6; i++)
  749. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  750. tg3_writephy(tp, 0x16, 0x0202);
  751. if (tg3_wait_macro_done(tp))
  752. return -EBUSY;
  753. }
  754. return 0;
  755. }
  756. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  757. {
  758. u32 reg32, phy9_orig;
  759. int retries, do_phy_reset, err;
  760. retries = 10;
  761. do_phy_reset = 1;
  762. do {
  763. if (do_phy_reset) {
  764. err = tg3_bmcr_reset(tp);
  765. if (err)
  766. return err;
  767. do_phy_reset = 0;
  768. }
  769. /* Disable transmitter and interrupt. */
  770. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  771. continue;
  772. reg32 |= 0x3000;
  773. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  774. /* Set full-duplex, 1000 mbps. */
  775. tg3_writephy(tp, MII_BMCR,
  776. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  777. /* Set to master mode. */
  778. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  779. continue;
  780. tg3_writephy(tp, MII_TG3_CTRL,
  781. (MII_TG3_CTRL_AS_MASTER |
  782. MII_TG3_CTRL_ENABLE_AS_MASTER));
  783. /* Enable SM_DSP_CLOCK and 6dB. */
  784. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  785. /* Block the PHY control access. */
  786. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  787. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  788. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  789. if (!err)
  790. break;
  791. } while (--retries);
  792. err = tg3_phy_reset_chanpat(tp);
  793. if (err)
  794. return err;
  795. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  796. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  797. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  798. tg3_writephy(tp, 0x16, 0x0000);
  799. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  800. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  801. /* Set Extended packet length bit for jumbo frames */
  802. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  803. }
  804. else {
  805. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  806. }
  807. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  808. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  809. reg32 &= ~0x3000;
  810. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  811. } else if (!err)
  812. err = -EBUSY;
  813. return err;
  814. }
  815. /* This will reset the tigon3 PHY if there is no valid
  816. * link unless the FORCE argument is non-zero.
  817. */
  818. static int tg3_phy_reset(struct tg3 *tp)
  819. {
  820. u32 phy_status;
  821. int err;
  822. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  823. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  824. if (err != 0)
  825. return -EBUSY;
  826. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  827. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  828. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  829. err = tg3_phy_reset_5703_4_5(tp);
  830. if (err)
  831. return err;
  832. goto out;
  833. }
  834. err = tg3_bmcr_reset(tp);
  835. if (err)
  836. return err;
  837. out:
  838. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  839. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  840. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  841. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  842. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  843. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  844. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  845. }
  846. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  847. tg3_writephy(tp, 0x1c, 0x8d68);
  848. tg3_writephy(tp, 0x1c, 0x8d68);
  849. }
  850. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  851. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  852. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  853. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  854. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  855. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  856. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  857. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  858. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  859. }
  860. /* Set Extended packet length bit (bit 14) on all chips that */
  861. /* support jumbo frames */
  862. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  863. /* Cannot do read-modify-write on 5401 */
  864. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  865. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  866. u32 phy_reg;
  867. /* Set bit 14 with read-modify-write to preserve other bits */
  868. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  869. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  870. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  871. }
  872. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  873. * jumbo frames transmission.
  874. */
  875. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  876. u32 phy_reg;
  877. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  878. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  879. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  880. }
  881. tg3_phy_set_wirespeed(tp);
  882. return 0;
  883. }
  884. static void tg3_frob_aux_power(struct tg3 *tp)
  885. {
  886. struct tg3 *tp_peer = tp;
  887. if ((tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) != 0)
  888. return;
  889. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  890. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  891. struct net_device *dev_peer;
  892. dev_peer = pci_get_drvdata(tp->pdev_peer);
  893. if (!dev_peer)
  894. BUG();
  895. tp_peer = netdev_priv(dev_peer);
  896. }
  897. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  898. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  899. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  900. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  901. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  902. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  903. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  904. (GRC_LCLCTRL_GPIO_OE0 |
  905. GRC_LCLCTRL_GPIO_OE1 |
  906. GRC_LCLCTRL_GPIO_OE2 |
  907. GRC_LCLCTRL_GPIO_OUTPUT0 |
  908. GRC_LCLCTRL_GPIO_OUTPUT1),
  909. 100);
  910. } else {
  911. u32 no_gpio2;
  912. u32 grc_local_ctrl = 0;
  913. if (tp_peer != tp &&
  914. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  915. return;
  916. /* Workaround to prevent overdrawing Amps. */
  917. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  918. ASIC_REV_5714) {
  919. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  920. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  921. grc_local_ctrl, 100);
  922. }
  923. /* On 5753 and variants, GPIO2 cannot be used. */
  924. no_gpio2 = tp->nic_sram_data_cfg &
  925. NIC_SRAM_DATA_CFG_NO_GPIO2;
  926. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  927. GRC_LCLCTRL_GPIO_OE1 |
  928. GRC_LCLCTRL_GPIO_OE2 |
  929. GRC_LCLCTRL_GPIO_OUTPUT1 |
  930. GRC_LCLCTRL_GPIO_OUTPUT2;
  931. if (no_gpio2) {
  932. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  933. GRC_LCLCTRL_GPIO_OUTPUT2);
  934. }
  935. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  936. grc_local_ctrl, 100);
  937. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  938. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  939. grc_local_ctrl, 100);
  940. if (!no_gpio2) {
  941. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  942. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  943. grc_local_ctrl, 100);
  944. }
  945. }
  946. } else {
  947. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  948. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  949. if (tp_peer != tp &&
  950. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  951. return;
  952. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  953. (GRC_LCLCTRL_GPIO_OE1 |
  954. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  955. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  956. GRC_LCLCTRL_GPIO_OE1, 100);
  957. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  958. (GRC_LCLCTRL_GPIO_OE1 |
  959. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  960. }
  961. }
  962. }
  963. static int tg3_setup_phy(struct tg3 *, int);
  964. #define RESET_KIND_SHUTDOWN 0
  965. #define RESET_KIND_INIT 1
  966. #define RESET_KIND_SUSPEND 2
  967. static void tg3_write_sig_post_reset(struct tg3 *, int);
  968. static int tg3_halt_cpu(struct tg3 *, u32);
  969. static int tg3_nvram_lock(struct tg3 *);
  970. static void tg3_nvram_unlock(struct tg3 *);
  971. static int tg3_set_power_state(struct tg3 *tp, int state)
  972. {
  973. u32 misc_host_ctrl;
  974. u16 power_control, power_caps;
  975. int pm = tp->pm_cap;
  976. /* Make sure register accesses (indirect or otherwise)
  977. * will function correctly.
  978. */
  979. pci_write_config_dword(tp->pdev,
  980. TG3PCI_MISC_HOST_CTRL,
  981. tp->misc_host_ctrl);
  982. pci_read_config_word(tp->pdev,
  983. pm + PCI_PM_CTRL,
  984. &power_control);
  985. power_control |= PCI_PM_CTRL_PME_STATUS;
  986. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  987. switch (state) {
  988. case 0:
  989. power_control |= 0;
  990. pci_write_config_word(tp->pdev,
  991. pm + PCI_PM_CTRL,
  992. power_control);
  993. udelay(100); /* Delay after power state change */
  994. /* Switch out of Vaux if it is not a LOM */
  995. if (!(tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  996. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  997. return 0;
  998. case 1:
  999. power_control |= 1;
  1000. break;
  1001. case 2:
  1002. power_control |= 2;
  1003. break;
  1004. case 3:
  1005. power_control |= 3;
  1006. break;
  1007. default:
  1008. printk(KERN_WARNING PFX "%s: Invalid power state (%d) "
  1009. "requested.\n",
  1010. tp->dev->name, state);
  1011. return -EINVAL;
  1012. };
  1013. power_control |= PCI_PM_CTRL_PME_ENABLE;
  1014. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1015. tw32(TG3PCI_MISC_HOST_CTRL,
  1016. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1017. if (tp->link_config.phy_is_low_power == 0) {
  1018. tp->link_config.phy_is_low_power = 1;
  1019. tp->link_config.orig_speed = tp->link_config.speed;
  1020. tp->link_config.orig_duplex = tp->link_config.duplex;
  1021. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  1022. }
  1023. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1024. tp->link_config.speed = SPEED_10;
  1025. tp->link_config.duplex = DUPLEX_HALF;
  1026. tp->link_config.autoneg = AUTONEG_ENABLE;
  1027. tg3_setup_phy(tp, 0);
  1028. }
  1029. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1030. int i;
  1031. u32 val;
  1032. for (i = 0; i < 200; i++) {
  1033. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  1034. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1035. break;
  1036. msleep(1);
  1037. }
  1038. }
  1039. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  1040. WOL_DRV_STATE_SHUTDOWN |
  1041. WOL_DRV_WOL | WOL_SET_MAGIC_PKT);
  1042. pci_read_config_word(tp->pdev, pm + PCI_PM_PMC, &power_caps);
  1043. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  1044. u32 mac_mode;
  1045. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1046. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1047. udelay(40);
  1048. mac_mode = MAC_MODE_PORT_MODE_MII;
  1049. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 ||
  1050. !(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB))
  1051. mac_mode |= MAC_MODE_LINK_POLARITY;
  1052. } else {
  1053. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1054. }
  1055. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1056. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1057. if (((power_caps & PCI_PM_CAP_PME_D3cold) &&
  1058. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)))
  1059. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1060. tw32_f(MAC_MODE, mac_mode);
  1061. udelay(100);
  1062. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1063. udelay(10);
  1064. }
  1065. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1066. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1067. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1068. u32 base_val;
  1069. base_val = tp->pci_clock_ctrl;
  1070. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1071. CLOCK_CTRL_TXCLK_DISABLE);
  1072. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  1073. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  1074. } else if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  1075. /* do nothing */
  1076. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1077. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1078. u32 newbits1, newbits2;
  1079. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1080. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1081. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1082. CLOCK_CTRL_TXCLK_DISABLE |
  1083. CLOCK_CTRL_ALTCLK);
  1084. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1085. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1086. newbits1 = CLOCK_CTRL_625_CORE;
  1087. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1088. } else {
  1089. newbits1 = CLOCK_CTRL_ALTCLK;
  1090. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1091. }
  1092. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  1093. 40);
  1094. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  1095. 40);
  1096. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1097. u32 newbits3;
  1098. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1099. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1100. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1101. CLOCK_CTRL_TXCLK_DISABLE |
  1102. CLOCK_CTRL_44MHZ_CORE);
  1103. } else {
  1104. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1105. }
  1106. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  1107. tp->pci_clock_ctrl | newbits3, 40);
  1108. }
  1109. }
  1110. if (!(tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  1111. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1112. /* Turn off the PHY */
  1113. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1114. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1115. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1116. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x01b2);
  1117. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  1118. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1119. }
  1120. }
  1121. tg3_frob_aux_power(tp);
  1122. /* Workaround for unstable PLL clock */
  1123. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  1124. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  1125. u32 val = tr32(0x7d00);
  1126. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1127. tw32(0x7d00, val);
  1128. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1129. int err;
  1130. err = tg3_nvram_lock(tp);
  1131. tg3_halt_cpu(tp, RX_CPU_BASE);
  1132. if (!err)
  1133. tg3_nvram_unlock(tp);
  1134. }
  1135. }
  1136. /* Finally, set the new power state. */
  1137. pci_write_config_word(tp->pdev, pm + PCI_PM_CTRL, power_control);
  1138. udelay(100); /* Delay after power state change */
  1139. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1140. return 0;
  1141. }
  1142. static void tg3_link_report(struct tg3 *tp)
  1143. {
  1144. if (!netif_carrier_ok(tp->dev)) {
  1145. printk(KERN_INFO PFX "%s: Link is down.\n", tp->dev->name);
  1146. } else {
  1147. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1148. tp->dev->name,
  1149. (tp->link_config.active_speed == SPEED_1000 ?
  1150. 1000 :
  1151. (tp->link_config.active_speed == SPEED_100 ?
  1152. 100 : 10)),
  1153. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1154. "full" : "half"));
  1155. printk(KERN_INFO PFX "%s: Flow control is %s for TX and "
  1156. "%s for RX.\n",
  1157. tp->dev->name,
  1158. (tp->tg3_flags & TG3_FLAG_TX_PAUSE) ? "on" : "off",
  1159. (tp->tg3_flags & TG3_FLAG_RX_PAUSE) ? "on" : "off");
  1160. }
  1161. }
  1162. static void tg3_setup_flow_control(struct tg3 *tp, u32 local_adv, u32 remote_adv)
  1163. {
  1164. u32 new_tg3_flags = 0;
  1165. u32 old_rx_mode = tp->rx_mode;
  1166. u32 old_tx_mode = tp->tx_mode;
  1167. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) {
  1168. /* Convert 1000BaseX flow control bits to 1000BaseT
  1169. * bits before resolving flow control.
  1170. */
  1171. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  1172. local_adv &= ~(ADVERTISE_PAUSE_CAP |
  1173. ADVERTISE_PAUSE_ASYM);
  1174. remote_adv &= ~(LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1175. if (local_adv & ADVERTISE_1000XPAUSE)
  1176. local_adv |= ADVERTISE_PAUSE_CAP;
  1177. if (local_adv & ADVERTISE_1000XPSE_ASYM)
  1178. local_adv |= ADVERTISE_PAUSE_ASYM;
  1179. if (remote_adv & LPA_1000XPAUSE)
  1180. remote_adv |= LPA_PAUSE_CAP;
  1181. if (remote_adv & LPA_1000XPAUSE_ASYM)
  1182. remote_adv |= LPA_PAUSE_ASYM;
  1183. }
  1184. if (local_adv & ADVERTISE_PAUSE_CAP) {
  1185. if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1186. if (remote_adv & LPA_PAUSE_CAP)
  1187. new_tg3_flags |=
  1188. (TG3_FLAG_RX_PAUSE |
  1189. TG3_FLAG_TX_PAUSE);
  1190. else if (remote_adv & LPA_PAUSE_ASYM)
  1191. new_tg3_flags |=
  1192. (TG3_FLAG_RX_PAUSE);
  1193. } else {
  1194. if (remote_adv & LPA_PAUSE_CAP)
  1195. new_tg3_flags |=
  1196. (TG3_FLAG_RX_PAUSE |
  1197. TG3_FLAG_TX_PAUSE);
  1198. }
  1199. } else if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1200. if ((remote_adv & LPA_PAUSE_CAP) &&
  1201. (remote_adv & LPA_PAUSE_ASYM))
  1202. new_tg3_flags |= TG3_FLAG_TX_PAUSE;
  1203. }
  1204. tp->tg3_flags &= ~(TG3_FLAG_RX_PAUSE | TG3_FLAG_TX_PAUSE);
  1205. tp->tg3_flags |= new_tg3_flags;
  1206. } else {
  1207. new_tg3_flags = tp->tg3_flags;
  1208. }
  1209. if (new_tg3_flags & TG3_FLAG_RX_PAUSE)
  1210. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1211. else
  1212. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1213. if (old_rx_mode != tp->rx_mode) {
  1214. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1215. }
  1216. if (new_tg3_flags & TG3_FLAG_TX_PAUSE)
  1217. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1218. else
  1219. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1220. if (old_tx_mode != tp->tx_mode) {
  1221. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1222. }
  1223. }
  1224. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1225. {
  1226. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1227. case MII_TG3_AUX_STAT_10HALF:
  1228. *speed = SPEED_10;
  1229. *duplex = DUPLEX_HALF;
  1230. break;
  1231. case MII_TG3_AUX_STAT_10FULL:
  1232. *speed = SPEED_10;
  1233. *duplex = DUPLEX_FULL;
  1234. break;
  1235. case MII_TG3_AUX_STAT_100HALF:
  1236. *speed = SPEED_100;
  1237. *duplex = DUPLEX_HALF;
  1238. break;
  1239. case MII_TG3_AUX_STAT_100FULL:
  1240. *speed = SPEED_100;
  1241. *duplex = DUPLEX_FULL;
  1242. break;
  1243. case MII_TG3_AUX_STAT_1000HALF:
  1244. *speed = SPEED_1000;
  1245. *duplex = DUPLEX_HALF;
  1246. break;
  1247. case MII_TG3_AUX_STAT_1000FULL:
  1248. *speed = SPEED_1000;
  1249. *duplex = DUPLEX_FULL;
  1250. break;
  1251. default:
  1252. *speed = SPEED_INVALID;
  1253. *duplex = DUPLEX_INVALID;
  1254. break;
  1255. };
  1256. }
  1257. static void tg3_phy_copper_begin(struct tg3 *tp)
  1258. {
  1259. u32 new_adv;
  1260. int i;
  1261. if (tp->link_config.phy_is_low_power) {
  1262. /* Entering low power mode. Disable gigabit and
  1263. * 100baseT advertisements.
  1264. */
  1265. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1266. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1267. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1268. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1269. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1270. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1271. } else if (tp->link_config.speed == SPEED_INVALID) {
  1272. tp->link_config.advertising =
  1273. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  1274. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  1275. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  1276. ADVERTISED_Autoneg | ADVERTISED_MII);
  1277. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1278. tp->link_config.advertising &=
  1279. ~(ADVERTISED_1000baseT_Half |
  1280. ADVERTISED_1000baseT_Full);
  1281. new_adv = (ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1282. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1283. new_adv |= ADVERTISE_10HALF;
  1284. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1285. new_adv |= ADVERTISE_10FULL;
  1286. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1287. new_adv |= ADVERTISE_100HALF;
  1288. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1289. new_adv |= ADVERTISE_100FULL;
  1290. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1291. if (tp->link_config.advertising &
  1292. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  1293. new_adv = 0;
  1294. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  1295. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  1296. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  1297. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  1298. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  1299. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1300. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  1301. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1302. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1303. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1304. } else {
  1305. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1306. }
  1307. } else {
  1308. /* Asking for a specific link mode. */
  1309. if (tp->link_config.speed == SPEED_1000) {
  1310. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1311. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1312. if (tp->link_config.duplex == DUPLEX_FULL)
  1313. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  1314. else
  1315. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  1316. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1317. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  1318. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1319. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1320. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1321. } else {
  1322. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1323. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1324. if (tp->link_config.speed == SPEED_100) {
  1325. if (tp->link_config.duplex == DUPLEX_FULL)
  1326. new_adv |= ADVERTISE_100FULL;
  1327. else
  1328. new_adv |= ADVERTISE_100HALF;
  1329. } else {
  1330. if (tp->link_config.duplex == DUPLEX_FULL)
  1331. new_adv |= ADVERTISE_10FULL;
  1332. else
  1333. new_adv |= ADVERTISE_10HALF;
  1334. }
  1335. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1336. }
  1337. }
  1338. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  1339. tp->link_config.speed != SPEED_INVALID) {
  1340. u32 bmcr, orig_bmcr;
  1341. tp->link_config.active_speed = tp->link_config.speed;
  1342. tp->link_config.active_duplex = tp->link_config.duplex;
  1343. bmcr = 0;
  1344. switch (tp->link_config.speed) {
  1345. default:
  1346. case SPEED_10:
  1347. break;
  1348. case SPEED_100:
  1349. bmcr |= BMCR_SPEED100;
  1350. break;
  1351. case SPEED_1000:
  1352. bmcr |= TG3_BMCR_SPEED1000;
  1353. break;
  1354. };
  1355. if (tp->link_config.duplex == DUPLEX_FULL)
  1356. bmcr |= BMCR_FULLDPLX;
  1357. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  1358. (bmcr != orig_bmcr)) {
  1359. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  1360. for (i = 0; i < 1500; i++) {
  1361. u32 tmp;
  1362. udelay(10);
  1363. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  1364. tg3_readphy(tp, MII_BMSR, &tmp))
  1365. continue;
  1366. if (!(tmp & BMSR_LSTATUS)) {
  1367. udelay(40);
  1368. break;
  1369. }
  1370. }
  1371. tg3_writephy(tp, MII_BMCR, bmcr);
  1372. udelay(40);
  1373. }
  1374. } else {
  1375. tg3_writephy(tp, MII_BMCR,
  1376. BMCR_ANENABLE | BMCR_ANRESTART);
  1377. }
  1378. }
  1379. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  1380. {
  1381. int err;
  1382. /* Turn off tap power management. */
  1383. /* Set Extended packet length bit */
  1384. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1385. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  1386. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  1387. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  1388. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  1389. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1390. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  1391. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1392. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  1393. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1394. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  1395. udelay(40);
  1396. return err;
  1397. }
  1398. static int tg3_copper_is_advertising_all(struct tg3 *tp)
  1399. {
  1400. u32 adv_reg, all_mask;
  1401. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  1402. return 0;
  1403. all_mask = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1404. ADVERTISE_100HALF | ADVERTISE_100FULL);
  1405. if ((adv_reg & all_mask) != all_mask)
  1406. return 0;
  1407. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1408. u32 tg3_ctrl;
  1409. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  1410. return 0;
  1411. all_mask = (MII_TG3_CTRL_ADV_1000_HALF |
  1412. MII_TG3_CTRL_ADV_1000_FULL);
  1413. if ((tg3_ctrl & all_mask) != all_mask)
  1414. return 0;
  1415. }
  1416. return 1;
  1417. }
  1418. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  1419. {
  1420. int current_link_up;
  1421. u32 bmsr, dummy;
  1422. u16 current_speed;
  1423. u8 current_duplex;
  1424. int i, err;
  1425. tw32(MAC_EVENT, 0);
  1426. tw32_f(MAC_STATUS,
  1427. (MAC_STATUS_SYNC_CHANGED |
  1428. MAC_STATUS_CFG_CHANGED |
  1429. MAC_STATUS_MI_COMPLETION |
  1430. MAC_STATUS_LNKSTATE_CHANGED));
  1431. udelay(40);
  1432. tp->mi_mode = MAC_MI_MODE_BASE;
  1433. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1434. udelay(80);
  1435. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  1436. /* Some third-party PHYs need to be reset on link going
  1437. * down.
  1438. */
  1439. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1440. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1441. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  1442. netif_carrier_ok(tp->dev)) {
  1443. tg3_readphy(tp, MII_BMSR, &bmsr);
  1444. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1445. !(bmsr & BMSR_LSTATUS))
  1446. force_reset = 1;
  1447. }
  1448. if (force_reset)
  1449. tg3_phy_reset(tp);
  1450. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1451. tg3_readphy(tp, MII_BMSR, &bmsr);
  1452. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  1453. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  1454. bmsr = 0;
  1455. if (!(bmsr & BMSR_LSTATUS)) {
  1456. err = tg3_init_5401phy_dsp(tp);
  1457. if (err)
  1458. return err;
  1459. tg3_readphy(tp, MII_BMSR, &bmsr);
  1460. for (i = 0; i < 1000; i++) {
  1461. udelay(10);
  1462. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1463. (bmsr & BMSR_LSTATUS)) {
  1464. udelay(40);
  1465. break;
  1466. }
  1467. }
  1468. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  1469. !(bmsr & BMSR_LSTATUS) &&
  1470. tp->link_config.active_speed == SPEED_1000) {
  1471. err = tg3_phy_reset(tp);
  1472. if (!err)
  1473. err = tg3_init_5401phy_dsp(tp);
  1474. if (err)
  1475. return err;
  1476. }
  1477. }
  1478. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1479. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  1480. /* 5701 {A0,B0} CRC bug workaround */
  1481. tg3_writephy(tp, 0x15, 0x0a75);
  1482. tg3_writephy(tp, 0x1c, 0x8c68);
  1483. tg3_writephy(tp, 0x1c, 0x8d68);
  1484. tg3_writephy(tp, 0x1c, 0x8c68);
  1485. }
  1486. /* Clear pending interrupts... */
  1487. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1488. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1489. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  1490. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  1491. else
  1492. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  1493. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1494. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1495. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  1496. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1497. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  1498. else
  1499. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  1500. }
  1501. current_link_up = 0;
  1502. current_speed = SPEED_INVALID;
  1503. current_duplex = DUPLEX_INVALID;
  1504. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  1505. u32 val;
  1506. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  1507. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  1508. if (!(val & (1 << 10))) {
  1509. val |= (1 << 10);
  1510. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1511. goto relink;
  1512. }
  1513. }
  1514. bmsr = 0;
  1515. for (i = 0; i < 100; i++) {
  1516. tg3_readphy(tp, MII_BMSR, &bmsr);
  1517. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1518. (bmsr & BMSR_LSTATUS))
  1519. break;
  1520. udelay(40);
  1521. }
  1522. if (bmsr & BMSR_LSTATUS) {
  1523. u32 aux_stat, bmcr;
  1524. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  1525. for (i = 0; i < 2000; i++) {
  1526. udelay(10);
  1527. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  1528. aux_stat)
  1529. break;
  1530. }
  1531. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  1532. &current_speed,
  1533. &current_duplex);
  1534. bmcr = 0;
  1535. for (i = 0; i < 200; i++) {
  1536. tg3_readphy(tp, MII_BMCR, &bmcr);
  1537. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  1538. continue;
  1539. if (bmcr && bmcr != 0x7fff)
  1540. break;
  1541. udelay(10);
  1542. }
  1543. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  1544. if (bmcr & BMCR_ANENABLE) {
  1545. current_link_up = 1;
  1546. /* Force autoneg restart if we are exiting
  1547. * low power mode.
  1548. */
  1549. if (!tg3_copper_is_advertising_all(tp))
  1550. current_link_up = 0;
  1551. } else {
  1552. current_link_up = 0;
  1553. }
  1554. } else {
  1555. if (!(bmcr & BMCR_ANENABLE) &&
  1556. tp->link_config.speed == current_speed &&
  1557. tp->link_config.duplex == current_duplex) {
  1558. current_link_up = 1;
  1559. } else {
  1560. current_link_up = 0;
  1561. }
  1562. }
  1563. tp->link_config.active_speed = current_speed;
  1564. tp->link_config.active_duplex = current_duplex;
  1565. }
  1566. if (current_link_up == 1 &&
  1567. (tp->link_config.active_duplex == DUPLEX_FULL) &&
  1568. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  1569. u32 local_adv, remote_adv;
  1570. if (tg3_readphy(tp, MII_ADVERTISE, &local_adv))
  1571. local_adv = 0;
  1572. local_adv &= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1573. if (tg3_readphy(tp, MII_LPA, &remote_adv))
  1574. remote_adv = 0;
  1575. remote_adv &= (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1576. /* If we are not advertising full pause capability,
  1577. * something is wrong. Bring the link down and reconfigure.
  1578. */
  1579. if (local_adv != ADVERTISE_PAUSE_CAP) {
  1580. current_link_up = 0;
  1581. } else {
  1582. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1583. }
  1584. }
  1585. relink:
  1586. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  1587. u32 tmp;
  1588. tg3_phy_copper_begin(tp);
  1589. tg3_readphy(tp, MII_BMSR, &tmp);
  1590. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  1591. (tmp & BMSR_LSTATUS))
  1592. current_link_up = 1;
  1593. }
  1594. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  1595. if (current_link_up == 1) {
  1596. if (tp->link_config.active_speed == SPEED_100 ||
  1597. tp->link_config.active_speed == SPEED_10)
  1598. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  1599. else
  1600. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1601. } else
  1602. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1603. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  1604. if (tp->link_config.active_duplex == DUPLEX_HALF)
  1605. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  1606. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1607. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  1608. if ((tp->led_ctrl == LED_CTRL_MODE_PHY_2) ||
  1609. (current_link_up == 1 &&
  1610. tp->link_config.active_speed == SPEED_10))
  1611. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1612. } else {
  1613. if (current_link_up == 1)
  1614. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1615. }
  1616. /* ??? Without this setting Netgear GA302T PHY does not
  1617. * ??? send/receive packets...
  1618. */
  1619. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  1620. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  1621. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  1622. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1623. udelay(80);
  1624. }
  1625. tw32_f(MAC_MODE, tp->mac_mode);
  1626. udelay(40);
  1627. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  1628. /* Polled via timer. */
  1629. tw32_f(MAC_EVENT, 0);
  1630. } else {
  1631. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  1632. }
  1633. udelay(40);
  1634. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  1635. current_link_up == 1 &&
  1636. tp->link_config.active_speed == SPEED_1000 &&
  1637. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  1638. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  1639. udelay(120);
  1640. tw32_f(MAC_STATUS,
  1641. (MAC_STATUS_SYNC_CHANGED |
  1642. MAC_STATUS_CFG_CHANGED));
  1643. udelay(40);
  1644. tg3_write_mem(tp,
  1645. NIC_SRAM_FIRMWARE_MBOX,
  1646. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  1647. }
  1648. if (current_link_up != netif_carrier_ok(tp->dev)) {
  1649. if (current_link_up)
  1650. netif_carrier_on(tp->dev);
  1651. else
  1652. netif_carrier_off(tp->dev);
  1653. tg3_link_report(tp);
  1654. }
  1655. return 0;
  1656. }
  1657. struct tg3_fiber_aneginfo {
  1658. int state;
  1659. #define ANEG_STATE_UNKNOWN 0
  1660. #define ANEG_STATE_AN_ENABLE 1
  1661. #define ANEG_STATE_RESTART_INIT 2
  1662. #define ANEG_STATE_RESTART 3
  1663. #define ANEG_STATE_DISABLE_LINK_OK 4
  1664. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  1665. #define ANEG_STATE_ABILITY_DETECT 6
  1666. #define ANEG_STATE_ACK_DETECT_INIT 7
  1667. #define ANEG_STATE_ACK_DETECT 8
  1668. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  1669. #define ANEG_STATE_COMPLETE_ACK 10
  1670. #define ANEG_STATE_IDLE_DETECT_INIT 11
  1671. #define ANEG_STATE_IDLE_DETECT 12
  1672. #define ANEG_STATE_LINK_OK 13
  1673. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  1674. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  1675. u32 flags;
  1676. #define MR_AN_ENABLE 0x00000001
  1677. #define MR_RESTART_AN 0x00000002
  1678. #define MR_AN_COMPLETE 0x00000004
  1679. #define MR_PAGE_RX 0x00000008
  1680. #define MR_NP_LOADED 0x00000010
  1681. #define MR_TOGGLE_TX 0x00000020
  1682. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  1683. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  1684. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  1685. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  1686. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  1687. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  1688. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  1689. #define MR_TOGGLE_RX 0x00002000
  1690. #define MR_NP_RX 0x00004000
  1691. #define MR_LINK_OK 0x80000000
  1692. unsigned long link_time, cur_time;
  1693. u32 ability_match_cfg;
  1694. int ability_match_count;
  1695. char ability_match, idle_match, ack_match;
  1696. u32 txconfig, rxconfig;
  1697. #define ANEG_CFG_NP 0x00000080
  1698. #define ANEG_CFG_ACK 0x00000040
  1699. #define ANEG_CFG_RF2 0x00000020
  1700. #define ANEG_CFG_RF1 0x00000010
  1701. #define ANEG_CFG_PS2 0x00000001
  1702. #define ANEG_CFG_PS1 0x00008000
  1703. #define ANEG_CFG_HD 0x00004000
  1704. #define ANEG_CFG_FD 0x00002000
  1705. #define ANEG_CFG_INVAL 0x00001f06
  1706. };
  1707. #define ANEG_OK 0
  1708. #define ANEG_DONE 1
  1709. #define ANEG_TIMER_ENAB 2
  1710. #define ANEG_FAILED -1
  1711. #define ANEG_STATE_SETTLE_TIME 10000
  1712. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  1713. struct tg3_fiber_aneginfo *ap)
  1714. {
  1715. unsigned long delta;
  1716. u32 rx_cfg_reg;
  1717. int ret;
  1718. if (ap->state == ANEG_STATE_UNKNOWN) {
  1719. ap->rxconfig = 0;
  1720. ap->link_time = 0;
  1721. ap->cur_time = 0;
  1722. ap->ability_match_cfg = 0;
  1723. ap->ability_match_count = 0;
  1724. ap->ability_match = 0;
  1725. ap->idle_match = 0;
  1726. ap->ack_match = 0;
  1727. }
  1728. ap->cur_time++;
  1729. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  1730. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  1731. if (rx_cfg_reg != ap->ability_match_cfg) {
  1732. ap->ability_match_cfg = rx_cfg_reg;
  1733. ap->ability_match = 0;
  1734. ap->ability_match_count = 0;
  1735. } else {
  1736. if (++ap->ability_match_count > 1) {
  1737. ap->ability_match = 1;
  1738. ap->ability_match_cfg = rx_cfg_reg;
  1739. }
  1740. }
  1741. if (rx_cfg_reg & ANEG_CFG_ACK)
  1742. ap->ack_match = 1;
  1743. else
  1744. ap->ack_match = 0;
  1745. ap->idle_match = 0;
  1746. } else {
  1747. ap->idle_match = 1;
  1748. ap->ability_match_cfg = 0;
  1749. ap->ability_match_count = 0;
  1750. ap->ability_match = 0;
  1751. ap->ack_match = 0;
  1752. rx_cfg_reg = 0;
  1753. }
  1754. ap->rxconfig = rx_cfg_reg;
  1755. ret = ANEG_OK;
  1756. switch(ap->state) {
  1757. case ANEG_STATE_UNKNOWN:
  1758. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  1759. ap->state = ANEG_STATE_AN_ENABLE;
  1760. /* fallthru */
  1761. case ANEG_STATE_AN_ENABLE:
  1762. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  1763. if (ap->flags & MR_AN_ENABLE) {
  1764. ap->link_time = 0;
  1765. ap->cur_time = 0;
  1766. ap->ability_match_cfg = 0;
  1767. ap->ability_match_count = 0;
  1768. ap->ability_match = 0;
  1769. ap->idle_match = 0;
  1770. ap->ack_match = 0;
  1771. ap->state = ANEG_STATE_RESTART_INIT;
  1772. } else {
  1773. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  1774. }
  1775. break;
  1776. case ANEG_STATE_RESTART_INIT:
  1777. ap->link_time = ap->cur_time;
  1778. ap->flags &= ~(MR_NP_LOADED);
  1779. ap->txconfig = 0;
  1780. tw32(MAC_TX_AUTO_NEG, 0);
  1781. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1782. tw32_f(MAC_MODE, tp->mac_mode);
  1783. udelay(40);
  1784. ret = ANEG_TIMER_ENAB;
  1785. ap->state = ANEG_STATE_RESTART;
  1786. /* fallthru */
  1787. case ANEG_STATE_RESTART:
  1788. delta = ap->cur_time - ap->link_time;
  1789. if (delta > ANEG_STATE_SETTLE_TIME) {
  1790. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  1791. } else {
  1792. ret = ANEG_TIMER_ENAB;
  1793. }
  1794. break;
  1795. case ANEG_STATE_DISABLE_LINK_OK:
  1796. ret = ANEG_DONE;
  1797. break;
  1798. case ANEG_STATE_ABILITY_DETECT_INIT:
  1799. ap->flags &= ~(MR_TOGGLE_TX);
  1800. ap->txconfig = (ANEG_CFG_FD | ANEG_CFG_PS1);
  1801. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1802. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1803. tw32_f(MAC_MODE, tp->mac_mode);
  1804. udelay(40);
  1805. ap->state = ANEG_STATE_ABILITY_DETECT;
  1806. break;
  1807. case ANEG_STATE_ABILITY_DETECT:
  1808. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  1809. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  1810. }
  1811. break;
  1812. case ANEG_STATE_ACK_DETECT_INIT:
  1813. ap->txconfig |= ANEG_CFG_ACK;
  1814. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1815. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1816. tw32_f(MAC_MODE, tp->mac_mode);
  1817. udelay(40);
  1818. ap->state = ANEG_STATE_ACK_DETECT;
  1819. /* fallthru */
  1820. case ANEG_STATE_ACK_DETECT:
  1821. if (ap->ack_match != 0) {
  1822. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  1823. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  1824. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  1825. } else {
  1826. ap->state = ANEG_STATE_AN_ENABLE;
  1827. }
  1828. } else if (ap->ability_match != 0 &&
  1829. ap->rxconfig == 0) {
  1830. ap->state = ANEG_STATE_AN_ENABLE;
  1831. }
  1832. break;
  1833. case ANEG_STATE_COMPLETE_ACK_INIT:
  1834. if (ap->rxconfig & ANEG_CFG_INVAL) {
  1835. ret = ANEG_FAILED;
  1836. break;
  1837. }
  1838. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  1839. MR_LP_ADV_HALF_DUPLEX |
  1840. MR_LP_ADV_SYM_PAUSE |
  1841. MR_LP_ADV_ASYM_PAUSE |
  1842. MR_LP_ADV_REMOTE_FAULT1 |
  1843. MR_LP_ADV_REMOTE_FAULT2 |
  1844. MR_LP_ADV_NEXT_PAGE |
  1845. MR_TOGGLE_RX |
  1846. MR_NP_RX);
  1847. if (ap->rxconfig & ANEG_CFG_FD)
  1848. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  1849. if (ap->rxconfig & ANEG_CFG_HD)
  1850. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  1851. if (ap->rxconfig & ANEG_CFG_PS1)
  1852. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  1853. if (ap->rxconfig & ANEG_CFG_PS2)
  1854. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  1855. if (ap->rxconfig & ANEG_CFG_RF1)
  1856. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  1857. if (ap->rxconfig & ANEG_CFG_RF2)
  1858. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  1859. if (ap->rxconfig & ANEG_CFG_NP)
  1860. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  1861. ap->link_time = ap->cur_time;
  1862. ap->flags ^= (MR_TOGGLE_TX);
  1863. if (ap->rxconfig & 0x0008)
  1864. ap->flags |= MR_TOGGLE_RX;
  1865. if (ap->rxconfig & ANEG_CFG_NP)
  1866. ap->flags |= MR_NP_RX;
  1867. ap->flags |= MR_PAGE_RX;
  1868. ap->state = ANEG_STATE_COMPLETE_ACK;
  1869. ret = ANEG_TIMER_ENAB;
  1870. break;
  1871. case ANEG_STATE_COMPLETE_ACK:
  1872. if (ap->ability_match != 0 &&
  1873. ap->rxconfig == 0) {
  1874. ap->state = ANEG_STATE_AN_ENABLE;
  1875. break;
  1876. }
  1877. delta = ap->cur_time - ap->link_time;
  1878. if (delta > ANEG_STATE_SETTLE_TIME) {
  1879. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  1880. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1881. } else {
  1882. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  1883. !(ap->flags & MR_NP_RX)) {
  1884. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1885. } else {
  1886. ret = ANEG_FAILED;
  1887. }
  1888. }
  1889. }
  1890. break;
  1891. case ANEG_STATE_IDLE_DETECT_INIT:
  1892. ap->link_time = ap->cur_time;
  1893. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  1894. tw32_f(MAC_MODE, tp->mac_mode);
  1895. udelay(40);
  1896. ap->state = ANEG_STATE_IDLE_DETECT;
  1897. ret = ANEG_TIMER_ENAB;
  1898. break;
  1899. case ANEG_STATE_IDLE_DETECT:
  1900. if (ap->ability_match != 0 &&
  1901. ap->rxconfig == 0) {
  1902. ap->state = ANEG_STATE_AN_ENABLE;
  1903. break;
  1904. }
  1905. delta = ap->cur_time - ap->link_time;
  1906. if (delta > ANEG_STATE_SETTLE_TIME) {
  1907. /* XXX another gem from the Broadcom driver :( */
  1908. ap->state = ANEG_STATE_LINK_OK;
  1909. }
  1910. break;
  1911. case ANEG_STATE_LINK_OK:
  1912. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  1913. ret = ANEG_DONE;
  1914. break;
  1915. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  1916. /* ??? unimplemented */
  1917. break;
  1918. case ANEG_STATE_NEXT_PAGE_WAIT:
  1919. /* ??? unimplemented */
  1920. break;
  1921. default:
  1922. ret = ANEG_FAILED;
  1923. break;
  1924. };
  1925. return ret;
  1926. }
  1927. static int fiber_autoneg(struct tg3 *tp, u32 *flags)
  1928. {
  1929. int res = 0;
  1930. struct tg3_fiber_aneginfo aninfo;
  1931. int status = ANEG_FAILED;
  1932. unsigned int tick;
  1933. u32 tmp;
  1934. tw32_f(MAC_TX_AUTO_NEG, 0);
  1935. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  1936. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  1937. udelay(40);
  1938. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  1939. udelay(40);
  1940. memset(&aninfo, 0, sizeof(aninfo));
  1941. aninfo.flags |= MR_AN_ENABLE;
  1942. aninfo.state = ANEG_STATE_UNKNOWN;
  1943. aninfo.cur_time = 0;
  1944. tick = 0;
  1945. while (++tick < 195000) {
  1946. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  1947. if (status == ANEG_DONE || status == ANEG_FAILED)
  1948. break;
  1949. udelay(1);
  1950. }
  1951. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  1952. tw32_f(MAC_MODE, tp->mac_mode);
  1953. udelay(40);
  1954. *flags = aninfo.flags;
  1955. if (status == ANEG_DONE &&
  1956. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  1957. MR_LP_ADV_FULL_DUPLEX)))
  1958. res = 1;
  1959. return res;
  1960. }
  1961. static void tg3_init_bcm8002(struct tg3 *tp)
  1962. {
  1963. u32 mac_status = tr32(MAC_STATUS);
  1964. int i;
  1965. /* Reset when initting first time or we have a link. */
  1966. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  1967. !(mac_status & MAC_STATUS_PCS_SYNCED))
  1968. return;
  1969. /* Set PLL lock range. */
  1970. tg3_writephy(tp, 0x16, 0x8007);
  1971. /* SW reset */
  1972. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  1973. /* Wait for reset to complete. */
  1974. /* XXX schedule_timeout() ... */
  1975. for (i = 0; i < 500; i++)
  1976. udelay(10);
  1977. /* Config mode; select PMA/Ch 1 regs. */
  1978. tg3_writephy(tp, 0x10, 0x8411);
  1979. /* Enable auto-lock and comdet, select txclk for tx. */
  1980. tg3_writephy(tp, 0x11, 0x0a10);
  1981. tg3_writephy(tp, 0x18, 0x00a0);
  1982. tg3_writephy(tp, 0x16, 0x41ff);
  1983. /* Assert and deassert POR. */
  1984. tg3_writephy(tp, 0x13, 0x0400);
  1985. udelay(40);
  1986. tg3_writephy(tp, 0x13, 0x0000);
  1987. tg3_writephy(tp, 0x11, 0x0a50);
  1988. udelay(40);
  1989. tg3_writephy(tp, 0x11, 0x0a10);
  1990. /* Wait for signal to stabilize */
  1991. /* XXX schedule_timeout() ... */
  1992. for (i = 0; i < 15000; i++)
  1993. udelay(10);
  1994. /* Deselect the channel register so we can read the PHYID
  1995. * later.
  1996. */
  1997. tg3_writephy(tp, 0x10, 0x8011);
  1998. }
  1999. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  2000. {
  2001. u32 sg_dig_ctrl, sg_dig_status;
  2002. u32 serdes_cfg, expected_sg_dig_ctrl;
  2003. int workaround, port_a;
  2004. int current_link_up;
  2005. serdes_cfg = 0;
  2006. expected_sg_dig_ctrl = 0;
  2007. workaround = 0;
  2008. port_a = 1;
  2009. current_link_up = 0;
  2010. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  2011. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  2012. workaround = 1;
  2013. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  2014. port_a = 0;
  2015. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  2016. /* preserve bits 20-23 for voltage regulator */
  2017. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  2018. }
  2019. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2020. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  2021. if (sg_dig_ctrl & (1 << 31)) {
  2022. if (workaround) {
  2023. u32 val = serdes_cfg;
  2024. if (port_a)
  2025. val |= 0xc010000;
  2026. else
  2027. val |= 0x4010000;
  2028. tw32_f(MAC_SERDES_CFG, val);
  2029. }
  2030. tw32_f(SG_DIG_CTRL, 0x01388400);
  2031. }
  2032. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  2033. tg3_setup_flow_control(tp, 0, 0);
  2034. current_link_up = 1;
  2035. }
  2036. goto out;
  2037. }
  2038. /* Want auto-negotiation. */
  2039. expected_sg_dig_ctrl = 0x81388400;
  2040. /* Pause capability */
  2041. expected_sg_dig_ctrl |= (1 << 11);
  2042. /* Asymettric pause */
  2043. expected_sg_dig_ctrl |= (1 << 12);
  2044. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  2045. if (workaround)
  2046. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  2047. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | (1 << 30));
  2048. udelay(5);
  2049. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2050. tp->tg3_flags2 |= TG3_FLG2_PHY_JUST_INITTED;
  2051. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2052. MAC_STATUS_SIGNAL_DET)) {
  2053. int i;
  2054. /* Giver time to negotiate (~200ms) */
  2055. for (i = 0; i < 40000; i++) {
  2056. sg_dig_status = tr32(SG_DIG_STATUS);
  2057. if (sg_dig_status & (0x3))
  2058. break;
  2059. udelay(5);
  2060. }
  2061. mac_status = tr32(MAC_STATUS);
  2062. if ((sg_dig_status & (1 << 1)) &&
  2063. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2064. u32 local_adv, remote_adv;
  2065. local_adv = ADVERTISE_PAUSE_CAP;
  2066. remote_adv = 0;
  2067. if (sg_dig_status & (1 << 19))
  2068. remote_adv |= LPA_PAUSE_CAP;
  2069. if (sg_dig_status & (1 << 20))
  2070. remote_adv |= LPA_PAUSE_ASYM;
  2071. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2072. current_link_up = 1;
  2073. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  2074. } else if (!(sg_dig_status & (1 << 1))) {
  2075. if (tp->tg3_flags2 & TG3_FLG2_PHY_JUST_INITTED)
  2076. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  2077. else {
  2078. if (workaround) {
  2079. u32 val = serdes_cfg;
  2080. if (port_a)
  2081. val |= 0xc010000;
  2082. else
  2083. val |= 0x4010000;
  2084. tw32_f(MAC_SERDES_CFG, val);
  2085. }
  2086. tw32_f(SG_DIG_CTRL, 0x01388400);
  2087. udelay(40);
  2088. /* Link parallel detection - link is up */
  2089. /* only if we have PCS_SYNC and not */
  2090. /* receiving config code words */
  2091. mac_status = tr32(MAC_STATUS);
  2092. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2093. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2094. tg3_setup_flow_control(tp, 0, 0);
  2095. current_link_up = 1;
  2096. }
  2097. }
  2098. }
  2099. }
  2100. out:
  2101. return current_link_up;
  2102. }
  2103. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2104. {
  2105. int current_link_up = 0;
  2106. if (!(mac_status & MAC_STATUS_PCS_SYNCED)) {
  2107. tp->tg3_flags &= ~TG3_FLAG_GOT_SERDES_FLOWCTL;
  2108. goto out;
  2109. }
  2110. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2111. u32 flags;
  2112. int i;
  2113. if (fiber_autoneg(tp, &flags)) {
  2114. u32 local_adv, remote_adv;
  2115. local_adv = ADVERTISE_PAUSE_CAP;
  2116. remote_adv = 0;
  2117. if (flags & MR_LP_ADV_SYM_PAUSE)
  2118. remote_adv |= LPA_PAUSE_CAP;
  2119. if (flags & MR_LP_ADV_ASYM_PAUSE)
  2120. remote_adv |= LPA_PAUSE_ASYM;
  2121. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2122. tp->tg3_flags |= TG3_FLAG_GOT_SERDES_FLOWCTL;
  2123. current_link_up = 1;
  2124. }
  2125. for (i = 0; i < 30; i++) {
  2126. udelay(20);
  2127. tw32_f(MAC_STATUS,
  2128. (MAC_STATUS_SYNC_CHANGED |
  2129. MAC_STATUS_CFG_CHANGED));
  2130. udelay(40);
  2131. if ((tr32(MAC_STATUS) &
  2132. (MAC_STATUS_SYNC_CHANGED |
  2133. MAC_STATUS_CFG_CHANGED)) == 0)
  2134. break;
  2135. }
  2136. mac_status = tr32(MAC_STATUS);
  2137. if (current_link_up == 0 &&
  2138. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  2139. !(mac_status & MAC_STATUS_RCVD_CFG))
  2140. current_link_up = 1;
  2141. } else {
  2142. /* Forcing 1000FD link up. */
  2143. current_link_up = 1;
  2144. tp->tg3_flags |= TG3_FLAG_GOT_SERDES_FLOWCTL;
  2145. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  2146. udelay(40);
  2147. }
  2148. out:
  2149. return current_link_up;
  2150. }
  2151. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2152. {
  2153. u32 orig_pause_cfg;
  2154. u16 orig_active_speed;
  2155. u8 orig_active_duplex;
  2156. u32 mac_status;
  2157. int current_link_up;
  2158. int i;
  2159. orig_pause_cfg =
  2160. (tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2161. TG3_FLAG_TX_PAUSE));
  2162. orig_active_speed = tp->link_config.active_speed;
  2163. orig_active_duplex = tp->link_config.active_duplex;
  2164. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2165. netif_carrier_ok(tp->dev) &&
  2166. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2167. mac_status = tr32(MAC_STATUS);
  2168. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2169. MAC_STATUS_SIGNAL_DET |
  2170. MAC_STATUS_CFG_CHANGED |
  2171. MAC_STATUS_RCVD_CFG);
  2172. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2173. MAC_STATUS_SIGNAL_DET)) {
  2174. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2175. MAC_STATUS_CFG_CHANGED));
  2176. return 0;
  2177. }
  2178. }
  2179. tw32_f(MAC_TX_AUTO_NEG, 0);
  2180. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2181. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2182. tw32_f(MAC_MODE, tp->mac_mode);
  2183. udelay(40);
  2184. if (tp->phy_id == PHY_ID_BCM8002)
  2185. tg3_init_bcm8002(tp);
  2186. /* Enable link change event even when serdes polling. */
  2187. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2188. udelay(40);
  2189. current_link_up = 0;
  2190. mac_status = tr32(MAC_STATUS);
  2191. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2192. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2193. else
  2194. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2195. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2196. tw32_f(MAC_MODE, tp->mac_mode);
  2197. udelay(40);
  2198. tp->hw_status->status =
  2199. (SD_STATUS_UPDATED |
  2200. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2201. for (i = 0; i < 100; i++) {
  2202. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2203. MAC_STATUS_CFG_CHANGED));
  2204. udelay(5);
  2205. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2206. MAC_STATUS_CFG_CHANGED)) == 0)
  2207. break;
  2208. }
  2209. mac_status = tr32(MAC_STATUS);
  2210. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2211. current_link_up = 0;
  2212. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2213. tw32_f(MAC_MODE, (tp->mac_mode |
  2214. MAC_MODE_SEND_CONFIGS));
  2215. udelay(1);
  2216. tw32_f(MAC_MODE, tp->mac_mode);
  2217. }
  2218. }
  2219. if (current_link_up == 1) {
  2220. tp->link_config.active_speed = SPEED_1000;
  2221. tp->link_config.active_duplex = DUPLEX_FULL;
  2222. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2223. LED_CTRL_LNKLED_OVERRIDE |
  2224. LED_CTRL_1000MBPS_ON));
  2225. } else {
  2226. tp->link_config.active_speed = SPEED_INVALID;
  2227. tp->link_config.active_duplex = DUPLEX_INVALID;
  2228. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2229. LED_CTRL_LNKLED_OVERRIDE |
  2230. LED_CTRL_TRAFFIC_OVERRIDE));
  2231. }
  2232. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2233. if (current_link_up)
  2234. netif_carrier_on(tp->dev);
  2235. else
  2236. netif_carrier_off(tp->dev);
  2237. tg3_link_report(tp);
  2238. } else {
  2239. u32 now_pause_cfg =
  2240. tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2241. TG3_FLAG_TX_PAUSE);
  2242. if (orig_pause_cfg != now_pause_cfg ||
  2243. orig_active_speed != tp->link_config.active_speed ||
  2244. orig_active_duplex != tp->link_config.active_duplex)
  2245. tg3_link_report(tp);
  2246. }
  2247. return 0;
  2248. }
  2249. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  2250. {
  2251. int current_link_up, err = 0;
  2252. u32 bmsr, bmcr;
  2253. u16 current_speed;
  2254. u8 current_duplex;
  2255. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2256. tw32_f(MAC_MODE, tp->mac_mode);
  2257. udelay(40);
  2258. tw32(MAC_EVENT, 0);
  2259. tw32_f(MAC_STATUS,
  2260. (MAC_STATUS_SYNC_CHANGED |
  2261. MAC_STATUS_CFG_CHANGED |
  2262. MAC_STATUS_MI_COMPLETION |
  2263. MAC_STATUS_LNKSTATE_CHANGED));
  2264. udelay(40);
  2265. if (force_reset)
  2266. tg3_phy_reset(tp);
  2267. current_link_up = 0;
  2268. current_speed = SPEED_INVALID;
  2269. current_duplex = DUPLEX_INVALID;
  2270. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2271. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2272. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  2273. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  2274. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2275. /* do nothing, just check for link up at the end */
  2276. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2277. u32 adv, new_adv;
  2278. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2279. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  2280. ADVERTISE_1000XPAUSE |
  2281. ADVERTISE_1000XPSE_ASYM |
  2282. ADVERTISE_SLCT);
  2283. /* Always advertise symmetric PAUSE just like copper */
  2284. new_adv |= ADVERTISE_1000XPAUSE;
  2285. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2286. new_adv |= ADVERTISE_1000XHALF;
  2287. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2288. new_adv |= ADVERTISE_1000XFULL;
  2289. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  2290. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2291. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  2292. tg3_writephy(tp, MII_BMCR, bmcr);
  2293. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2294. tp->tg3_flags2 |= TG3_FLG2_PHY_JUST_INITTED;
  2295. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2296. return err;
  2297. }
  2298. } else {
  2299. u32 new_bmcr;
  2300. bmcr &= ~BMCR_SPEED1000;
  2301. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  2302. if (tp->link_config.duplex == DUPLEX_FULL)
  2303. new_bmcr |= BMCR_FULLDPLX;
  2304. if (new_bmcr != bmcr) {
  2305. /* BMCR_SPEED1000 is a reserved bit that needs
  2306. * to be set on write.
  2307. */
  2308. new_bmcr |= BMCR_SPEED1000;
  2309. /* Force a linkdown */
  2310. if (netif_carrier_ok(tp->dev)) {
  2311. u32 adv;
  2312. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2313. adv &= ~(ADVERTISE_1000XFULL |
  2314. ADVERTISE_1000XHALF |
  2315. ADVERTISE_SLCT);
  2316. tg3_writephy(tp, MII_ADVERTISE, adv);
  2317. tg3_writephy(tp, MII_BMCR, bmcr |
  2318. BMCR_ANRESTART |
  2319. BMCR_ANENABLE);
  2320. udelay(10);
  2321. netif_carrier_off(tp->dev);
  2322. }
  2323. tg3_writephy(tp, MII_BMCR, new_bmcr);
  2324. bmcr = new_bmcr;
  2325. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2326. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2327. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2328. }
  2329. }
  2330. if (bmsr & BMSR_LSTATUS) {
  2331. current_speed = SPEED_1000;
  2332. current_link_up = 1;
  2333. if (bmcr & BMCR_FULLDPLX)
  2334. current_duplex = DUPLEX_FULL;
  2335. else
  2336. current_duplex = DUPLEX_HALF;
  2337. if (bmcr & BMCR_ANENABLE) {
  2338. u32 local_adv, remote_adv, common;
  2339. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  2340. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  2341. common = local_adv & remote_adv;
  2342. if (common & (ADVERTISE_1000XHALF |
  2343. ADVERTISE_1000XFULL)) {
  2344. if (common & ADVERTISE_1000XFULL)
  2345. current_duplex = DUPLEX_FULL;
  2346. else
  2347. current_duplex = DUPLEX_HALF;
  2348. tg3_setup_flow_control(tp, local_adv,
  2349. remote_adv);
  2350. }
  2351. else
  2352. current_link_up = 0;
  2353. }
  2354. }
  2355. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2356. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2357. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2358. tw32_f(MAC_MODE, tp->mac_mode);
  2359. udelay(40);
  2360. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2361. tp->link_config.active_speed = current_speed;
  2362. tp->link_config.active_duplex = current_duplex;
  2363. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2364. if (current_link_up)
  2365. netif_carrier_on(tp->dev);
  2366. else {
  2367. netif_carrier_off(tp->dev);
  2368. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2369. }
  2370. tg3_link_report(tp);
  2371. }
  2372. return err;
  2373. }
  2374. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  2375. {
  2376. if (tp->tg3_flags2 & TG3_FLG2_PHY_JUST_INITTED) {
  2377. /* Give autoneg time to complete. */
  2378. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  2379. return;
  2380. }
  2381. if (!netif_carrier_ok(tp->dev) &&
  2382. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  2383. u32 bmcr;
  2384. tg3_readphy(tp, MII_BMCR, &bmcr);
  2385. if (bmcr & BMCR_ANENABLE) {
  2386. u32 phy1, phy2;
  2387. /* Select shadow register 0x1f */
  2388. tg3_writephy(tp, 0x1c, 0x7c00);
  2389. tg3_readphy(tp, 0x1c, &phy1);
  2390. /* Select expansion interrupt status register */
  2391. tg3_writephy(tp, 0x17, 0x0f01);
  2392. tg3_readphy(tp, 0x15, &phy2);
  2393. tg3_readphy(tp, 0x15, &phy2);
  2394. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  2395. /* We have signal detect and not receiving
  2396. * config code words, link is up by parallel
  2397. * detection.
  2398. */
  2399. bmcr &= ~BMCR_ANENABLE;
  2400. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  2401. tg3_writephy(tp, MII_BMCR, bmcr);
  2402. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  2403. }
  2404. }
  2405. }
  2406. else if (netif_carrier_ok(tp->dev) &&
  2407. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  2408. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2409. u32 phy2;
  2410. /* Select expansion interrupt status register */
  2411. tg3_writephy(tp, 0x17, 0x0f01);
  2412. tg3_readphy(tp, 0x15, &phy2);
  2413. if (phy2 & 0x20) {
  2414. u32 bmcr;
  2415. /* Config code words received, turn on autoneg. */
  2416. tg3_readphy(tp, MII_BMCR, &bmcr);
  2417. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  2418. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2419. }
  2420. }
  2421. }
  2422. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  2423. {
  2424. int err;
  2425. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  2426. err = tg3_setup_fiber_phy(tp, force_reset);
  2427. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  2428. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  2429. } else {
  2430. err = tg3_setup_copper_phy(tp, force_reset);
  2431. }
  2432. if (tp->link_config.active_speed == SPEED_1000 &&
  2433. tp->link_config.active_duplex == DUPLEX_HALF)
  2434. tw32(MAC_TX_LENGTHS,
  2435. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2436. (6 << TX_LENGTHS_IPG_SHIFT) |
  2437. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2438. else
  2439. tw32(MAC_TX_LENGTHS,
  2440. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2441. (6 << TX_LENGTHS_IPG_SHIFT) |
  2442. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2443. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2444. if (netif_carrier_ok(tp->dev)) {
  2445. tw32(HOSTCC_STAT_COAL_TICKS,
  2446. tp->coal.stats_block_coalesce_usecs);
  2447. } else {
  2448. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  2449. }
  2450. }
  2451. return err;
  2452. }
  2453. /* Tigon3 never reports partial packet sends. So we do not
  2454. * need special logic to handle SKBs that have not had all
  2455. * of their frags sent yet, like SunGEM does.
  2456. */
  2457. static void tg3_tx(struct tg3 *tp)
  2458. {
  2459. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  2460. u32 sw_idx = tp->tx_cons;
  2461. while (sw_idx != hw_idx) {
  2462. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  2463. struct sk_buff *skb = ri->skb;
  2464. int i;
  2465. if (unlikely(skb == NULL))
  2466. BUG();
  2467. pci_unmap_single(tp->pdev,
  2468. pci_unmap_addr(ri, mapping),
  2469. skb_headlen(skb),
  2470. PCI_DMA_TODEVICE);
  2471. ri->skb = NULL;
  2472. sw_idx = NEXT_TX(sw_idx);
  2473. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2474. if (unlikely(sw_idx == hw_idx))
  2475. BUG();
  2476. ri = &tp->tx_buffers[sw_idx];
  2477. if (unlikely(ri->skb != NULL))
  2478. BUG();
  2479. pci_unmap_page(tp->pdev,
  2480. pci_unmap_addr(ri, mapping),
  2481. skb_shinfo(skb)->frags[i].size,
  2482. PCI_DMA_TODEVICE);
  2483. sw_idx = NEXT_TX(sw_idx);
  2484. }
  2485. dev_kfree_skb(skb);
  2486. }
  2487. tp->tx_cons = sw_idx;
  2488. if (unlikely(netif_queue_stopped(tp->dev))) {
  2489. spin_lock(&tp->tx_lock);
  2490. if (netif_queue_stopped(tp->dev) &&
  2491. (TX_BUFFS_AVAIL(tp) > TG3_TX_WAKEUP_THRESH))
  2492. netif_wake_queue(tp->dev);
  2493. spin_unlock(&tp->tx_lock);
  2494. }
  2495. }
  2496. /* Returns size of skb allocated or < 0 on error.
  2497. *
  2498. * We only need to fill in the address because the other members
  2499. * of the RX descriptor are invariant, see tg3_init_rings.
  2500. *
  2501. * Note the purposeful assymetry of cpu vs. chip accesses. For
  2502. * posting buffers we only dirty the first cache line of the RX
  2503. * descriptor (containing the address). Whereas for the RX status
  2504. * buffers the cpu only reads the last cacheline of the RX descriptor
  2505. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  2506. */
  2507. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  2508. int src_idx, u32 dest_idx_unmasked)
  2509. {
  2510. struct tg3_rx_buffer_desc *desc;
  2511. struct ring_info *map, *src_map;
  2512. struct sk_buff *skb;
  2513. dma_addr_t mapping;
  2514. int skb_size, dest_idx;
  2515. src_map = NULL;
  2516. switch (opaque_key) {
  2517. case RXD_OPAQUE_RING_STD:
  2518. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2519. desc = &tp->rx_std[dest_idx];
  2520. map = &tp->rx_std_buffers[dest_idx];
  2521. if (src_idx >= 0)
  2522. src_map = &tp->rx_std_buffers[src_idx];
  2523. skb_size = tp->rx_pkt_buf_sz;
  2524. break;
  2525. case RXD_OPAQUE_RING_JUMBO:
  2526. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2527. desc = &tp->rx_jumbo[dest_idx];
  2528. map = &tp->rx_jumbo_buffers[dest_idx];
  2529. if (src_idx >= 0)
  2530. src_map = &tp->rx_jumbo_buffers[src_idx];
  2531. skb_size = RX_JUMBO_PKT_BUF_SZ;
  2532. break;
  2533. default:
  2534. return -EINVAL;
  2535. };
  2536. /* Do not overwrite any of the map or rp information
  2537. * until we are sure we can commit to a new buffer.
  2538. *
  2539. * Callers depend upon this behavior and assume that
  2540. * we leave everything unchanged if we fail.
  2541. */
  2542. skb = dev_alloc_skb(skb_size);
  2543. if (skb == NULL)
  2544. return -ENOMEM;
  2545. skb->dev = tp->dev;
  2546. skb_reserve(skb, tp->rx_offset);
  2547. mapping = pci_map_single(tp->pdev, skb->data,
  2548. skb_size - tp->rx_offset,
  2549. PCI_DMA_FROMDEVICE);
  2550. map->skb = skb;
  2551. pci_unmap_addr_set(map, mapping, mapping);
  2552. if (src_map != NULL)
  2553. src_map->skb = NULL;
  2554. desc->addr_hi = ((u64)mapping >> 32);
  2555. desc->addr_lo = ((u64)mapping & 0xffffffff);
  2556. return skb_size;
  2557. }
  2558. /* We only need to move over in the address because the other
  2559. * members of the RX descriptor are invariant. See notes above
  2560. * tg3_alloc_rx_skb for full details.
  2561. */
  2562. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  2563. int src_idx, u32 dest_idx_unmasked)
  2564. {
  2565. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  2566. struct ring_info *src_map, *dest_map;
  2567. int dest_idx;
  2568. switch (opaque_key) {
  2569. case RXD_OPAQUE_RING_STD:
  2570. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2571. dest_desc = &tp->rx_std[dest_idx];
  2572. dest_map = &tp->rx_std_buffers[dest_idx];
  2573. src_desc = &tp->rx_std[src_idx];
  2574. src_map = &tp->rx_std_buffers[src_idx];
  2575. break;
  2576. case RXD_OPAQUE_RING_JUMBO:
  2577. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2578. dest_desc = &tp->rx_jumbo[dest_idx];
  2579. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  2580. src_desc = &tp->rx_jumbo[src_idx];
  2581. src_map = &tp->rx_jumbo_buffers[src_idx];
  2582. break;
  2583. default:
  2584. return;
  2585. };
  2586. dest_map->skb = src_map->skb;
  2587. pci_unmap_addr_set(dest_map, mapping,
  2588. pci_unmap_addr(src_map, mapping));
  2589. dest_desc->addr_hi = src_desc->addr_hi;
  2590. dest_desc->addr_lo = src_desc->addr_lo;
  2591. src_map->skb = NULL;
  2592. }
  2593. #if TG3_VLAN_TAG_USED
  2594. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  2595. {
  2596. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  2597. }
  2598. #endif
  2599. /* The RX ring scheme is composed of multiple rings which post fresh
  2600. * buffers to the chip, and one special ring the chip uses to report
  2601. * status back to the host.
  2602. *
  2603. * The special ring reports the status of received packets to the
  2604. * host. The chip does not write into the original descriptor the
  2605. * RX buffer was obtained from. The chip simply takes the original
  2606. * descriptor as provided by the host, updates the status and length
  2607. * field, then writes this into the next status ring entry.
  2608. *
  2609. * Each ring the host uses to post buffers to the chip is described
  2610. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  2611. * it is first placed into the on-chip ram. When the packet's length
  2612. * is known, it walks down the TG3_BDINFO entries to select the ring.
  2613. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  2614. * which is within the range of the new packet's length is chosen.
  2615. *
  2616. * The "separate ring for rx status" scheme may sound queer, but it makes
  2617. * sense from a cache coherency perspective. If only the host writes
  2618. * to the buffer post rings, and only the chip writes to the rx status
  2619. * rings, then cache lines never move beyond shared-modified state.
  2620. * If both the host and chip were to write into the same ring, cache line
  2621. * eviction could occur since both entities want it in an exclusive state.
  2622. */
  2623. static int tg3_rx(struct tg3 *tp, int budget)
  2624. {
  2625. u32 work_mask;
  2626. u32 sw_idx = tp->rx_rcb_ptr;
  2627. u16 hw_idx;
  2628. int received;
  2629. hw_idx = tp->hw_status->idx[0].rx_producer;
  2630. /*
  2631. * We need to order the read of hw_idx and the read of
  2632. * the opaque cookie.
  2633. */
  2634. rmb();
  2635. work_mask = 0;
  2636. received = 0;
  2637. while (sw_idx != hw_idx && budget > 0) {
  2638. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  2639. unsigned int len;
  2640. struct sk_buff *skb;
  2641. dma_addr_t dma_addr;
  2642. u32 opaque_key, desc_idx, *post_ptr;
  2643. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  2644. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  2645. if (opaque_key == RXD_OPAQUE_RING_STD) {
  2646. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  2647. mapping);
  2648. skb = tp->rx_std_buffers[desc_idx].skb;
  2649. post_ptr = &tp->rx_std_ptr;
  2650. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  2651. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  2652. mapping);
  2653. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  2654. post_ptr = &tp->rx_jumbo_ptr;
  2655. }
  2656. else {
  2657. goto next_pkt_nopost;
  2658. }
  2659. work_mask |= opaque_key;
  2660. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  2661. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  2662. drop_it:
  2663. tg3_recycle_rx(tp, opaque_key,
  2664. desc_idx, *post_ptr);
  2665. drop_it_no_recycle:
  2666. /* Other statistics kept track of by card. */
  2667. tp->net_stats.rx_dropped++;
  2668. goto next_pkt;
  2669. }
  2670. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  2671. if (len > RX_COPY_THRESHOLD
  2672. && tp->rx_offset == 2
  2673. /* rx_offset != 2 iff this is a 5701 card running
  2674. * in PCI-X mode [see tg3_get_invariants()] */
  2675. ) {
  2676. int skb_size;
  2677. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  2678. desc_idx, *post_ptr);
  2679. if (skb_size < 0)
  2680. goto drop_it;
  2681. pci_unmap_single(tp->pdev, dma_addr,
  2682. skb_size - tp->rx_offset,
  2683. PCI_DMA_FROMDEVICE);
  2684. skb_put(skb, len);
  2685. } else {
  2686. struct sk_buff *copy_skb;
  2687. tg3_recycle_rx(tp, opaque_key,
  2688. desc_idx, *post_ptr);
  2689. copy_skb = dev_alloc_skb(len + 2);
  2690. if (copy_skb == NULL)
  2691. goto drop_it_no_recycle;
  2692. copy_skb->dev = tp->dev;
  2693. skb_reserve(copy_skb, 2);
  2694. skb_put(copy_skb, len);
  2695. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2696. memcpy(copy_skb->data, skb->data, len);
  2697. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2698. /* We'll reuse the original ring buffer. */
  2699. skb = copy_skb;
  2700. }
  2701. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  2702. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  2703. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  2704. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  2705. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2706. else
  2707. skb->ip_summed = CHECKSUM_NONE;
  2708. skb->protocol = eth_type_trans(skb, tp->dev);
  2709. #if TG3_VLAN_TAG_USED
  2710. if (tp->vlgrp != NULL &&
  2711. desc->type_flags & RXD_FLAG_VLAN) {
  2712. tg3_vlan_rx(tp, skb,
  2713. desc->err_vlan & RXD_VLAN_MASK);
  2714. } else
  2715. #endif
  2716. netif_receive_skb(skb);
  2717. tp->dev->last_rx = jiffies;
  2718. received++;
  2719. budget--;
  2720. next_pkt:
  2721. (*post_ptr)++;
  2722. next_pkt_nopost:
  2723. sw_idx++;
  2724. sw_idx %= TG3_RX_RCB_RING_SIZE(tp);
  2725. /* Refresh hw_idx to see if there is new work */
  2726. if (sw_idx == hw_idx) {
  2727. hw_idx = tp->hw_status->idx[0].rx_producer;
  2728. rmb();
  2729. }
  2730. }
  2731. /* ACK the status ring. */
  2732. tp->rx_rcb_ptr = sw_idx;
  2733. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  2734. /* Refill RX ring(s). */
  2735. if (work_mask & RXD_OPAQUE_RING_STD) {
  2736. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  2737. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  2738. sw_idx);
  2739. }
  2740. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  2741. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  2742. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  2743. sw_idx);
  2744. }
  2745. mmiowb();
  2746. return received;
  2747. }
  2748. static int tg3_poll(struct net_device *netdev, int *budget)
  2749. {
  2750. struct tg3 *tp = netdev_priv(netdev);
  2751. struct tg3_hw_status *sblk = tp->hw_status;
  2752. int done;
  2753. /* handle link change and other phy events */
  2754. if (!(tp->tg3_flags &
  2755. (TG3_FLAG_USE_LINKCHG_REG |
  2756. TG3_FLAG_POLL_SERDES))) {
  2757. if (sblk->status & SD_STATUS_LINK_CHG) {
  2758. sblk->status = SD_STATUS_UPDATED |
  2759. (sblk->status & ~SD_STATUS_LINK_CHG);
  2760. spin_lock(&tp->lock);
  2761. tg3_setup_phy(tp, 0);
  2762. spin_unlock(&tp->lock);
  2763. }
  2764. }
  2765. /* run TX completion thread */
  2766. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  2767. tg3_tx(tp);
  2768. }
  2769. /* run RX thread, within the bounds set by NAPI.
  2770. * All RX "locking" is done by ensuring outside
  2771. * code synchronizes with dev->poll()
  2772. */
  2773. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr) {
  2774. int orig_budget = *budget;
  2775. int work_done;
  2776. if (orig_budget > netdev->quota)
  2777. orig_budget = netdev->quota;
  2778. work_done = tg3_rx(tp, orig_budget);
  2779. *budget -= work_done;
  2780. netdev->quota -= work_done;
  2781. }
  2782. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  2783. tp->last_tag = sblk->status_tag;
  2784. rmb();
  2785. } else
  2786. sblk->status &= ~SD_STATUS_UPDATED;
  2787. /* if no more work, tell net stack and NIC we're done */
  2788. done = !tg3_has_work(tp);
  2789. if (done) {
  2790. netif_rx_complete(netdev);
  2791. tg3_restart_ints(tp);
  2792. }
  2793. return (done ? 0 : 1);
  2794. }
  2795. static void tg3_irq_quiesce(struct tg3 *tp)
  2796. {
  2797. BUG_ON(tp->irq_sync);
  2798. tp->irq_sync = 1;
  2799. smp_mb();
  2800. synchronize_irq(tp->pdev->irq);
  2801. }
  2802. static inline int tg3_irq_sync(struct tg3 *tp)
  2803. {
  2804. return tp->irq_sync;
  2805. }
  2806. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  2807. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  2808. * with as well. Most of the time, this is not necessary except when
  2809. * shutting down the device.
  2810. */
  2811. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  2812. {
  2813. if (irq_sync)
  2814. tg3_irq_quiesce(tp);
  2815. spin_lock_bh(&tp->lock);
  2816. spin_lock(&tp->tx_lock);
  2817. }
  2818. static inline void tg3_full_unlock(struct tg3 *tp)
  2819. {
  2820. spin_unlock(&tp->tx_lock);
  2821. spin_unlock_bh(&tp->lock);
  2822. }
  2823. /* MSI ISR - No need to check for interrupt sharing and no need to
  2824. * flush status block and interrupt mailbox. PCI ordering rules
  2825. * guarantee that MSI will arrive after the status block.
  2826. */
  2827. static irqreturn_t tg3_msi(int irq, void *dev_id, struct pt_regs *regs)
  2828. {
  2829. struct net_device *dev = dev_id;
  2830. struct tg3 *tp = netdev_priv(dev);
  2831. prefetch(tp->hw_status);
  2832. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2833. /*
  2834. * Writing any value to intr-mbox-0 clears PCI INTA# and
  2835. * chip-internal interrupt pending events.
  2836. * Writing non-zero to intr-mbox-0 additional tells the
  2837. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2838. * event coalescing.
  2839. */
  2840. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  2841. if (likely(!tg3_irq_sync(tp)))
  2842. netif_rx_schedule(dev); /* schedule NAPI poll */
  2843. return IRQ_RETVAL(1);
  2844. }
  2845. static irqreturn_t tg3_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  2846. {
  2847. struct net_device *dev = dev_id;
  2848. struct tg3 *tp = netdev_priv(dev);
  2849. struct tg3_hw_status *sblk = tp->hw_status;
  2850. unsigned int handled = 1;
  2851. /* In INTx mode, it is possible for the interrupt to arrive at
  2852. * the CPU before the status block posted prior to the interrupt.
  2853. * Reading the PCI State register will confirm whether the
  2854. * interrupt is ours and will flush the status block.
  2855. */
  2856. if ((sblk->status & SD_STATUS_UPDATED) ||
  2857. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2858. /*
  2859. * Writing any value to intr-mbox-0 clears PCI INTA# and
  2860. * chip-internal interrupt pending events.
  2861. * Writing non-zero to intr-mbox-0 additional tells the
  2862. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2863. * event coalescing.
  2864. */
  2865. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2866. 0x00000001);
  2867. if (tg3_irq_sync(tp))
  2868. goto out;
  2869. sblk->status &= ~SD_STATUS_UPDATED;
  2870. if (likely(tg3_has_work(tp))) {
  2871. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2872. netif_rx_schedule(dev); /* schedule NAPI poll */
  2873. } else {
  2874. /* No work, shared interrupt perhaps? re-enable
  2875. * interrupts, and flush that PCI write
  2876. */
  2877. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2878. 0x00000000);
  2879. }
  2880. } else { /* shared interrupt */
  2881. handled = 0;
  2882. }
  2883. out:
  2884. return IRQ_RETVAL(handled);
  2885. }
  2886. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id, struct pt_regs *regs)
  2887. {
  2888. struct net_device *dev = dev_id;
  2889. struct tg3 *tp = netdev_priv(dev);
  2890. struct tg3_hw_status *sblk = tp->hw_status;
  2891. unsigned int handled = 1;
  2892. /* In INTx mode, it is possible for the interrupt to arrive at
  2893. * the CPU before the status block posted prior to the interrupt.
  2894. * Reading the PCI State register will confirm whether the
  2895. * interrupt is ours and will flush the status block.
  2896. */
  2897. if ((sblk->status_tag != tp->last_tag) ||
  2898. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2899. /*
  2900. * writing any value to intr-mbox-0 clears PCI INTA# and
  2901. * chip-internal interrupt pending events.
  2902. * writing non-zero to intr-mbox-0 additional tells the
  2903. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2904. * event coalescing.
  2905. */
  2906. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2907. 0x00000001);
  2908. if (tg3_irq_sync(tp))
  2909. goto out;
  2910. if (netif_rx_schedule_prep(dev)) {
  2911. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2912. /* Update last_tag to mark that this status has been
  2913. * seen. Because interrupt may be shared, we may be
  2914. * racing with tg3_poll(), so only update last_tag
  2915. * if tg3_poll() is not scheduled.
  2916. */
  2917. tp->last_tag = sblk->status_tag;
  2918. __netif_rx_schedule(dev);
  2919. }
  2920. } else { /* shared interrupt */
  2921. handled = 0;
  2922. }
  2923. out:
  2924. return IRQ_RETVAL(handled);
  2925. }
  2926. /* ISR for interrupt test */
  2927. static irqreturn_t tg3_test_isr(int irq, void *dev_id,
  2928. struct pt_regs *regs)
  2929. {
  2930. struct net_device *dev = dev_id;
  2931. struct tg3 *tp = netdev_priv(dev);
  2932. struct tg3_hw_status *sblk = tp->hw_status;
  2933. if ((sblk->status & SD_STATUS_UPDATED) ||
  2934. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2935. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2936. 0x00000001);
  2937. return IRQ_RETVAL(1);
  2938. }
  2939. return IRQ_RETVAL(0);
  2940. }
  2941. static int tg3_init_hw(struct tg3 *);
  2942. static int tg3_halt(struct tg3 *, int, int);
  2943. #ifdef CONFIG_NET_POLL_CONTROLLER
  2944. static void tg3_poll_controller(struct net_device *dev)
  2945. {
  2946. struct tg3 *tp = netdev_priv(dev);
  2947. tg3_interrupt(tp->pdev->irq, dev, NULL);
  2948. }
  2949. #endif
  2950. static void tg3_reset_task(void *_data)
  2951. {
  2952. struct tg3 *tp = _data;
  2953. unsigned int restart_timer;
  2954. tg3_full_lock(tp, 0);
  2955. tp->tg3_flags |= TG3_FLAG_IN_RESET_TASK;
  2956. if (!netif_running(tp->dev)) {
  2957. tp->tg3_flags &= ~TG3_FLAG_IN_RESET_TASK;
  2958. tg3_full_unlock(tp);
  2959. return;
  2960. }
  2961. tg3_full_unlock(tp);
  2962. tg3_netif_stop(tp);
  2963. tg3_full_lock(tp, 1);
  2964. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  2965. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  2966. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  2967. tg3_init_hw(tp);
  2968. tg3_netif_start(tp);
  2969. if (restart_timer)
  2970. mod_timer(&tp->timer, jiffies + 1);
  2971. tp->tg3_flags &= ~TG3_FLAG_IN_RESET_TASK;
  2972. tg3_full_unlock(tp);
  2973. }
  2974. static void tg3_tx_timeout(struct net_device *dev)
  2975. {
  2976. struct tg3 *tp = netdev_priv(dev);
  2977. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  2978. dev->name);
  2979. schedule_work(&tp->reset_task);
  2980. }
  2981. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  2982. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  2983. {
  2984. u32 base = (u32) mapping & 0xffffffff;
  2985. return ((base > 0xffffdcc0) &&
  2986. (base + len + 8 < base));
  2987. }
  2988. /* Test for DMA addresses > 40-bit */
  2989. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  2990. int len)
  2991. {
  2992. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  2993. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  2994. return (((u64) mapping + len) > DMA_40BIT_MASK);
  2995. return 0;
  2996. #else
  2997. return 0;
  2998. #endif
  2999. }
  3000. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  3001. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  3002. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  3003. u32 last_plus_one, u32 *start,
  3004. u32 base_flags, u32 mss)
  3005. {
  3006. struct sk_buff *new_skb = skb_copy(skb, GFP_ATOMIC);
  3007. dma_addr_t new_addr = 0;
  3008. u32 entry = *start;
  3009. int i, ret = 0;
  3010. if (!new_skb) {
  3011. ret = -1;
  3012. } else {
  3013. /* New SKB is guaranteed to be linear. */
  3014. entry = *start;
  3015. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  3016. PCI_DMA_TODEVICE);
  3017. /* Make sure new skb does not cross any 4G boundaries.
  3018. * Drop the packet if it does.
  3019. */
  3020. if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
  3021. ret = -1;
  3022. dev_kfree_skb(new_skb);
  3023. new_skb = NULL;
  3024. } else {
  3025. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  3026. base_flags, 1 | (mss << 1));
  3027. *start = NEXT_TX(entry);
  3028. }
  3029. }
  3030. /* Now clean up the sw ring entries. */
  3031. i = 0;
  3032. while (entry != last_plus_one) {
  3033. int len;
  3034. if (i == 0)
  3035. len = skb_headlen(skb);
  3036. else
  3037. len = skb_shinfo(skb)->frags[i-1].size;
  3038. pci_unmap_single(tp->pdev,
  3039. pci_unmap_addr(&tp->tx_buffers[entry], mapping),
  3040. len, PCI_DMA_TODEVICE);
  3041. if (i == 0) {
  3042. tp->tx_buffers[entry].skb = new_skb;
  3043. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, new_addr);
  3044. } else {
  3045. tp->tx_buffers[entry].skb = NULL;
  3046. }
  3047. entry = NEXT_TX(entry);
  3048. i++;
  3049. }
  3050. dev_kfree_skb(skb);
  3051. return ret;
  3052. }
  3053. static void tg3_set_txd(struct tg3 *tp, int entry,
  3054. dma_addr_t mapping, int len, u32 flags,
  3055. u32 mss_and_is_end)
  3056. {
  3057. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  3058. int is_end = (mss_and_is_end & 0x1);
  3059. u32 mss = (mss_and_is_end >> 1);
  3060. u32 vlan_tag = 0;
  3061. if (is_end)
  3062. flags |= TXD_FLAG_END;
  3063. if (flags & TXD_FLAG_VLAN) {
  3064. vlan_tag = flags >> 16;
  3065. flags &= 0xffff;
  3066. }
  3067. vlan_tag |= (mss << TXD_MSS_SHIFT);
  3068. txd->addr_hi = ((u64) mapping >> 32);
  3069. txd->addr_lo = ((u64) mapping & 0xffffffff);
  3070. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  3071. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  3072. }
  3073. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  3074. {
  3075. struct tg3 *tp = netdev_priv(dev);
  3076. dma_addr_t mapping;
  3077. u32 len, entry, base_flags, mss;
  3078. int would_hit_hwbug;
  3079. len = skb_headlen(skb);
  3080. /* No BH disabling for tx_lock here. We are running in BH disabled
  3081. * context and TX reclaim runs via tp->poll inside of a software
  3082. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3083. * no IRQ context deadlocks to worry about either. Rejoice!
  3084. */
  3085. if (!spin_trylock(&tp->tx_lock))
  3086. return NETDEV_TX_LOCKED;
  3087. if (unlikely(TX_BUFFS_AVAIL(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3088. if (!netif_queue_stopped(dev)) {
  3089. netif_stop_queue(dev);
  3090. /* This is a hard error, log it. */
  3091. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3092. "queue awake!\n", dev->name);
  3093. }
  3094. spin_unlock(&tp->tx_lock);
  3095. return NETDEV_TX_BUSY;
  3096. }
  3097. entry = tp->tx_prod;
  3098. base_flags = 0;
  3099. if (skb->ip_summed == CHECKSUM_HW)
  3100. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3101. #if TG3_TSO_SUPPORT != 0
  3102. mss = 0;
  3103. if (skb->len > (tp->dev->mtu + ETH_HLEN) &&
  3104. (mss = skb_shinfo(skb)->tso_size) != 0) {
  3105. int tcp_opt_len, ip_tcp_len;
  3106. if (skb_header_cloned(skb) &&
  3107. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3108. dev_kfree_skb(skb);
  3109. goto out_unlock;
  3110. }
  3111. tcp_opt_len = ((skb->h.th->doff - 5) * 4);
  3112. ip_tcp_len = (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  3113. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3114. TXD_FLAG_CPU_POST_DMA);
  3115. skb->nh.iph->check = 0;
  3116. skb->nh.iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  3117. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  3118. skb->h.th->check = 0;
  3119. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  3120. }
  3121. else {
  3122. skb->h.th->check =
  3123. ~csum_tcpudp_magic(skb->nh.iph->saddr,
  3124. skb->nh.iph->daddr,
  3125. 0, IPPROTO_TCP, 0);
  3126. }
  3127. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  3128. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  3129. if (tcp_opt_len || skb->nh.iph->ihl > 5) {
  3130. int tsflags;
  3131. tsflags = ((skb->nh.iph->ihl - 5) +
  3132. (tcp_opt_len >> 2));
  3133. mss |= (tsflags << 11);
  3134. }
  3135. } else {
  3136. if (tcp_opt_len || skb->nh.iph->ihl > 5) {
  3137. int tsflags;
  3138. tsflags = ((skb->nh.iph->ihl - 5) +
  3139. (tcp_opt_len >> 2));
  3140. base_flags |= tsflags << 12;
  3141. }
  3142. }
  3143. }
  3144. #else
  3145. mss = 0;
  3146. #endif
  3147. #if TG3_VLAN_TAG_USED
  3148. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3149. base_flags |= (TXD_FLAG_VLAN |
  3150. (vlan_tx_tag_get(skb) << 16));
  3151. #endif
  3152. /* Queue skb data, a.k.a. the main skb fragment. */
  3153. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3154. tp->tx_buffers[entry].skb = skb;
  3155. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3156. would_hit_hwbug = 0;
  3157. if (tg3_4g_overflow_test(mapping, len))
  3158. would_hit_hwbug = 1;
  3159. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3160. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3161. entry = NEXT_TX(entry);
  3162. /* Now loop through additional data fragments, and queue them. */
  3163. if (skb_shinfo(skb)->nr_frags > 0) {
  3164. unsigned int i, last;
  3165. last = skb_shinfo(skb)->nr_frags - 1;
  3166. for (i = 0; i <= last; i++) {
  3167. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3168. len = frag->size;
  3169. mapping = pci_map_page(tp->pdev,
  3170. frag->page,
  3171. frag->page_offset,
  3172. len, PCI_DMA_TODEVICE);
  3173. tp->tx_buffers[entry].skb = NULL;
  3174. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3175. if (tg3_4g_overflow_test(mapping, len))
  3176. would_hit_hwbug = 1;
  3177. if (tg3_40bit_overflow_test(tp, mapping, len))
  3178. would_hit_hwbug = 1;
  3179. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  3180. tg3_set_txd(tp, entry, mapping, len,
  3181. base_flags, (i == last)|(mss << 1));
  3182. else
  3183. tg3_set_txd(tp, entry, mapping, len,
  3184. base_flags, (i == last));
  3185. entry = NEXT_TX(entry);
  3186. }
  3187. }
  3188. if (would_hit_hwbug) {
  3189. u32 last_plus_one = entry;
  3190. u32 start;
  3191. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  3192. start &= (TG3_TX_RING_SIZE - 1);
  3193. /* If the workaround fails due to memory/mapping
  3194. * failure, silently drop this packet.
  3195. */
  3196. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  3197. &start, base_flags, mss))
  3198. goto out_unlock;
  3199. entry = start;
  3200. }
  3201. /* Packets are ready, update Tx producer idx local and on card. */
  3202. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3203. tp->tx_prod = entry;
  3204. if (TX_BUFFS_AVAIL(tp) <= (MAX_SKB_FRAGS + 1)) {
  3205. netif_stop_queue(dev);
  3206. if (TX_BUFFS_AVAIL(tp) > TG3_TX_WAKEUP_THRESH)
  3207. netif_wake_queue(tp->dev);
  3208. }
  3209. out_unlock:
  3210. mmiowb();
  3211. spin_unlock(&tp->tx_lock);
  3212. dev->trans_start = jiffies;
  3213. return NETDEV_TX_OK;
  3214. }
  3215. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  3216. int new_mtu)
  3217. {
  3218. dev->mtu = new_mtu;
  3219. if (new_mtu > ETH_DATA_LEN) {
  3220. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  3221. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  3222. ethtool_op_set_tso(dev, 0);
  3223. }
  3224. else
  3225. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  3226. } else {
  3227. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  3228. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  3229. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  3230. }
  3231. }
  3232. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  3233. {
  3234. struct tg3 *tp = netdev_priv(dev);
  3235. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  3236. return -EINVAL;
  3237. if (!netif_running(dev)) {
  3238. /* We'll just catch it later when the
  3239. * device is up'd.
  3240. */
  3241. tg3_set_mtu(dev, tp, new_mtu);
  3242. return 0;
  3243. }
  3244. tg3_netif_stop(tp);
  3245. tg3_full_lock(tp, 1);
  3246. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3247. tg3_set_mtu(dev, tp, new_mtu);
  3248. tg3_init_hw(tp);
  3249. tg3_netif_start(tp);
  3250. tg3_full_unlock(tp);
  3251. return 0;
  3252. }
  3253. /* Free up pending packets in all rx/tx rings.
  3254. *
  3255. * The chip has been shut down and the driver detached from
  3256. * the networking, so no interrupts or new tx packets will
  3257. * end up in the driver. tp->{tx,}lock is not held and we are not
  3258. * in an interrupt context and thus may sleep.
  3259. */
  3260. static void tg3_free_rings(struct tg3 *tp)
  3261. {
  3262. struct ring_info *rxp;
  3263. int i;
  3264. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3265. rxp = &tp->rx_std_buffers[i];
  3266. if (rxp->skb == NULL)
  3267. continue;
  3268. pci_unmap_single(tp->pdev,
  3269. pci_unmap_addr(rxp, mapping),
  3270. tp->rx_pkt_buf_sz - tp->rx_offset,
  3271. PCI_DMA_FROMDEVICE);
  3272. dev_kfree_skb_any(rxp->skb);
  3273. rxp->skb = NULL;
  3274. }
  3275. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3276. rxp = &tp->rx_jumbo_buffers[i];
  3277. if (rxp->skb == NULL)
  3278. continue;
  3279. pci_unmap_single(tp->pdev,
  3280. pci_unmap_addr(rxp, mapping),
  3281. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  3282. PCI_DMA_FROMDEVICE);
  3283. dev_kfree_skb_any(rxp->skb);
  3284. rxp->skb = NULL;
  3285. }
  3286. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  3287. struct tx_ring_info *txp;
  3288. struct sk_buff *skb;
  3289. int j;
  3290. txp = &tp->tx_buffers[i];
  3291. skb = txp->skb;
  3292. if (skb == NULL) {
  3293. i++;
  3294. continue;
  3295. }
  3296. pci_unmap_single(tp->pdev,
  3297. pci_unmap_addr(txp, mapping),
  3298. skb_headlen(skb),
  3299. PCI_DMA_TODEVICE);
  3300. txp->skb = NULL;
  3301. i++;
  3302. for (j = 0; j < skb_shinfo(skb)->nr_frags; j++) {
  3303. txp = &tp->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  3304. pci_unmap_page(tp->pdev,
  3305. pci_unmap_addr(txp, mapping),
  3306. skb_shinfo(skb)->frags[j].size,
  3307. PCI_DMA_TODEVICE);
  3308. i++;
  3309. }
  3310. dev_kfree_skb_any(skb);
  3311. }
  3312. }
  3313. /* Initialize tx/rx rings for packet processing.
  3314. *
  3315. * The chip has been shut down and the driver detached from
  3316. * the networking, so no interrupts or new tx packets will
  3317. * end up in the driver. tp->{tx,}lock are held and thus
  3318. * we may not sleep.
  3319. */
  3320. static void tg3_init_rings(struct tg3 *tp)
  3321. {
  3322. u32 i;
  3323. /* Free up all the SKBs. */
  3324. tg3_free_rings(tp);
  3325. /* Zero out all descriptors. */
  3326. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  3327. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  3328. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  3329. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  3330. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  3331. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  3332. (tp->dev->mtu > ETH_DATA_LEN))
  3333. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  3334. /* Initialize invariants of the rings, we only set this
  3335. * stuff once. This works because the card does not
  3336. * write into the rx buffer posting rings.
  3337. */
  3338. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3339. struct tg3_rx_buffer_desc *rxd;
  3340. rxd = &tp->rx_std[i];
  3341. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  3342. << RXD_LEN_SHIFT;
  3343. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  3344. rxd->opaque = (RXD_OPAQUE_RING_STD |
  3345. (i << RXD_OPAQUE_INDEX_SHIFT));
  3346. }
  3347. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3348. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3349. struct tg3_rx_buffer_desc *rxd;
  3350. rxd = &tp->rx_jumbo[i];
  3351. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  3352. << RXD_LEN_SHIFT;
  3353. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  3354. RXD_FLAG_JUMBO;
  3355. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  3356. (i << RXD_OPAQUE_INDEX_SHIFT));
  3357. }
  3358. }
  3359. /* Now allocate fresh SKBs for each rx ring. */
  3360. for (i = 0; i < tp->rx_pending; i++) {
  3361. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD,
  3362. -1, i) < 0)
  3363. break;
  3364. }
  3365. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3366. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  3367. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  3368. -1, i) < 0)
  3369. break;
  3370. }
  3371. }
  3372. }
  3373. /*
  3374. * Must not be invoked with interrupt sources disabled and
  3375. * the hardware shutdown down.
  3376. */
  3377. static void tg3_free_consistent(struct tg3 *tp)
  3378. {
  3379. kfree(tp->rx_std_buffers);
  3380. tp->rx_std_buffers = NULL;
  3381. if (tp->rx_std) {
  3382. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3383. tp->rx_std, tp->rx_std_mapping);
  3384. tp->rx_std = NULL;
  3385. }
  3386. if (tp->rx_jumbo) {
  3387. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3388. tp->rx_jumbo, tp->rx_jumbo_mapping);
  3389. tp->rx_jumbo = NULL;
  3390. }
  3391. if (tp->rx_rcb) {
  3392. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3393. tp->rx_rcb, tp->rx_rcb_mapping);
  3394. tp->rx_rcb = NULL;
  3395. }
  3396. if (tp->tx_ring) {
  3397. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3398. tp->tx_ring, tp->tx_desc_mapping);
  3399. tp->tx_ring = NULL;
  3400. }
  3401. if (tp->hw_status) {
  3402. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  3403. tp->hw_status, tp->status_mapping);
  3404. tp->hw_status = NULL;
  3405. }
  3406. if (tp->hw_stats) {
  3407. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  3408. tp->hw_stats, tp->stats_mapping);
  3409. tp->hw_stats = NULL;
  3410. }
  3411. }
  3412. /*
  3413. * Must not be invoked with interrupt sources disabled and
  3414. * the hardware shutdown down. Can sleep.
  3415. */
  3416. static int tg3_alloc_consistent(struct tg3 *tp)
  3417. {
  3418. tp->rx_std_buffers = kmalloc((sizeof(struct ring_info) *
  3419. (TG3_RX_RING_SIZE +
  3420. TG3_RX_JUMBO_RING_SIZE)) +
  3421. (sizeof(struct tx_ring_info) *
  3422. TG3_TX_RING_SIZE),
  3423. GFP_KERNEL);
  3424. if (!tp->rx_std_buffers)
  3425. return -ENOMEM;
  3426. memset(tp->rx_std_buffers, 0,
  3427. (sizeof(struct ring_info) *
  3428. (TG3_RX_RING_SIZE +
  3429. TG3_RX_JUMBO_RING_SIZE)) +
  3430. (sizeof(struct tx_ring_info) *
  3431. TG3_TX_RING_SIZE));
  3432. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  3433. tp->tx_buffers = (struct tx_ring_info *)
  3434. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  3435. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3436. &tp->rx_std_mapping);
  3437. if (!tp->rx_std)
  3438. goto err_out;
  3439. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3440. &tp->rx_jumbo_mapping);
  3441. if (!tp->rx_jumbo)
  3442. goto err_out;
  3443. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3444. &tp->rx_rcb_mapping);
  3445. if (!tp->rx_rcb)
  3446. goto err_out;
  3447. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3448. &tp->tx_desc_mapping);
  3449. if (!tp->tx_ring)
  3450. goto err_out;
  3451. tp->hw_status = pci_alloc_consistent(tp->pdev,
  3452. TG3_HW_STATUS_SIZE,
  3453. &tp->status_mapping);
  3454. if (!tp->hw_status)
  3455. goto err_out;
  3456. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  3457. sizeof(struct tg3_hw_stats),
  3458. &tp->stats_mapping);
  3459. if (!tp->hw_stats)
  3460. goto err_out;
  3461. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3462. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3463. return 0;
  3464. err_out:
  3465. tg3_free_consistent(tp);
  3466. return -ENOMEM;
  3467. }
  3468. #define MAX_WAIT_CNT 1000
  3469. /* To stop a block, clear the enable bit and poll till it
  3470. * clears. tp->lock is held.
  3471. */
  3472. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  3473. {
  3474. unsigned int i;
  3475. u32 val;
  3476. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  3477. switch (ofs) {
  3478. case RCVLSC_MODE:
  3479. case DMAC_MODE:
  3480. case MBFREE_MODE:
  3481. case BUFMGR_MODE:
  3482. case MEMARB_MODE:
  3483. /* We can't enable/disable these bits of the
  3484. * 5705/5750, just say success.
  3485. */
  3486. return 0;
  3487. default:
  3488. break;
  3489. };
  3490. }
  3491. val = tr32(ofs);
  3492. val &= ~enable_bit;
  3493. tw32_f(ofs, val);
  3494. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3495. udelay(100);
  3496. val = tr32(ofs);
  3497. if ((val & enable_bit) == 0)
  3498. break;
  3499. }
  3500. if (i == MAX_WAIT_CNT && !silent) {
  3501. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  3502. "ofs=%lx enable_bit=%x\n",
  3503. ofs, enable_bit);
  3504. return -ENODEV;
  3505. }
  3506. return 0;
  3507. }
  3508. /* tp->lock is held. */
  3509. static int tg3_abort_hw(struct tg3 *tp, int silent)
  3510. {
  3511. int i, err;
  3512. tg3_disable_ints(tp);
  3513. tp->rx_mode &= ~RX_MODE_ENABLE;
  3514. tw32_f(MAC_RX_MODE, tp->rx_mode);
  3515. udelay(10);
  3516. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  3517. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  3518. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  3519. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  3520. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  3521. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  3522. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  3523. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  3524. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  3525. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  3526. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  3527. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  3528. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  3529. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  3530. tw32_f(MAC_MODE, tp->mac_mode);
  3531. udelay(40);
  3532. tp->tx_mode &= ~TX_MODE_ENABLE;
  3533. tw32_f(MAC_TX_MODE, tp->tx_mode);
  3534. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3535. udelay(100);
  3536. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  3537. break;
  3538. }
  3539. if (i >= MAX_WAIT_CNT) {
  3540. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  3541. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  3542. tp->dev->name, tr32(MAC_TX_MODE));
  3543. err |= -ENODEV;
  3544. }
  3545. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  3546. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  3547. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  3548. tw32(FTQ_RESET, 0xffffffff);
  3549. tw32(FTQ_RESET, 0x00000000);
  3550. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  3551. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  3552. if (tp->hw_status)
  3553. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3554. if (tp->hw_stats)
  3555. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3556. return err;
  3557. }
  3558. /* tp->lock is held. */
  3559. static int tg3_nvram_lock(struct tg3 *tp)
  3560. {
  3561. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  3562. int i;
  3563. if (tp->nvram_lock_cnt == 0) {
  3564. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  3565. for (i = 0; i < 8000; i++) {
  3566. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  3567. break;
  3568. udelay(20);
  3569. }
  3570. if (i == 8000) {
  3571. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  3572. return -ENODEV;
  3573. }
  3574. }
  3575. tp->nvram_lock_cnt++;
  3576. }
  3577. return 0;
  3578. }
  3579. /* tp->lock is held. */
  3580. static void tg3_nvram_unlock(struct tg3 *tp)
  3581. {
  3582. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  3583. if (tp->nvram_lock_cnt > 0)
  3584. tp->nvram_lock_cnt--;
  3585. if (tp->nvram_lock_cnt == 0)
  3586. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  3587. }
  3588. }
  3589. /* tp->lock is held. */
  3590. static void tg3_enable_nvram_access(struct tg3 *tp)
  3591. {
  3592. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3593. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3594. u32 nvaccess = tr32(NVRAM_ACCESS);
  3595. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  3596. }
  3597. }
  3598. /* tp->lock is held. */
  3599. static void tg3_disable_nvram_access(struct tg3 *tp)
  3600. {
  3601. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3602. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3603. u32 nvaccess = tr32(NVRAM_ACCESS);
  3604. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  3605. }
  3606. }
  3607. /* tp->lock is held. */
  3608. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  3609. {
  3610. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X))
  3611. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  3612. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  3613. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3614. switch (kind) {
  3615. case RESET_KIND_INIT:
  3616. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3617. DRV_STATE_START);
  3618. break;
  3619. case RESET_KIND_SHUTDOWN:
  3620. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3621. DRV_STATE_UNLOAD);
  3622. break;
  3623. case RESET_KIND_SUSPEND:
  3624. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3625. DRV_STATE_SUSPEND);
  3626. break;
  3627. default:
  3628. break;
  3629. };
  3630. }
  3631. }
  3632. /* tp->lock is held. */
  3633. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  3634. {
  3635. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3636. switch (kind) {
  3637. case RESET_KIND_INIT:
  3638. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3639. DRV_STATE_START_DONE);
  3640. break;
  3641. case RESET_KIND_SHUTDOWN:
  3642. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3643. DRV_STATE_UNLOAD_DONE);
  3644. break;
  3645. default:
  3646. break;
  3647. };
  3648. }
  3649. }
  3650. /* tp->lock is held. */
  3651. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  3652. {
  3653. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  3654. switch (kind) {
  3655. case RESET_KIND_INIT:
  3656. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3657. DRV_STATE_START);
  3658. break;
  3659. case RESET_KIND_SHUTDOWN:
  3660. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3661. DRV_STATE_UNLOAD);
  3662. break;
  3663. case RESET_KIND_SUSPEND:
  3664. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3665. DRV_STATE_SUSPEND);
  3666. break;
  3667. default:
  3668. break;
  3669. };
  3670. }
  3671. }
  3672. static void tg3_stop_fw(struct tg3 *);
  3673. /* tp->lock is held. */
  3674. static int tg3_chip_reset(struct tg3 *tp)
  3675. {
  3676. u32 val;
  3677. void (*write_op)(struct tg3 *, u32, u32);
  3678. int i;
  3679. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X)) {
  3680. tg3_nvram_lock(tp);
  3681. /* No matching tg3_nvram_unlock() after this because
  3682. * chip reset below will undo the nvram lock.
  3683. */
  3684. tp->nvram_lock_cnt = 0;
  3685. }
  3686. /*
  3687. * We must avoid the readl() that normally takes place.
  3688. * It locks machines, causes machine checks, and other
  3689. * fun things. So, temporarily disable the 5701
  3690. * hardware workaround, while we do the reset.
  3691. */
  3692. write_op = tp->write32;
  3693. if (write_op == tg3_write_flush_reg32)
  3694. tp->write32 = tg3_write32;
  3695. /* do the reset */
  3696. val = GRC_MISC_CFG_CORECLK_RESET;
  3697. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  3698. if (tr32(0x7e2c) == 0x60) {
  3699. tw32(0x7e2c, 0x20);
  3700. }
  3701. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  3702. tw32(GRC_MISC_CFG, (1 << 29));
  3703. val |= (1 << 29);
  3704. }
  3705. }
  3706. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  3707. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  3708. tw32(GRC_MISC_CFG, val);
  3709. /* restore 5701 hardware bug workaround write method */
  3710. tp->write32 = write_op;
  3711. /* Unfortunately, we have to delay before the PCI read back.
  3712. * Some 575X chips even will not respond to a PCI cfg access
  3713. * when the reset command is given to the chip.
  3714. *
  3715. * How do these hardware designers expect things to work
  3716. * properly if the PCI write is posted for a long period
  3717. * of time? It is always necessary to have some method by
  3718. * which a register read back can occur to push the write
  3719. * out which does the reset.
  3720. *
  3721. * For most tg3 variants the trick below was working.
  3722. * Ho hum...
  3723. */
  3724. udelay(120);
  3725. /* Flush PCI posted writes. The normal MMIO registers
  3726. * are inaccessible at this time so this is the only
  3727. * way to make this reliably (actually, this is no longer
  3728. * the case, see above). I tried to use indirect
  3729. * register read/write but this upset some 5701 variants.
  3730. */
  3731. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  3732. udelay(120);
  3733. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  3734. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  3735. int i;
  3736. u32 cfg_val;
  3737. /* Wait for link training to complete. */
  3738. for (i = 0; i < 5000; i++)
  3739. udelay(100);
  3740. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  3741. pci_write_config_dword(tp->pdev, 0xc4,
  3742. cfg_val | (1 << 15));
  3743. }
  3744. /* Set PCIE max payload size and clear error status. */
  3745. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  3746. }
  3747. /* Re-enable indirect register accesses. */
  3748. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  3749. tp->misc_host_ctrl);
  3750. /* Set MAX PCI retry to zero. */
  3751. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  3752. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  3753. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  3754. val |= PCISTATE_RETRY_SAME_DMA;
  3755. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  3756. pci_restore_state(tp->pdev);
  3757. /* Make sure PCI-X relaxed ordering bit is clear. */
  3758. pci_read_config_dword(tp->pdev, TG3PCI_X_CAPS, &val);
  3759. val &= ~PCIX_CAPS_RELAXED_ORDERING;
  3760. pci_write_config_dword(tp->pdev, TG3PCI_X_CAPS, val);
  3761. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  3762. u32 val;
  3763. /* Chip reset on 5780 will reset MSI enable bit,
  3764. * so need to restore it.
  3765. */
  3766. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  3767. u16 ctrl;
  3768. pci_read_config_word(tp->pdev,
  3769. tp->msi_cap + PCI_MSI_FLAGS,
  3770. &ctrl);
  3771. pci_write_config_word(tp->pdev,
  3772. tp->msi_cap + PCI_MSI_FLAGS,
  3773. ctrl | PCI_MSI_FLAGS_ENABLE);
  3774. val = tr32(MSGINT_MODE);
  3775. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  3776. }
  3777. val = tr32(MEMARB_MODE);
  3778. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  3779. } else
  3780. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  3781. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  3782. tg3_stop_fw(tp);
  3783. tw32(0x5000, 0x400);
  3784. }
  3785. tw32(GRC_MODE, tp->grc_mode);
  3786. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  3787. u32 val = tr32(0xc4);
  3788. tw32(0xc4, val | (1 << 15));
  3789. }
  3790. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  3791. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  3792. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  3793. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  3794. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  3795. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  3796. }
  3797. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3798. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  3799. tw32_f(MAC_MODE, tp->mac_mode);
  3800. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3801. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  3802. tw32_f(MAC_MODE, tp->mac_mode);
  3803. } else
  3804. tw32_f(MAC_MODE, 0);
  3805. udelay(40);
  3806. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X)) {
  3807. /* Wait for firmware initialization to complete. */
  3808. for (i = 0; i < 100000; i++) {
  3809. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  3810. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3811. break;
  3812. udelay(10);
  3813. }
  3814. if (i >= 100000) {
  3815. printk(KERN_ERR PFX "tg3_reset_hw timed out for %s, "
  3816. "firmware will not restart magic=%08x\n",
  3817. tp->dev->name, val);
  3818. return -ENODEV;
  3819. }
  3820. }
  3821. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  3822. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  3823. u32 val = tr32(0x7c00);
  3824. tw32(0x7c00, val | (1 << 25));
  3825. }
  3826. /* Reprobe ASF enable state. */
  3827. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  3828. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  3829. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  3830. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  3831. u32 nic_cfg;
  3832. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  3833. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  3834. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  3835. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  3836. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  3837. }
  3838. }
  3839. return 0;
  3840. }
  3841. /* tp->lock is held. */
  3842. static void tg3_stop_fw(struct tg3 *tp)
  3843. {
  3844. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  3845. u32 val;
  3846. int i;
  3847. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  3848. val = tr32(GRC_RX_CPU_EVENT);
  3849. val |= (1 << 14);
  3850. tw32(GRC_RX_CPU_EVENT, val);
  3851. /* Wait for RX cpu to ACK the event. */
  3852. for (i = 0; i < 100; i++) {
  3853. if (!(tr32(GRC_RX_CPU_EVENT) & (1 << 14)))
  3854. break;
  3855. udelay(1);
  3856. }
  3857. }
  3858. }
  3859. /* tp->lock is held. */
  3860. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  3861. {
  3862. int err;
  3863. tg3_stop_fw(tp);
  3864. tg3_write_sig_pre_reset(tp, kind);
  3865. tg3_abort_hw(tp, silent);
  3866. err = tg3_chip_reset(tp);
  3867. tg3_write_sig_legacy(tp, kind);
  3868. tg3_write_sig_post_reset(tp, kind);
  3869. if (err)
  3870. return err;
  3871. return 0;
  3872. }
  3873. #define TG3_FW_RELEASE_MAJOR 0x0
  3874. #define TG3_FW_RELASE_MINOR 0x0
  3875. #define TG3_FW_RELEASE_FIX 0x0
  3876. #define TG3_FW_START_ADDR 0x08000000
  3877. #define TG3_FW_TEXT_ADDR 0x08000000
  3878. #define TG3_FW_TEXT_LEN 0x9c0
  3879. #define TG3_FW_RODATA_ADDR 0x080009c0
  3880. #define TG3_FW_RODATA_LEN 0x60
  3881. #define TG3_FW_DATA_ADDR 0x08000a40
  3882. #define TG3_FW_DATA_LEN 0x20
  3883. #define TG3_FW_SBSS_ADDR 0x08000a60
  3884. #define TG3_FW_SBSS_LEN 0xc
  3885. #define TG3_FW_BSS_ADDR 0x08000a70
  3886. #define TG3_FW_BSS_LEN 0x10
  3887. static u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  3888. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  3889. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  3890. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  3891. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  3892. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  3893. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  3894. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  3895. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  3896. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  3897. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  3898. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  3899. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  3900. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  3901. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  3902. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  3903. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  3904. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  3905. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  3906. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  3907. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  3908. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  3909. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  3910. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  3911. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3912. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3913. 0, 0, 0, 0, 0, 0,
  3914. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  3915. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3916. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3917. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3918. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  3919. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  3920. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  3921. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  3922. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3923. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3924. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  3925. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3926. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3927. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3928. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  3929. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  3930. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  3931. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  3932. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  3933. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  3934. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  3935. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  3936. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  3937. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  3938. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  3939. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  3940. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  3941. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  3942. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  3943. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  3944. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  3945. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  3946. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  3947. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  3948. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  3949. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  3950. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  3951. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  3952. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  3953. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  3954. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  3955. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  3956. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  3957. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  3958. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  3959. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  3960. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  3961. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  3962. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  3963. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  3964. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  3965. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  3966. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  3967. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  3968. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  3969. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  3970. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  3971. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  3972. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  3973. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  3974. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  3975. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  3976. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  3977. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  3978. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  3979. };
  3980. static u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  3981. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  3982. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  3983. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  3984. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  3985. 0x00000000
  3986. };
  3987. #if 0 /* All zeros, don't eat up space with it. */
  3988. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  3989. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  3990. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  3991. };
  3992. #endif
  3993. #define RX_CPU_SCRATCH_BASE 0x30000
  3994. #define RX_CPU_SCRATCH_SIZE 0x04000
  3995. #define TX_CPU_SCRATCH_BASE 0x34000
  3996. #define TX_CPU_SCRATCH_SIZE 0x04000
  3997. /* tp->lock is held. */
  3998. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  3999. {
  4000. int i;
  4001. if (offset == TX_CPU_BASE &&
  4002. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  4003. BUG();
  4004. if (offset == RX_CPU_BASE) {
  4005. for (i = 0; i < 10000; i++) {
  4006. tw32(offset + CPU_STATE, 0xffffffff);
  4007. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4008. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4009. break;
  4010. }
  4011. tw32(offset + CPU_STATE, 0xffffffff);
  4012. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  4013. udelay(10);
  4014. } else {
  4015. for (i = 0; i < 10000; i++) {
  4016. tw32(offset + CPU_STATE, 0xffffffff);
  4017. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4018. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4019. break;
  4020. }
  4021. }
  4022. if (i >= 10000) {
  4023. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  4024. "and %s CPU\n",
  4025. tp->dev->name,
  4026. (offset == RX_CPU_BASE ? "RX" : "TX"));
  4027. return -ENODEV;
  4028. }
  4029. /* Clear firmware's nvram arbitration. */
  4030. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  4031. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  4032. return 0;
  4033. }
  4034. struct fw_info {
  4035. unsigned int text_base;
  4036. unsigned int text_len;
  4037. u32 *text_data;
  4038. unsigned int rodata_base;
  4039. unsigned int rodata_len;
  4040. u32 *rodata_data;
  4041. unsigned int data_base;
  4042. unsigned int data_len;
  4043. u32 *data_data;
  4044. };
  4045. /* tp->lock is held. */
  4046. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  4047. int cpu_scratch_size, struct fw_info *info)
  4048. {
  4049. int err, lock_err, i;
  4050. void (*write_op)(struct tg3 *, u32, u32);
  4051. if (cpu_base == TX_CPU_BASE &&
  4052. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4053. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  4054. "TX cpu firmware on %s which is 5705.\n",
  4055. tp->dev->name);
  4056. return -EINVAL;
  4057. }
  4058. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4059. write_op = tg3_write_mem;
  4060. else
  4061. write_op = tg3_write_indirect_reg32;
  4062. /* It is possible that bootcode is still loading at this point.
  4063. * Get the nvram lock first before halting the cpu.
  4064. */
  4065. lock_err = tg3_nvram_lock(tp);
  4066. err = tg3_halt_cpu(tp, cpu_base);
  4067. if (!lock_err)
  4068. tg3_nvram_unlock(tp);
  4069. if (err)
  4070. goto out;
  4071. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  4072. write_op(tp, cpu_scratch_base + i, 0);
  4073. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4074. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  4075. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  4076. write_op(tp, (cpu_scratch_base +
  4077. (info->text_base & 0xffff) +
  4078. (i * sizeof(u32))),
  4079. (info->text_data ?
  4080. info->text_data[i] : 0));
  4081. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  4082. write_op(tp, (cpu_scratch_base +
  4083. (info->rodata_base & 0xffff) +
  4084. (i * sizeof(u32))),
  4085. (info->rodata_data ?
  4086. info->rodata_data[i] : 0));
  4087. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  4088. write_op(tp, (cpu_scratch_base +
  4089. (info->data_base & 0xffff) +
  4090. (i * sizeof(u32))),
  4091. (info->data_data ?
  4092. info->data_data[i] : 0));
  4093. err = 0;
  4094. out:
  4095. return err;
  4096. }
  4097. /* tp->lock is held. */
  4098. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  4099. {
  4100. struct fw_info info;
  4101. int err, i;
  4102. info.text_base = TG3_FW_TEXT_ADDR;
  4103. info.text_len = TG3_FW_TEXT_LEN;
  4104. info.text_data = &tg3FwText[0];
  4105. info.rodata_base = TG3_FW_RODATA_ADDR;
  4106. info.rodata_len = TG3_FW_RODATA_LEN;
  4107. info.rodata_data = &tg3FwRodata[0];
  4108. info.data_base = TG3_FW_DATA_ADDR;
  4109. info.data_len = TG3_FW_DATA_LEN;
  4110. info.data_data = NULL;
  4111. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  4112. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  4113. &info);
  4114. if (err)
  4115. return err;
  4116. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  4117. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  4118. &info);
  4119. if (err)
  4120. return err;
  4121. /* Now startup only the RX cpu. */
  4122. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4123. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4124. for (i = 0; i < 5; i++) {
  4125. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  4126. break;
  4127. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4128. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  4129. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4130. udelay(1000);
  4131. }
  4132. if (i >= 5) {
  4133. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  4134. "to set RX CPU PC, is %08x should be %08x\n",
  4135. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  4136. TG3_FW_TEXT_ADDR);
  4137. return -ENODEV;
  4138. }
  4139. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4140. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  4141. return 0;
  4142. }
  4143. #if TG3_TSO_SUPPORT != 0
  4144. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  4145. #define TG3_TSO_FW_RELASE_MINOR 0x6
  4146. #define TG3_TSO_FW_RELEASE_FIX 0x0
  4147. #define TG3_TSO_FW_START_ADDR 0x08000000
  4148. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  4149. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  4150. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  4151. #define TG3_TSO_FW_RODATA_LEN 0x60
  4152. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  4153. #define TG3_TSO_FW_DATA_LEN 0x30
  4154. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  4155. #define TG3_TSO_FW_SBSS_LEN 0x2c
  4156. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  4157. #define TG3_TSO_FW_BSS_LEN 0x894
  4158. static u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  4159. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  4160. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  4161. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4162. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  4163. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  4164. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  4165. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  4166. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  4167. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  4168. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  4169. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  4170. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  4171. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  4172. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  4173. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  4174. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  4175. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  4176. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  4177. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4178. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  4179. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  4180. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  4181. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  4182. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  4183. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  4184. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  4185. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  4186. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  4187. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  4188. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4189. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  4190. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  4191. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  4192. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  4193. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  4194. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  4195. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  4196. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  4197. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4198. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  4199. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  4200. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  4201. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  4202. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  4203. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  4204. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  4205. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  4206. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4207. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  4208. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4209. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  4210. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  4211. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  4212. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  4213. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  4214. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  4215. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  4216. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  4217. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  4218. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  4219. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  4220. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  4221. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  4222. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  4223. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  4224. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  4225. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  4226. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  4227. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  4228. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  4229. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  4230. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  4231. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  4232. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  4233. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  4234. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  4235. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  4236. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  4237. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  4238. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  4239. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  4240. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  4241. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  4242. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  4243. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  4244. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  4245. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  4246. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4247. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  4248. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  4249. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  4250. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  4251. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  4252. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  4253. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  4254. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  4255. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  4256. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  4257. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  4258. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  4259. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  4260. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  4261. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  4262. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  4263. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  4264. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  4265. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  4266. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  4267. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  4268. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  4269. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  4270. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  4271. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  4272. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  4273. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  4274. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  4275. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  4276. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  4277. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  4278. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  4279. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  4280. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  4281. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  4282. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  4283. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  4284. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  4285. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  4286. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  4287. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  4288. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  4289. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  4290. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  4291. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  4292. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4293. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  4294. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  4295. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  4296. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  4297. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4298. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  4299. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  4300. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  4301. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  4302. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  4303. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  4304. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  4305. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  4306. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  4307. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  4308. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  4309. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  4310. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  4311. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  4312. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  4313. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  4314. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  4315. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  4316. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  4317. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  4318. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  4319. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  4320. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  4321. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  4322. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  4323. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  4324. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  4325. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  4326. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  4327. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  4328. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4329. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  4330. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  4331. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  4332. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  4333. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  4334. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  4335. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  4336. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  4337. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  4338. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  4339. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  4340. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  4341. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  4342. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  4343. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  4344. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  4345. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  4346. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  4347. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  4348. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  4349. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  4350. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  4351. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  4352. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  4353. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  4354. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4355. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  4356. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  4357. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  4358. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  4359. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  4360. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  4361. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  4362. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  4363. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  4364. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  4365. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  4366. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  4367. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  4368. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  4369. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  4370. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  4371. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  4372. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  4373. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  4374. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  4375. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  4376. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  4377. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  4378. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  4379. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4380. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  4381. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  4382. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  4383. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  4384. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  4385. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  4386. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  4387. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  4388. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  4389. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  4390. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  4391. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  4392. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  4393. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  4394. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  4395. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  4396. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4397. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  4398. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  4399. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  4400. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  4401. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  4402. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  4403. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  4404. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  4405. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  4406. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  4407. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  4408. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  4409. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  4410. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  4411. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  4412. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  4413. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  4414. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  4415. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  4416. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  4417. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  4418. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  4419. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  4420. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  4421. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  4422. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  4423. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4424. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  4425. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  4426. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  4427. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  4428. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  4429. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  4430. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  4431. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  4432. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  4433. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  4434. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  4435. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  4436. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  4437. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  4438. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  4439. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  4440. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  4441. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  4442. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  4443. };
  4444. static u32 tg3TsoFwRodata[] = {
  4445. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  4446. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  4447. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  4448. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  4449. 0x00000000,
  4450. };
  4451. static u32 tg3TsoFwData[] = {
  4452. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  4453. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4454. 0x00000000,
  4455. };
  4456. /* 5705 needs a special version of the TSO firmware. */
  4457. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  4458. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  4459. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  4460. #define TG3_TSO5_FW_START_ADDR 0x00010000
  4461. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  4462. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  4463. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  4464. #define TG3_TSO5_FW_RODATA_LEN 0x50
  4465. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  4466. #define TG3_TSO5_FW_DATA_LEN 0x20
  4467. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  4468. #define TG3_TSO5_FW_SBSS_LEN 0x28
  4469. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  4470. #define TG3_TSO5_FW_BSS_LEN 0x88
  4471. static u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  4472. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  4473. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  4474. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4475. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  4476. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  4477. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  4478. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4479. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  4480. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  4481. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  4482. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  4483. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  4484. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  4485. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  4486. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  4487. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  4488. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  4489. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  4490. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  4491. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  4492. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  4493. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  4494. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  4495. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  4496. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  4497. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  4498. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  4499. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  4500. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  4501. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  4502. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4503. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  4504. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  4505. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  4506. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  4507. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  4508. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  4509. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  4510. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  4511. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  4512. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  4513. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  4514. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  4515. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  4516. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  4517. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  4518. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  4519. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  4520. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  4521. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  4522. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  4523. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  4524. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  4525. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  4526. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  4527. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  4528. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  4529. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  4530. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  4531. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  4532. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  4533. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  4534. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  4535. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  4536. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  4537. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  4538. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4539. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  4540. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  4541. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  4542. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  4543. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  4544. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  4545. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  4546. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  4547. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  4548. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  4549. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  4550. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  4551. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  4552. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  4553. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  4554. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  4555. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  4556. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  4557. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  4558. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  4559. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  4560. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  4561. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  4562. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  4563. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  4564. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  4565. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  4566. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  4567. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  4568. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  4569. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  4570. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  4571. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  4572. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  4573. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  4574. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  4575. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  4576. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  4577. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  4578. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4579. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4580. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  4581. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  4582. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  4583. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  4584. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  4585. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  4586. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  4587. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  4588. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  4589. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4590. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4591. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  4592. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  4593. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  4594. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  4595. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4596. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  4597. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  4598. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  4599. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  4600. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  4601. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  4602. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  4603. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  4604. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  4605. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  4606. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  4607. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  4608. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  4609. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  4610. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  4611. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  4612. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  4613. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  4614. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  4615. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  4616. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  4617. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  4618. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  4619. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  4620. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  4621. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  4622. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  4623. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  4624. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  4625. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  4626. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  4627. 0x00000000, 0x00000000, 0x00000000,
  4628. };
  4629. static u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  4630. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  4631. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  4632. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  4633. 0x00000000, 0x00000000, 0x00000000,
  4634. };
  4635. static u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  4636. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  4637. 0x00000000, 0x00000000, 0x00000000,
  4638. };
  4639. /* tp->lock is held. */
  4640. static int tg3_load_tso_firmware(struct tg3 *tp)
  4641. {
  4642. struct fw_info info;
  4643. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  4644. int err, i;
  4645. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4646. return 0;
  4647. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4648. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  4649. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  4650. info.text_data = &tg3Tso5FwText[0];
  4651. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  4652. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  4653. info.rodata_data = &tg3Tso5FwRodata[0];
  4654. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  4655. info.data_len = TG3_TSO5_FW_DATA_LEN;
  4656. info.data_data = &tg3Tso5FwData[0];
  4657. cpu_base = RX_CPU_BASE;
  4658. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  4659. cpu_scratch_size = (info.text_len +
  4660. info.rodata_len +
  4661. info.data_len +
  4662. TG3_TSO5_FW_SBSS_LEN +
  4663. TG3_TSO5_FW_BSS_LEN);
  4664. } else {
  4665. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  4666. info.text_len = TG3_TSO_FW_TEXT_LEN;
  4667. info.text_data = &tg3TsoFwText[0];
  4668. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  4669. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  4670. info.rodata_data = &tg3TsoFwRodata[0];
  4671. info.data_base = TG3_TSO_FW_DATA_ADDR;
  4672. info.data_len = TG3_TSO_FW_DATA_LEN;
  4673. info.data_data = &tg3TsoFwData[0];
  4674. cpu_base = TX_CPU_BASE;
  4675. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  4676. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  4677. }
  4678. err = tg3_load_firmware_cpu(tp, cpu_base,
  4679. cpu_scratch_base, cpu_scratch_size,
  4680. &info);
  4681. if (err)
  4682. return err;
  4683. /* Now startup the cpu. */
  4684. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4685. tw32_f(cpu_base + CPU_PC, info.text_base);
  4686. for (i = 0; i < 5; i++) {
  4687. if (tr32(cpu_base + CPU_PC) == info.text_base)
  4688. break;
  4689. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4690. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  4691. tw32_f(cpu_base + CPU_PC, info.text_base);
  4692. udelay(1000);
  4693. }
  4694. if (i >= 5) {
  4695. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  4696. "to set CPU PC, is %08x should be %08x\n",
  4697. tp->dev->name, tr32(cpu_base + CPU_PC),
  4698. info.text_base);
  4699. return -ENODEV;
  4700. }
  4701. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4702. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  4703. return 0;
  4704. }
  4705. #endif /* TG3_TSO_SUPPORT != 0 */
  4706. /* tp->lock is held. */
  4707. static void __tg3_set_mac_addr(struct tg3 *tp)
  4708. {
  4709. u32 addr_high, addr_low;
  4710. int i;
  4711. addr_high = ((tp->dev->dev_addr[0] << 8) |
  4712. tp->dev->dev_addr[1]);
  4713. addr_low = ((tp->dev->dev_addr[2] << 24) |
  4714. (tp->dev->dev_addr[3] << 16) |
  4715. (tp->dev->dev_addr[4] << 8) |
  4716. (tp->dev->dev_addr[5] << 0));
  4717. for (i = 0; i < 4; i++) {
  4718. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  4719. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  4720. }
  4721. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  4722. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  4723. for (i = 0; i < 12; i++) {
  4724. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  4725. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  4726. }
  4727. }
  4728. addr_high = (tp->dev->dev_addr[0] +
  4729. tp->dev->dev_addr[1] +
  4730. tp->dev->dev_addr[2] +
  4731. tp->dev->dev_addr[3] +
  4732. tp->dev->dev_addr[4] +
  4733. tp->dev->dev_addr[5]) &
  4734. TX_BACKOFF_SEED_MASK;
  4735. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  4736. }
  4737. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  4738. {
  4739. struct tg3 *tp = netdev_priv(dev);
  4740. struct sockaddr *addr = p;
  4741. if (!is_valid_ether_addr(addr->sa_data))
  4742. return -EINVAL;
  4743. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  4744. spin_lock_bh(&tp->lock);
  4745. __tg3_set_mac_addr(tp);
  4746. spin_unlock_bh(&tp->lock);
  4747. return 0;
  4748. }
  4749. /* tp->lock is held. */
  4750. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  4751. dma_addr_t mapping, u32 maxlen_flags,
  4752. u32 nic_addr)
  4753. {
  4754. tg3_write_mem(tp,
  4755. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  4756. ((u64) mapping >> 32));
  4757. tg3_write_mem(tp,
  4758. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  4759. ((u64) mapping & 0xffffffff));
  4760. tg3_write_mem(tp,
  4761. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  4762. maxlen_flags);
  4763. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  4764. tg3_write_mem(tp,
  4765. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  4766. nic_addr);
  4767. }
  4768. static void __tg3_set_rx_mode(struct net_device *);
  4769. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  4770. {
  4771. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  4772. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  4773. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  4774. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  4775. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4776. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  4777. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  4778. }
  4779. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  4780. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  4781. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4782. u32 val = ec->stats_block_coalesce_usecs;
  4783. if (!netif_carrier_ok(tp->dev))
  4784. val = 0;
  4785. tw32(HOSTCC_STAT_COAL_TICKS, val);
  4786. }
  4787. }
  4788. /* tp->lock is held. */
  4789. static int tg3_reset_hw(struct tg3 *tp)
  4790. {
  4791. u32 val, rdmac_mode;
  4792. int i, err, limit;
  4793. tg3_disable_ints(tp);
  4794. tg3_stop_fw(tp);
  4795. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  4796. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  4797. tg3_abort_hw(tp, 1);
  4798. }
  4799. err = tg3_chip_reset(tp);
  4800. if (err)
  4801. return err;
  4802. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  4803. /* This works around an issue with Athlon chipsets on
  4804. * B3 tigon3 silicon. This bit has no effect on any
  4805. * other revision. But do not set this on PCI Express
  4806. * chips.
  4807. */
  4808. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  4809. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  4810. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4811. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4812. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  4813. val = tr32(TG3PCI_PCISTATE);
  4814. val |= PCISTATE_RETRY_SAME_DMA;
  4815. tw32(TG3PCI_PCISTATE, val);
  4816. }
  4817. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  4818. /* Enable some hw fixes. */
  4819. val = tr32(TG3PCI_MSI_DATA);
  4820. val |= (1 << 26) | (1 << 28) | (1 << 29);
  4821. tw32(TG3PCI_MSI_DATA, val);
  4822. }
  4823. /* Descriptor ring init may make accesses to the
  4824. * NIC SRAM area to setup the TX descriptors, so we
  4825. * can only do this after the hardware has been
  4826. * successfully reset.
  4827. */
  4828. tg3_init_rings(tp);
  4829. /* This value is determined during the probe time DMA
  4830. * engine test, tg3_test_dma.
  4831. */
  4832. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  4833. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  4834. GRC_MODE_4X_NIC_SEND_RINGS |
  4835. GRC_MODE_NO_TX_PHDR_CSUM |
  4836. GRC_MODE_NO_RX_PHDR_CSUM);
  4837. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  4838. if (tp->tg3_flags & TG3_FLAG_NO_TX_PSEUDO_CSUM)
  4839. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  4840. if (tp->tg3_flags & TG3_FLAG_NO_RX_PSEUDO_CSUM)
  4841. tp->grc_mode |= GRC_MODE_NO_RX_PHDR_CSUM;
  4842. tw32(GRC_MODE,
  4843. tp->grc_mode |
  4844. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  4845. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  4846. val = tr32(GRC_MISC_CFG);
  4847. val &= ~0xff;
  4848. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4849. tw32(GRC_MISC_CFG, val);
  4850. /* Initialize MBUF/DESC pool. */
  4851. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  4852. /* Do nothing. */
  4853. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  4854. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  4855. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  4856. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  4857. else
  4858. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  4859. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  4860. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  4861. }
  4862. #if TG3_TSO_SUPPORT != 0
  4863. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  4864. int fw_len;
  4865. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  4866. TG3_TSO5_FW_RODATA_LEN +
  4867. TG3_TSO5_FW_DATA_LEN +
  4868. TG3_TSO5_FW_SBSS_LEN +
  4869. TG3_TSO5_FW_BSS_LEN);
  4870. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  4871. tw32(BUFMGR_MB_POOL_ADDR,
  4872. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  4873. tw32(BUFMGR_MB_POOL_SIZE,
  4874. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  4875. }
  4876. #endif
  4877. if (tp->dev->mtu <= ETH_DATA_LEN) {
  4878. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  4879. tp->bufmgr_config.mbuf_read_dma_low_water);
  4880. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  4881. tp->bufmgr_config.mbuf_mac_rx_low_water);
  4882. tw32(BUFMGR_MB_HIGH_WATER,
  4883. tp->bufmgr_config.mbuf_high_water);
  4884. } else {
  4885. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  4886. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  4887. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  4888. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  4889. tw32(BUFMGR_MB_HIGH_WATER,
  4890. tp->bufmgr_config.mbuf_high_water_jumbo);
  4891. }
  4892. tw32(BUFMGR_DMA_LOW_WATER,
  4893. tp->bufmgr_config.dma_low_water);
  4894. tw32(BUFMGR_DMA_HIGH_WATER,
  4895. tp->bufmgr_config.dma_high_water);
  4896. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  4897. for (i = 0; i < 2000; i++) {
  4898. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  4899. break;
  4900. udelay(10);
  4901. }
  4902. if (i >= 2000) {
  4903. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  4904. tp->dev->name);
  4905. return -ENODEV;
  4906. }
  4907. /* Setup replenish threshold. */
  4908. tw32(RCVBDI_STD_THRESH, tp->rx_pending / 8);
  4909. /* Initialize TG3_BDINFO's at:
  4910. * RCVDBDI_STD_BD: standard eth size rx ring
  4911. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  4912. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  4913. *
  4914. * like so:
  4915. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  4916. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  4917. * ring attribute flags
  4918. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  4919. *
  4920. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  4921. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  4922. *
  4923. * The size of each ring is fixed in the firmware, but the location is
  4924. * configurable.
  4925. */
  4926. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4927. ((u64) tp->rx_std_mapping >> 32));
  4928. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  4929. ((u64) tp->rx_std_mapping & 0xffffffff));
  4930. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  4931. NIC_SRAM_RX_BUFFER_DESC);
  4932. /* Don't even try to program the JUMBO/MINI buffer descriptor
  4933. * configs on 5705.
  4934. */
  4935. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4936. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4937. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  4938. } else {
  4939. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4940. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  4941. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4942. BDINFO_FLAGS_DISABLED);
  4943. /* Setup replenish threshold. */
  4944. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  4945. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4946. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4947. ((u64) tp->rx_jumbo_mapping >> 32));
  4948. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  4949. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  4950. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4951. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  4952. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  4953. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  4954. } else {
  4955. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4956. BDINFO_FLAGS_DISABLED);
  4957. }
  4958. }
  4959. /* There is only one send ring on 5705/5750, no need to explicitly
  4960. * disable the others.
  4961. */
  4962. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4963. /* Clear out send RCB ring in SRAM. */
  4964. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  4965. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  4966. BDINFO_FLAGS_DISABLED);
  4967. }
  4968. tp->tx_prod = 0;
  4969. tp->tx_cons = 0;
  4970. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  4971. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  4972. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  4973. tp->tx_desc_mapping,
  4974. (TG3_TX_RING_SIZE <<
  4975. BDINFO_FLAGS_MAXLEN_SHIFT),
  4976. NIC_SRAM_TX_BUFFER_DESC);
  4977. /* There is only one receive return ring on 5705/5750, no need
  4978. * to explicitly disable the others.
  4979. */
  4980. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4981. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  4982. i += TG3_BDINFO_SIZE) {
  4983. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  4984. BDINFO_FLAGS_DISABLED);
  4985. }
  4986. }
  4987. tp->rx_rcb_ptr = 0;
  4988. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  4989. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  4990. tp->rx_rcb_mapping,
  4991. (TG3_RX_RCB_RING_SIZE(tp) <<
  4992. BDINFO_FLAGS_MAXLEN_SHIFT),
  4993. 0);
  4994. tp->rx_std_ptr = tp->rx_pending;
  4995. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  4996. tp->rx_std_ptr);
  4997. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  4998. tp->rx_jumbo_pending : 0;
  4999. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  5000. tp->rx_jumbo_ptr);
  5001. /* Initialize MAC address and backoff seed. */
  5002. __tg3_set_mac_addr(tp);
  5003. /* MTU + ethernet header + FCS + optional VLAN tag */
  5004. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  5005. /* The slot time is changed by tg3_setup_phy if we
  5006. * run at gigabit with half duplex.
  5007. */
  5008. tw32(MAC_TX_LENGTHS,
  5009. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  5010. (6 << TX_LENGTHS_IPG_SHIFT) |
  5011. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5012. /* Receive rules. */
  5013. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  5014. tw32(RCVLPC_CONFIG, 0x0181);
  5015. /* Calculate RDMAC_MODE setting early, we need it to determine
  5016. * the RCVLPC_STATE_ENABLE mask.
  5017. */
  5018. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  5019. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  5020. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  5021. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  5022. RDMAC_MODE_LNGREAD_ENAB);
  5023. if (tp->tg3_flags & TG3_FLAG_SPLIT_MODE)
  5024. rdmac_mode |= RDMAC_MODE_SPLIT_ENABLE;
  5025. /* If statement applies to 5705 and 5750 PCI devices only */
  5026. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5027. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5028. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  5029. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  5030. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5031. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5032. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  5033. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5034. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  5035. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5036. }
  5037. }
  5038. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5039. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5040. #if TG3_TSO_SUPPORT != 0
  5041. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5042. rdmac_mode |= (1 << 27);
  5043. #endif
  5044. /* Receive/send statistics. */
  5045. if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  5046. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  5047. val = tr32(RCVLPC_STATS_ENABLE);
  5048. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  5049. tw32(RCVLPC_STATS_ENABLE, val);
  5050. } else {
  5051. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  5052. }
  5053. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  5054. tw32(SNDDATAI_STATSENAB, 0xffffff);
  5055. tw32(SNDDATAI_STATSCTRL,
  5056. (SNDDATAI_SCTRL_ENABLE |
  5057. SNDDATAI_SCTRL_FASTUPD));
  5058. /* Setup host coalescing engine. */
  5059. tw32(HOSTCC_MODE, 0);
  5060. for (i = 0; i < 2000; i++) {
  5061. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  5062. break;
  5063. udelay(10);
  5064. }
  5065. __tg3_set_coalesce(tp, &tp->coal);
  5066. /* set status block DMA address */
  5067. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5068. ((u64) tp->status_mapping >> 32));
  5069. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5070. ((u64) tp->status_mapping & 0xffffffff));
  5071. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5072. /* Status/statistics block address. See tg3_timer,
  5073. * the tg3_periodic_fetch_stats call there, and
  5074. * tg3_get_stats to see how this works for 5705/5750 chips.
  5075. */
  5076. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5077. ((u64) tp->stats_mapping >> 32));
  5078. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5079. ((u64) tp->stats_mapping & 0xffffffff));
  5080. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  5081. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  5082. }
  5083. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  5084. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  5085. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  5086. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5087. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  5088. /* Clear statistics/status block in chip, and status block in ram. */
  5089. for (i = NIC_SRAM_STATS_BLK;
  5090. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  5091. i += sizeof(u32)) {
  5092. tg3_write_mem(tp, i, 0);
  5093. udelay(40);
  5094. }
  5095. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  5096. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5097. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  5098. /* reset to prevent losing 1st rx packet intermittently */
  5099. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5100. udelay(10);
  5101. }
  5102. tp->mac_mode = MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  5103. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  5104. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  5105. udelay(40);
  5106. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  5107. * If TG3_FLAG_EEPROM_WRITE_PROT is set, we should read the
  5108. * register to preserve the GPIO settings for LOMs. The GPIOs,
  5109. * whether used as inputs or outputs, are set by boot code after
  5110. * reset.
  5111. */
  5112. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  5113. u32 gpio_mask;
  5114. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE2 |
  5115. GRC_LCLCTRL_GPIO_OUTPUT0 | GRC_LCLCTRL_GPIO_OUTPUT2;
  5116. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  5117. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  5118. GRC_LCLCTRL_GPIO_OUTPUT3;
  5119. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  5120. /* GPIO1 must be driven high for eeprom write protect */
  5121. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  5122. GRC_LCLCTRL_GPIO_OUTPUT1);
  5123. }
  5124. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5125. udelay(100);
  5126. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  5127. tp->last_tag = 0;
  5128. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5129. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  5130. udelay(40);
  5131. }
  5132. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  5133. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  5134. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  5135. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  5136. WDMAC_MODE_LNGREAD_ENAB);
  5137. /* If statement applies to 5705 and 5750 PCI devices only */
  5138. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5139. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5140. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  5141. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  5142. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5143. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5144. /* nothing */
  5145. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5146. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  5147. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  5148. val |= WDMAC_MODE_RX_ACCEL;
  5149. }
  5150. }
  5151. tw32_f(WDMAC_MODE, val);
  5152. udelay(40);
  5153. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  5154. val = tr32(TG3PCI_X_CAPS);
  5155. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  5156. val &= ~PCIX_CAPS_BURST_MASK;
  5157. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  5158. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5159. val &= ~(PCIX_CAPS_SPLIT_MASK | PCIX_CAPS_BURST_MASK);
  5160. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  5161. if (tp->tg3_flags & TG3_FLAG_SPLIT_MODE)
  5162. val |= (tp->split_mode_max_reqs <<
  5163. PCIX_CAPS_SPLIT_SHIFT);
  5164. }
  5165. tw32(TG3PCI_X_CAPS, val);
  5166. }
  5167. tw32_f(RDMAC_MODE, rdmac_mode);
  5168. udelay(40);
  5169. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  5170. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5171. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  5172. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  5173. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  5174. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  5175. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  5176. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  5177. #if TG3_TSO_SUPPORT != 0
  5178. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5179. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  5180. #endif
  5181. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  5182. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  5183. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  5184. err = tg3_load_5701_a0_firmware_fix(tp);
  5185. if (err)
  5186. return err;
  5187. }
  5188. #if TG3_TSO_SUPPORT != 0
  5189. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5190. err = tg3_load_tso_firmware(tp);
  5191. if (err)
  5192. return err;
  5193. }
  5194. #endif
  5195. tp->tx_mode = TX_MODE_ENABLE;
  5196. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5197. udelay(100);
  5198. tp->rx_mode = RX_MODE_ENABLE;
  5199. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5200. udelay(10);
  5201. if (tp->link_config.phy_is_low_power) {
  5202. tp->link_config.phy_is_low_power = 0;
  5203. tp->link_config.speed = tp->link_config.orig_speed;
  5204. tp->link_config.duplex = tp->link_config.orig_duplex;
  5205. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  5206. }
  5207. tp->mi_mode = MAC_MI_MODE_BASE;
  5208. tw32_f(MAC_MI_MODE, tp->mi_mode);
  5209. udelay(80);
  5210. tw32(MAC_LED_CTRL, tp->led_ctrl);
  5211. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  5212. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5213. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5214. udelay(10);
  5215. }
  5216. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5217. udelay(10);
  5218. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5219. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  5220. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  5221. /* Set drive transmission level to 1.2V */
  5222. /* only if the signal pre-emphasis bit is not set */
  5223. val = tr32(MAC_SERDES_CFG);
  5224. val &= 0xfffff000;
  5225. val |= 0x880;
  5226. tw32(MAC_SERDES_CFG, val);
  5227. }
  5228. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  5229. tw32(MAC_SERDES_CFG, 0x616000);
  5230. }
  5231. /* Prevent chip from dropping frames when flow control
  5232. * is enabled.
  5233. */
  5234. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  5235. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  5236. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  5237. /* Use hardware link auto-negotiation */
  5238. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  5239. }
  5240. err = tg3_setup_phy(tp, 1);
  5241. if (err)
  5242. return err;
  5243. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  5244. u32 tmp;
  5245. /* Clear CRC stats. */
  5246. if (!tg3_readphy(tp, 0x1e, &tmp)) {
  5247. tg3_writephy(tp, 0x1e, tmp | 0x8000);
  5248. tg3_readphy(tp, 0x14, &tmp);
  5249. }
  5250. }
  5251. __tg3_set_rx_mode(tp->dev);
  5252. /* Initialize receive rules. */
  5253. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  5254. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5255. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  5256. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5257. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5258. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5259. limit = 8;
  5260. else
  5261. limit = 16;
  5262. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  5263. limit -= 4;
  5264. switch (limit) {
  5265. case 16:
  5266. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  5267. case 15:
  5268. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  5269. case 14:
  5270. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  5271. case 13:
  5272. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  5273. case 12:
  5274. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  5275. case 11:
  5276. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  5277. case 10:
  5278. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  5279. case 9:
  5280. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  5281. case 8:
  5282. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  5283. case 7:
  5284. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  5285. case 6:
  5286. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  5287. case 5:
  5288. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  5289. case 4:
  5290. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  5291. case 3:
  5292. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  5293. case 2:
  5294. case 1:
  5295. default:
  5296. break;
  5297. };
  5298. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  5299. return 0;
  5300. }
  5301. /* Called at device open time to get the chip ready for
  5302. * packet processing. Invoked with tp->lock held.
  5303. */
  5304. static int tg3_init_hw(struct tg3 *tp)
  5305. {
  5306. int err;
  5307. /* Force the chip into D0. */
  5308. err = tg3_set_power_state(tp, 0);
  5309. if (err)
  5310. goto out;
  5311. tg3_switch_clocks(tp);
  5312. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  5313. err = tg3_reset_hw(tp);
  5314. out:
  5315. return err;
  5316. }
  5317. #define TG3_STAT_ADD32(PSTAT, REG) \
  5318. do { u32 __val = tr32(REG); \
  5319. (PSTAT)->low += __val; \
  5320. if ((PSTAT)->low < __val) \
  5321. (PSTAT)->high += 1; \
  5322. } while (0)
  5323. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  5324. {
  5325. struct tg3_hw_stats *sp = tp->hw_stats;
  5326. if (!netif_carrier_ok(tp->dev))
  5327. return;
  5328. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  5329. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  5330. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  5331. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  5332. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  5333. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  5334. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  5335. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  5336. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  5337. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  5338. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  5339. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  5340. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  5341. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  5342. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  5343. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  5344. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  5345. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  5346. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  5347. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  5348. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  5349. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  5350. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  5351. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  5352. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  5353. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  5354. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  5355. }
  5356. static void tg3_timer(unsigned long __opaque)
  5357. {
  5358. struct tg3 *tp = (struct tg3 *) __opaque;
  5359. spin_lock(&tp->lock);
  5360. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  5361. /* All of this garbage is because when using non-tagged
  5362. * IRQ status the mailbox/status_block protocol the chip
  5363. * uses with the cpu is race prone.
  5364. */
  5365. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  5366. tw32(GRC_LOCAL_CTRL,
  5367. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  5368. } else {
  5369. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5370. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  5371. }
  5372. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  5373. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  5374. spin_unlock(&tp->lock);
  5375. schedule_work(&tp->reset_task);
  5376. return;
  5377. }
  5378. }
  5379. /* This part only runs once per second. */
  5380. if (!--tp->timer_counter) {
  5381. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5382. tg3_periodic_fetch_stats(tp);
  5383. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  5384. u32 mac_stat;
  5385. int phy_event;
  5386. mac_stat = tr32(MAC_STATUS);
  5387. phy_event = 0;
  5388. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  5389. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  5390. phy_event = 1;
  5391. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  5392. phy_event = 1;
  5393. if (phy_event)
  5394. tg3_setup_phy(tp, 0);
  5395. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  5396. u32 mac_stat = tr32(MAC_STATUS);
  5397. int need_setup = 0;
  5398. if (netif_carrier_ok(tp->dev) &&
  5399. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  5400. need_setup = 1;
  5401. }
  5402. if (! netif_carrier_ok(tp->dev) &&
  5403. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  5404. MAC_STATUS_SIGNAL_DET))) {
  5405. need_setup = 1;
  5406. }
  5407. if (need_setup) {
  5408. tw32_f(MAC_MODE,
  5409. (tp->mac_mode &
  5410. ~MAC_MODE_PORT_MODE_MASK));
  5411. udelay(40);
  5412. tw32_f(MAC_MODE, tp->mac_mode);
  5413. udelay(40);
  5414. tg3_setup_phy(tp, 0);
  5415. }
  5416. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  5417. tg3_serdes_parallel_detect(tp);
  5418. tp->timer_counter = tp->timer_multiplier;
  5419. }
  5420. /* Heartbeat is only sent once every 2 seconds. */
  5421. if (!--tp->asf_counter) {
  5422. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5423. u32 val;
  5424. tg3_write_mem_fast(tp, NIC_SRAM_FW_CMD_MBOX,
  5425. FWCMD_NICDRV_ALIVE2);
  5426. tg3_write_mem_fast(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  5427. /* 5 seconds timeout */
  5428. tg3_write_mem_fast(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  5429. val = tr32(GRC_RX_CPU_EVENT);
  5430. val |= (1 << 14);
  5431. tw32(GRC_RX_CPU_EVENT, val);
  5432. }
  5433. tp->asf_counter = tp->asf_multiplier;
  5434. }
  5435. spin_unlock(&tp->lock);
  5436. tp->timer.expires = jiffies + tp->timer_offset;
  5437. add_timer(&tp->timer);
  5438. }
  5439. static int tg3_test_interrupt(struct tg3 *tp)
  5440. {
  5441. struct net_device *dev = tp->dev;
  5442. int err, i;
  5443. u32 int_mbox = 0;
  5444. if (!netif_running(dev))
  5445. return -ENODEV;
  5446. tg3_disable_ints(tp);
  5447. free_irq(tp->pdev->irq, dev);
  5448. err = request_irq(tp->pdev->irq, tg3_test_isr,
  5449. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5450. if (err)
  5451. return err;
  5452. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  5453. tg3_enable_ints(tp);
  5454. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  5455. HOSTCC_MODE_NOW);
  5456. for (i = 0; i < 5; i++) {
  5457. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  5458. TG3_64BIT_REG_LOW);
  5459. if (int_mbox != 0)
  5460. break;
  5461. msleep(10);
  5462. }
  5463. tg3_disable_ints(tp);
  5464. free_irq(tp->pdev->irq, dev);
  5465. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  5466. err = request_irq(tp->pdev->irq, tg3_msi,
  5467. SA_SAMPLE_RANDOM, dev->name, dev);
  5468. else {
  5469. irqreturn_t (*fn)(int, void *, struct pt_regs *)=tg3_interrupt;
  5470. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5471. fn = tg3_interrupt_tagged;
  5472. err = request_irq(tp->pdev->irq, fn,
  5473. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5474. }
  5475. if (err)
  5476. return err;
  5477. if (int_mbox != 0)
  5478. return 0;
  5479. return -EIO;
  5480. }
  5481. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  5482. * successfully restored
  5483. */
  5484. static int tg3_test_msi(struct tg3 *tp)
  5485. {
  5486. struct net_device *dev = tp->dev;
  5487. int err;
  5488. u16 pci_cmd;
  5489. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  5490. return 0;
  5491. /* Turn off SERR reporting in case MSI terminates with Master
  5492. * Abort.
  5493. */
  5494. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  5495. pci_write_config_word(tp->pdev, PCI_COMMAND,
  5496. pci_cmd & ~PCI_COMMAND_SERR);
  5497. err = tg3_test_interrupt(tp);
  5498. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  5499. if (!err)
  5500. return 0;
  5501. /* other failures */
  5502. if (err != -EIO)
  5503. return err;
  5504. /* MSI test failed, go back to INTx mode */
  5505. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  5506. "switching to INTx mode. Please report this failure to "
  5507. "the PCI maintainer and include system chipset information.\n",
  5508. tp->dev->name);
  5509. free_irq(tp->pdev->irq, dev);
  5510. pci_disable_msi(tp->pdev);
  5511. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5512. {
  5513. irqreturn_t (*fn)(int, void *, struct pt_regs *)=tg3_interrupt;
  5514. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5515. fn = tg3_interrupt_tagged;
  5516. err = request_irq(tp->pdev->irq, fn,
  5517. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5518. }
  5519. if (err)
  5520. return err;
  5521. /* Need to reset the chip because the MSI cycle may have terminated
  5522. * with Master Abort.
  5523. */
  5524. tg3_full_lock(tp, 1);
  5525. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5526. err = tg3_init_hw(tp);
  5527. tg3_full_unlock(tp);
  5528. if (err)
  5529. free_irq(tp->pdev->irq, dev);
  5530. return err;
  5531. }
  5532. static int tg3_open(struct net_device *dev)
  5533. {
  5534. struct tg3 *tp = netdev_priv(dev);
  5535. int err;
  5536. tg3_full_lock(tp, 0);
  5537. tg3_disable_ints(tp);
  5538. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  5539. tg3_full_unlock(tp);
  5540. /* The placement of this call is tied
  5541. * to the setup and use of Host TX descriptors.
  5542. */
  5543. err = tg3_alloc_consistent(tp);
  5544. if (err)
  5545. return err;
  5546. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  5547. (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5750_AX) &&
  5548. (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5750_BX)) {
  5549. /* All MSI supporting chips should support tagged
  5550. * status. Assert that this is the case.
  5551. */
  5552. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  5553. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  5554. "Not using MSI.\n", tp->dev->name);
  5555. } else if (pci_enable_msi(tp->pdev) == 0) {
  5556. u32 msi_mode;
  5557. msi_mode = tr32(MSGINT_MODE);
  5558. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  5559. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  5560. }
  5561. }
  5562. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  5563. err = request_irq(tp->pdev->irq, tg3_msi,
  5564. SA_SAMPLE_RANDOM, dev->name, dev);
  5565. else {
  5566. irqreturn_t (*fn)(int, void *, struct pt_regs *)=tg3_interrupt;
  5567. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5568. fn = tg3_interrupt_tagged;
  5569. err = request_irq(tp->pdev->irq, fn,
  5570. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5571. }
  5572. if (err) {
  5573. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5574. pci_disable_msi(tp->pdev);
  5575. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5576. }
  5577. tg3_free_consistent(tp);
  5578. return err;
  5579. }
  5580. tg3_full_lock(tp, 0);
  5581. err = tg3_init_hw(tp);
  5582. if (err) {
  5583. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5584. tg3_free_rings(tp);
  5585. } else {
  5586. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5587. tp->timer_offset = HZ;
  5588. else
  5589. tp->timer_offset = HZ / 10;
  5590. BUG_ON(tp->timer_offset > HZ);
  5591. tp->timer_counter = tp->timer_multiplier =
  5592. (HZ / tp->timer_offset);
  5593. tp->asf_counter = tp->asf_multiplier =
  5594. ((HZ / tp->timer_offset) * 2);
  5595. init_timer(&tp->timer);
  5596. tp->timer.expires = jiffies + tp->timer_offset;
  5597. tp->timer.data = (unsigned long) tp;
  5598. tp->timer.function = tg3_timer;
  5599. }
  5600. tg3_full_unlock(tp);
  5601. if (err) {
  5602. free_irq(tp->pdev->irq, dev);
  5603. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5604. pci_disable_msi(tp->pdev);
  5605. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5606. }
  5607. tg3_free_consistent(tp);
  5608. return err;
  5609. }
  5610. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5611. err = tg3_test_msi(tp);
  5612. if (err) {
  5613. tg3_full_lock(tp, 0);
  5614. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5615. pci_disable_msi(tp->pdev);
  5616. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5617. }
  5618. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5619. tg3_free_rings(tp);
  5620. tg3_free_consistent(tp);
  5621. tg3_full_unlock(tp);
  5622. return err;
  5623. }
  5624. }
  5625. tg3_full_lock(tp, 0);
  5626. add_timer(&tp->timer);
  5627. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  5628. tg3_enable_ints(tp);
  5629. tg3_full_unlock(tp);
  5630. netif_start_queue(dev);
  5631. return 0;
  5632. }
  5633. #if 0
  5634. /*static*/ void tg3_dump_state(struct tg3 *tp)
  5635. {
  5636. u32 val32, val32_2, val32_3, val32_4, val32_5;
  5637. u16 val16;
  5638. int i;
  5639. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  5640. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  5641. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  5642. val16, val32);
  5643. /* MAC block */
  5644. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  5645. tr32(MAC_MODE), tr32(MAC_STATUS));
  5646. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  5647. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  5648. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  5649. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  5650. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  5651. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  5652. /* Send data initiator control block */
  5653. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  5654. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  5655. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  5656. tr32(SNDDATAI_STATSCTRL));
  5657. /* Send data completion control block */
  5658. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  5659. /* Send BD ring selector block */
  5660. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  5661. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  5662. /* Send BD initiator control block */
  5663. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  5664. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  5665. /* Send BD completion control block */
  5666. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  5667. /* Receive list placement control block */
  5668. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  5669. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  5670. printk(" RCVLPC_STATSCTRL[%08x]\n",
  5671. tr32(RCVLPC_STATSCTRL));
  5672. /* Receive data and receive BD initiator control block */
  5673. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  5674. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  5675. /* Receive data completion control block */
  5676. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  5677. tr32(RCVDCC_MODE));
  5678. /* Receive BD initiator control block */
  5679. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  5680. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  5681. /* Receive BD completion control block */
  5682. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  5683. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  5684. /* Receive list selector control block */
  5685. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  5686. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  5687. /* Mbuf cluster free block */
  5688. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  5689. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  5690. /* Host coalescing control block */
  5691. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  5692. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  5693. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  5694. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5695. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  5696. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  5697. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5698. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  5699. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  5700. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  5701. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  5702. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  5703. /* Memory arbiter control block */
  5704. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  5705. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  5706. /* Buffer manager control block */
  5707. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  5708. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  5709. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  5710. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  5711. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  5712. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  5713. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  5714. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  5715. /* Read DMA control block */
  5716. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  5717. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  5718. /* Write DMA control block */
  5719. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  5720. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  5721. /* DMA completion block */
  5722. printk("DEBUG: DMAC_MODE[%08x]\n",
  5723. tr32(DMAC_MODE));
  5724. /* GRC block */
  5725. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  5726. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  5727. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  5728. tr32(GRC_LOCAL_CTRL));
  5729. /* TG3_BDINFOs */
  5730. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  5731. tr32(RCVDBDI_JUMBO_BD + 0x0),
  5732. tr32(RCVDBDI_JUMBO_BD + 0x4),
  5733. tr32(RCVDBDI_JUMBO_BD + 0x8),
  5734. tr32(RCVDBDI_JUMBO_BD + 0xc));
  5735. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  5736. tr32(RCVDBDI_STD_BD + 0x0),
  5737. tr32(RCVDBDI_STD_BD + 0x4),
  5738. tr32(RCVDBDI_STD_BD + 0x8),
  5739. tr32(RCVDBDI_STD_BD + 0xc));
  5740. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  5741. tr32(RCVDBDI_MINI_BD + 0x0),
  5742. tr32(RCVDBDI_MINI_BD + 0x4),
  5743. tr32(RCVDBDI_MINI_BD + 0x8),
  5744. tr32(RCVDBDI_MINI_BD + 0xc));
  5745. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  5746. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  5747. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  5748. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  5749. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  5750. val32, val32_2, val32_3, val32_4);
  5751. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  5752. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  5753. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  5754. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  5755. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  5756. val32, val32_2, val32_3, val32_4);
  5757. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  5758. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  5759. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  5760. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  5761. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  5762. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  5763. val32, val32_2, val32_3, val32_4, val32_5);
  5764. /* SW status block */
  5765. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  5766. tp->hw_status->status,
  5767. tp->hw_status->status_tag,
  5768. tp->hw_status->rx_jumbo_consumer,
  5769. tp->hw_status->rx_consumer,
  5770. tp->hw_status->rx_mini_consumer,
  5771. tp->hw_status->idx[0].rx_producer,
  5772. tp->hw_status->idx[0].tx_consumer);
  5773. /* SW statistics block */
  5774. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  5775. ((u32 *)tp->hw_stats)[0],
  5776. ((u32 *)tp->hw_stats)[1],
  5777. ((u32 *)tp->hw_stats)[2],
  5778. ((u32 *)tp->hw_stats)[3]);
  5779. /* Mailboxes */
  5780. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  5781. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  5782. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  5783. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  5784. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  5785. /* NIC side send descriptors. */
  5786. for (i = 0; i < 6; i++) {
  5787. unsigned long txd;
  5788. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  5789. + (i * sizeof(struct tg3_tx_buffer_desc));
  5790. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  5791. i,
  5792. readl(txd + 0x0), readl(txd + 0x4),
  5793. readl(txd + 0x8), readl(txd + 0xc));
  5794. }
  5795. /* NIC side RX descriptors. */
  5796. for (i = 0; i < 6; i++) {
  5797. unsigned long rxd;
  5798. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  5799. + (i * sizeof(struct tg3_rx_buffer_desc));
  5800. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  5801. i,
  5802. readl(rxd + 0x0), readl(rxd + 0x4),
  5803. readl(rxd + 0x8), readl(rxd + 0xc));
  5804. rxd += (4 * sizeof(u32));
  5805. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  5806. i,
  5807. readl(rxd + 0x0), readl(rxd + 0x4),
  5808. readl(rxd + 0x8), readl(rxd + 0xc));
  5809. }
  5810. for (i = 0; i < 6; i++) {
  5811. unsigned long rxd;
  5812. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  5813. + (i * sizeof(struct tg3_rx_buffer_desc));
  5814. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  5815. i,
  5816. readl(rxd + 0x0), readl(rxd + 0x4),
  5817. readl(rxd + 0x8), readl(rxd + 0xc));
  5818. rxd += (4 * sizeof(u32));
  5819. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  5820. i,
  5821. readl(rxd + 0x0), readl(rxd + 0x4),
  5822. readl(rxd + 0x8), readl(rxd + 0xc));
  5823. }
  5824. }
  5825. #endif
  5826. static struct net_device_stats *tg3_get_stats(struct net_device *);
  5827. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  5828. static int tg3_close(struct net_device *dev)
  5829. {
  5830. struct tg3 *tp = netdev_priv(dev);
  5831. /* Calling flush_scheduled_work() may deadlock because
  5832. * linkwatch_event() may be on the workqueue and it will try to get
  5833. * the rtnl_lock which we are holding.
  5834. */
  5835. while (tp->tg3_flags & TG3_FLAG_IN_RESET_TASK)
  5836. msleep(1);
  5837. netif_stop_queue(dev);
  5838. del_timer_sync(&tp->timer);
  5839. tg3_full_lock(tp, 1);
  5840. #if 0
  5841. tg3_dump_state(tp);
  5842. #endif
  5843. tg3_disable_ints(tp);
  5844. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5845. tg3_free_rings(tp);
  5846. tp->tg3_flags &=
  5847. ~(TG3_FLAG_INIT_COMPLETE |
  5848. TG3_FLAG_GOT_SERDES_FLOWCTL);
  5849. netif_carrier_off(tp->dev);
  5850. tg3_full_unlock(tp);
  5851. free_irq(tp->pdev->irq, dev);
  5852. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5853. pci_disable_msi(tp->pdev);
  5854. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5855. }
  5856. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  5857. sizeof(tp->net_stats_prev));
  5858. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  5859. sizeof(tp->estats_prev));
  5860. tg3_free_consistent(tp);
  5861. return 0;
  5862. }
  5863. static inline unsigned long get_stat64(tg3_stat64_t *val)
  5864. {
  5865. unsigned long ret;
  5866. #if (BITS_PER_LONG == 32)
  5867. ret = val->low;
  5868. #else
  5869. ret = ((u64)val->high << 32) | ((u64)val->low);
  5870. #endif
  5871. return ret;
  5872. }
  5873. static unsigned long calc_crc_errors(struct tg3 *tp)
  5874. {
  5875. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  5876. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  5877. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  5878. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  5879. u32 val;
  5880. spin_lock_bh(&tp->lock);
  5881. if (!tg3_readphy(tp, 0x1e, &val)) {
  5882. tg3_writephy(tp, 0x1e, val | 0x8000);
  5883. tg3_readphy(tp, 0x14, &val);
  5884. } else
  5885. val = 0;
  5886. spin_unlock_bh(&tp->lock);
  5887. tp->phy_crc_errors += val;
  5888. return tp->phy_crc_errors;
  5889. }
  5890. return get_stat64(&hw_stats->rx_fcs_errors);
  5891. }
  5892. #define ESTAT_ADD(member) \
  5893. estats->member = old_estats->member + \
  5894. get_stat64(&hw_stats->member)
  5895. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  5896. {
  5897. struct tg3_ethtool_stats *estats = &tp->estats;
  5898. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  5899. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  5900. if (!hw_stats)
  5901. return old_estats;
  5902. ESTAT_ADD(rx_octets);
  5903. ESTAT_ADD(rx_fragments);
  5904. ESTAT_ADD(rx_ucast_packets);
  5905. ESTAT_ADD(rx_mcast_packets);
  5906. ESTAT_ADD(rx_bcast_packets);
  5907. ESTAT_ADD(rx_fcs_errors);
  5908. ESTAT_ADD(rx_align_errors);
  5909. ESTAT_ADD(rx_xon_pause_rcvd);
  5910. ESTAT_ADD(rx_xoff_pause_rcvd);
  5911. ESTAT_ADD(rx_mac_ctrl_rcvd);
  5912. ESTAT_ADD(rx_xoff_entered);
  5913. ESTAT_ADD(rx_frame_too_long_errors);
  5914. ESTAT_ADD(rx_jabbers);
  5915. ESTAT_ADD(rx_undersize_packets);
  5916. ESTAT_ADD(rx_in_length_errors);
  5917. ESTAT_ADD(rx_out_length_errors);
  5918. ESTAT_ADD(rx_64_or_less_octet_packets);
  5919. ESTAT_ADD(rx_65_to_127_octet_packets);
  5920. ESTAT_ADD(rx_128_to_255_octet_packets);
  5921. ESTAT_ADD(rx_256_to_511_octet_packets);
  5922. ESTAT_ADD(rx_512_to_1023_octet_packets);
  5923. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  5924. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  5925. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  5926. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  5927. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  5928. ESTAT_ADD(tx_octets);
  5929. ESTAT_ADD(tx_collisions);
  5930. ESTAT_ADD(tx_xon_sent);
  5931. ESTAT_ADD(tx_xoff_sent);
  5932. ESTAT_ADD(tx_flow_control);
  5933. ESTAT_ADD(tx_mac_errors);
  5934. ESTAT_ADD(tx_single_collisions);
  5935. ESTAT_ADD(tx_mult_collisions);
  5936. ESTAT_ADD(tx_deferred);
  5937. ESTAT_ADD(tx_excessive_collisions);
  5938. ESTAT_ADD(tx_late_collisions);
  5939. ESTAT_ADD(tx_collide_2times);
  5940. ESTAT_ADD(tx_collide_3times);
  5941. ESTAT_ADD(tx_collide_4times);
  5942. ESTAT_ADD(tx_collide_5times);
  5943. ESTAT_ADD(tx_collide_6times);
  5944. ESTAT_ADD(tx_collide_7times);
  5945. ESTAT_ADD(tx_collide_8times);
  5946. ESTAT_ADD(tx_collide_9times);
  5947. ESTAT_ADD(tx_collide_10times);
  5948. ESTAT_ADD(tx_collide_11times);
  5949. ESTAT_ADD(tx_collide_12times);
  5950. ESTAT_ADD(tx_collide_13times);
  5951. ESTAT_ADD(tx_collide_14times);
  5952. ESTAT_ADD(tx_collide_15times);
  5953. ESTAT_ADD(tx_ucast_packets);
  5954. ESTAT_ADD(tx_mcast_packets);
  5955. ESTAT_ADD(tx_bcast_packets);
  5956. ESTAT_ADD(tx_carrier_sense_errors);
  5957. ESTAT_ADD(tx_discards);
  5958. ESTAT_ADD(tx_errors);
  5959. ESTAT_ADD(dma_writeq_full);
  5960. ESTAT_ADD(dma_write_prioq_full);
  5961. ESTAT_ADD(rxbds_empty);
  5962. ESTAT_ADD(rx_discards);
  5963. ESTAT_ADD(rx_errors);
  5964. ESTAT_ADD(rx_threshold_hit);
  5965. ESTAT_ADD(dma_readq_full);
  5966. ESTAT_ADD(dma_read_prioq_full);
  5967. ESTAT_ADD(tx_comp_queue_full);
  5968. ESTAT_ADD(ring_set_send_prod_index);
  5969. ESTAT_ADD(ring_status_update);
  5970. ESTAT_ADD(nic_irqs);
  5971. ESTAT_ADD(nic_avoided_irqs);
  5972. ESTAT_ADD(nic_tx_threshold_hit);
  5973. return estats;
  5974. }
  5975. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  5976. {
  5977. struct tg3 *tp = netdev_priv(dev);
  5978. struct net_device_stats *stats = &tp->net_stats;
  5979. struct net_device_stats *old_stats = &tp->net_stats_prev;
  5980. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  5981. if (!hw_stats)
  5982. return old_stats;
  5983. stats->rx_packets = old_stats->rx_packets +
  5984. get_stat64(&hw_stats->rx_ucast_packets) +
  5985. get_stat64(&hw_stats->rx_mcast_packets) +
  5986. get_stat64(&hw_stats->rx_bcast_packets);
  5987. stats->tx_packets = old_stats->tx_packets +
  5988. get_stat64(&hw_stats->tx_ucast_packets) +
  5989. get_stat64(&hw_stats->tx_mcast_packets) +
  5990. get_stat64(&hw_stats->tx_bcast_packets);
  5991. stats->rx_bytes = old_stats->rx_bytes +
  5992. get_stat64(&hw_stats->rx_octets);
  5993. stats->tx_bytes = old_stats->tx_bytes +
  5994. get_stat64(&hw_stats->tx_octets);
  5995. stats->rx_errors = old_stats->rx_errors +
  5996. get_stat64(&hw_stats->rx_errors);
  5997. stats->tx_errors = old_stats->tx_errors +
  5998. get_stat64(&hw_stats->tx_errors) +
  5999. get_stat64(&hw_stats->tx_mac_errors) +
  6000. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  6001. get_stat64(&hw_stats->tx_discards);
  6002. stats->multicast = old_stats->multicast +
  6003. get_stat64(&hw_stats->rx_mcast_packets);
  6004. stats->collisions = old_stats->collisions +
  6005. get_stat64(&hw_stats->tx_collisions);
  6006. stats->rx_length_errors = old_stats->rx_length_errors +
  6007. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  6008. get_stat64(&hw_stats->rx_undersize_packets);
  6009. stats->rx_over_errors = old_stats->rx_over_errors +
  6010. get_stat64(&hw_stats->rxbds_empty);
  6011. stats->rx_frame_errors = old_stats->rx_frame_errors +
  6012. get_stat64(&hw_stats->rx_align_errors);
  6013. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  6014. get_stat64(&hw_stats->tx_discards);
  6015. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  6016. get_stat64(&hw_stats->tx_carrier_sense_errors);
  6017. stats->rx_crc_errors = old_stats->rx_crc_errors +
  6018. calc_crc_errors(tp);
  6019. stats->rx_missed_errors = old_stats->rx_missed_errors +
  6020. get_stat64(&hw_stats->rx_discards);
  6021. return stats;
  6022. }
  6023. static inline u32 calc_crc(unsigned char *buf, int len)
  6024. {
  6025. u32 reg;
  6026. u32 tmp;
  6027. int j, k;
  6028. reg = 0xffffffff;
  6029. for (j = 0; j < len; j++) {
  6030. reg ^= buf[j];
  6031. for (k = 0; k < 8; k++) {
  6032. tmp = reg & 0x01;
  6033. reg >>= 1;
  6034. if (tmp) {
  6035. reg ^= 0xedb88320;
  6036. }
  6037. }
  6038. }
  6039. return ~reg;
  6040. }
  6041. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  6042. {
  6043. /* accept or reject all multicast frames */
  6044. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  6045. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  6046. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  6047. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  6048. }
  6049. static void __tg3_set_rx_mode(struct net_device *dev)
  6050. {
  6051. struct tg3 *tp = netdev_priv(dev);
  6052. u32 rx_mode;
  6053. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  6054. RX_MODE_KEEP_VLAN_TAG);
  6055. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  6056. * flag clear.
  6057. */
  6058. #if TG3_VLAN_TAG_USED
  6059. if (!tp->vlgrp &&
  6060. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6061. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6062. #else
  6063. /* By definition, VLAN is disabled always in this
  6064. * case.
  6065. */
  6066. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6067. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6068. #endif
  6069. if (dev->flags & IFF_PROMISC) {
  6070. /* Promiscuous mode. */
  6071. rx_mode |= RX_MODE_PROMISC;
  6072. } else if (dev->flags & IFF_ALLMULTI) {
  6073. /* Accept all multicast. */
  6074. tg3_set_multi (tp, 1);
  6075. } else if (dev->mc_count < 1) {
  6076. /* Reject all multicast. */
  6077. tg3_set_multi (tp, 0);
  6078. } else {
  6079. /* Accept one or more multicast(s). */
  6080. struct dev_mc_list *mclist;
  6081. unsigned int i;
  6082. u32 mc_filter[4] = { 0, };
  6083. u32 regidx;
  6084. u32 bit;
  6085. u32 crc;
  6086. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  6087. i++, mclist = mclist->next) {
  6088. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  6089. bit = ~crc & 0x7f;
  6090. regidx = (bit & 0x60) >> 5;
  6091. bit &= 0x1f;
  6092. mc_filter[regidx] |= (1 << bit);
  6093. }
  6094. tw32(MAC_HASH_REG_0, mc_filter[0]);
  6095. tw32(MAC_HASH_REG_1, mc_filter[1]);
  6096. tw32(MAC_HASH_REG_2, mc_filter[2]);
  6097. tw32(MAC_HASH_REG_3, mc_filter[3]);
  6098. }
  6099. if (rx_mode != tp->rx_mode) {
  6100. tp->rx_mode = rx_mode;
  6101. tw32_f(MAC_RX_MODE, rx_mode);
  6102. udelay(10);
  6103. }
  6104. }
  6105. static void tg3_set_rx_mode(struct net_device *dev)
  6106. {
  6107. struct tg3 *tp = netdev_priv(dev);
  6108. tg3_full_lock(tp, 0);
  6109. __tg3_set_rx_mode(dev);
  6110. tg3_full_unlock(tp);
  6111. }
  6112. #define TG3_REGDUMP_LEN (32 * 1024)
  6113. static int tg3_get_regs_len(struct net_device *dev)
  6114. {
  6115. return TG3_REGDUMP_LEN;
  6116. }
  6117. static void tg3_get_regs(struct net_device *dev,
  6118. struct ethtool_regs *regs, void *_p)
  6119. {
  6120. u32 *p = _p;
  6121. struct tg3 *tp = netdev_priv(dev);
  6122. u8 *orig_p = _p;
  6123. int i;
  6124. regs->version = 0;
  6125. memset(p, 0, TG3_REGDUMP_LEN);
  6126. tg3_full_lock(tp, 0);
  6127. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  6128. #define GET_REG32_LOOP(base,len) \
  6129. do { p = (u32 *)(orig_p + (base)); \
  6130. for (i = 0; i < len; i += 4) \
  6131. __GET_REG32((base) + i); \
  6132. } while (0)
  6133. #define GET_REG32_1(reg) \
  6134. do { p = (u32 *)(orig_p + (reg)); \
  6135. __GET_REG32((reg)); \
  6136. } while (0)
  6137. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  6138. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  6139. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  6140. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  6141. GET_REG32_1(SNDDATAC_MODE);
  6142. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  6143. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  6144. GET_REG32_1(SNDBDC_MODE);
  6145. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  6146. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  6147. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  6148. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  6149. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  6150. GET_REG32_1(RCVDCC_MODE);
  6151. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  6152. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  6153. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  6154. GET_REG32_1(MBFREE_MODE);
  6155. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  6156. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  6157. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  6158. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  6159. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  6160. GET_REG32_1(RX_CPU_MODE);
  6161. GET_REG32_1(RX_CPU_STATE);
  6162. GET_REG32_1(RX_CPU_PGMCTR);
  6163. GET_REG32_1(RX_CPU_HWBKPT);
  6164. GET_REG32_1(TX_CPU_MODE);
  6165. GET_REG32_1(TX_CPU_STATE);
  6166. GET_REG32_1(TX_CPU_PGMCTR);
  6167. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  6168. GET_REG32_LOOP(FTQ_RESET, 0x120);
  6169. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  6170. GET_REG32_1(DMAC_MODE);
  6171. GET_REG32_LOOP(GRC_MODE, 0x4c);
  6172. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6173. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  6174. #undef __GET_REG32
  6175. #undef GET_REG32_LOOP
  6176. #undef GET_REG32_1
  6177. tg3_full_unlock(tp);
  6178. }
  6179. static int tg3_get_eeprom_len(struct net_device *dev)
  6180. {
  6181. struct tg3 *tp = netdev_priv(dev);
  6182. return tp->nvram_size;
  6183. }
  6184. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  6185. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6186. {
  6187. struct tg3 *tp = netdev_priv(dev);
  6188. int ret;
  6189. u8 *pd;
  6190. u32 i, offset, len, val, b_offset, b_count;
  6191. offset = eeprom->offset;
  6192. len = eeprom->len;
  6193. eeprom->len = 0;
  6194. eeprom->magic = TG3_EEPROM_MAGIC;
  6195. if (offset & 3) {
  6196. /* adjustments to start on required 4 byte boundary */
  6197. b_offset = offset & 3;
  6198. b_count = 4 - b_offset;
  6199. if (b_count > len) {
  6200. /* i.e. offset=1 len=2 */
  6201. b_count = len;
  6202. }
  6203. ret = tg3_nvram_read(tp, offset-b_offset, &val);
  6204. if (ret)
  6205. return ret;
  6206. val = cpu_to_le32(val);
  6207. memcpy(data, ((char*)&val) + b_offset, b_count);
  6208. len -= b_count;
  6209. offset += b_count;
  6210. eeprom->len += b_count;
  6211. }
  6212. /* read bytes upto the last 4 byte boundary */
  6213. pd = &data[eeprom->len];
  6214. for (i = 0; i < (len - (len & 3)); i += 4) {
  6215. ret = tg3_nvram_read(tp, offset + i, &val);
  6216. if (ret) {
  6217. eeprom->len += i;
  6218. return ret;
  6219. }
  6220. val = cpu_to_le32(val);
  6221. memcpy(pd + i, &val, 4);
  6222. }
  6223. eeprom->len += i;
  6224. if (len & 3) {
  6225. /* read last bytes not ending on 4 byte boundary */
  6226. pd = &data[eeprom->len];
  6227. b_count = len & 3;
  6228. b_offset = offset + len - b_count;
  6229. ret = tg3_nvram_read(tp, b_offset, &val);
  6230. if (ret)
  6231. return ret;
  6232. val = cpu_to_le32(val);
  6233. memcpy(pd, ((char*)&val), b_count);
  6234. eeprom->len += b_count;
  6235. }
  6236. return 0;
  6237. }
  6238. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  6239. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6240. {
  6241. struct tg3 *tp = netdev_priv(dev);
  6242. int ret;
  6243. u32 offset, len, b_offset, odd_len, start, end;
  6244. u8 *buf;
  6245. if (eeprom->magic != TG3_EEPROM_MAGIC)
  6246. return -EINVAL;
  6247. offset = eeprom->offset;
  6248. len = eeprom->len;
  6249. if ((b_offset = (offset & 3))) {
  6250. /* adjustments to start on required 4 byte boundary */
  6251. ret = tg3_nvram_read(tp, offset-b_offset, &start);
  6252. if (ret)
  6253. return ret;
  6254. start = cpu_to_le32(start);
  6255. len += b_offset;
  6256. offset &= ~3;
  6257. if (len < 4)
  6258. len = 4;
  6259. }
  6260. odd_len = 0;
  6261. if (len & 3) {
  6262. /* adjustments to end on required 4 byte boundary */
  6263. odd_len = 1;
  6264. len = (len + 3) & ~3;
  6265. ret = tg3_nvram_read(tp, offset+len-4, &end);
  6266. if (ret)
  6267. return ret;
  6268. end = cpu_to_le32(end);
  6269. }
  6270. buf = data;
  6271. if (b_offset || odd_len) {
  6272. buf = kmalloc(len, GFP_KERNEL);
  6273. if (buf == 0)
  6274. return -ENOMEM;
  6275. if (b_offset)
  6276. memcpy(buf, &start, 4);
  6277. if (odd_len)
  6278. memcpy(buf+len-4, &end, 4);
  6279. memcpy(buf + b_offset, data, eeprom->len);
  6280. }
  6281. ret = tg3_nvram_write_block(tp, offset, len, buf);
  6282. if (buf != data)
  6283. kfree(buf);
  6284. return ret;
  6285. }
  6286. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  6287. {
  6288. struct tg3 *tp = netdev_priv(dev);
  6289. cmd->supported = (SUPPORTED_Autoneg);
  6290. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  6291. cmd->supported |= (SUPPORTED_1000baseT_Half |
  6292. SUPPORTED_1000baseT_Full);
  6293. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  6294. cmd->supported |= (SUPPORTED_100baseT_Half |
  6295. SUPPORTED_100baseT_Full |
  6296. SUPPORTED_10baseT_Half |
  6297. SUPPORTED_10baseT_Full |
  6298. SUPPORTED_MII);
  6299. else
  6300. cmd->supported |= SUPPORTED_FIBRE;
  6301. cmd->advertising = tp->link_config.advertising;
  6302. if (netif_running(dev)) {
  6303. cmd->speed = tp->link_config.active_speed;
  6304. cmd->duplex = tp->link_config.active_duplex;
  6305. }
  6306. cmd->port = 0;
  6307. cmd->phy_address = PHY_ADDR;
  6308. cmd->transceiver = 0;
  6309. cmd->autoneg = tp->link_config.autoneg;
  6310. cmd->maxtxpkt = 0;
  6311. cmd->maxrxpkt = 0;
  6312. return 0;
  6313. }
  6314. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  6315. {
  6316. struct tg3 *tp = netdev_priv(dev);
  6317. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  6318. /* These are the only valid advertisement bits allowed. */
  6319. if (cmd->autoneg == AUTONEG_ENABLE &&
  6320. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  6321. ADVERTISED_1000baseT_Full |
  6322. ADVERTISED_Autoneg |
  6323. ADVERTISED_FIBRE)))
  6324. return -EINVAL;
  6325. /* Fiber can only do SPEED_1000. */
  6326. else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  6327. (cmd->speed != SPEED_1000))
  6328. return -EINVAL;
  6329. /* Copper cannot force SPEED_1000. */
  6330. } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  6331. (cmd->speed == SPEED_1000))
  6332. return -EINVAL;
  6333. else if ((cmd->speed == SPEED_1000) &&
  6334. (tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  6335. return -EINVAL;
  6336. tg3_full_lock(tp, 0);
  6337. tp->link_config.autoneg = cmd->autoneg;
  6338. if (cmd->autoneg == AUTONEG_ENABLE) {
  6339. tp->link_config.advertising = cmd->advertising;
  6340. tp->link_config.speed = SPEED_INVALID;
  6341. tp->link_config.duplex = DUPLEX_INVALID;
  6342. } else {
  6343. tp->link_config.advertising = 0;
  6344. tp->link_config.speed = cmd->speed;
  6345. tp->link_config.duplex = cmd->duplex;
  6346. }
  6347. if (netif_running(dev))
  6348. tg3_setup_phy(tp, 1);
  6349. tg3_full_unlock(tp);
  6350. return 0;
  6351. }
  6352. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  6353. {
  6354. struct tg3 *tp = netdev_priv(dev);
  6355. strcpy(info->driver, DRV_MODULE_NAME);
  6356. strcpy(info->version, DRV_MODULE_VERSION);
  6357. strcpy(info->bus_info, pci_name(tp->pdev));
  6358. }
  6359. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  6360. {
  6361. struct tg3 *tp = netdev_priv(dev);
  6362. wol->supported = WAKE_MAGIC;
  6363. wol->wolopts = 0;
  6364. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  6365. wol->wolopts = WAKE_MAGIC;
  6366. memset(&wol->sopass, 0, sizeof(wol->sopass));
  6367. }
  6368. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  6369. {
  6370. struct tg3 *tp = netdev_priv(dev);
  6371. if (wol->wolopts & ~WAKE_MAGIC)
  6372. return -EINVAL;
  6373. if ((wol->wolopts & WAKE_MAGIC) &&
  6374. tp->tg3_flags2 & TG3_FLG2_PHY_SERDES &&
  6375. !(tp->tg3_flags & TG3_FLAG_SERDES_WOL_CAP))
  6376. return -EINVAL;
  6377. spin_lock_bh(&tp->lock);
  6378. if (wol->wolopts & WAKE_MAGIC)
  6379. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  6380. else
  6381. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  6382. spin_unlock_bh(&tp->lock);
  6383. return 0;
  6384. }
  6385. static u32 tg3_get_msglevel(struct net_device *dev)
  6386. {
  6387. struct tg3 *tp = netdev_priv(dev);
  6388. return tp->msg_enable;
  6389. }
  6390. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  6391. {
  6392. struct tg3 *tp = netdev_priv(dev);
  6393. tp->msg_enable = value;
  6394. }
  6395. #if TG3_TSO_SUPPORT != 0
  6396. static int tg3_set_tso(struct net_device *dev, u32 value)
  6397. {
  6398. struct tg3 *tp = netdev_priv(dev);
  6399. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6400. if (value)
  6401. return -EINVAL;
  6402. return 0;
  6403. }
  6404. return ethtool_op_set_tso(dev, value);
  6405. }
  6406. #endif
  6407. static int tg3_nway_reset(struct net_device *dev)
  6408. {
  6409. struct tg3 *tp = netdev_priv(dev);
  6410. u32 bmcr;
  6411. int r;
  6412. if (!netif_running(dev))
  6413. return -EAGAIN;
  6414. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  6415. return -EINVAL;
  6416. spin_lock_bh(&tp->lock);
  6417. r = -EINVAL;
  6418. tg3_readphy(tp, MII_BMCR, &bmcr);
  6419. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  6420. ((bmcr & BMCR_ANENABLE) ||
  6421. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  6422. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  6423. BMCR_ANENABLE);
  6424. r = 0;
  6425. }
  6426. spin_unlock_bh(&tp->lock);
  6427. return r;
  6428. }
  6429. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6430. {
  6431. struct tg3 *tp = netdev_priv(dev);
  6432. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  6433. ering->rx_mini_max_pending = 0;
  6434. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  6435. ering->rx_pending = tp->rx_pending;
  6436. ering->rx_mini_pending = 0;
  6437. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  6438. ering->tx_pending = tp->tx_pending;
  6439. }
  6440. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6441. {
  6442. struct tg3 *tp = netdev_priv(dev);
  6443. int irq_sync = 0;
  6444. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  6445. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  6446. (ering->tx_pending > TG3_TX_RING_SIZE - 1))
  6447. return -EINVAL;
  6448. if (netif_running(dev)) {
  6449. tg3_netif_stop(tp);
  6450. irq_sync = 1;
  6451. }
  6452. tg3_full_lock(tp, irq_sync);
  6453. tp->rx_pending = ering->rx_pending;
  6454. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  6455. tp->rx_pending > 63)
  6456. tp->rx_pending = 63;
  6457. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  6458. tp->tx_pending = ering->tx_pending;
  6459. if (netif_running(dev)) {
  6460. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6461. tg3_init_hw(tp);
  6462. tg3_netif_start(tp);
  6463. }
  6464. tg3_full_unlock(tp);
  6465. return 0;
  6466. }
  6467. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6468. {
  6469. struct tg3 *tp = netdev_priv(dev);
  6470. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  6471. epause->rx_pause = (tp->tg3_flags & TG3_FLAG_RX_PAUSE) != 0;
  6472. epause->tx_pause = (tp->tg3_flags & TG3_FLAG_TX_PAUSE) != 0;
  6473. }
  6474. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6475. {
  6476. struct tg3 *tp = netdev_priv(dev);
  6477. int irq_sync = 0;
  6478. if (netif_running(dev)) {
  6479. tg3_netif_stop(tp);
  6480. irq_sync = 1;
  6481. }
  6482. tg3_full_lock(tp, irq_sync);
  6483. if (epause->autoneg)
  6484. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  6485. else
  6486. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  6487. if (epause->rx_pause)
  6488. tp->tg3_flags |= TG3_FLAG_RX_PAUSE;
  6489. else
  6490. tp->tg3_flags &= ~TG3_FLAG_RX_PAUSE;
  6491. if (epause->tx_pause)
  6492. tp->tg3_flags |= TG3_FLAG_TX_PAUSE;
  6493. else
  6494. tp->tg3_flags &= ~TG3_FLAG_TX_PAUSE;
  6495. if (netif_running(dev)) {
  6496. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6497. tg3_init_hw(tp);
  6498. tg3_netif_start(tp);
  6499. }
  6500. tg3_full_unlock(tp);
  6501. return 0;
  6502. }
  6503. static u32 tg3_get_rx_csum(struct net_device *dev)
  6504. {
  6505. struct tg3 *tp = netdev_priv(dev);
  6506. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  6507. }
  6508. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  6509. {
  6510. struct tg3 *tp = netdev_priv(dev);
  6511. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  6512. if (data != 0)
  6513. return -EINVAL;
  6514. return 0;
  6515. }
  6516. spin_lock_bh(&tp->lock);
  6517. if (data)
  6518. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  6519. else
  6520. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  6521. spin_unlock_bh(&tp->lock);
  6522. return 0;
  6523. }
  6524. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  6525. {
  6526. struct tg3 *tp = netdev_priv(dev);
  6527. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  6528. if (data != 0)
  6529. return -EINVAL;
  6530. return 0;
  6531. }
  6532. if (data)
  6533. dev->features |= NETIF_F_IP_CSUM;
  6534. else
  6535. dev->features &= ~NETIF_F_IP_CSUM;
  6536. return 0;
  6537. }
  6538. static int tg3_get_stats_count (struct net_device *dev)
  6539. {
  6540. return TG3_NUM_STATS;
  6541. }
  6542. static int tg3_get_test_count (struct net_device *dev)
  6543. {
  6544. return TG3_NUM_TEST;
  6545. }
  6546. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  6547. {
  6548. switch (stringset) {
  6549. case ETH_SS_STATS:
  6550. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  6551. break;
  6552. case ETH_SS_TEST:
  6553. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  6554. break;
  6555. default:
  6556. WARN_ON(1); /* we need a WARN() */
  6557. break;
  6558. }
  6559. }
  6560. static int tg3_phys_id(struct net_device *dev, u32 data)
  6561. {
  6562. struct tg3 *tp = netdev_priv(dev);
  6563. int i;
  6564. if (!netif_running(tp->dev))
  6565. return -EAGAIN;
  6566. if (data == 0)
  6567. data = 2;
  6568. for (i = 0; i < (data * 2); i++) {
  6569. if ((i % 2) == 0)
  6570. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  6571. LED_CTRL_1000MBPS_ON |
  6572. LED_CTRL_100MBPS_ON |
  6573. LED_CTRL_10MBPS_ON |
  6574. LED_CTRL_TRAFFIC_OVERRIDE |
  6575. LED_CTRL_TRAFFIC_BLINK |
  6576. LED_CTRL_TRAFFIC_LED);
  6577. else
  6578. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  6579. LED_CTRL_TRAFFIC_OVERRIDE);
  6580. if (msleep_interruptible(500))
  6581. break;
  6582. }
  6583. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6584. return 0;
  6585. }
  6586. static void tg3_get_ethtool_stats (struct net_device *dev,
  6587. struct ethtool_stats *estats, u64 *tmp_stats)
  6588. {
  6589. struct tg3 *tp = netdev_priv(dev);
  6590. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  6591. }
  6592. #define NVRAM_TEST_SIZE 0x100
  6593. static int tg3_test_nvram(struct tg3 *tp)
  6594. {
  6595. u32 *buf, csum;
  6596. int i, j, err = 0;
  6597. buf = kmalloc(NVRAM_TEST_SIZE, GFP_KERNEL);
  6598. if (buf == NULL)
  6599. return -ENOMEM;
  6600. for (i = 0, j = 0; i < NVRAM_TEST_SIZE; i += 4, j++) {
  6601. u32 val;
  6602. if ((err = tg3_nvram_read(tp, i, &val)) != 0)
  6603. break;
  6604. buf[j] = cpu_to_le32(val);
  6605. }
  6606. if (i < NVRAM_TEST_SIZE)
  6607. goto out;
  6608. err = -EIO;
  6609. if (cpu_to_be32(buf[0]) != TG3_EEPROM_MAGIC)
  6610. goto out;
  6611. /* Bootstrap checksum at offset 0x10 */
  6612. csum = calc_crc((unsigned char *) buf, 0x10);
  6613. if(csum != cpu_to_le32(buf[0x10/4]))
  6614. goto out;
  6615. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  6616. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  6617. if (csum != cpu_to_le32(buf[0xfc/4]))
  6618. goto out;
  6619. err = 0;
  6620. out:
  6621. kfree(buf);
  6622. return err;
  6623. }
  6624. #define TG3_SERDES_TIMEOUT_SEC 2
  6625. #define TG3_COPPER_TIMEOUT_SEC 6
  6626. static int tg3_test_link(struct tg3 *tp)
  6627. {
  6628. int i, max;
  6629. if (!netif_running(tp->dev))
  6630. return -ENODEV;
  6631. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  6632. max = TG3_SERDES_TIMEOUT_SEC;
  6633. else
  6634. max = TG3_COPPER_TIMEOUT_SEC;
  6635. for (i = 0; i < max; i++) {
  6636. if (netif_carrier_ok(tp->dev))
  6637. return 0;
  6638. if (msleep_interruptible(1000))
  6639. break;
  6640. }
  6641. return -EIO;
  6642. }
  6643. /* Only test the commonly used registers */
  6644. static int tg3_test_registers(struct tg3 *tp)
  6645. {
  6646. int i, is_5705;
  6647. u32 offset, read_mask, write_mask, val, save_val, read_val;
  6648. static struct {
  6649. u16 offset;
  6650. u16 flags;
  6651. #define TG3_FL_5705 0x1
  6652. #define TG3_FL_NOT_5705 0x2
  6653. #define TG3_FL_NOT_5788 0x4
  6654. u32 read_mask;
  6655. u32 write_mask;
  6656. } reg_tbl[] = {
  6657. /* MAC Control Registers */
  6658. { MAC_MODE, TG3_FL_NOT_5705,
  6659. 0x00000000, 0x00ef6f8c },
  6660. { MAC_MODE, TG3_FL_5705,
  6661. 0x00000000, 0x01ef6b8c },
  6662. { MAC_STATUS, TG3_FL_NOT_5705,
  6663. 0x03800107, 0x00000000 },
  6664. { MAC_STATUS, TG3_FL_5705,
  6665. 0x03800100, 0x00000000 },
  6666. { MAC_ADDR_0_HIGH, 0x0000,
  6667. 0x00000000, 0x0000ffff },
  6668. { MAC_ADDR_0_LOW, 0x0000,
  6669. 0x00000000, 0xffffffff },
  6670. { MAC_RX_MTU_SIZE, 0x0000,
  6671. 0x00000000, 0x0000ffff },
  6672. { MAC_TX_MODE, 0x0000,
  6673. 0x00000000, 0x00000070 },
  6674. { MAC_TX_LENGTHS, 0x0000,
  6675. 0x00000000, 0x00003fff },
  6676. { MAC_RX_MODE, TG3_FL_NOT_5705,
  6677. 0x00000000, 0x000007fc },
  6678. { MAC_RX_MODE, TG3_FL_5705,
  6679. 0x00000000, 0x000007dc },
  6680. { MAC_HASH_REG_0, 0x0000,
  6681. 0x00000000, 0xffffffff },
  6682. { MAC_HASH_REG_1, 0x0000,
  6683. 0x00000000, 0xffffffff },
  6684. { MAC_HASH_REG_2, 0x0000,
  6685. 0x00000000, 0xffffffff },
  6686. { MAC_HASH_REG_3, 0x0000,
  6687. 0x00000000, 0xffffffff },
  6688. /* Receive Data and Receive BD Initiator Control Registers. */
  6689. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  6690. 0x00000000, 0xffffffff },
  6691. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  6692. 0x00000000, 0xffffffff },
  6693. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  6694. 0x00000000, 0x00000003 },
  6695. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  6696. 0x00000000, 0xffffffff },
  6697. { RCVDBDI_STD_BD+0, 0x0000,
  6698. 0x00000000, 0xffffffff },
  6699. { RCVDBDI_STD_BD+4, 0x0000,
  6700. 0x00000000, 0xffffffff },
  6701. { RCVDBDI_STD_BD+8, 0x0000,
  6702. 0x00000000, 0xffff0002 },
  6703. { RCVDBDI_STD_BD+0xc, 0x0000,
  6704. 0x00000000, 0xffffffff },
  6705. /* Receive BD Initiator Control Registers. */
  6706. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  6707. 0x00000000, 0xffffffff },
  6708. { RCVBDI_STD_THRESH, TG3_FL_5705,
  6709. 0x00000000, 0x000003ff },
  6710. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  6711. 0x00000000, 0xffffffff },
  6712. /* Host Coalescing Control Registers. */
  6713. { HOSTCC_MODE, TG3_FL_NOT_5705,
  6714. 0x00000000, 0x00000004 },
  6715. { HOSTCC_MODE, TG3_FL_5705,
  6716. 0x00000000, 0x000000f6 },
  6717. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  6718. 0x00000000, 0xffffffff },
  6719. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  6720. 0x00000000, 0x000003ff },
  6721. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  6722. 0x00000000, 0xffffffff },
  6723. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  6724. 0x00000000, 0x000003ff },
  6725. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  6726. 0x00000000, 0xffffffff },
  6727. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  6728. 0x00000000, 0x000000ff },
  6729. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  6730. 0x00000000, 0xffffffff },
  6731. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  6732. 0x00000000, 0x000000ff },
  6733. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  6734. 0x00000000, 0xffffffff },
  6735. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  6736. 0x00000000, 0xffffffff },
  6737. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  6738. 0x00000000, 0xffffffff },
  6739. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  6740. 0x00000000, 0x000000ff },
  6741. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  6742. 0x00000000, 0xffffffff },
  6743. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  6744. 0x00000000, 0x000000ff },
  6745. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  6746. 0x00000000, 0xffffffff },
  6747. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  6748. 0x00000000, 0xffffffff },
  6749. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  6750. 0x00000000, 0xffffffff },
  6751. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  6752. 0x00000000, 0xffffffff },
  6753. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  6754. 0x00000000, 0xffffffff },
  6755. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  6756. 0xffffffff, 0x00000000 },
  6757. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  6758. 0xffffffff, 0x00000000 },
  6759. /* Buffer Manager Control Registers. */
  6760. { BUFMGR_MB_POOL_ADDR, 0x0000,
  6761. 0x00000000, 0x007fff80 },
  6762. { BUFMGR_MB_POOL_SIZE, 0x0000,
  6763. 0x00000000, 0x007fffff },
  6764. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  6765. 0x00000000, 0x0000003f },
  6766. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  6767. 0x00000000, 0x000001ff },
  6768. { BUFMGR_MB_HIGH_WATER, 0x0000,
  6769. 0x00000000, 0x000001ff },
  6770. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  6771. 0xffffffff, 0x00000000 },
  6772. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  6773. 0xffffffff, 0x00000000 },
  6774. /* Mailbox Registers */
  6775. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  6776. 0x00000000, 0x000001ff },
  6777. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  6778. 0x00000000, 0x000001ff },
  6779. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  6780. 0x00000000, 0x000007ff },
  6781. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  6782. 0x00000000, 0x000001ff },
  6783. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  6784. };
  6785. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6786. is_5705 = 1;
  6787. else
  6788. is_5705 = 0;
  6789. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  6790. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  6791. continue;
  6792. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  6793. continue;
  6794. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6795. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  6796. continue;
  6797. offset = (u32) reg_tbl[i].offset;
  6798. read_mask = reg_tbl[i].read_mask;
  6799. write_mask = reg_tbl[i].write_mask;
  6800. /* Save the original register content */
  6801. save_val = tr32(offset);
  6802. /* Determine the read-only value. */
  6803. read_val = save_val & read_mask;
  6804. /* Write zero to the register, then make sure the read-only bits
  6805. * are not changed and the read/write bits are all zeros.
  6806. */
  6807. tw32(offset, 0);
  6808. val = tr32(offset);
  6809. /* Test the read-only and read/write bits. */
  6810. if (((val & read_mask) != read_val) || (val & write_mask))
  6811. goto out;
  6812. /* Write ones to all the bits defined by RdMask and WrMask, then
  6813. * make sure the read-only bits are not changed and the
  6814. * read/write bits are all ones.
  6815. */
  6816. tw32(offset, read_mask | write_mask);
  6817. val = tr32(offset);
  6818. /* Test the read-only bits. */
  6819. if ((val & read_mask) != read_val)
  6820. goto out;
  6821. /* Test the read/write bits. */
  6822. if ((val & write_mask) != write_mask)
  6823. goto out;
  6824. tw32(offset, save_val);
  6825. }
  6826. return 0;
  6827. out:
  6828. printk(KERN_ERR PFX "Register test failed at offset %x\n", offset);
  6829. tw32(offset, save_val);
  6830. return -EIO;
  6831. }
  6832. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  6833. {
  6834. static u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  6835. int i;
  6836. u32 j;
  6837. for (i = 0; i < sizeof(test_pattern)/sizeof(u32); i++) {
  6838. for (j = 0; j < len; j += 4) {
  6839. u32 val;
  6840. tg3_write_mem(tp, offset + j, test_pattern[i]);
  6841. tg3_read_mem(tp, offset + j, &val);
  6842. if (val != test_pattern[i])
  6843. return -EIO;
  6844. }
  6845. }
  6846. return 0;
  6847. }
  6848. static int tg3_test_memory(struct tg3 *tp)
  6849. {
  6850. static struct mem_entry {
  6851. u32 offset;
  6852. u32 len;
  6853. } mem_tbl_570x[] = {
  6854. { 0x00000000, 0x00b50},
  6855. { 0x00002000, 0x1c000},
  6856. { 0xffffffff, 0x00000}
  6857. }, mem_tbl_5705[] = {
  6858. { 0x00000100, 0x0000c},
  6859. { 0x00000200, 0x00008},
  6860. { 0x00004000, 0x00800},
  6861. { 0x00006000, 0x01000},
  6862. { 0x00008000, 0x02000},
  6863. { 0x00010000, 0x0e000},
  6864. { 0xffffffff, 0x00000}
  6865. };
  6866. struct mem_entry *mem_tbl;
  6867. int err = 0;
  6868. int i;
  6869. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6870. mem_tbl = mem_tbl_5705;
  6871. else
  6872. mem_tbl = mem_tbl_570x;
  6873. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  6874. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  6875. mem_tbl[i].len)) != 0)
  6876. break;
  6877. }
  6878. return err;
  6879. }
  6880. #define TG3_MAC_LOOPBACK 0
  6881. #define TG3_PHY_LOOPBACK 1
  6882. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  6883. {
  6884. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  6885. u32 desc_idx;
  6886. struct sk_buff *skb, *rx_skb;
  6887. u8 *tx_data;
  6888. dma_addr_t map;
  6889. int num_pkts, tx_len, rx_len, i, err;
  6890. struct tg3_rx_buffer_desc *desc;
  6891. if (loopback_mode == TG3_MAC_LOOPBACK) {
  6892. /* HW errata - mac loopback fails in some cases on 5780.
  6893. * Normal traffic and PHY loopback are not affected by
  6894. * errata.
  6895. */
  6896. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  6897. return 0;
  6898. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  6899. MAC_MODE_PORT_INT_LPBACK | MAC_MODE_LINK_POLARITY |
  6900. MAC_MODE_PORT_MODE_GMII;
  6901. tw32(MAC_MODE, mac_mode);
  6902. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  6903. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK | BMCR_FULLDPLX |
  6904. BMCR_SPEED1000);
  6905. udelay(40);
  6906. /* reset to prevent losing 1st rx packet intermittently */
  6907. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6908. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6909. udelay(10);
  6910. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6911. }
  6912. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  6913. MAC_MODE_LINK_POLARITY | MAC_MODE_PORT_MODE_GMII;
  6914. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  6915. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6916. tw32(MAC_MODE, mac_mode);
  6917. }
  6918. else
  6919. return -EINVAL;
  6920. err = -EIO;
  6921. tx_len = 1514;
  6922. skb = dev_alloc_skb(tx_len);
  6923. tx_data = skb_put(skb, tx_len);
  6924. memcpy(tx_data, tp->dev->dev_addr, 6);
  6925. memset(tx_data + 6, 0x0, 8);
  6926. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  6927. for (i = 14; i < tx_len; i++)
  6928. tx_data[i] = (u8) (i & 0xff);
  6929. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  6930. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6931. HOSTCC_MODE_NOW);
  6932. udelay(10);
  6933. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  6934. num_pkts = 0;
  6935. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  6936. tp->tx_prod++;
  6937. num_pkts++;
  6938. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  6939. tp->tx_prod);
  6940. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  6941. udelay(10);
  6942. for (i = 0; i < 10; i++) {
  6943. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6944. HOSTCC_MODE_NOW);
  6945. udelay(10);
  6946. tx_idx = tp->hw_status->idx[0].tx_consumer;
  6947. rx_idx = tp->hw_status->idx[0].rx_producer;
  6948. if ((tx_idx == tp->tx_prod) &&
  6949. (rx_idx == (rx_start_idx + num_pkts)))
  6950. break;
  6951. }
  6952. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  6953. dev_kfree_skb(skb);
  6954. if (tx_idx != tp->tx_prod)
  6955. goto out;
  6956. if (rx_idx != rx_start_idx + num_pkts)
  6957. goto out;
  6958. desc = &tp->rx_rcb[rx_start_idx];
  6959. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  6960. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  6961. if (opaque_key != RXD_OPAQUE_RING_STD)
  6962. goto out;
  6963. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  6964. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  6965. goto out;
  6966. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  6967. if (rx_len != tx_len)
  6968. goto out;
  6969. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  6970. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  6971. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  6972. for (i = 14; i < tx_len; i++) {
  6973. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  6974. goto out;
  6975. }
  6976. err = 0;
  6977. /* tg3_free_rings will unmap and free the rx_skb */
  6978. out:
  6979. return err;
  6980. }
  6981. #define TG3_MAC_LOOPBACK_FAILED 1
  6982. #define TG3_PHY_LOOPBACK_FAILED 2
  6983. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  6984. TG3_PHY_LOOPBACK_FAILED)
  6985. static int tg3_test_loopback(struct tg3 *tp)
  6986. {
  6987. int err = 0;
  6988. if (!netif_running(tp->dev))
  6989. return TG3_LOOPBACK_FAILED;
  6990. tg3_reset_hw(tp);
  6991. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  6992. err |= TG3_MAC_LOOPBACK_FAILED;
  6993. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6994. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  6995. err |= TG3_PHY_LOOPBACK_FAILED;
  6996. }
  6997. return err;
  6998. }
  6999. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  7000. u64 *data)
  7001. {
  7002. struct tg3 *tp = netdev_priv(dev);
  7003. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  7004. if (tg3_test_nvram(tp) != 0) {
  7005. etest->flags |= ETH_TEST_FL_FAILED;
  7006. data[0] = 1;
  7007. }
  7008. if (tg3_test_link(tp) != 0) {
  7009. etest->flags |= ETH_TEST_FL_FAILED;
  7010. data[1] = 1;
  7011. }
  7012. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  7013. int err, irq_sync = 0;
  7014. if (netif_running(dev)) {
  7015. tg3_netif_stop(tp);
  7016. irq_sync = 1;
  7017. }
  7018. tg3_full_lock(tp, irq_sync);
  7019. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  7020. err = tg3_nvram_lock(tp);
  7021. tg3_halt_cpu(tp, RX_CPU_BASE);
  7022. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  7023. tg3_halt_cpu(tp, TX_CPU_BASE);
  7024. if (!err)
  7025. tg3_nvram_unlock(tp);
  7026. if (tg3_test_registers(tp) != 0) {
  7027. etest->flags |= ETH_TEST_FL_FAILED;
  7028. data[2] = 1;
  7029. }
  7030. if (tg3_test_memory(tp) != 0) {
  7031. etest->flags |= ETH_TEST_FL_FAILED;
  7032. data[3] = 1;
  7033. }
  7034. if ((data[4] = tg3_test_loopback(tp)) != 0)
  7035. etest->flags |= ETH_TEST_FL_FAILED;
  7036. tg3_full_unlock(tp);
  7037. if (tg3_test_interrupt(tp) != 0) {
  7038. etest->flags |= ETH_TEST_FL_FAILED;
  7039. data[5] = 1;
  7040. }
  7041. tg3_full_lock(tp, 0);
  7042. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7043. if (netif_running(dev)) {
  7044. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7045. tg3_init_hw(tp);
  7046. tg3_netif_start(tp);
  7047. }
  7048. tg3_full_unlock(tp);
  7049. }
  7050. }
  7051. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  7052. {
  7053. struct mii_ioctl_data *data = if_mii(ifr);
  7054. struct tg3 *tp = netdev_priv(dev);
  7055. int err;
  7056. switch(cmd) {
  7057. case SIOCGMIIPHY:
  7058. data->phy_id = PHY_ADDR;
  7059. /* fallthru */
  7060. case SIOCGMIIREG: {
  7061. u32 mii_regval;
  7062. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7063. break; /* We have no PHY */
  7064. spin_lock_bh(&tp->lock);
  7065. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  7066. spin_unlock_bh(&tp->lock);
  7067. data->val_out = mii_regval;
  7068. return err;
  7069. }
  7070. case SIOCSMIIREG:
  7071. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7072. break; /* We have no PHY */
  7073. if (!capable(CAP_NET_ADMIN))
  7074. return -EPERM;
  7075. spin_lock_bh(&tp->lock);
  7076. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  7077. spin_unlock_bh(&tp->lock);
  7078. return err;
  7079. default:
  7080. /* do nothing */
  7081. break;
  7082. }
  7083. return -EOPNOTSUPP;
  7084. }
  7085. #if TG3_VLAN_TAG_USED
  7086. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  7087. {
  7088. struct tg3 *tp = netdev_priv(dev);
  7089. tg3_full_lock(tp, 0);
  7090. tp->vlgrp = grp;
  7091. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  7092. __tg3_set_rx_mode(dev);
  7093. tg3_full_unlock(tp);
  7094. }
  7095. static void tg3_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  7096. {
  7097. struct tg3 *tp = netdev_priv(dev);
  7098. tg3_full_lock(tp, 0);
  7099. if (tp->vlgrp)
  7100. tp->vlgrp->vlan_devices[vid] = NULL;
  7101. tg3_full_unlock(tp);
  7102. }
  7103. #endif
  7104. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  7105. {
  7106. struct tg3 *tp = netdev_priv(dev);
  7107. memcpy(ec, &tp->coal, sizeof(*ec));
  7108. return 0;
  7109. }
  7110. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  7111. {
  7112. struct tg3 *tp = netdev_priv(dev);
  7113. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  7114. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  7115. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  7116. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  7117. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  7118. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  7119. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  7120. }
  7121. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  7122. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  7123. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  7124. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  7125. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  7126. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  7127. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  7128. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  7129. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  7130. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  7131. return -EINVAL;
  7132. /* No rx interrupts will be generated if both are zero */
  7133. if ((ec->rx_coalesce_usecs == 0) &&
  7134. (ec->rx_max_coalesced_frames == 0))
  7135. return -EINVAL;
  7136. /* No tx interrupts will be generated if both are zero */
  7137. if ((ec->tx_coalesce_usecs == 0) &&
  7138. (ec->tx_max_coalesced_frames == 0))
  7139. return -EINVAL;
  7140. /* Only copy relevant parameters, ignore all others. */
  7141. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  7142. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  7143. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  7144. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  7145. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  7146. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  7147. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  7148. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  7149. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  7150. if (netif_running(dev)) {
  7151. tg3_full_lock(tp, 0);
  7152. __tg3_set_coalesce(tp, &tp->coal);
  7153. tg3_full_unlock(tp);
  7154. }
  7155. return 0;
  7156. }
  7157. static struct ethtool_ops tg3_ethtool_ops = {
  7158. .get_settings = tg3_get_settings,
  7159. .set_settings = tg3_set_settings,
  7160. .get_drvinfo = tg3_get_drvinfo,
  7161. .get_regs_len = tg3_get_regs_len,
  7162. .get_regs = tg3_get_regs,
  7163. .get_wol = tg3_get_wol,
  7164. .set_wol = tg3_set_wol,
  7165. .get_msglevel = tg3_get_msglevel,
  7166. .set_msglevel = tg3_set_msglevel,
  7167. .nway_reset = tg3_nway_reset,
  7168. .get_link = ethtool_op_get_link,
  7169. .get_eeprom_len = tg3_get_eeprom_len,
  7170. .get_eeprom = tg3_get_eeprom,
  7171. .set_eeprom = tg3_set_eeprom,
  7172. .get_ringparam = tg3_get_ringparam,
  7173. .set_ringparam = tg3_set_ringparam,
  7174. .get_pauseparam = tg3_get_pauseparam,
  7175. .set_pauseparam = tg3_set_pauseparam,
  7176. .get_rx_csum = tg3_get_rx_csum,
  7177. .set_rx_csum = tg3_set_rx_csum,
  7178. .get_tx_csum = ethtool_op_get_tx_csum,
  7179. .set_tx_csum = tg3_set_tx_csum,
  7180. .get_sg = ethtool_op_get_sg,
  7181. .set_sg = ethtool_op_set_sg,
  7182. #if TG3_TSO_SUPPORT != 0
  7183. .get_tso = ethtool_op_get_tso,
  7184. .set_tso = tg3_set_tso,
  7185. #endif
  7186. .self_test_count = tg3_get_test_count,
  7187. .self_test = tg3_self_test,
  7188. .get_strings = tg3_get_strings,
  7189. .phys_id = tg3_phys_id,
  7190. .get_stats_count = tg3_get_stats_count,
  7191. .get_ethtool_stats = tg3_get_ethtool_stats,
  7192. .get_coalesce = tg3_get_coalesce,
  7193. .set_coalesce = tg3_set_coalesce,
  7194. .get_perm_addr = ethtool_op_get_perm_addr,
  7195. };
  7196. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  7197. {
  7198. u32 cursize, val;
  7199. tp->nvram_size = EEPROM_CHIP_SIZE;
  7200. if (tg3_nvram_read(tp, 0, &val) != 0)
  7201. return;
  7202. if (swab32(val) != TG3_EEPROM_MAGIC)
  7203. return;
  7204. /*
  7205. * Size the chip by reading offsets at increasing powers of two.
  7206. * When we encounter our validation signature, we know the addressing
  7207. * has wrapped around, and thus have our chip size.
  7208. */
  7209. cursize = 0x800;
  7210. while (cursize < tp->nvram_size) {
  7211. if (tg3_nvram_read(tp, cursize, &val) != 0)
  7212. return;
  7213. if (swab32(val) == TG3_EEPROM_MAGIC)
  7214. break;
  7215. cursize <<= 1;
  7216. }
  7217. tp->nvram_size = cursize;
  7218. }
  7219. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  7220. {
  7221. u32 val;
  7222. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  7223. if (val != 0) {
  7224. tp->nvram_size = (val >> 16) * 1024;
  7225. return;
  7226. }
  7227. }
  7228. tp->nvram_size = 0x20000;
  7229. }
  7230. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  7231. {
  7232. u32 nvcfg1;
  7233. nvcfg1 = tr32(NVRAM_CFG1);
  7234. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  7235. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7236. }
  7237. else {
  7238. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7239. tw32(NVRAM_CFG1, nvcfg1);
  7240. }
  7241. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  7242. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  7243. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  7244. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  7245. tp->nvram_jedecnum = JEDEC_ATMEL;
  7246. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  7247. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7248. break;
  7249. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  7250. tp->nvram_jedecnum = JEDEC_ATMEL;
  7251. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  7252. break;
  7253. case FLASH_VENDOR_ATMEL_EEPROM:
  7254. tp->nvram_jedecnum = JEDEC_ATMEL;
  7255. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7256. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7257. break;
  7258. case FLASH_VENDOR_ST:
  7259. tp->nvram_jedecnum = JEDEC_ST;
  7260. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  7261. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7262. break;
  7263. case FLASH_VENDOR_SAIFUN:
  7264. tp->nvram_jedecnum = JEDEC_SAIFUN;
  7265. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  7266. break;
  7267. case FLASH_VENDOR_SST_SMALL:
  7268. case FLASH_VENDOR_SST_LARGE:
  7269. tp->nvram_jedecnum = JEDEC_SST;
  7270. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  7271. break;
  7272. }
  7273. }
  7274. else {
  7275. tp->nvram_jedecnum = JEDEC_ATMEL;
  7276. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  7277. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7278. }
  7279. }
  7280. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  7281. {
  7282. u32 nvcfg1;
  7283. nvcfg1 = tr32(NVRAM_CFG1);
  7284. /* NVRAM protection for TPM */
  7285. if (nvcfg1 & (1 << 27))
  7286. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  7287. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  7288. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  7289. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  7290. tp->nvram_jedecnum = JEDEC_ATMEL;
  7291. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7292. break;
  7293. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  7294. tp->nvram_jedecnum = JEDEC_ATMEL;
  7295. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7296. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7297. break;
  7298. case FLASH_5752VENDOR_ST_M45PE10:
  7299. case FLASH_5752VENDOR_ST_M45PE20:
  7300. case FLASH_5752VENDOR_ST_M45PE40:
  7301. tp->nvram_jedecnum = JEDEC_ST;
  7302. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7303. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7304. break;
  7305. }
  7306. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  7307. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  7308. case FLASH_5752PAGE_SIZE_256:
  7309. tp->nvram_pagesize = 256;
  7310. break;
  7311. case FLASH_5752PAGE_SIZE_512:
  7312. tp->nvram_pagesize = 512;
  7313. break;
  7314. case FLASH_5752PAGE_SIZE_1K:
  7315. tp->nvram_pagesize = 1024;
  7316. break;
  7317. case FLASH_5752PAGE_SIZE_2K:
  7318. tp->nvram_pagesize = 2048;
  7319. break;
  7320. case FLASH_5752PAGE_SIZE_4K:
  7321. tp->nvram_pagesize = 4096;
  7322. break;
  7323. case FLASH_5752PAGE_SIZE_264:
  7324. tp->nvram_pagesize = 264;
  7325. break;
  7326. }
  7327. }
  7328. else {
  7329. /* For eeprom, set pagesize to maximum eeprom size */
  7330. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7331. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7332. tw32(NVRAM_CFG1, nvcfg1);
  7333. }
  7334. }
  7335. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  7336. static void __devinit tg3_nvram_init(struct tg3 *tp)
  7337. {
  7338. int j;
  7339. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X)
  7340. return;
  7341. tw32_f(GRC_EEPROM_ADDR,
  7342. (EEPROM_ADDR_FSM_RESET |
  7343. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  7344. EEPROM_ADDR_CLKPERD_SHIFT)));
  7345. /* XXX schedule_timeout() ... */
  7346. for (j = 0; j < 100; j++)
  7347. udelay(10);
  7348. /* Enable seeprom accesses. */
  7349. tw32_f(GRC_LOCAL_CTRL,
  7350. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  7351. udelay(100);
  7352. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  7353. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  7354. tp->tg3_flags |= TG3_FLAG_NVRAM;
  7355. if (tg3_nvram_lock(tp)) {
  7356. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  7357. "tg3_nvram_init failed.\n", tp->dev->name);
  7358. return;
  7359. }
  7360. tg3_enable_nvram_access(tp);
  7361. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7362. tg3_get_5752_nvram_info(tp);
  7363. else
  7364. tg3_get_nvram_info(tp);
  7365. tg3_get_nvram_size(tp);
  7366. tg3_disable_nvram_access(tp);
  7367. tg3_nvram_unlock(tp);
  7368. } else {
  7369. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  7370. tg3_get_eeprom_size(tp);
  7371. }
  7372. }
  7373. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  7374. u32 offset, u32 *val)
  7375. {
  7376. u32 tmp;
  7377. int i;
  7378. if (offset > EEPROM_ADDR_ADDR_MASK ||
  7379. (offset % 4) != 0)
  7380. return -EINVAL;
  7381. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  7382. EEPROM_ADDR_DEVID_MASK |
  7383. EEPROM_ADDR_READ);
  7384. tw32(GRC_EEPROM_ADDR,
  7385. tmp |
  7386. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  7387. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  7388. EEPROM_ADDR_ADDR_MASK) |
  7389. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  7390. for (i = 0; i < 10000; i++) {
  7391. tmp = tr32(GRC_EEPROM_ADDR);
  7392. if (tmp & EEPROM_ADDR_COMPLETE)
  7393. break;
  7394. udelay(100);
  7395. }
  7396. if (!(tmp & EEPROM_ADDR_COMPLETE))
  7397. return -EBUSY;
  7398. *val = tr32(GRC_EEPROM_DATA);
  7399. return 0;
  7400. }
  7401. #define NVRAM_CMD_TIMEOUT 10000
  7402. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  7403. {
  7404. int i;
  7405. tw32(NVRAM_CMD, nvram_cmd);
  7406. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  7407. udelay(10);
  7408. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  7409. udelay(10);
  7410. break;
  7411. }
  7412. }
  7413. if (i == NVRAM_CMD_TIMEOUT) {
  7414. return -EBUSY;
  7415. }
  7416. return 0;
  7417. }
  7418. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  7419. {
  7420. int ret;
  7421. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  7422. printk(KERN_ERR PFX "Attempt to do nvram_read on Sun 570X\n");
  7423. return -EINVAL;
  7424. }
  7425. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  7426. return tg3_nvram_read_using_eeprom(tp, offset, val);
  7427. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  7428. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  7429. (tp->nvram_jedecnum == JEDEC_ATMEL)) {
  7430. offset = ((offset / tp->nvram_pagesize) <<
  7431. ATMEL_AT45DB0X1B_PAGE_POS) +
  7432. (offset % tp->nvram_pagesize);
  7433. }
  7434. if (offset > NVRAM_ADDR_MSK)
  7435. return -EINVAL;
  7436. ret = tg3_nvram_lock(tp);
  7437. if (ret)
  7438. return ret;
  7439. tg3_enable_nvram_access(tp);
  7440. tw32(NVRAM_ADDR, offset);
  7441. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  7442. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  7443. if (ret == 0)
  7444. *val = swab32(tr32(NVRAM_RDDATA));
  7445. tg3_disable_nvram_access(tp);
  7446. tg3_nvram_unlock(tp);
  7447. return ret;
  7448. }
  7449. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  7450. u32 offset, u32 len, u8 *buf)
  7451. {
  7452. int i, j, rc = 0;
  7453. u32 val;
  7454. for (i = 0; i < len; i += 4) {
  7455. u32 addr, data;
  7456. addr = offset + i;
  7457. memcpy(&data, buf + i, 4);
  7458. tw32(GRC_EEPROM_DATA, cpu_to_le32(data));
  7459. val = tr32(GRC_EEPROM_ADDR);
  7460. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  7461. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  7462. EEPROM_ADDR_READ);
  7463. tw32(GRC_EEPROM_ADDR, val |
  7464. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  7465. (addr & EEPROM_ADDR_ADDR_MASK) |
  7466. EEPROM_ADDR_START |
  7467. EEPROM_ADDR_WRITE);
  7468. for (j = 0; j < 10000; j++) {
  7469. val = tr32(GRC_EEPROM_ADDR);
  7470. if (val & EEPROM_ADDR_COMPLETE)
  7471. break;
  7472. udelay(100);
  7473. }
  7474. if (!(val & EEPROM_ADDR_COMPLETE)) {
  7475. rc = -EBUSY;
  7476. break;
  7477. }
  7478. }
  7479. return rc;
  7480. }
  7481. /* offset and length are dword aligned */
  7482. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  7483. u8 *buf)
  7484. {
  7485. int ret = 0;
  7486. u32 pagesize = tp->nvram_pagesize;
  7487. u32 pagemask = pagesize - 1;
  7488. u32 nvram_cmd;
  7489. u8 *tmp;
  7490. tmp = kmalloc(pagesize, GFP_KERNEL);
  7491. if (tmp == NULL)
  7492. return -ENOMEM;
  7493. while (len) {
  7494. int j;
  7495. u32 phy_addr, page_off, size;
  7496. phy_addr = offset & ~pagemask;
  7497. for (j = 0; j < pagesize; j += 4) {
  7498. if ((ret = tg3_nvram_read(tp, phy_addr + j,
  7499. (u32 *) (tmp + j))))
  7500. break;
  7501. }
  7502. if (ret)
  7503. break;
  7504. page_off = offset & pagemask;
  7505. size = pagesize;
  7506. if (len < size)
  7507. size = len;
  7508. len -= size;
  7509. memcpy(tmp + page_off, buf, size);
  7510. offset = offset + (pagesize - page_off);
  7511. tg3_enable_nvram_access(tp);
  7512. /*
  7513. * Before we can erase the flash page, we need
  7514. * to issue a special "write enable" command.
  7515. */
  7516. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  7517. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  7518. break;
  7519. /* Erase the target page */
  7520. tw32(NVRAM_ADDR, phy_addr);
  7521. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  7522. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  7523. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  7524. break;
  7525. /* Issue another write enable to start the write. */
  7526. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  7527. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  7528. break;
  7529. for (j = 0; j < pagesize; j += 4) {
  7530. u32 data;
  7531. data = *((u32 *) (tmp + j));
  7532. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  7533. tw32(NVRAM_ADDR, phy_addr + j);
  7534. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  7535. NVRAM_CMD_WR;
  7536. if (j == 0)
  7537. nvram_cmd |= NVRAM_CMD_FIRST;
  7538. else if (j == (pagesize - 4))
  7539. nvram_cmd |= NVRAM_CMD_LAST;
  7540. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  7541. break;
  7542. }
  7543. if (ret)
  7544. break;
  7545. }
  7546. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  7547. tg3_nvram_exec_cmd(tp, nvram_cmd);
  7548. kfree(tmp);
  7549. return ret;
  7550. }
  7551. /* offset and length are dword aligned */
  7552. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  7553. u8 *buf)
  7554. {
  7555. int i, ret = 0;
  7556. for (i = 0; i < len; i += 4, offset += 4) {
  7557. u32 data, page_off, phy_addr, nvram_cmd;
  7558. memcpy(&data, buf + i, 4);
  7559. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  7560. page_off = offset % tp->nvram_pagesize;
  7561. if ((tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  7562. (tp->nvram_jedecnum == JEDEC_ATMEL)) {
  7563. phy_addr = ((offset / tp->nvram_pagesize) <<
  7564. ATMEL_AT45DB0X1B_PAGE_POS) + page_off;
  7565. }
  7566. else {
  7567. phy_addr = offset;
  7568. }
  7569. tw32(NVRAM_ADDR, phy_addr);
  7570. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  7571. if ((page_off == 0) || (i == 0))
  7572. nvram_cmd |= NVRAM_CMD_FIRST;
  7573. else if (page_off == (tp->nvram_pagesize - 4))
  7574. nvram_cmd |= NVRAM_CMD_LAST;
  7575. if (i == (len - 4))
  7576. nvram_cmd |= NVRAM_CMD_LAST;
  7577. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
  7578. (tp->nvram_jedecnum == JEDEC_ST) &&
  7579. (nvram_cmd & NVRAM_CMD_FIRST)) {
  7580. if ((ret = tg3_nvram_exec_cmd(tp,
  7581. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  7582. NVRAM_CMD_DONE)))
  7583. break;
  7584. }
  7585. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  7586. /* We always do complete word writes to eeprom. */
  7587. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  7588. }
  7589. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  7590. break;
  7591. }
  7592. return ret;
  7593. }
  7594. /* offset and length are dword aligned */
  7595. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  7596. {
  7597. int ret;
  7598. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  7599. printk(KERN_ERR PFX "Attempt to do nvram_write on Sun 570X\n");
  7600. return -EINVAL;
  7601. }
  7602. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  7603. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  7604. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  7605. udelay(40);
  7606. }
  7607. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  7608. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  7609. }
  7610. else {
  7611. u32 grc_mode;
  7612. ret = tg3_nvram_lock(tp);
  7613. if (ret)
  7614. return ret;
  7615. tg3_enable_nvram_access(tp);
  7616. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  7617. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  7618. tw32(NVRAM_WRITE1, 0x406);
  7619. grc_mode = tr32(GRC_MODE);
  7620. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  7621. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  7622. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  7623. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  7624. buf);
  7625. }
  7626. else {
  7627. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  7628. buf);
  7629. }
  7630. grc_mode = tr32(GRC_MODE);
  7631. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  7632. tg3_disable_nvram_access(tp);
  7633. tg3_nvram_unlock(tp);
  7634. }
  7635. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  7636. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7637. udelay(40);
  7638. }
  7639. return ret;
  7640. }
  7641. struct subsys_tbl_ent {
  7642. u16 subsys_vendor, subsys_devid;
  7643. u32 phy_id;
  7644. };
  7645. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  7646. /* Broadcom boards. */
  7647. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  7648. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  7649. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  7650. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  7651. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  7652. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  7653. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  7654. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  7655. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  7656. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  7657. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  7658. /* 3com boards. */
  7659. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  7660. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  7661. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  7662. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  7663. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  7664. /* DELL boards. */
  7665. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  7666. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  7667. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  7668. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  7669. /* Compaq boards. */
  7670. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  7671. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  7672. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  7673. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  7674. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  7675. /* IBM boards. */
  7676. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  7677. };
  7678. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  7679. {
  7680. int i;
  7681. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  7682. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  7683. tp->pdev->subsystem_vendor) &&
  7684. (subsys_id_to_phy_id[i].subsys_devid ==
  7685. tp->pdev->subsystem_device))
  7686. return &subsys_id_to_phy_id[i];
  7687. }
  7688. return NULL;
  7689. }
  7690. /* Since this function may be called in D3-hot power state during
  7691. * tg3_init_one(), only config cycles are allowed.
  7692. */
  7693. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  7694. {
  7695. u32 val;
  7696. /* Make sure register accesses (indirect or otherwise)
  7697. * will function correctly.
  7698. */
  7699. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7700. tp->misc_host_ctrl);
  7701. tp->phy_id = PHY_ID_INVALID;
  7702. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  7703. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  7704. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  7705. u32 nic_cfg, led_cfg;
  7706. u32 nic_phy_id, ver, cfg2 = 0, eeprom_phy_id;
  7707. int eeprom_phy_serdes = 0;
  7708. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  7709. tp->nic_sram_data_cfg = nic_cfg;
  7710. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  7711. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  7712. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  7713. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  7714. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  7715. (ver > 0) && (ver < 0x100))
  7716. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  7717. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  7718. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  7719. eeprom_phy_serdes = 1;
  7720. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  7721. if (nic_phy_id != 0) {
  7722. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  7723. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  7724. eeprom_phy_id = (id1 >> 16) << 10;
  7725. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  7726. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  7727. } else
  7728. eeprom_phy_id = 0;
  7729. tp->phy_id = eeprom_phy_id;
  7730. if (eeprom_phy_serdes) {
  7731. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  7732. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  7733. else
  7734. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  7735. }
  7736. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7737. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  7738. SHASTA_EXT_LED_MODE_MASK);
  7739. else
  7740. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  7741. switch (led_cfg) {
  7742. default:
  7743. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  7744. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  7745. break;
  7746. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  7747. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  7748. break;
  7749. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  7750. tp->led_ctrl = LED_CTRL_MODE_MAC;
  7751. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  7752. * read on some older 5700/5701 bootcode.
  7753. */
  7754. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  7755. ASIC_REV_5700 ||
  7756. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  7757. ASIC_REV_5701)
  7758. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  7759. break;
  7760. case SHASTA_EXT_LED_SHARED:
  7761. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  7762. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  7763. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  7764. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  7765. LED_CTRL_MODE_PHY_2);
  7766. break;
  7767. case SHASTA_EXT_LED_MAC:
  7768. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  7769. break;
  7770. case SHASTA_EXT_LED_COMBO:
  7771. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  7772. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  7773. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  7774. LED_CTRL_MODE_PHY_2);
  7775. break;
  7776. };
  7777. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7778. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  7779. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  7780. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  7781. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  7782. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  7783. (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP))
  7784. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  7785. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  7786. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  7787. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7788. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  7789. }
  7790. if (nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL)
  7791. tp->tg3_flags |= TG3_FLAG_SERDES_WOL_CAP;
  7792. if (cfg2 & (1 << 17))
  7793. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  7794. /* serdes signal pre-emphasis in register 0x590 set by */
  7795. /* bootcode if bit 18 is set */
  7796. if (cfg2 & (1 << 18))
  7797. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  7798. }
  7799. }
  7800. static int __devinit tg3_phy_probe(struct tg3 *tp)
  7801. {
  7802. u32 hw_phy_id_1, hw_phy_id_2;
  7803. u32 hw_phy_id, hw_phy_id_masked;
  7804. int err;
  7805. /* Reading the PHY ID register can conflict with ASF
  7806. * firwmare access to the PHY hardware.
  7807. */
  7808. err = 0;
  7809. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  7810. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  7811. } else {
  7812. /* Now read the physical PHY_ID from the chip and verify
  7813. * that it is sane. If it doesn't look good, we fall back
  7814. * to either the hard-coded table based PHY_ID and failing
  7815. * that the value found in the eeprom area.
  7816. */
  7817. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  7818. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  7819. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  7820. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  7821. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  7822. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  7823. }
  7824. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  7825. tp->phy_id = hw_phy_id;
  7826. if (hw_phy_id_masked == PHY_ID_BCM8002)
  7827. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  7828. else
  7829. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  7830. } else {
  7831. if (tp->phy_id != PHY_ID_INVALID) {
  7832. /* Do nothing, phy ID already set up in
  7833. * tg3_get_eeprom_hw_cfg().
  7834. */
  7835. } else {
  7836. struct subsys_tbl_ent *p;
  7837. /* No eeprom signature? Try the hardcoded
  7838. * subsys device table.
  7839. */
  7840. p = lookup_by_subsys(tp);
  7841. if (!p)
  7842. return -ENODEV;
  7843. tp->phy_id = p->phy_id;
  7844. if (!tp->phy_id ||
  7845. tp->phy_id == PHY_ID_BCM8002)
  7846. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  7847. }
  7848. }
  7849. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  7850. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  7851. u32 bmsr, adv_reg, tg3_ctrl;
  7852. tg3_readphy(tp, MII_BMSR, &bmsr);
  7853. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  7854. (bmsr & BMSR_LSTATUS))
  7855. goto skip_phy_reset;
  7856. err = tg3_phy_reset(tp);
  7857. if (err)
  7858. return err;
  7859. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  7860. ADVERTISE_100HALF | ADVERTISE_100FULL |
  7861. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  7862. tg3_ctrl = 0;
  7863. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  7864. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  7865. MII_TG3_CTRL_ADV_1000_FULL);
  7866. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  7867. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  7868. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  7869. MII_TG3_CTRL_ENABLE_AS_MASTER);
  7870. }
  7871. if (!tg3_copper_is_advertising_all(tp)) {
  7872. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  7873. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7874. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  7875. tg3_writephy(tp, MII_BMCR,
  7876. BMCR_ANENABLE | BMCR_ANRESTART);
  7877. }
  7878. tg3_phy_set_wirespeed(tp);
  7879. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  7880. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7881. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  7882. }
  7883. skip_phy_reset:
  7884. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  7885. err = tg3_init_5401phy_dsp(tp);
  7886. if (err)
  7887. return err;
  7888. }
  7889. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  7890. err = tg3_init_5401phy_dsp(tp);
  7891. }
  7892. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  7893. tp->link_config.advertising =
  7894. (ADVERTISED_1000baseT_Half |
  7895. ADVERTISED_1000baseT_Full |
  7896. ADVERTISED_Autoneg |
  7897. ADVERTISED_FIBRE);
  7898. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  7899. tp->link_config.advertising &=
  7900. ~(ADVERTISED_1000baseT_Half |
  7901. ADVERTISED_1000baseT_Full);
  7902. return err;
  7903. }
  7904. static void __devinit tg3_read_partno(struct tg3 *tp)
  7905. {
  7906. unsigned char vpd_data[256];
  7907. int i;
  7908. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  7909. /* Sun decided not to put the necessary bits in the
  7910. * NVRAM of their onboard tg3 parts :(
  7911. */
  7912. strcpy(tp->board_part_number, "Sun 570X");
  7913. return;
  7914. }
  7915. for (i = 0; i < 256; i += 4) {
  7916. u32 tmp;
  7917. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  7918. goto out_not_found;
  7919. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  7920. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  7921. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  7922. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  7923. }
  7924. /* Now parse and find the part number. */
  7925. for (i = 0; i < 256; ) {
  7926. unsigned char val = vpd_data[i];
  7927. int block_end;
  7928. if (val == 0x82 || val == 0x91) {
  7929. i = (i + 3 +
  7930. (vpd_data[i + 1] +
  7931. (vpd_data[i + 2] << 8)));
  7932. continue;
  7933. }
  7934. if (val != 0x90)
  7935. goto out_not_found;
  7936. block_end = (i + 3 +
  7937. (vpd_data[i + 1] +
  7938. (vpd_data[i + 2] << 8)));
  7939. i += 3;
  7940. while (i < block_end) {
  7941. if (vpd_data[i + 0] == 'P' &&
  7942. vpd_data[i + 1] == 'N') {
  7943. int partno_len = vpd_data[i + 2];
  7944. if (partno_len > 24)
  7945. goto out_not_found;
  7946. memcpy(tp->board_part_number,
  7947. &vpd_data[i + 3],
  7948. partno_len);
  7949. /* Success. */
  7950. return;
  7951. }
  7952. }
  7953. /* Part number not found. */
  7954. goto out_not_found;
  7955. }
  7956. out_not_found:
  7957. strcpy(tp->board_part_number, "none");
  7958. }
  7959. #ifdef CONFIG_SPARC64
  7960. static int __devinit tg3_is_sun_570X(struct tg3 *tp)
  7961. {
  7962. struct pci_dev *pdev = tp->pdev;
  7963. struct pcidev_cookie *pcp = pdev->sysdata;
  7964. if (pcp != NULL) {
  7965. int node = pcp->prom_node;
  7966. u32 venid;
  7967. int err;
  7968. err = prom_getproperty(node, "subsystem-vendor-id",
  7969. (char *) &venid, sizeof(venid));
  7970. if (err == 0 || err == -1)
  7971. return 0;
  7972. if (venid == PCI_VENDOR_ID_SUN)
  7973. return 1;
  7974. /* TG3 chips onboard the SunBlade-2500 don't have the
  7975. * subsystem-vendor-id set to PCI_VENDOR_ID_SUN but they
  7976. * are distinguishable from non-Sun variants by being
  7977. * named "network" by the firmware. Non-Sun cards will
  7978. * show up as being named "ethernet".
  7979. */
  7980. if (!strcmp(pcp->prom_name, "network"))
  7981. return 1;
  7982. }
  7983. return 0;
  7984. }
  7985. #endif
  7986. static int __devinit tg3_get_invariants(struct tg3 *tp)
  7987. {
  7988. static struct pci_device_id write_reorder_chipsets[] = {
  7989. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  7990. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  7991. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  7992. PCI_DEVICE_ID_VIA_8385_0) },
  7993. { },
  7994. };
  7995. u32 misc_ctrl_reg;
  7996. u32 cacheline_sz_reg;
  7997. u32 pci_state_reg, grc_misc_cfg;
  7998. u32 val;
  7999. u16 pci_cmd;
  8000. int err;
  8001. #ifdef CONFIG_SPARC64
  8002. if (tg3_is_sun_570X(tp))
  8003. tp->tg3_flags2 |= TG3_FLG2_SUN_570X;
  8004. #endif
  8005. /* Force memory write invalidate off. If we leave it on,
  8006. * then on 5700_BX chips we have to enable a workaround.
  8007. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  8008. * to match the cacheline size. The Broadcom driver have this
  8009. * workaround but turns MWI off all the times so never uses
  8010. * it. This seems to suggest that the workaround is insufficient.
  8011. */
  8012. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8013. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  8014. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8015. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  8016. * has the register indirect write enable bit set before
  8017. * we try to access any of the MMIO registers. It is also
  8018. * critical that the PCI-X hw workaround situation is decided
  8019. * before that as well.
  8020. */
  8021. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8022. &misc_ctrl_reg);
  8023. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  8024. MISC_HOST_CTRL_CHIPREV_SHIFT);
  8025. /* Wrong chip ID in 5752 A0. This code can be removed later
  8026. * as A0 is not in production.
  8027. */
  8028. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  8029. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  8030. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  8031. * we need to disable memory and use config. cycles
  8032. * only to access all registers. The 5702/03 chips
  8033. * can mistakenly decode the special cycles from the
  8034. * ICH chipsets as memory write cycles, causing corruption
  8035. * of register and memory space. Only certain ICH bridges
  8036. * will drive special cycles with non-zero data during the
  8037. * address phase which can fall within the 5703's address
  8038. * range. This is not an ICH bug as the PCI spec allows
  8039. * non-zero address during special cycles. However, only
  8040. * these ICH bridges are known to drive non-zero addresses
  8041. * during special cycles.
  8042. *
  8043. * Since special cycles do not cross PCI bridges, we only
  8044. * enable this workaround if the 5703 is on the secondary
  8045. * bus of these ICH bridges.
  8046. */
  8047. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  8048. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  8049. static struct tg3_dev_id {
  8050. u32 vendor;
  8051. u32 device;
  8052. u32 rev;
  8053. } ich_chipsets[] = {
  8054. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  8055. PCI_ANY_ID },
  8056. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  8057. PCI_ANY_ID },
  8058. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  8059. 0xa },
  8060. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  8061. PCI_ANY_ID },
  8062. { },
  8063. };
  8064. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  8065. struct pci_dev *bridge = NULL;
  8066. while (pci_id->vendor != 0) {
  8067. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  8068. bridge);
  8069. if (!bridge) {
  8070. pci_id++;
  8071. continue;
  8072. }
  8073. if (pci_id->rev != PCI_ANY_ID) {
  8074. u8 rev;
  8075. pci_read_config_byte(bridge, PCI_REVISION_ID,
  8076. &rev);
  8077. if (rev > pci_id->rev)
  8078. continue;
  8079. }
  8080. if (bridge->subordinate &&
  8081. (bridge->subordinate->number ==
  8082. tp->pdev->bus->number)) {
  8083. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  8084. pci_dev_put(bridge);
  8085. break;
  8086. }
  8087. }
  8088. }
  8089. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  8090. * DMA addresses > 40-bit. This bridge may have other additional
  8091. * 57xx devices behind it in some 4-port NIC designs for example.
  8092. * Any tg3 device found behind the bridge will also need the 40-bit
  8093. * DMA workaround.
  8094. */
  8095. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  8096. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  8097. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  8098. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  8099. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  8100. }
  8101. else {
  8102. struct pci_dev *bridge = NULL;
  8103. do {
  8104. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  8105. PCI_DEVICE_ID_SERVERWORKS_EPB,
  8106. bridge);
  8107. if (bridge && bridge->subordinate &&
  8108. (bridge->subordinate->number <=
  8109. tp->pdev->bus->number) &&
  8110. (bridge->subordinate->subordinate >=
  8111. tp->pdev->bus->number)) {
  8112. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  8113. pci_dev_put(bridge);
  8114. break;
  8115. }
  8116. } while (bridge);
  8117. }
  8118. /* Initialize misc host control in PCI block. */
  8119. tp->misc_host_ctrl |= (misc_ctrl_reg &
  8120. MISC_HOST_CTRL_CHIPREV);
  8121. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8122. tp->misc_host_ctrl);
  8123. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  8124. &cacheline_sz_reg);
  8125. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  8126. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  8127. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  8128. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  8129. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  8130. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  8131. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  8132. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  8133. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  8134. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  8135. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  8136. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8137. tp->tg3_flags2 |= TG3_FLG2_HW_TSO;
  8138. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705 &&
  8139. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5750 &&
  8140. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752)
  8141. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  8142. if (pci_find_capability(tp->pdev, PCI_CAP_ID_EXP) != 0)
  8143. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  8144. /* If we have an AMD 762 or VIA K8T800 chipset, write
  8145. * reordering to the mailbox registers done by the host
  8146. * controller can cause major troubles. We read back from
  8147. * every mailbox register write to force the writes to be
  8148. * posted to the chip in order.
  8149. */
  8150. if (pci_dev_present(write_reorder_chipsets) &&
  8151. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  8152. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  8153. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  8154. tp->pci_lat_timer < 64) {
  8155. tp->pci_lat_timer = 64;
  8156. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  8157. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  8158. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  8159. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  8160. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  8161. cacheline_sz_reg);
  8162. }
  8163. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  8164. &pci_state_reg);
  8165. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  8166. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  8167. /* If this is a 5700 BX chipset, and we are in PCI-X
  8168. * mode, enable register write workaround.
  8169. *
  8170. * The workaround is to use indirect register accesses
  8171. * for all chip writes not to mailbox registers.
  8172. */
  8173. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  8174. u32 pm_reg;
  8175. u16 pci_cmd;
  8176. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  8177. /* The chip can have it's power management PCI config
  8178. * space registers clobbered due to this bug.
  8179. * So explicitly force the chip into D0 here.
  8180. */
  8181. pci_read_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  8182. &pm_reg);
  8183. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  8184. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  8185. pci_write_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  8186. pm_reg);
  8187. /* Also, force SERR#/PERR# in PCI command. */
  8188. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8189. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  8190. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8191. }
  8192. }
  8193. /* 5700 BX chips need to have their TX producer index mailboxes
  8194. * written twice to workaround a bug.
  8195. */
  8196. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  8197. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  8198. /* Back to back register writes can cause problems on this chip,
  8199. * the workaround is to read back all reg writes except those to
  8200. * mailbox regs. See tg3_write_indirect_reg32().
  8201. *
  8202. * PCI Express 5750_A0 rev chips need this workaround too.
  8203. */
  8204. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  8205. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  8206. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0))
  8207. tp->tg3_flags |= TG3_FLAG_5701_REG_WRITE_BUG;
  8208. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  8209. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  8210. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  8211. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  8212. /* Chip-specific fixup from Broadcom driver */
  8213. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  8214. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  8215. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  8216. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  8217. }
  8218. /* Default fast path register access methods */
  8219. tp->read32 = tg3_read32;
  8220. tp->write32 = tg3_write32;
  8221. tp->read32_mbox = tg3_read32;
  8222. tp->write32_mbox = tg3_write32;
  8223. tp->write32_tx_mbox = tg3_write32;
  8224. tp->write32_rx_mbox = tg3_write32;
  8225. /* Various workaround register access methods */
  8226. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  8227. tp->write32 = tg3_write_indirect_reg32;
  8228. else if (tp->tg3_flags & TG3_FLAG_5701_REG_WRITE_BUG)
  8229. tp->write32 = tg3_write_flush_reg32;
  8230. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  8231. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  8232. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  8233. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  8234. tp->write32_rx_mbox = tg3_write_flush_reg32;
  8235. }
  8236. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  8237. tp->read32 = tg3_read_indirect_reg32;
  8238. tp->write32 = tg3_write_indirect_reg32;
  8239. tp->read32_mbox = tg3_read_indirect_mbox;
  8240. tp->write32_mbox = tg3_write_indirect_mbox;
  8241. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  8242. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  8243. iounmap(tp->regs);
  8244. tp->regs = NULL;
  8245. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8246. pci_cmd &= ~PCI_COMMAND_MEMORY;
  8247. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8248. }
  8249. /* Get eeprom hw config before calling tg3_set_power_state().
  8250. * In particular, the TG3_FLAG_EEPROM_WRITE_PROT flag must be
  8251. * determined before calling tg3_set_power_state() so that
  8252. * we know whether or not to switch out of Vaux power.
  8253. * When the flag is set, it means that GPIO1 is used for eeprom
  8254. * write protect and also implies that it is a LOM where GPIOs
  8255. * are not used to switch power.
  8256. */
  8257. tg3_get_eeprom_hw_cfg(tp);
  8258. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  8259. * GPIO1 driven high will bring 5700's external PHY out of reset.
  8260. * It is also used as eeprom write protect on LOMs.
  8261. */
  8262. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  8263. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  8264. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  8265. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  8266. GRC_LCLCTRL_GPIO_OUTPUT1);
  8267. /* Unused GPIO3 must be driven as output on 5752 because there
  8268. * are no pull-up resistors on unused GPIO pins.
  8269. */
  8270. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  8271. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  8272. /* Force the chip into D0. */
  8273. err = tg3_set_power_state(tp, 0);
  8274. if (err) {
  8275. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  8276. pci_name(tp->pdev));
  8277. return err;
  8278. }
  8279. /* 5700 B0 chips do not support checksumming correctly due
  8280. * to hardware bugs.
  8281. */
  8282. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  8283. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  8284. /* Pseudo-header checksum is done by hardware logic and not
  8285. * the offload processers, so make the chip do the pseudo-
  8286. * header checksums on receive. For transmit it is more
  8287. * convenient to do the pseudo-header checksum in software
  8288. * as Linux does that on transmit for us in all cases.
  8289. */
  8290. tp->tg3_flags |= TG3_FLAG_NO_TX_PSEUDO_CSUM;
  8291. tp->tg3_flags &= ~TG3_FLAG_NO_RX_PSEUDO_CSUM;
  8292. /* Derive initial jumbo mode from MTU assigned in
  8293. * ether_setup() via the alloc_etherdev() call
  8294. */
  8295. if (tp->dev->mtu > ETH_DATA_LEN &&
  8296. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  8297. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  8298. /* Determine WakeOnLan speed to use. */
  8299. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8300. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  8301. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  8302. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  8303. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  8304. } else {
  8305. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  8306. }
  8307. /* A few boards don't want Ethernet@WireSpeed phy feature */
  8308. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  8309. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  8310. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  8311. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  8312. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  8313. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  8314. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  8315. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  8316. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  8317. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  8318. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  8319. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8320. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  8321. tp->coalesce_mode = 0;
  8322. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  8323. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  8324. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  8325. /* Initialize MAC MI mode, polling disabled. */
  8326. tw32_f(MAC_MI_MODE, tp->mi_mode);
  8327. udelay(80);
  8328. /* Initialize data/descriptor byte/word swapping. */
  8329. val = tr32(GRC_MODE);
  8330. val &= GRC_MODE_HOST_STACKUP;
  8331. tw32(GRC_MODE, val | tp->grc_mode);
  8332. tg3_switch_clocks(tp);
  8333. /* Clear this out for sanity. */
  8334. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8335. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  8336. &pci_state_reg);
  8337. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  8338. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  8339. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  8340. if (chiprevid == CHIPREV_ID_5701_A0 ||
  8341. chiprevid == CHIPREV_ID_5701_B0 ||
  8342. chiprevid == CHIPREV_ID_5701_B2 ||
  8343. chiprevid == CHIPREV_ID_5701_B5) {
  8344. void __iomem *sram_base;
  8345. /* Write some dummy words into the SRAM status block
  8346. * area, see if it reads back correctly. If the return
  8347. * value is bad, force enable the PCIX workaround.
  8348. */
  8349. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  8350. writel(0x00000000, sram_base);
  8351. writel(0x00000000, sram_base + 4);
  8352. writel(0xffffffff, sram_base + 4);
  8353. if (readl(sram_base) != 0x00000000)
  8354. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  8355. }
  8356. }
  8357. udelay(50);
  8358. tg3_nvram_init(tp);
  8359. grc_misc_cfg = tr32(GRC_MISC_CFG);
  8360. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  8361. /* Broadcom's driver says that CIOBE multisplit has a bug */
  8362. #if 0
  8363. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  8364. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5704CIOBE) {
  8365. tp->tg3_flags |= TG3_FLAG_SPLIT_MODE;
  8366. tp->split_mode_max_reqs = SPLIT_MODE_5704_MAX_REQ;
  8367. }
  8368. #endif
  8369. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  8370. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  8371. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  8372. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  8373. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8374. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  8375. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  8376. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  8377. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  8378. HOSTCC_MODE_CLRTICK_TXBD);
  8379. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  8380. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8381. tp->misc_host_ctrl);
  8382. }
  8383. /* these are limited to 10/100 only */
  8384. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  8385. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  8386. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  8387. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  8388. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  8389. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  8390. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  8391. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  8392. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  8393. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F)))
  8394. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  8395. err = tg3_phy_probe(tp);
  8396. if (err) {
  8397. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  8398. pci_name(tp->pdev), err);
  8399. /* ... but do not return immediately ... */
  8400. }
  8401. tg3_read_partno(tp);
  8402. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  8403. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  8404. } else {
  8405. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  8406. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  8407. else
  8408. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  8409. }
  8410. /* 5700 {AX,BX} chips have a broken status block link
  8411. * change bit implementation, so we must use the
  8412. * status register in those cases.
  8413. */
  8414. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  8415. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  8416. else
  8417. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  8418. /* The led_ctrl is set during tg3_phy_probe, here we might
  8419. * have to force the link status polling mechanism based
  8420. * upon subsystem IDs.
  8421. */
  8422. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  8423. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  8424. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  8425. TG3_FLAG_USE_LINKCHG_REG);
  8426. }
  8427. /* For all SERDES we poll the MAC status register. */
  8428. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8429. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  8430. else
  8431. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  8432. /* It seems all chips can get confused if TX buffers
  8433. * straddle the 4GB address boundary in some cases.
  8434. */
  8435. tp->dev->hard_start_xmit = tg3_start_xmit;
  8436. tp->rx_offset = 2;
  8437. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  8438. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  8439. tp->rx_offset = 0;
  8440. /* By default, disable wake-on-lan. User can change this
  8441. * using ETHTOOL_SWOL.
  8442. */
  8443. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8444. return err;
  8445. }
  8446. #ifdef CONFIG_SPARC64
  8447. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  8448. {
  8449. struct net_device *dev = tp->dev;
  8450. struct pci_dev *pdev = tp->pdev;
  8451. struct pcidev_cookie *pcp = pdev->sysdata;
  8452. if (pcp != NULL) {
  8453. int node = pcp->prom_node;
  8454. if (prom_getproplen(node, "local-mac-address") == 6) {
  8455. prom_getproperty(node, "local-mac-address",
  8456. dev->dev_addr, 6);
  8457. memcpy(dev->perm_addr, dev->dev_addr, 6);
  8458. return 0;
  8459. }
  8460. }
  8461. return -ENODEV;
  8462. }
  8463. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  8464. {
  8465. struct net_device *dev = tp->dev;
  8466. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  8467. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  8468. return 0;
  8469. }
  8470. #endif
  8471. static int __devinit tg3_get_device_address(struct tg3 *tp)
  8472. {
  8473. struct net_device *dev = tp->dev;
  8474. u32 hi, lo, mac_offset;
  8475. #ifdef CONFIG_SPARC64
  8476. if (!tg3_get_macaddr_sparc(tp))
  8477. return 0;
  8478. #endif
  8479. mac_offset = 0x7c;
  8480. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  8481. !(tp->tg3_flags & TG3_FLG2_SUN_570X)) ||
  8482. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8483. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  8484. mac_offset = 0xcc;
  8485. if (tg3_nvram_lock(tp))
  8486. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  8487. else
  8488. tg3_nvram_unlock(tp);
  8489. }
  8490. /* First try to get it from MAC address mailbox. */
  8491. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  8492. if ((hi >> 16) == 0x484b) {
  8493. dev->dev_addr[0] = (hi >> 8) & 0xff;
  8494. dev->dev_addr[1] = (hi >> 0) & 0xff;
  8495. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  8496. dev->dev_addr[2] = (lo >> 24) & 0xff;
  8497. dev->dev_addr[3] = (lo >> 16) & 0xff;
  8498. dev->dev_addr[4] = (lo >> 8) & 0xff;
  8499. dev->dev_addr[5] = (lo >> 0) & 0xff;
  8500. }
  8501. /* Next, try NVRAM. */
  8502. else if (!(tp->tg3_flags & TG3_FLG2_SUN_570X) &&
  8503. !tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  8504. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  8505. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  8506. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  8507. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  8508. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  8509. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  8510. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  8511. }
  8512. /* Finally just fetch it out of the MAC control regs. */
  8513. else {
  8514. hi = tr32(MAC_ADDR_0_HIGH);
  8515. lo = tr32(MAC_ADDR_0_LOW);
  8516. dev->dev_addr[5] = lo & 0xff;
  8517. dev->dev_addr[4] = (lo >> 8) & 0xff;
  8518. dev->dev_addr[3] = (lo >> 16) & 0xff;
  8519. dev->dev_addr[2] = (lo >> 24) & 0xff;
  8520. dev->dev_addr[1] = hi & 0xff;
  8521. dev->dev_addr[0] = (hi >> 8) & 0xff;
  8522. }
  8523. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  8524. #ifdef CONFIG_SPARC64
  8525. if (!tg3_get_default_macaddr_sparc(tp))
  8526. return 0;
  8527. #endif
  8528. return -EINVAL;
  8529. }
  8530. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  8531. return 0;
  8532. }
  8533. #define BOUNDARY_SINGLE_CACHELINE 1
  8534. #define BOUNDARY_MULTI_CACHELINE 2
  8535. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  8536. {
  8537. int cacheline_size;
  8538. u8 byte;
  8539. int goal;
  8540. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  8541. if (byte == 0)
  8542. cacheline_size = 1024;
  8543. else
  8544. cacheline_size = (int) byte * 4;
  8545. /* On 5703 and later chips, the boundary bits have no
  8546. * effect.
  8547. */
  8548. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8549. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  8550. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  8551. goto out;
  8552. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  8553. goal = BOUNDARY_MULTI_CACHELINE;
  8554. #else
  8555. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  8556. goal = BOUNDARY_SINGLE_CACHELINE;
  8557. #else
  8558. goal = 0;
  8559. #endif
  8560. #endif
  8561. if (!goal)
  8562. goto out;
  8563. /* PCI controllers on most RISC systems tend to disconnect
  8564. * when a device tries to burst across a cache-line boundary.
  8565. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  8566. *
  8567. * Unfortunately, for PCI-E there are only limited
  8568. * write-side controls for this, and thus for reads
  8569. * we will still get the disconnects. We'll also waste
  8570. * these PCI cycles for both read and write for chips
  8571. * other than 5700 and 5701 which do not implement the
  8572. * boundary bits.
  8573. */
  8574. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  8575. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  8576. switch (cacheline_size) {
  8577. case 16:
  8578. case 32:
  8579. case 64:
  8580. case 128:
  8581. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8582. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  8583. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  8584. } else {
  8585. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  8586. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  8587. }
  8588. break;
  8589. case 256:
  8590. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  8591. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  8592. break;
  8593. default:
  8594. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  8595. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  8596. break;
  8597. };
  8598. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  8599. switch (cacheline_size) {
  8600. case 16:
  8601. case 32:
  8602. case 64:
  8603. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8604. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  8605. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  8606. break;
  8607. }
  8608. /* fallthrough */
  8609. case 128:
  8610. default:
  8611. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  8612. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  8613. break;
  8614. };
  8615. } else {
  8616. switch (cacheline_size) {
  8617. case 16:
  8618. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8619. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  8620. DMA_RWCTRL_WRITE_BNDRY_16);
  8621. break;
  8622. }
  8623. /* fallthrough */
  8624. case 32:
  8625. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8626. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  8627. DMA_RWCTRL_WRITE_BNDRY_32);
  8628. break;
  8629. }
  8630. /* fallthrough */
  8631. case 64:
  8632. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8633. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  8634. DMA_RWCTRL_WRITE_BNDRY_64);
  8635. break;
  8636. }
  8637. /* fallthrough */
  8638. case 128:
  8639. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8640. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  8641. DMA_RWCTRL_WRITE_BNDRY_128);
  8642. break;
  8643. }
  8644. /* fallthrough */
  8645. case 256:
  8646. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  8647. DMA_RWCTRL_WRITE_BNDRY_256);
  8648. break;
  8649. case 512:
  8650. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  8651. DMA_RWCTRL_WRITE_BNDRY_512);
  8652. break;
  8653. case 1024:
  8654. default:
  8655. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  8656. DMA_RWCTRL_WRITE_BNDRY_1024);
  8657. break;
  8658. };
  8659. }
  8660. out:
  8661. return val;
  8662. }
  8663. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  8664. {
  8665. struct tg3_internal_buffer_desc test_desc;
  8666. u32 sram_dma_descs;
  8667. int i, ret;
  8668. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  8669. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  8670. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  8671. tw32(RDMAC_STATUS, 0);
  8672. tw32(WDMAC_STATUS, 0);
  8673. tw32(BUFMGR_MODE, 0);
  8674. tw32(FTQ_RESET, 0);
  8675. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  8676. test_desc.addr_lo = buf_dma & 0xffffffff;
  8677. test_desc.nic_mbuf = 0x00002100;
  8678. test_desc.len = size;
  8679. /*
  8680. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  8681. * the *second* time the tg3 driver was getting loaded after an
  8682. * initial scan.
  8683. *
  8684. * Broadcom tells me:
  8685. * ...the DMA engine is connected to the GRC block and a DMA
  8686. * reset may affect the GRC block in some unpredictable way...
  8687. * The behavior of resets to individual blocks has not been tested.
  8688. *
  8689. * Broadcom noted the GRC reset will also reset all sub-components.
  8690. */
  8691. if (to_device) {
  8692. test_desc.cqid_sqid = (13 << 8) | 2;
  8693. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  8694. udelay(40);
  8695. } else {
  8696. test_desc.cqid_sqid = (16 << 8) | 7;
  8697. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  8698. udelay(40);
  8699. }
  8700. test_desc.flags = 0x00000005;
  8701. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  8702. u32 val;
  8703. val = *(((u32 *)&test_desc) + i);
  8704. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  8705. sram_dma_descs + (i * sizeof(u32)));
  8706. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  8707. }
  8708. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8709. if (to_device) {
  8710. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  8711. } else {
  8712. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  8713. }
  8714. ret = -ENODEV;
  8715. for (i = 0; i < 40; i++) {
  8716. u32 val;
  8717. if (to_device)
  8718. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  8719. else
  8720. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  8721. if ((val & 0xffff) == sram_dma_descs) {
  8722. ret = 0;
  8723. break;
  8724. }
  8725. udelay(100);
  8726. }
  8727. return ret;
  8728. }
  8729. #define TEST_BUFFER_SIZE 0x2000
  8730. static int __devinit tg3_test_dma(struct tg3 *tp)
  8731. {
  8732. dma_addr_t buf_dma;
  8733. u32 *buf, saved_dma_rwctrl;
  8734. int ret;
  8735. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  8736. if (!buf) {
  8737. ret = -ENOMEM;
  8738. goto out_nofree;
  8739. }
  8740. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  8741. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  8742. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  8743. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  8744. /* DMA read watermark not used on PCIE */
  8745. tp->dma_rwctrl |= 0x00180000;
  8746. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  8747. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  8748. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  8749. tp->dma_rwctrl |= 0x003f0000;
  8750. else
  8751. tp->dma_rwctrl |= 0x003f000f;
  8752. } else {
  8753. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  8754. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  8755. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  8756. /* If the 5704 is behind the EPB bridge, we can
  8757. * do the less restrictive ONE_DMA workaround for
  8758. * better performance.
  8759. */
  8760. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  8761. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  8762. tp->dma_rwctrl |= 0x8000;
  8763. else if (ccval == 0x6 || ccval == 0x7)
  8764. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  8765. /* Set bit 23 to enable PCIX hw bug fix */
  8766. tp->dma_rwctrl |= 0x009f0000;
  8767. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  8768. /* 5780 always in PCIX mode */
  8769. tp->dma_rwctrl |= 0x00144000;
  8770. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  8771. /* 5714 always in PCIX mode */
  8772. tp->dma_rwctrl |= 0x00148000;
  8773. } else {
  8774. tp->dma_rwctrl |= 0x001b000f;
  8775. }
  8776. }
  8777. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  8778. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  8779. tp->dma_rwctrl &= 0xfffffff0;
  8780. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8781. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  8782. /* Remove this if it causes problems for some boards. */
  8783. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  8784. /* On 5700/5701 chips, we need to set this bit.
  8785. * Otherwise the chip will issue cacheline transactions
  8786. * to streamable DMA memory with not all the byte
  8787. * enables turned on. This is an error on several
  8788. * RISC PCI controllers, in particular sparc64.
  8789. *
  8790. * On 5703/5704 chips, this bit has been reassigned
  8791. * a different meaning. In particular, it is used
  8792. * on those chips to enable a PCI-X workaround.
  8793. */
  8794. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  8795. }
  8796. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8797. #if 0
  8798. /* Unneeded, already done by tg3_get_invariants. */
  8799. tg3_switch_clocks(tp);
  8800. #endif
  8801. ret = 0;
  8802. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8803. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  8804. goto out;
  8805. /* It is best to perform DMA test with maximum write burst size
  8806. * to expose the 5700/5701 write DMA bug.
  8807. */
  8808. saved_dma_rwctrl = tp->dma_rwctrl;
  8809. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  8810. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8811. while (1) {
  8812. u32 *p = buf, i;
  8813. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  8814. p[i] = i;
  8815. /* Send the buffer to the chip. */
  8816. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  8817. if (ret) {
  8818. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  8819. break;
  8820. }
  8821. #if 0
  8822. /* validate data reached card RAM correctly. */
  8823. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  8824. u32 val;
  8825. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  8826. if (le32_to_cpu(val) != p[i]) {
  8827. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  8828. /* ret = -ENODEV here? */
  8829. }
  8830. p[i] = 0;
  8831. }
  8832. #endif
  8833. /* Now read it back. */
  8834. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  8835. if (ret) {
  8836. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  8837. break;
  8838. }
  8839. /* Verify it. */
  8840. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  8841. if (p[i] == i)
  8842. continue;
  8843. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  8844. DMA_RWCTRL_WRITE_BNDRY_16) {
  8845. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  8846. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  8847. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8848. break;
  8849. } else {
  8850. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  8851. ret = -ENODEV;
  8852. goto out;
  8853. }
  8854. }
  8855. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  8856. /* Success. */
  8857. ret = 0;
  8858. break;
  8859. }
  8860. }
  8861. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  8862. DMA_RWCTRL_WRITE_BNDRY_16) {
  8863. static struct pci_device_id dma_wait_state_chipsets[] = {
  8864. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  8865. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  8866. { },
  8867. };
  8868. /* DMA test passed without adjusting DMA boundary,
  8869. * now look for chipsets that are known to expose the
  8870. * DMA bug without failing the test.
  8871. */
  8872. if (pci_dev_present(dma_wait_state_chipsets)) {
  8873. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  8874. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  8875. }
  8876. else
  8877. /* Safe to use the calculated DMA boundary. */
  8878. tp->dma_rwctrl = saved_dma_rwctrl;
  8879. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8880. }
  8881. out:
  8882. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  8883. out_nofree:
  8884. return ret;
  8885. }
  8886. static void __devinit tg3_init_link_config(struct tg3 *tp)
  8887. {
  8888. tp->link_config.advertising =
  8889. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  8890. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  8891. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  8892. ADVERTISED_Autoneg | ADVERTISED_MII);
  8893. tp->link_config.speed = SPEED_INVALID;
  8894. tp->link_config.duplex = DUPLEX_INVALID;
  8895. tp->link_config.autoneg = AUTONEG_ENABLE;
  8896. netif_carrier_off(tp->dev);
  8897. tp->link_config.active_speed = SPEED_INVALID;
  8898. tp->link_config.active_duplex = DUPLEX_INVALID;
  8899. tp->link_config.phy_is_low_power = 0;
  8900. tp->link_config.orig_speed = SPEED_INVALID;
  8901. tp->link_config.orig_duplex = DUPLEX_INVALID;
  8902. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  8903. }
  8904. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  8905. {
  8906. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8907. tp->bufmgr_config.mbuf_read_dma_low_water =
  8908. DEFAULT_MB_RDMA_LOW_WATER_5705;
  8909. tp->bufmgr_config.mbuf_mac_rx_low_water =
  8910. DEFAULT_MB_MACRX_LOW_WATER_5705;
  8911. tp->bufmgr_config.mbuf_high_water =
  8912. DEFAULT_MB_HIGH_WATER_5705;
  8913. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  8914. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  8915. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  8916. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  8917. tp->bufmgr_config.mbuf_high_water_jumbo =
  8918. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  8919. } else {
  8920. tp->bufmgr_config.mbuf_read_dma_low_water =
  8921. DEFAULT_MB_RDMA_LOW_WATER;
  8922. tp->bufmgr_config.mbuf_mac_rx_low_water =
  8923. DEFAULT_MB_MACRX_LOW_WATER;
  8924. tp->bufmgr_config.mbuf_high_water =
  8925. DEFAULT_MB_HIGH_WATER;
  8926. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  8927. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  8928. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  8929. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  8930. tp->bufmgr_config.mbuf_high_water_jumbo =
  8931. DEFAULT_MB_HIGH_WATER_JUMBO;
  8932. }
  8933. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  8934. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  8935. }
  8936. static char * __devinit tg3_phy_string(struct tg3 *tp)
  8937. {
  8938. switch (tp->phy_id & PHY_ID_MASK) {
  8939. case PHY_ID_BCM5400: return "5400";
  8940. case PHY_ID_BCM5401: return "5401";
  8941. case PHY_ID_BCM5411: return "5411";
  8942. case PHY_ID_BCM5701: return "5701";
  8943. case PHY_ID_BCM5703: return "5703";
  8944. case PHY_ID_BCM5704: return "5704";
  8945. case PHY_ID_BCM5705: return "5705";
  8946. case PHY_ID_BCM5750: return "5750";
  8947. case PHY_ID_BCM5752: return "5752";
  8948. case PHY_ID_BCM5714: return "5714";
  8949. case PHY_ID_BCM5780: return "5780";
  8950. case PHY_ID_BCM8002: return "8002/serdes";
  8951. case 0: return "serdes";
  8952. default: return "unknown";
  8953. };
  8954. }
  8955. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  8956. {
  8957. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  8958. strcpy(str, "PCI Express");
  8959. return str;
  8960. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  8961. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  8962. strcpy(str, "PCIX:");
  8963. if ((clock_ctrl == 7) ||
  8964. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  8965. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  8966. strcat(str, "133MHz");
  8967. else if (clock_ctrl == 0)
  8968. strcat(str, "33MHz");
  8969. else if (clock_ctrl == 2)
  8970. strcat(str, "50MHz");
  8971. else if (clock_ctrl == 4)
  8972. strcat(str, "66MHz");
  8973. else if (clock_ctrl == 6)
  8974. strcat(str, "100MHz");
  8975. } else {
  8976. strcpy(str, "PCI:");
  8977. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  8978. strcat(str, "66MHz");
  8979. else
  8980. strcat(str, "33MHz");
  8981. }
  8982. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  8983. strcat(str, ":32-bit");
  8984. else
  8985. strcat(str, ":64-bit");
  8986. return str;
  8987. }
  8988. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  8989. {
  8990. struct pci_dev *peer;
  8991. unsigned int func, devnr = tp->pdev->devfn & ~7;
  8992. for (func = 0; func < 8; func++) {
  8993. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  8994. if (peer && peer != tp->pdev)
  8995. break;
  8996. pci_dev_put(peer);
  8997. }
  8998. /* 5704 can be configured in single-port mode, set peer to
  8999. * tp->pdev in that case.
  9000. */
  9001. if (!peer) {
  9002. peer = tp->pdev;
  9003. return peer;
  9004. }
  9005. /*
  9006. * We don't need to keep the refcount elevated; there's no way
  9007. * to remove one half of this device without removing the other
  9008. */
  9009. pci_dev_put(peer);
  9010. return peer;
  9011. }
  9012. static void __devinit tg3_init_coal(struct tg3 *tp)
  9013. {
  9014. struct ethtool_coalesce *ec = &tp->coal;
  9015. memset(ec, 0, sizeof(*ec));
  9016. ec->cmd = ETHTOOL_GCOALESCE;
  9017. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  9018. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  9019. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  9020. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  9021. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  9022. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  9023. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  9024. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  9025. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  9026. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  9027. HOSTCC_MODE_CLRTICK_TXBD)) {
  9028. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  9029. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  9030. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  9031. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  9032. }
  9033. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  9034. ec->rx_coalesce_usecs_irq = 0;
  9035. ec->tx_coalesce_usecs_irq = 0;
  9036. ec->stats_block_coalesce_usecs = 0;
  9037. }
  9038. }
  9039. static int __devinit tg3_init_one(struct pci_dev *pdev,
  9040. const struct pci_device_id *ent)
  9041. {
  9042. static int tg3_version_printed = 0;
  9043. unsigned long tg3reg_base, tg3reg_len;
  9044. struct net_device *dev;
  9045. struct tg3 *tp;
  9046. int i, err, pm_cap;
  9047. char str[40];
  9048. u64 dma_mask, persist_dma_mask;
  9049. if (tg3_version_printed++ == 0)
  9050. printk(KERN_INFO "%s", version);
  9051. err = pci_enable_device(pdev);
  9052. if (err) {
  9053. printk(KERN_ERR PFX "Cannot enable PCI device, "
  9054. "aborting.\n");
  9055. return err;
  9056. }
  9057. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  9058. printk(KERN_ERR PFX "Cannot find proper PCI device "
  9059. "base address, aborting.\n");
  9060. err = -ENODEV;
  9061. goto err_out_disable_pdev;
  9062. }
  9063. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  9064. if (err) {
  9065. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  9066. "aborting.\n");
  9067. goto err_out_disable_pdev;
  9068. }
  9069. pci_set_master(pdev);
  9070. /* Find power-management capability. */
  9071. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  9072. if (pm_cap == 0) {
  9073. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  9074. "aborting.\n");
  9075. err = -EIO;
  9076. goto err_out_free_res;
  9077. }
  9078. tg3reg_base = pci_resource_start(pdev, 0);
  9079. tg3reg_len = pci_resource_len(pdev, 0);
  9080. dev = alloc_etherdev(sizeof(*tp));
  9081. if (!dev) {
  9082. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  9083. err = -ENOMEM;
  9084. goto err_out_free_res;
  9085. }
  9086. SET_MODULE_OWNER(dev);
  9087. SET_NETDEV_DEV(dev, &pdev->dev);
  9088. dev->features |= NETIF_F_LLTX;
  9089. #if TG3_VLAN_TAG_USED
  9090. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  9091. dev->vlan_rx_register = tg3_vlan_rx_register;
  9092. dev->vlan_rx_kill_vid = tg3_vlan_rx_kill_vid;
  9093. #endif
  9094. tp = netdev_priv(dev);
  9095. tp->pdev = pdev;
  9096. tp->dev = dev;
  9097. tp->pm_cap = pm_cap;
  9098. tp->mac_mode = TG3_DEF_MAC_MODE;
  9099. tp->rx_mode = TG3_DEF_RX_MODE;
  9100. tp->tx_mode = TG3_DEF_TX_MODE;
  9101. tp->mi_mode = MAC_MI_MODE_BASE;
  9102. if (tg3_debug > 0)
  9103. tp->msg_enable = tg3_debug;
  9104. else
  9105. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  9106. /* The word/byte swap controls here control register access byte
  9107. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  9108. * setting below.
  9109. */
  9110. tp->misc_host_ctrl =
  9111. MISC_HOST_CTRL_MASK_PCI_INT |
  9112. MISC_HOST_CTRL_WORD_SWAP |
  9113. MISC_HOST_CTRL_INDIR_ACCESS |
  9114. MISC_HOST_CTRL_PCISTATE_RW;
  9115. /* The NONFRM (non-frame) byte/word swap controls take effect
  9116. * on descriptor entries, anything which isn't packet data.
  9117. *
  9118. * The StrongARM chips on the board (one for tx, one for rx)
  9119. * are running in big-endian mode.
  9120. */
  9121. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  9122. GRC_MODE_WSWAP_NONFRM_DATA);
  9123. #ifdef __BIG_ENDIAN
  9124. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  9125. #endif
  9126. spin_lock_init(&tp->lock);
  9127. spin_lock_init(&tp->tx_lock);
  9128. spin_lock_init(&tp->indirect_lock);
  9129. INIT_WORK(&tp->reset_task, tg3_reset_task, tp);
  9130. tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
  9131. if (tp->regs == 0UL) {
  9132. printk(KERN_ERR PFX "Cannot map device registers, "
  9133. "aborting.\n");
  9134. err = -ENOMEM;
  9135. goto err_out_free_dev;
  9136. }
  9137. tg3_init_link_config(tp);
  9138. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  9139. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  9140. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  9141. dev->open = tg3_open;
  9142. dev->stop = tg3_close;
  9143. dev->get_stats = tg3_get_stats;
  9144. dev->set_multicast_list = tg3_set_rx_mode;
  9145. dev->set_mac_address = tg3_set_mac_addr;
  9146. dev->do_ioctl = tg3_ioctl;
  9147. dev->tx_timeout = tg3_tx_timeout;
  9148. dev->poll = tg3_poll;
  9149. dev->ethtool_ops = &tg3_ethtool_ops;
  9150. dev->weight = 64;
  9151. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  9152. dev->change_mtu = tg3_change_mtu;
  9153. dev->irq = pdev->irq;
  9154. #ifdef CONFIG_NET_POLL_CONTROLLER
  9155. dev->poll_controller = tg3_poll_controller;
  9156. #endif
  9157. err = tg3_get_invariants(tp);
  9158. if (err) {
  9159. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  9160. "aborting.\n");
  9161. goto err_out_iounmap;
  9162. }
  9163. /* The EPB bridge inside 5714, 5715, and 5780 and any
  9164. * device behind the EPB cannot support DMA addresses > 40-bit.
  9165. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  9166. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  9167. * do DMA address check in tg3_start_xmit().
  9168. */
  9169. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  9170. persist_dma_mask = dma_mask = DMA_32BIT_MASK;
  9171. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  9172. persist_dma_mask = dma_mask = DMA_40BIT_MASK;
  9173. #ifdef CONFIG_HIGHMEM
  9174. dma_mask = DMA_64BIT_MASK;
  9175. #endif
  9176. } else
  9177. persist_dma_mask = dma_mask = DMA_64BIT_MASK;
  9178. /* Configure DMA attributes. */
  9179. if (dma_mask > DMA_32BIT_MASK) {
  9180. err = pci_set_dma_mask(pdev, dma_mask);
  9181. if (!err) {
  9182. dev->features |= NETIF_F_HIGHDMA;
  9183. err = pci_set_consistent_dma_mask(pdev,
  9184. persist_dma_mask);
  9185. if (err < 0) {
  9186. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  9187. "DMA for consistent allocations\n");
  9188. goto err_out_iounmap;
  9189. }
  9190. }
  9191. }
  9192. if (err || dma_mask == DMA_32BIT_MASK) {
  9193. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  9194. if (err) {
  9195. printk(KERN_ERR PFX "No usable DMA configuration, "
  9196. "aborting.\n");
  9197. goto err_out_iounmap;
  9198. }
  9199. }
  9200. tg3_init_bufmgr_config(tp);
  9201. #if TG3_TSO_SUPPORT != 0
  9202. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  9203. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  9204. }
  9205. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9206. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  9207. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  9208. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  9209. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  9210. } else {
  9211. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  9212. }
  9213. /* TSO is off by default, user can enable using ethtool. */
  9214. #if 0
  9215. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)
  9216. dev->features |= NETIF_F_TSO;
  9217. #endif
  9218. #endif
  9219. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  9220. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  9221. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  9222. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  9223. tp->rx_pending = 63;
  9224. }
  9225. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9226. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  9227. tp->pdev_peer = tg3_find_peer(tp);
  9228. err = tg3_get_device_address(tp);
  9229. if (err) {
  9230. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  9231. "aborting.\n");
  9232. goto err_out_iounmap;
  9233. }
  9234. /*
  9235. * Reset chip in case UNDI or EFI driver did not shutdown
  9236. * DMA self test will enable WDMAC and we'll see (spurious)
  9237. * pending DMA on the PCI bus at that point.
  9238. */
  9239. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  9240. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  9241. pci_save_state(tp->pdev);
  9242. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  9243. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9244. }
  9245. err = tg3_test_dma(tp);
  9246. if (err) {
  9247. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  9248. goto err_out_iounmap;
  9249. }
  9250. /* Tigon3 can do ipv4 only... and some chips have buggy
  9251. * checksumming.
  9252. */
  9253. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  9254. dev->features |= NETIF_F_SG | NETIF_F_IP_CSUM;
  9255. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  9256. } else
  9257. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  9258. /* flow control autonegotiation is default behavior */
  9259. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  9260. tg3_init_coal(tp);
  9261. /* Now that we have fully setup the chip, save away a snapshot
  9262. * of the PCI config space. We need to restore this after
  9263. * GRC_MISC_CFG core clock resets and some resume events.
  9264. */
  9265. pci_save_state(tp->pdev);
  9266. err = register_netdev(dev);
  9267. if (err) {
  9268. printk(KERN_ERR PFX "Cannot register net device, "
  9269. "aborting.\n");
  9270. goto err_out_iounmap;
  9271. }
  9272. pci_set_drvdata(pdev, dev);
  9273. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] (%s) %sBaseT Ethernet ",
  9274. dev->name,
  9275. tp->board_part_number,
  9276. tp->pci_chip_rev_id,
  9277. tg3_phy_string(tp),
  9278. tg3_bus_string(tp, str),
  9279. (tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100" : "10/100/1000");
  9280. for (i = 0; i < 6; i++)
  9281. printk("%2.2x%c", dev->dev_addr[i],
  9282. i == 5 ? '\n' : ':');
  9283. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  9284. "MIirq[%d] ASF[%d] Split[%d] WireSpeed[%d] "
  9285. "TSOcap[%d] \n",
  9286. dev->name,
  9287. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  9288. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  9289. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  9290. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  9291. (tp->tg3_flags & TG3_FLAG_SPLIT_MODE) != 0,
  9292. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  9293. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  9294. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  9295. dev->name, tp->dma_rwctrl,
  9296. (pdev->dma_mask == DMA_32BIT_MASK) ? 32 :
  9297. (((u64) pdev->dma_mask == DMA_40BIT_MASK) ? 40 : 64));
  9298. return 0;
  9299. err_out_iounmap:
  9300. if (tp->regs) {
  9301. iounmap(tp->regs);
  9302. tp->regs = NULL;
  9303. }
  9304. err_out_free_dev:
  9305. free_netdev(dev);
  9306. err_out_free_res:
  9307. pci_release_regions(pdev);
  9308. err_out_disable_pdev:
  9309. pci_disable_device(pdev);
  9310. pci_set_drvdata(pdev, NULL);
  9311. return err;
  9312. }
  9313. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  9314. {
  9315. struct net_device *dev = pci_get_drvdata(pdev);
  9316. if (dev) {
  9317. struct tg3 *tp = netdev_priv(dev);
  9318. flush_scheduled_work();
  9319. unregister_netdev(dev);
  9320. if (tp->regs) {
  9321. iounmap(tp->regs);
  9322. tp->regs = NULL;
  9323. }
  9324. free_netdev(dev);
  9325. pci_release_regions(pdev);
  9326. pci_disable_device(pdev);
  9327. pci_set_drvdata(pdev, NULL);
  9328. }
  9329. }
  9330. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  9331. {
  9332. struct net_device *dev = pci_get_drvdata(pdev);
  9333. struct tg3 *tp = netdev_priv(dev);
  9334. int err;
  9335. if (!netif_running(dev))
  9336. return 0;
  9337. flush_scheduled_work();
  9338. tg3_netif_stop(tp);
  9339. del_timer_sync(&tp->timer);
  9340. tg3_full_lock(tp, 1);
  9341. tg3_disable_ints(tp);
  9342. tg3_full_unlock(tp);
  9343. netif_device_detach(dev);
  9344. tg3_full_lock(tp, 0);
  9345. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9346. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  9347. tg3_full_unlock(tp);
  9348. err = tg3_set_power_state(tp, pci_choose_state(pdev, state));
  9349. if (err) {
  9350. tg3_full_lock(tp, 0);
  9351. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9352. tg3_init_hw(tp);
  9353. tp->timer.expires = jiffies + tp->timer_offset;
  9354. add_timer(&tp->timer);
  9355. netif_device_attach(dev);
  9356. tg3_netif_start(tp);
  9357. tg3_full_unlock(tp);
  9358. }
  9359. return err;
  9360. }
  9361. static int tg3_resume(struct pci_dev *pdev)
  9362. {
  9363. struct net_device *dev = pci_get_drvdata(pdev);
  9364. struct tg3 *tp = netdev_priv(dev);
  9365. int err;
  9366. if (!netif_running(dev))
  9367. return 0;
  9368. pci_restore_state(tp->pdev);
  9369. err = tg3_set_power_state(tp, 0);
  9370. if (err)
  9371. return err;
  9372. netif_device_attach(dev);
  9373. tg3_full_lock(tp, 0);
  9374. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9375. tg3_init_hw(tp);
  9376. tp->timer.expires = jiffies + tp->timer_offset;
  9377. add_timer(&tp->timer);
  9378. tg3_netif_start(tp);
  9379. tg3_full_unlock(tp);
  9380. return 0;
  9381. }
  9382. static struct pci_driver tg3_driver = {
  9383. .name = DRV_MODULE_NAME,
  9384. .id_table = tg3_pci_tbl,
  9385. .probe = tg3_init_one,
  9386. .remove = __devexit_p(tg3_remove_one),
  9387. .suspend = tg3_suspend,
  9388. .resume = tg3_resume
  9389. };
  9390. static int __init tg3_init(void)
  9391. {
  9392. return pci_module_init(&tg3_driver);
  9393. }
  9394. static void __exit tg3_cleanup(void)
  9395. {
  9396. pci_unregister_driver(&tg3_driver);
  9397. }
  9398. module_init(tg3_init);
  9399. module_exit(tg3_cleanup);