iwl-agn.c 95 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/init.h>
  32. #include <linux/pci.h>
  33. #include <linux/dma-mapping.h>
  34. #include <linux/delay.h>
  35. #include <linux/skbuff.h>
  36. #include <linux/netdevice.h>
  37. #include <linux/wireless.h>
  38. #include <linux/firmware.h>
  39. #include <linux/etherdevice.h>
  40. #include <linux/if_arp.h>
  41. #include <net/mac80211.h>
  42. #include <asm/div64.h>
  43. #define DRV_NAME "iwlagn"
  44. #include "iwl-eeprom.h"
  45. #include "iwl-dev.h"
  46. #include "iwl-core.h"
  47. #include "iwl-io.h"
  48. #include "iwl-helpers.h"
  49. #include "iwl-sta.h"
  50. #include "iwl-calib.h"
  51. /******************************************************************************
  52. *
  53. * module boiler plate
  54. *
  55. ******************************************************************************/
  56. /*
  57. * module name, copyright, version, etc.
  58. */
  59. #define DRV_DESCRIPTION "Intel(R) Wireless WiFi Link AGN driver for Linux"
  60. #ifdef CONFIG_IWLWIFI_DEBUG
  61. #define VD "d"
  62. #else
  63. #define VD
  64. #endif
  65. #ifdef CONFIG_IWLWIFI_SPECTRUM_MEASUREMENT
  66. #define VS "s"
  67. #else
  68. #define VS
  69. #endif
  70. #define DRV_VERSION IWLWIFI_VERSION VD VS
  71. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  72. MODULE_VERSION(DRV_VERSION);
  73. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  74. MODULE_LICENSE("GPL");
  75. MODULE_ALIAS("iwl4965");
  76. /*************** STATION TABLE MANAGEMENT ****
  77. * mac80211 should be examined to determine if sta_info is duplicating
  78. * the functionality provided here
  79. */
  80. /**************************************************************/
  81. /**
  82. * iwl_commit_rxon - commit staging_rxon to hardware
  83. *
  84. * The RXON command in staging_rxon is committed to the hardware and
  85. * the active_rxon structure is updated with the new data. This
  86. * function correctly transitions out of the RXON_ASSOC_MSK state if
  87. * a HW tune is required based on the RXON structure changes.
  88. */
  89. int iwl_commit_rxon(struct iwl_priv *priv)
  90. {
  91. /* cast away the const for active_rxon in this function */
  92. struct iwl_rxon_cmd *active_rxon = (void *)&priv->active_rxon;
  93. int ret;
  94. bool new_assoc =
  95. !!(priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK);
  96. if (!iwl_is_alive(priv))
  97. return -EBUSY;
  98. /* always get timestamp with Rx frame */
  99. priv->staging_rxon.flags |= RXON_FLG_TSF2HOST_MSK;
  100. ret = iwl_check_rxon_cmd(priv);
  101. if (ret) {
  102. IWL_ERR(priv, "Invalid RXON configuration. Not committing.\n");
  103. return -EINVAL;
  104. }
  105. /* If we don't need to send a full RXON, we can use
  106. * iwl_rxon_assoc_cmd which is used to reconfigure filter
  107. * and other flags for the current radio configuration. */
  108. if (!iwl_full_rxon_required(priv)) {
  109. ret = iwl_send_rxon_assoc(priv);
  110. if (ret) {
  111. IWL_ERR(priv, "Error setting RXON_ASSOC (%d)\n", ret);
  112. return ret;
  113. }
  114. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  115. return 0;
  116. }
  117. /* station table will be cleared */
  118. priv->assoc_station_added = 0;
  119. /* If we are currently associated and the new config requires
  120. * an RXON_ASSOC and the new config wants the associated mask enabled,
  121. * we must clear the associated from the active configuration
  122. * before we apply the new config */
  123. if (iwl_is_associated(priv) && new_assoc) {
  124. IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
  125. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  126. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  127. sizeof(struct iwl_rxon_cmd),
  128. &priv->active_rxon);
  129. /* If the mask clearing failed then we set
  130. * active_rxon back to what it was previously */
  131. if (ret) {
  132. active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
  133. IWL_ERR(priv, "Error clearing ASSOC_MSK (%d)\n", ret);
  134. return ret;
  135. }
  136. }
  137. IWL_DEBUG_INFO(priv, "Sending RXON\n"
  138. "* with%s RXON_FILTER_ASSOC_MSK\n"
  139. "* channel = %d\n"
  140. "* bssid = %pM\n",
  141. (new_assoc ? "" : "out"),
  142. le16_to_cpu(priv->staging_rxon.channel),
  143. priv->staging_rxon.bssid_addr);
  144. iwl_set_rxon_hwcrypto(priv, !priv->cfg->mod_params->sw_crypto);
  145. /* Apply the new configuration
  146. * RXON unassoc clears the station table in uCode, send it before
  147. * we add the bcast station. If assoc bit is set, we will send RXON
  148. * after having added the bcast and bssid station.
  149. */
  150. if (!new_assoc) {
  151. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  152. sizeof(struct iwl_rxon_cmd), &priv->staging_rxon);
  153. if (ret) {
  154. IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
  155. return ret;
  156. }
  157. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  158. }
  159. iwl_clear_stations_table(priv);
  160. priv->start_calib = 0;
  161. /* Add the broadcast address so we can send broadcast frames */
  162. if (iwl_rxon_add_station(priv, iwl_bcast_addr, 0) ==
  163. IWL_INVALID_STATION) {
  164. IWL_ERR(priv, "Error adding BROADCAST address for transmit.\n");
  165. return -EIO;
  166. }
  167. /* If we have set the ASSOC_MSK and we are in BSS mode then
  168. * add the IWL_AP_ID to the station rate table */
  169. if (new_assoc) {
  170. if (priv->iw_mode == NL80211_IFTYPE_STATION) {
  171. ret = iwl_rxon_add_station(priv,
  172. priv->active_rxon.bssid_addr, 1);
  173. if (ret == IWL_INVALID_STATION) {
  174. IWL_ERR(priv,
  175. "Error adding AP address for TX.\n");
  176. return -EIO;
  177. }
  178. priv->assoc_station_added = 1;
  179. if (priv->default_wep_key &&
  180. iwl_send_static_wepkey_cmd(priv, 0))
  181. IWL_ERR(priv,
  182. "Could not send WEP static key.\n");
  183. }
  184. /*
  185. * allow CTS-to-self if possible for new association.
  186. * this is relevant only for 5000 series and up,
  187. * but will not damage 4965
  188. */
  189. priv->staging_rxon.flags |= RXON_FLG_SELF_CTS_EN;
  190. /* Apply the new configuration
  191. * RXON assoc doesn't clear the station table in uCode,
  192. */
  193. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  194. sizeof(struct iwl_rxon_cmd), &priv->staging_rxon);
  195. if (ret) {
  196. IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
  197. return ret;
  198. }
  199. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  200. }
  201. iwl_init_sensitivity(priv);
  202. /* If we issue a new RXON command which required a tune then we must
  203. * send a new TXPOWER command or we won't be able to Tx any frames */
  204. ret = iwl_set_tx_power(priv, priv->tx_power_user_lmt, true);
  205. if (ret) {
  206. IWL_ERR(priv, "Error sending TX power (%d)\n", ret);
  207. return ret;
  208. }
  209. return 0;
  210. }
  211. void iwl_update_chain_flags(struct iwl_priv *priv)
  212. {
  213. if (priv->cfg->ops->hcmd->set_rxon_chain)
  214. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  215. iwlcore_commit_rxon(priv);
  216. }
  217. static void iwl_clear_free_frames(struct iwl_priv *priv)
  218. {
  219. struct list_head *element;
  220. IWL_DEBUG_INFO(priv, "%d frames on pre-allocated heap on clear.\n",
  221. priv->frames_count);
  222. while (!list_empty(&priv->free_frames)) {
  223. element = priv->free_frames.next;
  224. list_del(element);
  225. kfree(list_entry(element, struct iwl_frame, list));
  226. priv->frames_count--;
  227. }
  228. if (priv->frames_count) {
  229. IWL_WARN(priv, "%d frames still in use. Did we lose one?\n",
  230. priv->frames_count);
  231. priv->frames_count = 0;
  232. }
  233. }
  234. static struct iwl_frame *iwl_get_free_frame(struct iwl_priv *priv)
  235. {
  236. struct iwl_frame *frame;
  237. struct list_head *element;
  238. if (list_empty(&priv->free_frames)) {
  239. frame = kzalloc(sizeof(*frame), GFP_KERNEL);
  240. if (!frame) {
  241. IWL_ERR(priv, "Could not allocate frame!\n");
  242. return NULL;
  243. }
  244. priv->frames_count++;
  245. return frame;
  246. }
  247. element = priv->free_frames.next;
  248. list_del(element);
  249. return list_entry(element, struct iwl_frame, list);
  250. }
  251. static void iwl_free_frame(struct iwl_priv *priv, struct iwl_frame *frame)
  252. {
  253. memset(frame, 0, sizeof(*frame));
  254. list_add(&frame->list, &priv->free_frames);
  255. }
  256. static unsigned int iwl_fill_beacon_frame(struct iwl_priv *priv,
  257. struct ieee80211_hdr *hdr,
  258. int left)
  259. {
  260. if (!iwl_is_associated(priv) || !priv->ibss_beacon ||
  261. ((priv->iw_mode != NL80211_IFTYPE_ADHOC) &&
  262. (priv->iw_mode != NL80211_IFTYPE_AP)))
  263. return 0;
  264. if (priv->ibss_beacon->len > left)
  265. return 0;
  266. memcpy(hdr, priv->ibss_beacon->data, priv->ibss_beacon->len);
  267. return priv->ibss_beacon->len;
  268. }
  269. static unsigned int iwl_hw_get_beacon_cmd(struct iwl_priv *priv,
  270. struct iwl_frame *frame, u8 rate)
  271. {
  272. struct iwl_tx_beacon_cmd *tx_beacon_cmd;
  273. unsigned int frame_size;
  274. tx_beacon_cmd = &frame->u.beacon;
  275. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  276. tx_beacon_cmd->tx.sta_id = priv->hw_params.bcast_sta_id;
  277. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  278. frame_size = iwl_fill_beacon_frame(priv, tx_beacon_cmd->frame,
  279. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  280. BUG_ON(frame_size > MAX_MPDU_SIZE);
  281. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  282. if ((rate == IWL_RATE_1M_PLCP) || (rate >= IWL_RATE_2M_PLCP))
  283. tx_beacon_cmd->tx.rate_n_flags =
  284. iwl_hw_set_rate_n_flags(rate, RATE_MCS_CCK_MSK);
  285. else
  286. tx_beacon_cmd->tx.rate_n_flags =
  287. iwl_hw_set_rate_n_flags(rate, 0);
  288. tx_beacon_cmd->tx.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK |
  289. TX_CMD_FLG_TSF_MSK |
  290. TX_CMD_FLG_STA_RATE_MSK;
  291. return sizeof(*tx_beacon_cmd) + frame_size;
  292. }
  293. static int iwl_send_beacon_cmd(struct iwl_priv *priv)
  294. {
  295. struct iwl_frame *frame;
  296. unsigned int frame_size;
  297. int rc;
  298. u8 rate;
  299. frame = iwl_get_free_frame(priv);
  300. if (!frame) {
  301. IWL_ERR(priv, "Could not obtain free frame buffer for beacon "
  302. "command.\n");
  303. return -ENOMEM;
  304. }
  305. rate = iwl_rate_get_lowest_plcp(priv);
  306. frame_size = iwl_hw_get_beacon_cmd(priv, frame, rate);
  307. rc = iwl_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size,
  308. &frame->u.cmd[0]);
  309. iwl_free_frame(priv, frame);
  310. return rc;
  311. }
  312. static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
  313. {
  314. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  315. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  316. if (sizeof(dma_addr_t) > sizeof(u32))
  317. addr |=
  318. ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
  319. return addr;
  320. }
  321. static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
  322. {
  323. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  324. return le16_to_cpu(tb->hi_n_len) >> 4;
  325. }
  326. static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
  327. dma_addr_t addr, u16 len)
  328. {
  329. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  330. u16 hi_n_len = len << 4;
  331. put_unaligned_le32(addr, &tb->lo);
  332. if (sizeof(dma_addr_t) > sizeof(u32))
  333. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  334. tb->hi_n_len = cpu_to_le16(hi_n_len);
  335. tfd->num_tbs = idx + 1;
  336. }
  337. static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
  338. {
  339. return tfd->num_tbs & 0x1f;
  340. }
  341. /**
  342. * iwl_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  343. * @priv - driver private data
  344. * @txq - tx queue
  345. *
  346. * Does NOT advance any TFD circular buffer read/write indexes
  347. * Does NOT free the TFD itself (which is within circular buffer)
  348. */
  349. void iwl_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  350. {
  351. struct iwl_tfd *tfd_tmp = (struct iwl_tfd *)txq->tfds;
  352. struct iwl_tfd *tfd;
  353. struct pci_dev *dev = priv->pci_dev;
  354. int index = txq->q.read_ptr;
  355. int i;
  356. int num_tbs;
  357. tfd = &tfd_tmp[index];
  358. /* Sanity check on number of chunks */
  359. num_tbs = iwl_tfd_get_num_tbs(tfd);
  360. if (num_tbs >= IWL_NUM_OF_TBS) {
  361. IWL_ERR(priv, "Too many chunks: %i\n", num_tbs);
  362. /* @todo issue fatal error, it is quite serious situation */
  363. return;
  364. }
  365. /* Unmap tx_cmd */
  366. if (num_tbs)
  367. pci_unmap_single(dev,
  368. pci_unmap_addr(&txq->meta[index], mapping),
  369. pci_unmap_len(&txq->meta[index], len),
  370. PCI_DMA_BIDIRECTIONAL);
  371. /* Unmap chunks, if any. */
  372. for (i = 1; i < num_tbs; i++) {
  373. pci_unmap_single(dev, iwl_tfd_tb_get_addr(tfd, i),
  374. iwl_tfd_tb_get_len(tfd, i), PCI_DMA_TODEVICE);
  375. if (txq->txb) {
  376. dev_kfree_skb(txq->txb[txq->q.read_ptr].skb[i - 1]);
  377. txq->txb[txq->q.read_ptr].skb[i - 1] = NULL;
  378. }
  379. }
  380. }
  381. int iwl_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  382. struct iwl_tx_queue *txq,
  383. dma_addr_t addr, u16 len,
  384. u8 reset, u8 pad)
  385. {
  386. struct iwl_queue *q;
  387. struct iwl_tfd *tfd, *tfd_tmp;
  388. u32 num_tbs;
  389. q = &txq->q;
  390. tfd_tmp = (struct iwl_tfd *)txq->tfds;
  391. tfd = &tfd_tmp[q->write_ptr];
  392. if (reset)
  393. memset(tfd, 0, sizeof(*tfd));
  394. num_tbs = iwl_tfd_get_num_tbs(tfd);
  395. /* Each TFD can point to a maximum 20 Tx buffers */
  396. if (num_tbs >= IWL_NUM_OF_TBS) {
  397. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  398. IWL_NUM_OF_TBS);
  399. return -EINVAL;
  400. }
  401. BUG_ON(addr & ~DMA_BIT_MASK(36));
  402. if (unlikely(addr & ~IWL_TX_DMA_MASK))
  403. IWL_ERR(priv, "Unaligned address = %llx\n",
  404. (unsigned long long)addr);
  405. iwl_tfd_set_tb(tfd, num_tbs, addr, len);
  406. return 0;
  407. }
  408. /*
  409. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  410. * given Tx queue, and enable the DMA channel used for that queue.
  411. *
  412. * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
  413. * channels supported in hardware.
  414. */
  415. int iwl_hw_tx_queue_init(struct iwl_priv *priv,
  416. struct iwl_tx_queue *txq)
  417. {
  418. int txq_id = txq->q.id;
  419. /* Circular buffer (TFD queue in DRAM) physical base address */
  420. iwl_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id),
  421. txq->q.dma_addr >> 8);
  422. return 0;
  423. }
  424. /******************************************************************************
  425. *
  426. * Generic RX handler implementations
  427. *
  428. ******************************************************************************/
  429. static void iwl_rx_reply_alive(struct iwl_priv *priv,
  430. struct iwl_rx_mem_buffer *rxb)
  431. {
  432. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  433. struct iwl_alive_resp *palive;
  434. struct delayed_work *pwork;
  435. palive = &pkt->u.alive_frame;
  436. IWL_DEBUG_INFO(priv, "Alive ucode status 0x%08X revision "
  437. "0x%01X 0x%01X\n",
  438. palive->is_valid, palive->ver_type,
  439. palive->ver_subtype);
  440. if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
  441. IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
  442. memcpy(&priv->card_alive_init,
  443. &pkt->u.alive_frame,
  444. sizeof(struct iwl_init_alive_resp));
  445. pwork = &priv->init_alive_start;
  446. } else {
  447. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  448. memcpy(&priv->card_alive, &pkt->u.alive_frame,
  449. sizeof(struct iwl_alive_resp));
  450. pwork = &priv->alive_start;
  451. }
  452. /* We delay the ALIVE response by 5ms to
  453. * give the HW RF Kill time to activate... */
  454. if (palive->is_valid == UCODE_VALID_OK)
  455. queue_delayed_work(priv->workqueue, pwork,
  456. msecs_to_jiffies(5));
  457. else
  458. IWL_WARN(priv, "uCode did not respond OK.\n");
  459. }
  460. static void iwl_bg_beacon_update(struct work_struct *work)
  461. {
  462. struct iwl_priv *priv =
  463. container_of(work, struct iwl_priv, beacon_update);
  464. struct sk_buff *beacon;
  465. /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
  466. beacon = ieee80211_beacon_get(priv->hw, priv->vif);
  467. if (!beacon) {
  468. IWL_ERR(priv, "update beacon failed\n");
  469. return;
  470. }
  471. mutex_lock(&priv->mutex);
  472. /* new beacon skb is allocated every time; dispose previous.*/
  473. if (priv->ibss_beacon)
  474. dev_kfree_skb(priv->ibss_beacon);
  475. priv->ibss_beacon = beacon;
  476. mutex_unlock(&priv->mutex);
  477. iwl_send_beacon_cmd(priv);
  478. }
  479. /**
  480. * iwl_bg_statistics_periodic - Timer callback to queue statistics
  481. *
  482. * This callback is provided in order to send a statistics request.
  483. *
  484. * This timer function is continually reset to execute within
  485. * REG_RECALIB_PERIOD seconds since the last STATISTICS_NOTIFICATION
  486. * was received. We need to ensure we receive the statistics in order
  487. * to update the temperature used for calibrating the TXPOWER.
  488. */
  489. static void iwl_bg_statistics_periodic(unsigned long data)
  490. {
  491. struct iwl_priv *priv = (struct iwl_priv *)data;
  492. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  493. return;
  494. /* dont send host command if rf-kill is on */
  495. if (!iwl_is_ready_rf(priv))
  496. return;
  497. iwl_send_statistics_request(priv, CMD_ASYNC);
  498. }
  499. static void iwl_rx_beacon_notif(struct iwl_priv *priv,
  500. struct iwl_rx_mem_buffer *rxb)
  501. {
  502. #ifdef CONFIG_IWLWIFI_DEBUG
  503. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  504. struct iwl4965_beacon_notif *beacon =
  505. (struct iwl4965_beacon_notif *)pkt->u.raw;
  506. u8 rate = iwl_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
  507. IWL_DEBUG_RX(priv, "beacon status %x retries %d iss %d "
  508. "tsf %d %d rate %d\n",
  509. le32_to_cpu(beacon->beacon_notify_hdr.u.status) & TX_STATUS_MSK,
  510. beacon->beacon_notify_hdr.failure_frame,
  511. le32_to_cpu(beacon->ibss_mgr_status),
  512. le32_to_cpu(beacon->high_tsf),
  513. le32_to_cpu(beacon->low_tsf), rate);
  514. #endif
  515. if ((priv->iw_mode == NL80211_IFTYPE_AP) &&
  516. (!test_bit(STATUS_EXIT_PENDING, &priv->status)))
  517. queue_work(priv->workqueue, &priv->beacon_update);
  518. }
  519. /* Handle notification from uCode that card's power state is changing
  520. * due to software, hardware, or critical temperature RFKILL */
  521. static void iwl_rx_card_state_notif(struct iwl_priv *priv,
  522. struct iwl_rx_mem_buffer *rxb)
  523. {
  524. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  525. u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
  526. unsigned long status = priv->status;
  527. IWL_DEBUG_RF_KILL(priv, "Card state received: HW:%s SW:%s\n",
  528. (flags & HW_CARD_DISABLED) ? "Kill" : "On",
  529. (flags & SW_CARD_DISABLED) ? "Kill" : "On");
  530. if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED |
  531. RF_CARD_DISABLED)) {
  532. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  533. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  534. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  535. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  536. if (!(flags & RXON_CARD_DISABLED)) {
  537. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  538. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  539. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  540. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  541. }
  542. if (flags & RF_CARD_DISABLED)
  543. iwl_tt_enter_ct_kill(priv);
  544. }
  545. if (!(flags & RF_CARD_DISABLED))
  546. iwl_tt_exit_ct_kill(priv);
  547. if (flags & HW_CARD_DISABLED)
  548. set_bit(STATUS_RF_KILL_HW, &priv->status);
  549. else
  550. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  551. if (!(flags & RXON_CARD_DISABLED))
  552. iwl_scan_cancel(priv);
  553. if ((test_bit(STATUS_RF_KILL_HW, &status) !=
  554. test_bit(STATUS_RF_KILL_HW, &priv->status)))
  555. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  556. test_bit(STATUS_RF_KILL_HW, &priv->status));
  557. else
  558. wake_up_interruptible(&priv->wait_command_queue);
  559. }
  560. int iwl_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
  561. {
  562. if (src == IWL_PWR_SRC_VAUX) {
  563. if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
  564. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  565. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  566. ~APMG_PS_CTRL_MSK_PWR_SRC);
  567. } else {
  568. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  569. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  570. ~APMG_PS_CTRL_MSK_PWR_SRC);
  571. }
  572. return 0;
  573. }
  574. /**
  575. * iwl_setup_rx_handlers - Initialize Rx handler callbacks
  576. *
  577. * Setup the RX handlers for each of the reply types sent from the uCode
  578. * to the host.
  579. *
  580. * This function chains into the hardware specific files for them to setup
  581. * any hardware specific handlers as well.
  582. */
  583. static void iwl_setup_rx_handlers(struct iwl_priv *priv)
  584. {
  585. priv->rx_handlers[REPLY_ALIVE] = iwl_rx_reply_alive;
  586. priv->rx_handlers[REPLY_ERROR] = iwl_rx_reply_error;
  587. priv->rx_handlers[CHANNEL_SWITCH_NOTIFICATION] = iwl_rx_csa;
  588. priv->rx_handlers[PM_SLEEP_NOTIFICATION] = iwl_rx_pm_sleep_notif;
  589. priv->rx_handlers[PM_DEBUG_STATISTIC_NOTIFIC] =
  590. iwl_rx_pm_debug_statistics_notif;
  591. priv->rx_handlers[BEACON_NOTIFICATION] = iwl_rx_beacon_notif;
  592. /*
  593. * The same handler is used for both the REPLY to a discrete
  594. * statistics request from the host as well as for the periodic
  595. * statistics notifications (after received beacons) from the uCode.
  596. */
  597. priv->rx_handlers[REPLY_STATISTICS_CMD] = iwl_rx_statistics;
  598. priv->rx_handlers[STATISTICS_NOTIFICATION] = iwl_rx_statistics;
  599. iwl_setup_spectrum_handlers(priv);
  600. iwl_setup_rx_scan_handlers(priv);
  601. /* status change handler */
  602. priv->rx_handlers[CARD_STATE_NOTIFICATION] = iwl_rx_card_state_notif;
  603. priv->rx_handlers[MISSED_BEACONS_NOTIFICATION] =
  604. iwl_rx_missed_beacon_notif;
  605. /* Rx handlers */
  606. priv->rx_handlers[REPLY_RX_PHY_CMD] = iwl_rx_reply_rx_phy;
  607. priv->rx_handlers[REPLY_RX_MPDU_CMD] = iwl_rx_reply_rx;
  608. /* block ack */
  609. priv->rx_handlers[REPLY_COMPRESSED_BA] = iwl_rx_reply_compressed_ba;
  610. /* Set up hardware specific Rx handlers */
  611. priv->cfg->ops->lib->rx_handler_setup(priv);
  612. }
  613. /**
  614. * iwl_rx_handle - Main entry function for receiving responses from uCode
  615. *
  616. * Uses the priv->rx_handlers callback function array to invoke
  617. * the appropriate handlers, including command responses,
  618. * frame-received notifications, and other notifications.
  619. */
  620. void iwl_rx_handle(struct iwl_priv *priv)
  621. {
  622. struct iwl_rx_mem_buffer *rxb;
  623. struct iwl_rx_packet *pkt;
  624. struct iwl_rx_queue *rxq = &priv->rxq;
  625. u32 r, i;
  626. int reclaim;
  627. unsigned long flags;
  628. u8 fill_rx = 0;
  629. u32 count = 8;
  630. int total_empty;
  631. /* uCode's read index (stored in shared DRAM) indicates the last Rx
  632. * buffer that the driver may process (last buffer filled by ucode). */
  633. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  634. i = rxq->read;
  635. /* Rx interrupt, but nothing sent from uCode */
  636. if (i == r)
  637. IWL_DEBUG_RX(priv, "r = %d, i = %d\n", r, i);
  638. /* calculate total frames need to be restock after handling RX */
  639. total_empty = r - priv->rxq.write_actual;
  640. if (total_empty < 0)
  641. total_empty += RX_QUEUE_SIZE;
  642. if (total_empty > (RX_QUEUE_SIZE / 2))
  643. fill_rx = 1;
  644. while (i != r) {
  645. rxb = rxq->queue[i];
  646. /* If an RXB doesn't have a Rx queue slot associated with it,
  647. * then a bug has been introduced in the queue refilling
  648. * routines -- catch it here */
  649. BUG_ON(rxb == NULL);
  650. rxq->queue[i] = NULL;
  651. pci_unmap_page(priv->pci_dev, rxb->page_dma,
  652. PAGE_SIZE << priv->hw_params.rx_page_order,
  653. PCI_DMA_FROMDEVICE);
  654. pkt = rxb_addr(rxb);
  655. trace_iwlwifi_dev_rx(priv, pkt,
  656. le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK);
  657. /* Reclaim a command buffer only if this packet is a response
  658. * to a (driver-originated) command.
  659. * If the packet (e.g. Rx frame) originated from uCode,
  660. * there is no command buffer to reclaim.
  661. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  662. * but apparently a few don't get set; catch them here. */
  663. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  664. (pkt->hdr.cmd != REPLY_RX_PHY_CMD) &&
  665. (pkt->hdr.cmd != REPLY_RX) &&
  666. (pkt->hdr.cmd != REPLY_RX_MPDU_CMD) &&
  667. (pkt->hdr.cmd != REPLY_COMPRESSED_BA) &&
  668. (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
  669. (pkt->hdr.cmd != REPLY_TX);
  670. /* Based on type of command response or notification,
  671. * handle those that need handling via function in
  672. * rx_handlers table. See iwl_setup_rx_handlers() */
  673. if (priv->rx_handlers[pkt->hdr.cmd]) {
  674. IWL_DEBUG_RX(priv, "r = %d, i = %d, %s, 0x%02x\n", r,
  675. i, get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  676. priv->isr_stats.rx_handlers[pkt->hdr.cmd]++;
  677. priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
  678. } else {
  679. /* No handling needed */
  680. IWL_DEBUG_RX(priv,
  681. "r %d i %d No handler needed for %s, 0x%02x\n",
  682. r, i, get_cmd_string(pkt->hdr.cmd),
  683. pkt->hdr.cmd);
  684. }
  685. /*
  686. * XXX: After here, we should always check rxb->page
  687. * against NULL before touching it or its virtual
  688. * memory (pkt). Because some rx_handler might have
  689. * already taken or freed the pages.
  690. */
  691. if (reclaim) {
  692. /* Invoke any callbacks, transfer the buffer to caller,
  693. * and fire off the (possibly) blocking iwl_send_cmd()
  694. * as we reclaim the driver command queue */
  695. if (rxb->page)
  696. iwl_tx_cmd_complete(priv, rxb);
  697. else
  698. IWL_WARN(priv, "Claim null rxb?\n");
  699. }
  700. /* For now we just don't re-use anything. We can tweak this
  701. * later to try and re-use notification packets and SKBs that
  702. * fail to Rx correctly */
  703. if (rxb->page != NULL) {
  704. priv->alloc_rxb_page--;
  705. __free_pages(rxb->page, priv->hw_params.rx_page_order);
  706. rxb->page = NULL;
  707. }
  708. spin_lock_irqsave(&rxq->lock, flags);
  709. list_add_tail(&rxb->list, &priv->rxq.rx_used);
  710. spin_unlock_irqrestore(&rxq->lock, flags);
  711. i = (i + 1) & RX_QUEUE_MASK;
  712. /* If there are a lot of unused frames,
  713. * restock the Rx queue so ucode wont assert. */
  714. if (fill_rx) {
  715. count++;
  716. if (count >= 8) {
  717. priv->rxq.read = i;
  718. iwl_rx_replenish_now(priv);
  719. count = 0;
  720. }
  721. }
  722. }
  723. /* Backtrack one entry */
  724. priv->rxq.read = i;
  725. if (fill_rx)
  726. iwl_rx_replenish_now(priv);
  727. else
  728. iwl_rx_queue_restock(priv);
  729. }
  730. /* call this function to flush any scheduled tasklet */
  731. static inline void iwl_synchronize_irq(struct iwl_priv *priv)
  732. {
  733. /* wait to make sure we flush pending tasklet*/
  734. synchronize_irq(priv->pci_dev->irq);
  735. tasklet_kill(&priv->irq_tasklet);
  736. }
  737. static void iwl_irq_tasklet_legacy(struct iwl_priv *priv)
  738. {
  739. u32 inta, handled = 0;
  740. u32 inta_fh;
  741. unsigned long flags;
  742. #ifdef CONFIG_IWLWIFI_DEBUG
  743. u32 inta_mask;
  744. #endif
  745. spin_lock_irqsave(&priv->lock, flags);
  746. /* Ack/clear/reset pending uCode interrupts.
  747. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  748. * and will clear only when CSR_FH_INT_STATUS gets cleared. */
  749. inta = iwl_read32(priv, CSR_INT);
  750. iwl_write32(priv, CSR_INT, inta);
  751. /* Ack/clear/reset pending flow-handler (DMA) interrupts.
  752. * Any new interrupts that happen after this, either while we're
  753. * in this tasklet, or later, will show up in next ISR/tasklet. */
  754. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  755. iwl_write32(priv, CSR_FH_INT_STATUS, inta_fh);
  756. #ifdef CONFIG_IWLWIFI_DEBUG
  757. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  758. /* just for debug */
  759. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  760. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  761. inta, inta_mask, inta_fh);
  762. }
  763. #endif
  764. spin_unlock_irqrestore(&priv->lock, flags);
  765. /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
  766. * atomic, make sure that inta covers all the interrupts that
  767. * we've discovered, even if FH interrupt came in just after
  768. * reading CSR_INT. */
  769. if (inta_fh & CSR49_FH_INT_RX_MASK)
  770. inta |= CSR_INT_BIT_FH_RX;
  771. if (inta_fh & CSR49_FH_INT_TX_MASK)
  772. inta |= CSR_INT_BIT_FH_TX;
  773. /* Now service all interrupt bits discovered above. */
  774. if (inta & CSR_INT_BIT_HW_ERR) {
  775. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  776. /* Tell the device to stop sending interrupts */
  777. iwl_disable_interrupts(priv);
  778. priv->isr_stats.hw++;
  779. iwl_irq_handle_error(priv);
  780. handled |= CSR_INT_BIT_HW_ERR;
  781. return;
  782. }
  783. #ifdef CONFIG_IWLWIFI_DEBUG
  784. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  785. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  786. if (inta & CSR_INT_BIT_SCD) {
  787. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  788. "the frame/frames.\n");
  789. priv->isr_stats.sch++;
  790. }
  791. /* Alive notification via Rx interrupt will do the real work */
  792. if (inta & CSR_INT_BIT_ALIVE) {
  793. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  794. priv->isr_stats.alive++;
  795. }
  796. }
  797. #endif
  798. /* Safely ignore these bits for debug checks below */
  799. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  800. /* HW RF KILL switch toggled */
  801. if (inta & CSR_INT_BIT_RF_KILL) {
  802. int hw_rf_kill = 0;
  803. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  804. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  805. hw_rf_kill = 1;
  806. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  807. hw_rf_kill ? "disable radio" : "enable radio");
  808. priv->isr_stats.rfkill++;
  809. /* driver only loads ucode once setting the interface up.
  810. * the driver allows loading the ucode even if the radio
  811. * is killed. Hence update the killswitch state here. The
  812. * rfkill handler will care about restarting if needed.
  813. */
  814. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  815. if (hw_rf_kill)
  816. set_bit(STATUS_RF_KILL_HW, &priv->status);
  817. else
  818. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  819. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  820. }
  821. handled |= CSR_INT_BIT_RF_KILL;
  822. }
  823. /* Chip got too hot and stopped itself */
  824. if (inta & CSR_INT_BIT_CT_KILL) {
  825. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  826. priv->isr_stats.ctkill++;
  827. handled |= CSR_INT_BIT_CT_KILL;
  828. }
  829. /* Error detected by uCode */
  830. if (inta & CSR_INT_BIT_SW_ERR) {
  831. IWL_ERR(priv, "Microcode SW error detected. "
  832. " Restarting 0x%X.\n", inta);
  833. priv->isr_stats.sw++;
  834. priv->isr_stats.sw_err = inta;
  835. iwl_irq_handle_error(priv);
  836. handled |= CSR_INT_BIT_SW_ERR;
  837. }
  838. /* uCode wakes up after power-down sleep */
  839. if (inta & CSR_INT_BIT_WAKEUP) {
  840. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  841. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  842. iwl_txq_update_write_ptr(priv, &priv->txq[0]);
  843. iwl_txq_update_write_ptr(priv, &priv->txq[1]);
  844. iwl_txq_update_write_ptr(priv, &priv->txq[2]);
  845. iwl_txq_update_write_ptr(priv, &priv->txq[3]);
  846. iwl_txq_update_write_ptr(priv, &priv->txq[4]);
  847. iwl_txq_update_write_ptr(priv, &priv->txq[5]);
  848. priv->isr_stats.wakeup++;
  849. handled |= CSR_INT_BIT_WAKEUP;
  850. }
  851. /* All uCode command responses, including Tx command responses,
  852. * Rx "responses" (frame-received notification), and other
  853. * notifications from uCode come through here*/
  854. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  855. iwl_rx_handle(priv);
  856. priv->isr_stats.rx++;
  857. iwl_leds_background(priv);
  858. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  859. }
  860. if (inta & CSR_INT_BIT_FH_TX) {
  861. IWL_DEBUG_ISR(priv, "Tx interrupt\n");
  862. priv->isr_stats.tx++;
  863. handled |= CSR_INT_BIT_FH_TX;
  864. /* FH finished to write, send event */
  865. priv->ucode_write_complete = 1;
  866. wake_up_interruptible(&priv->wait_command_queue);
  867. }
  868. if (inta & ~handled) {
  869. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  870. priv->isr_stats.unhandled++;
  871. }
  872. if (inta & ~(priv->inta_mask)) {
  873. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  874. inta & ~priv->inta_mask);
  875. IWL_WARN(priv, " with FH_INT = 0x%08x\n", inta_fh);
  876. }
  877. /* Re-enable all interrupts */
  878. /* only Re-enable if diabled by irq */
  879. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  880. iwl_enable_interrupts(priv);
  881. #ifdef CONFIG_IWLWIFI_DEBUG
  882. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  883. inta = iwl_read32(priv, CSR_INT);
  884. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  885. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  886. IWL_DEBUG_ISR(priv, "End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
  887. "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
  888. }
  889. #endif
  890. }
  891. /* tasklet for iwlagn interrupt */
  892. static void iwl_irq_tasklet(struct iwl_priv *priv)
  893. {
  894. u32 inta = 0;
  895. u32 handled = 0;
  896. unsigned long flags;
  897. #ifdef CONFIG_IWLWIFI_DEBUG
  898. u32 inta_mask;
  899. #endif
  900. spin_lock_irqsave(&priv->lock, flags);
  901. /* Ack/clear/reset pending uCode interrupts.
  902. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  903. */
  904. iwl_write32(priv, CSR_INT, priv->inta);
  905. inta = priv->inta;
  906. #ifdef CONFIG_IWLWIFI_DEBUG
  907. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  908. /* just for debug */
  909. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  910. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x\n ",
  911. inta, inta_mask);
  912. }
  913. #endif
  914. spin_unlock_irqrestore(&priv->lock, flags);
  915. /* saved interrupt in inta variable now we can reset priv->inta */
  916. priv->inta = 0;
  917. /* Now service all interrupt bits discovered above. */
  918. if (inta & CSR_INT_BIT_HW_ERR) {
  919. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  920. /* Tell the device to stop sending interrupts */
  921. iwl_disable_interrupts(priv);
  922. priv->isr_stats.hw++;
  923. iwl_irq_handle_error(priv);
  924. handled |= CSR_INT_BIT_HW_ERR;
  925. return;
  926. }
  927. #ifdef CONFIG_IWLWIFI_DEBUG
  928. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  929. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  930. if (inta & CSR_INT_BIT_SCD) {
  931. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  932. "the frame/frames.\n");
  933. priv->isr_stats.sch++;
  934. }
  935. /* Alive notification via Rx interrupt will do the real work */
  936. if (inta & CSR_INT_BIT_ALIVE) {
  937. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  938. priv->isr_stats.alive++;
  939. }
  940. }
  941. #endif
  942. /* Safely ignore these bits for debug checks below */
  943. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  944. /* HW RF KILL switch toggled */
  945. if (inta & CSR_INT_BIT_RF_KILL) {
  946. int hw_rf_kill = 0;
  947. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  948. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  949. hw_rf_kill = 1;
  950. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  951. hw_rf_kill ? "disable radio" : "enable radio");
  952. priv->isr_stats.rfkill++;
  953. /* driver only loads ucode once setting the interface up.
  954. * the driver allows loading the ucode even if the radio
  955. * is killed. Hence update the killswitch state here. The
  956. * rfkill handler will care about restarting if needed.
  957. */
  958. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  959. if (hw_rf_kill)
  960. set_bit(STATUS_RF_KILL_HW, &priv->status);
  961. else
  962. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  963. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  964. }
  965. handled |= CSR_INT_BIT_RF_KILL;
  966. }
  967. /* Chip got too hot and stopped itself */
  968. if (inta & CSR_INT_BIT_CT_KILL) {
  969. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  970. priv->isr_stats.ctkill++;
  971. handled |= CSR_INT_BIT_CT_KILL;
  972. }
  973. /* Error detected by uCode */
  974. if (inta & CSR_INT_BIT_SW_ERR) {
  975. IWL_ERR(priv, "Microcode SW error detected. "
  976. " Restarting 0x%X.\n", inta);
  977. priv->isr_stats.sw++;
  978. priv->isr_stats.sw_err = inta;
  979. iwl_irq_handle_error(priv);
  980. handled |= CSR_INT_BIT_SW_ERR;
  981. }
  982. /* uCode wakes up after power-down sleep */
  983. if (inta & CSR_INT_BIT_WAKEUP) {
  984. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  985. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  986. iwl_txq_update_write_ptr(priv, &priv->txq[0]);
  987. iwl_txq_update_write_ptr(priv, &priv->txq[1]);
  988. iwl_txq_update_write_ptr(priv, &priv->txq[2]);
  989. iwl_txq_update_write_ptr(priv, &priv->txq[3]);
  990. iwl_txq_update_write_ptr(priv, &priv->txq[4]);
  991. iwl_txq_update_write_ptr(priv, &priv->txq[5]);
  992. priv->isr_stats.wakeup++;
  993. handled |= CSR_INT_BIT_WAKEUP;
  994. }
  995. /* All uCode command responses, including Tx command responses,
  996. * Rx "responses" (frame-received notification), and other
  997. * notifications from uCode come through here*/
  998. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
  999. CSR_INT_BIT_RX_PERIODIC)) {
  1000. IWL_DEBUG_ISR(priv, "Rx interrupt\n");
  1001. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1002. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1003. iwl_write32(priv, CSR_FH_INT_STATUS,
  1004. CSR49_FH_INT_RX_MASK);
  1005. }
  1006. if (inta & CSR_INT_BIT_RX_PERIODIC) {
  1007. handled |= CSR_INT_BIT_RX_PERIODIC;
  1008. iwl_write32(priv, CSR_INT, CSR_INT_BIT_RX_PERIODIC);
  1009. }
  1010. /* Sending RX interrupt require many steps to be done in the
  1011. * the device:
  1012. * 1- write interrupt to current index in ICT table.
  1013. * 2- dma RX frame.
  1014. * 3- update RX shared data to indicate last write index.
  1015. * 4- send interrupt.
  1016. * This could lead to RX race, driver could receive RX interrupt
  1017. * but the shared data changes does not reflect this.
  1018. * this could lead to RX race, RX periodic will solve this race
  1019. */
  1020. iwl_write32(priv, CSR_INT_PERIODIC_REG,
  1021. CSR_INT_PERIODIC_DIS);
  1022. iwl_rx_handle(priv);
  1023. /* Only set RX periodic if real RX is received. */
  1024. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
  1025. iwl_write32(priv, CSR_INT_PERIODIC_REG,
  1026. CSR_INT_PERIODIC_ENA);
  1027. priv->isr_stats.rx++;
  1028. iwl_leds_background(priv);
  1029. }
  1030. if (inta & CSR_INT_BIT_FH_TX) {
  1031. iwl_write32(priv, CSR_FH_INT_STATUS, CSR49_FH_INT_TX_MASK);
  1032. IWL_DEBUG_ISR(priv, "Tx interrupt\n");
  1033. priv->isr_stats.tx++;
  1034. handled |= CSR_INT_BIT_FH_TX;
  1035. /* FH finished to write, send event */
  1036. priv->ucode_write_complete = 1;
  1037. wake_up_interruptible(&priv->wait_command_queue);
  1038. }
  1039. if (inta & ~handled) {
  1040. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1041. priv->isr_stats.unhandled++;
  1042. }
  1043. if (inta & ~(priv->inta_mask)) {
  1044. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1045. inta & ~priv->inta_mask);
  1046. }
  1047. /* Re-enable all interrupts */
  1048. /* only Re-enable if diabled by irq */
  1049. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1050. iwl_enable_interrupts(priv);
  1051. }
  1052. /******************************************************************************
  1053. *
  1054. * uCode download functions
  1055. *
  1056. ******************************************************************************/
  1057. static void iwl_dealloc_ucode_pci(struct iwl_priv *priv)
  1058. {
  1059. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code);
  1060. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data);
  1061. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1062. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init);
  1063. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1064. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1065. }
  1066. static void iwl_nic_start(struct iwl_priv *priv)
  1067. {
  1068. /* Remove all resets to allow NIC to operate */
  1069. iwl_write32(priv, CSR_RESET, 0);
  1070. }
  1071. /**
  1072. * iwl_read_ucode - Read uCode images from disk file.
  1073. *
  1074. * Copy into buffers for card to fetch via bus-mastering
  1075. */
  1076. static int iwl_read_ucode(struct iwl_priv *priv)
  1077. {
  1078. struct iwl_ucode_header *ucode;
  1079. int ret = -EINVAL, index;
  1080. const struct firmware *ucode_raw;
  1081. const char *name_pre = priv->cfg->fw_name_pre;
  1082. const unsigned int api_max = priv->cfg->ucode_api_max;
  1083. const unsigned int api_min = priv->cfg->ucode_api_min;
  1084. char buf[25];
  1085. u8 *src;
  1086. size_t len;
  1087. u32 api_ver, build;
  1088. u32 inst_size, data_size, init_size, init_data_size, boot_size;
  1089. u16 eeprom_ver;
  1090. /* Ask kernel firmware_class module to get the boot firmware off disk.
  1091. * request_firmware() is synchronous, file is in memory on return. */
  1092. for (index = api_max; index >= api_min; index--) {
  1093. sprintf(buf, "%s%d%s", name_pre, index, ".ucode");
  1094. ret = request_firmware(&ucode_raw, buf, &priv->pci_dev->dev);
  1095. if (ret < 0) {
  1096. IWL_ERR(priv, "%s firmware file req failed: %d\n",
  1097. buf, ret);
  1098. if (ret == -ENOENT)
  1099. continue;
  1100. else
  1101. goto error;
  1102. } else {
  1103. if (index < api_max)
  1104. IWL_ERR(priv, "Loaded firmware %s, "
  1105. "which is deprecated. "
  1106. "Please use API v%u instead.\n",
  1107. buf, api_max);
  1108. IWL_DEBUG_INFO(priv, "Got firmware '%s' file (%zd bytes) from disk\n",
  1109. buf, ucode_raw->size);
  1110. break;
  1111. }
  1112. }
  1113. if (ret < 0)
  1114. goto error;
  1115. /* Make sure that we got at least the v1 header! */
  1116. if (ucode_raw->size < priv->cfg->ops->ucode->get_header_size(1)) {
  1117. IWL_ERR(priv, "File size way too small!\n");
  1118. ret = -EINVAL;
  1119. goto err_release;
  1120. }
  1121. /* Data from ucode file: header followed by uCode images */
  1122. ucode = (struct iwl_ucode_header *)ucode_raw->data;
  1123. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1124. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1125. build = priv->cfg->ops->ucode->get_build(ucode, api_ver);
  1126. inst_size = priv->cfg->ops->ucode->get_inst_size(ucode, api_ver);
  1127. data_size = priv->cfg->ops->ucode->get_data_size(ucode, api_ver);
  1128. init_size = priv->cfg->ops->ucode->get_init_size(ucode, api_ver);
  1129. init_data_size =
  1130. priv->cfg->ops->ucode->get_init_data_size(ucode, api_ver);
  1131. boot_size = priv->cfg->ops->ucode->get_boot_size(ucode, api_ver);
  1132. src = priv->cfg->ops->ucode->get_data(ucode, api_ver);
  1133. /* api_ver should match the api version forming part of the
  1134. * firmware filename ... but we don't check for that and only rely
  1135. * on the API version read from firmware header from here on forward */
  1136. if (api_ver < api_min || api_ver > api_max) {
  1137. IWL_ERR(priv, "Driver unable to support your firmware API. "
  1138. "Driver supports v%u, firmware is v%u.\n",
  1139. api_max, api_ver);
  1140. priv->ucode_ver = 0;
  1141. ret = -EINVAL;
  1142. goto err_release;
  1143. }
  1144. if (api_ver != api_max)
  1145. IWL_ERR(priv, "Firmware has old API version. Expected v%u, "
  1146. "got v%u. New firmware can be obtained "
  1147. "from http://www.intellinuxwireless.org.\n",
  1148. api_max, api_ver);
  1149. IWL_INFO(priv, "loaded firmware version %u.%u.%u.%u\n",
  1150. IWL_UCODE_MAJOR(priv->ucode_ver),
  1151. IWL_UCODE_MINOR(priv->ucode_ver),
  1152. IWL_UCODE_API(priv->ucode_ver),
  1153. IWL_UCODE_SERIAL(priv->ucode_ver));
  1154. if (build)
  1155. IWL_DEBUG_INFO(priv, "Build %u\n", build);
  1156. eeprom_ver = iwl_eeprom_query16(priv, EEPROM_VERSION);
  1157. IWL_DEBUG_INFO(priv, "NVM Type: %s, version: 0x%x\n",
  1158. (priv->nvm_device_type == NVM_DEVICE_TYPE_OTP)
  1159. ? "OTP" : "EEPROM", eeprom_ver);
  1160. IWL_DEBUG_INFO(priv, "f/w package hdr ucode version raw = 0x%x\n",
  1161. priv->ucode_ver);
  1162. IWL_DEBUG_INFO(priv, "f/w package hdr runtime inst size = %u\n",
  1163. inst_size);
  1164. IWL_DEBUG_INFO(priv, "f/w package hdr runtime data size = %u\n",
  1165. data_size);
  1166. IWL_DEBUG_INFO(priv, "f/w package hdr init inst size = %u\n",
  1167. init_size);
  1168. IWL_DEBUG_INFO(priv, "f/w package hdr init data size = %u\n",
  1169. init_data_size);
  1170. IWL_DEBUG_INFO(priv, "f/w package hdr boot inst size = %u\n",
  1171. boot_size);
  1172. /* Verify size of file vs. image size info in file's header */
  1173. if (ucode_raw->size !=
  1174. priv->cfg->ops->ucode->get_header_size(api_ver) +
  1175. inst_size + data_size + init_size +
  1176. init_data_size + boot_size) {
  1177. IWL_DEBUG_INFO(priv,
  1178. "uCode file size %d does not match expected size\n",
  1179. (int)ucode_raw->size);
  1180. ret = -EINVAL;
  1181. goto err_release;
  1182. }
  1183. /* Verify that uCode images will fit in card's SRAM */
  1184. if (inst_size > priv->hw_params.max_inst_size) {
  1185. IWL_DEBUG_INFO(priv, "uCode instr len %d too large to fit in\n",
  1186. inst_size);
  1187. ret = -EINVAL;
  1188. goto err_release;
  1189. }
  1190. if (data_size > priv->hw_params.max_data_size) {
  1191. IWL_DEBUG_INFO(priv, "uCode data len %d too large to fit in\n",
  1192. data_size);
  1193. ret = -EINVAL;
  1194. goto err_release;
  1195. }
  1196. if (init_size > priv->hw_params.max_inst_size) {
  1197. IWL_INFO(priv, "uCode init instr len %d too large to fit in\n",
  1198. init_size);
  1199. ret = -EINVAL;
  1200. goto err_release;
  1201. }
  1202. if (init_data_size > priv->hw_params.max_data_size) {
  1203. IWL_INFO(priv, "uCode init data len %d too large to fit in\n",
  1204. init_data_size);
  1205. ret = -EINVAL;
  1206. goto err_release;
  1207. }
  1208. if (boot_size > priv->hw_params.max_bsm_size) {
  1209. IWL_INFO(priv, "uCode boot instr len %d too large to fit in\n",
  1210. boot_size);
  1211. ret = -EINVAL;
  1212. goto err_release;
  1213. }
  1214. /* Allocate ucode buffers for card's bus-master loading ... */
  1215. /* Runtime instructions and 2 copies of data:
  1216. * 1) unmodified from disk
  1217. * 2) backup cache for save/restore during power-downs */
  1218. priv->ucode_code.len = inst_size;
  1219. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code);
  1220. priv->ucode_data.len = data_size;
  1221. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data);
  1222. priv->ucode_data_backup.len = data_size;
  1223. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1224. if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr ||
  1225. !priv->ucode_data_backup.v_addr)
  1226. goto err_pci_alloc;
  1227. /* Initialization instructions and data */
  1228. if (init_size && init_data_size) {
  1229. priv->ucode_init.len = init_size;
  1230. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init);
  1231. priv->ucode_init_data.len = init_data_size;
  1232. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1233. if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr)
  1234. goto err_pci_alloc;
  1235. }
  1236. /* Bootstrap (instructions only, no data) */
  1237. if (boot_size) {
  1238. priv->ucode_boot.len = boot_size;
  1239. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1240. if (!priv->ucode_boot.v_addr)
  1241. goto err_pci_alloc;
  1242. }
  1243. /* Copy images into buffers for card's bus-master reads ... */
  1244. /* Runtime instructions (first block of data in file) */
  1245. len = inst_size;
  1246. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode instr len %Zd\n", len);
  1247. memcpy(priv->ucode_code.v_addr, src, len);
  1248. src += len;
  1249. IWL_DEBUG_INFO(priv, "uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
  1250. priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
  1251. /* Runtime data (2nd block)
  1252. * NOTE: Copy into backup buffer will be done in iwl_up() */
  1253. len = data_size;
  1254. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode data len %Zd\n", len);
  1255. memcpy(priv->ucode_data.v_addr, src, len);
  1256. memcpy(priv->ucode_data_backup.v_addr, src, len);
  1257. src += len;
  1258. /* Initialization instructions (3rd block) */
  1259. if (init_size) {
  1260. len = init_size;
  1261. IWL_DEBUG_INFO(priv, "Copying (but not loading) init instr len %Zd\n",
  1262. len);
  1263. memcpy(priv->ucode_init.v_addr, src, len);
  1264. src += len;
  1265. }
  1266. /* Initialization data (4th block) */
  1267. if (init_data_size) {
  1268. len = init_data_size;
  1269. IWL_DEBUG_INFO(priv, "Copying (but not loading) init data len %Zd\n",
  1270. len);
  1271. memcpy(priv->ucode_init_data.v_addr, src, len);
  1272. src += len;
  1273. }
  1274. /* Bootstrap instructions (5th block) */
  1275. len = boot_size;
  1276. IWL_DEBUG_INFO(priv, "Copying (but not loading) boot instr len %Zd\n", len);
  1277. memcpy(priv->ucode_boot.v_addr, src, len);
  1278. /* We have our copies now, allow OS release its copies */
  1279. release_firmware(ucode_raw);
  1280. return 0;
  1281. err_pci_alloc:
  1282. IWL_ERR(priv, "failed to allocate pci memory\n");
  1283. ret = -ENOMEM;
  1284. iwl_dealloc_ucode_pci(priv);
  1285. err_release:
  1286. release_firmware(ucode_raw);
  1287. error:
  1288. return ret;
  1289. }
  1290. #ifdef CONFIG_IWLWIFI_DEBUG
  1291. static const char *desc_lookup_text[] = {
  1292. "OK",
  1293. "FAIL",
  1294. "BAD_PARAM",
  1295. "BAD_CHECKSUM",
  1296. "NMI_INTERRUPT_WDG",
  1297. "SYSASSERT",
  1298. "FATAL_ERROR",
  1299. "BAD_COMMAND",
  1300. "HW_ERROR_TUNE_LOCK",
  1301. "HW_ERROR_TEMPERATURE",
  1302. "ILLEGAL_CHAN_FREQ",
  1303. "VCC_NOT_STABLE",
  1304. "FH_ERROR",
  1305. "NMI_INTERRUPT_HOST",
  1306. "NMI_INTERRUPT_ACTION_PT",
  1307. "NMI_INTERRUPT_UNKNOWN",
  1308. "UCODE_VERSION_MISMATCH",
  1309. "HW_ERROR_ABS_LOCK",
  1310. "HW_ERROR_CAL_LOCK_FAIL",
  1311. "NMI_INTERRUPT_INST_ACTION_PT",
  1312. "NMI_INTERRUPT_DATA_ACTION_PT",
  1313. "NMI_TRM_HW_ER",
  1314. "NMI_INTERRUPT_TRM",
  1315. "NMI_INTERRUPT_BREAK_POINT"
  1316. "DEBUG_0",
  1317. "DEBUG_1",
  1318. "DEBUG_2",
  1319. "DEBUG_3",
  1320. "UNKNOWN"
  1321. };
  1322. static const char *desc_lookup(int i)
  1323. {
  1324. int max = ARRAY_SIZE(desc_lookup_text) - 1;
  1325. if (i < 0 || i > max)
  1326. i = max;
  1327. return desc_lookup_text[i];
  1328. }
  1329. #define ERROR_START_OFFSET (1 * sizeof(u32))
  1330. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  1331. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  1332. {
  1333. u32 data2, line;
  1334. u32 desc, time, count, base, data1;
  1335. u32 blink1, blink2, ilink1, ilink2;
  1336. if (priv->ucode_type == UCODE_INIT)
  1337. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  1338. else
  1339. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  1340. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1341. IWL_ERR(priv, "Not valid error log pointer 0x%08X\n", base);
  1342. return;
  1343. }
  1344. count = iwl_read_targ_mem(priv, base);
  1345. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  1346. IWL_ERR(priv, "Start IWL Error Log Dump:\n");
  1347. IWL_ERR(priv, "Status: 0x%08lX, count: %d\n",
  1348. priv->status, count);
  1349. }
  1350. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  1351. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  1352. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  1353. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  1354. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  1355. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  1356. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  1357. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  1358. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  1359. trace_iwlwifi_dev_ucode_error(priv, desc, time, data1, data2, line,
  1360. blink1, blink2, ilink1, ilink2);
  1361. IWL_ERR(priv, "Desc Time "
  1362. "data1 data2 line\n");
  1363. IWL_ERR(priv, "%-28s (#%02d) %010u 0x%08X 0x%08X %u\n",
  1364. desc_lookup(desc), desc, time, data1, data2, line);
  1365. IWL_ERR(priv, "blink1 blink2 ilink1 ilink2\n");
  1366. IWL_ERR(priv, "0x%05X 0x%05X 0x%05X 0x%05X\n", blink1, blink2,
  1367. ilink1, ilink2);
  1368. }
  1369. #define EVENT_START_OFFSET (4 * sizeof(u32))
  1370. /**
  1371. * iwl_print_event_log - Dump error event log to syslog
  1372. *
  1373. */
  1374. static void iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  1375. u32 num_events, u32 mode)
  1376. {
  1377. u32 i;
  1378. u32 base; /* SRAM byte address of event log header */
  1379. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  1380. u32 ptr; /* SRAM byte address of log data */
  1381. u32 ev, time, data; /* event log data */
  1382. if (num_events == 0)
  1383. return;
  1384. if (priv->ucode_type == UCODE_INIT)
  1385. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1386. else
  1387. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1388. if (mode == 0)
  1389. event_size = 2 * sizeof(u32);
  1390. else
  1391. event_size = 3 * sizeof(u32);
  1392. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  1393. /* "time" is actually "data" for mode 0 (no timestamp).
  1394. * place event id # at far right for easier visual parsing. */
  1395. for (i = 0; i < num_events; i++) {
  1396. ev = iwl_read_targ_mem(priv, ptr);
  1397. ptr += sizeof(u32);
  1398. time = iwl_read_targ_mem(priv, ptr);
  1399. ptr += sizeof(u32);
  1400. if (mode == 0) {
  1401. /* data, ev */
  1402. trace_iwlwifi_dev_ucode_event(priv, 0, time, ev);
  1403. IWL_ERR(priv, "EVT_LOG:0x%08x:%04u\n", time, ev);
  1404. } else {
  1405. data = iwl_read_targ_mem(priv, ptr);
  1406. ptr += sizeof(u32);
  1407. IWL_ERR(priv, "EVT_LOGT:%010u:0x%08x:%04u\n",
  1408. time, data, ev);
  1409. trace_iwlwifi_dev_ucode_event(priv, time, data, ev);
  1410. }
  1411. }
  1412. }
  1413. void iwl_dump_nic_event_log(struct iwl_priv *priv)
  1414. {
  1415. u32 base; /* SRAM byte address of event log header */
  1416. u32 capacity; /* event log capacity in # entries */
  1417. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  1418. u32 num_wraps; /* # times uCode wrapped to top of log */
  1419. u32 next_entry; /* index of next entry to be written by uCode */
  1420. u32 size; /* # entries that we'll print */
  1421. if (priv->ucode_type == UCODE_INIT)
  1422. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1423. else
  1424. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1425. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1426. IWL_ERR(priv, "Invalid event log pointer 0x%08X\n", base);
  1427. return;
  1428. }
  1429. /* event log header */
  1430. capacity = iwl_read_targ_mem(priv, base);
  1431. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  1432. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  1433. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  1434. size = num_wraps ? capacity : next_entry;
  1435. /* bail out if nothing in log */
  1436. if (size == 0) {
  1437. IWL_ERR(priv, "Start IWL Event Log Dump: nothing in log\n");
  1438. return;
  1439. }
  1440. IWL_ERR(priv, "Start IWL Event Log Dump: display count %d, wraps %d\n",
  1441. size, num_wraps);
  1442. /* if uCode has wrapped back to top of log, start at the oldest entry,
  1443. * i.e the next one that uCode would fill. */
  1444. if (num_wraps)
  1445. iwl_print_event_log(priv, next_entry,
  1446. capacity - next_entry, mode);
  1447. /* (then/else) start at top of log */
  1448. iwl_print_event_log(priv, 0, next_entry, mode);
  1449. }
  1450. #endif
  1451. /**
  1452. * iwl_alive_start - called after REPLY_ALIVE notification received
  1453. * from protocol/runtime uCode (initialization uCode's
  1454. * Alive gets handled by iwl_init_alive_start()).
  1455. */
  1456. static void iwl_alive_start(struct iwl_priv *priv)
  1457. {
  1458. int ret = 0;
  1459. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  1460. if (priv->card_alive.is_valid != UCODE_VALID_OK) {
  1461. /* We had an error bringing up the hardware, so take it
  1462. * all the way back down so we can try again */
  1463. IWL_DEBUG_INFO(priv, "Alive failed.\n");
  1464. goto restart;
  1465. }
  1466. /* Initialize uCode has loaded Runtime uCode ... verify inst image.
  1467. * This is a paranoid check, because we would not have gotten the
  1468. * "runtime" alive if code weren't properly loaded. */
  1469. if (iwl_verify_ucode(priv)) {
  1470. /* Runtime instruction load was bad;
  1471. * take it all the way back down so we can try again */
  1472. IWL_DEBUG_INFO(priv, "Bad runtime uCode load.\n");
  1473. goto restart;
  1474. }
  1475. iwl_clear_stations_table(priv);
  1476. ret = priv->cfg->ops->lib->alive_notify(priv);
  1477. if (ret) {
  1478. IWL_WARN(priv,
  1479. "Could not complete ALIVE transition [ntf]: %d\n", ret);
  1480. goto restart;
  1481. }
  1482. /* After the ALIVE response, we can send host commands to the uCode */
  1483. set_bit(STATUS_ALIVE, &priv->status);
  1484. if (iwl_is_rfkill(priv))
  1485. return;
  1486. ieee80211_wake_queues(priv->hw);
  1487. priv->active_rate = priv->rates_mask;
  1488. priv->active_rate_basic = priv->rates_mask & IWL_BASIC_RATES_MASK;
  1489. /* Configure Tx antenna selection based on H/W config */
  1490. if (priv->cfg->ops->hcmd->set_tx_ant)
  1491. priv->cfg->ops->hcmd->set_tx_ant(priv, priv->cfg->valid_tx_ant);
  1492. if (iwl_is_associated(priv)) {
  1493. struct iwl_rxon_cmd *active_rxon =
  1494. (struct iwl_rxon_cmd *)&priv->active_rxon;
  1495. /* apply any changes in staging */
  1496. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  1497. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  1498. } else {
  1499. /* Initialize our rx_config data */
  1500. iwl_connection_init_rx_config(priv, priv->iw_mode);
  1501. if (priv->cfg->ops->hcmd->set_rxon_chain)
  1502. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  1503. memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
  1504. }
  1505. /* Configure Bluetooth device coexistence support */
  1506. iwl_send_bt_config(priv);
  1507. iwl_reset_run_time_calib(priv);
  1508. /* Configure the adapter for unassociated operation */
  1509. iwlcore_commit_rxon(priv);
  1510. /* At this point, the NIC is initialized and operational */
  1511. iwl_rf_kill_ct_config(priv);
  1512. iwl_leds_init(priv);
  1513. IWL_DEBUG_INFO(priv, "ALIVE processing complete.\n");
  1514. set_bit(STATUS_READY, &priv->status);
  1515. wake_up_interruptible(&priv->wait_command_queue);
  1516. iwl_power_update_mode(priv, true);
  1517. /* reassociate for ADHOC mode */
  1518. if (priv->vif && (priv->iw_mode == NL80211_IFTYPE_ADHOC)) {
  1519. struct sk_buff *beacon = ieee80211_beacon_get(priv->hw,
  1520. priv->vif);
  1521. if (beacon)
  1522. iwl_mac_beacon_update(priv->hw, beacon);
  1523. }
  1524. if (test_and_clear_bit(STATUS_MODE_PENDING, &priv->status))
  1525. iwl_set_mode(priv, priv->iw_mode);
  1526. return;
  1527. restart:
  1528. queue_work(priv->workqueue, &priv->restart);
  1529. }
  1530. static void iwl_cancel_deferred_work(struct iwl_priv *priv);
  1531. static void __iwl_down(struct iwl_priv *priv)
  1532. {
  1533. unsigned long flags;
  1534. int exit_pending = test_bit(STATUS_EXIT_PENDING, &priv->status);
  1535. IWL_DEBUG_INFO(priv, DRV_NAME " is going down\n");
  1536. if (!exit_pending)
  1537. set_bit(STATUS_EXIT_PENDING, &priv->status);
  1538. iwl_clear_stations_table(priv);
  1539. /* Unblock any waiting calls */
  1540. wake_up_interruptible_all(&priv->wait_command_queue);
  1541. /* Wipe out the EXIT_PENDING status bit if we are not actually
  1542. * exiting the module */
  1543. if (!exit_pending)
  1544. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  1545. /* stop and reset the on-board processor */
  1546. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  1547. /* tell the device to stop sending interrupts */
  1548. spin_lock_irqsave(&priv->lock, flags);
  1549. iwl_disable_interrupts(priv);
  1550. spin_unlock_irqrestore(&priv->lock, flags);
  1551. iwl_synchronize_irq(priv);
  1552. if (priv->mac80211_registered)
  1553. ieee80211_stop_queues(priv->hw);
  1554. /* If we have not previously called iwl_init() then
  1555. * clear all bits but the RF Kill bit and return */
  1556. if (!iwl_is_init(priv)) {
  1557. priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  1558. STATUS_RF_KILL_HW |
  1559. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  1560. STATUS_GEO_CONFIGURED |
  1561. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  1562. STATUS_EXIT_PENDING;
  1563. goto exit;
  1564. }
  1565. /* ...otherwise clear out all the status bits but the RF Kill
  1566. * bit and continue taking the NIC down. */
  1567. priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  1568. STATUS_RF_KILL_HW |
  1569. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  1570. STATUS_GEO_CONFIGURED |
  1571. test_bit(STATUS_FW_ERROR, &priv->status) <<
  1572. STATUS_FW_ERROR |
  1573. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  1574. STATUS_EXIT_PENDING;
  1575. /* device going down, Stop using ICT table */
  1576. iwl_disable_ict(priv);
  1577. spin_lock_irqsave(&priv->lock, flags);
  1578. iwl_clear_bit(priv, CSR_GP_CNTRL,
  1579. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  1580. spin_unlock_irqrestore(&priv->lock, flags);
  1581. iwl_txq_ctx_stop(priv);
  1582. iwl_rxq_stop(priv);
  1583. iwl_write_prph(priv, APMG_CLK_DIS_REG,
  1584. APMG_CLK_VAL_DMA_CLK_RQT);
  1585. udelay(5);
  1586. /* Stop the device, and put it in low power state */
  1587. priv->cfg->ops->lib->apm_ops.stop(priv);
  1588. exit:
  1589. memset(&priv->card_alive, 0, sizeof(struct iwl_alive_resp));
  1590. if (priv->ibss_beacon)
  1591. dev_kfree_skb(priv->ibss_beacon);
  1592. priv->ibss_beacon = NULL;
  1593. /* clear out any free frames */
  1594. iwl_clear_free_frames(priv);
  1595. }
  1596. static void iwl_down(struct iwl_priv *priv)
  1597. {
  1598. mutex_lock(&priv->mutex);
  1599. __iwl_down(priv);
  1600. mutex_unlock(&priv->mutex);
  1601. iwl_cancel_deferred_work(priv);
  1602. }
  1603. #define HW_READY_TIMEOUT (50)
  1604. static int iwl_set_hw_ready(struct iwl_priv *priv)
  1605. {
  1606. int ret = 0;
  1607. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1608. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  1609. /* See if we got it */
  1610. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  1611. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  1612. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  1613. HW_READY_TIMEOUT);
  1614. if (ret != -ETIMEDOUT)
  1615. priv->hw_ready = true;
  1616. else
  1617. priv->hw_ready = false;
  1618. IWL_DEBUG_INFO(priv, "hardware %s\n",
  1619. (priv->hw_ready == 1) ? "ready" : "not ready");
  1620. return ret;
  1621. }
  1622. static int iwl_prepare_card_hw(struct iwl_priv *priv)
  1623. {
  1624. int ret = 0;
  1625. IWL_DEBUG_INFO(priv, "iwl_prepare_card_hw enter \n");
  1626. ret = iwl_set_hw_ready(priv);
  1627. if (priv->hw_ready)
  1628. return ret;
  1629. /* If HW is not ready, prepare the conditions to check again */
  1630. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1631. CSR_HW_IF_CONFIG_REG_PREPARE);
  1632. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  1633. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  1634. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  1635. /* HW should be ready by now, check again. */
  1636. if (ret != -ETIMEDOUT)
  1637. iwl_set_hw_ready(priv);
  1638. return ret;
  1639. }
  1640. #define MAX_HW_RESTARTS 5
  1641. static int __iwl_up(struct iwl_priv *priv)
  1642. {
  1643. int i;
  1644. int ret;
  1645. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  1646. IWL_WARN(priv, "Exit pending; will not bring the NIC up\n");
  1647. return -EIO;
  1648. }
  1649. if (!priv->ucode_data_backup.v_addr || !priv->ucode_data.v_addr) {
  1650. IWL_ERR(priv, "ucode not available for device bringup\n");
  1651. return -EIO;
  1652. }
  1653. iwl_prepare_card_hw(priv);
  1654. if (!priv->hw_ready) {
  1655. IWL_WARN(priv, "Exit HW not ready\n");
  1656. return -EIO;
  1657. }
  1658. /* If platform's RF_KILL switch is NOT set to KILL */
  1659. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  1660. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  1661. else
  1662. set_bit(STATUS_RF_KILL_HW, &priv->status);
  1663. if (iwl_is_rfkill(priv)) {
  1664. wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
  1665. iwl_enable_interrupts(priv);
  1666. IWL_WARN(priv, "Radio disabled by HW RF Kill switch\n");
  1667. return 0;
  1668. }
  1669. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  1670. ret = iwl_hw_nic_init(priv);
  1671. if (ret) {
  1672. IWL_ERR(priv, "Unable to init nic\n");
  1673. return ret;
  1674. }
  1675. /* make sure rfkill handshake bits are cleared */
  1676. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  1677. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  1678. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  1679. /* clear (again), then enable host interrupts */
  1680. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  1681. iwl_enable_interrupts(priv);
  1682. /* really make sure rfkill handshake bits are cleared */
  1683. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  1684. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  1685. /* Copy original ucode data image from disk into backup cache.
  1686. * This will be used to initialize the on-board processor's
  1687. * data SRAM for a clean start when the runtime program first loads. */
  1688. memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr,
  1689. priv->ucode_data.len);
  1690. for (i = 0; i < MAX_HW_RESTARTS; i++) {
  1691. iwl_clear_stations_table(priv);
  1692. /* load bootstrap state machine,
  1693. * load bootstrap program into processor's memory,
  1694. * prepare to load the "initialize" uCode */
  1695. ret = priv->cfg->ops->lib->load_ucode(priv);
  1696. if (ret) {
  1697. IWL_ERR(priv, "Unable to set up bootstrap uCode: %d\n",
  1698. ret);
  1699. continue;
  1700. }
  1701. /* start card; "initialize" will load runtime ucode */
  1702. iwl_nic_start(priv);
  1703. IWL_DEBUG_INFO(priv, DRV_NAME " is coming up\n");
  1704. return 0;
  1705. }
  1706. set_bit(STATUS_EXIT_PENDING, &priv->status);
  1707. __iwl_down(priv);
  1708. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  1709. /* tried to restart and config the device for as long as our
  1710. * patience could withstand */
  1711. IWL_ERR(priv, "Unable to initialize device after %d attempts.\n", i);
  1712. return -EIO;
  1713. }
  1714. /*****************************************************************************
  1715. *
  1716. * Workqueue callbacks
  1717. *
  1718. *****************************************************************************/
  1719. static void iwl_bg_init_alive_start(struct work_struct *data)
  1720. {
  1721. struct iwl_priv *priv =
  1722. container_of(data, struct iwl_priv, init_alive_start.work);
  1723. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1724. return;
  1725. mutex_lock(&priv->mutex);
  1726. priv->cfg->ops->lib->init_alive_start(priv);
  1727. mutex_unlock(&priv->mutex);
  1728. }
  1729. static void iwl_bg_alive_start(struct work_struct *data)
  1730. {
  1731. struct iwl_priv *priv =
  1732. container_of(data, struct iwl_priv, alive_start.work);
  1733. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1734. return;
  1735. /* enable dram interrupt */
  1736. iwl_reset_ict(priv);
  1737. mutex_lock(&priv->mutex);
  1738. iwl_alive_start(priv);
  1739. mutex_unlock(&priv->mutex);
  1740. }
  1741. static void iwl_bg_run_time_calib_work(struct work_struct *work)
  1742. {
  1743. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  1744. run_time_calib_work);
  1745. mutex_lock(&priv->mutex);
  1746. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  1747. test_bit(STATUS_SCANNING, &priv->status)) {
  1748. mutex_unlock(&priv->mutex);
  1749. return;
  1750. }
  1751. if (priv->start_calib) {
  1752. iwl_chain_noise_calibration(priv, &priv->statistics);
  1753. iwl_sensitivity_calibration(priv, &priv->statistics);
  1754. }
  1755. mutex_unlock(&priv->mutex);
  1756. return;
  1757. }
  1758. static void iwl_bg_up(struct work_struct *data)
  1759. {
  1760. struct iwl_priv *priv = container_of(data, struct iwl_priv, up);
  1761. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1762. return;
  1763. mutex_lock(&priv->mutex);
  1764. __iwl_up(priv);
  1765. mutex_unlock(&priv->mutex);
  1766. }
  1767. static void iwl_bg_restart(struct work_struct *data)
  1768. {
  1769. struct iwl_priv *priv = container_of(data, struct iwl_priv, restart);
  1770. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1771. return;
  1772. if (test_and_clear_bit(STATUS_FW_ERROR, &priv->status)) {
  1773. mutex_lock(&priv->mutex);
  1774. priv->vif = NULL;
  1775. priv->is_open = 0;
  1776. mutex_unlock(&priv->mutex);
  1777. iwl_down(priv);
  1778. ieee80211_restart_hw(priv->hw);
  1779. } else {
  1780. iwl_down(priv);
  1781. queue_work(priv->workqueue, &priv->up);
  1782. }
  1783. }
  1784. static void iwl_bg_rx_replenish(struct work_struct *data)
  1785. {
  1786. struct iwl_priv *priv =
  1787. container_of(data, struct iwl_priv, rx_replenish);
  1788. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1789. return;
  1790. mutex_lock(&priv->mutex);
  1791. iwl_rx_replenish(priv);
  1792. mutex_unlock(&priv->mutex);
  1793. }
  1794. #define IWL_DELAY_NEXT_SCAN (HZ*2)
  1795. void iwl_post_associate(struct iwl_priv *priv)
  1796. {
  1797. struct ieee80211_conf *conf = NULL;
  1798. int ret = 0;
  1799. unsigned long flags;
  1800. if (priv->iw_mode == NL80211_IFTYPE_AP) {
  1801. IWL_ERR(priv, "%s Should not be called in AP mode\n", __func__);
  1802. return;
  1803. }
  1804. IWL_DEBUG_ASSOC(priv, "Associated as %d to: %pM\n",
  1805. priv->assoc_id, priv->active_rxon.bssid_addr);
  1806. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1807. return;
  1808. if (!priv->vif || !priv->is_open)
  1809. return;
  1810. iwl_scan_cancel_timeout(priv, 200);
  1811. conf = ieee80211_get_hw_conf(priv->hw);
  1812. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  1813. iwlcore_commit_rxon(priv);
  1814. iwl_setup_rxon_timing(priv);
  1815. ret = iwl_send_cmd_pdu(priv, REPLY_RXON_TIMING,
  1816. sizeof(priv->rxon_timing), &priv->rxon_timing);
  1817. if (ret)
  1818. IWL_WARN(priv, "REPLY_RXON_TIMING failed - "
  1819. "Attempting to continue.\n");
  1820. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  1821. iwl_set_rxon_ht(priv, &priv->current_ht_config);
  1822. if (priv->cfg->ops->hcmd->set_rxon_chain)
  1823. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  1824. priv->staging_rxon.assoc_id = cpu_to_le16(priv->assoc_id);
  1825. IWL_DEBUG_ASSOC(priv, "assoc id %d beacon interval %d\n",
  1826. priv->assoc_id, priv->beacon_int);
  1827. if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_PREAMBLE)
  1828. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  1829. else
  1830. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  1831. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
  1832. if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_SLOT_TIME)
  1833. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  1834. else
  1835. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  1836. if (priv->iw_mode == NL80211_IFTYPE_ADHOC)
  1837. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  1838. }
  1839. iwlcore_commit_rxon(priv);
  1840. switch (priv->iw_mode) {
  1841. case NL80211_IFTYPE_STATION:
  1842. break;
  1843. case NL80211_IFTYPE_ADHOC:
  1844. /* assume default assoc id */
  1845. priv->assoc_id = 1;
  1846. iwl_rxon_add_station(priv, priv->bssid, 0);
  1847. iwl_send_beacon_cmd(priv);
  1848. break;
  1849. default:
  1850. IWL_ERR(priv, "%s Should not be called in %d mode\n",
  1851. __func__, priv->iw_mode);
  1852. break;
  1853. }
  1854. if (priv->iw_mode == NL80211_IFTYPE_ADHOC)
  1855. priv->assoc_station_added = 1;
  1856. spin_lock_irqsave(&priv->lock, flags);
  1857. iwl_activate_qos(priv, 0);
  1858. spin_unlock_irqrestore(&priv->lock, flags);
  1859. /* the chain noise calibration will enabled PM upon completion
  1860. * If chain noise has already been run, then we need to enable
  1861. * power management here */
  1862. if (priv->chain_noise_data.state == IWL_CHAIN_NOISE_DONE)
  1863. iwl_power_update_mode(priv, false);
  1864. /* Enable Rx differential gain and sensitivity calibrations */
  1865. iwl_chain_noise_reset(priv);
  1866. priv->start_calib = 1;
  1867. }
  1868. /*****************************************************************************
  1869. *
  1870. * mac80211 entry point functions
  1871. *
  1872. *****************************************************************************/
  1873. #define UCODE_READY_TIMEOUT (4 * HZ)
  1874. /*
  1875. * Not a mac80211 entry point function, but it fits in with all the
  1876. * other mac80211 functions grouped here.
  1877. */
  1878. static int iwl_setup_mac(struct iwl_priv *priv)
  1879. {
  1880. int ret;
  1881. struct ieee80211_hw *hw = priv->hw;
  1882. hw->rate_control_algorithm = "iwl-agn-rs";
  1883. /* Tell mac80211 our characteristics */
  1884. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  1885. IEEE80211_HW_NOISE_DBM |
  1886. IEEE80211_HW_AMPDU_AGGREGATION |
  1887. IEEE80211_HW_SPECTRUM_MGMT;
  1888. if (!priv->cfg->broken_powersave)
  1889. hw->flags |= IEEE80211_HW_SUPPORTS_PS |
  1890. IEEE80211_HW_SUPPORTS_DYNAMIC_PS;
  1891. hw->sta_data_size = sizeof(struct iwl_station_priv);
  1892. hw->wiphy->interface_modes =
  1893. BIT(NL80211_IFTYPE_STATION) |
  1894. BIT(NL80211_IFTYPE_ADHOC);
  1895. hw->wiphy->custom_regulatory = true;
  1896. /* Firmware does not support this */
  1897. hw->wiphy->disable_beacon_hints = true;
  1898. /*
  1899. * For now, disable PS by default because it affects
  1900. * RX performance significantly.
  1901. */
  1902. hw->wiphy->ps_default = false;
  1903. hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
  1904. /* we create the 802.11 header and a zero-length SSID element */
  1905. hw->wiphy->max_scan_ie_len = IWL_MAX_PROBE_REQUEST - 24 - 2;
  1906. /* Default value; 4 EDCA QOS priorities */
  1907. hw->queues = 4;
  1908. hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
  1909. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  1910. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  1911. &priv->bands[IEEE80211_BAND_2GHZ];
  1912. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  1913. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  1914. &priv->bands[IEEE80211_BAND_5GHZ];
  1915. ret = ieee80211_register_hw(priv->hw);
  1916. if (ret) {
  1917. IWL_ERR(priv, "Failed to register hw (error %d)\n", ret);
  1918. return ret;
  1919. }
  1920. priv->mac80211_registered = 1;
  1921. return 0;
  1922. }
  1923. static int iwl_mac_start(struct ieee80211_hw *hw)
  1924. {
  1925. struct iwl_priv *priv = hw->priv;
  1926. int ret;
  1927. IWL_DEBUG_MAC80211(priv, "enter\n");
  1928. /* we should be verifying the device is ready to be opened */
  1929. mutex_lock(&priv->mutex);
  1930. /* fetch ucode file from disk, alloc and copy to bus-master buffers ...
  1931. * ucode filename and max sizes are card-specific. */
  1932. if (!priv->ucode_code.len) {
  1933. ret = iwl_read_ucode(priv);
  1934. if (ret) {
  1935. IWL_ERR(priv, "Could not read microcode: %d\n", ret);
  1936. mutex_unlock(&priv->mutex);
  1937. return ret;
  1938. }
  1939. }
  1940. ret = __iwl_up(priv);
  1941. mutex_unlock(&priv->mutex);
  1942. if (ret)
  1943. return ret;
  1944. if (iwl_is_rfkill(priv))
  1945. goto out;
  1946. IWL_DEBUG_INFO(priv, "Start UP work done.\n");
  1947. /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
  1948. * mac80211 will not be run successfully. */
  1949. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  1950. test_bit(STATUS_READY, &priv->status),
  1951. UCODE_READY_TIMEOUT);
  1952. if (!ret) {
  1953. if (!test_bit(STATUS_READY, &priv->status)) {
  1954. IWL_ERR(priv, "START_ALIVE timeout after %dms.\n",
  1955. jiffies_to_msecs(UCODE_READY_TIMEOUT));
  1956. return -ETIMEDOUT;
  1957. }
  1958. }
  1959. iwl_led_start(priv);
  1960. out:
  1961. priv->is_open = 1;
  1962. IWL_DEBUG_MAC80211(priv, "leave\n");
  1963. return 0;
  1964. }
  1965. static void iwl_mac_stop(struct ieee80211_hw *hw)
  1966. {
  1967. struct iwl_priv *priv = hw->priv;
  1968. IWL_DEBUG_MAC80211(priv, "enter\n");
  1969. if (!priv->is_open)
  1970. return;
  1971. priv->is_open = 0;
  1972. if (iwl_is_ready_rf(priv) || test_bit(STATUS_SCAN_HW, &priv->status)) {
  1973. /* stop mac, cancel any scan request and clear
  1974. * RXON_FILTER_ASSOC_MSK BIT
  1975. */
  1976. mutex_lock(&priv->mutex);
  1977. iwl_scan_cancel_timeout(priv, 100);
  1978. mutex_unlock(&priv->mutex);
  1979. }
  1980. iwl_down(priv);
  1981. flush_workqueue(priv->workqueue);
  1982. /* enable interrupts again in order to receive rfkill changes */
  1983. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  1984. iwl_enable_interrupts(priv);
  1985. IWL_DEBUG_MAC80211(priv, "leave\n");
  1986. }
  1987. static int iwl_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  1988. {
  1989. struct iwl_priv *priv = hw->priv;
  1990. IWL_DEBUG_MACDUMP(priv, "enter\n");
  1991. IWL_DEBUG_TX(priv, "dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  1992. ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
  1993. if (iwl_tx_skb(priv, skb))
  1994. dev_kfree_skb_any(skb);
  1995. IWL_DEBUG_MACDUMP(priv, "leave\n");
  1996. return NETDEV_TX_OK;
  1997. }
  1998. void iwl_config_ap(struct iwl_priv *priv)
  1999. {
  2000. int ret = 0;
  2001. unsigned long flags;
  2002. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2003. return;
  2004. /* The following should be done only at AP bring up */
  2005. if (!iwl_is_associated(priv)) {
  2006. /* RXON - unassoc (to set timing command) */
  2007. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2008. iwlcore_commit_rxon(priv);
  2009. /* RXON Timing */
  2010. iwl_setup_rxon_timing(priv);
  2011. ret = iwl_send_cmd_pdu(priv, REPLY_RXON_TIMING,
  2012. sizeof(priv->rxon_timing), &priv->rxon_timing);
  2013. if (ret)
  2014. IWL_WARN(priv, "REPLY_RXON_TIMING failed - "
  2015. "Attempting to continue.\n");
  2016. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2017. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2018. /* FIXME: what should be the assoc_id for AP? */
  2019. priv->staging_rxon.assoc_id = cpu_to_le16(priv->assoc_id);
  2020. if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_PREAMBLE)
  2021. priv->staging_rxon.flags |=
  2022. RXON_FLG_SHORT_PREAMBLE_MSK;
  2023. else
  2024. priv->staging_rxon.flags &=
  2025. ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2026. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
  2027. if (priv->assoc_capability &
  2028. WLAN_CAPABILITY_SHORT_SLOT_TIME)
  2029. priv->staging_rxon.flags |=
  2030. RXON_FLG_SHORT_SLOT_MSK;
  2031. else
  2032. priv->staging_rxon.flags &=
  2033. ~RXON_FLG_SHORT_SLOT_MSK;
  2034. if (priv->iw_mode == NL80211_IFTYPE_ADHOC)
  2035. priv->staging_rxon.flags &=
  2036. ~RXON_FLG_SHORT_SLOT_MSK;
  2037. }
  2038. /* restore RXON assoc */
  2039. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2040. iwlcore_commit_rxon(priv);
  2041. spin_lock_irqsave(&priv->lock, flags);
  2042. iwl_activate_qos(priv, 1);
  2043. spin_unlock_irqrestore(&priv->lock, flags);
  2044. iwl_rxon_add_station(priv, iwl_bcast_addr, 0);
  2045. }
  2046. iwl_send_beacon_cmd(priv);
  2047. /* FIXME - we need to add code here to detect a totally new
  2048. * configuration, reset the AP, unassoc, rxon timing, assoc,
  2049. * clear sta table, add BCAST sta... */
  2050. }
  2051. static void iwl_mac_update_tkip_key(struct ieee80211_hw *hw,
  2052. struct ieee80211_key_conf *keyconf, const u8 *addr,
  2053. u32 iv32, u16 *phase1key)
  2054. {
  2055. struct iwl_priv *priv = hw->priv;
  2056. IWL_DEBUG_MAC80211(priv, "enter\n");
  2057. iwl_update_tkip_key(priv, keyconf, addr, iv32, phase1key);
  2058. IWL_DEBUG_MAC80211(priv, "leave\n");
  2059. }
  2060. static int iwl_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2061. struct ieee80211_vif *vif,
  2062. struct ieee80211_sta *sta,
  2063. struct ieee80211_key_conf *key)
  2064. {
  2065. struct iwl_priv *priv = hw->priv;
  2066. const u8 *addr;
  2067. int ret;
  2068. u8 sta_id;
  2069. bool is_default_wep_key = false;
  2070. IWL_DEBUG_MAC80211(priv, "enter\n");
  2071. if (priv->cfg->mod_params->sw_crypto) {
  2072. IWL_DEBUG_MAC80211(priv, "leave - hwcrypto disabled\n");
  2073. return -EOPNOTSUPP;
  2074. }
  2075. addr = sta ? sta->addr : iwl_bcast_addr;
  2076. sta_id = iwl_find_station(priv, addr);
  2077. if (sta_id == IWL_INVALID_STATION) {
  2078. IWL_DEBUG_MAC80211(priv, "leave - %pM not in station map.\n",
  2079. addr);
  2080. return -EINVAL;
  2081. }
  2082. mutex_lock(&priv->mutex);
  2083. iwl_scan_cancel_timeout(priv, 100);
  2084. mutex_unlock(&priv->mutex);
  2085. /* If we are getting WEP group key and we didn't receive any key mapping
  2086. * so far, we are in legacy wep mode (group key only), otherwise we are
  2087. * in 1X mode.
  2088. * In legacy wep mode, we use another host command to the uCode */
  2089. if (key->alg == ALG_WEP && sta_id == priv->hw_params.bcast_sta_id &&
  2090. priv->iw_mode != NL80211_IFTYPE_AP) {
  2091. if (cmd == SET_KEY)
  2092. is_default_wep_key = !priv->key_mapping_key;
  2093. else
  2094. is_default_wep_key =
  2095. (key->hw_key_idx == HW_KEY_DEFAULT);
  2096. }
  2097. switch (cmd) {
  2098. case SET_KEY:
  2099. if (is_default_wep_key)
  2100. ret = iwl_set_default_wep_key(priv, key);
  2101. else
  2102. ret = iwl_set_dynamic_key(priv, key, sta_id);
  2103. IWL_DEBUG_MAC80211(priv, "enable hwcrypto key\n");
  2104. break;
  2105. case DISABLE_KEY:
  2106. if (is_default_wep_key)
  2107. ret = iwl_remove_default_wep_key(priv, key);
  2108. else
  2109. ret = iwl_remove_dynamic_key(priv, key, sta_id);
  2110. IWL_DEBUG_MAC80211(priv, "disable hwcrypto key\n");
  2111. break;
  2112. default:
  2113. ret = -EINVAL;
  2114. }
  2115. IWL_DEBUG_MAC80211(priv, "leave\n");
  2116. return ret;
  2117. }
  2118. static int iwl_mac_ampdu_action(struct ieee80211_hw *hw,
  2119. enum ieee80211_ampdu_mlme_action action,
  2120. struct ieee80211_sta *sta, u16 tid, u16 *ssn)
  2121. {
  2122. struct iwl_priv *priv = hw->priv;
  2123. int ret;
  2124. IWL_DEBUG_HT(priv, "A-MPDU action on addr %pM tid %d\n",
  2125. sta->addr, tid);
  2126. if (!(priv->cfg->sku & IWL_SKU_N))
  2127. return -EACCES;
  2128. switch (action) {
  2129. case IEEE80211_AMPDU_RX_START:
  2130. IWL_DEBUG_HT(priv, "start Rx\n");
  2131. return iwl_sta_rx_agg_start(priv, sta->addr, tid, *ssn);
  2132. case IEEE80211_AMPDU_RX_STOP:
  2133. IWL_DEBUG_HT(priv, "stop Rx\n");
  2134. ret = iwl_sta_rx_agg_stop(priv, sta->addr, tid);
  2135. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2136. return 0;
  2137. else
  2138. return ret;
  2139. case IEEE80211_AMPDU_TX_START:
  2140. IWL_DEBUG_HT(priv, "start Tx\n");
  2141. return iwl_tx_agg_start(priv, sta->addr, tid, ssn);
  2142. case IEEE80211_AMPDU_TX_STOP:
  2143. IWL_DEBUG_HT(priv, "stop Tx\n");
  2144. ret = iwl_tx_agg_stop(priv, sta->addr, tid);
  2145. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2146. return 0;
  2147. else
  2148. return ret;
  2149. default:
  2150. IWL_DEBUG_HT(priv, "unknown\n");
  2151. return -EINVAL;
  2152. break;
  2153. }
  2154. return 0;
  2155. }
  2156. static int iwl_mac_get_stats(struct ieee80211_hw *hw,
  2157. struct ieee80211_low_level_stats *stats)
  2158. {
  2159. struct iwl_priv *priv = hw->priv;
  2160. priv = hw->priv;
  2161. IWL_DEBUG_MAC80211(priv, "enter\n");
  2162. IWL_DEBUG_MAC80211(priv, "leave\n");
  2163. return 0;
  2164. }
  2165. /*****************************************************************************
  2166. *
  2167. * sysfs attributes
  2168. *
  2169. *****************************************************************************/
  2170. #ifdef CONFIG_IWLWIFI_DEBUG
  2171. /*
  2172. * The following adds a new attribute to the sysfs representation
  2173. * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
  2174. * used for controlling the debug level.
  2175. *
  2176. * See the level definitions in iwl for details.
  2177. *
  2178. * The debug_level being managed using sysfs below is a per device debug
  2179. * level that is used instead of the global debug level if it (the per
  2180. * device debug level) is set.
  2181. */
  2182. static ssize_t show_debug_level(struct device *d,
  2183. struct device_attribute *attr, char *buf)
  2184. {
  2185. struct iwl_priv *priv = dev_get_drvdata(d);
  2186. return sprintf(buf, "0x%08X\n", iwl_get_debug_level(priv));
  2187. }
  2188. static ssize_t store_debug_level(struct device *d,
  2189. struct device_attribute *attr,
  2190. const char *buf, size_t count)
  2191. {
  2192. struct iwl_priv *priv = dev_get_drvdata(d);
  2193. unsigned long val;
  2194. int ret;
  2195. ret = strict_strtoul(buf, 0, &val);
  2196. if (ret)
  2197. IWL_ERR(priv, "%s is not in hex or decimal form.\n", buf);
  2198. else {
  2199. priv->debug_level = val;
  2200. if (iwl_alloc_traffic_mem(priv))
  2201. IWL_ERR(priv,
  2202. "Not enough memory to generate traffic log\n");
  2203. }
  2204. return strnlen(buf, count);
  2205. }
  2206. static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO,
  2207. show_debug_level, store_debug_level);
  2208. #endif /* CONFIG_IWLWIFI_DEBUG */
  2209. static ssize_t show_temperature(struct device *d,
  2210. struct device_attribute *attr, char *buf)
  2211. {
  2212. struct iwl_priv *priv = dev_get_drvdata(d);
  2213. if (!iwl_is_alive(priv))
  2214. return -EAGAIN;
  2215. return sprintf(buf, "%d\n", priv->temperature);
  2216. }
  2217. static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
  2218. static ssize_t show_tx_power(struct device *d,
  2219. struct device_attribute *attr, char *buf)
  2220. {
  2221. struct iwl_priv *priv = dev_get_drvdata(d);
  2222. if (!iwl_is_ready_rf(priv))
  2223. return sprintf(buf, "off\n");
  2224. else
  2225. return sprintf(buf, "%d\n", priv->tx_power_user_lmt);
  2226. }
  2227. static ssize_t store_tx_power(struct device *d,
  2228. struct device_attribute *attr,
  2229. const char *buf, size_t count)
  2230. {
  2231. struct iwl_priv *priv = dev_get_drvdata(d);
  2232. unsigned long val;
  2233. int ret;
  2234. ret = strict_strtoul(buf, 10, &val);
  2235. if (ret)
  2236. IWL_INFO(priv, "%s is not in decimal form.\n", buf);
  2237. else {
  2238. ret = iwl_set_tx_power(priv, val, false);
  2239. if (ret)
  2240. IWL_ERR(priv, "failed setting tx power (0x%d).\n",
  2241. ret);
  2242. else
  2243. ret = count;
  2244. }
  2245. return ret;
  2246. }
  2247. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
  2248. static ssize_t show_flags(struct device *d,
  2249. struct device_attribute *attr, char *buf)
  2250. {
  2251. struct iwl_priv *priv = dev_get_drvdata(d);
  2252. return sprintf(buf, "0x%04X\n", priv->active_rxon.flags);
  2253. }
  2254. static ssize_t store_flags(struct device *d,
  2255. struct device_attribute *attr,
  2256. const char *buf, size_t count)
  2257. {
  2258. struct iwl_priv *priv = dev_get_drvdata(d);
  2259. unsigned long val;
  2260. u32 flags;
  2261. int ret = strict_strtoul(buf, 0, &val);
  2262. if (ret)
  2263. return ret;
  2264. flags = (u32)val;
  2265. mutex_lock(&priv->mutex);
  2266. if (le32_to_cpu(priv->staging_rxon.flags) != flags) {
  2267. /* Cancel any currently running scans... */
  2268. if (iwl_scan_cancel_timeout(priv, 100))
  2269. IWL_WARN(priv, "Could not cancel scan.\n");
  2270. else {
  2271. IWL_DEBUG_INFO(priv, "Commit rxon.flags = 0x%04X\n", flags);
  2272. priv->staging_rxon.flags = cpu_to_le32(flags);
  2273. iwlcore_commit_rxon(priv);
  2274. }
  2275. }
  2276. mutex_unlock(&priv->mutex);
  2277. return count;
  2278. }
  2279. static DEVICE_ATTR(flags, S_IWUSR | S_IRUGO, show_flags, store_flags);
  2280. static ssize_t show_filter_flags(struct device *d,
  2281. struct device_attribute *attr, char *buf)
  2282. {
  2283. struct iwl_priv *priv = dev_get_drvdata(d);
  2284. return sprintf(buf, "0x%04X\n",
  2285. le32_to_cpu(priv->active_rxon.filter_flags));
  2286. }
  2287. static ssize_t store_filter_flags(struct device *d,
  2288. struct device_attribute *attr,
  2289. const char *buf, size_t count)
  2290. {
  2291. struct iwl_priv *priv = dev_get_drvdata(d);
  2292. unsigned long val;
  2293. u32 filter_flags;
  2294. int ret = strict_strtoul(buf, 0, &val);
  2295. if (ret)
  2296. return ret;
  2297. filter_flags = (u32)val;
  2298. mutex_lock(&priv->mutex);
  2299. if (le32_to_cpu(priv->staging_rxon.filter_flags) != filter_flags) {
  2300. /* Cancel any currently running scans... */
  2301. if (iwl_scan_cancel_timeout(priv, 100))
  2302. IWL_WARN(priv, "Could not cancel scan.\n");
  2303. else {
  2304. IWL_DEBUG_INFO(priv, "Committing rxon.filter_flags = "
  2305. "0x%04X\n", filter_flags);
  2306. priv->staging_rxon.filter_flags =
  2307. cpu_to_le32(filter_flags);
  2308. iwlcore_commit_rxon(priv);
  2309. }
  2310. }
  2311. mutex_unlock(&priv->mutex);
  2312. return count;
  2313. }
  2314. static DEVICE_ATTR(filter_flags, S_IWUSR | S_IRUGO, show_filter_flags,
  2315. store_filter_flags);
  2316. static ssize_t show_statistics(struct device *d,
  2317. struct device_attribute *attr, char *buf)
  2318. {
  2319. struct iwl_priv *priv = dev_get_drvdata(d);
  2320. u32 size = sizeof(struct iwl_notif_statistics);
  2321. u32 len = 0, ofs = 0;
  2322. u8 *data = (u8 *)&priv->statistics;
  2323. int rc = 0;
  2324. if (!iwl_is_alive(priv))
  2325. return -EAGAIN;
  2326. mutex_lock(&priv->mutex);
  2327. rc = iwl_send_statistics_request(priv, 0);
  2328. mutex_unlock(&priv->mutex);
  2329. if (rc) {
  2330. len = sprintf(buf,
  2331. "Error sending statistics request: 0x%08X\n", rc);
  2332. return len;
  2333. }
  2334. while (size && (PAGE_SIZE - len)) {
  2335. hex_dump_to_buffer(data + ofs, size, 16, 1, buf + len,
  2336. PAGE_SIZE - len, 1);
  2337. len = strlen(buf);
  2338. if (PAGE_SIZE - len)
  2339. buf[len++] = '\n';
  2340. ofs += 16;
  2341. size -= min(size, 16U);
  2342. }
  2343. return len;
  2344. }
  2345. static DEVICE_ATTR(statistics, S_IRUGO, show_statistics, NULL);
  2346. static ssize_t show_rts_ht_protection(struct device *d,
  2347. struct device_attribute *attr, char *buf)
  2348. {
  2349. struct iwl_priv *priv = dev_get_drvdata(d);
  2350. return sprintf(buf, "%s\n",
  2351. priv->cfg->use_rts_for_ht ? "RTS/CTS" : "CTS-to-self");
  2352. }
  2353. static ssize_t store_rts_ht_protection(struct device *d,
  2354. struct device_attribute *attr,
  2355. const char *buf, size_t count)
  2356. {
  2357. struct iwl_priv *priv = dev_get_drvdata(d);
  2358. unsigned long val;
  2359. int ret;
  2360. ret = strict_strtoul(buf, 10, &val);
  2361. if (ret)
  2362. IWL_INFO(priv, "Input is not in decimal form.\n");
  2363. else {
  2364. if (!iwl_is_associated(priv))
  2365. priv->cfg->use_rts_for_ht = val ? true : false;
  2366. else
  2367. IWL_ERR(priv, "Sta associated with AP - "
  2368. "Change protection mechanism is not allowed\n");
  2369. ret = count;
  2370. }
  2371. return ret;
  2372. }
  2373. static DEVICE_ATTR(rts_ht_protection, S_IWUSR | S_IRUGO,
  2374. show_rts_ht_protection, store_rts_ht_protection);
  2375. /*****************************************************************************
  2376. *
  2377. * driver setup and teardown
  2378. *
  2379. *****************************************************************************/
  2380. static void iwl_setup_deferred_work(struct iwl_priv *priv)
  2381. {
  2382. priv->workqueue = create_singlethread_workqueue(DRV_NAME);
  2383. init_waitqueue_head(&priv->wait_command_queue);
  2384. INIT_WORK(&priv->up, iwl_bg_up);
  2385. INIT_WORK(&priv->restart, iwl_bg_restart);
  2386. INIT_WORK(&priv->rx_replenish, iwl_bg_rx_replenish);
  2387. INIT_WORK(&priv->beacon_update, iwl_bg_beacon_update);
  2388. INIT_WORK(&priv->run_time_calib_work, iwl_bg_run_time_calib_work);
  2389. INIT_DELAYED_WORK(&priv->init_alive_start, iwl_bg_init_alive_start);
  2390. INIT_DELAYED_WORK(&priv->alive_start, iwl_bg_alive_start);
  2391. iwl_setup_scan_deferred_work(priv);
  2392. if (priv->cfg->ops->lib->setup_deferred_work)
  2393. priv->cfg->ops->lib->setup_deferred_work(priv);
  2394. init_timer(&priv->statistics_periodic);
  2395. priv->statistics_periodic.data = (unsigned long)priv;
  2396. priv->statistics_periodic.function = iwl_bg_statistics_periodic;
  2397. if (!priv->cfg->use_isr_legacy)
  2398. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  2399. iwl_irq_tasklet, (unsigned long)priv);
  2400. else
  2401. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  2402. iwl_irq_tasklet_legacy, (unsigned long)priv);
  2403. }
  2404. static void iwl_cancel_deferred_work(struct iwl_priv *priv)
  2405. {
  2406. if (priv->cfg->ops->lib->cancel_deferred_work)
  2407. priv->cfg->ops->lib->cancel_deferred_work(priv);
  2408. cancel_delayed_work_sync(&priv->init_alive_start);
  2409. cancel_delayed_work(&priv->scan_check);
  2410. cancel_delayed_work(&priv->alive_start);
  2411. cancel_work_sync(&priv->beacon_update);
  2412. del_timer_sync(&priv->statistics_periodic);
  2413. }
  2414. static struct attribute *iwl_sysfs_entries[] = {
  2415. &dev_attr_flags.attr,
  2416. &dev_attr_filter_flags.attr,
  2417. &dev_attr_statistics.attr,
  2418. &dev_attr_temperature.attr,
  2419. &dev_attr_tx_power.attr,
  2420. &dev_attr_rts_ht_protection.attr,
  2421. #ifdef CONFIG_IWLWIFI_DEBUG
  2422. &dev_attr_debug_level.attr,
  2423. #endif
  2424. NULL
  2425. };
  2426. static struct attribute_group iwl_attribute_group = {
  2427. .name = NULL, /* put in device directory */
  2428. .attrs = iwl_sysfs_entries,
  2429. };
  2430. static struct ieee80211_ops iwl_hw_ops = {
  2431. .tx = iwl_mac_tx,
  2432. .start = iwl_mac_start,
  2433. .stop = iwl_mac_stop,
  2434. .add_interface = iwl_mac_add_interface,
  2435. .remove_interface = iwl_mac_remove_interface,
  2436. .config = iwl_mac_config,
  2437. .configure_filter = iwl_configure_filter,
  2438. .set_key = iwl_mac_set_key,
  2439. .update_tkip_key = iwl_mac_update_tkip_key,
  2440. .get_stats = iwl_mac_get_stats,
  2441. .get_tx_stats = iwl_mac_get_tx_stats,
  2442. .conf_tx = iwl_mac_conf_tx,
  2443. .reset_tsf = iwl_mac_reset_tsf,
  2444. .bss_info_changed = iwl_bss_info_changed,
  2445. .ampdu_action = iwl_mac_ampdu_action,
  2446. .hw_scan = iwl_mac_hw_scan
  2447. };
  2448. static int iwl_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  2449. {
  2450. int err = 0;
  2451. struct iwl_priv *priv;
  2452. struct ieee80211_hw *hw;
  2453. struct iwl_cfg *cfg = (struct iwl_cfg *)(ent->driver_data);
  2454. unsigned long flags;
  2455. u16 pci_cmd;
  2456. /************************
  2457. * 1. Allocating HW data
  2458. ************************/
  2459. /* Disabling hardware scan means that mac80211 will perform scans
  2460. * "the hard way", rather than using device's scan. */
  2461. if (cfg->mod_params->disable_hw_scan) {
  2462. if (iwl_debug_level & IWL_DL_INFO)
  2463. dev_printk(KERN_DEBUG, &(pdev->dev),
  2464. "Disabling hw_scan\n");
  2465. iwl_hw_ops.hw_scan = NULL;
  2466. }
  2467. hw = iwl_alloc_all(cfg, &iwl_hw_ops);
  2468. if (!hw) {
  2469. err = -ENOMEM;
  2470. goto out;
  2471. }
  2472. priv = hw->priv;
  2473. /* At this point both hw and priv are allocated. */
  2474. SET_IEEE80211_DEV(hw, &pdev->dev);
  2475. IWL_DEBUG_INFO(priv, "*** LOAD DRIVER ***\n");
  2476. priv->cfg = cfg;
  2477. priv->pci_dev = pdev;
  2478. priv->inta_mask = CSR_INI_SET_MASK;
  2479. #ifdef CONFIG_IWLWIFI_DEBUG
  2480. atomic_set(&priv->restrict_refcnt, 0);
  2481. #endif
  2482. if (iwl_alloc_traffic_mem(priv))
  2483. IWL_ERR(priv, "Not enough memory to generate traffic log\n");
  2484. /**************************
  2485. * 2. Initializing PCI bus
  2486. **************************/
  2487. if (pci_enable_device(pdev)) {
  2488. err = -ENODEV;
  2489. goto out_ieee80211_free_hw;
  2490. }
  2491. pci_set_master(pdev);
  2492. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  2493. if (!err)
  2494. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  2495. if (err) {
  2496. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2497. if (!err)
  2498. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  2499. /* both attempts failed: */
  2500. if (err) {
  2501. IWL_WARN(priv, "No suitable DMA available.\n");
  2502. goto out_pci_disable_device;
  2503. }
  2504. }
  2505. err = pci_request_regions(pdev, DRV_NAME);
  2506. if (err)
  2507. goto out_pci_disable_device;
  2508. pci_set_drvdata(pdev, priv);
  2509. /***********************
  2510. * 3. Read REV register
  2511. ***********************/
  2512. priv->hw_base = pci_iomap(pdev, 0, 0);
  2513. if (!priv->hw_base) {
  2514. err = -ENODEV;
  2515. goto out_pci_release_regions;
  2516. }
  2517. IWL_DEBUG_INFO(priv, "pci_resource_len = 0x%08llx\n",
  2518. (unsigned long long) pci_resource_len(pdev, 0));
  2519. IWL_DEBUG_INFO(priv, "pci_resource_base = %p\n", priv->hw_base);
  2520. /* this spin lock will be used in apm_ops.init and EEPROM access
  2521. * we should init now
  2522. */
  2523. spin_lock_init(&priv->reg_lock);
  2524. iwl_hw_detect(priv);
  2525. IWL_INFO(priv, "Detected Intel Wireless WiFi Link %s REV=0x%X\n",
  2526. priv->cfg->name, priv->hw_rev);
  2527. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  2528. * PCI Tx retries from interfering with C3 CPU state */
  2529. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  2530. iwl_prepare_card_hw(priv);
  2531. if (!priv->hw_ready) {
  2532. IWL_WARN(priv, "Failed, HW not ready\n");
  2533. goto out_iounmap;
  2534. }
  2535. /* amp init */
  2536. err = priv->cfg->ops->lib->apm_ops.init(priv);
  2537. if (err < 0) {
  2538. IWL_ERR(priv, "Failed to init APMG\n");
  2539. goto out_iounmap;
  2540. }
  2541. /*****************
  2542. * 4. Read EEPROM
  2543. *****************/
  2544. /* Read the EEPROM */
  2545. err = iwl_eeprom_init(priv);
  2546. if (err) {
  2547. IWL_ERR(priv, "Unable to init EEPROM\n");
  2548. goto out_iounmap;
  2549. }
  2550. err = iwl_eeprom_check_version(priv);
  2551. if (err)
  2552. goto out_free_eeprom;
  2553. /* extract MAC Address */
  2554. iwl_eeprom_get_mac(priv, priv->mac_addr);
  2555. IWL_DEBUG_INFO(priv, "MAC address: %pM\n", priv->mac_addr);
  2556. SET_IEEE80211_PERM_ADDR(priv->hw, priv->mac_addr);
  2557. /************************
  2558. * 5. Setup HW constants
  2559. ************************/
  2560. if (iwl_set_hw_params(priv)) {
  2561. IWL_ERR(priv, "failed to set hw parameters\n");
  2562. goto out_free_eeprom;
  2563. }
  2564. /*******************
  2565. * 6. Setup priv
  2566. *******************/
  2567. err = iwl_init_drv(priv);
  2568. if (err)
  2569. goto out_free_eeprom;
  2570. /* At this point both hw and priv are initialized. */
  2571. /********************
  2572. * 7. Setup services
  2573. ********************/
  2574. spin_lock_irqsave(&priv->lock, flags);
  2575. iwl_disable_interrupts(priv);
  2576. spin_unlock_irqrestore(&priv->lock, flags);
  2577. pci_enable_msi(priv->pci_dev);
  2578. iwl_alloc_isr_ict(priv);
  2579. err = request_irq(priv->pci_dev->irq, priv->cfg->ops->lib->isr,
  2580. IRQF_SHARED, DRV_NAME, priv);
  2581. if (err) {
  2582. IWL_ERR(priv, "Error allocating IRQ %d\n", priv->pci_dev->irq);
  2583. goto out_disable_msi;
  2584. }
  2585. err = sysfs_create_group(&pdev->dev.kobj, &iwl_attribute_group);
  2586. if (err) {
  2587. IWL_ERR(priv, "failed to create sysfs device attributes\n");
  2588. goto out_free_irq;
  2589. }
  2590. iwl_setup_deferred_work(priv);
  2591. iwl_setup_rx_handlers(priv);
  2592. /**********************************
  2593. * 8. Setup and register mac80211
  2594. **********************************/
  2595. /* enable interrupts if needed: hw bug w/a */
  2596. pci_read_config_word(priv->pci_dev, PCI_COMMAND, &pci_cmd);
  2597. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  2598. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  2599. pci_write_config_word(priv->pci_dev, PCI_COMMAND, pci_cmd);
  2600. }
  2601. iwl_enable_interrupts(priv);
  2602. err = iwl_setup_mac(priv);
  2603. if (err)
  2604. goto out_remove_sysfs;
  2605. err = iwl_dbgfs_register(priv, DRV_NAME);
  2606. if (err)
  2607. IWL_ERR(priv, "failed to create debugfs files. Ignoring error: %d\n", err);
  2608. /* If platform's RF_KILL switch is NOT set to KILL */
  2609. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  2610. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  2611. else
  2612. set_bit(STATUS_RF_KILL_HW, &priv->status);
  2613. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  2614. test_bit(STATUS_RF_KILL_HW, &priv->status));
  2615. iwl_power_initialize(priv);
  2616. iwl_tt_initialize(priv);
  2617. return 0;
  2618. out_remove_sysfs:
  2619. destroy_workqueue(priv->workqueue);
  2620. priv->workqueue = NULL;
  2621. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  2622. out_free_irq:
  2623. free_irq(priv->pci_dev->irq, priv);
  2624. iwl_free_isr_ict(priv);
  2625. out_disable_msi:
  2626. pci_disable_msi(priv->pci_dev);
  2627. iwl_uninit_drv(priv);
  2628. out_free_eeprom:
  2629. iwl_eeprom_free(priv);
  2630. out_iounmap:
  2631. pci_iounmap(pdev, priv->hw_base);
  2632. out_pci_release_regions:
  2633. pci_set_drvdata(pdev, NULL);
  2634. pci_release_regions(pdev);
  2635. out_pci_disable_device:
  2636. pci_disable_device(pdev);
  2637. out_ieee80211_free_hw:
  2638. iwl_free_traffic_mem(priv);
  2639. ieee80211_free_hw(priv->hw);
  2640. out:
  2641. return err;
  2642. }
  2643. static void __devexit iwl_pci_remove(struct pci_dev *pdev)
  2644. {
  2645. struct iwl_priv *priv = pci_get_drvdata(pdev);
  2646. unsigned long flags;
  2647. if (!priv)
  2648. return;
  2649. IWL_DEBUG_INFO(priv, "*** UNLOAD DRIVER ***\n");
  2650. iwl_dbgfs_unregister(priv);
  2651. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  2652. /* ieee80211_unregister_hw call wil cause iwl_mac_stop to
  2653. * to be called and iwl_down since we are removing the device
  2654. * we need to set STATUS_EXIT_PENDING bit.
  2655. */
  2656. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2657. if (priv->mac80211_registered) {
  2658. ieee80211_unregister_hw(priv->hw);
  2659. priv->mac80211_registered = 0;
  2660. } else {
  2661. iwl_down(priv);
  2662. }
  2663. iwl_tt_exit(priv);
  2664. /* make sure we flush any pending irq or
  2665. * tasklet for the driver
  2666. */
  2667. spin_lock_irqsave(&priv->lock, flags);
  2668. iwl_disable_interrupts(priv);
  2669. spin_unlock_irqrestore(&priv->lock, flags);
  2670. iwl_synchronize_irq(priv);
  2671. iwl_dealloc_ucode_pci(priv);
  2672. if (priv->rxq.bd)
  2673. iwl_rx_queue_free(priv, &priv->rxq);
  2674. iwl_hw_txq_ctx_free(priv);
  2675. iwl_clear_stations_table(priv);
  2676. iwl_eeprom_free(priv);
  2677. /*netif_stop_queue(dev); */
  2678. flush_workqueue(priv->workqueue);
  2679. /* ieee80211_unregister_hw calls iwl_mac_stop, which flushes
  2680. * priv->workqueue... so we can't take down the workqueue
  2681. * until now... */
  2682. destroy_workqueue(priv->workqueue);
  2683. priv->workqueue = NULL;
  2684. iwl_free_traffic_mem(priv);
  2685. free_irq(priv->pci_dev->irq, priv);
  2686. pci_disable_msi(priv->pci_dev);
  2687. pci_iounmap(pdev, priv->hw_base);
  2688. pci_release_regions(pdev);
  2689. pci_disable_device(pdev);
  2690. pci_set_drvdata(pdev, NULL);
  2691. iwl_uninit_drv(priv);
  2692. iwl_free_isr_ict(priv);
  2693. if (priv->ibss_beacon)
  2694. dev_kfree_skb(priv->ibss_beacon);
  2695. ieee80211_free_hw(priv->hw);
  2696. }
  2697. /*****************************************************************************
  2698. *
  2699. * driver and module entry point
  2700. *
  2701. *****************************************************************************/
  2702. /* Hardware specific file defines the PCI IDs table for that hardware module */
  2703. static struct pci_device_id iwl_hw_card_ids[] = {
  2704. #ifdef CONFIG_IWL4965
  2705. {IWL_PCI_DEVICE(0x4229, PCI_ANY_ID, iwl4965_agn_cfg)},
  2706. {IWL_PCI_DEVICE(0x4230, PCI_ANY_ID, iwl4965_agn_cfg)},
  2707. #endif /* CONFIG_IWL4965 */
  2708. #ifdef CONFIG_IWL5000
  2709. {IWL_PCI_DEVICE(0x4232, 0x1205, iwl5100_bg_cfg)},
  2710. {IWL_PCI_DEVICE(0x4232, 0x1305, iwl5100_bg_cfg)},
  2711. {IWL_PCI_DEVICE(0x4232, 0x1206, iwl5100_abg_cfg)},
  2712. {IWL_PCI_DEVICE(0x4232, 0x1306, iwl5100_abg_cfg)},
  2713. {IWL_PCI_DEVICE(0x4232, 0x1326, iwl5100_abg_cfg)},
  2714. {IWL_PCI_DEVICE(0x4237, 0x1216, iwl5100_abg_cfg)},
  2715. {IWL_PCI_DEVICE(0x4232, PCI_ANY_ID, iwl5100_agn_cfg)},
  2716. {IWL_PCI_DEVICE(0x4235, PCI_ANY_ID, iwl5300_agn_cfg)},
  2717. {IWL_PCI_DEVICE(0x4236, PCI_ANY_ID, iwl5300_agn_cfg)},
  2718. {IWL_PCI_DEVICE(0x4237, PCI_ANY_ID, iwl5100_agn_cfg)},
  2719. /* 5350 WiFi/WiMax */
  2720. {IWL_PCI_DEVICE(0x423A, 0x1001, iwl5350_agn_cfg)},
  2721. {IWL_PCI_DEVICE(0x423A, 0x1021, iwl5350_agn_cfg)},
  2722. {IWL_PCI_DEVICE(0x423B, 0x1011, iwl5350_agn_cfg)},
  2723. /* 5150 Wifi/WiMax */
  2724. {IWL_PCI_DEVICE(0x423C, PCI_ANY_ID, iwl5150_agn_cfg)},
  2725. {IWL_PCI_DEVICE(0x423D, PCI_ANY_ID, iwl5150_agn_cfg)},
  2726. /* 6x00 Series */
  2727. {IWL_PCI_DEVICE(0x008D, 0x1301, iwl6000h_2agn_cfg)},
  2728. {IWL_PCI_DEVICE(0x008D, 0x1321, iwl6000h_2agn_cfg)},
  2729. {IWL_PCI_DEVICE(0x008D, 0x1326, iwl6000h_2abg_cfg)},
  2730. {IWL_PCI_DEVICE(0x008D, 0x1306, iwl6000h_2abg_cfg)},
  2731. {IWL_PCI_DEVICE(0x008D, 0x1307, iwl6000h_2bg_cfg)},
  2732. {IWL_PCI_DEVICE(0x008E, 0x1311, iwl6000h_2agn_cfg)},
  2733. {IWL_PCI_DEVICE(0x008E, 0x1316, iwl6000h_2abg_cfg)},
  2734. {IWL_PCI_DEVICE(0x422B, 0x1101, iwl6000_3agn_cfg)},
  2735. {IWL_PCI_DEVICE(0x422B, 0x1121, iwl6000_3agn_cfg)},
  2736. {IWL_PCI_DEVICE(0x422C, 0x1301, iwl6000i_2agn_cfg)},
  2737. {IWL_PCI_DEVICE(0x422C, 0x1306, iwl6000i_2abg_cfg)},
  2738. {IWL_PCI_DEVICE(0x422C, 0x1307, iwl6000i_2bg_cfg)},
  2739. {IWL_PCI_DEVICE(0x422C, 0x1321, iwl6000i_2agn_cfg)},
  2740. {IWL_PCI_DEVICE(0x422C, 0x1326, iwl6000i_2abg_cfg)},
  2741. {IWL_PCI_DEVICE(0x4238, 0x1111, iwl6000_3agn_cfg)},
  2742. {IWL_PCI_DEVICE(0x4239, 0x1311, iwl6000i_2agn_cfg)},
  2743. {IWL_PCI_DEVICE(0x4239, 0x1316, iwl6000i_2abg_cfg)},
  2744. /* 6x50 WiFi/WiMax Series */
  2745. {IWL_PCI_DEVICE(0x0086, 0x1101, iwl6050_3agn_cfg)},
  2746. {IWL_PCI_DEVICE(0x0086, 0x1121, iwl6050_3agn_cfg)},
  2747. {IWL_PCI_DEVICE(0x0087, 0x1301, iwl6050_2agn_cfg)},
  2748. {IWL_PCI_DEVICE(0x0087, 0x1306, iwl6050_2abg_cfg)},
  2749. {IWL_PCI_DEVICE(0x0087, 0x1321, iwl6050_2agn_cfg)},
  2750. {IWL_PCI_DEVICE(0x0087, 0x1326, iwl6050_2abg_cfg)},
  2751. {IWL_PCI_DEVICE(0x0088, 0x1111, iwl6050_3agn_cfg)},
  2752. {IWL_PCI_DEVICE(0x0089, 0x1311, iwl6050_2agn_cfg)},
  2753. {IWL_PCI_DEVICE(0x0089, 0x1316, iwl6050_2abg_cfg)},
  2754. /* 1000 Series WiFi */
  2755. {IWL_PCI_DEVICE(0x0083, 0x1205, iwl1000_bgn_cfg)},
  2756. {IWL_PCI_DEVICE(0x0083, 0x1305, iwl1000_bgn_cfg)},
  2757. {IWL_PCI_DEVICE(0x0083, 0x1225, iwl1000_bgn_cfg)},
  2758. {IWL_PCI_DEVICE(0x0083, 0x1325, iwl1000_bgn_cfg)},
  2759. {IWL_PCI_DEVICE(0x0084, 0x1215, iwl1000_bgn_cfg)},
  2760. {IWL_PCI_DEVICE(0x0084, 0x1315, iwl1000_bgn_cfg)},
  2761. {IWL_PCI_DEVICE(0x0083, 0x1206, iwl1000_bg_cfg)},
  2762. {IWL_PCI_DEVICE(0x0083, 0x1306, iwl1000_bg_cfg)},
  2763. {IWL_PCI_DEVICE(0x0083, 0x1226, iwl1000_bg_cfg)},
  2764. {IWL_PCI_DEVICE(0x0083, 0x1326, iwl1000_bg_cfg)},
  2765. {IWL_PCI_DEVICE(0x0084, 0x1216, iwl1000_bg_cfg)},
  2766. {IWL_PCI_DEVICE(0x0084, 0x1316, iwl1000_bg_cfg)},
  2767. #endif /* CONFIG_IWL5000 */
  2768. {0}
  2769. };
  2770. MODULE_DEVICE_TABLE(pci, iwl_hw_card_ids);
  2771. static struct pci_driver iwl_driver = {
  2772. .name = DRV_NAME,
  2773. .id_table = iwl_hw_card_ids,
  2774. .probe = iwl_pci_probe,
  2775. .remove = __devexit_p(iwl_pci_remove),
  2776. #ifdef CONFIG_PM
  2777. .suspend = iwl_pci_suspend,
  2778. .resume = iwl_pci_resume,
  2779. #endif
  2780. };
  2781. static int __init iwl_init(void)
  2782. {
  2783. int ret;
  2784. printk(KERN_INFO DRV_NAME ": " DRV_DESCRIPTION ", " DRV_VERSION "\n");
  2785. printk(KERN_INFO DRV_NAME ": " DRV_COPYRIGHT "\n");
  2786. ret = iwlagn_rate_control_register();
  2787. if (ret) {
  2788. printk(KERN_ERR DRV_NAME
  2789. "Unable to register rate control algorithm: %d\n", ret);
  2790. return ret;
  2791. }
  2792. ret = pci_register_driver(&iwl_driver);
  2793. if (ret) {
  2794. printk(KERN_ERR DRV_NAME "Unable to initialize PCI module\n");
  2795. goto error_register;
  2796. }
  2797. return ret;
  2798. error_register:
  2799. iwlagn_rate_control_unregister();
  2800. return ret;
  2801. }
  2802. static void __exit iwl_exit(void)
  2803. {
  2804. pci_unregister_driver(&iwl_driver);
  2805. iwlagn_rate_control_unregister();
  2806. }
  2807. module_exit(iwl_exit);
  2808. module_init(iwl_init);
  2809. #ifdef CONFIG_IWLWIFI_DEBUG
  2810. module_param_named(debug50, iwl_debug_level, uint, S_IRUGO);
  2811. MODULE_PARM_DESC(debug50, "50XX debug output mask (deprecated)");
  2812. module_param_named(debug, iwl_debug_level, uint, S_IRUGO | S_IWUSR);
  2813. MODULE_PARM_DESC(debug, "debug output mask");
  2814. #endif