emulate.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License, version 2, as
  4. * published by the Free Software Foundation.
  5. *
  6. * This program is distributed in the hope that it will be useful,
  7. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. * GNU General Public License for more details.
  10. *
  11. * You should have received a copy of the GNU General Public License
  12. * along with this program; if not, write to the Free Software
  13. * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  14. *
  15. * Copyright IBM Corp. 2007
  16. * Copyright 2011 Freescale Semiconductor, Inc.
  17. *
  18. * Authors: Hollis Blanchard <hollisb@us.ibm.com>
  19. */
  20. #include <linux/jiffies.h>
  21. #include <linux/hrtimer.h>
  22. #include <linux/types.h>
  23. #include <linux/string.h>
  24. #include <linux/kvm_host.h>
  25. #include <asm/reg.h>
  26. #include <asm/time.h>
  27. #include <asm/byteorder.h>
  28. #include <asm/kvm_ppc.h>
  29. #include <asm/disassemble.h>
  30. #include "timing.h"
  31. #include "trace.h"
  32. #define OP_TRAP 3
  33. #define OP_TRAP_64 2
  34. #define OP_31_XOP_LWZX 23
  35. #define OP_31_XOP_LBZX 87
  36. #define OP_31_XOP_STWX 151
  37. #define OP_31_XOP_STBX 215
  38. #define OP_31_XOP_LBZUX 119
  39. #define OP_31_XOP_STBUX 247
  40. #define OP_31_XOP_LHZX 279
  41. #define OP_31_XOP_LHZUX 311
  42. #define OP_31_XOP_MFSPR 339
  43. #define OP_31_XOP_LHAX 343
  44. #define OP_31_XOP_STHX 407
  45. #define OP_31_XOP_STHUX 439
  46. #define OP_31_XOP_MTSPR 467
  47. #define OP_31_XOP_DCBI 470
  48. #define OP_31_XOP_LWBRX 534
  49. #define OP_31_XOP_TLBSYNC 566
  50. #define OP_31_XOP_STWBRX 662
  51. #define OP_31_XOP_LHBRX 790
  52. #define OP_31_XOP_STHBRX 918
  53. #define OP_LWZ 32
  54. #define OP_LWZU 33
  55. #define OP_LBZ 34
  56. #define OP_LBZU 35
  57. #define OP_STW 36
  58. #define OP_STWU 37
  59. #define OP_STB 38
  60. #define OP_STBU 39
  61. #define OP_LHZ 40
  62. #define OP_LHZU 41
  63. #define OP_LHA 42
  64. #define OP_LHAU 43
  65. #define OP_STH 44
  66. #define OP_STHU 45
  67. void kvmppc_emulate_dec(struct kvm_vcpu *vcpu)
  68. {
  69. unsigned long dec_nsec;
  70. unsigned long long dec_time;
  71. pr_debug("mtDEC: %x\n", vcpu->arch.dec);
  72. hrtimer_try_to_cancel(&vcpu->arch.dec_timer);
  73. #ifdef CONFIG_PPC_BOOK3S
  74. /* mtdec lowers the interrupt line when positive. */
  75. kvmppc_core_dequeue_dec(vcpu);
  76. /* POWER4+ triggers a dec interrupt if the value is < 0 */
  77. if (vcpu->arch.dec & 0x80000000) {
  78. kvmppc_core_queue_dec(vcpu);
  79. return;
  80. }
  81. #endif
  82. #ifdef CONFIG_BOOKE
  83. /* On BOOKE, DEC = 0 is as good as decrementer not enabled */
  84. if (vcpu->arch.dec == 0)
  85. return;
  86. #endif
  87. /*
  88. * The decrementer ticks at the same rate as the timebase, so
  89. * that's how we convert the guest DEC value to the number of
  90. * host ticks.
  91. */
  92. dec_time = vcpu->arch.dec;
  93. dec_time *= 1000;
  94. do_div(dec_time, tb_ticks_per_usec);
  95. dec_nsec = do_div(dec_time, NSEC_PER_SEC);
  96. hrtimer_start(&vcpu->arch.dec_timer,
  97. ktime_set(dec_time, dec_nsec), HRTIMER_MODE_REL);
  98. vcpu->arch.dec_jiffies = get_tb();
  99. }
  100. u32 kvmppc_get_dec(struct kvm_vcpu *vcpu, u64 tb)
  101. {
  102. u64 jd = tb - vcpu->arch.dec_jiffies;
  103. #ifdef CONFIG_BOOKE
  104. if (vcpu->arch.dec < jd)
  105. return 0;
  106. #endif
  107. return vcpu->arch.dec - jd;
  108. }
  109. /* XXX to do:
  110. * lhax
  111. * lhaux
  112. * lswx
  113. * lswi
  114. * stswx
  115. * stswi
  116. * lha
  117. * lhau
  118. * lmw
  119. * stmw
  120. *
  121. * XXX is_bigendian should depend on MMU mapping or MSR[LE]
  122. */
  123. /* XXX Should probably auto-generate instruction decoding for a particular core
  124. * from opcode tables in the future. */
  125. int kvmppc_emulate_instruction(struct kvm_run *run, struct kvm_vcpu *vcpu)
  126. {
  127. u32 inst = kvmppc_get_last_inst(vcpu);
  128. u32 ea;
  129. int ra;
  130. int rb;
  131. int rs;
  132. int rt;
  133. int sprn;
  134. enum emulation_result emulated = EMULATE_DONE;
  135. int advance = 1;
  136. /* this default type might be overwritten by subcategories */
  137. kvmppc_set_exit_type(vcpu, EMULATED_INST_EXITS);
  138. pr_debug("Emulating opcode %d / %d\n", get_op(inst), get_xop(inst));
  139. switch (get_op(inst)) {
  140. case OP_TRAP:
  141. #ifdef CONFIG_PPC_BOOK3S
  142. case OP_TRAP_64:
  143. kvmppc_core_queue_program(vcpu, SRR1_PROGTRAP);
  144. #else
  145. kvmppc_core_queue_program(vcpu,
  146. vcpu->arch.shared->esr | ESR_PTR);
  147. #endif
  148. advance = 0;
  149. break;
  150. case 31:
  151. switch (get_xop(inst)) {
  152. case OP_31_XOP_LWZX:
  153. rt = get_rt(inst);
  154. emulated = kvmppc_handle_load(run, vcpu, rt, 4, 1);
  155. break;
  156. case OP_31_XOP_LBZX:
  157. rt = get_rt(inst);
  158. emulated = kvmppc_handle_load(run, vcpu, rt, 1, 1);
  159. break;
  160. case OP_31_XOP_LBZUX:
  161. rt = get_rt(inst);
  162. ra = get_ra(inst);
  163. rb = get_rb(inst);
  164. ea = kvmppc_get_gpr(vcpu, rb);
  165. if (ra)
  166. ea += kvmppc_get_gpr(vcpu, ra);
  167. emulated = kvmppc_handle_load(run, vcpu, rt, 1, 1);
  168. kvmppc_set_gpr(vcpu, ra, ea);
  169. break;
  170. case OP_31_XOP_STWX:
  171. rs = get_rs(inst);
  172. emulated = kvmppc_handle_store(run, vcpu,
  173. kvmppc_get_gpr(vcpu, rs),
  174. 4, 1);
  175. break;
  176. case OP_31_XOP_STBX:
  177. rs = get_rs(inst);
  178. emulated = kvmppc_handle_store(run, vcpu,
  179. kvmppc_get_gpr(vcpu, rs),
  180. 1, 1);
  181. break;
  182. case OP_31_XOP_STBUX:
  183. rs = get_rs(inst);
  184. ra = get_ra(inst);
  185. rb = get_rb(inst);
  186. ea = kvmppc_get_gpr(vcpu, rb);
  187. if (ra)
  188. ea += kvmppc_get_gpr(vcpu, ra);
  189. emulated = kvmppc_handle_store(run, vcpu,
  190. kvmppc_get_gpr(vcpu, rs),
  191. 1, 1);
  192. kvmppc_set_gpr(vcpu, rs, ea);
  193. break;
  194. case OP_31_XOP_LHAX:
  195. rt = get_rt(inst);
  196. emulated = kvmppc_handle_loads(run, vcpu, rt, 2, 1);
  197. break;
  198. case OP_31_XOP_LHZX:
  199. rt = get_rt(inst);
  200. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 1);
  201. break;
  202. case OP_31_XOP_LHZUX:
  203. rt = get_rt(inst);
  204. ra = get_ra(inst);
  205. rb = get_rb(inst);
  206. ea = kvmppc_get_gpr(vcpu, rb);
  207. if (ra)
  208. ea += kvmppc_get_gpr(vcpu, ra);
  209. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 1);
  210. kvmppc_set_gpr(vcpu, ra, ea);
  211. break;
  212. case OP_31_XOP_MFSPR:
  213. sprn = get_sprn(inst);
  214. rt = get_rt(inst);
  215. switch (sprn) {
  216. case SPRN_SRR0:
  217. kvmppc_set_gpr(vcpu, rt, vcpu->arch.shared->srr0);
  218. break;
  219. case SPRN_SRR1:
  220. kvmppc_set_gpr(vcpu, rt, vcpu->arch.shared->srr1);
  221. break;
  222. case SPRN_PVR:
  223. kvmppc_set_gpr(vcpu, rt, vcpu->arch.pvr); break;
  224. case SPRN_PIR:
  225. kvmppc_set_gpr(vcpu, rt, vcpu->vcpu_id); break;
  226. case SPRN_MSSSR0:
  227. kvmppc_set_gpr(vcpu, rt, 0); break;
  228. /* Note: mftb and TBRL/TBWL are user-accessible, so
  229. * the guest can always access the real TB anyways.
  230. * In fact, we probably will never see these traps. */
  231. case SPRN_TBWL:
  232. kvmppc_set_gpr(vcpu, rt, get_tb() >> 32); break;
  233. case SPRN_TBWU:
  234. kvmppc_set_gpr(vcpu, rt, get_tb()); break;
  235. case SPRN_SPRG0:
  236. kvmppc_set_gpr(vcpu, rt, vcpu->arch.shared->sprg0);
  237. break;
  238. case SPRN_SPRG1:
  239. kvmppc_set_gpr(vcpu, rt, vcpu->arch.shared->sprg1);
  240. break;
  241. case SPRN_SPRG2:
  242. kvmppc_set_gpr(vcpu, rt, vcpu->arch.shared->sprg2);
  243. break;
  244. case SPRN_SPRG3:
  245. kvmppc_set_gpr(vcpu, rt, vcpu->arch.shared->sprg3);
  246. break;
  247. /* Note: SPRG4-7 are user-readable, so we don't get
  248. * a trap. */
  249. case SPRN_DEC:
  250. {
  251. kvmppc_set_gpr(vcpu, rt,
  252. kvmppc_get_dec(vcpu, get_tb()));
  253. break;
  254. }
  255. default:
  256. emulated = kvmppc_core_emulate_mfspr(vcpu, sprn, rt);
  257. if (emulated == EMULATE_FAIL) {
  258. printk("mfspr: unknown spr %x\n", sprn);
  259. kvmppc_set_gpr(vcpu, rt, 0);
  260. }
  261. break;
  262. }
  263. kvmppc_set_exit_type(vcpu, EMULATED_MFSPR_EXITS);
  264. break;
  265. case OP_31_XOP_STHX:
  266. rs = get_rs(inst);
  267. ra = get_ra(inst);
  268. rb = get_rb(inst);
  269. emulated = kvmppc_handle_store(run, vcpu,
  270. kvmppc_get_gpr(vcpu, rs),
  271. 2, 1);
  272. break;
  273. case OP_31_XOP_STHUX:
  274. rs = get_rs(inst);
  275. ra = get_ra(inst);
  276. rb = get_rb(inst);
  277. ea = kvmppc_get_gpr(vcpu, rb);
  278. if (ra)
  279. ea += kvmppc_get_gpr(vcpu, ra);
  280. emulated = kvmppc_handle_store(run, vcpu,
  281. kvmppc_get_gpr(vcpu, rs),
  282. 2, 1);
  283. kvmppc_set_gpr(vcpu, ra, ea);
  284. break;
  285. case OP_31_XOP_MTSPR:
  286. sprn = get_sprn(inst);
  287. rs = get_rs(inst);
  288. switch (sprn) {
  289. case SPRN_SRR0:
  290. vcpu->arch.shared->srr0 = kvmppc_get_gpr(vcpu, rs);
  291. break;
  292. case SPRN_SRR1:
  293. vcpu->arch.shared->srr1 = kvmppc_get_gpr(vcpu, rs);
  294. break;
  295. /* XXX We need to context-switch the timebase for
  296. * watchdog and FIT. */
  297. case SPRN_TBWL: break;
  298. case SPRN_TBWU: break;
  299. case SPRN_MSSSR0: break;
  300. case SPRN_DEC:
  301. vcpu->arch.dec = kvmppc_get_gpr(vcpu, rs);
  302. kvmppc_emulate_dec(vcpu);
  303. break;
  304. case SPRN_SPRG0:
  305. vcpu->arch.shared->sprg0 = kvmppc_get_gpr(vcpu, rs);
  306. break;
  307. case SPRN_SPRG1:
  308. vcpu->arch.shared->sprg1 = kvmppc_get_gpr(vcpu, rs);
  309. break;
  310. case SPRN_SPRG2:
  311. vcpu->arch.shared->sprg2 = kvmppc_get_gpr(vcpu, rs);
  312. break;
  313. case SPRN_SPRG3:
  314. vcpu->arch.shared->sprg3 = kvmppc_get_gpr(vcpu, rs);
  315. break;
  316. default:
  317. emulated = kvmppc_core_emulate_mtspr(vcpu, sprn, rs);
  318. if (emulated == EMULATE_FAIL)
  319. printk("mtspr: unknown spr %x\n", sprn);
  320. break;
  321. }
  322. kvmppc_set_exit_type(vcpu, EMULATED_MTSPR_EXITS);
  323. break;
  324. case OP_31_XOP_DCBI:
  325. /* Do nothing. The guest is performing dcbi because
  326. * hardware DMA is not snooped by the dcache, but
  327. * emulated DMA either goes through the dcache as
  328. * normal writes, or the host kernel has handled dcache
  329. * coherence. */
  330. break;
  331. case OP_31_XOP_LWBRX:
  332. rt = get_rt(inst);
  333. emulated = kvmppc_handle_load(run, vcpu, rt, 4, 0);
  334. break;
  335. case OP_31_XOP_TLBSYNC:
  336. break;
  337. case OP_31_XOP_STWBRX:
  338. rs = get_rs(inst);
  339. ra = get_ra(inst);
  340. rb = get_rb(inst);
  341. emulated = kvmppc_handle_store(run, vcpu,
  342. kvmppc_get_gpr(vcpu, rs),
  343. 4, 0);
  344. break;
  345. case OP_31_XOP_LHBRX:
  346. rt = get_rt(inst);
  347. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 0);
  348. break;
  349. case OP_31_XOP_STHBRX:
  350. rs = get_rs(inst);
  351. ra = get_ra(inst);
  352. rb = get_rb(inst);
  353. emulated = kvmppc_handle_store(run, vcpu,
  354. kvmppc_get_gpr(vcpu, rs),
  355. 2, 0);
  356. break;
  357. default:
  358. /* Attempt core-specific emulation below. */
  359. emulated = EMULATE_FAIL;
  360. }
  361. break;
  362. case OP_LWZ:
  363. rt = get_rt(inst);
  364. emulated = kvmppc_handle_load(run, vcpu, rt, 4, 1);
  365. break;
  366. case OP_LWZU:
  367. ra = get_ra(inst);
  368. rt = get_rt(inst);
  369. emulated = kvmppc_handle_load(run, vcpu, rt, 4, 1);
  370. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  371. break;
  372. case OP_LBZ:
  373. rt = get_rt(inst);
  374. emulated = kvmppc_handle_load(run, vcpu, rt, 1, 1);
  375. break;
  376. case OP_LBZU:
  377. ra = get_ra(inst);
  378. rt = get_rt(inst);
  379. emulated = kvmppc_handle_load(run, vcpu, rt, 1, 1);
  380. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  381. break;
  382. case OP_STW:
  383. rs = get_rs(inst);
  384. emulated = kvmppc_handle_store(run, vcpu,
  385. kvmppc_get_gpr(vcpu, rs),
  386. 4, 1);
  387. break;
  388. case OP_STWU:
  389. ra = get_ra(inst);
  390. rs = get_rs(inst);
  391. emulated = kvmppc_handle_store(run, vcpu,
  392. kvmppc_get_gpr(vcpu, rs),
  393. 4, 1);
  394. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  395. break;
  396. case OP_STB:
  397. rs = get_rs(inst);
  398. emulated = kvmppc_handle_store(run, vcpu,
  399. kvmppc_get_gpr(vcpu, rs),
  400. 1, 1);
  401. break;
  402. case OP_STBU:
  403. ra = get_ra(inst);
  404. rs = get_rs(inst);
  405. emulated = kvmppc_handle_store(run, vcpu,
  406. kvmppc_get_gpr(vcpu, rs),
  407. 1, 1);
  408. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  409. break;
  410. case OP_LHZ:
  411. rt = get_rt(inst);
  412. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 1);
  413. break;
  414. case OP_LHZU:
  415. ra = get_ra(inst);
  416. rt = get_rt(inst);
  417. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 1);
  418. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  419. break;
  420. case OP_LHA:
  421. rt = get_rt(inst);
  422. emulated = kvmppc_handle_loads(run, vcpu, rt, 2, 1);
  423. break;
  424. case OP_LHAU:
  425. ra = get_ra(inst);
  426. rt = get_rt(inst);
  427. emulated = kvmppc_handle_loads(run, vcpu, rt, 2, 1);
  428. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  429. break;
  430. case OP_STH:
  431. rs = get_rs(inst);
  432. emulated = kvmppc_handle_store(run, vcpu,
  433. kvmppc_get_gpr(vcpu, rs),
  434. 2, 1);
  435. break;
  436. case OP_STHU:
  437. ra = get_ra(inst);
  438. rs = get_rs(inst);
  439. emulated = kvmppc_handle_store(run, vcpu,
  440. kvmppc_get_gpr(vcpu, rs),
  441. 2, 1);
  442. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  443. break;
  444. default:
  445. emulated = EMULATE_FAIL;
  446. }
  447. if (emulated == EMULATE_FAIL) {
  448. emulated = kvmppc_core_emulate_op(run, vcpu, inst, &advance);
  449. if (emulated == EMULATE_AGAIN) {
  450. advance = 0;
  451. } else if (emulated == EMULATE_FAIL) {
  452. advance = 0;
  453. printk(KERN_ERR "Couldn't emulate instruction 0x%08x "
  454. "(op %d xop %d)\n", inst, get_op(inst), get_xop(inst));
  455. kvmppc_core_queue_program(vcpu, 0);
  456. }
  457. }
  458. trace_kvm_ppc_instr(inst, kvmppc_get_pc(vcpu), emulated);
  459. /* Advance past emulated instruction. */
  460. if (advance)
  461. kvmppc_set_pc(vcpu, kvmppc_get_pc(vcpu) + 4);
  462. return emulated;
  463. }