dma-mapping.h 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223
  1. /*
  2. * Copyright (C) 2004 IBM
  3. *
  4. * Implements the generic device dma API for powerpc.
  5. * the pci and vio busses
  6. */
  7. #ifndef _ASM_DMA_MAPPING_H
  8. #define _ASM_DMA_MAPPING_H
  9. #ifdef __KERNEL__
  10. #include <linux/types.h>
  11. #include <linux/cache.h>
  12. /* need struct page definitions */
  13. #include <linux/mm.h>
  14. #include <linux/scatterlist.h>
  15. #include <linux/dma-attrs.h>
  16. #include <linux/dma-debug.h>
  17. #include <asm/io.h>
  18. #include <asm/swiotlb.h>
  19. #define DMA_ERROR_CODE (~(dma_addr_t)0x0)
  20. /* Some dma direct funcs must be visible for use in other dma_ops */
  21. extern void *dma_direct_alloc_coherent(struct device *dev, size_t size,
  22. dma_addr_t *dma_handle, gfp_t flag,
  23. struct dma_attrs *attrs);
  24. extern void dma_direct_free_coherent(struct device *dev, size_t size,
  25. void *vaddr, dma_addr_t dma_handle,
  26. struct dma_attrs *attrs);
  27. #ifdef CONFIG_NOT_COHERENT_CACHE
  28. /*
  29. * DMA-consistent mapping functions for PowerPCs that don't support
  30. * cache snooping. These allocate/free a region of uncached mapped
  31. * memory space for use with DMA devices. Alternatively, you could
  32. * allocate the space "normally" and use the cache management functions
  33. * to ensure it is consistent.
  34. */
  35. struct device;
  36. extern void *__dma_alloc_coherent(struct device *dev, size_t size,
  37. dma_addr_t *handle, gfp_t gfp);
  38. extern void __dma_free_coherent(size_t size, void *vaddr);
  39. extern void __dma_sync(void *vaddr, size_t size, int direction);
  40. extern void __dma_sync_page(struct page *page, unsigned long offset,
  41. size_t size, int direction);
  42. extern unsigned long __dma_get_coherent_pfn(unsigned long cpu_addr);
  43. #else /* ! CONFIG_NOT_COHERENT_CACHE */
  44. /*
  45. * Cache coherent cores.
  46. */
  47. #define __dma_alloc_coherent(dev, gfp, size, handle) NULL
  48. #define __dma_free_coherent(size, addr) ((void)0)
  49. #define __dma_sync(addr, size, rw) ((void)0)
  50. #define __dma_sync_page(pg, off, sz, rw) ((void)0)
  51. #endif /* ! CONFIG_NOT_COHERENT_CACHE */
  52. static inline unsigned long device_to_mask(struct device *dev)
  53. {
  54. if (dev->dma_mask && *dev->dma_mask)
  55. return *dev->dma_mask;
  56. /* Assume devices without mask can take 32 bit addresses */
  57. return 0xfffffffful;
  58. }
  59. /*
  60. * Available generic sets of operations
  61. */
  62. #ifdef CONFIG_PPC64
  63. extern struct dma_map_ops dma_iommu_ops;
  64. #endif
  65. extern struct dma_map_ops dma_direct_ops;
  66. static inline struct dma_map_ops *get_dma_ops(struct device *dev)
  67. {
  68. /* We don't handle the NULL dev case for ISA for now. We could
  69. * do it via an out of line call but it is not needed for now. The
  70. * only ISA DMA device we support is the floppy and we have a hack
  71. * in the floppy driver directly to get a device for us.
  72. */
  73. if (unlikely(dev == NULL))
  74. return NULL;
  75. return dev->archdata.dma_ops;
  76. }
  77. static inline void set_dma_ops(struct device *dev, struct dma_map_ops *ops)
  78. {
  79. dev->archdata.dma_ops = ops;
  80. }
  81. /*
  82. * get_dma_offset()
  83. *
  84. * Get the dma offset on configurations where the dma address can be determined
  85. * from the physical address by looking at a simple offset. Direct dma and
  86. * swiotlb use this function, but it is typically not used by implementations
  87. * with an iommu.
  88. */
  89. static inline dma_addr_t get_dma_offset(struct device *dev)
  90. {
  91. if (dev)
  92. return dev->archdata.dma_data.dma_offset;
  93. return PCI_DRAM_OFFSET;
  94. }
  95. static inline void set_dma_offset(struct device *dev, dma_addr_t off)
  96. {
  97. if (dev)
  98. dev->archdata.dma_data.dma_offset = off;
  99. }
  100. /* this will be removed soon */
  101. #define flush_write_buffers()
  102. #include <asm-generic/dma-mapping-common.h>
  103. static inline int dma_supported(struct device *dev, u64 mask)
  104. {
  105. struct dma_map_ops *dma_ops = get_dma_ops(dev);
  106. if (unlikely(dma_ops == NULL))
  107. return 0;
  108. if (dma_ops->dma_supported == NULL)
  109. return 1;
  110. return dma_ops->dma_supported(dev, mask);
  111. }
  112. extern int dma_set_mask(struct device *dev, u64 dma_mask);
  113. #define dma_alloc_coherent(d,s,h,f) dma_alloc_attrs(d,s,h,f,NULL)
  114. static inline void *dma_alloc_attrs(struct device *dev, size_t size,
  115. dma_addr_t *dma_handle, gfp_t flag,
  116. struct dma_attrs *attrs)
  117. {
  118. struct dma_map_ops *dma_ops = get_dma_ops(dev);
  119. void *cpu_addr;
  120. BUG_ON(!dma_ops);
  121. cpu_addr = dma_ops->alloc(dev, size, dma_handle, flag, attrs);
  122. debug_dma_alloc_coherent(dev, size, *dma_handle, cpu_addr);
  123. return cpu_addr;
  124. }
  125. #define dma_free_coherent(d,s,c,h) dma_free_attrs(d,s,c,h,NULL)
  126. static inline void dma_free_attrs(struct device *dev, size_t size,
  127. void *cpu_addr, dma_addr_t dma_handle,
  128. struct dma_attrs *attrs)
  129. {
  130. struct dma_map_ops *dma_ops = get_dma_ops(dev);
  131. BUG_ON(!dma_ops);
  132. debug_dma_free_coherent(dev, size, cpu_addr, dma_handle);
  133. dma_ops->free(dev, size, cpu_addr, dma_handle, attrs);
  134. }
  135. static inline int dma_mapping_error(struct device *dev, dma_addr_t dma_addr)
  136. {
  137. struct dma_map_ops *dma_ops = get_dma_ops(dev);
  138. if (dma_ops->mapping_error)
  139. return dma_ops->mapping_error(dev, dma_addr);
  140. #ifdef CONFIG_PPC64
  141. return (dma_addr == DMA_ERROR_CODE);
  142. #else
  143. return 0;
  144. #endif
  145. }
  146. static inline bool dma_capable(struct device *dev, dma_addr_t addr, size_t size)
  147. {
  148. #ifdef CONFIG_SWIOTLB
  149. struct dev_archdata *sd = &dev->archdata;
  150. if (sd->max_direct_dma_addr && addr + size > sd->max_direct_dma_addr)
  151. return 0;
  152. #endif
  153. if (!dev->dma_mask)
  154. return 0;
  155. return addr + size - 1 <= *dev->dma_mask;
  156. }
  157. static inline dma_addr_t phys_to_dma(struct device *dev, phys_addr_t paddr)
  158. {
  159. return paddr + get_dma_offset(dev);
  160. }
  161. static inline phys_addr_t dma_to_phys(struct device *dev, dma_addr_t daddr)
  162. {
  163. return daddr - get_dma_offset(dev);
  164. }
  165. #define dma_alloc_noncoherent(d, s, h, f) dma_alloc_coherent(d, s, h, f)
  166. #define dma_free_noncoherent(d, s, v, h) dma_free_coherent(d, s, v, h)
  167. extern int dma_mmap_coherent(struct device *, struct vm_area_struct *,
  168. void *, dma_addr_t, size_t);
  169. #define ARCH_HAS_DMA_MMAP_COHERENT
  170. static inline void dma_cache_sync(struct device *dev, void *vaddr, size_t size,
  171. enum dma_data_direction direction)
  172. {
  173. BUG_ON(direction == DMA_NONE);
  174. __dma_sync(vaddr, size, (int)direction);
  175. }
  176. #endif /* __KERNEL__ */
  177. #endif /* _ASM_DMA_MAPPING_H */