sata_mv.c 115 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198
  1. /*
  2. * sata_mv.c - Marvell SATA support
  3. *
  4. * Copyright 2008-2009: Marvell Corporation, all rights reserved.
  5. * Copyright 2005: EMC Corporation, all rights reserved.
  6. * Copyright 2005 Red Hat, Inc. All rights reserved.
  7. *
  8. * Originally written by Brett Russ.
  9. * Extensive overhaul and enhancement by Mark Lord <mlord@pobox.com>.
  10. *
  11. * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; version 2 of the License.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  25. *
  26. */
  27. /*
  28. * sata_mv TODO list:
  29. *
  30. * --> Develop a low-power-consumption strategy, and implement it.
  31. *
  32. * --> Add sysfs attributes for per-chip / per-HC IRQ coalescing thresholds.
  33. *
  34. * --> [Experiment, Marvell value added] Is it possible to use target
  35. * mode to cross-connect two Linux boxes with Marvell cards? If so,
  36. * creating LibATA target mode support would be very interesting.
  37. *
  38. * Target mode, for those without docs, is the ability to directly
  39. * connect two SATA ports.
  40. */
  41. /*
  42. * 80x1-B2 errata PCI#11:
  43. *
  44. * Users of the 6041/6081 Rev.B2 chips (current is C0)
  45. * should be careful to insert those cards only onto PCI-X bus #0,
  46. * and only in device slots 0..7, not higher. The chips may not
  47. * work correctly otherwise (note: this is a pretty rare condition).
  48. */
  49. #include <linux/kernel.h>
  50. #include <linux/module.h>
  51. #include <linux/pci.h>
  52. #include <linux/init.h>
  53. #include <linux/blkdev.h>
  54. #include <linux/delay.h>
  55. #include <linux/interrupt.h>
  56. #include <linux/dmapool.h>
  57. #include <linux/dma-mapping.h>
  58. #include <linux/device.h>
  59. #include <linux/platform_device.h>
  60. #include <linux/ata_platform.h>
  61. #include <linux/mbus.h>
  62. #include <linux/bitops.h>
  63. #include <scsi/scsi_host.h>
  64. #include <scsi/scsi_cmnd.h>
  65. #include <scsi/scsi_device.h>
  66. #include <linux/libata.h>
  67. #define DRV_NAME "sata_mv"
  68. #define DRV_VERSION "1.28"
  69. /*
  70. * module options
  71. */
  72. static int msi;
  73. #ifdef CONFIG_PCI
  74. module_param(msi, int, S_IRUGO);
  75. MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
  76. #endif
  77. static int irq_coalescing_io_count;
  78. module_param(irq_coalescing_io_count, int, S_IRUGO);
  79. MODULE_PARM_DESC(irq_coalescing_io_count,
  80. "IRQ coalescing I/O count threshold (0..255)");
  81. static int irq_coalescing_usecs;
  82. module_param(irq_coalescing_usecs, int, S_IRUGO);
  83. MODULE_PARM_DESC(irq_coalescing_usecs,
  84. "IRQ coalescing time threshold in usecs");
  85. enum {
  86. /* BAR's are enumerated in terms of pci_resource_start() terms */
  87. MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */
  88. MV_IO_BAR = 2, /* offset 0x18: IO space */
  89. MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */
  90. MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */
  91. MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */
  92. /* For use with both IRQ coalescing methods ("all ports" or "per-HC" */
  93. COAL_CLOCKS_PER_USEC = 150, /* for calculating COAL_TIMEs */
  94. MAX_COAL_TIME_THRESHOLD = ((1 << 24) - 1), /* internal clocks count */
  95. MAX_COAL_IO_COUNT = 255, /* completed I/O count */
  96. MV_PCI_REG_BASE = 0,
  97. /*
  98. * Per-chip ("all ports") interrupt coalescing feature.
  99. * This is only for GEN_II / GEN_IIE hardware.
  100. *
  101. * Coalescing defers the interrupt until either the IO_THRESHOLD
  102. * (count of completed I/Os) is met, or the TIME_THRESHOLD is met.
  103. */
  104. COAL_REG_BASE = 0x18000,
  105. IRQ_COAL_CAUSE = (COAL_REG_BASE + 0x08),
  106. ALL_PORTS_COAL_IRQ = (1 << 4), /* all ports irq event */
  107. IRQ_COAL_IO_THRESHOLD = (COAL_REG_BASE + 0xcc),
  108. IRQ_COAL_TIME_THRESHOLD = (COAL_REG_BASE + 0xd0),
  109. /*
  110. * Registers for the (unused here) transaction coalescing feature:
  111. */
  112. TRAN_COAL_CAUSE_LO = (COAL_REG_BASE + 0x88),
  113. TRAN_COAL_CAUSE_HI = (COAL_REG_BASE + 0x8c),
  114. SATAHC0_REG_BASE = 0x20000,
  115. FLASH_CTL = 0x1046c,
  116. GPIO_PORT_CTL = 0x104f0,
  117. RESET_CFG = 0x180d8,
  118. MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ,
  119. MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ,
  120. MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */
  121. MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ,
  122. MV_MAX_Q_DEPTH = 32,
  123. MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1,
  124. /* CRQB needs alignment on a 1KB boundary. Size == 1KB
  125. * CRPB needs alignment on a 256B boundary. Size == 256B
  126. * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
  127. */
  128. MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH),
  129. MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH),
  130. MV_MAX_SG_CT = 256,
  131. MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT),
  132. /* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */
  133. MV_PORT_HC_SHIFT = 2,
  134. MV_PORTS_PER_HC = (1 << MV_PORT_HC_SHIFT), /* 4 */
  135. /* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */
  136. MV_PORT_MASK = (MV_PORTS_PER_HC - 1), /* 3 */
  137. /* Host Flags */
  138. MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */
  139. MV_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  140. ATA_FLAG_MMIO | ATA_FLAG_PIO_POLLING,
  141. MV_GEN_I_FLAGS = MV_COMMON_FLAGS | ATA_FLAG_NO_ATAPI,
  142. MV_GEN_II_FLAGS = MV_COMMON_FLAGS | ATA_FLAG_NCQ |
  143. ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA,
  144. MV_GEN_IIE_FLAGS = MV_GEN_II_FLAGS | ATA_FLAG_AN,
  145. CRQB_FLAG_READ = (1 << 0),
  146. CRQB_TAG_SHIFT = 1,
  147. CRQB_IOID_SHIFT = 6, /* CRQB Gen-II/IIE IO Id shift */
  148. CRQB_PMP_SHIFT = 12, /* CRQB Gen-II/IIE PMP shift */
  149. CRQB_HOSTQ_SHIFT = 17, /* CRQB Gen-II/IIE HostQueTag shift */
  150. CRQB_CMD_ADDR_SHIFT = 8,
  151. CRQB_CMD_CS = (0x2 << 11),
  152. CRQB_CMD_LAST = (1 << 15),
  153. CRPB_FLAG_STATUS_SHIFT = 8,
  154. CRPB_IOID_SHIFT_6 = 5, /* CRPB Gen-II IO Id shift */
  155. CRPB_IOID_SHIFT_7 = 7, /* CRPB Gen-IIE IO Id shift */
  156. EPRD_FLAG_END_OF_TBL = (1 << 31),
  157. /* PCI interface registers */
  158. MV_PCI_COMMAND = 0xc00,
  159. MV_PCI_COMMAND_MWRCOM = (1 << 4), /* PCI Master Write Combining */
  160. MV_PCI_COMMAND_MRDTRIG = (1 << 7), /* PCI Master Read Trigger */
  161. PCI_MAIN_CMD_STS = 0xd30,
  162. STOP_PCI_MASTER = (1 << 2),
  163. PCI_MASTER_EMPTY = (1 << 3),
  164. GLOB_SFT_RST = (1 << 4),
  165. MV_PCI_MODE = 0xd00,
  166. MV_PCI_MODE_MASK = 0x30,
  167. MV_PCI_EXP_ROM_BAR_CTL = 0xd2c,
  168. MV_PCI_DISC_TIMER = 0xd04,
  169. MV_PCI_MSI_TRIGGER = 0xc38,
  170. MV_PCI_SERR_MASK = 0xc28,
  171. MV_PCI_XBAR_TMOUT = 0x1d04,
  172. MV_PCI_ERR_LOW_ADDRESS = 0x1d40,
  173. MV_PCI_ERR_HIGH_ADDRESS = 0x1d44,
  174. MV_PCI_ERR_ATTRIBUTE = 0x1d48,
  175. MV_PCI_ERR_COMMAND = 0x1d50,
  176. PCI_IRQ_CAUSE = 0x1d58,
  177. PCI_IRQ_MASK = 0x1d5c,
  178. PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */
  179. PCIE_IRQ_CAUSE = 0x1900,
  180. PCIE_IRQ_MASK = 0x1910,
  181. PCIE_UNMASK_ALL_IRQS = 0x40a, /* assorted bits */
  182. /* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */
  183. PCI_HC_MAIN_IRQ_CAUSE = 0x1d60,
  184. PCI_HC_MAIN_IRQ_MASK = 0x1d64,
  185. SOC_HC_MAIN_IRQ_CAUSE = 0x20020,
  186. SOC_HC_MAIN_IRQ_MASK = 0x20024,
  187. ERR_IRQ = (1 << 0), /* shift by (2 * port #) */
  188. DONE_IRQ = (1 << 1), /* shift by (2 * port #) */
  189. HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */
  190. HC_SHIFT = 9, /* bits 9-17 = HC1's ports */
  191. DONE_IRQ_0_3 = 0x000000aa, /* DONE_IRQ ports 0,1,2,3 */
  192. DONE_IRQ_4_7 = (DONE_IRQ_0_3 << HC_SHIFT), /* 4,5,6,7 */
  193. PCI_ERR = (1 << 18),
  194. TRAN_COAL_LO_DONE = (1 << 19), /* transaction coalescing */
  195. TRAN_COAL_HI_DONE = (1 << 20), /* transaction coalescing */
  196. PORTS_0_3_COAL_DONE = (1 << 8), /* HC0 IRQ coalescing */
  197. PORTS_4_7_COAL_DONE = (1 << 17), /* HC1 IRQ coalescing */
  198. ALL_PORTS_COAL_DONE = (1 << 21), /* GEN_II(E) IRQ coalescing */
  199. GPIO_INT = (1 << 22),
  200. SELF_INT = (1 << 23),
  201. TWSI_INT = (1 << 24),
  202. HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */
  203. HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */
  204. HC_MAIN_RSVD_SOC = (0x3fffffb << 6), /* bits 31-9, 7-6 */
  205. /* SATAHC registers */
  206. HC_CFG = 0x00,
  207. HC_IRQ_CAUSE = 0x14,
  208. DMA_IRQ = (1 << 0), /* shift by port # */
  209. HC_COAL_IRQ = (1 << 4), /* IRQ coalescing */
  210. DEV_IRQ = (1 << 8), /* shift by port # */
  211. /*
  212. * Per-HC (Host-Controller) interrupt coalescing feature.
  213. * This is present on all chip generations.
  214. *
  215. * Coalescing defers the interrupt until either the IO_THRESHOLD
  216. * (count of completed I/Os) is met, or the TIME_THRESHOLD is met.
  217. */
  218. HC_IRQ_COAL_IO_THRESHOLD = 0x000c,
  219. HC_IRQ_COAL_TIME_THRESHOLD = 0x0010,
  220. SOC_LED_CTRL = 0x2c,
  221. SOC_LED_CTRL_BLINK = (1 << 0), /* Active LED blink */
  222. SOC_LED_CTRL_ACT_PRESENCE = (1 << 2), /* Multiplex dev presence */
  223. /* with dev activity LED */
  224. /* Shadow block registers */
  225. SHD_BLK = 0x100,
  226. SHD_CTL_AST = 0x20, /* ofs from SHD_BLK */
  227. /* SATA registers */
  228. SATA_STATUS = 0x300, /* ctrl, err regs follow status */
  229. SATA_ACTIVE = 0x350,
  230. FIS_IRQ_CAUSE = 0x364,
  231. FIS_IRQ_CAUSE_AN = (1 << 9), /* async notification */
  232. LTMODE = 0x30c, /* requires read-after-write */
  233. LTMODE_BIT8 = (1 << 8), /* unknown, but necessary */
  234. PHY_MODE2 = 0x330,
  235. PHY_MODE3 = 0x310,
  236. PHY_MODE4 = 0x314, /* requires read-after-write */
  237. PHY_MODE4_CFG_MASK = 0x00000003, /* phy internal config field */
  238. PHY_MODE4_CFG_VALUE = 0x00000001, /* phy internal config field */
  239. PHY_MODE4_RSVD_ZEROS = 0x5de3fffa, /* Gen2e always write zeros */
  240. PHY_MODE4_RSVD_ONES = 0x00000005, /* Gen2e always write ones */
  241. SATA_IFCTL = 0x344,
  242. SATA_TESTCTL = 0x348,
  243. SATA_IFSTAT = 0x34c,
  244. VENDOR_UNIQUE_FIS = 0x35c,
  245. FISCFG = 0x360,
  246. FISCFG_WAIT_DEV_ERR = (1 << 8), /* wait for host on DevErr */
  247. FISCFG_SINGLE_SYNC = (1 << 16), /* SYNC on DMA activation */
  248. MV5_PHY_MODE = 0x74,
  249. MV5_LTMODE = 0x30,
  250. MV5_PHY_CTL = 0x0C,
  251. SATA_IFCFG = 0x050,
  252. MV_M2_PREAMP_MASK = 0x7e0,
  253. /* Port registers */
  254. EDMA_CFG = 0,
  255. EDMA_CFG_Q_DEPTH = 0x1f, /* max device queue depth */
  256. EDMA_CFG_NCQ = (1 << 5), /* for R/W FPDMA queued */
  257. EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */
  258. EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */
  259. EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */
  260. EDMA_CFG_EDMA_FBS = (1 << 16), /* EDMA FIS-Based Switching */
  261. EDMA_CFG_FBS = (1 << 26), /* FIS-Based Switching */
  262. EDMA_ERR_IRQ_CAUSE = 0x8,
  263. EDMA_ERR_IRQ_MASK = 0xc,
  264. EDMA_ERR_D_PAR = (1 << 0), /* UDMA data parity err */
  265. EDMA_ERR_PRD_PAR = (1 << 1), /* UDMA PRD parity err */
  266. EDMA_ERR_DEV = (1 << 2), /* device error */
  267. EDMA_ERR_DEV_DCON = (1 << 3), /* device disconnect */
  268. EDMA_ERR_DEV_CON = (1 << 4), /* device connected */
  269. EDMA_ERR_SERR = (1 << 5), /* SError bits [WBDST] raised */
  270. EDMA_ERR_SELF_DIS = (1 << 7), /* Gen II/IIE self-disable */
  271. EDMA_ERR_SELF_DIS_5 = (1 << 8), /* Gen I self-disable */
  272. EDMA_ERR_BIST_ASYNC = (1 << 8), /* BIST FIS or Async Notify */
  273. EDMA_ERR_TRANS_IRQ_7 = (1 << 8), /* Gen IIE transprt layer irq */
  274. EDMA_ERR_CRQB_PAR = (1 << 9), /* CRQB parity error */
  275. EDMA_ERR_CRPB_PAR = (1 << 10), /* CRPB parity error */
  276. EDMA_ERR_INTRL_PAR = (1 << 11), /* internal parity error */
  277. EDMA_ERR_IORDY = (1 << 12), /* IORdy timeout */
  278. EDMA_ERR_LNK_CTRL_RX = (0xf << 13), /* link ctrl rx error */
  279. EDMA_ERR_LNK_CTRL_RX_0 = (1 << 13), /* transient: CRC err */
  280. EDMA_ERR_LNK_CTRL_RX_1 = (1 << 14), /* transient: FIFO err */
  281. EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15), /* fatal: caught SYNC */
  282. EDMA_ERR_LNK_CTRL_RX_3 = (1 << 16), /* transient: FIS rx err */
  283. EDMA_ERR_LNK_DATA_RX = (0xf << 17), /* link data rx error */
  284. EDMA_ERR_LNK_CTRL_TX = (0x1f << 21), /* link ctrl tx error */
  285. EDMA_ERR_LNK_CTRL_TX_0 = (1 << 21), /* transient: CRC err */
  286. EDMA_ERR_LNK_CTRL_TX_1 = (1 << 22), /* transient: FIFO err */
  287. EDMA_ERR_LNK_CTRL_TX_2 = (1 << 23), /* transient: caught SYNC */
  288. EDMA_ERR_LNK_CTRL_TX_3 = (1 << 24), /* transient: caught DMAT */
  289. EDMA_ERR_LNK_CTRL_TX_4 = (1 << 25), /* transient: FIS collision */
  290. EDMA_ERR_LNK_DATA_TX = (0x1f << 26), /* link data tx error */
  291. EDMA_ERR_TRANS_PROTO = (1 << 31), /* transport protocol error */
  292. EDMA_ERR_OVERRUN_5 = (1 << 5),
  293. EDMA_ERR_UNDERRUN_5 = (1 << 6),
  294. EDMA_ERR_IRQ_TRANSIENT = EDMA_ERR_LNK_CTRL_RX_0 |
  295. EDMA_ERR_LNK_CTRL_RX_1 |
  296. EDMA_ERR_LNK_CTRL_RX_3 |
  297. EDMA_ERR_LNK_CTRL_TX,
  298. EDMA_EH_FREEZE = EDMA_ERR_D_PAR |
  299. EDMA_ERR_PRD_PAR |
  300. EDMA_ERR_DEV_DCON |
  301. EDMA_ERR_DEV_CON |
  302. EDMA_ERR_SERR |
  303. EDMA_ERR_SELF_DIS |
  304. EDMA_ERR_CRQB_PAR |
  305. EDMA_ERR_CRPB_PAR |
  306. EDMA_ERR_INTRL_PAR |
  307. EDMA_ERR_IORDY |
  308. EDMA_ERR_LNK_CTRL_RX_2 |
  309. EDMA_ERR_LNK_DATA_RX |
  310. EDMA_ERR_LNK_DATA_TX |
  311. EDMA_ERR_TRANS_PROTO,
  312. EDMA_EH_FREEZE_5 = EDMA_ERR_D_PAR |
  313. EDMA_ERR_PRD_PAR |
  314. EDMA_ERR_DEV_DCON |
  315. EDMA_ERR_DEV_CON |
  316. EDMA_ERR_OVERRUN_5 |
  317. EDMA_ERR_UNDERRUN_5 |
  318. EDMA_ERR_SELF_DIS_5 |
  319. EDMA_ERR_CRQB_PAR |
  320. EDMA_ERR_CRPB_PAR |
  321. EDMA_ERR_INTRL_PAR |
  322. EDMA_ERR_IORDY,
  323. EDMA_REQ_Q_BASE_HI = 0x10,
  324. EDMA_REQ_Q_IN_PTR = 0x14, /* also contains BASE_LO */
  325. EDMA_REQ_Q_OUT_PTR = 0x18,
  326. EDMA_REQ_Q_PTR_SHIFT = 5,
  327. EDMA_RSP_Q_BASE_HI = 0x1c,
  328. EDMA_RSP_Q_IN_PTR = 0x20,
  329. EDMA_RSP_Q_OUT_PTR = 0x24, /* also contains BASE_LO */
  330. EDMA_RSP_Q_PTR_SHIFT = 3,
  331. EDMA_CMD = 0x28, /* EDMA command register */
  332. EDMA_EN = (1 << 0), /* enable EDMA */
  333. EDMA_DS = (1 << 1), /* disable EDMA; self-negated */
  334. EDMA_RESET = (1 << 2), /* reset eng/trans/link/phy */
  335. EDMA_STATUS = 0x30, /* EDMA engine status */
  336. EDMA_STATUS_CACHE_EMPTY = (1 << 6), /* GenIIe command cache empty */
  337. EDMA_STATUS_IDLE = (1 << 7), /* GenIIe EDMA enabled/idle */
  338. EDMA_IORDY_TMOUT = 0x34,
  339. EDMA_ARB_CFG = 0x38,
  340. EDMA_HALTCOND = 0x60, /* GenIIe halt conditions */
  341. EDMA_UNKNOWN_RSVD = 0x6C, /* GenIIe unknown/reserved */
  342. BMDMA_CMD = 0x224, /* bmdma command register */
  343. BMDMA_STATUS = 0x228, /* bmdma status register */
  344. BMDMA_PRD_LOW = 0x22c, /* bmdma PRD addr 31:0 */
  345. BMDMA_PRD_HIGH = 0x230, /* bmdma PRD addr 63:32 */
  346. /* Host private flags (hp_flags) */
  347. MV_HP_FLAG_MSI = (1 << 0),
  348. MV_HP_ERRATA_50XXB0 = (1 << 1),
  349. MV_HP_ERRATA_50XXB2 = (1 << 2),
  350. MV_HP_ERRATA_60X1B2 = (1 << 3),
  351. MV_HP_ERRATA_60X1C0 = (1 << 4),
  352. MV_HP_GEN_I = (1 << 6), /* Generation I: 50xx */
  353. MV_HP_GEN_II = (1 << 7), /* Generation II: 60xx */
  354. MV_HP_GEN_IIE = (1 << 8), /* Generation IIE: 6042/7042 */
  355. MV_HP_PCIE = (1 << 9), /* PCIe bus/regs: 7042 */
  356. MV_HP_CUT_THROUGH = (1 << 10), /* can use EDMA cut-through */
  357. MV_HP_FLAG_SOC = (1 << 11), /* SystemOnChip, no PCI */
  358. MV_HP_QUIRK_LED_BLINK_EN = (1 << 12), /* is led blinking enabled? */
  359. /* Port private flags (pp_flags) */
  360. MV_PP_FLAG_EDMA_EN = (1 << 0), /* is EDMA engine enabled? */
  361. MV_PP_FLAG_NCQ_EN = (1 << 1), /* is EDMA set up for NCQ? */
  362. MV_PP_FLAG_FBS_EN = (1 << 2), /* is EDMA set up for FBS? */
  363. MV_PP_FLAG_DELAYED_EH = (1 << 3), /* delayed dev err handling */
  364. MV_PP_FLAG_FAKE_ATA_BUSY = (1 << 4), /* ignore initial ATA_DRDY */
  365. };
  366. #define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
  367. #define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
  368. #define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
  369. #define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE)
  370. #define IS_SOC(hpriv) ((hpriv)->hp_flags & MV_HP_FLAG_SOC)
  371. #define WINDOW_CTRL(i) (0x20030 + ((i) << 4))
  372. #define WINDOW_BASE(i) (0x20034 + ((i) << 4))
  373. enum {
  374. /* DMA boundary 0xffff is required by the s/g splitting
  375. * we need on /length/ in mv_fill-sg().
  376. */
  377. MV_DMA_BOUNDARY = 0xffffU,
  378. /* mask of register bits containing lower 32 bits
  379. * of EDMA request queue DMA address
  380. */
  381. EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U,
  382. /* ditto, for response queue */
  383. EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U,
  384. };
  385. enum chip_type {
  386. chip_504x,
  387. chip_508x,
  388. chip_5080,
  389. chip_604x,
  390. chip_608x,
  391. chip_6042,
  392. chip_7042,
  393. chip_soc,
  394. };
  395. /* Command ReQuest Block: 32B */
  396. struct mv_crqb {
  397. __le32 sg_addr;
  398. __le32 sg_addr_hi;
  399. __le16 ctrl_flags;
  400. __le16 ata_cmd[11];
  401. };
  402. struct mv_crqb_iie {
  403. __le32 addr;
  404. __le32 addr_hi;
  405. __le32 flags;
  406. __le32 len;
  407. __le32 ata_cmd[4];
  408. };
  409. /* Command ResPonse Block: 8B */
  410. struct mv_crpb {
  411. __le16 id;
  412. __le16 flags;
  413. __le32 tmstmp;
  414. };
  415. /* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
  416. struct mv_sg {
  417. __le32 addr;
  418. __le32 flags_size;
  419. __le32 addr_hi;
  420. __le32 reserved;
  421. };
  422. /*
  423. * We keep a local cache of a few frequently accessed port
  424. * registers here, to avoid having to read them (very slow)
  425. * when switching between EDMA and non-EDMA modes.
  426. */
  427. struct mv_cached_regs {
  428. u32 fiscfg;
  429. u32 ltmode;
  430. u32 haltcond;
  431. u32 unknown_rsvd;
  432. };
  433. struct mv_port_priv {
  434. struct mv_crqb *crqb;
  435. dma_addr_t crqb_dma;
  436. struct mv_crpb *crpb;
  437. dma_addr_t crpb_dma;
  438. struct mv_sg *sg_tbl[MV_MAX_Q_DEPTH];
  439. dma_addr_t sg_tbl_dma[MV_MAX_Q_DEPTH];
  440. unsigned int req_idx;
  441. unsigned int resp_idx;
  442. u32 pp_flags;
  443. struct mv_cached_regs cached;
  444. unsigned int delayed_eh_pmp_map;
  445. };
  446. struct mv_port_signal {
  447. u32 amps;
  448. u32 pre;
  449. };
  450. struct mv_host_priv {
  451. u32 hp_flags;
  452. u32 main_irq_mask;
  453. struct mv_port_signal signal[8];
  454. const struct mv_hw_ops *ops;
  455. int n_ports;
  456. void __iomem *base;
  457. void __iomem *main_irq_cause_addr;
  458. void __iomem *main_irq_mask_addr;
  459. u32 irq_cause_offset;
  460. u32 irq_mask_offset;
  461. u32 unmask_all_irqs;
  462. /*
  463. * These consistent DMA memory pools give us guaranteed
  464. * alignment for hardware-accessed data structures,
  465. * and less memory waste in accomplishing the alignment.
  466. */
  467. struct dma_pool *crqb_pool;
  468. struct dma_pool *crpb_pool;
  469. struct dma_pool *sg_tbl_pool;
  470. };
  471. struct mv_hw_ops {
  472. void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
  473. unsigned int port);
  474. void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
  475. void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
  476. void __iomem *mmio);
  477. int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
  478. unsigned int n_hc);
  479. void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
  480. void (*reset_bus)(struct ata_host *host, void __iomem *mmio);
  481. };
  482. static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val);
  483. static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val);
  484. static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val);
  485. static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val);
  486. static int mv_port_start(struct ata_port *ap);
  487. static void mv_port_stop(struct ata_port *ap);
  488. static int mv_qc_defer(struct ata_queued_cmd *qc);
  489. static void mv_qc_prep(struct ata_queued_cmd *qc);
  490. static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
  491. static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
  492. static int mv_hardreset(struct ata_link *link, unsigned int *class,
  493. unsigned long deadline);
  494. static void mv_eh_freeze(struct ata_port *ap);
  495. static void mv_eh_thaw(struct ata_port *ap);
  496. static void mv6_dev_config(struct ata_device *dev);
  497. static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
  498. unsigned int port);
  499. static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
  500. static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
  501. void __iomem *mmio);
  502. static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
  503. unsigned int n_hc);
  504. static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
  505. static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio);
  506. static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
  507. unsigned int port);
  508. static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
  509. static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
  510. void __iomem *mmio);
  511. static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
  512. unsigned int n_hc);
  513. static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
  514. static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
  515. void __iomem *mmio);
  516. static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
  517. void __iomem *mmio);
  518. static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
  519. void __iomem *mmio, unsigned int n_hc);
  520. static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
  521. void __iomem *mmio);
  522. static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio);
  523. static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio);
  524. static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
  525. unsigned int port_no);
  526. static int mv_stop_edma(struct ata_port *ap);
  527. static int mv_stop_edma_engine(void __iomem *port_mmio);
  528. static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma);
  529. static void mv_pmp_select(struct ata_port *ap, int pmp);
  530. static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
  531. unsigned long deadline);
  532. static int mv_softreset(struct ata_link *link, unsigned int *class,
  533. unsigned long deadline);
  534. static void mv_pmp_error_handler(struct ata_port *ap);
  535. static void mv_process_crpb_entries(struct ata_port *ap,
  536. struct mv_port_priv *pp);
  537. static void mv_sff_irq_clear(struct ata_port *ap);
  538. static int mv_check_atapi_dma(struct ata_queued_cmd *qc);
  539. static void mv_bmdma_setup(struct ata_queued_cmd *qc);
  540. static void mv_bmdma_start(struct ata_queued_cmd *qc);
  541. static void mv_bmdma_stop(struct ata_queued_cmd *qc);
  542. static u8 mv_bmdma_status(struct ata_port *ap);
  543. static u8 mv_sff_check_status(struct ata_port *ap);
  544. /* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
  545. * because we have to allow room for worst case splitting of
  546. * PRDs for 64K boundaries in mv_fill_sg().
  547. */
  548. static struct scsi_host_template mv5_sht = {
  549. ATA_BASE_SHT(DRV_NAME),
  550. .sg_tablesize = MV_MAX_SG_CT / 2,
  551. .dma_boundary = MV_DMA_BOUNDARY,
  552. };
  553. static struct scsi_host_template mv6_sht = {
  554. ATA_NCQ_SHT(DRV_NAME),
  555. .can_queue = MV_MAX_Q_DEPTH - 1,
  556. .sg_tablesize = MV_MAX_SG_CT / 2,
  557. .dma_boundary = MV_DMA_BOUNDARY,
  558. };
  559. static struct ata_port_operations mv5_ops = {
  560. .inherits = &ata_sff_port_ops,
  561. .lost_interrupt = ATA_OP_NULL,
  562. .qc_defer = mv_qc_defer,
  563. .qc_prep = mv_qc_prep,
  564. .qc_issue = mv_qc_issue,
  565. .freeze = mv_eh_freeze,
  566. .thaw = mv_eh_thaw,
  567. .hardreset = mv_hardreset,
  568. .error_handler = ata_std_error_handler, /* avoid SFF EH */
  569. .post_internal_cmd = ATA_OP_NULL,
  570. .scr_read = mv5_scr_read,
  571. .scr_write = mv5_scr_write,
  572. .port_start = mv_port_start,
  573. .port_stop = mv_port_stop,
  574. };
  575. static struct ata_port_operations mv6_ops = {
  576. .inherits = &mv5_ops,
  577. .dev_config = mv6_dev_config,
  578. .scr_read = mv_scr_read,
  579. .scr_write = mv_scr_write,
  580. .pmp_hardreset = mv_pmp_hardreset,
  581. .pmp_softreset = mv_softreset,
  582. .softreset = mv_softreset,
  583. .error_handler = mv_pmp_error_handler,
  584. .sff_check_status = mv_sff_check_status,
  585. .sff_irq_clear = mv_sff_irq_clear,
  586. .check_atapi_dma = mv_check_atapi_dma,
  587. .bmdma_setup = mv_bmdma_setup,
  588. .bmdma_start = mv_bmdma_start,
  589. .bmdma_stop = mv_bmdma_stop,
  590. .bmdma_status = mv_bmdma_status,
  591. };
  592. static struct ata_port_operations mv_iie_ops = {
  593. .inherits = &mv6_ops,
  594. .dev_config = ATA_OP_NULL,
  595. .qc_prep = mv_qc_prep_iie,
  596. };
  597. static const struct ata_port_info mv_port_info[] = {
  598. { /* chip_504x */
  599. .flags = MV_GEN_I_FLAGS,
  600. .pio_mask = ATA_PIO4,
  601. .udma_mask = ATA_UDMA6,
  602. .port_ops = &mv5_ops,
  603. },
  604. { /* chip_508x */
  605. .flags = MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC,
  606. .pio_mask = ATA_PIO4,
  607. .udma_mask = ATA_UDMA6,
  608. .port_ops = &mv5_ops,
  609. },
  610. { /* chip_5080 */
  611. .flags = MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC,
  612. .pio_mask = ATA_PIO4,
  613. .udma_mask = ATA_UDMA6,
  614. .port_ops = &mv5_ops,
  615. },
  616. { /* chip_604x */
  617. .flags = MV_GEN_II_FLAGS,
  618. .pio_mask = ATA_PIO4,
  619. .udma_mask = ATA_UDMA6,
  620. .port_ops = &mv6_ops,
  621. },
  622. { /* chip_608x */
  623. .flags = MV_GEN_II_FLAGS | MV_FLAG_DUAL_HC,
  624. .pio_mask = ATA_PIO4,
  625. .udma_mask = ATA_UDMA6,
  626. .port_ops = &mv6_ops,
  627. },
  628. { /* chip_6042 */
  629. .flags = MV_GEN_IIE_FLAGS,
  630. .pio_mask = ATA_PIO4,
  631. .udma_mask = ATA_UDMA6,
  632. .port_ops = &mv_iie_ops,
  633. },
  634. { /* chip_7042 */
  635. .flags = MV_GEN_IIE_FLAGS,
  636. .pio_mask = ATA_PIO4,
  637. .udma_mask = ATA_UDMA6,
  638. .port_ops = &mv_iie_ops,
  639. },
  640. { /* chip_soc */
  641. .flags = MV_GEN_IIE_FLAGS,
  642. .pio_mask = ATA_PIO4,
  643. .udma_mask = ATA_UDMA6,
  644. .port_ops = &mv_iie_ops,
  645. },
  646. };
  647. static const struct pci_device_id mv_pci_tbl[] = {
  648. { PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
  649. { PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
  650. { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
  651. { PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
  652. /* RocketRAID 1720/174x have different identifiers */
  653. { PCI_VDEVICE(TTI, 0x1720), chip_6042 },
  654. { PCI_VDEVICE(TTI, 0x1740), chip_6042 },
  655. { PCI_VDEVICE(TTI, 0x1742), chip_6042 },
  656. { PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
  657. { PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
  658. { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
  659. { PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
  660. { PCI_VDEVICE(MARVELL, 0x6081), chip_608x },
  661. { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },
  662. /* Adaptec 1430SA */
  663. { PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },
  664. /* Marvell 7042 support */
  665. { PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },
  666. /* Highpoint RocketRAID PCIe series */
  667. { PCI_VDEVICE(TTI, 0x2300), chip_7042 },
  668. { PCI_VDEVICE(TTI, 0x2310), chip_7042 },
  669. { } /* terminate list */
  670. };
  671. static const struct mv_hw_ops mv5xxx_ops = {
  672. .phy_errata = mv5_phy_errata,
  673. .enable_leds = mv5_enable_leds,
  674. .read_preamp = mv5_read_preamp,
  675. .reset_hc = mv5_reset_hc,
  676. .reset_flash = mv5_reset_flash,
  677. .reset_bus = mv5_reset_bus,
  678. };
  679. static const struct mv_hw_ops mv6xxx_ops = {
  680. .phy_errata = mv6_phy_errata,
  681. .enable_leds = mv6_enable_leds,
  682. .read_preamp = mv6_read_preamp,
  683. .reset_hc = mv6_reset_hc,
  684. .reset_flash = mv6_reset_flash,
  685. .reset_bus = mv_reset_pci_bus,
  686. };
  687. static const struct mv_hw_ops mv_soc_ops = {
  688. .phy_errata = mv6_phy_errata,
  689. .enable_leds = mv_soc_enable_leds,
  690. .read_preamp = mv_soc_read_preamp,
  691. .reset_hc = mv_soc_reset_hc,
  692. .reset_flash = mv_soc_reset_flash,
  693. .reset_bus = mv_soc_reset_bus,
  694. };
  695. /*
  696. * Functions
  697. */
  698. static inline void writelfl(unsigned long data, void __iomem *addr)
  699. {
  700. writel(data, addr);
  701. (void) readl(addr); /* flush to avoid PCI posted write */
  702. }
  703. static inline unsigned int mv_hc_from_port(unsigned int port)
  704. {
  705. return port >> MV_PORT_HC_SHIFT;
  706. }
  707. static inline unsigned int mv_hardport_from_port(unsigned int port)
  708. {
  709. return port & MV_PORT_MASK;
  710. }
  711. /*
  712. * Consolidate some rather tricky bit shift calculations.
  713. * This is hot-path stuff, so not a function.
  714. * Simple code, with two return values, so macro rather than inline.
  715. *
  716. * port is the sole input, in range 0..7.
  717. * shift is one output, for use with main_irq_cause / main_irq_mask registers.
  718. * hardport is the other output, in range 0..3.
  719. *
  720. * Note that port and hardport may be the same variable in some cases.
  721. */
  722. #define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport) \
  723. { \
  724. shift = mv_hc_from_port(port) * HC_SHIFT; \
  725. hardport = mv_hardport_from_port(port); \
  726. shift += hardport * 2; \
  727. }
  728. static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
  729. {
  730. return (base + SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
  731. }
  732. static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
  733. unsigned int port)
  734. {
  735. return mv_hc_base(base, mv_hc_from_port(port));
  736. }
  737. static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
  738. {
  739. return mv_hc_base_from_port(base, port) +
  740. MV_SATAHC_ARBTR_REG_SZ +
  741. (mv_hardport_from_port(port) * MV_PORT_REG_SZ);
  742. }
  743. static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
  744. {
  745. void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
  746. unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;
  747. return hc_mmio + ofs;
  748. }
  749. static inline void __iomem *mv_host_base(struct ata_host *host)
  750. {
  751. struct mv_host_priv *hpriv = host->private_data;
  752. return hpriv->base;
  753. }
  754. static inline void __iomem *mv_ap_base(struct ata_port *ap)
  755. {
  756. return mv_port_base(mv_host_base(ap->host), ap->port_no);
  757. }
  758. static inline int mv_get_hc_count(unsigned long port_flags)
  759. {
  760. return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
  761. }
  762. /**
  763. * mv_save_cached_regs - (re-)initialize cached port registers
  764. * @ap: the port whose registers we are caching
  765. *
  766. * Initialize the local cache of port registers,
  767. * so that reading them over and over again can
  768. * be avoided on the hotter paths of this driver.
  769. * This saves a few microseconds each time we switch
  770. * to/from EDMA mode to perform (eg.) a drive cache flush.
  771. */
  772. static void mv_save_cached_regs(struct ata_port *ap)
  773. {
  774. void __iomem *port_mmio = mv_ap_base(ap);
  775. struct mv_port_priv *pp = ap->private_data;
  776. pp->cached.fiscfg = readl(port_mmio + FISCFG);
  777. pp->cached.ltmode = readl(port_mmio + LTMODE);
  778. pp->cached.haltcond = readl(port_mmio + EDMA_HALTCOND);
  779. pp->cached.unknown_rsvd = readl(port_mmio + EDMA_UNKNOWN_RSVD);
  780. }
  781. /**
  782. * mv_write_cached_reg - write to a cached port register
  783. * @addr: hardware address of the register
  784. * @old: pointer to cached value of the register
  785. * @new: new value for the register
  786. *
  787. * Write a new value to a cached register,
  788. * but only if the value is different from before.
  789. */
  790. static inline void mv_write_cached_reg(void __iomem *addr, u32 *old, u32 new)
  791. {
  792. if (new != *old) {
  793. unsigned long laddr;
  794. *old = new;
  795. /*
  796. * Workaround for 88SX60x1-B2 FEr SATA#13:
  797. * Read-after-write is needed to prevent generating 64-bit
  798. * write cycles on the PCI bus for SATA interface registers
  799. * at offsets ending in 0x4 or 0xc.
  800. *
  801. * Looks like a lot of fuss, but it avoids an unnecessary
  802. * +1 usec read-after-write delay for unaffected registers.
  803. */
  804. laddr = (long)addr & 0xffff;
  805. if (laddr >= 0x300 && laddr <= 0x33c) {
  806. laddr &= 0x000f;
  807. if (laddr == 0x4 || laddr == 0xc) {
  808. writelfl(new, addr); /* read after write */
  809. return;
  810. }
  811. }
  812. writel(new, addr); /* unaffected by the errata */
  813. }
  814. }
  815. static void mv_set_edma_ptrs(void __iomem *port_mmio,
  816. struct mv_host_priv *hpriv,
  817. struct mv_port_priv *pp)
  818. {
  819. u32 index;
  820. /*
  821. * initialize request queue
  822. */
  823. pp->req_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */
  824. index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
  825. WARN_ON(pp->crqb_dma & 0x3ff);
  826. writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI);
  827. writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
  828. port_mmio + EDMA_REQ_Q_IN_PTR);
  829. writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR);
  830. /*
  831. * initialize response queue
  832. */
  833. pp->resp_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */
  834. index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT;
  835. WARN_ON(pp->crpb_dma & 0xff);
  836. writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI);
  837. writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR);
  838. writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
  839. port_mmio + EDMA_RSP_Q_OUT_PTR);
  840. }
  841. static void mv_write_main_irq_mask(u32 mask, struct mv_host_priv *hpriv)
  842. {
  843. /*
  844. * When writing to the main_irq_mask in hardware,
  845. * we must ensure exclusivity between the interrupt coalescing bits
  846. * and the corresponding individual port DONE_IRQ bits.
  847. *
  848. * Note that this register is really an "IRQ enable" register,
  849. * not an "IRQ mask" register as Marvell's naming might suggest.
  850. */
  851. if (mask & (ALL_PORTS_COAL_DONE | PORTS_0_3_COAL_DONE))
  852. mask &= ~DONE_IRQ_0_3;
  853. if (mask & (ALL_PORTS_COAL_DONE | PORTS_4_7_COAL_DONE))
  854. mask &= ~DONE_IRQ_4_7;
  855. writelfl(mask, hpriv->main_irq_mask_addr);
  856. }
  857. static void mv_set_main_irq_mask(struct ata_host *host,
  858. u32 disable_bits, u32 enable_bits)
  859. {
  860. struct mv_host_priv *hpriv = host->private_data;
  861. u32 old_mask, new_mask;
  862. old_mask = hpriv->main_irq_mask;
  863. new_mask = (old_mask & ~disable_bits) | enable_bits;
  864. if (new_mask != old_mask) {
  865. hpriv->main_irq_mask = new_mask;
  866. mv_write_main_irq_mask(new_mask, hpriv);
  867. }
  868. }
  869. static void mv_enable_port_irqs(struct ata_port *ap,
  870. unsigned int port_bits)
  871. {
  872. unsigned int shift, hardport, port = ap->port_no;
  873. u32 disable_bits, enable_bits;
  874. MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
  875. disable_bits = (DONE_IRQ | ERR_IRQ) << shift;
  876. enable_bits = port_bits << shift;
  877. mv_set_main_irq_mask(ap->host, disable_bits, enable_bits);
  878. }
  879. static void mv_clear_and_enable_port_irqs(struct ata_port *ap,
  880. void __iomem *port_mmio,
  881. unsigned int port_irqs)
  882. {
  883. struct mv_host_priv *hpriv = ap->host->private_data;
  884. int hardport = mv_hardport_from_port(ap->port_no);
  885. void __iomem *hc_mmio = mv_hc_base_from_port(
  886. mv_host_base(ap->host), ap->port_no);
  887. u32 hc_irq_cause;
  888. /* clear EDMA event indicators, if any */
  889. writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE);
  890. /* clear pending irq events */
  891. hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport);
  892. writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE);
  893. /* clear FIS IRQ Cause */
  894. if (IS_GEN_IIE(hpriv))
  895. writelfl(0, port_mmio + FIS_IRQ_CAUSE);
  896. mv_enable_port_irqs(ap, port_irqs);
  897. }
  898. static void mv_set_irq_coalescing(struct ata_host *host,
  899. unsigned int count, unsigned int usecs)
  900. {
  901. struct mv_host_priv *hpriv = host->private_data;
  902. void __iomem *mmio = hpriv->base, *hc_mmio;
  903. u32 coal_enable = 0;
  904. unsigned long flags;
  905. unsigned int clks, is_dual_hc = hpriv->n_ports > MV_PORTS_PER_HC;
  906. const u32 coal_disable = PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
  907. ALL_PORTS_COAL_DONE;
  908. /* Disable IRQ coalescing if either threshold is zero */
  909. if (!usecs || !count) {
  910. clks = count = 0;
  911. } else {
  912. /* Respect maximum limits of the hardware */
  913. clks = usecs * COAL_CLOCKS_PER_USEC;
  914. if (clks > MAX_COAL_TIME_THRESHOLD)
  915. clks = MAX_COAL_TIME_THRESHOLD;
  916. if (count > MAX_COAL_IO_COUNT)
  917. count = MAX_COAL_IO_COUNT;
  918. }
  919. spin_lock_irqsave(&host->lock, flags);
  920. mv_set_main_irq_mask(host, coal_disable, 0);
  921. if (is_dual_hc && !IS_GEN_I(hpriv)) {
  922. /*
  923. * GEN_II/GEN_IIE with dual host controllers:
  924. * one set of global thresholds for the entire chip.
  925. */
  926. writel(clks, mmio + IRQ_COAL_TIME_THRESHOLD);
  927. writel(count, mmio + IRQ_COAL_IO_THRESHOLD);
  928. /* clear leftover coal IRQ bit */
  929. writel(~ALL_PORTS_COAL_IRQ, mmio + IRQ_COAL_CAUSE);
  930. if (count)
  931. coal_enable = ALL_PORTS_COAL_DONE;
  932. clks = count = 0; /* force clearing of regular regs below */
  933. }
  934. /*
  935. * All chips: independent thresholds for each HC on the chip.
  936. */
  937. hc_mmio = mv_hc_base_from_port(mmio, 0);
  938. writel(clks, hc_mmio + HC_IRQ_COAL_TIME_THRESHOLD);
  939. writel(count, hc_mmio + HC_IRQ_COAL_IO_THRESHOLD);
  940. writel(~HC_COAL_IRQ, hc_mmio + HC_IRQ_CAUSE);
  941. if (count)
  942. coal_enable |= PORTS_0_3_COAL_DONE;
  943. if (is_dual_hc) {
  944. hc_mmio = mv_hc_base_from_port(mmio, MV_PORTS_PER_HC);
  945. writel(clks, hc_mmio + HC_IRQ_COAL_TIME_THRESHOLD);
  946. writel(count, hc_mmio + HC_IRQ_COAL_IO_THRESHOLD);
  947. writel(~HC_COAL_IRQ, hc_mmio + HC_IRQ_CAUSE);
  948. if (count)
  949. coal_enable |= PORTS_4_7_COAL_DONE;
  950. }
  951. mv_set_main_irq_mask(host, 0, coal_enable);
  952. spin_unlock_irqrestore(&host->lock, flags);
  953. }
  954. /**
  955. * mv_start_edma - Enable eDMA engine
  956. * @base: port base address
  957. * @pp: port private data
  958. *
  959. * Verify the local cache of the eDMA state is accurate with a
  960. * WARN_ON.
  961. *
  962. * LOCKING:
  963. * Inherited from caller.
  964. */
  965. static void mv_start_edma(struct ata_port *ap, void __iomem *port_mmio,
  966. struct mv_port_priv *pp, u8 protocol)
  967. {
  968. int want_ncq = (protocol == ATA_PROT_NCQ);
  969. if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
  970. int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
  971. if (want_ncq != using_ncq)
  972. mv_stop_edma(ap);
  973. }
  974. if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
  975. struct mv_host_priv *hpriv = ap->host->private_data;
  976. mv_edma_cfg(ap, want_ncq, 1);
  977. mv_set_edma_ptrs(port_mmio, hpriv, pp);
  978. mv_clear_and_enable_port_irqs(ap, port_mmio, DONE_IRQ|ERR_IRQ);
  979. writelfl(EDMA_EN, port_mmio + EDMA_CMD);
  980. pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
  981. }
  982. }
  983. static void mv_wait_for_edma_empty_idle(struct ata_port *ap)
  984. {
  985. void __iomem *port_mmio = mv_ap_base(ap);
  986. const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE);
  987. const int per_loop = 5, timeout = (15 * 1000 / per_loop);
  988. int i;
  989. /*
  990. * Wait for the EDMA engine to finish transactions in progress.
  991. * No idea what a good "timeout" value might be, but measurements
  992. * indicate that it often requires hundreds of microseconds
  993. * with two drives in-use. So we use the 15msec value above
  994. * as a rough guess at what even more drives might require.
  995. */
  996. for (i = 0; i < timeout; ++i) {
  997. u32 edma_stat = readl(port_mmio + EDMA_STATUS);
  998. if ((edma_stat & empty_idle) == empty_idle)
  999. break;
  1000. udelay(per_loop);
  1001. }
  1002. /* ata_port_printk(ap, KERN_INFO, "%s: %u+ usecs\n", __func__, i); */
  1003. }
  1004. /**
  1005. * mv_stop_edma_engine - Disable eDMA engine
  1006. * @port_mmio: io base address
  1007. *
  1008. * LOCKING:
  1009. * Inherited from caller.
  1010. */
  1011. static int mv_stop_edma_engine(void __iomem *port_mmio)
  1012. {
  1013. int i;
  1014. /* Disable eDMA. The disable bit auto clears. */
  1015. writelfl(EDMA_DS, port_mmio + EDMA_CMD);
  1016. /* Wait for the chip to confirm eDMA is off. */
  1017. for (i = 10000; i > 0; i--) {
  1018. u32 reg = readl(port_mmio + EDMA_CMD);
  1019. if (!(reg & EDMA_EN))
  1020. return 0;
  1021. udelay(10);
  1022. }
  1023. return -EIO;
  1024. }
  1025. static int mv_stop_edma(struct ata_port *ap)
  1026. {
  1027. void __iomem *port_mmio = mv_ap_base(ap);
  1028. struct mv_port_priv *pp = ap->private_data;
  1029. int err = 0;
  1030. if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
  1031. return 0;
  1032. pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
  1033. mv_wait_for_edma_empty_idle(ap);
  1034. if (mv_stop_edma_engine(port_mmio)) {
  1035. ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
  1036. err = -EIO;
  1037. }
  1038. mv_edma_cfg(ap, 0, 0);
  1039. return err;
  1040. }
  1041. #ifdef ATA_DEBUG
  1042. static void mv_dump_mem(void __iomem *start, unsigned bytes)
  1043. {
  1044. int b, w;
  1045. for (b = 0; b < bytes; ) {
  1046. DPRINTK("%p: ", start + b);
  1047. for (w = 0; b < bytes && w < 4; w++) {
  1048. printk("%08x ", readl(start + b));
  1049. b += sizeof(u32);
  1050. }
  1051. printk("\n");
  1052. }
  1053. }
  1054. #endif
  1055. static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
  1056. {
  1057. #ifdef ATA_DEBUG
  1058. int b, w;
  1059. u32 dw;
  1060. for (b = 0; b < bytes; ) {
  1061. DPRINTK("%02x: ", b);
  1062. for (w = 0; b < bytes && w < 4; w++) {
  1063. (void) pci_read_config_dword(pdev, b, &dw);
  1064. printk("%08x ", dw);
  1065. b += sizeof(u32);
  1066. }
  1067. printk("\n");
  1068. }
  1069. #endif
  1070. }
  1071. static void mv_dump_all_regs(void __iomem *mmio_base, int port,
  1072. struct pci_dev *pdev)
  1073. {
  1074. #ifdef ATA_DEBUG
  1075. void __iomem *hc_base = mv_hc_base(mmio_base,
  1076. port >> MV_PORT_HC_SHIFT);
  1077. void __iomem *port_base;
  1078. int start_port, num_ports, p, start_hc, num_hcs, hc;
  1079. if (0 > port) {
  1080. start_hc = start_port = 0;
  1081. num_ports = 8; /* shld be benign for 4 port devs */
  1082. num_hcs = 2;
  1083. } else {
  1084. start_hc = port >> MV_PORT_HC_SHIFT;
  1085. start_port = port;
  1086. num_ports = num_hcs = 1;
  1087. }
  1088. DPRINTK("All registers for port(s) %u-%u:\n", start_port,
  1089. num_ports > 1 ? num_ports - 1 : start_port);
  1090. if (NULL != pdev) {
  1091. DPRINTK("PCI config space regs:\n");
  1092. mv_dump_pci_cfg(pdev, 0x68);
  1093. }
  1094. DPRINTK("PCI regs:\n");
  1095. mv_dump_mem(mmio_base+0xc00, 0x3c);
  1096. mv_dump_mem(mmio_base+0xd00, 0x34);
  1097. mv_dump_mem(mmio_base+0xf00, 0x4);
  1098. mv_dump_mem(mmio_base+0x1d00, 0x6c);
  1099. for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
  1100. hc_base = mv_hc_base(mmio_base, hc);
  1101. DPRINTK("HC regs (HC %i):\n", hc);
  1102. mv_dump_mem(hc_base, 0x1c);
  1103. }
  1104. for (p = start_port; p < start_port + num_ports; p++) {
  1105. port_base = mv_port_base(mmio_base, p);
  1106. DPRINTK("EDMA regs (port %i):\n", p);
  1107. mv_dump_mem(port_base, 0x54);
  1108. DPRINTK("SATA regs (port %i):\n", p);
  1109. mv_dump_mem(port_base+0x300, 0x60);
  1110. }
  1111. #endif
  1112. }
  1113. static unsigned int mv_scr_offset(unsigned int sc_reg_in)
  1114. {
  1115. unsigned int ofs;
  1116. switch (sc_reg_in) {
  1117. case SCR_STATUS:
  1118. case SCR_CONTROL:
  1119. case SCR_ERROR:
  1120. ofs = SATA_STATUS + (sc_reg_in * sizeof(u32));
  1121. break;
  1122. case SCR_ACTIVE:
  1123. ofs = SATA_ACTIVE; /* active is not with the others */
  1124. break;
  1125. default:
  1126. ofs = 0xffffffffU;
  1127. break;
  1128. }
  1129. return ofs;
  1130. }
  1131. static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val)
  1132. {
  1133. unsigned int ofs = mv_scr_offset(sc_reg_in);
  1134. if (ofs != 0xffffffffU) {
  1135. *val = readl(mv_ap_base(link->ap) + ofs);
  1136. return 0;
  1137. } else
  1138. return -EINVAL;
  1139. }
  1140. static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val)
  1141. {
  1142. unsigned int ofs = mv_scr_offset(sc_reg_in);
  1143. if (ofs != 0xffffffffU) {
  1144. void __iomem *addr = mv_ap_base(link->ap) + ofs;
  1145. if (sc_reg_in == SCR_CONTROL) {
  1146. /*
  1147. * Workaround for 88SX60x1 FEr SATA#26:
  1148. *
  1149. * COMRESETs have to take care not to accidently
  1150. * put the drive to sleep when writing SCR_CONTROL.
  1151. * Setting bits 12..15 prevents this problem.
  1152. *
  1153. * So if we see an outbound COMMRESET, set those bits.
  1154. * Ditto for the followup write that clears the reset.
  1155. *
  1156. * The proprietary driver does this for
  1157. * all chip versions, and so do we.
  1158. */
  1159. if ((val & 0xf) == 1 || (readl(addr) & 0xf) == 1)
  1160. val |= 0xf000;
  1161. }
  1162. writelfl(val, addr);
  1163. return 0;
  1164. } else
  1165. return -EINVAL;
  1166. }
  1167. static void mv6_dev_config(struct ata_device *adev)
  1168. {
  1169. /*
  1170. * Deal with Gen-II ("mv6") hardware quirks/restrictions:
  1171. *
  1172. * Gen-II does not support NCQ over a port multiplier
  1173. * (no FIS-based switching).
  1174. */
  1175. if (adev->flags & ATA_DFLAG_NCQ) {
  1176. if (sata_pmp_attached(adev->link->ap)) {
  1177. adev->flags &= ~ATA_DFLAG_NCQ;
  1178. ata_dev_printk(adev, KERN_INFO,
  1179. "NCQ disabled for command-based switching\n");
  1180. }
  1181. }
  1182. }
  1183. static int mv_qc_defer(struct ata_queued_cmd *qc)
  1184. {
  1185. struct ata_link *link = qc->dev->link;
  1186. struct ata_port *ap = link->ap;
  1187. struct mv_port_priv *pp = ap->private_data;
  1188. /*
  1189. * Don't allow new commands if we're in a delayed EH state
  1190. * for NCQ and/or FIS-based switching.
  1191. */
  1192. if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
  1193. return ATA_DEFER_PORT;
  1194. /*
  1195. * If the port is completely idle, then allow the new qc.
  1196. */
  1197. if (ap->nr_active_links == 0)
  1198. return 0;
  1199. /*
  1200. * The port is operating in host queuing mode (EDMA) with NCQ
  1201. * enabled, allow multiple NCQ commands. EDMA also allows
  1202. * queueing multiple DMA commands but libata core currently
  1203. * doesn't allow it.
  1204. */
  1205. if ((pp->pp_flags & MV_PP_FLAG_EDMA_EN) &&
  1206. (pp->pp_flags & MV_PP_FLAG_NCQ_EN) && ata_is_ncq(qc->tf.protocol))
  1207. return 0;
  1208. return ATA_DEFER_PORT;
  1209. }
  1210. static void mv_config_fbs(struct ata_port *ap, int want_ncq, int want_fbs)
  1211. {
  1212. struct mv_port_priv *pp = ap->private_data;
  1213. void __iomem *port_mmio;
  1214. u32 fiscfg, *old_fiscfg = &pp->cached.fiscfg;
  1215. u32 ltmode, *old_ltmode = &pp->cached.ltmode;
  1216. u32 haltcond, *old_haltcond = &pp->cached.haltcond;
  1217. ltmode = *old_ltmode & ~LTMODE_BIT8;
  1218. haltcond = *old_haltcond | EDMA_ERR_DEV;
  1219. if (want_fbs) {
  1220. fiscfg = *old_fiscfg | FISCFG_SINGLE_SYNC;
  1221. ltmode = *old_ltmode | LTMODE_BIT8;
  1222. if (want_ncq)
  1223. haltcond &= ~EDMA_ERR_DEV;
  1224. else
  1225. fiscfg |= FISCFG_WAIT_DEV_ERR;
  1226. } else {
  1227. fiscfg = *old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR);
  1228. }
  1229. port_mmio = mv_ap_base(ap);
  1230. mv_write_cached_reg(port_mmio + FISCFG, old_fiscfg, fiscfg);
  1231. mv_write_cached_reg(port_mmio + LTMODE, old_ltmode, ltmode);
  1232. mv_write_cached_reg(port_mmio + EDMA_HALTCOND, old_haltcond, haltcond);
  1233. }
  1234. static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq)
  1235. {
  1236. struct mv_host_priv *hpriv = ap->host->private_data;
  1237. u32 old, new;
  1238. /* workaround for 88SX60x1 FEr SATA#25 (part 1) */
  1239. old = readl(hpriv->base + GPIO_PORT_CTL);
  1240. if (want_ncq)
  1241. new = old | (1 << 22);
  1242. else
  1243. new = old & ~(1 << 22);
  1244. if (new != old)
  1245. writel(new, hpriv->base + GPIO_PORT_CTL);
  1246. }
  1247. /**
  1248. * mv_bmdma_enable - set a magic bit on GEN_IIE to allow bmdma
  1249. * @ap: Port being initialized
  1250. *
  1251. * There are two DMA modes on these chips: basic DMA, and EDMA.
  1252. *
  1253. * Bit-0 of the "EDMA RESERVED" register enables/disables use
  1254. * of basic DMA on the GEN_IIE versions of the chips.
  1255. *
  1256. * This bit survives EDMA resets, and must be set for basic DMA
  1257. * to function, and should be cleared when EDMA is active.
  1258. */
  1259. static void mv_bmdma_enable_iie(struct ata_port *ap, int enable_bmdma)
  1260. {
  1261. struct mv_port_priv *pp = ap->private_data;
  1262. u32 new, *old = &pp->cached.unknown_rsvd;
  1263. if (enable_bmdma)
  1264. new = *old | 1;
  1265. else
  1266. new = *old & ~1;
  1267. mv_write_cached_reg(mv_ap_base(ap) + EDMA_UNKNOWN_RSVD, old, new);
  1268. }
  1269. /*
  1270. * SOC chips have an issue whereby the HDD LEDs don't always blink
  1271. * during I/O when NCQ is enabled. Enabling a special "LED blink" mode
  1272. * of the SOC takes care of it, generating a steady blink rate when
  1273. * any drive on the chip is active.
  1274. *
  1275. * Unfortunately, the blink mode is a global hardware setting for the SOC,
  1276. * so we must use it whenever at least one port on the SOC has NCQ enabled.
  1277. *
  1278. * We turn "LED blink" off when NCQ is not in use anywhere, because the normal
  1279. * LED operation works then, and provides better (more accurate) feedback.
  1280. *
  1281. * Note that this code assumes that an SOC never has more than one HC onboard.
  1282. */
  1283. static void mv_soc_led_blink_enable(struct ata_port *ap)
  1284. {
  1285. struct ata_host *host = ap->host;
  1286. struct mv_host_priv *hpriv = host->private_data;
  1287. void __iomem *hc_mmio;
  1288. u32 led_ctrl;
  1289. if (hpriv->hp_flags & MV_HP_QUIRK_LED_BLINK_EN)
  1290. return;
  1291. hpriv->hp_flags |= MV_HP_QUIRK_LED_BLINK_EN;
  1292. hc_mmio = mv_hc_base_from_port(mv_host_base(host), ap->port_no);
  1293. led_ctrl = readl(hc_mmio + SOC_LED_CTRL);
  1294. writel(led_ctrl | SOC_LED_CTRL_BLINK, hc_mmio + SOC_LED_CTRL);
  1295. }
  1296. static void mv_soc_led_blink_disable(struct ata_port *ap)
  1297. {
  1298. struct ata_host *host = ap->host;
  1299. struct mv_host_priv *hpriv = host->private_data;
  1300. void __iomem *hc_mmio;
  1301. u32 led_ctrl;
  1302. unsigned int port;
  1303. if (!(hpriv->hp_flags & MV_HP_QUIRK_LED_BLINK_EN))
  1304. return;
  1305. /* disable led-blink only if no ports are using NCQ */
  1306. for (port = 0; port < hpriv->n_ports; port++) {
  1307. struct ata_port *this_ap = host->ports[port];
  1308. struct mv_port_priv *pp = this_ap->private_data;
  1309. if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
  1310. return;
  1311. }
  1312. hpriv->hp_flags &= ~MV_HP_QUIRK_LED_BLINK_EN;
  1313. hc_mmio = mv_hc_base_from_port(mv_host_base(host), ap->port_no);
  1314. led_ctrl = readl(hc_mmio + SOC_LED_CTRL);
  1315. writel(led_ctrl & ~SOC_LED_CTRL_BLINK, hc_mmio + SOC_LED_CTRL);
  1316. }
  1317. static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma)
  1318. {
  1319. u32 cfg;
  1320. struct mv_port_priv *pp = ap->private_data;
  1321. struct mv_host_priv *hpriv = ap->host->private_data;
  1322. void __iomem *port_mmio = mv_ap_base(ap);
  1323. /* set up non-NCQ EDMA configuration */
  1324. cfg = EDMA_CFG_Q_DEPTH; /* always 0x1f for *all* chips */
  1325. pp->pp_flags &=
  1326. ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN | MV_PP_FLAG_FAKE_ATA_BUSY);
  1327. if (IS_GEN_I(hpriv))
  1328. cfg |= (1 << 8); /* enab config burst size mask */
  1329. else if (IS_GEN_II(hpriv)) {
  1330. cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
  1331. mv_60x1_errata_sata25(ap, want_ncq);
  1332. } else if (IS_GEN_IIE(hpriv)) {
  1333. int want_fbs = sata_pmp_attached(ap);
  1334. /*
  1335. * Possible future enhancement:
  1336. *
  1337. * The chip can use FBS with non-NCQ, if we allow it,
  1338. * But first we need to have the error handling in place
  1339. * for this mode (datasheet section 7.3.15.4.2.3).
  1340. * So disallow non-NCQ FBS for now.
  1341. */
  1342. want_fbs &= want_ncq;
  1343. mv_config_fbs(ap, want_ncq, want_fbs);
  1344. if (want_fbs) {
  1345. pp->pp_flags |= MV_PP_FLAG_FBS_EN;
  1346. cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */
  1347. }
  1348. cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */
  1349. if (want_edma) {
  1350. cfg |= (1 << 22); /* enab 4-entry host queue cache */
  1351. if (!IS_SOC(hpriv))
  1352. cfg |= (1 << 18); /* enab early completion */
  1353. }
  1354. if (hpriv->hp_flags & MV_HP_CUT_THROUGH)
  1355. cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */
  1356. mv_bmdma_enable_iie(ap, !want_edma);
  1357. if (IS_SOC(hpriv)) {
  1358. if (want_ncq)
  1359. mv_soc_led_blink_enable(ap);
  1360. else
  1361. mv_soc_led_blink_disable(ap);
  1362. }
  1363. }
  1364. if (want_ncq) {
  1365. cfg |= EDMA_CFG_NCQ;
  1366. pp->pp_flags |= MV_PP_FLAG_NCQ_EN;
  1367. }
  1368. writelfl(cfg, port_mmio + EDMA_CFG);
  1369. }
  1370. static void mv_port_free_dma_mem(struct ata_port *ap)
  1371. {
  1372. struct mv_host_priv *hpriv = ap->host->private_data;
  1373. struct mv_port_priv *pp = ap->private_data;
  1374. int tag;
  1375. if (pp->crqb) {
  1376. dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
  1377. pp->crqb = NULL;
  1378. }
  1379. if (pp->crpb) {
  1380. dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
  1381. pp->crpb = NULL;
  1382. }
  1383. /*
  1384. * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
  1385. * For later hardware, we have one unique sg_tbl per NCQ tag.
  1386. */
  1387. for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
  1388. if (pp->sg_tbl[tag]) {
  1389. if (tag == 0 || !IS_GEN_I(hpriv))
  1390. dma_pool_free(hpriv->sg_tbl_pool,
  1391. pp->sg_tbl[tag],
  1392. pp->sg_tbl_dma[tag]);
  1393. pp->sg_tbl[tag] = NULL;
  1394. }
  1395. }
  1396. }
  1397. /**
  1398. * mv_port_start - Port specific init/start routine.
  1399. * @ap: ATA channel to manipulate
  1400. *
  1401. * Allocate and point to DMA memory, init port private memory,
  1402. * zero indices.
  1403. *
  1404. * LOCKING:
  1405. * Inherited from caller.
  1406. */
  1407. static int mv_port_start(struct ata_port *ap)
  1408. {
  1409. struct device *dev = ap->host->dev;
  1410. struct mv_host_priv *hpriv = ap->host->private_data;
  1411. struct mv_port_priv *pp;
  1412. unsigned long flags;
  1413. int tag;
  1414. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  1415. if (!pp)
  1416. return -ENOMEM;
  1417. ap->private_data = pp;
  1418. pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
  1419. if (!pp->crqb)
  1420. return -ENOMEM;
  1421. memset(pp->crqb, 0, MV_CRQB_Q_SZ);
  1422. pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
  1423. if (!pp->crpb)
  1424. goto out_port_free_dma_mem;
  1425. memset(pp->crpb, 0, MV_CRPB_Q_SZ);
  1426. /* 6041/6081 Rev. "C0" (and newer) are okay with async notify */
  1427. if (hpriv->hp_flags & MV_HP_ERRATA_60X1C0)
  1428. ap->flags |= ATA_FLAG_AN;
  1429. /*
  1430. * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
  1431. * For later hardware, we need one unique sg_tbl per NCQ tag.
  1432. */
  1433. for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
  1434. if (tag == 0 || !IS_GEN_I(hpriv)) {
  1435. pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
  1436. GFP_KERNEL, &pp->sg_tbl_dma[tag]);
  1437. if (!pp->sg_tbl[tag])
  1438. goto out_port_free_dma_mem;
  1439. } else {
  1440. pp->sg_tbl[tag] = pp->sg_tbl[0];
  1441. pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
  1442. }
  1443. }
  1444. spin_lock_irqsave(ap->lock, flags);
  1445. mv_save_cached_regs(ap);
  1446. mv_edma_cfg(ap, 0, 0);
  1447. spin_unlock_irqrestore(ap->lock, flags);
  1448. return 0;
  1449. out_port_free_dma_mem:
  1450. mv_port_free_dma_mem(ap);
  1451. return -ENOMEM;
  1452. }
  1453. /**
  1454. * mv_port_stop - Port specific cleanup/stop routine.
  1455. * @ap: ATA channel to manipulate
  1456. *
  1457. * Stop DMA, cleanup port memory.
  1458. *
  1459. * LOCKING:
  1460. * This routine uses the host lock to protect the DMA stop.
  1461. */
  1462. static void mv_port_stop(struct ata_port *ap)
  1463. {
  1464. unsigned long flags;
  1465. spin_lock_irqsave(ap->lock, flags);
  1466. mv_stop_edma(ap);
  1467. mv_enable_port_irqs(ap, 0);
  1468. spin_unlock_irqrestore(ap->lock, flags);
  1469. mv_port_free_dma_mem(ap);
  1470. }
  1471. /**
  1472. * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
  1473. * @qc: queued command whose SG list to source from
  1474. *
  1475. * Populate the SG list and mark the last entry.
  1476. *
  1477. * LOCKING:
  1478. * Inherited from caller.
  1479. */
  1480. static void mv_fill_sg(struct ata_queued_cmd *qc)
  1481. {
  1482. struct mv_port_priv *pp = qc->ap->private_data;
  1483. struct scatterlist *sg;
  1484. struct mv_sg *mv_sg, *last_sg = NULL;
  1485. unsigned int si;
  1486. mv_sg = pp->sg_tbl[qc->tag];
  1487. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  1488. dma_addr_t addr = sg_dma_address(sg);
  1489. u32 sg_len = sg_dma_len(sg);
  1490. while (sg_len) {
  1491. u32 offset = addr & 0xffff;
  1492. u32 len = sg_len;
  1493. if (offset + len > 0x10000)
  1494. len = 0x10000 - offset;
  1495. mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
  1496. mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
  1497. mv_sg->flags_size = cpu_to_le32(len & 0xffff);
  1498. mv_sg->reserved = 0;
  1499. sg_len -= len;
  1500. addr += len;
  1501. last_sg = mv_sg;
  1502. mv_sg++;
  1503. }
  1504. }
  1505. if (likely(last_sg))
  1506. last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
  1507. mb(); /* ensure data structure is visible to the chipset */
  1508. }
  1509. static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
  1510. {
  1511. u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
  1512. (last ? CRQB_CMD_LAST : 0);
  1513. *cmdw = cpu_to_le16(tmp);
  1514. }
  1515. /**
  1516. * mv_sff_irq_clear - Clear hardware interrupt after DMA.
  1517. * @ap: Port associated with this ATA transaction.
  1518. *
  1519. * We need this only for ATAPI bmdma transactions,
  1520. * as otherwise we experience spurious interrupts
  1521. * after libata-sff handles the bmdma interrupts.
  1522. */
  1523. static void mv_sff_irq_clear(struct ata_port *ap)
  1524. {
  1525. mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), ERR_IRQ);
  1526. }
  1527. /**
  1528. * mv_check_atapi_dma - Filter ATAPI cmds which are unsuitable for DMA.
  1529. * @qc: queued command to check for chipset/DMA compatibility.
  1530. *
  1531. * The bmdma engines cannot handle speculative data sizes
  1532. * (bytecount under/over flow). So only allow DMA for
  1533. * data transfer commands with known data sizes.
  1534. *
  1535. * LOCKING:
  1536. * Inherited from caller.
  1537. */
  1538. static int mv_check_atapi_dma(struct ata_queued_cmd *qc)
  1539. {
  1540. struct scsi_cmnd *scmd = qc->scsicmd;
  1541. if (scmd) {
  1542. switch (scmd->cmnd[0]) {
  1543. case READ_6:
  1544. case READ_10:
  1545. case READ_12:
  1546. case WRITE_6:
  1547. case WRITE_10:
  1548. case WRITE_12:
  1549. case GPCMD_READ_CD:
  1550. case GPCMD_SEND_DVD_STRUCTURE:
  1551. case GPCMD_SEND_CUE_SHEET:
  1552. return 0; /* DMA is safe */
  1553. }
  1554. }
  1555. return -EOPNOTSUPP; /* use PIO instead */
  1556. }
  1557. /**
  1558. * mv_bmdma_setup - Set up BMDMA transaction
  1559. * @qc: queued command to prepare DMA for.
  1560. *
  1561. * LOCKING:
  1562. * Inherited from caller.
  1563. */
  1564. static void mv_bmdma_setup(struct ata_queued_cmd *qc)
  1565. {
  1566. struct ata_port *ap = qc->ap;
  1567. void __iomem *port_mmio = mv_ap_base(ap);
  1568. struct mv_port_priv *pp = ap->private_data;
  1569. mv_fill_sg(qc);
  1570. /* clear all DMA cmd bits */
  1571. writel(0, port_mmio + BMDMA_CMD);
  1572. /* load PRD table addr. */
  1573. writel((pp->sg_tbl_dma[qc->tag] >> 16) >> 16,
  1574. port_mmio + BMDMA_PRD_HIGH);
  1575. writelfl(pp->sg_tbl_dma[qc->tag],
  1576. port_mmio + BMDMA_PRD_LOW);
  1577. /* issue r/w command */
  1578. ap->ops->sff_exec_command(ap, &qc->tf);
  1579. }
  1580. /**
  1581. * mv_bmdma_start - Start a BMDMA transaction
  1582. * @qc: queued command to start DMA on.
  1583. *
  1584. * LOCKING:
  1585. * Inherited from caller.
  1586. */
  1587. static void mv_bmdma_start(struct ata_queued_cmd *qc)
  1588. {
  1589. struct ata_port *ap = qc->ap;
  1590. void __iomem *port_mmio = mv_ap_base(ap);
  1591. unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
  1592. u32 cmd = (rw ? 0 : ATA_DMA_WR) | ATA_DMA_START;
  1593. /* start host DMA transaction */
  1594. writelfl(cmd, port_mmio + BMDMA_CMD);
  1595. }
  1596. /**
  1597. * mv_bmdma_stop - Stop BMDMA transfer
  1598. * @qc: queued command to stop DMA on.
  1599. *
  1600. * Clears the ATA_DMA_START flag in the bmdma control register
  1601. *
  1602. * LOCKING:
  1603. * Inherited from caller.
  1604. */
  1605. static void mv_bmdma_stop(struct ata_queued_cmd *qc)
  1606. {
  1607. struct ata_port *ap = qc->ap;
  1608. void __iomem *port_mmio = mv_ap_base(ap);
  1609. u32 cmd;
  1610. /* clear start/stop bit */
  1611. cmd = readl(port_mmio + BMDMA_CMD);
  1612. cmd &= ~ATA_DMA_START;
  1613. writelfl(cmd, port_mmio + BMDMA_CMD);
  1614. /* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
  1615. ata_sff_dma_pause(ap);
  1616. }
  1617. /**
  1618. * mv_bmdma_status - Read BMDMA status
  1619. * @ap: port for which to retrieve DMA status.
  1620. *
  1621. * Read and return equivalent of the sff BMDMA status register.
  1622. *
  1623. * LOCKING:
  1624. * Inherited from caller.
  1625. */
  1626. static u8 mv_bmdma_status(struct ata_port *ap)
  1627. {
  1628. void __iomem *port_mmio = mv_ap_base(ap);
  1629. u32 reg, status;
  1630. /*
  1631. * Other bits are valid only if ATA_DMA_ACTIVE==0,
  1632. * and the ATA_DMA_INTR bit doesn't exist.
  1633. */
  1634. reg = readl(port_mmio + BMDMA_STATUS);
  1635. if (reg & ATA_DMA_ACTIVE)
  1636. status = ATA_DMA_ACTIVE;
  1637. else
  1638. status = (reg & ATA_DMA_ERR) | ATA_DMA_INTR;
  1639. return status;
  1640. }
  1641. static void mv_rw_multi_errata_sata24(struct ata_queued_cmd *qc)
  1642. {
  1643. struct ata_taskfile *tf = &qc->tf;
  1644. /*
  1645. * Workaround for 88SX60x1 FEr SATA#24.
  1646. *
  1647. * Chip may corrupt WRITEs if multi_count >= 4kB.
  1648. * Note that READs are unaffected.
  1649. *
  1650. * It's not clear if this errata really means "4K bytes",
  1651. * or if it always happens for multi_count > 7
  1652. * regardless of device sector_size.
  1653. *
  1654. * So, for safety, any write with multi_count > 7
  1655. * gets converted here into a regular PIO write instead:
  1656. */
  1657. if ((tf->flags & ATA_TFLAG_WRITE) && is_multi_taskfile(tf)) {
  1658. if (qc->dev->multi_count > 7) {
  1659. switch (tf->command) {
  1660. case ATA_CMD_WRITE_MULTI:
  1661. tf->command = ATA_CMD_PIO_WRITE;
  1662. break;
  1663. case ATA_CMD_WRITE_MULTI_FUA_EXT:
  1664. tf->flags &= ~ATA_TFLAG_FUA; /* ugh */
  1665. /* fall through */
  1666. case ATA_CMD_WRITE_MULTI_EXT:
  1667. tf->command = ATA_CMD_PIO_WRITE_EXT;
  1668. break;
  1669. }
  1670. }
  1671. }
  1672. }
  1673. /**
  1674. * mv_qc_prep - Host specific command preparation.
  1675. * @qc: queued command to prepare
  1676. *
  1677. * This routine simply redirects to the general purpose routine
  1678. * if command is not DMA. Else, it handles prep of the CRQB
  1679. * (command request block), does some sanity checking, and calls
  1680. * the SG load routine.
  1681. *
  1682. * LOCKING:
  1683. * Inherited from caller.
  1684. */
  1685. static void mv_qc_prep(struct ata_queued_cmd *qc)
  1686. {
  1687. struct ata_port *ap = qc->ap;
  1688. struct mv_port_priv *pp = ap->private_data;
  1689. __le16 *cw;
  1690. struct ata_taskfile *tf = &qc->tf;
  1691. u16 flags = 0;
  1692. unsigned in_index;
  1693. switch (tf->protocol) {
  1694. case ATA_PROT_DMA:
  1695. case ATA_PROT_NCQ:
  1696. break; /* continue below */
  1697. case ATA_PROT_PIO:
  1698. mv_rw_multi_errata_sata24(qc);
  1699. return;
  1700. default:
  1701. return;
  1702. }
  1703. /* Fill in command request block
  1704. */
  1705. if (!(tf->flags & ATA_TFLAG_WRITE))
  1706. flags |= CRQB_FLAG_READ;
  1707. WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
  1708. flags |= qc->tag << CRQB_TAG_SHIFT;
  1709. flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
  1710. /* get current queue index from software */
  1711. in_index = pp->req_idx;
  1712. pp->crqb[in_index].sg_addr =
  1713. cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
  1714. pp->crqb[in_index].sg_addr_hi =
  1715. cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
  1716. pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
  1717. cw = &pp->crqb[in_index].ata_cmd[0];
  1718. /* Sadly, the CRQB cannot accomodate all registers--there are
  1719. * only 11 bytes...so we must pick and choose required
  1720. * registers based on the command. So, we drop feature and
  1721. * hob_feature for [RW] DMA commands, but they are needed for
  1722. * NCQ. NCQ will drop hob_nsect, which is not needed there
  1723. * (nsect is used only for the tag; feat/hob_feat hold true nsect).
  1724. */
  1725. switch (tf->command) {
  1726. case ATA_CMD_READ:
  1727. case ATA_CMD_READ_EXT:
  1728. case ATA_CMD_WRITE:
  1729. case ATA_CMD_WRITE_EXT:
  1730. case ATA_CMD_WRITE_FUA_EXT:
  1731. mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
  1732. break;
  1733. case ATA_CMD_FPDMA_READ:
  1734. case ATA_CMD_FPDMA_WRITE:
  1735. mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
  1736. mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
  1737. break;
  1738. default:
  1739. /* The only other commands EDMA supports in non-queued and
  1740. * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
  1741. * of which are defined/used by Linux. If we get here, this
  1742. * driver needs work.
  1743. *
  1744. * FIXME: modify libata to give qc_prep a return value and
  1745. * return error here.
  1746. */
  1747. BUG_ON(tf->command);
  1748. break;
  1749. }
  1750. mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
  1751. mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
  1752. mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
  1753. mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
  1754. mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
  1755. mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
  1756. mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
  1757. mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
  1758. mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */
  1759. if (!(qc->flags & ATA_QCFLAG_DMAMAP))
  1760. return;
  1761. mv_fill_sg(qc);
  1762. }
  1763. /**
  1764. * mv_qc_prep_iie - Host specific command preparation.
  1765. * @qc: queued command to prepare
  1766. *
  1767. * This routine simply redirects to the general purpose routine
  1768. * if command is not DMA. Else, it handles prep of the CRQB
  1769. * (command request block), does some sanity checking, and calls
  1770. * the SG load routine.
  1771. *
  1772. * LOCKING:
  1773. * Inherited from caller.
  1774. */
  1775. static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
  1776. {
  1777. struct ata_port *ap = qc->ap;
  1778. struct mv_port_priv *pp = ap->private_data;
  1779. struct mv_crqb_iie *crqb;
  1780. struct ata_taskfile *tf = &qc->tf;
  1781. unsigned in_index;
  1782. u32 flags = 0;
  1783. if ((tf->protocol != ATA_PROT_DMA) &&
  1784. (tf->protocol != ATA_PROT_NCQ))
  1785. return;
  1786. /* Fill in Gen IIE command request block */
  1787. if (!(tf->flags & ATA_TFLAG_WRITE))
  1788. flags |= CRQB_FLAG_READ;
  1789. WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
  1790. flags |= qc->tag << CRQB_TAG_SHIFT;
  1791. flags |= qc->tag << CRQB_HOSTQ_SHIFT;
  1792. flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
  1793. /* get current queue index from software */
  1794. in_index = pp->req_idx;
  1795. crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
  1796. crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
  1797. crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
  1798. crqb->flags = cpu_to_le32(flags);
  1799. crqb->ata_cmd[0] = cpu_to_le32(
  1800. (tf->command << 16) |
  1801. (tf->feature << 24)
  1802. );
  1803. crqb->ata_cmd[1] = cpu_to_le32(
  1804. (tf->lbal << 0) |
  1805. (tf->lbam << 8) |
  1806. (tf->lbah << 16) |
  1807. (tf->device << 24)
  1808. );
  1809. crqb->ata_cmd[2] = cpu_to_le32(
  1810. (tf->hob_lbal << 0) |
  1811. (tf->hob_lbam << 8) |
  1812. (tf->hob_lbah << 16) |
  1813. (tf->hob_feature << 24)
  1814. );
  1815. crqb->ata_cmd[3] = cpu_to_le32(
  1816. (tf->nsect << 0) |
  1817. (tf->hob_nsect << 8)
  1818. );
  1819. if (!(qc->flags & ATA_QCFLAG_DMAMAP))
  1820. return;
  1821. mv_fill_sg(qc);
  1822. }
  1823. /**
  1824. * mv_sff_check_status - fetch device status, if valid
  1825. * @ap: ATA port to fetch status from
  1826. *
  1827. * When using command issue via mv_qc_issue_fis(),
  1828. * the initial ATA_BUSY state does not show up in the
  1829. * ATA status (shadow) register. This can confuse libata!
  1830. *
  1831. * So we have a hook here to fake ATA_BUSY for that situation,
  1832. * until the first time a BUSY, DRQ, or ERR bit is seen.
  1833. *
  1834. * The rest of the time, it simply returns the ATA status register.
  1835. */
  1836. static u8 mv_sff_check_status(struct ata_port *ap)
  1837. {
  1838. u8 stat = ioread8(ap->ioaddr.status_addr);
  1839. struct mv_port_priv *pp = ap->private_data;
  1840. if (pp->pp_flags & MV_PP_FLAG_FAKE_ATA_BUSY) {
  1841. if (stat & (ATA_BUSY | ATA_DRQ | ATA_ERR))
  1842. pp->pp_flags &= ~MV_PP_FLAG_FAKE_ATA_BUSY;
  1843. else
  1844. stat = ATA_BUSY;
  1845. }
  1846. return stat;
  1847. }
  1848. /**
  1849. * mv_send_fis - Send a FIS, using the "Vendor-Unique FIS" register
  1850. * @fis: fis to be sent
  1851. * @nwords: number of 32-bit words in the fis
  1852. */
  1853. static unsigned int mv_send_fis(struct ata_port *ap, u32 *fis, int nwords)
  1854. {
  1855. void __iomem *port_mmio = mv_ap_base(ap);
  1856. u32 ifctl, old_ifctl, ifstat;
  1857. int i, timeout = 200, final_word = nwords - 1;
  1858. /* Initiate FIS transmission mode */
  1859. old_ifctl = readl(port_mmio + SATA_IFCTL);
  1860. ifctl = 0x100 | (old_ifctl & 0xf);
  1861. writelfl(ifctl, port_mmio + SATA_IFCTL);
  1862. /* Send all words of the FIS except for the final word */
  1863. for (i = 0; i < final_word; ++i)
  1864. writel(fis[i], port_mmio + VENDOR_UNIQUE_FIS);
  1865. /* Flag end-of-transmission, and then send the final word */
  1866. writelfl(ifctl | 0x200, port_mmio + SATA_IFCTL);
  1867. writelfl(fis[final_word], port_mmio + VENDOR_UNIQUE_FIS);
  1868. /*
  1869. * Wait for FIS transmission to complete.
  1870. * This typically takes just a single iteration.
  1871. */
  1872. do {
  1873. ifstat = readl(port_mmio + SATA_IFSTAT);
  1874. } while (!(ifstat & 0x1000) && --timeout);
  1875. /* Restore original port configuration */
  1876. writelfl(old_ifctl, port_mmio + SATA_IFCTL);
  1877. /* See if it worked */
  1878. if ((ifstat & 0x3000) != 0x1000) {
  1879. ata_port_printk(ap, KERN_WARNING,
  1880. "%s transmission error, ifstat=%08x\n",
  1881. __func__, ifstat);
  1882. return AC_ERR_OTHER;
  1883. }
  1884. return 0;
  1885. }
  1886. /**
  1887. * mv_qc_issue_fis - Issue a command directly as a FIS
  1888. * @qc: queued command to start
  1889. *
  1890. * Note that the ATA shadow registers are not updated
  1891. * after command issue, so the device will appear "READY"
  1892. * if polled, even while it is BUSY processing the command.
  1893. *
  1894. * So we use a status hook to fake ATA_BUSY until the drive changes state.
  1895. *
  1896. * Note: we don't get updated shadow regs on *completion*
  1897. * of non-data commands. So avoid sending them via this function,
  1898. * as they will appear to have completed immediately.
  1899. *
  1900. * GEN_IIE has special registers that we could get the result tf from,
  1901. * but earlier chipsets do not. For now, we ignore those registers.
  1902. */
  1903. static unsigned int mv_qc_issue_fis(struct ata_queued_cmd *qc)
  1904. {
  1905. struct ata_port *ap = qc->ap;
  1906. struct mv_port_priv *pp = ap->private_data;
  1907. struct ata_link *link = qc->dev->link;
  1908. u32 fis[5];
  1909. int err = 0;
  1910. ata_tf_to_fis(&qc->tf, link->pmp, 1, (void *)fis);
  1911. err = mv_send_fis(ap, fis, sizeof(fis) / sizeof(fis[0]));
  1912. if (err)
  1913. return err;
  1914. switch (qc->tf.protocol) {
  1915. case ATAPI_PROT_PIO:
  1916. pp->pp_flags |= MV_PP_FLAG_FAKE_ATA_BUSY;
  1917. /* fall through */
  1918. case ATAPI_PROT_NODATA:
  1919. ap->hsm_task_state = HSM_ST_FIRST;
  1920. break;
  1921. case ATA_PROT_PIO:
  1922. pp->pp_flags |= MV_PP_FLAG_FAKE_ATA_BUSY;
  1923. if (qc->tf.flags & ATA_TFLAG_WRITE)
  1924. ap->hsm_task_state = HSM_ST_FIRST;
  1925. else
  1926. ap->hsm_task_state = HSM_ST;
  1927. break;
  1928. default:
  1929. ap->hsm_task_state = HSM_ST_LAST;
  1930. break;
  1931. }
  1932. if (qc->tf.flags & ATA_TFLAG_POLLING)
  1933. ata_pio_queue_task(ap, qc, 0);
  1934. return 0;
  1935. }
  1936. /**
  1937. * mv_qc_issue - Initiate a command to the host
  1938. * @qc: queued command to start
  1939. *
  1940. * This routine simply redirects to the general purpose routine
  1941. * if command is not DMA. Else, it sanity checks our local
  1942. * caches of the request producer/consumer indices then enables
  1943. * DMA and bumps the request producer index.
  1944. *
  1945. * LOCKING:
  1946. * Inherited from caller.
  1947. */
  1948. static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
  1949. {
  1950. static int limit_warnings = 10;
  1951. struct ata_port *ap = qc->ap;
  1952. void __iomem *port_mmio = mv_ap_base(ap);
  1953. struct mv_port_priv *pp = ap->private_data;
  1954. u32 in_index;
  1955. unsigned int port_irqs;
  1956. pp->pp_flags &= ~MV_PP_FLAG_FAKE_ATA_BUSY; /* paranoia */
  1957. switch (qc->tf.protocol) {
  1958. case ATA_PROT_DMA:
  1959. case ATA_PROT_NCQ:
  1960. mv_start_edma(ap, port_mmio, pp, qc->tf.protocol);
  1961. pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK;
  1962. in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
  1963. /* Write the request in pointer to kick the EDMA to life */
  1964. writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
  1965. port_mmio + EDMA_REQ_Q_IN_PTR);
  1966. return 0;
  1967. case ATA_PROT_PIO:
  1968. /*
  1969. * Errata SATA#16, SATA#24: warn if multiple DRQs expected.
  1970. *
  1971. * Someday, we might implement special polling workarounds
  1972. * for these, but it all seems rather unnecessary since we
  1973. * normally use only DMA for commands which transfer more
  1974. * than a single block of data.
  1975. *
  1976. * Much of the time, this could just work regardless.
  1977. * So for now, just log the incident, and allow the attempt.
  1978. */
  1979. if (limit_warnings > 0 && (qc->nbytes / qc->sect_size) > 1) {
  1980. --limit_warnings;
  1981. ata_link_printk(qc->dev->link, KERN_WARNING, DRV_NAME
  1982. ": attempting PIO w/multiple DRQ: "
  1983. "this may fail due to h/w errata\n");
  1984. }
  1985. /* drop through */
  1986. case ATA_PROT_NODATA:
  1987. case ATAPI_PROT_PIO:
  1988. case ATAPI_PROT_NODATA:
  1989. if (ap->flags & ATA_FLAG_PIO_POLLING)
  1990. qc->tf.flags |= ATA_TFLAG_POLLING;
  1991. break;
  1992. }
  1993. if (qc->tf.flags & ATA_TFLAG_POLLING)
  1994. port_irqs = ERR_IRQ; /* mask device interrupt when polling */
  1995. else
  1996. port_irqs = ERR_IRQ | DONE_IRQ; /* unmask all interrupts */
  1997. /*
  1998. * We're about to send a non-EDMA capable command to the
  1999. * port. Turn off EDMA so there won't be problems accessing
  2000. * shadow block, etc registers.
  2001. */
  2002. mv_stop_edma(ap);
  2003. mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), port_irqs);
  2004. mv_pmp_select(ap, qc->dev->link->pmp);
  2005. if (qc->tf.command == ATA_CMD_READ_LOG_EXT) {
  2006. struct mv_host_priv *hpriv = ap->host->private_data;
  2007. /*
  2008. * Workaround for 88SX60x1 FEr SATA#25 (part 2).
  2009. *
  2010. * After any NCQ error, the READ_LOG_EXT command
  2011. * from libata-eh *must* use mv_qc_issue_fis().
  2012. * Otherwise it might fail, due to chip errata.
  2013. *
  2014. * Rather than special-case it, we'll just *always*
  2015. * use this method here for READ_LOG_EXT, making for
  2016. * easier testing.
  2017. */
  2018. if (IS_GEN_II(hpriv))
  2019. return mv_qc_issue_fis(qc);
  2020. }
  2021. return ata_sff_qc_issue(qc);
  2022. }
  2023. static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap)
  2024. {
  2025. struct mv_port_priv *pp = ap->private_data;
  2026. struct ata_queued_cmd *qc;
  2027. if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
  2028. return NULL;
  2029. qc = ata_qc_from_tag(ap, ap->link.active_tag);
  2030. if (qc) {
  2031. if (qc->tf.flags & ATA_TFLAG_POLLING)
  2032. qc = NULL;
  2033. else if (!(qc->flags & ATA_QCFLAG_ACTIVE))
  2034. qc = NULL;
  2035. }
  2036. return qc;
  2037. }
  2038. static void mv_pmp_error_handler(struct ata_port *ap)
  2039. {
  2040. unsigned int pmp, pmp_map;
  2041. struct mv_port_priv *pp = ap->private_data;
  2042. if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) {
  2043. /*
  2044. * Perform NCQ error analysis on failed PMPs
  2045. * before we freeze the port entirely.
  2046. *
  2047. * The failed PMPs are marked earlier by mv_pmp_eh_prep().
  2048. */
  2049. pmp_map = pp->delayed_eh_pmp_map;
  2050. pp->pp_flags &= ~MV_PP_FLAG_DELAYED_EH;
  2051. for (pmp = 0; pmp_map != 0; pmp++) {
  2052. unsigned int this_pmp = (1 << pmp);
  2053. if (pmp_map & this_pmp) {
  2054. struct ata_link *link = &ap->pmp_link[pmp];
  2055. pmp_map &= ~this_pmp;
  2056. ata_eh_analyze_ncq_error(link);
  2057. }
  2058. }
  2059. ata_port_freeze(ap);
  2060. }
  2061. sata_pmp_error_handler(ap);
  2062. }
  2063. static unsigned int mv_get_err_pmp_map(struct ata_port *ap)
  2064. {
  2065. void __iomem *port_mmio = mv_ap_base(ap);
  2066. return readl(port_mmio + SATA_TESTCTL) >> 16;
  2067. }
  2068. static void mv_pmp_eh_prep(struct ata_port *ap, unsigned int pmp_map)
  2069. {
  2070. struct ata_eh_info *ehi;
  2071. unsigned int pmp;
  2072. /*
  2073. * Initialize EH info for PMPs which saw device errors
  2074. */
  2075. ehi = &ap->link.eh_info;
  2076. for (pmp = 0; pmp_map != 0; pmp++) {
  2077. unsigned int this_pmp = (1 << pmp);
  2078. if (pmp_map & this_pmp) {
  2079. struct ata_link *link = &ap->pmp_link[pmp];
  2080. pmp_map &= ~this_pmp;
  2081. ehi = &link->eh_info;
  2082. ata_ehi_clear_desc(ehi);
  2083. ata_ehi_push_desc(ehi, "dev err");
  2084. ehi->err_mask |= AC_ERR_DEV;
  2085. ehi->action |= ATA_EH_RESET;
  2086. ata_link_abort(link);
  2087. }
  2088. }
  2089. }
  2090. static int mv_req_q_empty(struct ata_port *ap)
  2091. {
  2092. void __iomem *port_mmio = mv_ap_base(ap);
  2093. u32 in_ptr, out_ptr;
  2094. in_ptr = (readl(port_mmio + EDMA_REQ_Q_IN_PTR)
  2095. >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
  2096. out_ptr = (readl(port_mmio + EDMA_REQ_Q_OUT_PTR)
  2097. >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
  2098. return (in_ptr == out_ptr); /* 1 == queue_is_empty */
  2099. }
  2100. static int mv_handle_fbs_ncq_dev_err(struct ata_port *ap)
  2101. {
  2102. struct mv_port_priv *pp = ap->private_data;
  2103. int failed_links;
  2104. unsigned int old_map, new_map;
  2105. /*
  2106. * Device error during FBS+NCQ operation:
  2107. *
  2108. * Set a port flag to prevent further I/O being enqueued.
  2109. * Leave the EDMA running to drain outstanding commands from this port.
  2110. * Perform the post-mortem/EH only when all responses are complete.
  2111. * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.2).
  2112. */
  2113. if (!(pp->pp_flags & MV_PP_FLAG_DELAYED_EH)) {
  2114. pp->pp_flags |= MV_PP_FLAG_DELAYED_EH;
  2115. pp->delayed_eh_pmp_map = 0;
  2116. }
  2117. old_map = pp->delayed_eh_pmp_map;
  2118. new_map = old_map | mv_get_err_pmp_map(ap);
  2119. if (old_map != new_map) {
  2120. pp->delayed_eh_pmp_map = new_map;
  2121. mv_pmp_eh_prep(ap, new_map & ~old_map);
  2122. }
  2123. failed_links = hweight16(new_map);
  2124. ata_port_printk(ap, KERN_INFO, "%s: pmp_map=%04x qc_map=%04x "
  2125. "failed_links=%d nr_active_links=%d\n",
  2126. __func__, pp->delayed_eh_pmp_map,
  2127. ap->qc_active, failed_links,
  2128. ap->nr_active_links);
  2129. if (ap->nr_active_links <= failed_links && mv_req_q_empty(ap)) {
  2130. mv_process_crpb_entries(ap, pp);
  2131. mv_stop_edma(ap);
  2132. mv_eh_freeze(ap);
  2133. ata_port_printk(ap, KERN_INFO, "%s: done\n", __func__);
  2134. return 1; /* handled */
  2135. }
  2136. ata_port_printk(ap, KERN_INFO, "%s: waiting\n", __func__);
  2137. return 1; /* handled */
  2138. }
  2139. static int mv_handle_fbs_non_ncq_dev_err(struct ata_port *ap)
  2140. {
  2141. /*
  2142. * Possible future enhancement:
  2143. *
  2144. * FBS+non-NCQ operation is not yet implemented.
  2145. * See related notes in mv_edma_cfg().
  2146. *
  2147. * Device error during FBS+non-NCQ operation:
  2148. *
  2149. * We need to snapshot the shadow registers for each failed command.
  2150. * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.3).
  2151. */
  2152. return 0; /* not handled */
  2153. }
  2154. static int mv_handle_dev_err(struct ata_port *ap, u32 edma_err_cause)
  2155. {
  2156. struct mv_port_priv *pp = ap->private_data;
  2157. if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
  2158. return 0; /* EDMA was not active: not handled */
  2159. if (!(pp->pp_flags & MV_PP_FLAG_FBS_EN))
  2160. return 0; /* FBS was not active: not handled */
  2161. if (!(edma_err_cause & EDMA_ERR_DEV))
  2162. return 0; /* non DEV error: not handled */
  2163. edma_err_cause &= ~EDMA_ERR_IRQ_TRANSIENT;
  2164. if (edma_err_cause & ~(EDMA_ERR_DEV | EDMA_ERR_SELF_DIS))
  2165. return 0; /* other problems: not handled */
  2166. if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
  2167. /*
  2168. * EDMA should NOT have self-disabled for this case.
  2169. * If it did, then something is wrong elsewhere,
  2170. * and we cannot handle it here.
  2171. */
  2172. if (edma_err_cause & EDMA_ERR_SELF_DIS) {
  2173. ata_port_printk(ap, KERN_WARNING,
  2174. "%s: err_cause=0x%x pp_flags=0x%x\n",
  2175. __func__, edma_err_cause, pp->pp_flags);
  2176. return 0; /* not handled */
  2177. }
  2178. return mv_handle_fbs_ncq_dev_err(ap);
  2179. } else {
  2180. /*
  2181. * EDMA should have self-disabled for this case.
  2182. * If it did not, then something is wrong elsewhere,
  2183. * and we cannot handle it here.
  2184. */
  2185. if (!(edma_err_cause & EDMA_ERR_SELF_DIS)) {
  2186. ata_port_printk(ap, KERN_WARNING,
  2187. "%s: err_cause=0x%x pp_flags=0x%x\n",
  2188. __func__, edma_err_cause, pp->pp_flags);
  2189. return 0; /* not handled */
  2190. }
  2191. return mv_handle_fbs_non_ncq_dev_err(ap);
  2192. }
  2193. return 0; /* not handled */
  2194. }
  2195. static void mv_unexpected_intr(struct ata_port *ap, int edma_was_enabled)
  2196. {
  2197. struct ata_eh_info *ehi = &ap->link.eh_info;
  2198. char *when = "idle";
  2199. ata_ehi_clear_desc(ehi);
  2200. if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
  2201. when = "disabled";
  2202. } else if (edma_was_enabled) {
  2203. when = "EDMA enabled";
  2204. } else {
  2205. struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
  2206. if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
  2207. when = "polling";
  2208. }
  2209. ata_ehi_push_desc(ehi, "unexpected device interrupt while %s", when);
  2210. ehi->err_mask |= AC_ERR_OTHER;
  2211. ehi->action |= ATA_EH_RESET;
  2212. ata_port_freeze(ap);
  2213. }
  2214. /**
  2215. * mv_err_intr - Handle error interrupts on the port
  2216. * @ap: ATA channel to manipulate
  2217. *
  2218. * Most cases require a full reset of the chip's state machine,
  2219. * which also performs a COMRESET.
  2220. * Also, if the port disabled DMA, update our cached copy to match.
  2221. *
  2222. * LOCKING:
  2223. * Inherited from caller.
  2224. */
  2225. static void mv_err_intr(struct ata_port *ap)
  2226. {
  2227. void __iomem *port_mmio = mv_ap_base(ap);
  2228. u32 edma_err_cause, eh_freeze_mask, serr = 0;
  2229. u32 fis_cause = 0;
  2230. struct mv_port_priv *pp = ap->private_data;
  2231. struct mv_host_priv *hpriv = ap->host->private_data;
  2232. unsigned int action = 0, err_mask = 0;
  2233. struct ata_eh_info *ehi = &ap->link.eh_info;
  2234. struct ata_queued_cmd *qc;
  2235. int abort = 0;
  2236. /*
  2237. * Read and clear the SError and err_cause bits.
  2238. * For GenIIe, if EDMA_ERR_TRANS_IRQ_7 is set, we also must read/clear
  2239. * the FIS_IRQ_CAUSE register before clearing edma_err_cause.
  2240. */
  2241. sata_scr_read(&ap->link, SCR_ERROR, &serr);
  2242. sata_scr_write_flush(&ap->link, SCR_ERROR, serr);
  2243. edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE);
  2244. if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
  2245. fis_cause = readl(port_mmio + FIS_IRQ_CAUSE);
  2246. writelfl(~fis_cause, port_mmio + FIS_IRQ_CAUSE);
  2247. }
  2248. writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE);
  2249. if (edma_err_cause & EDMA_ERR_DEV) {
  2250. /*
  2251. * Device errors during FIS-based switching operation
  2252. * require special handling.
  2253. */
  2254. if (mv_handle_dev_err(ap, edma_err_cause))
  2255. return;
  2256. }
  2257. qc = mv_get_active_qc(ap);
  2258. ata_ehi_clear_desc(ehi);
  2259. ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x",
  2260. edma_err_cause, pp->pp_flags);
  2261. if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
  2262. ata_ehi_push_desc(ehi, "fis_cause=%08x", fis_cause);
  2263. if (fis_cause & FIS_IRQ_CAUSE_AN) {
  2264. u32 ec = edma_err_cause &
  2265. ~(EDMA_ERR_TRANS_IRQ_7 | EDMA_ERR_IRQ_TRANSIENT);
  2266. sata_async_notification(ap);
  2267. if (!ec)
  2268. return; /* Just an AN; no need for the nukes */
  2269. ata_ehi_push_desc(ehi, "SDB notify");
  2270. }
  2271. }
  2272. /*
  2273. * All generations share these EDMA error cause bits:
  2274. */
  2275. if (edma_err_cause & EDMA_ERR_DEV) {
  2276. err_mask |= AC_ERR_DEV;
  2277. action |= ATA_EH_RESET;
  2278. ata_ehi_push_desc(ehi, "dev error");
  2279. }
  2280. if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
  2281. EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
  2282. EDMA_ERR_INTRL_PAR)) {
  2283. err_mask |= AC_ERR_ATA_BUS;
  2284. action |= ATA_EH_RESET;
  2285. ata_ehi_push_desc(ehi, "parity error");
  2286. }
  2287. if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
  2288. ata_ehi_hotplugged(ehi);
  2289. ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
  2290. "dev disconnect" : "dev connect");
  2291. action |= ATA_EH_RESET;
  2292. }
  2293. /*
  2294. * Gen-I has a different SELF_DIS bit,
  2295. * different FREEZE bits, and no SERR bit:
  2296. */
  2297. if (IS_GEN_I(hpriv)) {
  2298. eh_freeze_mask = EDMA_EH_FREEZE_5;
  2299. if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
  2300. pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
  2301. ata_ehi_push_desc(ehi, "EDMA self-disable");
  2302. }
  2303. } else {
  2304. eh_freeze_mask = EDMA_EH_FREEZE;
  2305. if (edma_err_cause & EDMA_ERR_SELF_DIS) {
  2306. pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
  2307. ata_ehi_push_desc(ehi, "EDMA self-disable");
  2308. }
  2309. if (edma_err_cause & EDMA_ERR_SERR) {
  2310. ata_ehi_push_desc(ehi, "SError=%08x", serr);
  2311. err_mask |= AC_ERR_ATA_BUS;
  2312. action |= ATA_EH_RESET;
  2313. }
  2314. }
  2315. if (!err_mask) {
  2316. err_mask = AC_ERR_OTHER;
  2317. action |= ATA_EH_RESET;
  2318. }
  2319. ehi->serror |= serr;
  2320. ehi->action |= action;
  2321. if (qc)
  2322. qc->err_mask |= err_mask;
  2323. else
  2324. ehi->err_mask |= err_mask;
  2325. if (err_mask == AC_ERR_DEV) {
  2326. /*
  2327. * Cannot do ata_port_freeze() here,
  2328. * because it would kill PIO access,
  2329. * which is needed for further diagnosis.
  2330. */
  2331. mv_eh_freeze(ap);
  2332. abort = 1;
  2333. } else if (edma_err_cause & eh_freeze_mask) {
  2334. /*
  2335. * Note to self: ata_port_freeze() calls ata_port_abort()
  2336. */
  2337. ata_port_freeze(ap);
  2338. } else {
  2339. abort = 1;
  2340. }
  2341. if (abort) {
  2342. if (qc)
  2343. ata_link_abort(qc->dev->link);
  2344. else
  2345. ata_port_abort(ap);
  2346. }
  2347. }
  2348. static void mv_process_crpb_response(struct ata_port *ap,
  2349. struct mv_crpb *response, unsigned int tag, int ncq_enabled)
  2350. {
  2351. struct ata_queued_cmd *qc = ata_qc_from_tag(ap, tag);
  2352. if (qc) {
  2353. u8 ata_status;
  2354. u16 edma_status = le16_to_cpu(response->flags);
  2355. /*
  2356. * edma_status from a response queue entry:
  2357. * LSB is from EDMA_ERR_IRQ_CAUSE (non-NCQ only).
  2358. * MSB is saved ATA status from command completion.
  2359. */
  2360. if (!ncq_enabled) {
  2361. u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV;
  2362. if (err_cause) {
  2363. /*
  2364. * Error will be seen/handled by mv_err_intr().
  2365. * So do nothing at all here.
  2366. */
  2367. return;
  2368. }
  2369. }
  2370. ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT;
  2371. if (!ac_err_mask(ata_status))
  2372. ata_qc_complete(qc);
  2373. /* else: leave it for mv_err_intr() */
  2374. } else {
  2375. ata_port_printk(ap, KERN_ERR, "%s: no qc for tag=%d\n",
  2376. __func__, tag);
  2377. }
  2378. }
  2379. static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp)
  2380. {
  2381. void __iomem *port_mmio = mv_ap_base(ap);
  2382. struct mv_host_priv *hpriv = ap->host->private_data;
  2383. u32 in_index;
  2384. bool work_done = false;
  2385. int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN);
  2386. /* Get the hardware queue position index */
  2387. in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR)
  2388. >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
  2389. /* Process new responses from since the last time we looked */
  2390. while (in_index != pp->resp_idx) {
  2391. unsigned int tag;
  2392. struct mv_crpb *response = &pp->crpb[pp->resp_idx];
  2393. pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK;
  2394. if (IS_GEN_I(hpriv)) {
  2395. /* 50xx: no NCQ, only one command active at a time */
  2396. tag = ap->link.active_tag;
  2397. } else {
  2398. /* Gen II/IIE: get command tag from CRPB entry */
  2399. tag = le16_to_cpu(response->id) & 0x1f;
  2400. }
  2401. mv_process_crpb_response(ap, response, tag, ncq_enabled);
  2402. work_done = true;
  2403. }
  2404. /* Update the software queue position index in hardware */
  2405. if (work_done)
  2406. writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
  2407. (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT),
  2408. port_mmio + EDMA_RSP_Q_OUT_PTR);
  2409. }
  2410. static void mv_port_intr(struct ata_port *ap, u32 port_cause)
  2411. {
  2412. struct mv_port_priv *pp;
  2413. int edma_was_enabled;
  2414. if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
  2415. mv_unexpected_intr(ap, 0);
  2416. return;
  2417. }
  2418. /*
  2419. * Grab a snapshot of the EDMA_EN flag setting,
  2420. * so that we have a consistent view for this port,
  2421. * even if something we call of our routines changes it.
  2422. */
  2423. pp = ap->private_data;
  2424. edma_was_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN);
  2425. /*
  2426. * Process completed CRPB response(s) before other events.
  2427. */
  2428. if (edma_was_enabled && (port_cause & DONE_IRQ)) {
  2429. mv_process_crpb_entries(ap, pp);
  2430. if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
  2431. mv_handle_fbs_ncq_dev_err(ap);
  2432. }
  2433. /*
  2434. * Handle chip-reported errors, or continue on to handle PIO.
  2435. */
  2436. if (unlikely(port_cause & ERR_IRQ)) {
  2437. mv_err_intr(ap);
  2438. } else if (!edma_was_enabled) {
  2439. struct ata_queued_cmd *qc = mv_get_active_qc(ap);
  2440. if (qc)
  2441. ata_sff_host_intr(ap, qc);
  2442. else
  2443. mv_unexpected_intr(ap, edma_was_enabled);
  2444. }
  2445. }
  2446. /**
  2447. * mv_host_intr - Handle all interrupts on the given host controller
  2448. * @host: host specific structure
  2449. * @main_irq_cause: Main interrupt cause register for the chip.
  2450. *
  2451. * LOCKING:
  2452. * Inherited from caller.
  2453. */
  2454. static int mv_host_intr(struct ata_host *host, u32 main_irq_cause)
  2455. {
  2456. struct mv_host_priv *hpriv = host->private_data;
  2457. void __iomem *mmio = hpriv->base, *hc_mmio;
  2458. unsigned int handled = 0, port;
  2459. /* If asserted, clear the "all ports" IRQ coalescing bit */
  2460. if (main_irq_cause & ALL_PORTS_COAL_DONE)
  2461. writel(~ALL_PORTS_COAL_IRQ, mmio + IRQ_COAL_CAUSE);
  2462. for (port = 0; port < hpriv->n_ports; port++) {
  2463. struct ata_port *ap = host->ports[port];
  2464. unsigned int p, shift, hardport, port_cause;
  2465. MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
  2466. /*
  2467. * Each hc within the host has its own hc_irq_cause register,
  2468. * where the interrupting ports bits get ack'd.
  2469. */
  2470. if (hardport == 0) { /* first port on this hc ? */
  2471. u32 hc_cause = (main_irq_cause >> shift) & HC0_IRQ_PEND;
  2472. u32 port_mask, ack_irqs;
  2473. /*
  2474. * Skip this entire hc if nothing pending for any ports
  2475. */
  2476. if (!hc_cause) {
  2477. port += MV_PORTS_PER_HC - 1;
  2478. continue;
  2479. }
  2480. /*
  2481. * We don't need/want to read the hc_irq_cause register,
  2482. * because doing so hurts performance, and
  2483. * main_irq_cause already gives us everything we need.
  2484. *
  2485. * But we do have to *write* to the hc_irq_cause to ack
  2486. * the ports that we are handling this time through.
  2487. *
  2488. * This requires that we create a bitmap for those
  2489. * ports which interrupted us, and use that bitmap
  2490. * to ack (only) those ports via hc_irq_cause.
  2491. */
  2492. ack_irqs = 0;
  2493. if (hc_cause & PORTS_0_3_COAL_DONE)
  2494. ack_irqs = HC_COAL_IRQ;
  2495. for (p = 0; p < MV_PORTS_PER_HC; ++p) {
  2496. if ((port + p) >= hpriv->n_ports)
  2497. break;
  2498. port_mask = (DONE_IRQ | ERR_IRQ) << (p * 2);
  2499. if (hc_cause & port_mask)
  2500. ack_irqs |= (DMA_IRQ | DEV_IRQ) << p;
  2501. }
  2502. hc_mmio = mv_hc_base_from_port(mmio, port);
  2503. writelfl(~ack_irqs, hc_mmio + HC_IRQ_CAUSE);
  2504. handled = 1;
  2505. }
  2506. /*
  2507. * Handle interrupts signalled for this port:
  2508. */
  2509. port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ);
  2510. if (port_cause)
  2511. mv_port_intr(ap, port_cause);
  2512. }
  2513. return handled;
  2514. }
  2515. static int mv_pci_error(struct ata_host *host, void __iomem *mmio)
  2516. {
  2517. struct mv_host_priv *hpriv = host->private_data;
  2518. struct ata_port *ap;
  2519. struct ata_queued_cmd *qc;
  2520. struct ata_eh_info *ehi;
  2521. unsigned int i, err_mask, printed = 0;
  2522. u32 err_cause;
  2523. err_cause = readl(mmio + hpriv->irq_cause_offset);
  2524. dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n",
  2525. err_cause);
  2526. DPRINTK("All regs @ PCI error\n");
  2527. mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));
  2528. writelfl(0, mmio + hpriv->irq_cause_offset);
  2529. for (i = 0; i < host->n_ports; i++) {
  2530. ap = host->ports[i];
  2531. if (!ata_link_offline(&ap->link)) {
  2532. ehi = &ap->link.eh_info;
  2533. ata_ehi_clear_desc(ehi);
  2534. if (!printed++)
  2535. ata_ehi_push_desc(ehi,
  2536. "PCI err cause 0x%08x", err_cause);
  2537. err_mask = AC_ERR_HOST_BUS;
  2538. ehi->action = ATA_EH_RESET;
  2539. qc = ata_qc_from_tag(ap, ap->link.active_tag);
  2540. if (qc)
  2541. qc->err_mask |= err_mask;
  2542. else
  2543. ehi->err_mask |= err_mask;
  2544. ata_port_freeze(ap);
  2545. }
  2546. }
  2547. return 1; /* handled */
  2548. }
  2549. /**
  2550. * mv_interrupt - Main interrupt event handler
  2551. * @irq: unused
  2552. * @dev_instance: private data; in this case the host structure
  2553. *
  2554. * Read the read only register to determine if any host
  2555. * controllers have pending interrupts. If so, call lower level
  2556. * routine to handle. Also check for PCI errors which are only
  2557. * reported here.
  2558. *
  2559. * LOCKING:
  2560. * This routine holds the host lock while processing pending
  2561. * interrupts.
  2562. */
  2563. static irqreturn_t mv_interrupt(int irq, void *dev_instance)
  2564. {
  2565. struct ata_host *host = dev_instance;
  2566. struct mv_host_priv *hpriv = host->private_data;
  2567. unsigned int handled = 0;
  2568. int using_msi = hpriv->hp_flags & MV_HP_FLAG_MSI;
  2569. u32 main_irq_cause, pending_irqs;
  2570. spin_lock(&host->lock);
  2571. /* for MSI: block new interrupts while in here */
  2572. if (using_msi)
  2573. mv_write_main_irq_mask(0, hpriv);
  2574. main_irq_cause = readl(hpriv->main_irq_cause_addr);
  2575. pending_irqs = main_irq_cause & hpriv->main_irq_mask;
  2576. /*
  2577. * Deal with cases where we either have nothing pending, or have read
  2578. * a bogus register value which can indicate HW removal or PCI fault.
  2579. */
  2580. if (pending_irqs && main_irq_cause != 0xffffffffU) {
  2581. if (unlikely((pending_irqs & PCI_ERR) && !IS_SOC(hpriv)))
  2582. handled = mv_pci_error(host, hpriv->base);
  2583. else
  2584. handled = mv_host_intr(host, pending_irqs);
  2585. }
  2586. /* for MSI: unmask; interrupt cause bits will retrigger now */
  2587. if (using_msi)
  2588. mv_write_main_irq_mask(hpriv->main_irq_mask, hpriv);
  2589. spin_unlock(&host->lock);
  2590. return IRQ_RETVAL(handled);
  2591. }
  2592. static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
  2593. {
  2594. unsigned int ofs;
  2595. switch (sc_reg_in) {
  2596. case SCR_STATUS:
  2597. case SCR_ERROR:
  2598. case SCR_CONTROL:
  2599. ofs = sc_reg_in * sizeof(u32);
  2600. break;
  2601. default:
  2602. ofs = 0xffffffffU;
  2603. break;
  2604. }
  2605. return ofs;
  2606. }
  2607. static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val)
  2608. {
  2609. struct mv_host_priv *hpriv = link->ap->host->private_data;
  2610. void __iomem *mmio = hpriv->base;
  2611. void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no);
  2612. unsigned int ofs = mv5_scr_offset(sc_reg_in);
  2613. if (ofs != 0xffffffffU) {
  2614. *val = readl(addr + ofs);
  2615. return 0;
  2616. } else
  2617. return -EINVAL;
  2618. }
  2619. static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val)
  2620. {
  2621. struct mv_host_priv *hpriv = link->ap->host->private_data;
  2622. void __iomem *mmio = hpriv->base;
  2623. void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no);
  2624. unsigned int ofs = mv5_scr_offset(sc_reg_in);
  2625. if (ofs != 0xffffffffU) {
  2626. writelfl(val, addr + ofs);
  2627. return 0;
  2628. } else
  2629. return -EINVAL;
  2630. }
  2631. static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio)
  2632. {
  2633. struct pci_dev *pdev = to_pci_dev(host->dev);
  2634. int early_5080;
  2635. early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
  2636. if (!early_5080) {
  2637. u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
  2638. tmp |= (1 << 0);
  2639. writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
  2640. }
  2641. mv_reset_pci_bus(host, mmio);
  2642. }
  2643. static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
  2644. {
  2645. writel(0x0fcfffff, mmio + FLASH_CTL);
  2646. }
  2647. static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
  2648. void __iomem *mmio)
  2649. {
  2650. void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
  2651. u32 tmp;
  2652. tmp = readl(phy_mmio + MV5_PHY_MODE);
  2653. hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */
  2654. hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */
  2655. }
  2656. static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
  2657. {
  2658. u32 tmp;
  2659. writel(0, mmio + GPIO_PORT_CTL);
  2660. /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */
  2661. tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
  2662. tmp |= ~(1 << 0);
  2663. writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
  2664. }
  2665. static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
  2666. unsigned int port)
  2667. {
  2668. void __iomem *phy_mmio = mv5_phy_base(mmio, port);
  2669. const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
  2670. u32 tmp;
  2671. int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);
  2672. if (fix_apm_sq) {
  2673. tmp = readl(phy_mmio + MV5_LTMODE);
  2674. tmp |= (1 << 19);
  2675. writel(tmp, phy_mmio + MV5_LTMODE);
  2676. tmp = readl(phy_mmio + MV5_PHY_CTL);
  2677. tmp &= ~0x3;
  2678. tmp |= 0x1;
  2679. writel(tmp, phy_mmio + MV5_PHY_CTL);
  2680. }
  2681. tmp = readl(phy_mmio + MV5_PHY_MODE);
  2682. tmp &= ~mask;
  2683. tmp |= hpriv->signal[port].pre;
  2684. tmp |= hpriv->signal[port].amps;
  2685. writel(tmp, phy_mmio + MV5_PHY_MODE);
  2686. }
  2687. #undef ZERO
  2688. #define ZERO(reg) writel(0, port_mmio + (reg))
  2689. static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
  2690. unsigned int port)
  2691. {
  2692. void __iomem *port_mmio = mv_port_base(mmio, port);
  2693. mv_reset_channel(hpriv, mmio, port);
  2694. ZERO(0x028); /* command */
  2695. writel(0x11f, port_mmio + EDMA_CFG);
  2696. ZERO(0x004); /* timer */
  2697. ZERO(0x008); /* irq err cause */
  2698. ZERO(0x00c); /* irq err mask */
  2699. ZERO(0x010); /* rq bah */
  2700. ZERO(0x014); /* rq inp */
  2701. ZERO(0x018); /* rq outp */
  2702. ZERO(0x01c); /* respq bah */
  2703. ZERO(0x024); /* respq outp */
  2704. ZERO(0x020); /* respq inp */
  2705. ZERO(0x02c); /* test control */
  2706. writel(0xbc, port_mmio + EDMA_IORDY_TMOUT);
  2707. }
  2708. #undef ZERO
  2709. #define ZERO(reg) writel(0, hc_mmio + (reg))
  2710. static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
  2711. unsigned int hc)
  2712. {
  2713. void __iomem *hc_mmio = mv_hc_base(mmio, hc);
  2714. u32 tmp;
  2715. ZERO(0x00c);
  2716. ZERO(0x010);
  2717. ZERO(0x014);
  2718. ZERO(0x018);
  2719. tmp = readl(hc_mmio + 0x20);
  2720. tmp &= 0x1c1c1c1c;
  2721. tmp |= 0x03030303;
  2722. writel(tmp, hc_mmio + 0x20);
  2723. }
  2724. #undef ZERO
  2725. static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
  2726. unsigned int n_hc)
  2727. {
  2728. unsigned int hc, port;
  2729. for (hc = 0; hc < n_hc; hc++) {
  2730. for (port = 0; port < MV_PORTS_PER_HC; port++)
  2731. mv5_reset_hc_port(hpriv, mmio,
  2732. (hc * MV_PORTS_PER_HC) + port);
  2733. mv5_reset_one_hc(hpriv, mmio, hc);
  2734. }
  2735. return 0;
  2736. }
  2737. #undef ZERO
  2738. #define ZERO(reg) writel(0, mmio + (reg))
  2739. static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio)
  2740. {
  2741. struct mv_host_priv *hpriv = host->private_data;
  2742. u32 tmp;
  2743. tmp = readl(mmio + MV_PCI_MODE);
  2744. tmp &= 0xff00ffff;
  2745. writel(tmp, mmio + MV_PCI_MODE);
  2746. ZERO(MV_PCI_DISC_TIMER);
  2747. ZERO(MV_PCI_MSI_TRIGGER);
  2748. writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT);
  2749. ZERO(MV_PCI_SERR_MASK);
  2750. ZERO(hpriv->irq_cause_offset);
  2751. ZERO(hpriv->irq_mask_offset);
  2752. ZERO(MV_PCI_ERR_LOW_ADDRESS);
  2753. ZERO(MV_PCI_ERR_HIGH_ADDRESS);
  2754. ZERO(MV_PCI_ERR_ATTRIBUTE);
  2755. ZERO(MV_PCI_ERR_COMMAND);
  2756. }
  2757. #undef ZERO
  2758. static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
  2759. {
  2760. u32 tmp;
  2761. mv5_reset_flash(hpriv, mmio);
  2762. tmp = readl(mmio + GPIO_PORT_CTL);
  2763. tmp &= 0x3;
  2764. tmp |= (1 << 5) | (1 << 6);
  2765. writel(tmp, mmio + GPIO_PORT_CTL);
  2766. }
  2767. /**
  2768. * mv6_reset_hc - Perform the 6xxx global soft reset
  2769. * @mmio: base address of the HBA
  2770. *
  2771. * This routine only applies to 6xxx parts.
  2772. *
  2773. * LOCKING:
  2774. * Inherited from caller.
  2775. */
  2776. static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
  2777. unsigned int n_hc)
  2778. {
  2779. void __iomem *reg = mmio + PCI_MAIN_CMD_STS;
  2780. int i, rc = 0;
  2781. u32 t;
  2782. /* Following procedure defined in PCI "main command and status
  2783. * register" table.
  2784. */
  2785. t = readl(reg);
  2786. writel(t | STOP_PCI_MASTER, reg);
  2787. for (i = 0; i < 1000; i++) {
  2788. udelay(1);
  2789. t = readl(reg);
  2790. if (PCI_MASTER_EMPTY & t)
  2791. break;
  2792. }
  2793. if (!(PCI_MASTER_EMPTY & t)) {
  2794. printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
  2795. rc = 1;
  2796. goto done;
  2797. }
  2798. /* set reset */
  2799. i = 5;
  2800. do {
  2801. writel(t | GLOB_SFT_RST, reg);
  2802. t = readl(reg);
  2803. udelay(1);
  2804. } while (!(GLOB_SFT_RST & t) && (i-- > 0));
  2805. if (!(GLOB_SFT_RST & t)) {
  2806. printk(KERN_ERR DRV_NAME ": can't set global reset\n");
  2807. rc = 1;
  2808. goto done;
  2809. }
  2810. /* clear reset and *reenable the PCI master* (not mentioned in spec) */
  2811. i = 5;
  2812. do {
  2813. writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
  2814. t = readl(reg);
  2815. udelay(1);
  2816. } while ((GLOB_SFT_RST & t) && (i-- > 0));
  2817. if (GLOB_SFT_RST & t) {
  2818. printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
  2819. rc = 1;
  2820. }
  2821. done:
  2822. return rc;
  2823. }
  2824. static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
  2825. void __iomem *mmio)
  2826. {
  2827. void __iomem *port_mmio;
  2828. u32 tmp;
  2829. tmp = readl(mmio + RESET_CFG);
  2830. if ((tmp & (1 << 0)) == 0) {
  2831. hpriv->signal[idx].amps = 0x7 << 8;
  2832. hpriv->signal[idx].pre = 0x1 << 5;
  2833. return;
  2834. }
  2835. port_mmio = mv_port_base(mmio, idx);
  2836. tmp = readl(port_mmio + PHY_MODE2);
  2837. hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
  2838. hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
  2839. }
  2840. static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
  2841. {
  2842. writel(0x00000060, mmio + GPIO_PORT_CTL);
  2843. }
  2844. static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
  2845. unsigned int port)
  2846. {
  2847. void __iomem *port_mmio = mv_port_base(mmio, port);
  2848. u32 hp_flags = hpriv->hp_flags;
  2849. int fix_phy_mode2 =
  2850. hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
  2851. int fix_phy_mode4 =
  2852. hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
  2853. u32 m2, m3;
  2854. if (fix_phy_mode2) {
  2855. m2 = readl(port_mmio + PHY_MODE2);
  2856. m2 &= ~(1 << 16);
  2857. m2 |= (1 << 31);
  2858. writel(m2, port_mmio + PHY_MODE2);
  2859. udelay(200);
  2860. m2 = readl(port_mmio + PHY_MODE2);
  2861. m2 &= ~((1 << 16) | (1 << 31));
  2862. writel(m2, port_mmio + PHY_MODE2);
  2863. udelay(200);
  2864. }
  2865. /*
  2866. * Gen-II/IIe PHY_MODE3 errata RM#2:
  2867. * Achieves better receiver noise performance than the h/w default:
  2868. */
  2869. m3 = readl(port_mmio + PHY_MODE3);
  2870. m3 = (m3 & 0x1f) | (0x5555601 << 5);
  2871. /* Guideline 88F5182 (GL# SATA-S11) */
  2872. if (IS_SOC(hpriv))
  2873. m3 &= ~0x1c;
  2874. if (fix_phy_mode4) {
  2875. u32 m4 = readl(port_mmio + PHY_MODE4);
  2876. /*
  2877. * Enforce reserved-bit restrictions on GenIIe devices only.
  2878. * For earlier chipsets, force only the internal config field
  2879. * (workaround for errata FEr SATA#10 part 1).
  2880. */
  2881. if (IS_GEN_IIE(hpriv))
  2882. m4 = (m4 & ~PHY_MODE4_RSVD_ZEROS) | PHY_MODE4_RSVD_ONES;
  2883. else
  2884. m4 = (m4 & ~PHY_MODE4_CFG_MASK) | PHY_MODE4_CFG_VALUE;
  2885. writel(m4, port_mmio + PHY_MODE4);
  2886. }
  2887. /*
  2888. * Workaround for 60x1-B2 errata SATA#13:
  2889. * Any write to PHY_MODE4 (above) may corrupt PHY_MODE3,
  2890. * so we must always rewrite PHY_MODE3 after PHY_MODE4.
  2891. * Or ensure we use writelfl() when writing PHY_MODE4.
  2892. */
  2893. writel(m3, port_mmio + PHY_MODE3);
  2894. /* Revert values of pre-emphasis and signal amps to the saved ones */
  2895. m2 = readl(port_mmio + PHY_MODE2);
  2896. m2 &= ~MV_M2_PREAMP_MASK;
  2897. m2 |= hpriv->signal[port].amps;
  2898. m2 |= hpriv->signal[port].pre;
  2899. m2 &= ~(1 << 16);
  2900. /* according to mvSata 3.6.1, some IIE values are fixed */
  2901. if (IS_GEN_IIE(hpriv)) {
  2902. m2 &= ~0xC30FF01F;
  2903. m2 |= 0x0000900F;
  2904. }
  2905. writel(m2, port_mmio + PHY_MODE2);
  2906. }
  2907. /* TODO: use the generic LED interface to configure the SATA Presence */
  2908. /* & Acitivy LEDs on the board */
  2909. static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
  2910. void __iomem *mmio)
  2911. {
  2912. return;
  2913. }
  2914. static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
  2915. void __iomem *mmio)
  2916. {
  2917. void __iomem *port_mmio;
  2918. u32 tmp;
  2919. port_mmio = mv_port_base(mmio, idx);
  2920. tmp = readl(port_mmio + PHY_MODE2);
  2921. hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
  2922. hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
  2923. }
  2924. #undef ZERO
  2925. #define ZERO(reg) writel(0, port_mmio + (reg))
  2926. static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv,
  2927. void __iomem *mmio, unsigned int port)
  2928. {
  2929. void __iomem *port_mmio = mv_port_base(mmio, port);
  2930. mv_reset_channel(hpriv, mmio, port);
  2931. ZERO(0x028); /* command */
  2932. writel(0x101f, port_mmio + EDMA_CFG);
  2933. ZERO(0x004); /* timer */
  2934. ZERO(0x008); /* irq err cause */
  2935. ZERO(0x00c); /* irq err mask */
  2936. ZERO(0x010); /* rq bah */
  2937. ZERO(0x014); /* rq inp */
  2938. ZERO(0x018); /* rq outp */
  2939. ZERO(0x01c); /* respq bah */
  2940. ZERO(0x024); /* respq outp */
  2941. ZERO(0x020); /* respq inp */
  2942. ZERO(0x02c); /* test control */
  2943. writel(0xbc, port_mmio + EDMA_IORDY_TMOUT);
  2944. }
  2945. #undef ZERO
  2946. #define ZERO(reg) writel(0, hc_mmio + (reg))
  2947. static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv,
  2948. void __iomem *mmio)
  2949. {
  2950. void __iomem *hc_mmio = mv_hc_base(mmio, 0);
  2951. ZERO(0x00c);
  2952. ZERO(0x010);
  2953. ZERO(0x014);
  2954. }
  2955. #undef ZERO
  2956. static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
  2957. void __iomem *mmio, unsigned int n_hc)
  2958. {
  2959. unsigned int port;
  2960. for (port = 0; port < hpriv->n_ports; port++)
  2961. mv_soc_reset_hc_port(hpriv, mmio, port);
  2962. mv_soc_reset_one_hc(hpriv, mmio);
  2963. return 0;
  2964. }
  2965. static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
  2966. void __iomem *mmio)
  2967. {
  2968. return;
  2969. }
  2970. static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio)
  2971. {
  2972. return;
  2973. }
  2974. static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i)
  2975. {
  2976. u32 ifcfg = readl(port_mmio + SATA_IFCFG);
  2977. ifcfg = (ifcfg & 0xf7f) | 0x9b1000; /* from chip spec */
  2978. if (want_gen2i)
  2979. ifcfg |= (1 << 7); /* enable gen2i speed */
  2980. writelfl(ifcfg, port_mmio + SATA_IFCFG);
  2981. }
  2982. static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
  2983. unsigned int port_no)
  2984. {
  2985. void __iomem *port_mmio = mv_port_base(mmio, port_no);
  2986. /*
  2987. * The datasheet warns against setting EDMA_RESET when EDMA is active
  2988. * (but doesn't say what the problem might be). So we first try
  2989. * to disable the EDMA engine before doing the EDMA_RESET operation.
  2990. */
  2991. mv_stop_edma_engine(port_mmio);
  2992. writelfl(EDMA_RESET, port_mmio + EDMA_CMD);
  2993. if (!IS_GEN_I(hpriv)) {
  2994. /* Enable 3.0gb/s link speed: this survives EDMA_RESET */
  2995. mv_setup_ifcfg(port_mmio, 1);
  2996. }
  2997. /*
  2998. * Strobing EDMA_RESET here causes a hard reset of the SATA transport,
  2999. * link, and physical layers. It resets all SATA interface registers
  3000. * (except for SATA_IFCFG), and issues a COMRESET to the dev.
  3001. */
  3002. writelfl(EDMA_RESET, port_mmio + EDMA_CMD);
  3003. udelay(25); /* allow reset propagation */
  3004. writelfl(0, port_mmio + EDMA_CMD);
  3005. hpriv->ops->phy_errata(hpriv, mmio, port_no);
  3006. if (IS_GEN_I(hpriv))
  3007. mdelay(1);
  3008. }
  3009. static void mv_pmp_select(struct ata_port *ap, int pmp)
  3010. {
  3011. if (sata_pmp_supported(ap)) {
  3012. void __iomem *port_mmio = mv_ap_base(ap);
  3013. u32 reg = readl(port_mmio + SATA_IFCTL);
  3014. int old = reg & 0xf;
  3015. if (old != pmp) {
  3016. reg = (reg & ~0xf) | pmp;
  3017. writelfl(reg, port_mmio + SATA_IFCTL);
  3018. }
  3019. }
  3020. }
  3021. static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
  3022. unsigned long deadline)
  3023. {
  3024. mv_pmp_select(link->ap, sata_srst_pmp(link));
  3025. return sata_std_hardreset(link, class, deadline);
  3026. }
  3027. static int mv_softreset(struct ata_link *link, unsigned int *class,
  3028. unsigned long deadline)
  3029. {
  3030. mv_pmp_select(link->ap, sata_srst_pmp(link));
  3031. return ata_sff_softreset(link, class, deadline);
  3032. }
  3033. static int mv_hardreset(struct ata_link *link, unsigned int *class,
  3034. unsigned long deadline)
  3035. {
  3036. struct ata_port *ap = link->ap;
  3037. struct mv_host_priv *hpriv = ap->host->private_data;
  3038. struct mv_port_priv *pp = ap->private_data;
  3039. void __iomem *mmio = hpriv->base;
  3040. int rc, attempts = 0, extra = 0;
  3041. u32 sstatus;
  3042. bool online;
  3043. mv_reset_channel(hpriv, mmio, ap->port_no);
  3044. pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
  3045. pp->pp_flags &=
  3046. ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN | MV_PP_FLAG_FAKE_ATA_BUSY);
  3047. /* Workaround for errata FEr SATA#10 (part 2) */
  3048. do {
  3049. const unsigned long *timing =
  3050. sata_ehc_deb_timing(&link->eh_context);
  3051. rc = sata_link_hardreset(link, timing, deadline + extra,
  3052. &online, NULL);
  3053. rc = online ? -EAGAIN : rc;
  3054. if (rc)
  3055. return rc;
  3056. sata_scr_read(link, SCR_STATUS, &sstatus);
  3057. if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) {
  3058. /* Force 1.5gb/s link speed and try again */
  3059. mv_setup_ifcfg(mv_ap_base(ap), 0);
  3060. if (time_after(jiffies + HZ, deadline))
  3061. extra = HZ; /* only extend it once, max */
  3062. }
  3063. } while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123);
  3064. mv_save_cached_regs(ap);
  3065. mv_edma_cfg(ap, 0, 0);
  3066. return rc;
  3067. }
  3068. static void mv_eh_freeze(struct ata_port *ap)
  3069. {
  3070. mv_stop_edma(ap);
  3071. mv_enable_port_irqs(ap, 0);
  3072. }
  3073. static void mv_eh_thaw(struct ata_port *ap)
  3074. {
  3075. struct mv_host_priv *hpriv = ap->host->private_data;
  3076. unsigned int port = ap->port_no;
  3077. unsigned int hardport = mv_hardport_from_port(port);
  3078. void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port);
  3079. void __iomem *port_mmio = mv_ap_base(ap);
  3080. u32 hc_irq_cause;
  3081. /* clear EDMA errors on this port */
  3082. writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE);
  3083. /* clear pending irq events */
  3084. hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport);
  3085. writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE);
  3086. mv_enable_port_irqs(ap, ERR_IRQ);
  3087. }
  3088. /**
  3089. * mv_port_init - Perform some early initialization on a single port.
  3090. * @port: libata data structure storing shadow register addresses
  3091. * @port_mmio: base address of the port
  3092. *
  3093. * Initialize shadow register mmio addresses, clear outstanding
  3094. * interrupts on the port, and unmask interrupts for the future
  3095. * start of the port.
  3096. *
  3097. * LOCKING:
  3098. * Inherited from caller.
  3099. */
  3100. static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio)
  3101. {
  3102. void __iomem *serr, *shd_base = port_mmio + SHD_BLK;
  3103. /* PIO related setup
  3104. */
  3105. port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
  3106. port->error_addr =
  3107. port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
  3108. port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
  3109. port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
  3110. port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
  3111. port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
  3112. port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
  3113. port->status_addr =
  3114. port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
  3115. /* special case: control/altstatus doesn't have ATA_REG_ address */
  3116. port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST;
  3117. /* unused: */
  3118. port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
  3119. /* Clear any currently outstanding port interrupt conditions */
  3120. serr = port_mmio + mv_scr_offset(SCR_ERROR);
  3121. writelfl(readl(serr), serr);
  3122. writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE);
  3123. /* unmask all non-transient EDMA error interrupts */
  3124. writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK);
  3125. VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
  3126. readl(port_mmio + EDMA_CFG),
  3127. readl(port_mmio + EDMA_ERR_IRQ_CAUSE),
  3128. readl(port_mmio + EDMA_ERR_IRQ_MASK));
  3129. }
  3130. static unsigned int mv_in_pcix_mode(struct ata_host *host)
  3131. {
  3132. struct mv_host_priv *hpriv = host->private_data;
  3133. void __iomem *mmio = hpriv->base;
  3134. u32 reg;
  3135. if (IS_SOC(hpriv) || !IS_PCIE(hpriv))
  3136. return 0; /* not PCI-X capable */
  3137. reg = readl(mmio + MV_PCI_MODE);
  3138. if ((reg & MV_PCI_MODE_MASK) == 0)
  3139. return 0; /* conventional PCI mode */
  3140. return 1; /* chip is in PCI-X mode */
  3141. }
  3142. static int mv_pci_cut_through_okay(struct ata_host *host)
  3143. {
  3144. struct mv_host_priv *hpriv = host->private_data;
  3145. void __iomem *mmio = hpriv->base;
  3146. u32 reg;
  3147. if (!mv_in_pcix_mode(host)) {
  3148. reg = readl(mmio + MV_PCI_COMMAND);
  3149. if (reg & MV_PCI_COMMAND_MRDTRIG)
  3150. return 0; /* not okay */
  3151. }
  3152. return 1; /* okay */
  3153. }
  3154. static void mv_60x1b2_errata_pci7(struct ata_host *host)
  3155. {
  3156. struct mv_host_priv *hpriv = host->private_data;
  3157. void __iomem *mmio = hpriv->base;
  3158. /* workaround for 60x1-B2 errata PCI#7 */
  3159. if (mv_in_pcix_mode(host)) {
  3160. u32 reg = readl(mmio + MV_PCI_COMMAND);
  3161. writelfl(reg & ~MV_PCI_COMMAND_MWRCOM, mmio + MV_PCI_COMMAND);
  3162. }
  3163. }
  3164. static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
  3165. {
  3166. struct pci_dev *pdev = to_pci_dev(host->dev);
  3167. struct mv_host_priv *hpriv = host->private_data;
  3168. u32 hp_flags = hpriv->hp_flags;
  3169. switch (board_idx) {
  3170. case chip_5080:
  3171. hpriv->ops = &mv5xxx_ops;
  3172. hp_flags |= MV_HP_GEN_I;
  3173. switch (pdev->revision) {
  3174. case 0x1:
  3175. hp_flags |= MV_HP_ERRATA_50XXB0;
  3176. break;
  3177. case 0x3:
  3178. hp_flags |= MV_HP_ERRATA_50XXB2;
  3179. break;
  3180. default:
  3181. dev_printk(KERN_WARNING, &pdev->dev,
  3182. "Applying 50XXB2 workarounds to unknown rev\n");
  3183. hp_flags |= MV_HP_ERRATA_50XXB2;
  3184. break;
  3185. }
  3186. break;
  3187. case chip_504x:
  3188. case chip_508x:
  3189. hpriv->ops = &mv5xxx_ops;
  3190. hp_flags |= MV_HP_GEN_I;
  3191. switch (pdev->revision) {
  3192. case 0x0:
  3193. hp_flags |= MV_HP_ERRATA_50XXB0;
  3194. break;
  3195. case 0x3:
  3196. hp_flags |= MV_HP_ERRATA_50XXB2;
  3197. break;
  3198. default:
  3199. dev_printk(KERN_WARNING, &pdev->dev,
  3200. "Applying B2 workarounds to unknown rev\n");
  3201. hp_flags |= MV_HP_ERRATA_50XXB2;
  3202. break;
  3203. }
  3204. break;
  3205. case chip_604x:
  3206. case chip_608x:
  3207. hpriv->ops = &mv6xxx_ops;
  3208. hp_flags |= MV_HP_GEN_II;
  3209. switch (pdev->revision) {
  3210. case 0x7:
  3211. mv_60x1b2_errata_pci7(host);
  3212. hp_flags |= MV_HP_ERRATA_60X1B2;
  3213. break;
  3214. case 0x9:
  3215. hp_flags |= MV_HP_ERRATA_60X1C0;
  3216. break;
  3217. default:
  3218. dev_printk(KERN_WARNING, &pdev->dev,
  3219. "Applying B2 workarounds to unknown rev\n");
  3220. hp_flags |= MV_HP_ERRATA_60X1B2;
  3221. break;
  3222. }
  3223. break;
  3224. case chip_7042:
  3225. hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH;
  3226. if (pdev->vendor == PCI_VENDOR_ID_TTI &&
  3227. (pdev->device == 0x2300 || pdev->device == 0x2310))
  3228. {
  3229. /*
  3230. * Highpoint RocketRAID PCIe 23xx series cards:
  3231. *
  3232. * Unconfigured drives are treated as "Legacy"
  3233. * by the BIOS, and it overwrites sector 8 with
  3234. * a "Lgcy" metadata block prior to Linux boot.
  3235. *
  3236. * Configured drives (RAID or JBOD) leave sector 8
  3237. * alone, but instead overwrite a high numbered
  3238. * sector for the RAID metadata. This sector can
  3239. * be determined exactly, by truncating the physical
  3240. * drive capacity to a nice even GB value.
  3241. *
  3242. * RAID metadata is at: (dev->n_sectors & ~0xfffff)
  3243. *
  3244. * Warn the user, lest they think we're just buggy.
  3245. */
  3246. printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
  3247. " BIOS CORRUPTS DATA on all attached drives,"
  3248. " regardless of if/how they are configured."
  3249. " BEWARE!\n");
  3250. printk(KERN_WARNING DRV_NAME ": For data safety, do not"
  3251. " use sectors 8-9 on \"Legacy\" drives,"
  3252. " and avoid the final two gigabytes on"
  3253. " all RocketRAID BIOS initialized drives.\n");
  3254. }
  3255. /* drop through */
  3256. case chip_6042:
  3257. hpriv->ops = &mv6xxx_ops;
  3258. hp_flags |= MV_HP_GEN_IIE;
  3259. if (board_idx == chip_6042 && mv_pci_cut_through_okay(host))
  3260. hp_flags |= MV_HP_CUT_THROUGH;
  3261. switch (pdev->revision) {
  3262. case 0x2: /* Rev.B0: the first/only public release */
  3263. hp_flags |= MV_HP_ERRATA_60X1C0;
  3264. break;
  3265. default:
  3266. dev_printk(KERN_WARNING, &pdev->dev,
  3267. "Applying 60X1C0 workarounds to unknown rev\n");
  3268. hp_flags |= MV_HP_ERRATA_60X1C0;
  3269. break;
  3270. }
  3271. break;
  3272. case chip_soc:
  3273. hpriv->ops = &mv_soc_ops;
  3274. hp_flags |= MV_HP_FLAG_SOC | MV_HP_GEN_IIE |
  3275. MV_HP_ERRATA_60X1C0;
  3276. break;
  3277. default:
  3278. dev_printk(KERN_ERR, host->dev,
  3279. "BUG: invalid board index %u\n", board_idx);
  3280. return 1;
  3281. }
  3282. hpriv->hp_flags = hp_flags;
  3283. if (hp_flags & MV_HP_PCIE) {
  3284. hpriv->irq_cause_offset = PCIE_IRQ_CAUSE;
  3285. hpriv->irq_mask_offset = PCIE_IRQ_MASK;
  3286. hpriv->unmask_all_irqs = PCIE_UNMASK_ALL_IRQS;
  3287. } else {
  3288. hpriv->irq_cause_offset = PCI_IRQ_CAUSE;
  3289. hpriv->irq_mask_offset = PCI_IRQ_MASK;
  3290. hpriv->unmask_all_irqs = PCI_UNMASK_ALL_IRQS;
  3291. }
  3292. return 0;
  3293. }
  3294. /**
  3295. * mv_init_host - Perform some early initialization of the host.
  3296. * @host: ATA host to initialize
  3297. * @board_idx: controller index
  3298. *
  3299. * If possible, do an early global reset of the host. Then do
  3300. * our port init and clear/unmask all/relevant host interrupts.
  3301. *
  3302. * LOCKING:
  3303. * Inherited from caller.
  3304. */
  3305. static int mv_init_host(struct ata_host *host, unsigned int board_idx)
  3306. {
  3307. int rc = 0, n_hc, port, hc;
  3308. struct mv_host_priv *hpriv = host->private_data;
  3309. void __iomem *mmio = hpriv->base;
  3310. rc = mv_chip_id(host, board_idx);
  3311. if (rc)
  3312. goto done;
  3313. if (IS_SOC(hpriv)) {
  3314. hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE;
  3315. hpriv->main_irq_mask_addr = mmio + SOC_HC_MAIN_IRQ_MASK;
  3316. } else {
  3317. hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE;
  3318. hpriv->main_irq_mask_addr = mmio + PCI_HC_MAIN_IRQ_MASK;
  3319. }
  3320. /* initialize shadow irq mask with register's value */
  3321. hpriv->main_irq_mask = readl(hpriv->main_irq_mask_addr);
  3322. /* global interrupt mask: 0 == mask everything */
  3323. mv_set_main_irq_mask(host, ~0, 0);
  3324. n_hc = mv_get_hc_count(host->ports[0]->flags);
  3325. for (port = 0; port < host->n_ports; port++)
  3326. hpriv->ops->read_preamp(hpriv, port, mmio);
  3327. rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
  3328. if (rc)
  3329. goto done;
  3330. hpriv->ops->reset_flash(hpriv, mmio);
  3331. hpriv->ops->reset_bus(host, mmio);
  3332. hpriv->ops->enable_leds(hpriv, mmio);
  3333. for (port = 0; port < host->n_ports; port++) {
  3334. struct ata_port *ap = host->ports[port];
  3335. void __iomem *port_mmio = mv_port_base(mmio, port);
  3336. mv_port_init(&ap->ioaddr, port_mmio);
  3337. #ifdef CONFIG_PCI
  3338. if (!IS_SOC(hpriv)) {
  3339. unsigned int offset = port_mmio - mmio;
  3340. ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
  3341. ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
  3342. }
  3343. #endif
  3344. }
  3345. for (hc = 0; hc < n_hc; hc++) {
  3346. void __iomem *hc_mmio = mv_hc_base(mmio, hc);
  3347. VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
  3348. "(before clear)=0x%08x\n", hc,
  3349. readl(hc_mmio + HC_CFG),
  3350. readl(hc_mmio + HC_IRQ_CAUSE));
  3351. /* Clear any currently outstanding hc interrupt conditions */
  3352. writelfl(0, hc_mmio + HC_IRQ_CAUSE);
  3353. }
  3354. if (!IS_SOC(hpriv)) {
  3355. /* Clear any currently outstanding host interrupt conditions */
  3356. writelfl(0, mmio + hpriv->irq_cause_offset);
  3357. /* and unmask interrupt generation for host regs */
  3358. writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_offset);
  3359. }
  3360. /*
  3361. * enable only global host interrupts for now.
  3362. * The per-port interrupts get done later as ports are set up.
  3363. */
  3364. mv_set_main_irq_mask(host, 0, PCI_ERR);
  3365. mv_set_irq_coalescing(host, irq_coalescing_io_count,
  3366. irq_coalescing_usecs);
  3367. done:
  3368. return rc;
  3369. }
  3370. static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
  3371. {
  3372. hpriv->crqb_pool = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
  3373. MV_CRQB_Q_SZ, 0);
  3374. if (!hpriv->crqb_pool)
  3375. return -ENOMEM;
  3376. hpriv->crpb_pool = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
  3377. MV_CRPB_Q_SZ, 0);
  3378. if (!hpriv->crpb_pool)
  3379. return -ENOMEM;
  3380. hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
  3381. MV_SG_TBL_SZ, 0);
  3382. if (!hpriv->sg_tbl_pool)
  3383. return -ENOMEM;
  3384. return 0;
  3385. }
  3386. static void mv_conf_mbus_windows(struct mv_host_priv *hpriv,
  3387. struct mbus_dram_target_info *dram)
  3388. {
  3389. int i;
  3390. for (i = 0; i < 4; i++) {
  3391. writel(0, hpriv->base + WINDOW_CTRL(i));
  3392. writel(0, hpriv->base + WINDOW_BASE(i));
  3393. }
  3394. for (i = 0; i < dram->num_cs; i++) {
  3395. struct mbus_dram_window *cs = dram->cs + i;
  3396. writel(((cs->size - 1) & 0xffff0000) |
  3397. (cs->mbus_attr << 8) |
  3398. (dram->mbus_dram_target_id << 4) | 1,
  3399. hpriv->base + WINDOW_CTRL(i));
  3400. writel(cs->base, hpriv->base + WINDOW_BASE(i));
  3401. }
  3402. }
  3403. /**
  3404. * mv_platform_probe - handle a positive probe of an soc Marvell
  3405. * host
  3406. * @pdev: platform device found
  3407. *
  3408. * LOCKING:
  3409. * Inherited from caller.
  3410. */
  3411. static int mv_platform_probe(struct platform_device *pdev)
  3412. {
  3413. static int printed_version;
  3414. const struct mv_sata_platform_data *mv_platform_data;
  3415. const struct ata_port_info *ppi[] =
  3416. { &mv_port_info[chip_soc], NULL };
  3417. struct ata_host *host;
  3418. struct mv_host_priv *hpriv;
  3419. struct resource *res;
  3420. int n_ports, rc;
  3421. if (!printed_version++)
  3422. dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
  3423. /*
  3424. * Simple resource validation ..
  3425. */
  3426. if (unlikely(pdev->num_resources != 2)) {
  3427. dev_err(&pdev->dev, "invalid number of resources\n");
  3428. return -EINVAL;
  3429. }
  3430. /*
  3431. * Get the register base first
  3432. */
  3433. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  3434. if (res == NULL)
  3435. return -EINVAL;
  3436. /* allocate host */
  3437. mv_platform_data = pdev->dev.platform_data;
  3438. n_ports = mv_platform_data->n_ports;
  3439. host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
  3440. hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
  3441. if (!host || !hpriv)
  3442. return -ENOMEM;
  3443. host->private_data = hpriv;
  3444. hpriv->n_ports = n_ports;
  3445. host->iomap = NULL;
  3446. hpriv->base = devm_ioremap(&pdev->dev, res->start,
  3447. res->end - res->start + 1);
  3448. hpriv->base -= SATAHC0_REG_BASE;
  3449. /*
  3450. * (Re-)program MBUS remapping windows if we are asked to.
  3451. */
  3452. if (mv_platform_data->dram != NULL)
  3453. mv_conf_mbus_windows(hpriv, mv_platform_data->dram);
  3454. rc = mv_create_dma_pools(hpriv, &pdev->dev);
  3455. if (rc)
  3456. return rc;
  3457. /* initialize adapter */
  3458. rc = mv_init_host(host, chip_soc);
  3459. if (rc)
  3460. return rc;
  3461. dev_printk(KERN_INFO, &pdev->dev,
  3462. "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH,
  3463. host->n_ports);
  3464. return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt,
  3465. IRQF_SHARED, &mv6_sht);
  3466. }
  3467. /*
  3468. *
  3469. * mv_platform_remove - unplug a platform interface
  3470. * @pdev: platform device
  3471. *
  3472. * A platform bus SATA device has been unplugged. Perform the needed
  3473. * cleanup. Also called on module unload for any active devices.
  3474. */
  3475. static int __devexit mv_platform_remove(struct platform_device *pdev)
  3476. {
  3477. struct device *dev = &pdev->dev;
  3478. struct ata_host *host = dev_get_drvdata(dev);
  3479. ata_host_detach(host);
  3480. return 0;
  3481. }
  3482. static struct platform_driver mv_platform_driver = {
  3483. .probe = mv_platform_probe,
  3484. .remove = __devexit_p(mv_platform_remove),
  3485. .driver = {
  3486. .name = DRV_NAME,
  3487. .owner = THIS_MODULE,
  3488. },
  3489. };
  3490. #ifdef CONFIG_PCI
  3491. static int mv_pci_init_one(struct pci_dev *pdev,
  3492. const struct pci_device_id *ent);
  3493. static struct pci_driver mv_pci_driver = {
  3494. .name = DRV_NAME,
  3495. .id_table = mv_pci_tbl,
  3496. .probe = mv_pci_init_one,
  3497. .remove = ata_pci_remove_one,
  3498. };
  3499. /* move to PCI layer or libata core? */
  3500. static int pci_go_64(struct pci_dev *pdev)
  3501. {
  3502. int rc;
  3503. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
  3504. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3505. if (rc) {
  3506. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3507. if (rc) {
  3508. dev_printk(KERN_ERR, &pdev->dev,
  3509. "64-bit DMA enable failed\n");
  3510. return rc;
  3511. }
  3512. }
  3513. } else {
  3514. rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3515. if (rc) {
  3516. dev_printk(KERN_ERR, &pdev->dev,
  3517. "32-bit DMA enable failed\n");
  3518. return rc;
  3519. }
  3520. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3521. if (rc) {
  3522. dev_printk(KERN_ERR, &pdev->dev,
  3523. "32-bit consistent DMA enable failed\n");
  3524. return rc;
  3525. }
  3526. }
  3527. return rc;
  3528. }
  3529. /**
  3530. * mv_print_info - Dump key info to kernel log for perusal.
  3531. * @host: ATA host to print info about
  3532. *
  3533. * FIXME: complete this.
  3534. *
  3535. * LOCKING:
  3536. * Inherited from caller.
  3537. */
  3538. static void mv_print_info(struct ata_host *host)
  3539. {
  3540. struct pci_dev *pdev = to_pci_dev(host->dev);
  3541. struct mv_host_priv *hpriv = host->private_data;
  3542. u8 scc;
  3543. const char *scc_s, *gen;
  3544. /* Use this to determine the HW stepping of the chip so we know
  3545. * what errata to workaround
  3546. */
  3547. pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
  3548. if (scc == 0)
  3549. scc_s = "SCSI";
  3550. else if (scc == 0x01)
  3551. scc_s = "RAID";
  3552. else
  3553. scc_s = "?";
  3554. if (IS_GEN_I(hpriv))
  3555. gen = "I";
  3556. else if (IS_GEN_II(hpriv))
  3557. gen = "II";
  3558. else if (IS_GEN_IIE(hpriv))
  3559. gen = "IIE";
  3560. else
  3561. gen = "?";
  3562. dev_printk(KERN_INFO, &pdev->dev,
  3563. "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
  3564. gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
  3565. scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
  3566. }
  3567. /**
  3568. * mv_pci_init_one - handle a positive probe of a PCI Marvell host
  3569. * @pdev: PCI device found
  3570. * @ent: PCI device ID entry for the matched host
  3571. *
  3572. * LOCKING:
  3573. * Inherited from caller.
  3574. */
  3575. static int mv_pci_init_one(struct pci_dev *pdev,
  3576. const struct pci_device_id *ent)
  3577. {
  3578. static int printed_version;
  3579. unsigned int board_idx = (unsigned int)ent->driver_data;
  3580. const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
  3581. struct ata_host *host;
  3582. struct mv_host_priv *hpriv;
  3583. int n_ports, rc;
  3584. if (!printed_version++)
  3585. dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
  3586. /* allocate host */
  3587. n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;
  3588. host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
  3589. hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
  3590. if (!host || !hpriv)
  3591. return -ENOMEM;
  3592. host->private_data = hpriv;
  3593. hpriv->n_ports = n_ports;
  3594. /* acquire resources */
  3595. rc = pcim_enable_device(pdev);
  3596. if (rc)
  3597. return rc;
  3598. rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
  3599. if (rc == -EBUSY)
  3600. pcim_pin_device(pdev);
  3601. if (rc)
  3602. return rc;
  3603. host->iomap = pcim_iomap_table(pdev);
  3604. hpriv->base = host->iomap[MV_PRIMARY_BAR];
  3605. rc = pci_go_64(pdev);
  3606. if (rc)
  3607. return rc;
  3608. rc = mv_create_dma_pools(hpriv, &pdev->dev);
  3609. if (rc)
  3610. return rc;
  3611. /* initialize adapter */
  3612. rc = mv_init_host(host, board_idx);
  3613. if (rc)
  3614. return rc;
  3615. /* Enable message-switched interrupts, if requested */
  3616. if (msi && pci_enable_msi(pdev) == 0)
  3617. hpriv->hp_flags |= MV_HP_FLAG_MSI;
  3618. mv_dump_pci_cfg(pdev, 0x68);
  3619. mv_print_info(host);
  3620. pci_set_master(pdev);
  3621. pci_try_set_mwi(pdev);
  3622. return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
  3623. IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
  3624. }
  3625. #endif
  3626. static int mv_platform_probe(struct platform_device *pdev);
  3627. static int __devexit mv_platform_remove(struct platform_device *pdev);
  3628. static int __init mv_init(void)
  3629. {
  3630. int rc = -ENODEV;
  3631. #ifdef CONFIG_PCI
  3632. rc = pci_register_driver(&mv_pci_driver);
  3633. if (rc < 0)
  3634. return rc;
  3635. #endif
  3636. rc = platform_driver_register(&mv_platform_driver);
  3637. #ifdef CONFIG_PCI
  3638. if (rc < 0)
  3639. pci_unregister_driver(&mv_pci_driver);
  3640. #endif
  3641. return rc;
  3642. }
  3643. static void __exit mv_exit(void)
  3644. {
  3645. #ifdef CONFIG_PCI
  3646. pci_unregister_driver(&mv_pci_driver);
  3647. #endif
  3648. platform_driver_unregister(&mv_platform_driver);
  3649. }
  3650. MODULE_AUTHOR("Brett Russ");
  3651. MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
  3652. MODULE_LICENSE("GPL");
  3653. MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
  3654. MODULE_VERSION(DRV_VERSION);
  3655. MODULE_ALIAS("platform:" DRV_NAME);
  3656. module_init(mv_init);
  3657. module_exit(mv_exit);