sky2.c 80 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. /*
  26. * TODO
  27. * - coalescing setting?
  28. *
  29. * TOTEST
  30. * - speed setting
  31. * - suspend/resume
  32. */
  33. #include <linux/config.h>
  34. #include <linux/crc32.h>
  35. #include <linux/kernel.h>
  36. #include <linux/version.h>
  37. #include <linux/module.h>
  38. #include <linux/netdevice.h>
  39. #include <linux/etherdevice.h>
  40. #include <linux/ethtool.h>
  41. #include <linux/pci.h>
  42. #include <linux/ip.h>
  43. #include <linux/tcp.h>
  44. #include <linux/in.h>
  45. #include <linux/delay.h>
  46. #include <linux/if_vlan.h>
  47. #include <asm/irq.h>
  48. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  49. #define SKY2_VLAN_TAG_USED 1
  50. #endif
  51. #include "sky2.h"
  52. #define DRV_NAME "sky2"
  53. #define DRV_VERSION "0.6"
  54. #define PFX DRV_NAME " "
  55. /*
  56. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  57. * that are organized into three (receive, transmit, status) different rings
  58. * similar to Tigon3. A transmit can require several elements;
  59. * a receive requires one (or two if using 64 bit dma).
  60. */
  61. #ifdef CONFIG_SKY2_EC_A1
  62. #define is_ec_a1(hw) \
  63. ((hw)->chip_id == CHIP_ID_YUKON_EC && \
  64. (hw)->chip_rev == CHIP_REV_YU_EC_A1)
  65. #else
  66. #define is_ec_a1(hw) 0
  67. #endif
  68. #define RX_LE_SIZE 256
  69. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  70. #define RX_MAX_PENDING (RX_LE_SIZE/2 - 1)
  71. #define RX_DEF_PENDING 128
  72. #define RX_COPY_THRESHOLD 256
  73. #define TX_RING_SIZE 512
  74. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  75. #define TX_MIN_PENDING 64
  76. #define MAX_SKB_TX_LE (4 + 2*MAX_SKB_FRAGS)
  77. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  78. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  79. #define ETH_JUMBO_MTU 9000
  80. #define TX_WATCHDOG (5 * HZ)
  81. #define NAPI_WEIGHT 64
  82. #define PHY_RETRIES 1000
  83. static const u32 default_msg =
  84. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  85. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  86. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN | NETIF_MSG_INTR;
  87. static int debug = -1; /* defaults above */
  88. module_param(debug, int, 0);
  89. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  90. static const struct pci_device_id sky2_id_table[] = {
  91. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
  92. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
  93. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },
  94. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) },
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
  108. { 0 }
  109. };
  110. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  111. /* Avoid conditionals by using array */
  112. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  113. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  114. static const char *yukon_name[] = {
  115. [CHIP_ID_YUKON_LITE - CHIP_ID_YUKON] = "Lite", /* 0xb0 */
  116. [CHIP_ID_YUKON_LP - CHIP_ID_YUKON] = "LP", /* 0xb2 */
  117. [CHIP_ID_YUKON_XL - CHIP_ID_YUKON] = "XL", /* 0xb3 */
  118. [CHIP_ID_YUKON_EC - CHIP_ID_YUKON] = "EC", /* 0xb6 */
  119. [CHIP_ID_YUKON_FE - CHIP_ID_YUKON] = "FE", /* 0xb7 */
  120. };
  121. /* Access to external PHY */
  122. static void gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  123. {
  124. int i;
  125. gma_write16(hw, port, GM_SMI_DATA, val);
  126. gma_write16(hw, port, GM_SMI_CTRL,
  127. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  128. for (i = 0; i < PHY_RETRIES; i++) {
  129. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  130. return;
  131. udelay(1);
  132. }
  133. printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
  134. }
  135. static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  136. {
  137. int i;
  138. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  139. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  140. for (i = 0; i < PHY_RETRIES; i++) {
  141. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
  142. goto ready;
  143. udelay(1);
  144. }
  145. printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
  146. ready:
  147. return gma_read16(hw, port, GM_SMI_DATA);
  148. }
  149. static int sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
  150. {
  151. u16 power_control;
  152. u32 reg1;
  153. int vaux;
  154. int ret = 0;
  155. pr_debug("sky2_set_power_state %d\n", state);
  156. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  157. pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_PMC, &power_control);
  158. vaux = (sky2_read8(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
  159. (power_control & PCI_PM_CAP_PME_D3cold);
  160. pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_CTRL, &power_control);
  161. power_control |= PCI_PM_CTRL_PME_STATUS;
  162. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  163. switch (state) {
  164. case PCI_D0:
  165. /* switch power to VCC (WA for VAUX problem) */
  166. sky2_write8(hw, B0_POWER_CTRL,
  167. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  168. /* disable Core Clock Division, */
  169. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  170. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  171. /* enable bits are inverted */
  172. sky2_write8(hw, B2_Y2_CLK_GATE,
  173. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  174. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  175. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  176. else
  177. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  178. /* Turn off phy power saving */
  179. pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
  180. reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  181. /* looks like this xl is back asswards .. */
  182. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) {
  183. reg1 |= PCI_Y2_PHY1_COMA;
  184. if (hw->ports > 1)
  185. reg1 |= PCI_Y2_PHY2_COMA;
  186. }
  187. pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
  188. break;
  189. case PCI_D3hot:
  190. case PCI_D3cold:
  191. /* Turn on phy power saving */
  192. pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
  193. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  194. reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  195. else
  196. reg1 |= (PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  197. pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
  198. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  199. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  200. else
  201. /* enable bits are inverted */
  202. sky2_write8(hw, B2_Y2_CLK_GATE,
  203. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  204. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  205. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  206. /* switch power to VAUX */
  207. if (vaux && state != PCI_D3cold)
  208. sky2_write8(hw, B0_POWER_CTRL,
  209. (PC_VAUX_ENA | PC_VCC_ENA |
  210. PC_VAUX_ON | PC_VCC_OFF));
  211. break;
  212. default:
  213. printk(KERN_ERR PFX "Unknown power state %d\n", state);
  214. ret = -1;
  215. }
  216. pci_write_config_byte(hw->pdev, hw->pm_cap + PCI_PM_CTRL, power_control);
  217. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  218. return ret;
  219. }
  220. static void sky2_phy_reset(struct sky2_hw *hw, unsigned port)
  221. {
  222. u16 reg;
  223. /* disable all GMAC IRQ's */
  224. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  225. /* disable PHY IRQs */
  226. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  227. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  228. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  229. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  230. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  231. reg = gma_read16(hw, port, GM_RX_CTRL);
  232. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  233. gma_write16(hw, port, GM_RX_CTRL, reg);
  234. }
  235. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  236. {
  237. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  238. u16 ctrl, ct1000, adv, pg, ledctrl, ledover;
  239. if (sky2->autoneg == AUTONEG_ENABLE && hw->chip_id != CHIP_ID_YUKON_XL) {
  240. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  241. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  242. PHY_M_EC_MAC_S_MSK);
  243. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  244. if (hw->chip_id == CHIP_ID_YUKON_EC)
  245. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  246. else
  247. ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
  248. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  249. }
  250. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  251. if (hw->copper) {
  252. if (hw->chip_id == CHIP_ID_YUKON_FE) {
  253. /* enable automatic crossover */
  254. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  255. } else {
  256. /* disable energy detect */
  257. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  258. /* enable automatic crossover */
  259. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  260. if (sky2->autoneg == AUTONEG_ENABLE &&
  261. hw->chip_id == CHIP_ID_YUKON_XL) {
  262. ctrl &= ~PHY_M_PC_DSC_MSK;
  263. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  264. }
  265. }
  266. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  267. } else {
  268. /* workaround for deviation #4.88 (CRC errors) */
  269. /* disable Automatic Crossover */
  270. ctrl &= ~PHY_M_PC_MDIX_MSK;
  271. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  272. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  273. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  274. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  275. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  276. ctrl &= ~PHY_M_MAC_MD_MSK;
  277. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  278. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  279. /* select page 1 to access Fiber registers */
  280. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  281. }
  282. }
  283. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  284. if (sky2->autoneg == AUTONEG_DISABLE)
  285. ctrl &= ~PHY_CT_ANE;
  286. else
  287. ctrl |= PHY_CT_ANE;
  288. ctrl |= PHY_CT_RESET;
  289. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  290. ctrl = 0;
  291. ct1000 = 0;
  292. adv = PHY_AN_CSMA;
  293. if (sky2->autoneg == AUTONEG_ENABLE) {
  294. if (hw->copper) {
  295. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  296. ct1000 |= PHY_M_1000C_AFD;
  297. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  298. ct1000 |= PHY_M_1000C_AHD;
  299. if (sky2->advertising & ADVERTISED_100baseT_Full)
  300. adv |= PHY_M_AN_100_FD;
  301. if (sky2->advertising & ADVERTISED_100baseT_Half)
  302. adv |= PHY_M_AN_100_HD;
  303. if (sky2->advertising & ADVERTISED_10baseT_Full)
  304. adv |= PHY_M_AN_10_FD;
  305. if (sky2->advertising & ADVERTISED_10baseT_Half)
  306. adv |= PHY_M_AN_10_HD;
  307. } else /* special defines for FIBER (88E1011S only) */
  308. adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
  309. /* Set Flow-control capabilities */
  310. if (sky2->tx_pause && sky2->rx_pause)
  311. adv |= PHY_AN_PAUSE_CAP; /* symmetric */
  312. else if (sky2->rx_pause && !sky2->tx_pause)
  313. adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
  314. else if (!sky2->rx_pause && sky2->tx_pause)
  315. adv |= PHY_AN_PAUSE_ASYM; /* local */
  316. /* Restart Auto-negotiation */
  317. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  318. } else {
  319. /* forced speed/duplex settings */
  320. ct1000 = PHY_M_1000C_MSE;
  321. if (sky2->duplex == DUPLEX_FULL)
  322. ctrl |= PHY_CT_DUP_MD;
  323. switch (sky2->speed) {
  324. case SPEED_1000:
  325. ctrl |= PHY_CT_SP1000;
  326. break;
  327. case SPEED_100:
  328. ctrl |= PHY_CT_SP100;
  329. break;
  330. }
  331. ctrl |= PHY_CT_RESET;
  332. }
  333. if (hw->chip_id != CHIP_ID_YUKON_FE)
  334. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  335. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  336. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  337. /* Setup Phy LED's */
  338. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  339. ledover = 0;
  340. switch (hw->chip_id) {
  341. case CHIP_ID_YUKON_FE:
  342. /* on 88E3082 these bits are at 11..9 (shifted left) */
  343. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  344. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  345. /* delete ACT LED control bits */
  346. ctrl &= ~PHY_M_FELP_LED1_MSK;
  347. /* change ACT LED control to blink mode */
  348. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  349. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  350. break;
  351. case CHIP_ID_YUKON_XL:
  352. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  353. /* select page 3 to access LED control register */
  354. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  355. /* set LED Function Control register */
  356. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  357. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  358. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  359. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  360. /* set Polarity Control register */
  361. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  362. (PHY_M_POLC_LS1_P_MIX(4) |
  363. PHY_M_POLC_IS0_P_MIX(4) |
  364. PHY_M_POLC_LOS_CTRL(2) |
  365. PHY_M_POLC_INIT_CTRL(2) |
  366. PHY_M_POLC_STA1_CTRL(2) |
  367. PHY_M_POLC_STA0_CTRL(2)));
  368. /* restore page register */
  369. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  370. break;
  371. default:
  372. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  373. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  374. /* turn off the Rx LED (LED_RX) */
  375. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  376. }
  377. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  378. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  379. /* turn on 100 Mbps LED (LED_LINK100) */
  380. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  381. }
  382. if (ledover)
  383. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  384. /* Enable phy interrupt on autonegotiation complete (or link up) */
  385. if (sky2->autoneg == AUTONEG_ENABLE)
  386. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  387. else
  388. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  389. }
  390. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  391. {
  392. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  393. u16 reg;
  394. int i;
  395. const u8 *addr = hw->dev[port]->dev_addr;
  396. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  397. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  398. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  399. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  400. /* WA DEV_472 -- looks like crossed wires on port 2 */
  401. /* clear GMAC 1 Control reset */
  402. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  403. do {
  404. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  405. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  406. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  407. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  408. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  409. }
  410. if (sky2->autoneg == AUTONEG_DISABLE) {
  411. reg = gma_read16(hw, port, GM_GP_CTRL);
  412. reg |= GM_GPCR_AU_ALL_DIS;
  413. gma_write16(hw, port, GM_GP_CTRL, reg);
  414. gma_read16(hw, port, GM_GP_CTRL);
  415. switch (sky2->speed) {
  416. case SPEED_1000:
  417. reg |= GM_GPCR_SPEED_1000;
  418. /* fallthru */
  419. case SPEED_100:
  420. reg |= GM_GPCR_SPEED_100;
  421. }
  422. if (sky2->duplex == DUPLEX_FULL)
  423. reg |= GM_GPCR_DUP_FULL;
  424. } else
  425. reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
  426. if (!sky2->tx_pause && !sky2->rx_pause) {
  427. sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  428. reg |=
  429. GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  430. } else if (sky2->tx_pause && !sky2->rx_pause) {
  431. /* disable Rx flow-control */
  432. reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  433. }
  434. gma_write16(hw, port, GM_GP_CTRL, reg);
  435. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  436. spin_lock_bh(&hw->phy_lock);
  437. sky2_phy_init(hw, port);
  438. spin_unlock_bh(&hw->phy_lock);
  439. /* MIB clear */
  440. reg = gma_read16(hw, port, GM_PHY_ADDR);
  441. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  442. for (i = 0; i < GM_MIB_CNT_SIZE; i++)
  443. gma_read16(hw, port, GM_MIB_CNT_BASE + 8 * i);
  444. gma_write16(hw, port, GM_PHY_ADDR, reg);
  445. /* transmit control */
  446. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  447. /* receive control reg: unicast + multicast + no FCS */
  448. gma_write16(hw, port, GM_RX_CTRL,
  449. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  450. /* transmit flow control */
  451. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  452. /* transmit parameter */
  453. gma_write16(hw, port, GM_TX_PARAM,
  454. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  455. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  456. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  457. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  458. /* serial mode register */
  459. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  460. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  461. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  462. reg |= GM_SMOD_JUMBO_ENA;
  463. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  464. /* virtual address for data */
  465. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  466. /* physical address: used for pause frames */
  467. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  468. /* ignore counter overflows */
  469. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  470. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  471. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  472. /* Configure Rx MAC FIFO */
  473. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  474. sky2_write16(hw, SK_REG(port, RX_GMF_CTRL_T),
  475. GMF_RX_CTRL_DEF);
  476. /* Flush Rx MAC FIFO on any flowcontrol or error */
  477. reg = GMR_FS_ANY_ERR;
  478. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev <= 1)
  479. reg = 0; /* WA Dev #4115 */
  480. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), reg);
  481. /* Set threshold to 0xa (64 bytes)
  482. * ASF disabled so no need to do WA dev #4.30
  483. */
  484. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
  485. /* Configure Tx MAC FIFO */
  486. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  487. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  488. }
  489. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, size_t len)
  490. {
  491. u32 end;
  492. start /= 8;
  493. len /= 8;
  494. end = start + len - 1;
  495. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  496. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  497. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  498. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  499. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  500. if (q == Q_R1 || q == Q_R2) {
  501. u32 rxup, rxlo;
  502. rxlo = len/2;
  503. rxup = rxlo + len/4;
  504. /* Set thresholds on receive queue's */
  505. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), rxup);
  506. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), rxlo);
  507. } else {
  508. /* Enable store & forward on Tx queue's because
  509. * Tx FIFO is only 1K on Yukon
  510. */
  511. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  512. }
  513. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  514. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  515. }
  516. /* Setup Bus Memory Interface */
  517. static void sky2_qset(struct sky2_hw *hw, u16 q, u32 wm)
  518. {
  519. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  520. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  521. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  522. sky2_write32(hw, Q_ADDR(q, Q_WM), wm);
  523. }
  524. /* Setup prefetch unit registers. This is the interface between
  525. * hardware and driver list elements
  526. */
  527. static inline void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  528. u64 addr, u32 last)
  529. {
  530. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  531. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  532. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  533. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  534. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  535. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  536. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  537. }
  538. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  539. {
  540. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  541. sky2->tx_prod = (sky2->tx_prod + 1) % TX_RING_SIZE;
  542. return le;
  543. }
  544. /*
  545. * This is a workaround code taken from syskonnect sk98lin driver
  546. * to deal with chip bug on Yukon EC rev 0 in the wraparound case.
  547. */
  548. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q,
  549. u16 idx, u16 *last, u16 size)
  550. {
  551. if (is_ec_a1(hw) && idx < *last) {
  552. u16 hwget = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  553. if (hwget == 0) {
  554. /* Start prefetching again */
  555. sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 0xe0);
  556. goto setnew;
  557. }
  558. if (hwget == size - 1) {
  559. /* set watermark to one list element */
  560. sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 8);
  561. /* set put index to first list element */
  562. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), 0);
  563. } else /* have hardware go to end of list */
  564. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX),
  565. size - 1);
  566. } else {
  567. setnew:
  568. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  569. }
  570. *last = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX));
  571. }
  572. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  573. {
  574. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  575. sky2->rx_put = (sky2->rx_put + 1) % RX_LE_SIZE;
  576. return le;
  577. }
  578. /* Build description to hardware about buffer */
  579. static inline void sky2_rx_add(struct sky2_port *sky2, struct ring_info *re)
  580. {
  581. struct sky2_rx_le *le;
  582. u32 hi = (re->mapaddr >> 16) >> 16;
  583. re->idx = sky2->rx_put;
  584. if (sky2->rx_addr64 != hi) {
  585. le = sky2_next_rx(sky2);
  586. le->addr = cpu_to_le32(hi);
  587. le->ctrl = 0;
  588. le->opcode = OP_ADDR64 | HW_OWNER;
  589. sky2->rx_addr64 = hi;
  590. }
  591. le = sky2_next_rx(sky2);
  592. le->addr = cpu_to_le32((u32) re->mapaddr);
  593. le->length = cpu_to_le16(re->maplen);
  594. le->ctrl = 0;
  595. le->opcode = OP_PACKET | HW_OWNER;
  596. }
  597. /* Tell receiver about new buffers. */
  598. static inline void rx_set_put(struct net_device *dev)
  599. {
  600. struct sky2_port *sky2 = netdev_priv(dev);
  601. if (sky2->rx_last_put != sky2->rx_put)
  602. sky2_put_idx(sky2->hw, rxqaddr[sky2->port], sky2->rx_put,
  603. &sky2->rx_last_put, RX_LE_SIZE);
  604. }
  605. /* Tell chip where to start receive checksum.
  606. * Actually has two checksums, but set both same to avoid possible byte
  607. * order problems.
  608. */
  609. static void rx_set_checksum(struct sky2_port *sky2)
  610. {
  611. struct sky2_rx_le *le;
  612. le = sky2_next_rx(sky2);
  613. le->addr = (ETH_HLEN << 16) | ETH_HLEN;
  614. le->ctrl = 0;
  615. le->opcode = OP_TCPSTART | HW_OWNER;
  616. sky2_write32(sky2->hw,
  617. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  618. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  619. }
  620. /*
  621. * The RX Stop command will not work for Yukon-2 if the BMU does not
  622. * reach the end of packet and since we can't make sure that we have
  623. * incoming data, we must reset the BMU while it is not doing a DMA
  624. * transfer. Since it is possible that the RX path is still active,
  625. * the RX RAM buffer will be stopped first, so any possible incoming
  626. * data will not trigger a DMA. After the RAM buffer is stopped, the
  627. * BMU is polled until any DMA in progress is ended and only then it
  628. * will be reset.
  629. */
  630. static void sky2_rx_stop(struct sky2_port *sky2)
  631. {
  632. struct sky2_hw *hw = sky2->hw;
  633. unsigned rxq = rxqaddr[sky2->port];
  634. int i;
  635. /* disable the RAM Buffer receive queue */
  636. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  637. for (i = 0; i < 0xffff; i++)
  638. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  639. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  640. goto stopped;
  641. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  642. sky2->netdev->name);
  643. stopped:
  644. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  645. /* reset the Rx prefetch unit */
  646. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  647. }
  648. /* Cleanout receive buffer area, assumes receiver hardware stopped */
  649. static void sky2_rx_clean(struct sky2_port *sky2)
  650. {
  651. unsigned i;
  652. memset(sky2->rx_le, 0, RX_LE_BYTES);
  653. for (i = 0; i < sky2->rx_pending; i++) {
  654. struct ring_info *re = sky2->rx_ring + i;
  655. if (re->skb) {
  656. pci_unmap_single(sky2->hw->pdev,
  657. re->mapaddr, re->maplen,
  658. PCI_DMA_FROMDEVICE);
  659. kfree_skb(re->skb);
  660. re->skb = NULL;
  661. }
  662. }
  663. }
  664. #ifdef SKY2_VLAN_TAG_USED
  665. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  666. {
  667. struct sky2_port *sky2 = netdev_priv(dev);
  668. struct sky2_hw *hw = sky2->hw;
  669. u16 port = sky2->port;
  670. unsigned long flags;
  671. spin_lock_irqsave(&sky2->tx_lock, flags);
  672. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
  673. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
  674. sky2->vlgrp = grp;
  675. spin_unlock_irqrestore(&sky2->tx_lock, flags);
  676. }
  677. static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  678. {
  679. struct sky2_port *sky2 = netdev_priv(dev);
  680. struct sky2_hw *hw = sky2->hw;
  681. u16 port = sky2->port;
  682. unsigned long flags;
  683. spin_lock_irqsave(&sky2->tx_lock, flags);
  684. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
  685. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
  686. if (sky2->vlgrp)
  687. sky2->vlgrp->vlan_devices[vid] = NULL;
  688. spin_unlock_irqrestore(&sky2->tx_lock, flags);
  689. }
  690. #endif
  691. #define roundup(x, y) ((((x)+((y)-1))/(y))*(y))
  692. static inline unsigned rx_size(const struct sky2_port *sky2)
  693. {
  694. return roundup(sky2->netdev->mtu + ETH_HLEN + 4, 8);
  695. }
  696. /*
  697. * Allocate and setup receiver buffer pool.
  698. * In case of 64 bit dma, there are 2X as many list elements
  699. * available as ring entries
  700. * and need to reserve one list element so we don't wrap around.
  701. *
  702. * It appears the hardware has a bug in the FIFO logic that
  703. * cause it to hang if the FIFO gets overrun and the receive buffer
  704. * is not aligned. This means we can't use skb_reserve to align
  705. * the IP header.
  706. */
  707. static int sky2_rx_start(struct sky2_port *sky2)
  708. {
  709. struct sky2_hw *hw = sky2->hw;
  710. unsigned size = rx_size(sky2);
  711. unsigned rxq = rxqaddr[sky2->port];
  712. int i;
  713. sky2->rx_put = sky2->rx_next = 0;
  714. sky2_qset(hw, rxq, is_pciex(hw) ? 0x80 : 0x600);
  715. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  716. rx_set_checksum(sky2);
  717. for (i = 0; i < sky2->rx_pending; i++) {
  718. struct ring_info *re = sky2->rx_ring + i;
  719. re->skb = dev_alloc_skb(size);
  720. if (!re->skb)
  721. goto nomem;
  722. re->mapaddr = pci_map_single(hw->pdev, re->skb->data,
  723. size, PCI_DMA_FROMDEVICE);
  724. re->maplen = size;
  725. sky2_rx_add(sky2, re);
  726. }
  727. /* Tell chip about available buffers */
  728. sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
  729. sky2->rx_last_put = sky2_read16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX));
  730. return 0;
  731. nomem:
  732. sky2_rx_clean(sky2);
  733. return -ENOMEM;
  734. }
  735. /* Bring up network interface. */
  736. static int sky2_up(struct net_device *dev)
  737. {
  738. struct sky2_port *sky2 = netdev_priv(dev);
  739. struct sky2_hw *hw = sky2->hw;
  740. unsigned port = sky2->port;
  741. u32 ramsize, rxspace;
  742. int err = -ENOMEM;
  743. if (netif_msg_ifup(sky2))
  744. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  745. /* must be power of 2 */
  746. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  747. TX_RING_SIZE *
  748. sizeof(struct sky2_tx_le),
  749. &sky2->tx_le_map);
  750. if (!sky2->tx_le)
  751. goto err_out;
  752. sky2->tx_ring = kmalloc(TX_RING_SIZE * sizeof(struct ring_info),
  753. GFP_KERNEL);
  754. if (!sky2->tx_ring)
  755. goto err_out;
  756. sky2->tx_prod = sky2->tx_cons = 0;
  757. memset(sky2->tx_ring, 0, TX_RING_SIZE * sizeof(struct ring_info));
  758. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  759. &sky2->rx_le_map);
  760. if (!sky2->rx_le)
  761. goto err_out;
  762. memset(sky2->rx_le, 0, RX_LE_BYTES);
  763. sky2->rx_ring = kmalloc(sky2->rx_pending * sizeof(struct ring_info),
  764. GFP_KERNEL);
  765. if (!sky2->rx_ring)
  766. goto err_out;
  767. sky2_mac_init(hw, port);
  768. /* Configure RAM buffers */
  769. if (hw->chip_id == CHIP_ID_YUKON_FE ||
  770. (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == 2))
  771. ramsize = 4096;
  772. else {
  773. u8 e0 = sky2_read8(hw, B2_E_0);
  774. ramsize = (e0 == 0) ? (128 * 1024) : (e0 * 4096);
  775. }
  776. /* 2/3 for Rx */
  777. rxspace = (2 * ramsize) / 3;
  778. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  779. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  780. /* Make sure SyncQ is disabled */
  781. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  782. RB_RST_SET);
  783. sky2_qset(hw, txqaddr[port], 0x600);
  784. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  785. TX_RING_SIZE - 1);
  786. err = sky2_rx_start(sky2);
  787. if (err)
  788. goto err_out;
  789. /* Enable interrupts from phy/mac for port */
  790. hw->intr_mask |= (port == 0) ? Y2_IS_PORT_1 : Y2_IS_PORT_2;
  791. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  792. return 0;
  793. err_out:
  794. if (sky2->rx_le)
  795. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  796. sky2->rx_le, sky2->rx_le_map);
  797. if (sky2->tx_le)
  798. pci_free_consistent(hw->pdev,
  799. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  800. sky2->tx_le, sky2->tx_le_map);
  801. if (sky2->tx_ring)
  802. kfree(sky2->tx_ring);
  803. if (sky2->rx_ring)
  804. kfree(sky2->rx_ring);
  805. return err;
  806. }
  807. /* Modular subtraction in ring */
  808. static inline int tx_dist(unsigned tail, unsigned head)
  809. {
  810. return (head >= tail ? head : head + TX_RING_SIZE) - tail;
  811. }
  812. /* Number of list elements available for next tx */
  813. static inline int tx_avail(const struct sky2_port *sky2)
  814. {
  815. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  816. }
  817. /* Estimate of number of transmit list elements required */
  818. static inline unsigned tx_le_req(const struct sk_buff *skb)
  819. {
  820. unsigned count;
  821. count = sizeof(dma_addr_t) / sizeof(u32);
  822. count += skb_shinfo(skb)->nr_frags * count;
  823. if (skb_shinfo(skb)->tso_size)
  824. ++count;
  825. if (skb->ip_summed)
  826. ++count;
  827. return count;
  828. }
  829. /*
  830. * Put one packet in ring for transmit.
  831. * A single packet can generate multiple list elements, and
  832. * the number of ring elements will probably be less than the number
  833. * of list elements used.
  834. */
  835. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  836. {
  837. struct sky2_port *sky2 = netdev_priv(dev);
  838. struct sky2_hw *hw = sky2->hw;
  839. struct sky2_tx_le *le = NULL;
  840. struct ring_info *re;
  841. unsigned long flags;
  842. unsigned i, len;
  843. dma_addr_t mapping;
  844. u32 addr64;
  845. u16 mss;
  846. u8 ctrl;
  847. local_irq_save(flags);
  848. if (!spin_trylock(&sky2->tx_lock)) {
  849. local_irq_restore(flags);
  850. return NETDEV_TX_LOCKED;
  851. }
  852. if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
  853. netif_stop_queue(dev);
  854. spin_unlock_irqrestore(&sky2->tx_lock, flags);
  855. printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
  856. dev->name);
  857. return NETDEV_TX_BUSY;
  858. }
  859. if (unlikely(netif_msg_tx_queued(sky2)))
  860. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  861. dev->name, sky2->tx_prod, skb->len);
  862. len = skb_headlen(skb);
  863. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  864. addr64 = (mapping >> 16) >> 16;
  865. re = sky2->tx_ring + sky2->tx_prod;
  866. /* Send high bits if changed */
  867. if (addr64 != sky2->tx_addr64) {
  868. le = get_tx_le(sky2);
  869. le->tx.addr = cpu_to_le32(addr64);
  870. le->ctrl = 0;
  871. le->opcode = OP_ADDR64 | HW_OWNER;
  872. sky2->tx_addr64 = addr64;
  873. }
  874. /* Check for TCP Segmentation Offload */
  875. mss = skb_shinfo(skb)->tso_size;
  876. if (mss != 0) {
  877. /* just drop the packet if non-linear expansion fails */
  878. if (skb_header_cloned(skb) &&
  879. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  880. dev_kfree_skb_any(skb);
  881. goto out_unlock;
  882. }
  883. mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
  884. mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  885. mss += ETH_HLEN;
  886. }
  887. if (mss != sky2->tx_last_mss) {
  888. le = get_tx_le(sky2);
  889. le->tx.tso.size = cpu_to_le16(mss);
  890. le->tx.tso.rsvd = 0;
  891. le->opcode = OP_LRGLEN | HW_OWNER;
  892. le->ctrl = 0;
  893. sky2->tx_last_mss = mss;
  894. }
  895. ctrl = 0;
  896. #ifdef SKY2_VLAN_TAG_USED
  897. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  898. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  899. if (!le) {
  900. le = get_tx_le(sky2);
  901. le->tx.addr = 0;
  902. le->opcode = OP_VLAN|HW_OWNER;
  903. le->ctrl = 0;
  904. } else
  905. le->opcode |= OP_VLAN;
  906. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  907. ctrl |= INS_VLAN;
  908. }
  909. #endif
  910. /* Handle TCP checksum offload */
  911. if (skb->ip_summed == CHECKSUM_HW) {
  912. u16 hdr = skb->h.raw - skb->data;
  913. u16 offset = hdr + skb->csum;
  914. ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  915. if (skb->nh.iph->protocol == IPPROTO_UDP)
  916. ctrl |= UDPTCP;
  917. le = get_tx_le(sky2);
  918. le->tx.csum.start = cpu_to_le16(hdr);
  919. le->tx.csum.offset = cpu_to_le16(offset);
  920. le->length = 0; /* initial checksum value */
  921. le->ctrl = 1; /* one packet */
  922. le->opcode = OP_TCPLISW | HW_OWNER;
  923. }
  924. le = get_tx_le(sky2);
  925. le->tx.addr = cpu_to_le32((u32) mapping);
  926. le->length = cpu_to_le16(len);
  927. le->ctrl = ctrl;
  928. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  929. /* Record the transmit mapping info */
  930. re->skb = skb;
  931. re->mapaddr = mapping;
  932. re->maplen = len;
  933. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  934. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  935. struct ring_info *fre;
  936. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  937. frag->size, PCI_DMA_TODEVICE);
  938. addr64 = (mapping >> 16) >> 16;
  939. if (addr64 != sky2->tx_addr64) {
  940. le = get_tx_le(sky2);
  941. le->tx.addr = cpu_to_le32(addr64);
  942. le->ctrl = 0;
  943. le->opcode = OP_ADDR64 | HW_OWNER;
  944. sky2->tx_addr64 = addr64;
  945. }
  946. le = get_tx_le(sky2);
  947. le->tx.addr = cpu_to_le32((u32) mapping);
  948. le->length = cpu_to_le16(frag->size);
  949. le->ctrl = ctrl;
  950. le->opcode = OP_BUFFER | HW_OWNER;
  951. fre = sky2->tx_ring
  952. + ((re - sky2->tx_ring) + i + 1) % TX_RING_SIZE;
  953. fre->skb = NULL;
  954. fre->mapaddr = mapping;
  955. fre->maplen = frag->size;
  956. }
  957. re->idx = sky2->tx_prod;
  958. le->ctrl |= EOP;
  959. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod,
  960. &sky2->tx_last_put, TX_RING_SIZE);
  961. if (tx_avail(sky2) < MAX_SKB_TX_LE + 1)
  962. netif_stop_queue(dev);
  963. out_unlock:
  964. mmiowb();
  965. spin_unlock_irqrestore(&sky2->tx_lock, flags);
  966. dev->trans_start = jiffies;
  967. return NETDEV_TX_OK;
  968. }
  969. /*
  970. * Free ring elements from starting at tx_cons until "done"
  971. *
  972. * NB: the hardware will tell us about partial completion of multi-part
  973. * buffers; these are defered until completion.
  974. */
  975. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  976. {
  977. struct net_device *dev = sky2->netdev;
  978. unsigned i;
  979. if (unlikely(netif_msg_tx_done(sky2)))
  980. printk(KERN_DEBUG "%s: tx done, upto %u\n",
  981. dev->name, done);
  982. spin_lock(&sky2->tx_lock);
  983. while (sky2->tx_cons != done) {
  984. struct ring_info *re = sky2->tx_ring + sky2->tx_cons;
  985. struct sk_buff *skb;
  986. /* Check for partial status */
  987. if (tx_dist(sky2->tx_cons, done)
  988. < tx_dist(sky2->tx_cons, re->idx))
  989. goto out;
  990. skb = re->skb;
  991. pci_unmap_single(sky2->hw->pdev,
  992. re->mapaddr, re->maplen, PCI_DMA_TODEVICE);
  993. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  994. struct ring_info *fre;
  995. fre =
  996. sky2->tx_ring + (sky2->tx_cons + i +
  997. 1) % TX_RING_SIZE;
  998. pci_unmap_page(sky2->hw->pdev, fre->mapaddr,
  999. fre->maplen, PCI_DMA_TODEVICE);
  1000. }
  1001. dev_kfree_skb_any(skb);
  1002. sky2->tx_cons = re->idx;
  1003. }
  1004. out:
  1005. if (netif_queue_stopped(dev) && tx_avail(sky2) > MAX_SKB_TX_LE)
  1006. netif_wake_queue(dev);
  1007. spin_unlock(&sky2->tx_lock);
  1008. }
  1009. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1010. static inline void sky2_tx_clean(struct sky2_port *sky2)
  1011. {
  1012. sky2_tx_complete(sky2, sky2->tx_prod);
  1013. }
  1014. /* Network shutdown */
  1015. static int sky2_down(struct net_device *dev)
  1016. {
  1017. struct sky2_port *sky2 = netdev_priv(dev);
  1018. struct sky2_hw *hw = sky2->hw;
  1019. unsigned port = sky2->port;
  1020. u16 ctrl;
  1021. if (netif_msg_ifdown(sky2))
  1022. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1023. netif_stop_queue(dev);
  1024. sky2_phy_reset(hw, port);
  1025. /* Stop transmitter */
  1026. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1027. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1028. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1029. RB_RST_SET | RB_DIS_OP_MD);
  1030. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1031. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1032. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1033. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1034. /* Workaround shared GMAC reset */
  1035. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1036. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1037. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1038. /* Disable Force Sync bit and Enable Alloc bit */
  1039. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1040. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1041. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1042. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1043. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1044. /* Reset the PCI FIFO of the async Tx queue */
  1045. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1046. BMU_RST_SET | BMU_FIFO_RST);
  1047. /* Reset the Tx prefetch units */
  1048. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1049. PREF_UNIT_RST_SET);
  1050. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1051. sky2_rx_stop(sky2);
  1052. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1053. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1054. /* turn off led's */
  1055. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1056. sky2_tx_clean(sky2);
  1057. sky2_rx_clean(sky2);
  1058. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1059. sky2->rx_le, sky2->rx_le_map);
  1060. kfree(sky2->rx_ring);
  1061. pci_free_consistent(hw->pdev,
  1062. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1063. sky2->tx_le, sky2->tx_le_map);
  1064. kfree(sky2->tx_ring);
  1065. return 0;
  1066. }
  1067. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1068. {
  1069. if (!hw->copper)
  1070. return SPEED_1000;
  1071. if (hw->chip_id == CHIP_ID_YUKON_FE)
  1072. return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
  1073. switch (aux & PHY_M_PS_SPEED_MSK) {
  1074. case PHY_M_PS_SPEED_1000:
  1075. return SPEED_1000;
  1076. case PHY_M_PS_SPEED_100:
  1077. return SPEED_100;
  1078. default:
  1079. return SPEED_10;
  1080. }
  1081. }
  1082. static void sky2_link_up(struct sky2_port *sky2)
  1083. {
  1084. struct sky2_hw *hw = sky2->hw;
  1085. unsigned port = sky2->port;
  1086. u16 reg;
  1087. /* disable Rx GMAC FIFO flush mode */
  1088. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RX_F_FL_OFF);
  1089. /* Enable Transmit FIFO Underrun */
  1090. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  1091. reg = gma_read16(hw, port, GM_GP_CTRL);
  1092. if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE)
  1093. reg |= GM_GPCR_DUP_FULL;
  1094. /* enable Rx/Tx */
  1095. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1096. gma_write16(hw, port, GM_GP_CTRL, reg);
  1097. gma_read16(hw, port, GM_GP_CTRL);
  1098. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1099. netif_carrier_on(sky2->netdev);
  1100. netif_wake_queue(sky2->netdev);
  1101. /* Turn on link LED */
  1102. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1103. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1104. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  1105. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1106. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1107. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  1108. PHY_M_LEDC_INIT_CTRL(sky2->speed ==
  1109. SPEED_10 ? 7 : 0) |
  1110. PHY_M_LEDC_STA1_CTRL(sky2->speed ==
  1111. SPEED_100 ? 7 : 0) |
  1112. PHY_M_LEDC_STA0_CTRL(sky2->speed ==
  1113. SPEED_1000 ? 7 : 0));
  1114. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1115. }
  1116. if (netif_msg_link(sky2))
  1117. printk(KERN_INFO PFX
  1118. "%s: Link is up at %d Mbps, %s duplex, flowcontrol %s\n",
  1119. sky2->netdev->name, sky2->speed,
  1120. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1121. (sky2->tx_pause && sky2->rx_pause) ? "both" :
  1122. sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
  1123. }
  1124. static void sky2_link_down(struct sky2_port *sky2)
  1125. {
  1126. struct sky2_hw *hw = sky2->hw;
  1127. unsigned port = sky2->port;
  1128. u16 reg;
  1129. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1130. reg = gma_read16(hw, port, GM_GP_CTRL);
  1131. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1132. gma_write16(hw, port, GM_GP_CTRL, reg);
  1133. gma_read16(hw, port, GM_GP_CTRL); /* PCI post */
  1134. if (sky2->rx_pause && !sky2->tx_pause) {
  1135. /* restore Asymmetric Pause bit */
  1136. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
  1137. gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
  1138. | PHY_M_AN_ASP);
  1139. }
  1140. sky2_phy_reset(hw, port);
  1141. netif_carrier_off(sky2->netdev);
  1142. netif_stop_queue(sky2->netdev);
  1143. /* Turn on link LED */
  1144. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1145. if (netif_msg_link(sky2))
  1146. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1147. sky2_phy_init(hw, port);
  1148. }
  1149. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1150. {
  1151. struct sky2_hw *hw = sky2->hw;
  1152. unsigned port = sky2->port;
  1153. u16 lpa;
  1154. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1155. if (lpa & PHY_M_AN_RF) {
  1156. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1157. return -1;
  1158. }
  1159. if (hw->chip_id != CHIP_ID_YUKON_FE &&
  1160. gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
  1161. printk(KERN_ERR PFX "%s: master/slave fault",
  1162. sky2->netdev->name);
  1163. return -1;
  1164. }
  1165. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1166. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1167. sky2->netdev->name);
  1168. return -1;
  1169. }
  1170. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1171. sky2->speed = sky2_phy_speed(hw, aux);
  1172. /* Pause bits are offset (9..8) */
  1173. if (hw->chip_id == CHIP_ID_YUKON_XL)
  1174. aux >>= 6;
  1175. sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
  1176. sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
  1177. if ((sky2->tx_pause || sky2->rx_pause)
  1178. && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF))
  1179. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1180. else
  1181. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1182. return 0;
  1183. }
  1184. /*
  1185. * Interrrupt from PHY are handled in tasklet (soft irq)
  1186. * because accessing phy registers requires spin wait which might
  1187. * cause excess interrupt latency.
  1188. */
  1189. static void sky2_phy_task(unsigned long data)
  1190. {
  1191. struct sky2_port *sky2 = (struct sky2_port *)data;
  1192. struct sky2_hw *hw = sky2->hw;
  1193. u16 istatus, phystat;
  1194. spin_lock(&hw->phy_lock);
  1195. istatus = gm_phy_read(hw, sky2->port, PHY_MARV_INT_STAT);
  1196. phystat = gm_phy_read(hw, sky2->port, PHY_MARV_PHY_STAT);
  1197. if (netif_msg_intr(sky2))
  1198. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1199. sky2->netdev->name, istatus, phystat);
  1200. if (istatus & PHY_M_IS_AN_COMPL) {
  1201. if (sky2_autoneg_done(sky2, phystat) == 0)
  1202. sky2_link_up(sky2);
  1203. goto out;
  1204. }
  1205. if (istatus & PHY_M_IS_LSP_CHANGE)
  1206. sky2->speed = sky2_phy_speed(hw, phystat);
  1207. if (istatus & PHY_M_IS_DUP_CHANGE)
  1208. sky2->duplex =
  1209. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1210. if (istatus & PHY_M_IS_LST_CHANGE) {
  1211. if (phystat & PHY_M_PS_LINK_UP)
  1212. sky2_link_up(sky2);
  1213. else
  1214. sky2_link_down(sky2);
  1215. }
  1216. out:
  1217. spin_unlock(&hw->phy_lock);
  1218. local_irq_disable();
  1219. hw->intr_mask |= (sky2->port == 0) ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2;
  1220. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1221. local_irq_enable();
  1222. }
  1223. static void sky2_tx_timeout(struct net_device *dev)
  1224. {
  1225. struct sky2_port *sky2 = netdev_priv(dev);
  1226. if (netif_msg_timer(sky2))
  1227. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1228. sky2_write32(sky2->hw, Q_ADDR(txqaddr[sky2->port], Q_CSR), BMU_STOP);
  1229. sky2_read32(sky2->hw, Q_ADDR(txqaddr[sky2->port], Q_CSR));
  1230. sky2_tx_clean(sky2);
  1231. }
  1232. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1233. {
  1234. struct sky2_port *sky2 = netdev_priv(dev);
  1235. struct sky2_hw *hw = sky2->hw;
  1236. int err;
  1237. u16 ctl, mode;
  1238. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1239. return -EINVAL;
  1240. if (!netif_running(dev)) {
  1241. dev->mtu = new_mtu;
  1242. return 0;
  1243. }
  1244. local_irq_disable();
  1245. sky2_write32(hw, B0_IMSK, 0);
  1246. ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
  1247. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1248. sky2_rx_stop(sky2);
  1249. sky2_rx_clean(sky2);
  1250. dev->mtu = new_mtu;
  1251. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1252. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1253. if (dev->mtu > ETH_DATA_LEN)
  1254. mode |= GM_SMOD_JUMBO_ENA;
  1255. gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
  1256. sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
  1257. err = sky2_rx_start(sky2);
  1258. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
  1259. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1260. sky2_read32(hw, B0_IMSK);
  1261. local_irq_enable();
  1262. return err;
  1263. }
  1264. /*
  1265. * Receive one packet.
  1266. * For small packets or errors, just reuse existing skb.
  1267. * For larger pakects, get new buffer.
  1268. */
  1269. static struct sk_buff *sky2_receive(struct sky2_port *sky2,
  1270. u16 length, u32 status)
  1271. {
  1272. struct ring_info *re = sky2->rx_ring + sky2->rx_next;
  1273. struct sk_buff *skb = NULL;
  1274. struct net_device *dev;
  1275. const unsigned int bufsize = rx_size(sky2);
  1276. if (unlikely(netif_msg_rx_status(sky2)))
  1277. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1278. sky2->netdev->name, sky2->rx_next, status, length);
  1279. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1280. if (!(status & GMR_FS_RX_OK) || (status & GMR_FS_ANY_ERR))
  1281. goto error;
  1282. if (length < RX_COPY_THRESHOLD) {
  1283. skb = alloc_skb(length + 2, GFP_ATOMIC);
  1284. if (!skb)
  1285. goto resubmit;
  1286. skb_reserve(skb, 2);
  1287. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
  1288. length, PCI_DMA_FROMDEVICE);
  1289. memcpy(skb->data, re->skb->data, length);
  1290. skb->ip_summed = re->skb->ip_summed;
  1291. skb->csum = re->skb->csum;
  1292. pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
  1293. length, PCI_DMA_FROMDEVICE);
  1294. } else {
  1295. struct sk_buff *nskb;
  1296. nskb = dev_alloc_skb(bufsize);
  1297. if (!nskb)
  1298. goto resubmit;
  1299. skb = re->skb;
  1300. re->skb = nskb;
  1301. pci_unmap_single(sky2->hw->pdev, re->mapaddr,
  1302. re->maplen, PCI_DMA_FROMDEVICE);
  1303. prefetch(skb->data);
  1304. re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
  1305. bufsize, PCI_DMA_FROMDEVICE);
  1306. re->maplen = bufsize;
  1307. }
  1308. skb_put(skb, length);
  1309. dev = sky2->netdev;
  1310. skb->dev = dev;
  1311. skb->protocol = eth_type_trans(skb, dev);
  1312. dev->last_rx = jiffies;
  1313. resubmit:
  1314. re->skb->ip_summed = CHECKSUM_NONE;
  1315. sky2_rx_add(sky2, re);
  1316. return skb;
  1317. error:
  1318. if (status & GMR_FS_GOOD_FC)
  1319. goto resubmit;
  1320. if (netif_msg_rx_err(sky2))
  1321. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1322. sky2->netdev->name, status, length);
  1323. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1324. sky2->net_stats.rx_length_errors++;
  1325. if (status & GMR_FS_FRAGMENT)
  1326. sky2->net_stats.rx_frame_errors++;
  1327. if (status & GMR_FS_CRC_ERR)
  1328. sky2->net_stats.rx_crc_errors++;
  1329. if (status & GMR_FS_RX_FF_OV)
  1330. sky2->net_stats.rx_fifo_errors++;
  1331. goto resubmit;
  1332. }
  1333. /* Transmit ring index in reported status block is encoded as:
  1334. *
  1335. * | TXS2 | TXA2 | TXS1 | TXA1
  1336. */
  1337. static inline u16 tx_index(u8 port, u32 status, u16 len)
  1338. {
  1339. if (port == 0)
  1340. return status & 0xfff;
  1341. else
  1342. return ((status >> 24) & 0xff) | (len & 0xf) << 8;
  1343. }
  1344. /*
  1345. * Both ports share the same status interrupt, therefore there is only
  1346. * one poll routine.
  1347. */
  1348. static int sky2_poll(struct net_device *dev0, int *budget)
  1349. {
  1350. struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
  1351. unsigned int to_do = min(dev0->quota, *budget);
  1352. unsigned int work_done = 0;
  1353. u16 hwidx;
  1354. hwidx = sky2_read16(hw, STAT_PUT_IDX);
  1355. BUG_ON(hwidx >= STATUS_RING_SIZE);
  1356. rmb();
  1357. while (hw->st_idx != hwidx && work_done < to_do) {
  1358. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1359. struct sky2_port *sky2;
  1360. struct sk_buff *skb;
  1361. u32 status;
  1362. u16 length;
  1363. BUG_ON(le->link >= hw->ports);
  1364. if (!hw->dev[le->link])
  1365. goto skip;
  1366. sky2 = netdev_priv(hw->dev[le->link]);
  1367. status = le32_to_cpu(le->status);
  1368. length = le16_to_cpu(le->length);
  1369. switch (le->opcode & ~HW_OWNER) {
  1370. case OP_RXSTAT:
  1371. skb = sky2_receive(sky2, length, status);
  1372. if (!skb)
  1373. break;
  1374. #ifdef SKY2_VLAN_TAG_USED
  1375. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1376. vlan_hwaccel_receive_skb(skb,
  1377. sky2->vlgrp,
  1378. be16_to_cpu(sky2->rx_tag));
  1379. } else
  1380. #endif
  1381. netif_receive_skb(skb);
  1382. break;
  1383. #ifdef SKY2_VLAN_TAG_USED
  1384. case OP_RXVLAN:
  1385. sky2->rx_tag = length;
  1386. break;
  1387. case OP_RXCHKSVLAN:
  1388. sky2->rx_tag = length;
  1389. /* fall through */
  1390. #endif
  1391. case OP_RXCHKS:
  1392. skb = sky2->rx_ring[sky2->rx_next].skb;
  1393. skb->ip_summed = CHECKSUM_HW;
  1394. skb->csum = le16_to_cpu(status);
  1395. break;
  1396. case OP_TXINDEXLE:
  1397. sky2_tx_complete(sky2,
  1398. tx_index(sky2->port, status, length));
  1399. break;
  1400. default:
  1401. if (net_ratelimit())
  1402. printk(KERN_WARNING PFX
  1403. "unknown status opcode 0x%x\n",
  1404. le->opcode);
  1405. break;
  1406. }
  1407. skip:
  1408. hw->st_idx = (hw->st_idx + 1) % STATUS_RING_SIZE;
  1409. if (hw->st_idx == hwidx) {
  1410. hwidx = sky2_read16(hw, STAT_PUT_IDX);
  1411. rmb();
  1412. }
  1413. }
  1414. mmiowb();
  1415. if (hw->dev[0])
  1416. rx_set_put(hw->dev[0]);
  1417. if (hw->dev[1])
  1418. rx_set_put(hw->dev[1]);
  1419. *budget -= work_done;
  1420. dev0->quota -= work_done;
  1421. if (work_done < to_do) {
  1422. /*
  1423. * Another chip workaround, need to restart TX timer if status
  1424. * LE was handled. WA_DEV_43_418
  1425. */
  1426. if (is_ec_a1(hw)) {
  1427. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  1428. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  1429. }
  1430. hw->intr_mask |= Y2_IS_STAT_BMU;
  1431. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1432. sky2_read32(hw, B0_IMSK);
  1433. netif_rx_complete(dev0);
  1434. }
  1435. return work_done >= to_do;
  1436. }
  1437. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1438. {
  1439. struct net_device *dev = hw->dev[port];
  1440. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1441. dev->name, status);
  1442. if (status & Y2_IS_PAR_RD1) {
  1443. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1444. dev->name);
  1445. /* Clear IRQ */
  1446. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1447. }
  1448. if (status & Y2_IS_PAR_WR1) {
  1449. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1450. dev->name);
  1451. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1452. }
  1453. if (status & Y2_IS_PAR_MAC1) {
  1454. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1455. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1456. }
  1457. if (status & Y2_IS_PAR_RX1) {
  1458. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1459. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1460. }
  1461. if (status & Y2_IS_TCP_TXA1) {
  1462. printk(KERN_ERR PFX "%s: TCP segmentation error\n", dev->name);
  1463. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1464. }
  1465. }
  1466. static void sky2_hw_intr(struct sky2_hw *hw)
  1467. {
  1468. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1469. if (status & Y2_IS_TIST_OV)
  1470. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1471. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1472. u16 pci_err;
  1473. pci_read_config_word(hw->pdev, PCI_STATUS, &pci_err);
  1474. printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
  1475. pci_name(hw->pdev), pci_err);
  1476. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1477. pci_write_config_word(hw->pdev, PCI_STATUS,
  1478. pci_err | PCI_STATUS_ERROR_BITS);
  1479. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1480. }
  1481. if (status & Y2_IS_PCI_EXP) {
  1482. /* PCI-Express uncorrectable Error occured */
  1483. u32 pex_err;
  1484. pci_read_config_dword(hw->pdev, PEX_UNC_ERR_STAT, &pex_err);
  1485. printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
  1486. pci_name(hw->pdev), pex_err);
  1487. /* clear the interrupt */
  1488. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1489. pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
  1490. 0xffffffffUL);
  1491. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1492. if (pex_err & PEX_FATAL_ERRORS) {
  1493. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1494. hwmsk &= ~Y2_IS_PCI_EXP;
  1495. sky2_write32(hw, B0_HWE_IMSK, hwmsk);
  1496. }
  1497. }
  1498. if (status & Y2_HWE_L1_MASK)
  1499. sky2_hw_error(hw, 0, status);
  1500. status >>= 8;
  1501. if (status & Y2_HWE_L1_MASK)
  1502. sky2_hw_error(hw, 1, status);
  1503. }
  1504. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  1505. {
  1506. struct net_device *dev = hw->dev[port];
  1507. struct sky2_port *sky2 = netdev_priv(dev);
  1508. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1509. if (netif_msg_intr(sky2))
  1510. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  1511. dev->name, status);
  1512. if (status & GM_IS_RX_FF_OR) {
  1513. ++sky2->net_stats.rx_fifo_errors;
  1514. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1515. }
  1516. if (status & GM_IS_TX_FF_UR) {
  1517. ++sky2->net_stats.tx_fifo_errors;
  1518. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1519. }
  1520. }
  1521. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1522. {
  1523. struct net_device *dev = hw->dev[port];
  1524. struct sky2_port *sky2 = netdev_priv(dev);
  1525. hw->intr_mask &= ~(port == 0 ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2);
  1526. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1527. tasklet_schedule(&sky2->phy_task);
  1528. }
  1529. static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
  1530. {
  1531. struct sky2_hw *hw = dev_id;
  1532. u32 status;
  1533. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  1534. if (status == 0 || status == ~0)
  1535. return IRQ_NONE;
  1536. if (status & Y2_IS_HW_ERR)
  1537. sky2_hw_intr(hw);
  1538. /* Do NAPI for Rx and Tx status */
  1539. if ((status & Y2_IS_STAT_BMU) && netif_rx_schedule_test(hw->dev[0])) {
  1540. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1541. hw->intr_mask &= ~Y2_IS_STAT_BMU;
  1542. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1543. __netif_rx_schedule(hw->dev[0]);
  1544. }
  1545. if (status & Y2_IS_IRQ_PHY1)
  1546. sky2_phy_intr(hw, 0);
  1547. if (status & Y2_IS_IRQ_PHY2)
  1548. sky2_phy_intr(hw, 1);
  1549. if (status & Y2_IS_IRQ_MAC1)
  1550. sky2_mac_intr(hw, 0);
  1551. if (status & Y2_IS_IRQ_MAC2)
  1552. sky2_mac_intr(hw, 1);
  1553. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  1554. sky2_read32(hw, B0_IMSK);
  1555. return IRQ_HANDLED;
  1556. }
  1557. #ifdef CONFIG_NET_POLL_CONTROLLER
  1558. static void sky2_netpoll(struct net_device *dev)
  1559. {
  1560. struct sky2_port *sky2 = netdev_priv(dev);
  1561. sky2_intr(sky2->hw->pdev->irq, sky2->hw, NULL);
  1562. }
  1563. #endif
  1564. /* Chip internal frequency for clock calculations */
  1565. static inline u32 sky2_khz(const struct sky2_hw *hw)
  1566. {
  1567. switch (hw->chip_id) {
  1568. case CHIP_ID_YUKON_EC:
  1569. return 125000; /* 125 Mhz */
  1570. case CHIP_ID_YUKON_FE:
  1571. return 100000; /* 100 Mhz */
  1572. default: /* YUKON_XL */
  1573. return 156000; /* 156 Mhz */
  1574. }
  1575. }
  1576. static inline u32 sky2_ms2clk(const struct sky2_hw *hw, u32 ms)
  1577. {
  1578. return sky2_khz(hw) * ms;
  1579. }
  1580. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  1581. {
  1582. return (sky2_khz(hw) * us) / 1000;
  1583. }
  1584. static int sky2_reset(struct sky2_hw *hw)
  1585. {
  1586. u32 ctst;
  1587. u16 status;
  1588. u8 t8, pmd_type;
  1589. int i;
  1590. ctst = sky2_read32(hw, B0_CTST);
  1591. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  1592. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  1593. if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
  1594. printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
  1595. pci_name(hw->pdev), hw->chip_id);
  1596. return -EOPNOTSUPP;
  1597. }
  1598. /* ring for status responses */
  1599. hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
  1600. &hw->st_dma);
  1601. if (!hw->st_le)
  1602. return -ENOMEM;
  1603. /* disable ASF */
  1604. if (hw->chip_id <= CHIP_ID_YUKON_EC) {
  1605. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  1606. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  1607. }
  1608. /* do a SW reset */
  1609. sky2_write8(hw, B0_CTST, CS_RST_SET);
  1610. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  1611. /* clear PCI errors, if any */
  1612. pci_read_config_word(hw->pdev, PCI_STATUS, &status);
  1613. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1614. pci_write_config_word(hw->pdev, PCI_STATUS,
  1615. status | PCI_STATUS_ERROR_BITS);
  1616. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  1617. /* clear any PEX errors */
  1618. if (is_pciex(hw)) {
  1619. u16 lstat;
  1620. pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
  1621. 0xffffffffUL);
  1622. pci_read_config_word(hw->pdev, PEX_LNK_STAT, &lstat);
  1623. }
  1624. pmd_type = sky2_read8(hw, B2_PMD_TYP);
  1625. hw->copper = !(pmd_type == 'L' || pmd_type == 'S');
  1626. hw->ports = 1;
  1627. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  1628. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  1629. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  1630. ++hw->ports;
  1631. }
  1632. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  1633. sky2_set_power_state(hw, PCI_D0);
  1634. for (i = 0; i < hw->ports; i++) {
  1635. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  1636. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  1637. }
  1638. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1639. /* Clear I2C IRQ noise */
  1640. sky2_write32(hw, B2_I2C_IRQ, 1);
  1641. /* turn off hardware timer (unused) */
  1642. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  1643. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  1644. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  1645. /* Turn on descriptor polling (every 75us) */
  1646. sky2_write32(hw, B28_DPT_INI, sky2_us2clk(hw, 75));
  1647. sky2_write8(hw, B28_DPT_CTRL, DPT_START);
  1648. /* Turn off receive timestamp */
  1649. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  1650. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1651. /* enable the Tx Arbiters */
  1652. for (i = 0; i < hw->ports; i++)
  1653. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  1654. /* Initialize ram interface */
  1655. for (i = 0; i < hw->ports; i++) {
  1656. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  1657. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  1658. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  1659. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  1660. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  1661. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  1662. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  1663. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  1664. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  1665. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  1666. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  1667. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  1668. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  1669. }
  1670. if (is_pciex(hw)) {
  1671. u16 pctrl;
  1672. /* change Max. Read Request Size to 2048 bytes */
  1673. pci_read_config_word(hw->pdev, PEX_DEV_CTRL, &pctrl);
  1674. pctrl &= ~PEX_DC_MAX_RRS_MSK;
  1675. pctrl |= PEX_DC_MAX_RD_RQ_SIZE(4);
  1676. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1677. pci_write_config_word(hw->pdev, PEX_DEV_CTRL, pctrl);
  1678. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1679. }
  1680. sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
  1681. spin_lock_bh(&hw->phy_lock);
  1682. for (i = 0; i < hw->ports; i++)
  1683. sky2_phy_reset(hw, i);
  1684. spin_unlock_bh(&hw->phy_lock);
  1685. memset(hw->st_le, 0, STATUS_LE_BYTES);
  1686. hw->st_idx = 0;
  1687. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  1688. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  1689. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  1690. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  1691. /* Set the list last index */
  1692. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  1693. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_ms2clk(hw, 10));
  1694. /* These status setup values are copied from SysKonnect's driver */
  1695. if (is_ec_a1(hw)) {
  1696. /* WA for dev. #4.3 */
  1697. sky2_write16(hw, STAT_TX_IDX_TH, 0xfff); /* Tx Threshold */
  1698. /* set Status-FIFO watermark */
  1699. sky2_write8(hw, STAT_FIFO_WM, 0x21); /* WA for dev. #4.18 */
  1700. /* set Status-FIFO ISR watermark */
  1701. sky2_write8(hw, STAT_FIFO_ISR_WM, 0x07); /* WA for dev. #4.18 */
  1702. } else {
  1703. sky2_write16(hw, STAT_TX_IDX_TH, 0x000a);
  1704. /* set Status-FIFO watermark */
  1705. sky2_write8(hw, STAT_FIFO_WM, 0x10);
  1706. /* set Status-FIFO ISR watermark */
  1707. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  1708. sky2_write8(hw, STAT_FIFO_ISR_WM, 0x10);
  1709. else /* WA 4109 */
  1710. sky2_write8(hw, STAT_FIFO_ISR_WM, 0x04);
  1711. sky2_write32(hw, STAT_ISR_TIMER_INI, 0x0190);
  1712. }
  1713. /* enable status unit */
  1714. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  1715. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  1716. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  1717. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  1718. return 0;
  1719. }
  1720. static inline u32 sky2_supported_modes(const struct sky2_hw *hw)
  1721. {
  1722. u32 modes;
  1723. if (hw->copper) {
  1724. modes = SUPPORTED_10baseT_Half
  1725. | SUPPORTED_10baseT_Full
  1726. | SUPPORTED_100baseT_Half
  1727. | SUPPORTED_100baseT_Full
  1728. | SUPPORTED_Autoneg | SUPPORTED_TP;
  1729. if (hw->chip_id != CHIP_ID_YUKON_FE)
  1730. modes |= SUPPORTED_1000baseT_Half
  1731. | SUPPORTED_1000baseT_Full;
  1732. } else
  1733. modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
  1734. | SUPPORTED_Autoneg;
  1735. return modes;
  1736. }
  1737. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1738. {
  1739. struct sky2_port *sky2 = netdev_priv(dev);
  1740. struct sky2_hw *hw = sky2->hw;
  1741. ecmd->transceiver = XCVR_INTERNAL;
  1742. ecmd->supported = sky2_supported_modes(hw);
  1743. ecmd->phy_address = PHY_ADDR_MARV;
  1744. if (hw->copper) {
  1745. ecmd->supported = SUPPORTED_10baseT_Half
  1746. | SUPPORTED_10baseT_Full
  1747. | SUPPORTED_100baseT_Half
  1748. | SUPPORTED_100baseT_Full
  1749. | SUPPORTED_1000baseT_Half
  1750. | SUPPORTED_1000baseT_Full
  1751. | SUPPORTED_Autoneg | SUPPORTED_TP;
  1752. ecmd->port = PORT_TP;
  1753. } else
  1754. ecmd->port = PORT_FIBRE;
  1755. ecmd->advertising = sky2->advertising;
  1756. ecmd->autoneg = sky2->autoneg;
  1757. ecmd->speed = sky2->speed;
  1758. ecmd->duplex = sky2->duplex;
  1759. return 0;
  1760. }
  1761. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1762. {
  1763. struct sky2_port *sky2 = netdev_priv(dev);
  1764. const struct sky2_hw *hw = sky2->hw;
  1765. u32 supported = sky2_supported_modes(hw);
  1766. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1767. ecmd->advertising = supported;
  1768. sky2->duplex = -1;
  1769. sky2->speed = -1;
  1770. } else {
  1771. u32 setting;
  1772. switch (ecmd->speed) {
  1773. case SPEED_1000:
  1774. if (ecmd->duplex == DUPLEX_FULL)
  1775. setting = SUPPORTED_1000baseT_Full;
  1776. else if (ecmd->duplex == DUPLEX_HALF)
  1777. setting = SUPPORTED_1000baseT_Half;
  1778. else
  1779. return -EINVAL;
  1780. break;
  1781. case SPEED_100:
  1782. if (ecmd->duplex == DUPLEX_FULL)
  1783. setting = SUPPORTED_100baseT_Full;
  1784. else if (ecmd->duplex == DUPLEX_HALF)
  1785. setting = SUPPORTED_100baseT_Half;
  1786. else
  1787. return -EINVAL;
  1788. break;
  1789. case SPEED_10:
  1790. if (ecmd->duplex == DUPLEX_FULL)
  1791. setting = SUPPORTED_10baseT_Full;
  1792. else if (ecmd->duplex == DUPLEX_HALF)
  1793. setting = SUPPORTED_10baseT_Half;
  1794. else
  1795. return -EINVAL;
  1796. break;
  1797. default:
  1798. return -EINVAL;
  1799. }
  1800. if ((setting & supported) == 0)
  1801. return -EINVAL;
  1802. sky2->speed = ecmd->speed;
  1803. sky2->duplex = ecmd->duplex;
  1804. }
  1805. sky2->autoneg = ecmd->autoneg;
  1806. sky2->advertising = ecmd->advertising;
  1807. if (netif_running(dev)) {
  1808. sky2_down(dev);
  1809. sky2_up(dev);
  1810. }
  1811. return 0;
  1812. }
  1813. static void sky2_get_drvinfo(struct net_device *dev,
  1814. struct ethtool_drvinfo *info)
  1815. {
  1816. struct sky2_port *sky2 = netdev_priv(dev);
  1817. strcpy(info->driver, DRV_NAME);
  1818. strcpy(info->version, DRV_VERSION);
  1819. strcpy(info->fw_version, "N/A");
  1820. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  1821. }
  1822. static const struct sky2_stat {
  1823. char name[ETH_GSTRING_LEN];
  1824. u16 offset;
  1825. } sky2_stats[] = {
  1826. { "tx_bytes", GM_TXO_OK_HI },
  1827. { "rx_bytes", GM_RXO_OK_HI },
  1828. { "tx_broadcast", GM_TXF_BC_OK },
  1829. { "rx_broadcast", GM_RXF_BC_OK },
  1830. { "tx_multicast", GM_TXF_MC_OK },
  1831. { "rx_multicast", GM_RXF_MC_OK },
  1832. { "tx_unicast", GM_TXF_UC_OK },
  1833. { "rx_unicast", GM_RXF_UC_OK },
  1834. { "tx_mac_pause", GM_TXF_MPAUSE },
  1835. { "rx_mac_pause", GM_RXF_MPAUSE },
  1836. { "collisions", GM_TXF_SNG_COL },
  1837. { "late_collision",GM_TXF_LAT_COL },
  1838. { "aborted", GM_TXF_ABO_COL },
  1839. { "multi_collisions", GM_TXF_MUL_COL },
  1840. { "fifo_underrun", GM_TXE_FIFO_UR },
  1841. { "fifo_overflow", GM_RXE_FIFO_OV },
  1842. { "rx_toolong", GM_RXF_LNG_ERR },
  1843. { "rx_jabber", GM_RXF_JAB_PKT },
  1844. { "rx_runt", GM_RXE_FRAG },
  1845. { "rx_too_long", GM_RXF_LNG_ERR },
  1846. { "rx_fcs_error", GM_RXF_FCS_ERR },
  1847. };
  1848. static u32 sky2_get_rx_csum(struct net_device *dev)
  1849. {
  1850. struct sky2_port *sky2 = netdev_priv(dev);
  1851. return sky2->rx_csum;
  1852. }
  1853. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  1854. {
  1855. struct sky2_port *sky2 = netdev_priv(dev);
  1856. sky2->rx_csum = data;
  1857. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  1858. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  1859. return 0;
  1860. }
  1861. static u32 sky2_get_msglevel(struct net_device *netdev)
  1862. {
  1863. struct sky2_port *sky2 = netdev_priv(netdev);
  1864. return sky2->msg_enable;
  1865. }
  1866. static int sky2_nway_reset(struct net_device *dev)
  1867. {
  1868. struct sky2_port *sky2 = netdev_priv(dev);
  1869. struct sky2_hw *hw = sky2->hw;
  1870. if (sky2->autoneg != AUTONEG_ENABLE)
  1871. return -EINVAL;
  1872. netif_stop_queue(dev);
  1873. spin_lock_irq(&hw->phy_lock);
  1874. sky2_phy_reset(hw, sky2->port);
  1875. sky2_phy_init(hw, sky2->port);
  1876. spin_unlock_irq(&hw->phy_lock);
  1877. return 0;
  1878. }
  1879. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  1880. {
  1881. struct sky2_hw *hw = sky2->hw;
  1882. unsigned port = sky2->port;
  1883. int i;
  1884. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  1885. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  1886. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  1887. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  1888. for (i = 2; i < count; i++)
  1889. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  1890. }
  1891. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  1892. {
  1893. struct sky2_port *sky2 = netdev_priv(netdev);
  1894. sky2->msg_enable = value;
  1895. }
  1896. static int sky2_get_stats_count(struct net_device *dev)
  1897. {
  1898. return ARRAY_SIZE(sky2_stats);
  1899. }
  1900. static void sky2_get_ethtool_stats(struct net_device *dev,
  1901. struct ethtool_stats *stats, u64 * data)
  1902. {
  1903. struct sky2_port *sky2 = netdev_priv(dev);
  1904. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  1905. }
  1906. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  1907. {
  1908. int i;
  1909. switch (stringset) {
  1910. case ETH_SS_STATS:
  1911. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  1912. memcpy(data + i * ETH_GSTRING_LEN,
  1913. sky2_stats[i].name, ETH_GSTRING_LEN);
  1914. break;
  1915. }
  1916. }
  1917. /* Use hardware MIB variables for critical path statistics and
  1918. * transmit feedback not reported at interrupt.
  1919. * Other errors are accounted for in interrupt handler.
  1920. */
  1921. static struct net_device_stats *sky2_get_stats(struct net_device *dev)
  1922. {
  1923. struct sky2_port *sky2 = netdev_priv(dev);
  1924. u64 data[13];
  1925. sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
  1926. sky2->net_stats.tx_bytes = data[0];
  1927. sky2->net_stats.rx_bytes = data[1];
  1928. sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
  1929. sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
  1930. sky2->net_stats.multicast = data[5] + data[7];
  1931. sky2->net_stats.collisions = data[10];
  1932. sky2->net_stats.tx_aborted_errors = data[12];
  1933. return &sky2->net_stats;
  1934. }
  1935. static int sky2_set_mac_address(struct net_device *dev, void *p)
  1936. {
  1937. struct sky2_port *sky2 = netdev_priv(dev);
  1938. struct sockaddr *addr = p;
  1939. int err = 0;
  1940. if (!is_valid_ether_addr(addr->sa_data))
  1941. return -EADDRNOTAVAIL;
  1942. sky2_down(dev);
  1943. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  1944. memcpy_toio(sky2->hw->regs + B2_MAC_1 + sky2->port * 8,
  1945. dev->dev_addr, ETH_ALEN);
  1946. memcpy_toio(sky2->hw->regs + B2_MAC_2 + sky2->port * 8,
  1947. dev->dev_addr, ETH_ALEN);
  1948. if (dev->flags & IFF_UP)
  1949. err = sky2_up(dev);
  1950. return err;
  1951. }
  1952. static void sky2_set_multicast(struct net_device *dev)
  1953. {
  1954. struct sky2_port *sky2 = netdev_priv(dev);
  1955. struct sky2_hw *hw = sky2->hw;
  1956. unsigned port = sky2->port;
  1957. struct dev_mc_list *list = dev->mc_list;
  1958. u16 reg;
  1959. u8 filter[8];
  1960. memset(filter, 0, sizeof(filter));
  1961. reg = gma_read16(hw, port, GM_RX_CTRL);
  1962. reg |= GM_RXCR_UCF_ENA;
  1963. if (dev->flags & IFF_PROMISC) /* promiscious */
  1964. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  1965. else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
  1966. memset(filter, 0xff, sizeof(filter));
  1967. else if (dev->mc_count == 0) /* no multicast */
  1968. reg &= ~GM_RXCR_MCF_ENA;
  1969. else {
  1970. int i;
  1971. reg |= GM_RXCR_MCF_ENA;
  1972. for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
  1973. u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
  1974. filter[bit / 8] |= 1 << (bit % 8);
  1975. }
  1976. }
  1977. gma_write16(hw, port, GM_MC_ADDR_H1,
  1978. (u16) filter[0] | ((u16) filter[1] << 8));
  1979. gma_write16(hw, port, GM_MC_ADDR_H2,
  1980. (u16) filter[2] | ((u16) filter[3] << 8));
  1981. gma_write16(hw, port, GM_MC_ADDR_H3,
  1982. (u16) filter[4] | ((u16) filter[5] << 8));
  1983. gma_write16(hw, port, GM_MC_ADDR_H4,
  1984. (u16) filter[6] | ((u16) filter[7] << 8));
  1985. gma_write16(hw, port, GM_RX_CTRL, reg);
  1986. }
  1987. /* Can have one global because blinking is controlled by
  1988. * ethtool and that is always under RTNL mutex
  1989. */
  1990. static inline void sky2_led(struct sky2_hw *hw, unsigned port, int on)
  1991. {
  1992. u16 pg;
  1993. spin_lock_bh(&hw->phy_lock);
  1994. switch (hw->chip_id) {
  1995. case CHIP_ID_YUKON_XL:
  1996. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1997. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1998. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  1999. on ? (PHY_M_LEDC_LOS_CTRL(1) |
  2000. PHY_M_LEDC_INIT_CTRL(7) |
  2001. PHY_M_LEDC_STA1_CTRL(7) |
  2002. PHY_M_LEDC_STA0_CTRL(7))
  2003. : 0);
  2004. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2005. break;
  2006. default:
  2007. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  2008. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2009. on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
  2010. PHY_M_LED_MO_10(MO_LED_ON) |
  2011. PHY_M_LED_MO_100(MO_LED_ON) |
  2012. PHY_M_LED_MO_1000(MO_LED_ON) |
  2013. PHY_M_LED_MO_RX(MO_LED_ON)
  2014. : PHY_M_LED_MO_DUP(MO_LED_OFF) |
  2015. PHY_M_LED_MO_10(MO_LED_OFF) |
  2016. PHY_M_LED_MO_100(MO_LED_OFF) |
  2017. PHY_M_LED_MO_1000(MO_LED_OFF) |
  2018. PHY_M_LED_MO_RX(MO_LED_OFF));
  2019. }
  2020. spin_unlock_bh(&hw->phy_lock);
  2021. }
  2022. /* blink LED's for finding board */
  2023. static int sky2_phys_id(struct net_device *dev, u32 data)
  2024. {
  2025. struct sky2_port *sky2 = netdev_priv(dev);
  2026. struct sky2_hw *hw = sky2->hw;
  2027. unsigned port = sky2->port;
  2028. u16 ledctrl, ledover = 0;
  2029. long ms;
  2030. int onoff = 1;
  2031. if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
  2032. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
  2033. else
  2034. ms = data * 1000;
  2035. /* save initial values */
  2036. spin_lock_bh(&hw->phy_lock);
  2037. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2038. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2039. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2040. ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  2041. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2042. } else {
  2043. ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
  2044. ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
  2045. }
  2046. spin_unlock_bh(&hw->phy_lock);
  2047. while (ms > 0) {
  2048. sky2_led(hw, port, onoff);
  2049. onoff = !onoff;
  2050. if (msleep_interruptible(250))
  2051. break; /* interrupted */
  2052. ms -= 250;
  2053. }
  2054. /* resume regularly scheduled programming */
  2055. spin_lock_bh(&hw->phy_lock);
  2056. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2057. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2058. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2059. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
  2060. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2061. } else {
  2062. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  2063. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  2064. }
  2065. spin_unlock_bh(&hw->phy_lock);
  2066. return 0;
  2067. }
  2068. static void sky2_get_pauseparam(struct net_device *dev,
  2069. struct ethtool_pauseparam *ecmd)
  2070. {
  2071. struct sky2_port *sky2 = netdev_priv(dev);
  2072. ecmd->tx_pause = sky2->tx_pause;
  2073. ecmd->rx_pause = sky2->rx_pause;
  2074. ecmd->autoneg = sky2->autoneg;
  2075. }
  2076. static int sky2_set_pauseparam(struct net_device *dev,
  2077. struct ethtool_pauseparam *ecmd)
  2078. {
  2079. struct sky2_port *sky2 = netdev_priv(dev);
  2080. int err = 0;
  2081. sky2->autoneg = ecmd->autoneg;
  2082. sky2->tx_pause = ecmd->tx_pause != 0;
  2083. sky2->rx_pause = ecmd->rx_pause != 0;
  2084. if (netif_running(dev)) {
  2085. sky2_down(dev);
  2086. err = sky2_up(dev);
  2087. }
  2088. return err;
  2089. }
  2090. #ifdef CONFIG_PM
  2091. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2092. {
  2093. struct sky2_port *sky2 = netdev_priv(dev);
  2094. wol->supported = WAKE_MAGIC;
  2095. wol->wolopts = sky2->wol ? WAKE_MAGIC : 0;
  2096. }
  2097. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2098. {
  2099. struct sky2_port *sky2 = netdev_priv(dev);
  2100. struct sky2_hw *hw = sky2->hw;
  2101. if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
  2102. return -EOPNOTSUPP;
  2103. sky2->wol = wol->wolopts == WAKE_MAGIC;
  2104. if (sky2->wol) {
  2105. memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
  2106. sky2_write16(hw, WOL_CTRL_STAT,
  2107. WOL_CTL_ENA_PME_ON_MAGIC_PKT |
  2108. WOL_CTL_ENA_MAGIC_PKT_UNIT);
  2109. } else
  2110. sky2_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
  2111. return 0;
  2112. }
  2113. #endif
  2114. static void sky2_get_ringparam(struct net_device *dev,
  2115. struct ethtool_ringparam *ering)
  2116. {
  2117. struct sky2_port *sky2 = netdev_priv(dev);
  2118. ering->rx_max_pending = RX_MAX_PENDING;
  2119. ering->rx_mini_max_pending = 0;
  2120. ering->rx_jumbo_max_pending = 0;
  2121. ering->tx_max_pending = TX_RING_SIZE - 1;
  2122. ering->rx_pending = sky2->rx_pending;
  2123. ering->rx_mini_pending = 0;
  2124. ering->rx_jumbo_pending = 0;
  2125. ering->tx_pending = sky2->tx_pending;
  2126. }
  2127. static int sky2_set_ringparam(struct net_device *dev,
  2128. struct ethtool_ringparam *ering)
  2129. {
  2130. struct sky2_port *sky2 = netdev_priv(dev);
  2131. int err = 0;
  2132. if (ering->rx_pending > RX_MAX_PENDING ||
  2133. ering->rx_pending < 8 ||
  2134. ering->tx_pending < MAX_SKB_TX_LE ||
  2135. ering->tx_pending > TX_RING_SIZE - 1)
  2136. return -EINVAL;
  2137. if (netif_running(dev))
  2138. sky2_down(dev);
  2139. sky2->rx_pending = ering->rx_pending;
  2140. sky2->tx_pending = ering->tx_pending;
  2141. if (netif_running(dev))
  2142. err = sky2_up(dev);
  2143. return err;
  2144. }
  2145. static int sky2_get_regs_len(struct net_device *dev)
  2146. {
  2147. return 0x4000;
  2148. }
  2149. /*
  2150. * Returns copy of control register region
  2151. * Note: access to the RAM address register set will cause timeouts.
  2152. */
  2153. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2154. void *p)
  2155. {
  2156. const struct sky2_port *sky2 = netdev_priv(dev);
  2157. const void __iomem *io = sky2->hw->regs;
  2158. BUG_ON(regs->len < B3_RI_WTO_R1);
  2159. regs->version = 1;
  2160. memset(p, 0, regs->len);
  2161. memcpy_fromio(p, io, B3_RAM_ADDR);
  2162. memcpy_fromio(p + B3_RI_WTO_R1,
  2163. io + B3_RI_WTO_R1,
  2164. regs->len - B3_RI_WTO_R1);
  2165. }
  2166. static struct ethtool_ops sky2_ethtool_ops = {
  2167. .get_settings = sky2_get_settings,
  2168. .set_settings = sky2_set_settings,
  2169. .get_drvinfo = sky2_get_drvinfo,
  2170. .get_msglevel = sky2_get_msglevel,
  2171. .set_msglevel = sky2_set_msglevel,
  2172. .nway_reset = sky2_nway_reset,
  2173. .get_regs_len = sky2_get_regs_len,
  2174. .get_regs = sky2_get_regs,
  2175. .get_link = ethtool_op_get_link,
  2176. .get_sg = ethtool_op_get_sg,
  2177. .set_sg = ethtool_op_set_sg,
  2178. .get_tx_csum = ethtool_op_get_tx_csum,
  2179. .set_tx_csum = ethtool_op_set_tx_csum,
  2180. .get_tso = ethtool_op_get_tso,
  2181. .set_tso = ethtool_op_set_tso,
  2182. .get_rx_csum = sky2_get_rx_csum,
  2183. .set_rx_csum = sky2_set_rx_csum,
  2184. .get_strings = sky2_get_strings,
  2185. .get_ringparam = sky2_get_ringparam,
  2186. .set_ringparam = sky2_set_ringparam,
  2187. .get_pauseparam = sky2_get_pauseparam,
  2188. .set_pauseparam = sky2_set_pauseparam,
  2189. #ifdef CONFIG_PM
  2190. .get_wol = sky2_get_wol,
  2191. .set_wol = sky2_set_wol,
  2192. #endif
  2193. .phys_id = sky2_phys_id,
  2194. .get_stats_count = sky2_get_stats_count,
  2195. .get_ethtool_stats = sky2_get_ethtool_stats,
  2196. .get_perm_addr = ethtool_op_get_perm_addr,
  2197. };
  2198. /* Initialize network device */
  2199. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  2200. unsigned port, int highmem)
  2201. {
  2202. struct sky2_port *sky2;
  2203. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  2204. if (!dev) {
  2205. printk(KERN_ERR "sky2 etherdev alloc failed");
  2206. return NULL;
  2207. }
  2208. SET_MODULE_OWNER(dev);
  2209. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2210. dev->open = sky2_up;
  2211. dev->stop = sky2_down;
  2212. dev->hard_start_xmit = sky2_xmit_frame;
  2213. dev->get_stats = sky2_get_stats;
  2214. dev->set_multicast_list = sky2_set_multicast;
  2215. dev->set_mac_address = sky2_set_mac_address;
  2216. dev->change_mtu = sky2_change_mtu;
  2217. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  2218. dev->tx_timeout = sky2_tx_timeout;
  2219. dev->watchdog_timeo = TX_WATCHDOG;
  2220. if (port == 0)
  2221. dev->poll = sky2_poll;
  2222. dev->weight = NAPI_WEIGHT;
  2223. #ifdef CONFIG_NET_POLL_CONTROLLER
  2224. dev->poll_controller = sky2_netpoll;
  2225. #endif
  2226. sky2 = netdev_priv(dev);
  2227. sky2->netdev = dev;
  2228. sky2->hw = hw;
  2229. sky2->msg_enable = netif_msg_init(debug, default_msg);
  2230. spin_lock_init(&sky2->tx_lock);
  2231. /* Auto speed and flow control */
  2232. sky2->autoneg = AUTONEG_ENABLE;
  2233. sky2->tx_pause = 0;
  2234. sky2->rx_pause = 1;
  2235. sky2->duplex = -1;
  2236. sky2->speed = -1;
  2237. sky2->advertising = sky2_supported_modes(hw);
  2238. sky2->rx_csum = 1;
  2239. tasklet_init(&sky2->phy_task, sky2_phy_task, (unsigned long)sky2);
  2240. sky2->tx_pending = TX_DEF_PENDING;
  2241. sky2->rx_pending = is_ec_a1(hw) ? 8 : RX_DEF_PENDING;
  2242. hw->dev[port] = dev;
  2243. sky2->port = port;
  2244. dev->features |= NETIF_F_LLTX | NETIF_F_TSO;
  2245. if (highmem)
  2246. dev->features |= NETIF_F_HIGHDMA;
  2247. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  2248. #ifdef SKY2_VLAN_TAG_USED
  2249. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  2250. dev->vlan_rx_register = sky2_vlan_rx_register;
  2251. dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
  2252. #endif
  2253. /* read the mac address */
  2254. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  2255. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2256. /* device is off until link detection */
  2257. netif_carrier_off(dev);
  2258. netif_stop_queue(dev);
  2259. return dev;
  2260. }
  2261. static inline void sky2_show_addr(struct net_device *dev)
  2262. {
  2263. const struct sky2_port *sky2 = netdev_priv(dev);
  2264. if (netif_msg_probe(sky2))
  2265. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  2266. dev->name,
  2267. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2268. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2269. }
  2270. static int __devinit sky2_probe(struct pci_dev *pdev,
  2271. const struct pci_device_id *ent)
  2272. {
  2273. struct net_device *dev, *dev1 = NULL;
  2274. struct sky2_hw *hw;
  2275. int err, pm_cap, using_dac = 0;
  2276. err = pci_enable_device(pdev);
  2277. if (err) {
  2278. printk(KERN_ERR PFX "%s cannot enable PCI device\n",
  2279. pci_name(pdev));
  2280. goto err_out;
  2281. }
  2282. err = pci_request_regions(pdev, DRV_NAME);
  2283. if (err) {
  2284. printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
  2285. pci_name(pdev));
  2286. goto err_out;
  2287. }
  2288. pci_set_master(pdev);
  2289. /* Find power-management capability. */
  2290. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  2291. if (pm_cap == 0) {
  2292. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  2293. "aborting.\n");
  2294. err = -EIO;
  2295. goto err_out_free_regions;
  2296. }
  2297. if (sizeof(dma_addr_t) > sizeof(u32)) {
  2298. err = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
  2299. if (!err)
  2300. using_dac = 1;
  2301. }
  2302. if (!using_dac) {
  2303. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  2304. if (err) {
  2305. printk(KERN_ERR PFX "%s no usable DMA configuration\n",
  2306. pci_name(pdev));
  2307. goto err_out_free_regions;
  2308. }
  2309. }
  2310. #ifdef __BIG_ENDIAN
  2311. /* byte swap decriptors in hardware */
  2312. {
  2313. u32 reg;
  2314. pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  2315. reg |= PCI_REV_DESC;
  2316. pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  2317. }
  2318. #endif
  2319. err = -ENOMEM;
  2320. hw = kmalloc(sizeof(*hw), GFP_KERNEL);
  2321. if (!hw) {
  2322. printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
  2323. pci_name(pdev));
  2324. goto err_out_free_regions;
  2325. }
  2326. memset(hw, 0, sizeof(*hw));
  2327. hw->pdev = pdev;
  2328. spin_lock_init(&hw->phy_lock);
  2329. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  2330. if (!hw->regs) {
  2331. printk(KERN_ERR PFX "%s: cannot map device registers\n",
  2332. pci_name(pdev));
  2333. goto err_out_free_hw;
  2334. }
  2335. hw->pm_cap = pm_cap;
  2336. err = sky2_reset(hw);
  2337. if (err)
  2338. goto err_out_iounmap;
  2339. printk(KERN_INFO PFX "addr 0x%lx irq %d Yukon-%s (0x%x) rev %d\n",
  2340. pci_resource_start(pdev, 0), pdev->irq,
  2341. yukon_name[hw->chip_id - CHIP_ID_YUKON],
  2342. hw->chip_id, hw->chip_rev);
  2343. dev = sky2_init_netdev(hw, 0, using_dac);
  2344. if (!dev)
  2345. goto err_out_free_pci;
  2346. err = register_netdev(dev);
  2347. if (err) {
  2348. printk(KERN_ERR PFX "%s: cannot register net device\n",
  2349. pci_name(pdev));
  2350. goto err_out_free_netdev;
  2351. }
  2352. sky2_show_addr(dev);
  2353. if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
  2354. if (register_netdev(dev1) == 0)
  2355. sky2_show_addr(dev1);
  2356. else {
  2357. /* Failure to register second port need not be fatal */
  2358. printk(KERN_WARNING PFX
  2359. "register of second port failed\n");
  2360. hw->dev[1] = NULL;
  2361. free_netdev(dev1);
  2362. }
  2363. }
  2364. err = request_irq(pdev->irq, sky2_intr, SA_SHIRQ, DRV_NAME, hw);
  2365. if (err) {
  2366. printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
  2367. pci_name(pdev), pdev->irq);
  2368. goto err_out_unregister;
  2369. }
  2370. hw->intr_mask = Y2_IS_BASE;
  2371. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  2372. pci_set_drvdata(pdev, hw);
  2373. return 0;
  2374. err_out_unregister:
  2375. if (dev1) {
  2376. unregister_netdev(dev1);
  2377. free_netdev(dev1);
  2378. }
  2379. unregister_netdev(dev);
  2380. err_out_free_netdev:
  2381. free_netdev(dev);
  2382. err_out_free_pci:
  2383. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2384. pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2385. err_out_iounmap:
  2386. iounmap(hw->regs);
  2387. err_out_free_hw:
  2388. kfree(hw);
  2389. err_out_free_regions:
  2390. pci_release_regions(pdev);
  2391. pci_disable_device(pdev);
  2392. err_out:
  2393. return err;
  2394. }
  2395. static void __devexit sky2_remove(struct pci_dev *pdev)
  2396. {
  2397. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2398. struct net_device *dev0, *dev1;
  2399. if (!hw)
  2400. return;
  2401. dev0 = hw->dev[0];
  2402. dev1 = hw->dev[1];
  2403. if (dev1)
  2404. unregister_netdev(dev1);
  2405. unregister_netdev(dev0);
  2406. sky2_write32(hw, B0_IMSK, 0);
  2407. sky2_set_power_state(hw, PCI_D3hot);
  2408. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  2409. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2410. sky2_read8(hw, B0_CTST);
  2411. free_irq(pdev->irq, hw);
  2412. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2413. pci_release_regions(pdev);
  2414. pci_disable_device(pdev);
  2415. if (dev1)
  2416. free_netdev(dev1);
  2417. free_netdev(dev0);
  2418. iounmap(hw->regs);
  2419. kfree(hw);
  2420. pci_set_drvdata(pdev, NULL);
  2421. }
  2422. #ifdef CONFIG_PM
  2423. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  2424. {
  2425. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2426. int i;
  2427. for (i = 0; i < 2; i++) {
  2428. struct net_device *dev = hw->dev[i];
  2429. if (dev) {
  2430. if (!netif_running(dev))
  2431. continue;
  2432. sky2_down(dev);
  2433. netif_device_detach(dev);
  2434. }
  2435. }
  2436. return sky2_set_power_state(hw, pci_choose_state(pdev, state));
  2437. }
  2438. static int sky2_resume(struct pci_dev *pdev)
  2439. {
  2440. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2441. int i;
  2442. pci_restore_state(pdev);
  2443. pci_enable_wake(pdev, PCI_D0, 0);
  2444. sky2_set_power_state(hw, PCI_D0);
  2445. sky2_reset(hw);
  2446. for (i = 0; i < 2; i++) {
  2447. struct net_device *dev = hw->dev[i];
  2448. if (dev) {
  2449. if (netif_running(dev)) {
  2450. netif_device_attach(dev);
  2451. sky2_up(dev);
  2452. }
  2453. }
  2454. }
  2455. return 0;
  2456. }
  2457. #endif
  2458. static struct pci_driver sky2_driver = {
  2459. .name = DRV_NAME,
  2460. .id_table = sky2_id_table,
  2461. .probe = sky2_probe,
  2462. .remove = __devexit_p(sky2_remove),
  2463. #ifdef CONFIG_PM
  2464. .suspend = sky2_suspend,
  2465. .resume = sky2_resume,
  2466. #endif
  2467. };
  2468. static int __init sky2_init_module(void)
  2469. {
  2470. return pci_module_init(&sky2_driver);
  2471. }
  2472. static void __exit sky2_cleanup_module(void)
  2473. {
  2474. pci_unregister_driver(&sky2_driver);
  2475. }
  2476. module_init(sky2_init_module);
  2477. module_exit(sky2_cleanup_module);
  2478. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  2479. MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
  2480. MODULE_LICENSE("GPL");