clock-exynos5.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519
  1. /*
  2. * Copyright (c) 2012 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * Clock support for EXYNOS5 SoCs
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/err.h>
  13. #include <linux/io.h>
  14. #include <linux/syscore_ops.h>
  15. #include <plat/cpu-freq.h>
  16. #include <plat/clock.h>
  17. #include <plat/cpu.h>
  18. #include <plat/pll.h>
  19. #include <plat/s5p-clock.h>
  20. #include <plat/clock-clksrc.h>
  21. #include <plat/pm.h>
  22. #include <mach/map.h>
  23. #include <mach/regs-clock.h>
  24. #include <mach/sysmmu.h>
  25. #include "common.h"
  26. #ifdef CONFIG_PM_SLEEP
  27. static struct sleep_save exynos5_clock_save[] = {
  28. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_TOP),
  29. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_GSCL),
  30. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_DISP1_0),
  31. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_FSYS),
  32. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_MAUDIO),
  33. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_PERIC0),
  34. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_PERIC1),
  35. SAVE_ITEM(EXYNOS5_CLKGATE_IP_GSCL),
  36. SAVE_ITEM(EXYNOS5_CLKGATE_IP_DISP1),
  37. SAVE_ITEM(EXYNOS5_CLKGATE_IP_MFC),
  38. SAVE_ITEM(EXYNOS5_CLKGATE_IP_G3D),
  39. SAVE_ITEM(EXYNOS5_CLKGATE_IP_GEN),
  40. SAVE_ITEM(EXYNOS5_CLKGATE_IP_FSYS),
  41. SAVE_ITEM(EXYNOS5_CLKGATE_IP_PERIC),
  42. SAVE_ITEM(EXYNOS5_CLKGATE_IP_PERIS),
  43. SAVE_ITEM(EXYNOS5_CLKGATE_BLOCK),
  44. SAVE_ITEM(EXYNOS5_CLKDIV_TOP0),
  45. SAVE_ITEM(EXYNOS5_CLKDIV_TOP1),
  46. SAVE_ITEM(EXYNOS5_CLKDIV_GSCL),
  47. SAVE_ITEM(EXYNOS5_CLKDIV_DISP1_0),
  48. SAVE_ITEM(EXYNOS5_CLKDIV_GEN),
  49. SAVE_ITEM(EXYNOS5_CLKDIV_MAUDIO),
  50. SAVE_ITEM(EXYNOS5_CLKDIV_FSYS0),
  51. SAVE_ITEM(EXYNOS5_CLKDIV_FSYS1),
  52. SAVE_ITEM(EXYNOS5_CLKDIV_FSYS2),
  53. SAVE_ITEM(EXYNOS5_CLKDIV_FSYS3),
  54. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC0),
  55. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC1),
  56. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC2),
  57. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC3),
  58. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC4),
  59. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC5),
  60. SAVE_ITEM(EXYNOS5_SCLK_DIV_ISP),
  61. SAVE_ITEM(EXYNOS5_CLKSRC_TOP0),
  62. SAVE_ITEM(EXYNOS5_CLKSRC_TOP1),
  63. SAVE_ITEM(EXYNOS5_CLKSRC_TOP2),
  64. SAVE_ITEM(EXYNOS5_CLKSRC_TOP3),
  65. SAVE_ITEM(EXYNOS5_CLKSRC_GSCL),
  66. SAVE_ITEM(EXYNOS5_CLKSRC_DISP1_0),
  67. SAVE_ITEM(EXYNOS5_CLKSRC_MAUDIO),
  68. SAVE_ITEM(EXYNOS5_CLKSRC_FSYS),
  69. SAVE_ITEM(EXYNOS5_CLKSRC_PERIC0),
  70. SAVE_ITEM(EXYNOS5_CLKSRC_PERIC1),
  71. SAVE_ITEM(EXYNOS5_SCLK_SRC_ISP),
  72. SAVE_ITEM(EXYNOS5_EPLL_CON0),
  73. SAVE_ITEM(EXYNOS5_EPLL_CON1),
  74. SAVE_ITEM(EXYNOS5_EPLL_CON2),
  75. SAVE_ITEM(EXYNOS5_VPLL_CON0),
  76. SAVE_ITEM(EXYNOS5_VPLL_CON1),
  77. SAVE_ITEM(EXYNOS5_VPLL_CON2),
  78. };
  79. #endif
  80. static struct clk exynos5_clk_sclk_dptxphy = {
  81. .name = "sclk_dptx",
  82. };
  83. static struct clk exynos5_clk_sclk_hdmi24m = {
  84. .name = "sclk_hdmi24m",
  85. .rate = 24000000,
  86. };
  87. static struct clk exynos5_clk_sclk_hdmi27m = {
  88. .name = "sclk_hdmi27m",
  89. .rate = 27000000,
  90. };
  91. static struct clk exynos5_clk_sclk_hdmiphy = {
  92. .name = "sclk_hdmiphy",
  93. };
  94. static struct clk exynos5_clk_sclk_usbphy = {
  95. .name = "sclk_usbphy",
  96. .rate = 48000000,
  97. };
  98. static int exynos5_clksrc_mask_top_ctrl(struct clk *clk, int enable)
  99. {
  100. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_TOP, clk, enable);
  101. }
  102. static int exynos5_clksrc_mask_disp1_0_ctrl(struct clk *clk, int enable)
  103. {
  104. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_DISP1_0, clk, enable);
  105. }
  106. static int exynos5_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
  107. {
  108. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_FSYS, clk, enable);
  109. }
  110. static int exynos5_clksrc_mask_gscl_ctrl(struct clk *clk, int enable)
  111. {
  112. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_GSCL, clk, enable);
  113. }
  114. static int exynos5_clksrc_mask_peric0_ctrl(struct clk *clk, int enable)
  115. {
  116. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_PERIC0, clk, enable);
  117. }
  118. static int exynos5_clksrc_mask_peric1_ctrl(struct clk *clk, int enable)
  119. {
  120. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_PERIC1, clk, enable);
  121. }
  122. static int exynos5_clk_ip_acp_ctrl(struct clk *clk, int enable)
  123. {
  124. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ACP, clk, enable);
  125. }
  126. static int exynos5_clk_ip_core_ctrl(struct clk *clk, int enable)
  127. {
  128. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_CORE, clk, enable);
  129. }
  130. static int exynos5_clk_ip_disp1_ctrl(struct clk *clk, int enable)
  131. {
  132. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_DISP1, clk, enable);
  133. }
  134. static int exynos5_clk_ip_fsys_ctrl(struct clk *clk, int enable)
  135. {
  136. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_FSYS, clk, enable);
  137. }
  138. static int exynos5_clk_block_ctrl(struct clk *clk, int enable)
  139. {
  140. return s5p_gatectrl(EXYNOS5_CLKGATE_BLOCK, clk, enable);
  141. }
  142. static int exynos5_clk_ip_gen_ctrl(struct clk *clk, int enable)
  143. {
  144. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_GEN, clk, enable);
  145. }
  146. static int exynos5_clk_ip_mfc_ctrl(struct clk *clk, int enable)
  147. {
  148. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_MFC, clk, enable);
  149. }
  150. static int exynos5_clk_ip_peric_ctrl(struct clk *clk, int enable)
  151. {
  152. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_PERIC, clk, enable);
  153. }
  154. static int exynos5_clk_ip_peris_ctrl(struct clk *clk, int enable)
  155. {
  156. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_PERIS, clk, enable);
  157. }
  158. static int exynos5_clk_ip_gscl_ctrl(struct clk *clk, int enable)
  159. {
  160. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_GSCL, clk, enable);
  161. }
  162. static int exynos5_clk_ip_isp0_ctrl(struct clk *clk, int enable)
  163. {
  164. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ISP0, clk, enable);
  165. }
  166. static int exynos5_clk_ip_isp1_ctrl(struct clk *clk, int enable)
  167. {
  168. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ISP1, clk, enable);
  169. }
  170. /* Core list of CMU_CPU side */
  171. static struct clksrc_clk exynos5_clk_mout_apll = {
  172. .clk = {
  173. .name = "mout_apll",
  174. },
  175. .sources = &clk_src_apll,
  176. .reg_src = { .reg = EXYNOS5_CLKSRC_CPU, .shift = 0, .size = 1 },
  177. };
  178. static struct clksrc_clk exynos5_clk_sclk_apll = {
  179. .clk = {
  180. .name = "sclk_apll",
  181. .parent = &exynos5_clk_mout_apll.clk,
  182. },
  183. .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 24, .size = 3 },
  184. };
  185. static struct clksrc_clk exynos5_clk_mout_bpll_fout = {
  186. .clk = {
  187. .name = "mout_bpll_fout",
  188. },
  189. .sources = &clk_src_bpll_fout,
  190. .reg_src = { .reg = EXYNOS5_PLL_DIV2_SEL, .shift = 0, .size = 1 },
  191. };
  192. static struct clk *exynos5_clk_src_bpll_list[] = {
  193. [0] = &clk_fin_bpll,
  194. [1] = &exynos5_clk_mout_bpll_fout.clk,
  195. };
  196. static struct clksrc_sources exynos5_clk_src_bpll = {
  197. .sources = exynos5_clk_src_bpll_list,
  198. .nr_sources = ARRAY_SIZE(exynos5_clk_src_bpll_list),
  199. };
  200. static struct clksrc_clk exynos5_clk_mout_bpll = {
  201. .clk = {
  202. .name = "mout_bpll",
  203. },
  204. .sources = &exynos5_clk_src_bpll,
  205. .reg_src = { .reg = EXYNOS5_CLKSRC_CDREX, .shift = 0, .size = 1 },
  206. };
  207. static struct clk *exynos5_clk_src_bpll_user_list[] = {
  208. [0] = &clk_fin_mpll,
  209. [1] = &exynos5_clk_mout_bpll.clk,
  210. };
  211. static struct clksrc_sources exynos5_clk_src_bpll_user = {
  212. .sources = exynos5_clk_src_bpll_user_list,
  213. .nr_sources = ARRAY_SIZE(exynos5_clk_src_bpll_user_list),
  214. };
  215. static struct clksrc_clk exynos5_clk_mout_bpll_user = {
  216. .clk = {
  217. .name = "mout_bpll_user",
  218. },
  219. .sources = &exynos5_clk_src_bpll_user,
  220. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 24, .size = 1 },
  221. };
  222. static struct clksrc_clk exynos5_clk_mout_cpll = {
  223. .clk = {
  224. .name = "mout_cpll",
  225. },
  226. .sources = &clk_src_cpll,
  227. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 8, .size = 1 },
  228. };
  229. static struct clksrc_clk exynos5_clk_mout_epll = {
  230. .clk = {
  231. .name = "mout_epll",
  232. },
  233. .sources = &clk_src_epll,
  234. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 12, .size = 1 },
  235. };
  236. static struct clksrc_clk exynos5_clk_mout_mpll_fout = {
  237. .clk = {
  238. .name = "mout_mpll_fout",
  239. },
  240. .sources = &clk_src_mpll_fout,
  241. .reg_src = { .reg = EXYNOS5_PLL_DIV2_SEL, .shift = 4, .size = 1 },
  242. };
  243. static struct clk *exynos5_clk_src_mpll_list[] = {
  244. [0] = &clk_fin_mpll,
  245. [1] = &exynos5_clk_mout_mpll_fout.clk,
  246. };
  247. static struct clksrc_sources exynos5_clk_src_mpll = {
  248. .sources = exynos5_clk_src_mpll_list,
  249. .nr_sources = ARRAY_SIZE(exynos5_clk_src_mpll_list),
  250. };
  251. struct clksrc_clk exynos5_clk_mout_mpll = {
  252. .clk = {
  253. .name = "mout_mpll",
  254. },
  255. .sources = &exynos5_clk_src_mpll,
  256. .reg_src = { .reg = EXYNOS5_CLKSRC_CORE1, .shift = 8, .size = 1 },
  257. };
  258. static struct clk *exynos_clkset_vpllsrc_list[] = {
  259. [0] = &clk_fin_vpll,
  260. [1] = &exynos5_clk_sclk_hdmi27m,
  261. };
  262. static struct clksrc_sources exynos5_clkset_vpllsrc = {
  263. .sources = exynos_clkset_vpllsrc_list,
  264. .nr_sources = ARRAY_SIZE(exynos_clkset_vpllsrc_list),
  265. };
  266. static struct clksrc_clk exynos5_clk_vpllsrc = {
  267. .clk = {
  268. .name = "vpll_src",
  269. .enable = exynos5_clksrc_mask_top_ctrl,
  270. .ctrlbit = (1 << 0),
  271. },
  272. .sources = &exynos5_clkset_vpllsrc,
  273. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 0, .size = 1 },
  274. };
  275. static struct clk *exynos5_clkset_sclk_vpll_list[] = {
  276. [0] = &exynos5_clk_vpllsrc.clk,
  277. [1] = &clk_fout_vpll,
  278. };
  279. static struct clksrc_sources exynos5_clkset_sclk_vpll = {
  280. .sources = exynos5_clkset_sclk_vpll_list,
  281. .nr_sources = ARRAY_SIZE(exynos5_clkset_sclk_vpll_list),
  282. };
  283. static struct clksrc_clk exynos5_clk_sclk_vpll = {
  284. .clk = {
  285. .name = "sclk_vpll",
  286. },
  287. .sources = &exynos5_clkset_sclk_vpll,
  288. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 16, .size = 1 },
  289. };
  290. static struct clksrc_clk exynos5_clk_sclk_pixel = {
  291. .clk = {
  292. .name = "sclk_pixel",
  293. .parent = &exynos5_clk_sclk_vpll.clk,
  294. },
  295. .reg_div = { .reg = EXYNOS5_CLKDIV_DISP1_0, .shift = 28, .size = 4 },
  296. };
  297. static struct clk *exynos5_clkset_sclk_hdmi_list[] = {
  298. [0] = &exynos5_clk_sclk_pixel.clk,
  299. [1] = &exynos5_clk_sclk_hdmiphy,
  300. };
  301. static struct clksrc_sources exynos5_clkset_sclk_hdmi = {
  302. .sources = exynos5_clkset_sclk_hdmi_list,
  303. .nr_sources = ARRAY_SIZE(exynos5_clkset_sclk_hdmi_list),
  304. };
  305. static struct clksrc_clk exynos5_clk_sclk_hdmi = {
  306. .clk = {
  307. .name = "sclk_hdmi",
  308. .enable = exynos5_clksrc_mask_disp1_0_ctrl,
  309. .ctrlbit = (1 << 20),
  310. },
  311. .sources = &exynos5_clkset_sclk_hdmi,
  312. .reg_src = { .reg = EXYNOS5_CLKSRC_DISP1_0, .shift = 20, .size = 1 },
  313. };
  314. static struct clksrc_clk *exynos5_sclk_tv[] = {
  315. &exynos5_clk_sclk_pixel,
  316. &exynos5_clk_sclk_hdmi,
  317. };
  318. static struct clk *exynos5_clk_src_mpll_user_list[] = {
  319. [0] = &clk_fin_mpll,
  320. [1] = &exynos5_clk_mout_mpll.clk,
  321. };
  322. static struct clksrc_sources exynos5_clk_src_mpll_user = {
  323. .sources = exynos5_clk_src_mpll_user_list,
  324. .nr_sources = ARRAY_SIZE(exynos5_clk_src_mpll_user_list),
  325. };
  326. static struct clksrc_clk exynos5_clk_mout_mpll_user = {
  327. .clk = {
  328. .name = "mout_mpll_user",
  329. },
  330. .sources = &exynos5_clk_src_mpll_user,
  331. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 20, .size = 1 },
  332. };
  333. static struct clk *exynos5_clkset_mout_cpu_list[] = {
  334. [0] = &exynos5_clk_mout_apll.clk,
  335. [1] = &exynos5_clk_mout_mpll.clk,
  336. };
  337. static struct clksrc_sources exynos5_clkset_mout_cpu = {
  338. .sources = exynos5_clkset_mout_cpu_list,
  339. .nr_sources = ARRAY_SIZE(exynos5_clkset_mout_cpu_list),
  340. };
  341. static struct clksrc_clk exynos5_clk_mout_cpu = {
  342. .clk = {
  343. .name = "mout_cpu",
  344. },
  345. .sources = &exynos5_clkset_mout_cpu,
  346. .reg_src = { .reg = EXYNOS5_CLKSRC_CPU, .shift = 16, .size = 1 },
  347. };
  348. static struct clksrc_clk exynos5_clk_dout_armclk = {
  349. .clk = {
  350. .name = "dout_armclk",
  351. .parent = &exynos5_clk_mout_cpu.clk,
  352. },
  353. .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 0, .size = 3 },
  354. };
  355. static struct clksrc_clk exynos5_clk_dout_arm2clk = {
  356. .clk = {
  357. .name = "dout_arm2clk",
  358. .parent = &exynos5_clk_dout_armclk.clk,
  359. },
  360. .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 28, .size = 3 },
  361. };
  362. static struct clk exynos5_clk_armclk = {
  363. .name = "armclk",
  364. .parent = &exynos5_clk_dout_arm2clk.clk,
  365. };
  366. /* Core list of CMU_CDREX side */
  367. static struct clk *exynos5_clkset_cdrex_list[] = {
  368. [0] = &exynos5_clk_mout_mpll.clk,
  369. [1] = &exynos5_clk_mout_bpll.clk,
  370. };
  371. static struct clksrc_sources exynos5_clkset_cdrex = {
  372. .sources = exynos5_clkset_cdrex_list,
  373. .nr_sources = ARRAY_SIZE(exynos5_clkset_cdrex_list),
  374. };
  375. static struct clksrc_clk exynos5_clk_cdrex = {
  376. .clk = {
  377. .name = "clk_cdrex",
  378. },
  379. .sources = &exynos5_clkset_cdrex,
  380. .reg_src = { .reg = EXYNOS5_CLKSRC_CDREX, .shift = 4, .size = 1 },
  381. .reg_div = { .reg = EXYNOS5_CLKDIV_CDREX, .shift = 16, .size = 3 },
  382. };
  383. static struct clksrc_clk exynos5_clk_aclk_acp = {
  384. .clk = {
  385. .name = "aclk_acp",
  386. .parent = &exynos5_clk_mout_mpll.clk,
  387. },
  388. .reg_div = { .reg = EXYNOS5_CLKDIV_ACP, .shift = 0, .size = 3 },
  389. };
  390. static struct clksrc_clk exynos5_clk_pclk_acp = {
  391. .clk = {
  392. .name = "pclk_acp",
  393. .parent = &exynos5_clk_aclk_acp.clk,
  394. },
  395. .reg_div = { .reg = EXYNOS5_CLKDIV_ACP, .shift = 4, .size = 3 },
  396. };
  397. /* Core list of CMU_TOP side */
  398. struct clk *exynos5_clkset_aclk_top_list[] = {
  399. [0] = &exynos5_clk_mout_mpll_user.clk,
  400. [1] = &exynos5_clk_mout_bpll_user.clk,
  401. };
  402. struct clksrc_sources exynos5_clkset_aclk = {
  403. .sources = exynos5_clkset_aclk_top_list,
  404. .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_top_list),
  405. };
  406. static struct clksrc_clk exynos5_clk_aclk_400 = {
  407. .clk = {
  408. .name = "aclk_400",
  409. },
  410. .sources = &exynos5_clkset_aclk,
  411. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 20, .size = 1 },
  412. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 24, .size = 3 },
  413. };
  414. struct clk *exynos5_clkset_aclk_333_166_list[] = {
  415. [0] = &exynos5_clk_mout_cpll.clk,
  416. [1] = &exynos5_clk_mout_mpll_user.clk,
  417. };
  418. struct clksrc_sources exynos5_clkset_aclk_333_166 = {
  419. .sources = exynos5_clkset_aclk_333_166_list,
  420. .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_333_166_list),
  421. };
  422. static struct clksrc_clk exynos5_clk_aclk_333 = {
  423. .clk = {
  424. .name = "aclk_333",
  425. },
  426. .sources = &exynos5_clkset_aclk_333_166,
  427. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 16, .size = 1 },
  428. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 20, .size = 3 },
  429. };
  430. static struct clksrc_clk exynos5_clk_aclk_166 = {
  431. .clk = {
  432. .name = "aclk_166",
  433. },
  434. .sources = &exynos5_clkset_aclk_333_166,
  435. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 8, .size = 1 },
  436. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 8, .size = 3 },
  437. };
  438. static struct clksrc_clk exynos5_clk_aclk_266 = {
  439. .clk = {
  440. .name = "aclk_266",
  441. .parent = &exynos5_clk_mout_mpll_user.clk,
  442. },
  443. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 16, .size = 3 },
  444. };
  445. static struct clksrc_clk exynos5_clk_aclk_200 = {
  446. .clk = {
  447. .name = "aclk_200",
  448. },
  449. .sources = &exynos5_clkset_aclk,
  450. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 12, .size = 1 },
  451. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 12, .size = 3 },
  452. };
  453. static struct clksrc_clk exynos5_clk_aclk_66_pre = {
  454. .clk = {
  455. .name = "aclk_66_pre",
  456. .parent = &exynos5_clk_mout_mpll_user.clk,
  457. },
  458. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP1, .shift = 24, .size = 3 },
  459. };
  460. static struct clksrc_clk exynos5_clk_aclk_66 = {
  461. .clk = {
  462. .name = "aclk_66",
  463. .parent = &exynos5_clk_aclk_66_pre.clk,
  464. },
  465. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 0, .size = 3 },
  466. };
  467. static struct clk exynos5_init_clocks_off[] = {
  468. {
  469. .name = "timers",
  470. .parent = &exynos5_clk_aclk_66.clk,
  471. .enable = exynos5_clk_ip_peric_ctrl,
  472. .ctrlbit = (1 << 24),
  473. }, {
  474. .name = "rtc",
  475. .parent = &exynos5_clk_aclk_66.clk,
  476. .enable = exynos5_clk_ip_peris_ctrl,
  477. .ctrlbit = (1 << 20),
  478. }, {
  479. .name = "watchdog",
  480. .parent = &exynos5_clk_aclk_66.clk,
  481. .enable = exynos5_clk_ip_peris_ctrl,
  482. .ctrlbit = (1 << 19),
  483. }, {
  484. .name = "hsmmc",
  485. .devname = "exynos4-sdhci.0",
  486. .parent = &exynos5_clk_aclk_200.clk,
  487. .enable = exynos5_clk_ip_fsys_ctrl,
  488. .ctrlbit = (1 << 12),
  489. }, {
  490. .name = "hsmmc",
  491. .devname = "exynos4-sdhci.1",
  492. .parent = &exynos5_clk_aclk_200.clk,
  493. .enable = exynos5_clk_ip_fsys_ctrl,
  494. .ctrlbit = (1 << 13),
  495. }, {
  496. .name = "hsmmc",
  497. .devname = "exynos4-sdhci.2",
  498. .parent = &exynos5_clk_aclk_200.clk,
  499. .enable = exynos5_clk_ip_fsys_ctrl,
  500. .ctrlbit = (1 << 14),
  501. }, {
  502. .name = "hsmmc",
  503. .devname = "exynos4-sdhci.3",
  504. .parent = &exynos5_clk_aclk_200.clk,
  505. .enable = exynos5_clk_ip_fsys_ctrl,
  506. .ctrlbit = (1 << 15),
  507. }, {
  508. .name = "dwmci",
  509. .parent = &exynos5_clk_aclk_200.clk,
  510. .enable = exynos5_clk_ip_fsys_ctrl,
  511. .ctrlbit = (1 << 16),
  512. }, {
  513. .name = "sata",
  514. .devname = "ahci",
  515. .enable = exynos5_clk_ip_fsys_ctrl,
  516. .ctrlbit = (1 << 6),
  517. }, {
  518. .name = "sata_phy",
  519. .enable = exynos5_clk_ip_fsys_ctrl,
  520. .ctrlbit = (1 << 24),
  521. }, {
  522. .name = "sata_phy_i2c",
  523. .enable = exynos5_clk_ip_fsys_ctrl,
  524. .ctrlbit = (1 << 25),
  525. }, {
  526. .name = "mfc",
  527. .devname = "s5p-mfc",
  528. .enable = exynos5_clk_ip_mfc_ctrl,
  529. .ctrlbit = (1 << 0),
  530. }, {
  531. .name = "hdmi",
  532. .devname = "exynos4-hdmi",
  533. .enable = exynos5_clk_ip_disp1_ctrl,
  534. .ctrlbit = (1 << 6),
  535. }, {
  536. .name = "mixer",
  537. .devname = "s5p-mixer",
  538. .enable = exynos5_clk_ip_disp1_ctrl,
  539. .ctrlbit = (1 << 5),
  540. }, {
  541. .name = "jpeg",
  542. .enable = exynos5_clk_ip_gen_ctrl,
  543. .ctrlbit = (1 << 2),
  544. }, {
  545. .name = "dsim0",
  546. .enable = exynos5_clk_ip_disp1_ctrl,
  547. .ctrlbit = (1 << 3),
  548. }, {
  549. .name = "iis",
  550. .devname = "samsung-i2s.1",
  551. .enable = exynos5_clk_ip_peric_ctrl,
  552. .ctrlbit = (1 << 20),
  553. }, {
  554. .name = "iis",
  555. .devname = "samsung-i2s.2",
  556. .enable = exynos5_clk_ip_peric_ctrl,
  557. .ctrlbit = (1 << 21),
  558. }, {
  559. .name = "pcm",
  560. .devname = "samsung-pcm.1",
  561. .enable = exynos5_clk_ip_peric_ctrl,
  562. .ctrlbit = (1 << 22),
  563. }, {
  564. .name = "pcm",
  565. .devname = "samsung-pcm.2",
  566. .enable = exynos5_clk_ip_peric_ctrl,
  567. .ctrlbit = (1 << 23),
  568. }, {
  569. .name = "spdif",
  570. .devname = "samsung-spdif",
  571. .enable = exynos5_clk_ip_peric_ctrl,
  572. .ctrlbit = (1 << 26),
  573. }, {
  574. .name = "ac97",
  575. .devname = "samsung-ac97",
  576. .enable = exynos5_clk_ip_peric_ctrl,
  577. .ctrlbit = (1 << 27),
  578. }, {
  579. .name = "usbhost",
  580. .enable = exynos5_clk_ip_fsys_ctrl ,
  581. .ctrlbit = (1 << 18),
  582. }, {
  583. .name = "usbotg",
  584. .enable = exynos5_clk_ip_fsys_ctrl,
  585. .ctrlbit = (1 << 7),
  586. }, {
  587. .name = "nfcon",
  588. .enable = exynos5_clk_ip_fsys_ctrl,
  589. .ctrlbit = (1 << 22),
  590. }, {
  591. .name = "iop",
  592. .enable = exynos5_clk_ip_fsys_ctrl,
  593. .ctrlbit = ((1 << 30) | (1 << 26) | (1 << 23)),
  594. }, {
  595. .name = "core_iop",
  596. .enable = exynos5_clk_ip_core_ctrl,
  597. .ctrlbit = ((1 << 21) | (1 << 3)),
  598. }, {
  599. .name = "mcu_iop",
  600. .enable = exynos5_clk_ip_fsys_ctrl,
  601. .ctrlbit = (1 << 0),
  602. }, {
  603. .name = "i2c",
  604. .devname = "s3c2440-i2c.0",
  605. .parent = &exynos5_clk_aclk_66.clk,
  606. .enable = exynos5_clk_ip_peric_ctrl,
  607. .ctrlbit = (1 << 6),
  608. }, {
  609. .name = "i2c",
  610. .devname = "s3c2440-i2c.1",
  611. .parent = &exynos5_clk_aclk_66.clk,
  612. .enable = exynos5_clk_ip_peric_ctrl,
  613. .ctrlbit = (1 << 7),
  614. }, {
  615. .name = "i2c",
  616. .devname = "s3c2440-i2c.2",
  617. .parent = &exynos5_clk_aclk_66.clk,
  618. .enable = exynos5_clk_ip_peric_ctrl,
  619. .ctrlbit = (1 << 8),
  620. }, {
  621. .name = "i2c",
  622. .devname = "s3c2440-i2c.3",
  623. .parent = &exynos5_clk_aclk_66.clk,
  624. .enable = exynos5_clk_ip_peric_ctrl,
  625. .ctrlbit = (1 << 9),
  626. }, {
  627. .name = "i2c",
  628. .devname = "s3c2440-i2c.4",
  629. .parent = &exynos5_clk_aclk_66.clk,
  630. .enable = exynos5_clk_ip_peric_ctrl,
  631. .ctrlbit = (1 << 10),
  632. }, {
  633. .name = "i2c",
  634. .devname = "s3c2440-i2c.5",
  635. .parent = &exynos5_clk_aclk_66.clk,
  636. .enable = exynos5_clk_ip_peric_ctrl,
  637. .ctrlbit = (1 << 11),
  638. }, {
  639. .name = "i2c",
  640. .devname = "s3c2440-i2c.6",
  641. .parent = &exynos5_clk_aclk_66.clk,
  642. .enable = exynos5_clk_ip_peric_ctrl,
  643. .ctrlbit = (1 << 12),
  644. }, {
  645. .name = "i2c",
  646. .devname = "s3c2440-i2c.7",
  647. .parent = &exynos5_clk_aclk_66.clk,
  648. .enable = exynos5_clk_ip_peric_ctrl,
  649. .ctrlbit = (1 << 13),
  650. }, {
  651. .name = "i2c",
  652. .devname = "s3c2440-hdmiphy-i2c",
  653. .parent = &exynos5_clk_aclk_66.clk,
  654. .enable = exynos5_clk_ip_peric_ctrl,
  655. .ctrlbit = (1 << 14),
  656. }, {
  657. .name = "spi",
  658. .devname = "exynos4210-spi.0",
  659. .parent = &exynos5_clk_aclk_66.clk,
  660. .enable = exynos5_clk_ip_peric_ctrl,
  661. .ctrlbit = (1 << 16),
  662. }, {
  663. .name = "spi",
  664. .devname = "exynos4210-spi.1",
  665. .parent = &exynos5_clk_aclk_66.clk,
  666. .enable = exynos5_clk_ip_peric_ctrl,
  667. .ctrlbit = (1 << 17),
  668. }, {
  669. .name = "spi",
  670. .devname = "exynos4210-spi.2",
  671. .parent = &exynos5_clk_aclk_66.clk,
  672. .enable = exynos5_clk_ip_peric_ctrl,
  673. .ctrlbit = (1 << 18),
  674. }, {
  675. .name = SYSMMU_CLOCK_NAME,
  676. .devname = SYSMMU_CLOCK_DEVNAME(mfc_l, 0),
  677. .enable = &exynos5_clk_ip_mfc_ctrl,
  678. .ctrlbit = (1 << 1),
  679. }, {
  680. .name = SYSMMU_CLOCK_NAME,
  681. .devname = SYSMMU_CLOCK_DEVNAME(mfc_r, 1),
  682. .enable = &exynos5_clk_ip_mfc_ctrl,
  683. .ctrlbit = (1 << 2),
  684. }, {
  685. .name = SYSMMU_CLOCK_NAME,
  686. .devname = SYSMMU_CLOCK_DEVNAME(tv, 2),
  687. .enable = &exynos5_clk_ip_disp1_ctrl,
  688. .ctrlbit = (1 << 9)
  689. }, {
  690. .name = SYSMMU_CLOCK_NAME,
  691. .devname = SYSMMU_CLOCK_DEVNAME(jpeg, 3),
  692. .enable = &exynos5_clk_ip_gen_ctrl,
  693. .ctrlbit = (1 << 7),
  694. }, {
  695. .name = SYSMMU_CLOCK_NAME,
  696. .devname = SYSMMU_CLOCK_DEVNAME(rot, 4),
  697. .enable = &exynos5_clk_ip_gen_ctrl,
  698. .ctrlbit = (1 << 6)
  699. }, {
  700. .name = SYSMMU_CLOCK_NAME,
  701. .devname = SYSMMU_CLOCK_DEVNAME(gsc0, 5),
  702. .enable = &exynos5_clk_ip_gscl_ctrl,
  703. .ctrlbit = (1 << 7),
  704. }, {
  705. .name = SYSMMU_CLOCK_NAME,
  706. .devname = SYSMMU_CLOCK_DEVNAME(gsc1, 6),
  707. .enable = &exynos5_clk_ip_gscl_ctrl,
  708. .ctrlbit = (1 << 8),
  709. }, {
  710. .name = SYSMMU_CLOCK_NAME,
  711. .devname = SYSMMU_CLOCK_DEVNAME(gsc2, 7),
  712. .enable = &exynos5_clk_ip_gscl_ctrl,
  713. .ctrlbit = (1 << 9),
  714. }, {
  715. .name = SYSMMU_CLOCK_NAME,
  716. .devname = SYSMMU_CLOCK_DEVNAME(gsc3, 8),
  717. .enable = &exynos5_clk_ip_gscl_ctrl,
  718. .ctrlbit = (1 << 10),
  719. }, {
  720. .name = SYSMMU_CLOCK_NAME,
  721. .devname = SYSMMU_CLOCK_DEVNAME(isp, 9),
  722. .enable = &exynos5_clk_ip_isp0_ctrl,
  723. .ctrlbit = (0x3F << 8),
  724. }, {
  725. .name = SYSMMU_CLOCK_NAME2,
  726. .devname = SYSMMU_CLOCK_DEVNAME(isp, 9),
  727. .enable = &exynos5_clk_ip_isp1_ctrl,
  728. .ctrlbit = (0xF << 4),
  729. }, {
  730. .name = SYSMMU_CLOCK_NAME,
  731. .devname = SYSMMU_CLOCK_DEVNAME(camif0, 12),
  732. .enable = &exynos5_clk_ip_gscl_ctrl,
  733. .ctrlbit = (1 << 11),
  734. }, {
  735. .name = SYSMMU_CLOCK_NAME,
  736. .devname = SYSMMU_CLOCK_DEVNAME(camif1, 13),
  737. .enable = &exynos5_clk_ip_gscl_ctrl,
  738. .ctrlbit = (1 << 12),
  739. }, {
  740. .name = SYSMMU_CLOCK_NAME,
  741. .devname = SYSMMU_CLOCK_DEVNAME(2d, 14),
  742. .enable = &exynos5_clk_ip_acp_ctrl,
  743. .ctrlbit = (1 << 7)
  744. }
  745. };
  746. static struct clk exynos5_init_clocks_on[] = {
  747. {
  748. .name = "uart",
  749. .devname = "s5pv210-uart.0",
  750. .enable = exynos5_clk_ip_peric_ctrl,
  751. .ctrlbit = (1 << 0),
  752. }, {
  753. .name = "uart",
  754. .devname = "s5pv210-uart.1",
  755. .enable = exynos5_clk_ip_peric_ctrl,
  756. .ctrlbit = (1 << 1),
  757. }, {
  758. .name = "uart",
  759. .devname = "s5pv210-uart.2",
  760. .enable = exynos5_clk_ip_peric_ctrl,
  761. .ctrlbit = (1 << 2),
  762. }, {
  763. .name = "uart",
  764. .devname = "s5pv210-uart.3",
  765. .enable = exynos5_clk_ip_peric_ctrl,
  766. .ctrlbit = (1 << 3),
  767. }, {
  768. .name = "uart",
  769. .devname = "s5pv210-uart.4",
  770. .enable = exynos5_clk_ip_peric_ctrl,
  771. .ctrlbit = (1 << 4),
  772. }, {
  773. .name = "uart",
  774. .devname = "s5pv210-uart.5",
  775. .enable = exynos5_clk_ip_peric_ctrl,
  776. .ctrlbit = (1 << 5),
  777. }
  778. };
  779. static struct clk exynos5_clk_pdma0 = {
  780. .name = "dma",
  781. .devname = "dma-pl330.0",
  782. .enable = exynos5_clk_ip_fsys_ctrl,
  783. .ctrlbit = (1 << 1),
  784. };
  785. static struct clk exynos5_clk_pdma1 = {
  786. .name = "dma",
  787. .devname = "dma-pl330.1",
  788. .enable = exynos5_clk_ip_fsys_ctrl,
  789. .ctrlbit = (1 << 2),
  790. };
  791. static struct clk exynos5_clk_mdma1 = {
  792. .name = "dma",
  793. .devname = "dma-pl330.2",
  794. .enable = exynos5_clk_ip_gen_ctrl,
  795. .ctrlbit = (1 << 4),
  796. };
  797. struct clk *exynos5_clkset_group_list[] = {
  798. [0] = &clk_ext_xtal_mux,
  799. [1] = NULL,
  800. [2] = &exynos5_clk_sclk_hdmi24m,
  801. [3] = &exynos5_clk_sclk_dptxphy,
  802. [4] = &exynos5_clk_sclk_usbphy,
  803. [5] = &exynos5_clk_sclk_hdmiphy,
  804. [6] = &exynos5_clk_mout_mpll_user.clk,
  805. [7] = &exynos5_clk_mout_epll.clk,
  806. [8] = &exynos5_clk_sclk_vpll.clk,
  807. [9] = &exynos5_clk_mout_cpll.clk,
  808. };
  809. struct clksrc_sources exynos5_clkset_group = {
  810. .sources = exynos5_clkset_group_list,
  811. .nr_sources = ARRAY_SIZE(exynos5_clkset_group_list),
  812. };
  813. /* Possible clock sources for aclk_266_gscl_sub Mux */
  814. static struct clk *clk_src_gscl_266_list[] = {
  815. [0] = &clk_ext_xtal_mux,
  816. [1] = &exynos5_clk_aclk_266.clk,
  817. };
  818. static struct clksrc_sources clk_src_gscl_266 = {
  819. .sources = clk_src_gscl_266_list,
  820. .nr_sources = ARRAY_SIZE(clk_src_gscl_266_list),
  821. };
  822. static struct clksrc_clk exynos5_clk_dout_mmc0 = {
  823. .clk = {
  824. .name = "dout_mmc0",
  825. },
  826. .sources = &exynos5_clkset_group,
  827. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 0, .size = 4 },
  828. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 0, .size = 4 },
  829. };
  830. static struct clksrc_clk exynos5_clk_dout_mmc1 = {
  831. .clk = {
  832. .name = "dout_mmc1",
  833. },
  834. .sources = &exynos5_clkset_group,
  835. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 4, .size = 4 },
  836. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 16, .size = 4 },
  837. };
  838. static struct clksrc_clk exynos5_clk_dout_mmc2 = {
  839. .clk = {
  840. .name = "dout_mmc2",
  841. },
  842. .sources = &exynos5_clkset_group,
  843. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 8, .size = 4 },
  844. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 0, .size = 4 },
  845. };
  846. static struct clksrc_clk exynos5_clk_dout_mmc3 = {
  847. .clk = {
  848. .name = "dout_mmc3",
  849. },
  850. .sources = &exynos5_clkset_group,
  851. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 12, .size = 4 },
  852. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 16, .size = 4 },
  853. };
  854. static struct clksrc_clk exynos5_clk_dout_mmc4 = {
  855. .clk = {
  856. .name = "dout_mmc4",
  857. },
  858. .sources = &exynos5_clkset_group,
  859. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 16, .size = 4 },
  860. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS3, .shift = 0, .size = 4 },
  861. };
  862. static struct clksrc_clk exynos5_clk_sclk_uart0 = {
  863. .clk = {
  864. .name = "uclk1",
  865. .devname = "exynos4210-uart.0",
  866. .enable = exynos5_clksrc_mask_peric0_ctrl,
  867. .ctrlbit = (1 << 0),
  868. },
  869. .sources = &exynos5_clkset_group,
  870. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 0, .size = 4 },
  871. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 0, .size = 4 },
  872. };
  873. static struct clksrc_clk exynos5_clk_sclk_uart1 = {
  874. .clk = {
  875. .name = "uclk1",
  876. .devname = "exynos4210-uart.1",
  877. .enable = exynos5_clksrc_mask_peric0_ctrl,
  878. .ctrlbit = (1 << 4),
  879. },
  880. .sources = &exynos5_clkset_group,
  881. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 4, .size = 4 },
  882. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 4, .size = 4 },
  883. };
  884. static struct clksrc_clk exynos5_clk_sclk_uart2 = {
  885. .clk = {
  886. .name = "uclk1",
  887. .devname = "exynos4210-uart.2",
  888. .enable = exynos5_clksrc_mask_peric0_ctrl,
  889. .ctrlbit = (1 << 8),
  890. },
  891. .sources = &exynos5_clkset_group,
  892. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 8, .size = 4 },
  893. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 8, .size = 4 },
  894. };
  895. static struct clksrc_clk exynos5_clk_sclk_uart3 = {
  896. .clk = {
  897. .name = "uclk1",
  898. .devname = "exynos4210-uart.3",
  899. .enable = exynos5_clksrc_mask_peric0_ctrl,
  900. .ctrlbit = (1 << 12),
  901. },
  902. .sources = &exynos5_clkset_group,
  903. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 12, .size = 4 },
  904. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 12, .size = 4 },
  905. };
  906. static struct clksrc_clk exynos5_clk_sclk_mmc0 = {
  907. .clk = {
  908. .name = "sclk_mmc",
  909. .devname = "exynos4-sdhci.0",
  910. .parent = &exynos5_clk_dout_mmc0.clk,
  911. .enable = exynos5_clksrc_mask_fsys_ctrl,
  912. .ctrlbit = (1 << 0),
  913. },
  914. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 8, .size = 8 },
  915. };
  916. static struct clksrc_clk exynos5_clk_sclk_mmc1 = {
  917. .clk = {
  918. .name = "sclk_mmc",
  919. .devname = "exynos4-sdhci.1",
  920. .parent = &exynos5_clk_dout_mmc1.clk,
  921. .enable = exynos5_clksrc_mask_fsys_ctrl,
  922. .ctrlbit = (1 << 4),
  923. },
  924. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 24, .size = 8 },
  925. };
  926. static struct clksrc_clk exynos5_clk_sclk_mmc2 = {
  927. .clk = {
  928. .name = "sclk_mmc",
  929. .devname = "exynos4-sdhci.2",
  930. .parent = &exynos5_clk_dout_mmc2.clk,
  931. .enable = exynos5_clksrc_mask_fsys_ctrl,
  932. .ctrlbit = (1 << 8),
  933. },
  934. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 8, .size = 8 },
  935. };
  936. static struct clksrc_clk exynos5_clk_sclk_mmc3 = {
  937. .clk = {
  938. .name = "sclk_mmc",
  939. .devname = "exynos4-sdhci.3",
  940. .parent = &exynos5_clk_dout_mmc3.clk,
  941. .enable = exynos5_clksrc_mask_fsys_ctrl,
  942. .ctrlbit = (1 << 12),
  943. },
  944. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 24, .size = 8 },
  945. };
  946. static struct clksrc_clk exynos5_clk_mdout_spi0 = {
  947. .clk = {
  948. .name = "mdout_spi",
  949. .devname = "exynos4210-spi.0",
  950. },
  951. .sources = &exynos5_clkset_group,
  952. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC1, .shift = 16, .size = 4 },
  953. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 0, .size = 4 },
  954. };
  955. static struct clksrc_clk exynos5_clk_mdout_spi1 = {
  956. .clk = {
  957. .name = "mdout_spi",
  958. .devname = "exynos4210-spi.1",
  959. },
  960. .sources = &exynos5_clkset_group,
  961. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC1, .shift = 20, .size = 4 },
  962. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 16, .size = 4 },
  963. };
  964. static struct clksrc_clk exynos5_clk_mdout_spi2 = {
  965. .clk = {
  966. .name = "mdout_spi",
  967. .devname = "exynos4210-spi.2",
  968. },
  969. .sources = &exynos5_clkset_group,
  970. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC1, .shift = 24, .size = 4 },
  971. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC2, .shift = 0, .size = 4 },
  972. };
  973. static struct clksrc_clk exynos5_clk_sclk_spi0 = {
  974. .clk = {
  975. .name = "sclk_spi",
  976. .devname = "exynos4210-spi.0",
  977. .parent = &exynos5_clk_mdout_spi0.clk,
  978. .enable = exynos5_clksrc_mask_peric1_ctrl,
  979. .ctrlbit = (1 << 16),
  980. },
  981. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 8, .size = 8 },
  982. };
  983. static struct clksrc_clk exynos5_clk_sclk_spi1 = {
  984. .clk = {
  985. .name = "sclk_spi",
  986. .devname = "exynos4210-spi.1",
  987. .parent = &exynos5_clk_mdout_spi1.clk,
  988. .enable = exynos5_clksrc_mask_peric1_ctrl,
  989. .ctrlbit = (1 << 20),
  990. },
  991. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 24, .size = 8 },
  992. };
  993. static struct clksrc_clk exynos5_clk_sclk_spi2 = {
  994. .clk = {
  995. .name = "sclk_spi",
  996. .devname = "exynos4210-spi.2",
  997. .parent = &exynos5_clk_mdout_spi2.clk,
  998. .enable = exynos5_clksrc_mask_peric1_ctrl,
  999. .ctrlbit = (1 << 24),
  1000. },
  1001. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC2, .shift = 8, .size = 8 },
  1002. };
  1003. static struct clksrc_clk exynos5_clksrcs[] = {
  1004. {
  1005. .clk = {
  1006. .name = "sclk_dwmci",
  1007. .parent = &exynos5_clk_dout_mmc4.clk,
  1008. .enable = exynos5_clksrc_mask_fsys_ctrl,
  1009. .ctrlbit = (1 << 16),
  1010. },
  1011. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS3, .shift = 8, .size = 8 },
  1012. }, {
  1013. .clk = {
  1014. .name = "sclk_fimd",
  1015. .devname = "s3cfb.1",
  1016. .enable = exynos5_clksrc_mask_disp1_0_ctrl,
  1017. .ctrlbit = (1 << 0),
  1018. },
  1019. .sources = &exynos5_clkset_group,
  1020. .reg_src = { .reg = EXYNOS5_CLKSRC_DISP1_0, .shift = 0, .size = 4 },
  1021. .reg_div = { .reg = EXYNOS5_CLKDIV_DISP1_0, .shift = 0, .size = 4 },
  1022. }, {
  1023. .clk = {
  1024. .name = "aclk_266_gscl",
  1025. },
  1026. .sources = &clk_src_gscl_266,
  1027. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP3, .shift = 8, .size = 1 },
  1028. }, {
  1029. .clk = {
  1030. .name = "sclk_g3d",
  1031. .devname = "mali-t604.0",
  1032. .enable = exynos5_clk_block_ctrl,
  1033. .ctrlbit = (1 << 1),
  1034. },
  1035. .sources = &exynos5_clkset_aclk,
  1036. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 20, .size = 1 },
  1037. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 24, .size = 3 },
  1038. }, {
  1039. .clk = {
  1040. .name = "sclk_gscl_wrap",
  1041. .devname = "s5p-mipi-csis.0",
  1042. .enable = exynos5_clksrc_mask_gscl_ctrl,
  1043. .ctrlbit = (1 << 24),
  1044. },
  1045. .sources = &exynos5_clkset_group,
  1046. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 24, .size = 4 },
  1047. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 24, .size = 4 },
  1048. }, {
  1049. .clk = {
  1050. .name = "sclk_gscl_wrap",
  1051. .devname = "s5p-mipi-csis.1",
  1052. .enable = exynos5_clksrc_mask_gscl_ctrl,
  1053. .ctrlbit = (1 << 28),
  1054. },
  1055. .sources = &exynos5_clkset_group,
  1056. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 28, .size = 4 },
  1057. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 28, .size = 4 },
  1058. }, {
  1059. .clk = {
  1060. .name = "sclk_cam0",
  1061. .enable = exynos5_clksrc_mask_gscl_ctrl,
  1062. .ctrlbit = (1 << 16),
  1063. },
  1064. .sources = &exynos5_clkset_group,
  1065. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 16, .size = 4 },
  1066. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 16, .size = 4 },
  1067. }, {
  1068. .clk = {
  1069. .name = "sclk_cam1",
  1070. .enable = exynos5_clksrc_mask_gscl_ctrl,
  1071. .ctrlbit = (1 << 20),
  1072. },
  1073. .sources = &exynos5_clkset_group,
  1074. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 20, .size = 4 },
  1075. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 20, .size = 4 },
  1076. }, {
  1077. .clk = {
  1078. .name = "sclk_jpeg",
  1079. .parent = &exynos5_clk_mout_cpll.clk,
  1080. },
  1081. .reg_div = { .reg = EXYNOS5_CLKDIV_GEN, .shift = 4, .size = 3 },
  1082. },
  1083. };
  1084. /* Clock initialization code */
  1085. static struct clksrc_clk *exynos5_sysclks[] = {
  1086. &exynos5_clk_mout_apll,
  1087. &exynos5_clk_sclk_apll,
  1088. &exynos5_clk_mout_bpll,
  1089. &exynos5_clk_mout_bpll_fout,
  1090. &exynos5_clk_mout_bpll_user,
  1091. &exynos5_clk_mout_cpll,
  1092. &exynos5_clk_mout_epll,
  1093. &exynos5_clk_mout_mpll,
  1094. &exynos5_clk_mout_mpll_fout,
  1095. &exynos5_clk_mout_mpll_user,
  1096. &exynos5_clk_vpllsrc,
  1097. &exynos5_clk_sclk_vpll,
  1098. &exynos5_clk_mout_cpu,
  1099. &exynos5_clk_dout_armclk,
  1100. &exynos5_clk_dout_arm2clk,
  1101. &exynos5_clk_cdrex,
  1102. &exynos5_clk_aclk_400,
  1103. &exynos5_clk_aclk_333,
  1104. &exynos5_clk_aclk_266,
  1105. &exynos5_clk_aclk_200,
  1106. &exynos5_clk_aclk_166,
  1107. &exynos5_clk_aclk_66_pre,
  1108. &exynos5_clk_aclk_66,
  1109. &exynos5_clk_dout_mmc0,
  1110. &exynos5_clk_dout_mmc1,
  1111. &exynos5_clk_dout_mmc2,
  1112. &exynos5_clk_dout_mmc3,
  1113. &exynos5_clk_dout_mmc4,
  1114. &exynos5_clk_aclk_acp,
  1115. &exynos5_clk_pclk_acp,
  1116. &exynos5_clk_sclk_spi0,
  1117. &exynos5_clk_sclk_spi1,
  1118. &exynos5_clk_sclk_spi2,
  1119. &exynos5_clk_mdout_spi0,
  1120. &exynos5_clk_mdout_spi1,
  1121. &exynos5_clk_mdout_spi2,
  1122. };
  1123. static struct clk *exynos5_clk_cdev[] = {
  1124. &exynos5_clk_pdma0,
  1125. &exynos5_clk_pdma1,
  1126. &exynos5_clk_mdma1,
  1127. };
  1128. static struct clksrc_clk *exynos5_clksrc_cdev[] = {
  1129. &exynos5_clk_sclk_uart0,
  1130. &exynos5_clk_sclk_uart1,
  1131. &exynos5_clk_sclk_uart2,
  1132. &exynos5_clk_sclk_uart3,
  1133. &exynos5_clk_sclk_mmc0,
  1134. &exynos5_clk_sclk_mmc1,
  1135. &exynos5_clk_sclk_mmc2,
  1136. &exynos5_clk_sclk_mmc3,
  1137. };
  1138. static struct clk_lookup exynos5_clk_lookup[] = {
  1139. CLKDEV_INIT("exynos4210-uart.0", "clk_uart_baud0", &exynos5_clk_sclk_uart0.clk),
  1140. CLKDEV_INIT("exynos4210-uart.1", "clk_uart_baud0", &exynos5_clk_sclk_uart1.clk),
  1141. CLKDEV_INIT("exynos4210-uart.2", "clk_uart_baud0", &exynos5_clk_sclk_uart2.clk),
  1142. CLKDEV_INIT("exynos4210-uart.3", "clk_uart_baud0", &exynos5_clk_sclk_uart3.clk),
  1143. CLKDEV_INIT("exynos4-sdhci.0", "mmc_busclk.2", &exynos5_clk_sclk_mmc0.clk),
  1144. CLKDEV_INIT("exynos4-sdhci.1", "mmc_busclk.2", &exynos5_clk_sclk_mmc1.clk),
  1145. CLKDEV_INIT("exynos4-sdhci.2", "mmc_busclk.2", &exynos5_clk_sclk_mmc2.clk),
  1146. CLKDEV_INIT("exynos4-sdhci.3", "mmc_busclk.2", &exynos5_clk_sclk_mmc3.clk),
  1147. CLKDEV_INIT("exynos4210-spi.0", "spi_busclk0", &exynos5_clk_sclk_spi0.clk),
  1148. CLKDEV_INIT("exynos4210-spi.1", "spi_busclk0", &exynos5_clk_sclk_spi1.clk),
  1149. CLKDEV_INIT("exynos4210-spi.2", "spi_busclk0", &exynos5_clk_sclk_spi2.clk),
  1150. CLKDEV_INIT("dma-pl330.0", "apb_pclk", &exynos5_clk_pdma0),
  1151. CLKDEV_INIT("dma-pl330.1", "apb_pclk", &exynos5_clk_pdma1),
  1152. CLKDEV_INIT("dma-pl330.2", "apb_pclk", &exynos5_clk_mdma1),
  1153. };
  1154. static unsigned long exynos5_epll_get_rate(struct clk *clk)
  1155. {
  1156. return clk->rate;
  1157. }
  1158. static struct clk *exynos5_clks[] __initdata = {
  1159. &exynos5_clk_sclk_hdmi27m,
  1160. &exynos5_clk_sclk_hdmiphy,
  1161. &clk_fout_bpll,
  1162. &clk_fout_bpll_div2,
  1163. &clk_fout_cpll,
  1164. &clk_fout_mpll_div2,
  1165. &exynos5_clk_armclk,
  1166. };
  1167. static u32 epll_div[][6] = {
  1168. { 192000000, 0, 48, 3, 1, 0 },
  1169. { 180000000, 0, 45, 3, 1, 0 },
  1170. { 73728000, 1, 73, 3, 3, 47710 },
  1171. { 67737600, 1, 90, 4, 3, 20762 },
  1172. { 49152000, 0, 49, 3, 3, 9961 },
  1173. { 45158400, 0, 45, 3, 3, 10381 },
  1174. { 180633600, 0, 45, 3, 1, 10381 },
  1175. };
  1176. static int exynos5_epll_set_rate(struct clk *clk, unsigned long rate)
  1177. {
  1178. unsigned int epll_con, epll_con_k;
  1179. unsigned int i;
  1180. unsigned int tmp;
  1181. unsigned int epll_rate;
  1182. unsigned int locktime;
  1183. unsigned int lockcnt;
  1184. /* Return if nothing changed */
  1185. if (clk->rate == rate)
  1186. return 0;
  1187. if (clk->parent)
  1188. epll_rate = clk_get_rate(clk->parent);
  1189. else
  1190. epll_rate = clk_ext_xtal_mux.rate;
  1191. if (epll_rate != 24000000) {
  1192. pr_err("Invalid Clock : recommended clock is 24MHz.\n");
  1193. return -EINVAL;
  1194. }
  1195. epll_con = __raw_readl(EXYNOS5_EPLL_CON0);
  1196. epll_con &= ~(0x1 << 27 | \
  1197. PLL46XX_MDIV_MASK << PLL46XX_MDIV_SHIFT | \
  1198. PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT | \
  1199. PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
  1200. for (i = 0; i < ARRAY_SIZE(epll_div); i++) {
  1201. if (epll_div[i][0] == rate) {
  1202. epll_con_k = epll_div[i][5] << 0;
  1203. epll_con |= epll_div[i][1] << 27;
  1204. epll_con |= epll_div[i][2] << PLL46XX_MDIV_SHIFT;
  1205. epll_con |= epll_div[i][3] << PLL46XX_PDIV_SHIFT;
  1206. epll_con |= epll_div[i][4] << PLL46XX_SDIV_SHIFT;
  1207. break;
  1208. }
  1209. }
  1210. if (i == ARRAY_SIZE(epll_div)) {
  1211. printk(KERN_ERR "%s: Invalid Clock EPLL Frequency\n",
  1212. __func__);
  1213. return -EINVAL;
  1214. }
  1215. epll_rate /= 1000000;
  1216. /* 3000 max_cycls : specification data */
  1217. locktime = 3000 / epll_rate * epll_div[i][3];
  1218. lockcnt = locktime * 10000 / (10000 / epll_rate);
  1219. __raw_writel(lockcnt, EXYNOS5_EPLL_LOCK);
  1220. __raw_writel(epll_con, EXYNOS5_EPLL_CON0);
  1221. __raw_writel(epll_con_k, EXYNOS5_EPLL_CON1);
  1222. do {
  1223. tmp = __raw_readl(EXYNOS5_EPLL_CON0);
  1224. } while (!(tmp & 0x1 << EXYNOS5_EPLLCON0_LOCKED_SHIFT));
  1225. clk->rate = rate;
  1226. return 0;
  1227. }
  1228. static struct clk_ops exynos5_epll_ops = {
  1229. .get_rate = exynos5_epll_get_rate,
  1230. .set_rate = exynos5_epll_set_rate,
  1231. };
  1232. static int xtal_rate;
  1233. static unsigned long exynos5_fout_apll_get_rate(struct clk *clk)
  1234. {
  1235. return s5p_get_pll35xx(xtal_rate, __raw_readl(EXYNOS5_APLL_CON0));
  1236. }
  1237. static struct clk_ops exynos5_fout_apll_ops = {
  1238. .get_rate = exynos5_fout_apll_get_rate,
  1239. };
  1240. #ifdef CONFIG_PM
  1241. static int exynos5_clock_suspend(void)
  1242. {
  1243. s3c_pm_do_save(exynos5_clock_save, ARRAY_SIZE(exynos5_clock_save));
  1244. return 0;
  1245. }
  1246. static void exynos5_clock_resume(void)
  1247. {
  1248. s3c_pm_do_restore_core(exynos5_clock_save, ARRAY_SIZE(exynos5_clock_save));
  1249. }
  1250. #else
  1251. #define exynos5_clock_suspend NULL
  1252. #define exynos5_clock_resume NULL
  1253. #endif
  1254. struct syscore_ops exynos5_clock_syscore_ops = {
  1255. .suspend = exynos5_clock_suspend,
  1256. .resume = exynos5_clock_resume,
  1257. };
  1258. void __init_or_cpufreq exynos5_setup_clocks(void)
  1259. {
  1260. struct clk *xtal_clk;
  1261. unsigned long apll;
  1262. unsigned long bpll;
  1263. unsigned long cpll;
  1264. unsigned long mpll;
  1265. unsigned long epll;
  1266. unsigned long vpll;
  1267. unsigned long vpllsrc;
  1268. unsigned long xtal;
  1269. unsigned long armclk;
  1270. unsigned long mout_cdrex;
  1271. unsigned long aclk_400;
  1272. unsigned long aclk_333;
  1273. unsigned long aclk_266;
  1274. unsigned long aclk_200;
  1275. unsigned long aclk_166;
  1276. unsigned long aclk_66;
  1277. unsigned int ptr;
  1278. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  1279. xtal_clk = clk_get(NULL, "xtal");
  1280. BUG_ON(IS_ERR(xtal_clk));
  1281. xtal = clk_get_rate(xtal_clk);
  1282. xtal_rate = xtal;
  1283. clk_put(xtal_clk);
  1284. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  1285. apll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_APLL_CON0));
  1286. bpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_BPLL_CON0));
  1287. cpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_CPLL_CON0));
  1288. mpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_MPLL_CON0));
  1289. epll = s5p_get_pll36xx(xtal, __raw_readl(EXYNOS5_EPLL_CON0),
  1290. __raw_readl(EXYNOS5_EPLL_CON1));
  1291. vpllsrc = clk_get_rate(&exynos5_clk_vpllsrc.clk);
  1292. vpll = s5p_get_pll36xx(vpllsrc, __raw_readl(EXYNOS5_VPLL_CON0),
  1293. __raw_readl(EXYNOS5_VPLL_CON1));
  1294. clk_fout_apll.ops = &exynos5_fout_apll_ops;
  1295. clk_fout_bpll.rate = bpll;
  1296. clk_fout_bpll_div2.rate = bpll >> 1;
  1297. clk_fout_cpll.rate = cpll;
  1298. clk_fout_mpll.rate = mpll;
  1299. clk_fout_mpll_div2.rate = mpll >> 1;
  1300. clk_fout_epll.rate = epll;
  1301. clk_fout_vpll.rate = vpll;
  1302. printk(KERN_INFO "EXYNOS5: PLL settings, A=%ld, B=%ld, C=%ld\n"
  1303. "M=%ld, E=%ld V=%ld",
  1304. apll, bpll, cpll, mpll, epll, vpll);
  1305. armclk = clk_get_rate(&exynos5_clk_armclk);
  1306. mout_cdrex = clk_get_rate(&exynos5_clk_cdrex.clk);
  1307. aclk_400 = clk_get_rate(&exynos5_clk_aclk_400.clk);
  1308. aclk_333 = clk_get_rate(&exynos5_clk_aclk_333.clk);
  1309. aclk_266 = clk_get_rate(&exynos5_clk_aclk_266.clk);
  1310. aclk_200 = clk_get_rate(&exynos5_clk_aclk_200.clk);
  1311. aclk_166 = clk_get_rate(&exynos5_clk_aclk_166.clk);
  1312. aclk_66 = clk_get_rate(&exynos5_clk_aclk_66.clk);
  1313. printk(KERN_INFO "EXYNOS5: ARMCLK=%ld, CDREX=%ld, ACLK400=%ld\n"
  1314. "ACLK333=%ld, ACLK266=%ld, ACLK200=%ld\n"
  1315. "ACLK166=%ld, ACLK66=%ld\n",
  1316. armclk, mout_cdrex, aclk_400,
  1317. aclk_333, aclk_266, aclk_200,
  1318. aclk_166, aclk_66);
  1319. clk_fout_epll.ops = &exynos5_epll_ops;
  1320. if (clk_set_parent(&exynos5_clk_mout_epll.clk, &clk_fout_epll))
  1321. printk(KERN_ERR "Unable to set parent %s of clock %s.\n",
  1322. clk_fout_epll.name, exynos5_clk_mout_epll.clk.name);
  1323. clk_set_rate(&exynos5_clk_sclk_apll.clk, 100000000);
  1324. clk_set_rate(&exynos5_clk_aclk_266.clk, 300000000);
  1325. clk_set_rate(&exynos5_clk_aclk_acp.clk, 267000000);
  1326. clk_set_rate(&exynos5_clk_pclk_acp.clk, 134000000);
  1327. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clksrcs); ptr++)
  1328. s3c_set_clksrc(&exynos5_clksrcs[ptr], true);
  1329. }
  1330. void __init exynos5_register_clocks(void)
  1331. {
  1332. int ptr;
  1333. s3c24xx_register_clocks(exynos5_clks, ARRAY_SIZE(exynos5_clks));
  1334. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_sysclks); ptr++)
  1335. s3c_register_clksrc(exynos5_sysclks[ptr], 1);
  1336. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_sclk_tv); ptr++)
  1337. s3c_register_clksrc(exynos5_sclk_tv[ptr], 1);
  1338. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clksrc_cdev); ptr++)
  1339. s3c_register_clksrc(exynos5_clksrc_cdev[ptr], 1);
  1340. s3c_register_clksrc(exynos5_clksrcs, ARRAY_SIZE(exynos5_clksrcs));
  1341. s3c_register_clocks(exynos5_init_clocks_on, ARRAY_SIZE(exynos5_init_clocks_on));
  1342. s3c24xx_register_clocks(exynos5_clk_cdev, ARRAY_SIZE(exynos5_clk_cdev));
  1343. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clk_cdev); ptr++)
  1344. s3c_disable_clocks(exynos5_clk_cdev[ptr], 1);
  1345. s3c_register_clocks(exynos5_init_clocks_off, ARRAY_SIZE(exynos5_init_clocks_off));
  1346. s3c_disable_clocks(exynos5_init_clocks_off, ARRAY_SIZE(exynos5_init_clocks_off));
  1347. clkdev_add_table(exynos5_clk_lookup, ARRAY_SIZE(exynos5_clk_lookup));
  1348. register_syscore_ops(&exynos5_clock_syscore_ops);
  1349. s3c_pwmclk_init();
  1350. }