io_apic.c 98 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138
  1. /*
  2. * Intel IO-APIC support for multi-Pentium hosts.
  3. *
  4. * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
  5. *
  6. * Many thanks to Stig Venaas for trying out countless experimental
  7. * patches and reporting/debugging problems patiently!
  8. *
  9. * (c) 1999, Multiple IO-APIC support, developed by
  10. * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
  11. * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
  12. * further tested and cleaned up by Zach Brown <zab@redhat.com>
  13. * and Ingo Molnar <mingo@redhat.com>
  14. *
  15. * Fixes
  16. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  17. * thanks to Eric Gilmore
  18. * and Rolf G. Tews
  19. * for testing these extensively
  20. * Paul Diefenbaugh : Added full ACPI support
  21. */
  22. #include <linux/mm.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/init.h>
  25. #include <linux/delay.h>
  26. #include <linux/sched.h>
  27. #include <linux/pci.h>
  28. #include <linux/mc146818rtc.h>
  29. #include <linux/compiler.h>
  30. #include <linux/acpi.h>
  31. #include <linux/module.h>
  32. #include <linux/sysdev.h>
  33. #include <linux/msi.h>
  34. #include <linux/htirq.h>
  35. #include <linux/freezer.h>
  36. #include <linux/kthread.h>
  37. #include <linux/jiffies.h> /* time_after() */
  38. #ifdef CONFIG_ACPI
  39. #include <acpi/acpi_bus.h>
  40. #endif
  41. #include <linux/bootmem.h>
  42. #include <linux/dmar.h>
  43. #include <linux/hpet.h>
  44. #include <asm/idle.h>
  45. #include <asm/io.h>
  46. #include <asm/smp.h>
  47. #include <asm/cpu.h>
  48. #include <asm/desc.h>
  49. #include <asm/proto.h>
  50. #include <asm/acpi.h>
  51. #include <asm/dma.h>
  52. #include <asm/timer.h>
  53. #include <asm/i8259.h>
  54. #include <asm/nmi.h>
  55. #include <asm/msidef.h>
  56. #include <asm/hypertransport.h>
  57. #include <asm/setup.h>
  58. #include <asm/irq_remapping.h>
  59. #include <asm/hpet.h>
  60. #include <asm/hw_irq.h>
  61. #include <asm/uv/uv_hub.h>
  62. #include <asm/uv/uv_irq.h>
  63. #include <asm/apic.h>
  64. #define __apicdebuginit(type) static type __init
  65. #define for_each_irq_pin(entry, head) \
  66. for (entry = head; entry; entry = entry->next)
  67. /*
  68. * Is the SiS APIC rmw bug present ?
  69. * -1 = don't know, 0 = no, 1 = yes
  70. */
  71. int sis_apic_bug = -1;
  72. static DEFINE_SPINLOCK(ioapic_lock);
  73. static DEFINE_SPINLOCK(vector_lock);
  74. /*
  75. * # of IRQ routing registers
  76. */
  77. int nr_ioapic_registers[MAX_IO_APICS];
  78. /* I/O APIC entries */
  79. struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
  80. int nr_ioapics;
  81. /* MP IRQ source entries */
  82. struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
  83. /* # of MP IRQ source entries */
  84. int mp_irq_entries;
  85. #if defined (CONFIG_MCA) || defined (CONFIG_EISA)
  86. int mp_bus_id_to_type[MAX_MP_BUSSES];
  87. #endif
  88. DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
  89. int skip_ioapic_setup;
  90. void arch_disable_smp_support(void)
  91. {
  92. #ifdef CONFIG_PCI
  93. noioapicquirk = 1;
  94. noioapicreroute = -1;
  95. #endif
  96. skip_ioapic_setup = 1;
  97. }
  98. static int __init parse_noapic(char *str)
  99. {
  100. /* disable IO-APIC */
  101. arch_disable_smp_support();
  102. return 0;
  103. }
  104. early_param("noapic", parse_noapic);
  105. struct irq_pin_list {
  106. int apic, pin;
  107. struct irq_pin_list *next;
  108. };
  109. static struct irq_pin_list *get_one_free_irq_2_pin(int node)
  110. {
  111. struct irq_pin_list *pin;
  112. pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);
  113. return pin;
  114. }
  115. /*
  116. * This is performance-critical, we want to do it O(1)
  117. *
  118. * Most irqs are mapped 1:1 with pins.
  119. */
  120. struct irq_cfg {
  121. struct irq_pin_list *irq_2_pin;
  122. cpumask_var_t domain;
  123. cpumask_var_t old_domain;
  124. unsigned move_cleanup_count;
  125. u8 vector;
  126. u8 move_in_progress : 1;
  127. };
  128. /* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
  129. #ifdef CONFIG_SPARSE_IRQ
  130. static struct irq_cfg irq_cfgx[] = {
  131. #else
  132. static struct irq_cfg irq_cfgx[NR_IRQS] = {
  133. #endif
  134. [0] = { .vector = IRQ0_VECTOR, },
  135. [1] = { .vector = IRQ1_VECTOR, },
  136. [2] = { .vector = IRQ2_VECTOR, },
  137. [3] = { .vector = IRQ3_VECTOR, },
  138. [4] = { .vector = IRQ4_VECTOR, },
  139. [5] = { .vector = IRQ5_VECTOR, },
  140. [6] = { .vector = IRQ6_VECTOR, },
  141. [7] = { .vector = IRQ7_VECTOR, },
  142. [8] = { .vector = IRQ8_VECTOR, },
  143. [9] = { .vector = IRQ9_VECTOR, },
  144. [10] = { .vector = IRQ10_VECTOR, },
  145. [11] = { .vector = IRQ11_VECTOR, },
  146. [12] = { .vector = IRQ12_VECTOR, },
  147. [13] = { .vector = IRQ13_VECTOR, },
  148. [14] = { .vector = IRQ14_VECTOR, },
  149. [15] = { .vector = IRQ15_VECTOR, },
  150. };
  151. int __init arch_early_irq_init(void)
  152. {
  153. struct irq_cfg *cfg;
  154. struct irq_desc *desc;
  155. int count;
  156. int node;
  157. int i;
  158. cfg = irq_cfgx;
  159. count = ARRAY_SIZE(irq_cfgx);
  160. node= cpu_to_node(boot_cpu_id);
  161. for (i = 0; i < count; i++) {
  162. desc = irq_to_desc(i);
  163. desc->chip_data = &cfg[i];
  164. zalloc_cpumask_var_node(&cfg[i].domain, GFP_NOWAIT, node);
  165. zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_NOWAIT, node);
  166. if (i < NR_IRQS_LEGACY)
  167. cpumask_setall(cfg[i].domain);
  168. }
  169. return 0;
  170. }
  171. #ifdef CONFIG_SPARSE_IRQ
  172. static struct irq_cfg *irq_cfg(unsigned int irq)
  173. {
  174. struct irq_cfg *cfg = NULL;
  175. struct irq_desc *desc;
  176. desc = irq_to_desc(irq);
  177. if (desc)
  178. cfg = desc->chip_data;
  179. return cfg;
  180. }
  181. static struct irq_cfg *get_one_free_irq_cfg(int node)
  182. {
  183. struct irq_cfg *cfg;
  184. cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
  185. if (cfg) {
  186. if (!alloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node)) {
  187. kfree(cfg);
  188. cfg = NULL;
  189. } else if (!alloc_cpumask_var_node(&cfg->old_domain,
  190. GFP_ATOMIC, node)) {
  191. free_cpumask_var(cfg->domain);
  192. kfree(cfg);
  193. cfg = NULL;
  194. } else {
  195. cpumask_clear(cfg->domain);
  196. cpumask_clear(cfg->old_domain);
  197. }
  198. }
  199. return cfg;
  200. }
  201. int arch_init_chip_data(struct irq_desc *desc, int node)
  202. {
  203. struct irq_cfg *cfg;
  204. cfg = desc->chip_data;
  205. if (!cfg) {
  206. desc->chip_data = get_one_free_irq_cfg(node);
  207. if (!desc->chip_data) {
  208. printk(KERN_ERR "can not alloc irq_cfg\n");
  209. BUG_ON(1);
  210. }
  211. }
  212. return 0;
  213. }
  214. /* for move_irq_desc */
  215. static void
  216. init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int node)
  217. {
  218. struct irq_pin_list *old_entry, *head, *tail, *entry;
  219. cfg->irq_2_pin = NULL;
  220. old_entry = old_cfg->irq_2_pin;
  221. if (!old_entry)
  222. return;
  223. entry = get_one_free_irq_2_pin(node);
  224. if (!entry)
  225. return;
  226. entry->apic = old_entry->apic;
  227. entry->pin = old_entry->pin;
  228. head = entry;
  229. tail = entry;
  230. old_entry = old_entry->next;
  231. while (old_entry) {
  232. entry = get_one_free_irq_2_pin(node);
  233. if (!entry) {
  234. entry = head;
  235. while (entry) {
  236. head = entry->next;
  237. kfree(entry);
  238. entry = head;
  239. }
  240. /* still use the old one */
  241. return;
  242. }
  243. entry->apic = old_entry->apic;
  244. entry->pin = old_entry->pin;
  245. tail->next = entry;
  246. tail = entry;
  247. old_entry = old_entry->next;
  248. }
  249. tail->next = NULL;
  250. cfg->irq_2_pin = head;
  251. }
  252. static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
  253. {
  254. struct irq_pin_list *entry, *next;
  255. if (old_cfg->irq_2_pin == cfg->irq_2_pin)
  256. return;
  257. entry = old_cfg->irq_2_pin;
  258. while (entry) {
  259. next = entry->next;
  260. kfree(entry);
  261. entry = next;
  262. }
  263. old_cfg->irq_2_pin = NULL;
  264. }
  265. void arch_init_copy_chip_data(struct irq_desc *old_desc,
  266. struct irq_desc *desc, int node)
  267. {
  268. struct irq_cfg *cfg;
  269. struct irq_cfg *old_cfg;
  270. cfg = get_one_free_irq_cfg(node);
  271. if (!cfg)
  272. return;
  273. desc->chip_data = cfg;
  274. old_cfg = old_desc->chip_data;
  275. memcpy(cfg, old_cfg, sizeof(struct irq_cfg));
  276. init_copy_irq_2_pin(old_cfg, cfg, node);
  277. }
  278. static void free_irq_cfg(struct irq_cfg *old_cfg)
  279. {
  280. kfree(old_cfg);
  281. }
  282. void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
  283. {
  284. struct irq_cfg *old_cfg, *cfg;
  285. old_cfg = old_desc->chip_data;
  286. cfg = desc->chip_data;
  287. if (old_cfg == cfg)
  288. return;
  289. if (old_cfg) {
  290. free_irq_2_pin(old_cfg, cfg);
  291. free_irq_cfg(old_cfg);
  292. old_desc->chip_data = NULL;
  293. }
  294. }
  295. /* end for move_irq_desc */
  296. #else
  297. static struct irq_cfg *irq_cfg(unsigned int irq)
  298. {
  299. return irq < nr_irqs ? irq_cfgx + irq : NULL;
  300. }
  301. #endif
  302. struct io_apic {
  303. unsigned int index;
  304. unsigned int unused[3];
  305. unsigned int data;
  306. unsigned int unused2[11];
  307. unsigned int eoi;
  308. };
  309. static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
  310. {
  311. return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
  312. + (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
  313. }
  314. static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
  315. {
  316. struct io_apic __iomem *io_apic = io_apic_base(apic);
  317. writel(vector, &io_apic->eoi);
  318. }
  319. static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
  320. {
  321. struct io_apic __iomem *io_apic = io_apic_base(apic);
  322. writel(reg, &io_apic->index);
  323. return readl(&io_apic->data);
  324. }
  325. static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
  326. {
  327. struct io_apic __iomem *io_apic = io_apic_base(apic);
  328. writel(reg, &io_apic->index);
  329. writel(value, &io_apic->data);
  330. }
  331. /*
  332. * Re-write a value: to be used for read-modify-write
  333. * cycles where the read already set up the index register.
  334. *
  335. * Older SiS APIC requires we rewrite the index register
  336. */
  337. static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
  338. {
  339. struct io_apic __iomem *io_apic = io_apic_base(apic);
  340. if (sis_apic_bug)
  341. writel(reg, &io_apic->index);
  342. writel(value, &io_apic->data);
  343. }
  344. static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
  345. {
  346. struct irq_pin_list *entry;
  347. unsigned long flags;
  348. spin_lock_irqsave(&ioapic_lock, flags);
  349. for_each_irq_pin(entry, cfg->irq_2_pin) {
  350. unsigned int reg;
  351. int pin;
  352. pin = entry->pin;
  353. reg = io_apic_read(entry->apic, 0x10 + pin*2);
  354. /* Is the remote IRR bit set? */
  355. if (reg & IO_APIC_REDIR_REMOTE_IRR) {
  356. spin_unlock_irqrestore(&ioapic_lock, flags);
  357. return true;
  358. }
  359. }
  360. spin_unlock_irqrestore(&ioapic_lock, flags);
  361. return false;
  362. }
  363. union entry_union {
  364. struct { u32 w1, w2; };
  365. struct IO_APIC_route_entry entry;
  366. };
  367. static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
  368. {
  369. union entry_union eu;
  370. unsigned long flags;
  371. spin_lock_irqsave(&ioapic_lock, flags);
  372. eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
  373. eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
  374. spin_unlock_irqrestore(&ioapic_lock, flags);
  375. return eu.entry;
  376. }
  377. /*
  378. * When we write a new IO APIC routing entry, we need to write the high
  379. * word first! If the mask bit in the low word is clear, we will enable
  380. * the interrupt, and we need to make sure the entry is fully populated
  381. * before that happens.
  382. */
  383. static void
  384. __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  385. {
  386. union entry_union eu = {{0, 0}};
  387. eu.entry = e;
  388. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  389. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  390. }
  391. void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  392. {
  393. unsigned long flags;
  394. spin_lock_irqsave(&ioapic_lock, flags);
  395. __ioapic_write_entry(apic, pin, e);
  396. spin_unlock_irqrestore(&ioapic_lock, flags);
  397. }
  398. /*
  399. * When we mask an IO APIC routing entry, we need to write the low
  400. * word first, in order to set the mask bit before we change the
  401. * high bits!
  402. */
  403. static void ioapic_mask_entry(int apic, int pin)
  404. {
  405. unsigned long flags;
  406. union entry_union eu = { .entry.mask = 1 };
  407. spin_lock_irqsave(&ioapic_lock, flags);
  408. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  409. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  410. spin_unlock_irqrestore(&ioapic_lock, flags);
  411. }
  412. /*
  413. * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
  414. * shared ISA-space IRQs, so we have to support them. We are super
  415. * fast in the common case, and fast for shared ISA-space IRQs.
  416. */
  417. static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
  418. {
  419. struct irq_pin_list **last, *entry;
  420. /* don't allow duplicates */
  421. last = &cfg->irq_2_pin;
  422. for_each_irq_pin(entry, cfg->irq_2_pin) {
  423. if (entry->apic == apic && entry->pin == pin)
  424. return;
  425. last = &entry->next;
  426. }
  427. entry = get_one_free_irq_2_pin(node);
  428. entry->apic = apic;
  429. entry->pin = pin;
  430. *last = entry;
  431. }
  432. /*
  433. * Reroute an IRQ to a different pin.
  434. */
  435. static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
  436. int oldapic, int oldpin,
  437. int newapic, int newpin)
  438. {
  439. struct irq_pin_list *entry;
  440. for_each_irq_pin(entry, cfg->irq_2_pin) {
  441. if (entry->apic == oldapic && entry->pin == oldpin) {
  442. entry->apic = newapic;
  443. entry->pin = newpin;
  444. /* every one is different, right? */
  445. return;
  446. }
  447. }
  448. /* old apic/pin didn't exist, so just add new ones */
  449. add_pin_to_irq_node(cfg, node, newapic, newpin);
  450. }
  451. static void io_apic_modify_irq(struct irq_cfg *cfg,
  452. int mask_and, int mask_or,
  453. void (*final)(struct irq_pin_list *entry))
  454. {
  455. int pin;
  456. struct irq_pin_list *entry;
  457. for_each_irq_pin(entry, cfg->irq_2_pin) {
  458. unsigned int reg;
  459. pin = entry->pin;
  460. reg = io_apic_read(entry->apic, 0x10 + pin * 2);
  461. reg &= mask_and;
  462. reg |= mask_or;
  463. io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
  464. if (final)
  465. final(entry);
  466. }
  467. }
  468. static void __unmask_IO_APIC_irq(struct irq_cfg *cfg)
  469. {
  470. io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
  471. }
  472. static void io_apic_sync(struct irq_pin_list *entry)
  473. {
  474. /*
  475. * Synchronize the IO-APIC and the CPU by doing
  476. * a dummy read from the IO-APIC
  477. */
  478. struct io_apic __iomem *io_apic;
  479. io_apic = io_apic_base(entry->apic);
  480. readl(&io_apic->data);
  481. }
  482. static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
  483. {
  484. io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
  485. }
  486. static void __mask_and_edge_IO_APIC_irq(struct irq_cfg *cfg)
  487. {
  488. io_apic_modify_irq(cfg, ~IO_APIC_REDIR_LEVEL_TRIGGER,
  489. IO_APIC_REDIR_MASKED, NULL);
  490. }
  491. static void __unmask_and_level_IO_APIC_irq(struct irq_cfg *cfg)
  492. {
  493. io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED,
  494. IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
  495. }
  496. static void mask_IO_APIC_irq_desc(struct irq_desc *desc)
  497. {
  498. struct irq_cfg *cfg = desc->chip_data;
  499. unsigned long flags;
  500. BUG_ON(!cfg);
  501. spin_lock_irqsave(&ioapic_lock, flags);
  502. __mask_IO_APIC_irq(cfg);
  503. spin_unlock_irqrestore(&ioapic_lock, flags);
  504. }
  505. static void unmask_IO_APIC_irq_desc(struct irq_desc *desc)
  506. {
  507. struct irq_cfg *cfg = desc->chip_data;
  508. unsigned long flags;
  509. spin_lock_irqsave(&ioapic_lock, flags);
  510. __unmask_IO_APIC_irq(cfg);
  511. spin_unlock_irqrestore(&ioapic_lock, flags);
  512. }
  513. static void mask_IO_APIC_irq(unsigned int irq)
  514. {
  515. struct irq_desc *desc = irq_to_desc(irq);
  516. mask_IO_APIC_irq_desc(desc);
  517. }
  518. static void unmask_IO_APIC_irq(unsigned int irq)
  519. {
  520. struct irq_desc *desc = irq_to_desc(irq);
  521. unmask_IO_APIC_irq_desc(desc);
  522. }
  523. static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
  524. {
  525. struct IO_APIC_route_entry entry;
  526. /* Check delivery_mode to be sure we're not clearing an SMI pin */
  527. entry = ioapic_read_entry(apic, pin);
  528. if (entry.delivery_mode == dest_SMI)
  529. return;
  530. /*
  531. * Disable it in the IO-APIC irq-routing table:
  532. */
  533. ioapic_mask_entry(apic, pin);
  534. }
  535. static void clear_IO_APIC (void)
  536. {
  537. int apic, pin;
  538. for (apic = 0; apic < nr_ioapics; apic++)
  539. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  540. clear_IO_APIC_pin(apic, pin);
  541. }
  542. #ifdef CONFIG_X86_32
  543. /*
  544. * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
  545. * specific CPU-side IRQs.
  546. */
  547. #define MAX_PIRQS 8
  548. static int pirq_entries[MAX_PIRQS] = {
  549. [0 ... MAX_PIRQS - 1] = -1
  550. };
  551. static int __init ioapic_pirq_setup(char *str)
  552. {
  553. int i, max;
  554. int ints[MAX_PIRQS+1];
  555. get_options(str, ARRAY_SIZE(ints), ints);
  556. apic_printk(APIC_VERBOSE, KERN_INFO
  557. "PIRQ redirection, working around broken MP-BIOS.\n");
  558. max = MAX_PIRQS;
  559. if (ints[0] < MAX_PIRQS)
  560. max = ints[0];
  561. for (i = 0; i < max; i++) {
  562. apic_printk(APIC_VERBOSE, KERN_DEBUG
  563. "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
  564. /*
  565. * PIRQs are mapped upside down, usually.
  566. */
  567. pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
  568. }
  569. return 1;
  570. }
  571. __setup("pirq=", ioapic_pirq_setup);
  572. #endif /* CONFIG_X86_32 */
  573. struct IO_APIC_route_entry **alloc_ioapic_entries(void)
  574. {
  575. int apic;
  576. struct IO_APIC_route_entry **ioapic_entries;
  577. ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
  578. GFP_ATOMIC);
  579. if (!ioapic_entries)
  580. return 0;
  581. for (apic = 0; apic < nr_ioapics; apic++) {
  582. ioapic_entries[apic] =
  583. kzalloc(sizeof(struct IO_APIC_route_entry) *
  584. nr_ioapic_registers[apic], GFP_ATOMIC);
  585. if (!ioapic_entries[apic])
  586. goto nomem;
  587. }
  588. return ioapic_entries;
  589. nomem:
  590. while (--apic >= 0)
  591. kfree(ioapic_entries[apic]);
  592. kfree(ioapic_entries);
  593. return 0;
  594. }
  595. /*
  596. * Saves all the IO-APIC RTE's
  597. */
  598. int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  599. {
  600. int apic, pin;
  601. if (!ioapic_entries)
  602. return -ENOMEM;
  603. for (apic = 0; apic < nr_ioapics; apic++) {
  604. if (!ioapic_entries[apic])
  605. return -ENOMEM;
  606. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  607. ioapic_entries[apic][pin] =
  608. ioapic_read_entry(apic, pin);
  609. }
  610. return 0;
  611. }
  612. /*
  613. * Mask all IO APIC entries.
  614. */
  615. void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  616. {
  617. int apic, pin;
  618. if (!ioapic_entries)
  619. return;
  620. for (apic = 0; apic < nr_ioapics; apic++) {
  621. if (!ioapic_entries[apic])
  622. break;
  623. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  624. struct IO_APIC_route_entry entry;
  625. entry = ioapic_entries[apic][pin];
  626. if (!entry.mask) {
  627. entry.mask = 1;
  628. ioapic_write_entry(apic, pin, entry);
  629. }
  630. }
  631. }
  632. }
  633. /*
  634. * Restore IO APIC entries which was saved in ioapic_entries.
  635. */
  636. int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  637. {
  638. int apic, pin;
  639. if (!ioapic_entries)
  640. return -ENOMEM;
  641. for (apic = 0; apic < nr_ioapics; apic++) {
  642. if (!ioapic_entries[apic])
  643. return -ENOMEM;
  644. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  645. ioapic_write_entry(apic, pin,
  646. ioapic_entries[apic][pin]);
  647. }
  648. return 0;
  649. }
  650. void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
  651. {
  652. int apic;
  653. for (apic = 0; apic < nr_ioapics; apic++)
  654. kfree(ioapic_entries[apic]);
  655. kfree(ioapic_entries);
  656. }
  657. /*
  658. * Find the IRQ entry number of a certain pin.
  659. */
  660. static int find_irq_entry(int apic, int pin, int type)
  661. {
  662. int i;
  663. for (i = 0; i < mp_irq_entries; i++)
  664. if (mp_irqs[i].irqtype == type &&
  665. (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
  666. mp_irqs[i].dstapic == MP_APIC_ALL) &&
  667. mp_irqs[i].dstirq == pin)
  668. return i;
  669. return -1;
  670. }
  671. /*
  672. * Find the pin to which IRQ[irq] (ISA) is connected
  673. */
  674. static int __init find_isa_irq_pin(int irq, int type)
  675. {
  676. int i;
  677. for (i = 0; i < mp_irq_entries; i++) {
  678. int lbus = mp_irqs[i].srcbus;
  679. if (test_bit(lbus, mp_bus_not_pci) &&
  680. (mp_irqs[i].irqtype == type) &&
  681. (mp_irqs[i].srcbusirq == irq))
  682. return mp_irqs[i].dstirq;
  683. }
  684. return -1;
  685. }
  686. static int __init find_isa_irq_apic(int irq, int type)
  687. {
  688. int i;
  689. for (i = 0; i < mp_irq_entries; i++) {
  690. int lbus = mp_irqs[i].srcbus;
  691. if (test_bit(lbus, mp_bus_not_pci) &&
  692. (mp_irqs[i].irqtype == type) &&
  693. (mp_irqs[i].srcbusirq == irq))
  694. break;
  695. }
  696. if (i < mp_irq_entries) {
  697. int apic;
  698. for(apic = 0; apic < nr_ioapics; apic++) {
  699. if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
  700. return apic;
  701. }
  702. }
  703. return -1;
  704. }
  705. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  706. /*
  707. * EISA Edge/Level control register, ELCR
  708. */
  709. static int EISA_ELCR(unsigned int irq)
  710. {
  711. if (irq < NR_IRQS_LEGACY) {
  712. unsigned int port = 0x4d0 + (irq >> 3);
  713. return (inb(port) >> (irq & 7)) & 1;
  714. }
  715. apic_printk(APIC_VERBOSE, KERN_INFO
  716. "Broken MPtable reports ISA irq %d\n", irq);
  717. return 0;
  718. }
  719. #endif
  720. /* ISA interrupts are always polarity zero edge triggered,
  721. * when listed as conforming in the MP table. */
  722. #define default_ISA_trigger(idx) (0)
  723. #define default_ISA_polarity(idx) (0)
  724. /* EISA interrupts are always polarity zero and can be edge or level
  725. * trigger depending on the ELCR value. If an interrupt is listed as
  726. * EISA conforming in the MP table, that means its trigger type must
  727. * be read in from the ELCR */
  728. #define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].srcbusirq))
  729. #define default_EISA_polarity(idx) default_ISA_polarity(idx)
  730. /* PCI interrupts are always polarity one level triggered,
  731. * when listed as conforming in the MP table. */
  732. #define default_PCI_trigger(idx) (1)
  733. #define default_PCI_polarity(idx) (1)
  734. /* MCA interrupts are always polarity zero level triggered,
  735. * when listed as conforming in the MP table. */
  736. #define default_MCA_trigger(idx) (1)
  737. #define default_MCA_polarity(idx) default_ISA_polarity(idx)
  738. static int MPBIOS_polarity(int idx)
  739. {
  740. int bus = mp_irqs[idx].srcbus;
  741. int polarity;
  742. /*
  743. * Determine IRQ line polarity (high active or low active):
  744. */
  745. switch (mp_irqs[idx].irqflag & 3)
  746. {
  747. case 0: /* conforms, ie. bus-type dependent polarity */
  748. if (test_bit(bus, mp_bus_not_pci))
  749. polarity = default_ISA_polarity(idx);
  750. else
  751. polarity = default_PCI_polarity(idx);
  752. break;
  753. case 1: /* high active */
  754. {
  755. polarity = 0;
  756. break;
  757. }
  758. case 2: /* reserved */
  759. {
  760. printk(KERN_WARNING "broken BIOS!!\n");
  761. polarity = 1;
  762. break;
  763. }
  764. case 3: /* low active */
  765. {
  766. polarity = 1;
  767. break;
  768. }
  769. default: /* invalid */
  770. {
  771. printk(KERN_WARNING "broken BIOS!!\n");
  772. polarity = 1;
  773. break;
  774. }
  775. }
  776. return polarity;
  777. }
  778. static int MPBIOS_trigger(int idx)
  779. {
  780. int bus = mp_irqs[idx].srcbus;
  781. int trigger;
  782. /*
  783. * Determine IRQ trigger mode (edge or level sensitive):
  784. */
  785. switch ((mp_irqs[idx].irqflag>>2) & 3)
  786. {
  787. case 0: /* conforms, ie. bus-type dependent */
  788. if (test_bit(bus, mp_bus_not_pci))
  789. trigger = default_ISA_trigger(idx);
  790. else
  791. trigger = default_PCI_trigger(idx);
  792. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  793. switch (mp_bus_id_to_type[bus]) {
  794. case MP_BUS_ISA: /* ISA pin */
  795. {
  796. /* set before the switch */
  797. break;
  798. }
  799. case MP_BUS_EISA: /* EISA pin */
  800. {
  801. trigger = default_EISA_trigger(idx);
  802. break;
  803. }
  804. case MP_BUS_PCI: /* PCI pin */
  805. {
  806. /* set before the switch */
  807. break;
  808. }
  809. case MP_BUS_MCA: /* MCA pin */
  810. {
  811. trigger = default_MCA_trigger(idx);
  812. break;
  813. }
  814. default:
  815. {
  816. printk(KERN_WARNING "broken BIOS!!\n");
  817. trigger = 1;
  818. break;
  819. }
  820. }
  821. #endif
  822. break;
  823. case 1: /* edge */
  824. {
  825. trigger = 0;
  826. break;
  827. }
  828. case 2: /* reserved */
  829. {
  830. printk(KERN_WARNING "broken BIOS!!\n");
  831. trigger = 1;
  832. break;
  833. }
  834. case 3: /* level */
  835. {
  836. trigger = 1;
  837. break;
  838. }
  839. default: /* invalid */
  840. {
  841. printk(KERN_WARNING "broken BIOS!!\n");
  842. trigger = 0;
  843. break;
  844. }
  845. }
  846. return trigger;
  847. }
  848. static inline int irq_polarity(int idx)
  849. {
  850. return MPBIOS_polarity(idx);
  851. }
  852. static inline int irq_trigger(int idx)
  853. {
  854. return MPBIOS_trigger(idx);
  855. }
  856. int (*ioapic_renumber_irq)(int ioapic, int irq);
  857. static int pin_2_irq(int idx, int apic, int pin)
  858. {
  859. int irq, i;
  860. int bus = mp_irqs[idx].srcbus;
  861. /*
  862. * Debugging check, we are in big trouble if this message pops up!
  863. */
  864. if (mp_irqs[idx].dstirq != pin)
  865. printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
  866. if (test_bit(bus, mp_bus_not_pci)) {
  867. irq = mp_irqs[idx].srcbusirq;
  868. } else {
  869. /*
  870. * PCI IRQs are mapped in order
  871. */
  872. i = irq = 0;
  873. while (i < apic)
  874. irq += nr_ioapic_registers[i++];
  875. irq += pin;
  876. /*
  877. * For MPS mode, so far only needed by ES7000 platform
  878. */
  879. if (ioapic_renumber_irq)
  880. irq = ioapic_renumber_irq(apic, irq);
  881. }
  882. #ifdef CONFIG_X86_32
  883. /*
  884. * PCI IRQ command line redirection. Yes, limits are hardcoded.
  885. */
  886. if ((pin >= 16) && (pin <= 23)) {
  887. if (pirq_entries[pin-16] != -1) {
  888. if (!pirq_entries[pin-16]) {
  889. apic_printk(APIC_VERBOSE, KERN_DEBUG
  890. "disabling PIRQ%d\n", pin-16);
  891. } else {
  892. irq = pirq_entries[pin-16];
  893. apic_printk(APIC_VERBOSE, KERN_DEBUG
  894. "using PIRQ%d -> IRQ %d\n",
  895. pin-16, irq);
  896. }
  897. }
  898. }
  899. #endif
  900. return irq;
  901. }
  902. /*
  903. * Find a specific PCI IRQ entry.
  904. * Not an __init, possibly needed by modules
  905. */
  906. int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
  907. struct io_apic_irq_attr *irq_attr)
  908. {
  909. int apic, i, best_guess = -1;
  910. apic_printk(APIC_DEBUG,
  911. "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
  912. bus, slot, pin);
  913. if (test_bit(bus, mp_bus_not_pci)) {
  914. apic_printk(APIC_VERBOSE,
  915. "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
  916. return -1;
  917. }
  918. for (i = 0; i < mp_irq_entries; i++) {
  919. int lbus = mp_irqs[i].srcbus;
  920. for (apic = 0; apic < nr_ioapics; apic++)
  921. if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
  922. mp_irqs[i].dstapic == MP_APIC_ALL)
  923. break;
  924. if (!test_bit(lbus, mp_bus_not_pci) &&
  925. !mp_irqs[i].irqtype &&
  926. (bus == lbus) &&
  927. (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
  928. int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);
  929. if (!(apic || IO_APIC_IRQ(irq)))
  930. continue;
  931. if (pin == (mp_irqs[i].srcbusirq & 3)) {
  932. set_io_apic_irq_attr(irq_attr, apic,
  933. mp_irqs[i].dstirq,
  934. irq_trigger(i),
  935. irq_polarity(i));
  936. return irq;
  937. }
  938. /*
  939. * Use the first all-but-pin matching entry as a
  940. * best-guess fuzzy result for broken mptables.
  941. */
  942. if (best_guess < 0) {
  943. set_io_apic_irq_attr(irq_attr, apic,
  944. mp_irqs[i].dstirq,
  945. irq_trigger(i),
  946. irq_polarity(i));
  947. best_guess = irq;
  948. }
  949. }
  950. }
  951. return best_guess;
  952. }
  953. EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
  954. void lock_vector_lock(void)
  955. {
  956. /* Used to the online set of cpus does not change
  957. * during assign_irq_vector.
  958. */
  959. spin_lock(&vector_lock);
  960. }
  961. void unlock_vector_lock(void)
  962. {
  963. spin_unlock(&vector_lock);
  964. }
  965. static int
  966. __assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  967. {
  968. /*
  969. * NOTE! The local APIC isn't very good at handling
  970. * multiple interrupts at the same interrupt level.
  971. * As the interrupt level is determined by taking the
  972. * vector number and shifting that right by 4, we
  973. * want to spread these out a bit so that they don't
  974. * all fall in the same interrupt level.
  975. *
  976. * Also, we've got to be careful not to trash gate
  977. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  978. */
  979. static int current_vector = FIRST_DEVICE_VECTOR, current_offset = 0;
  980. unsigned int old_vector;
  981. int cpu, err;
  982. cpumask_var_t tmp_mask;
  983. if ((cfg->move_in_progress) || cfg->move_cleanup_count)
  984. return -EBUSY;
  985. if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
  986. return -ENOMEM;
  987. old_vector = cfg->vector;
  988. if (old_vector) {
  989. cpumask_and(tmp_mask, mask, cpu_online_mask);
  990. cpumask_and(tmp_mask, cfg->domain, tmp_mask);
  991. if (!cpumask_empty(tmp_mask)) {
  992. free_cpumask_var(tmp_mask);
  993. return 0;
  994. }
  995. }
  996. /* Only try and allocate irqs on cpus that are present */
  997. err = -ENOSPC;
  998. for_each_cpu_and(cpu, mask, cpu_online_mask) {
  999. int new_cpu;
  1000. int vector, offset;
  1001. apic->vector_allocation_domain(cpu, tmp_mask);
  1002. vector = current_vector;
  1003. offset = current_offset;
  1004. next:
  1005. vector += 8;
  1006. if (vector >= first_system_vector) {
  1007. /* If out of vectors on large boxen, must share them. */
  1008. offset = (offset + 1) % 8;
  1009. vector = FIRST_DEVICE_VECTOR + offset;
  1010. }
  1011. if (unlikely(current_vector == vector))
  1012. continue;
  1013. if (test_bit(vector, used_vectors))
  1014. goto next;
  1015. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  1016. if (per_cpu(vector_irq, new_cpu)[vector] != -1)
  1017. goto next;
  1018. /* Found one! */
  1019. current_vector = vector;
  1020. current_offset = offset;
  1021. if (old_vector) {
  1022. cfg->move_in_progress = 1;
  1023. cpumask_copy(cfg->old_domain, cfg->domain);
  1024. }
  1025. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  1026. per_cpu(vector_irq, new_cpu)[vector] = irq;
  1027. cfg->vector = vector;
  1028. cpumask_copy(cfg->domain, tmp_mask);
  1029. err = 0;
  1030. break;
  1031. }
  1032. free_cpumask_var(tmp_mask);
  1033. return err;
  1034. }
  1035. static int
  1036. assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  1037. {
  1038. int err;
  1039. unsigned long flags;
  1040. spin_lock_irqsave(&vector_lock, flags);
  1041. err = __assign_irq_vector(irq, cfg, mask);
  1042. spin_unlock_irqrestore(&vector_lock, flags);
  1043. return err;
  1044. }
  1045. static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
  1046. {
  1047. int cpu, vector;
  1048. BUG_ON(!cfg->vector);
  1049. vector = cfg->vector;
  1050. for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
  1051. per_cpu(vector_irq, cpu)[vector] = -1;
  1052. cfg->vector = 0;
  1053. cpumask_clear(cfg->domain);
  1054. if (likely(!cfg->move_in_progress))
  1055. return;
  1056. for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
  1057. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
  1058. vector++) {
  1059. if (per_cpu(vector_irq, cpu)[vector] != irq)
  1060. continue;
  1061. per_cpu(vector_irq, cpu)[vector] = -1;
  1062. break;
  1063. }
  1064. }
  1065. cfg->move_in_progress = 0;
  1066. }
  1067. void __setup_vector_irq(int cpu)
  1068. {
  1069. /* Initialize vector_irq on a new cpu */
  1070. /* This function must be called with vector_lock held */
  1071. int irq, vector;
  1072. struct irq_cfg *cfg;
  1073. struct irq_desc *desc;
  1074. /* Mark the inuse vectors */
  1075. for_each_irq_desc(irq, desc) {
  1076. cfg = desc->chip_data;
  1077. if (!cpumask_test_cpu(cpu, cfg->domain))
  1078. continue;
  1079. vector = cfg->vector;
  1080. per_cpu(vector_irq, cpu)[vector] = irq;
  1081. }
  1082. /* Mark the free vectors */
  1083. for (vector = 0; vector < NR_VECTORS; ++vector) {
  1084. irq = per_cpu(vector_irq, cpu)[vector];
  1085. if (irq < 0)
  1086. continue;
  1087. cfg = irq_cfg(irq);
  1088. if (!cpumask_test_cpu(cpu, cfg->domain))
  1089. per_cpu(vector_irq, cpu)[vector] = -1;
  1090. }
  1091. }
  1092. static struct irq_chip ioapic_chip;
  1093. static struct irq_chip ir_ioapic_chip;
  1094. #define IOAPIC_AUTO -1
  1095. #define IOAPIC_EDGE 0
  1096. #define IOAPIC_LEVEL 1
  1097. #ifdef CONFIG_X86_32
  1098. static inline int IO_APIC_irq_trigger(int irq)
  1099. {
  1100. int apic, idx, pin;
  1101. for (apic = 0; apic < nr_ioapics; apic++) {
  1102. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1103. idx = find_irq_entry(apic, pin, mp_INT);
  1104. if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
  1105. return irq_trigger(idx);
  1106. }
  1107. }
  1108. /*
  1109. * nonexistent IRQs are edge default
  1110. */
  1111. return 0;
  1112. }
  1113. #else
  1114. static inline int IO_APIC_irq_trigger(int irq)
  1115. {
  1116. return 1;
  1117. }
  1118. #endif
  1119. static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
  1120. {
  1121. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1122. trigger == IOAPIC_LEVEL)
  1123. desc->status |= IRQ_LEVEL;
  1124. else
  1125. desc->status &= ~IRQ_LEVEL;
  1126. if (irq_remapped(irq)) {
  1127. desc->status |= IRQ_MOVE_PCNTXT;
  1128. if (trigger)
  1129. set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
  1130. handle_fasteoi_irq,
  1131. "fasteoi");
  1132. else
  1133. set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
  1134. handle_edge_irq, "edge");
  1135. return;
  1136. }
  1137. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1138. trigger == IOAPIC_LEVEL)
  1139. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1140. handle_fasteoi_irq,
  1141. "fasteoi");
  1142. else
  1143. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1144. handle_edge_irq, "edge");
  1145. }
  1146. int setup_ioapic_entry(int apic_id, int irq,
  1147. struct IO_APIC_route_entry *entry,
  1148. unsigned int destination, int trigger,
  1149. int polarity, int vector, int pin)
  1150. {
  1151. /*
  1152. * add it to the IO-APIC irq-routing table:
  1153. */
  1154. memset(entry,0,sizeof(*entry));
  1155. if (intr_remapping_enabled) {
  1156. struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
  1157. struct irte irte;
  1158. struct IR_IO_APIC_route_entry *ir_entry =
  1159. (struct IR_IO_APIC_route_entry *) entry;
  1160. int index;
  1161. if (!iommu)
  1162. panic("No mapping iommu for ioapic %d\n", apic_id);
  1163. index = alloc_irte(iommu, irq, 1);
  1164. if (index < 0)
  1165. panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
  1166. memset(&irte, 0, sizeof(irte));
  1167. irte.present = 1;
  1168. irte.dst_mode = apic->irq_dest_mode;
  1169. /*
  1170. * Trigger mode in the IRTE will always be edge, and the
  1171. * actual level or edge trigger will be setup in the IO-APIC
  1172. * RTE. This will help simplify level triggered irq migration.
  1173. * For more details, see the comments above explainig IO-APIC
  1174. * irq migration in the presence of interrupt-remapping.
  1175. */
  1176. irte.trigger_mode = 0;
  1177. irte.dlvry_mode = apic->irq_delivery_mode;
  1178. irte.vector = vector;
  1179. irte.dest_id = IRTE_DEST(destination);
  1180. /* Set source-id of interrupt request */
  1181. set_ioapic_sid(&irte, apic_id);
  1182. modify_irte(irq, &irte);
  1183. ir_entry->index2 = (index >> 15) & 0x1;
  1184. ir_entry->zero = 0;
  1185. ir_entry->format = 1;
  1186. ir_entry->index = (index & 0x7fff);
  1187. /*
  1188. * IO-APIC RTE will be configured with virtual vector.
  1189. * irq handler will do the explicit EOI to the io-apic.
  1190. */
  1191. ir_entry->vector = pin;
  1192. } else {
  1193. entry->delivery_mode = apic->irq_delivery_mode;
  1194. entry->dest_mode = apic->irq_dest_mode;
  1195. entry->dest = destination;
  1196. entry->vector = vector;
  1197. }
  1198. entry->mask = 0; /* enable IRQ */
  1199. entry->trigger = trigger;
  1200. entry->polarity = polarity;
  1201. /* Mask level triggered irqs.
  1202. * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
  1203. */
  1204. if (trigger)
  1205. entry->mask = 1;
  1206. return 0;
  1207. }
  1208. static void setup_IO_APIC_irq(int apic_id, int pin, unsigned int irq, struct irq_desc *desc,
  1209. int trigger, int polarity)
  1210. {
  1211. struct irq_cfg *cfg;
  1212. struct IO_APIC_route_entry entry;
  1213. unsigned int dest;
  1214. if (!IO_APIC_IRQ(irq))
  1215. return;
  1216. cfg = desc->chip_data;
  1217. if (assign_irq_vector(irq, cfg, apic->target_cpus()))
  1218. return;
  1219. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  1220. apic_printk(APIC_VERBOSE,KERN_DEBUG
  1221. "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
  1222. "IRQ %d Mode:%i Active:%i)\n",
  1223. apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
  1224. irq, trigger, polarity);
  1225. if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
  1226. dest, trigger, polarity, cfg->vector, pin)) {
  1227. printk("Failed to setup ioapic entry for ioapic %d, pin %d\n",
  1228. mp_ioapics[apic_id].apicid, pin);
  1229. __clear_irq_vector(irq, cfg);
  1230. return;
  1231. }
  1232. ioapic_register_intr(irq, desc, trigger);
  1233. if (irq < NR_IRQS_LEGACY)
  1234. disable_8259A_irq(irq);
  1235. ioapic_write_entry(apic_id, pin, entry);
  1236. }
  1237. static struct {
  1238. DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
  1239. } mp_ioapic_routing[MAX_IO_APICS];
  1240. static void __init setup_IO_APIC_irqs(void)
  1241. {
  1242. int apic_id = 0, pin, idx, irq;
  1243. int notcon = 0;
  1244. struct irq_desc *desc;
  1245. struct irq_cfg *cfg;
  1246. int node = cpu_to_node(boot_cpu_id);
  1247. apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
  1248. #ifdef CONFIG_ACPI
  1249. if (!acpi_disabled && acpi_ioapic) {
  1250. apic_id = mp_find_ioapic(0);
  1251. if (apic_id < 0)
  1252. apic_id = 0;
  1253. }
  1254. #endif
  1255. for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
  1256. idx = find_irq_entry(apic_id, pin, mp_INT);
  1257. if (idx == -1) {
  1258. if (!notcon) {
  1259. notcon = 1;
  1260. apic_printk(APIC_VERBOSE,
  1261. KERN_DEBUG " %d-%d",
  1262. mp_ioapics[apic_id].apicid, pin);
  1263. } else
  1264. apic_printk(APIC_VERBOSE, " %d-%d",
  1265. mp_ioapics[apic_id].apicid, pin);
  1266. continue;
  1267. }
  1268. if (notcon) {
  1269. apic_printk(APIC_VERBOSE,
  1270. " (apicid-pin) not connected\n");
  1271. notcon = 0;
  1272. }
  1273. irq = pin_2_irq(idx, apic_id, pin);
  1274. /*
  1275. * Skip the timer IRQ if there's a quirk handler
  1276. * installed and if it returns 1:
  1277. */
  1278. if (apic->multi_timer_check &&
  1279. apic->multi_timer_check(apic_id, irq))
  1280. continue;
  1281. desc = irq_to_desc_alloc_node(irq, node);
  1282. if (!desc) {
  1283. printk(KERN_INFO "can not get irq_desc for %d\n", irq);
  1284. continue;
  1285. }
  1286. cfg = desc->chip_data;
  1287. add_pin_to_irq_node(cfg, node, apic_id, pin);
  1288. /*
  1289. * don't mark it in pin_programmed, so later acpi could
  1290. * set it correctly when irq < 16
  1291. */
  1292. setup_IO_APIC_irq(apic_id, pin, irq, desc,
  1293. irq_trigger(idx), irq_polarity(idx));
  1294. }
  1295. if (notcon)
  1296. apic_printk(APIC_VERBOSE,
  1297. " (apicid-pin) not connected\n");
  1298. }
  1299. /*
  1300. * Set up the timer pin, possibly with the 8259A-master behind.
  1301. */
  1302. static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
  1303. int vector)
  1304. {
  1305. struct IO_APIC_route_entry entry;
  1306. if (intr_remapping_enabled)
  1307. return;
  1308. memset(&entry, 0, sizeof(entry));
  1309. /*
  1310. * We use logical delivery to get the timer IRQ
  1311. * to the first CPU.
  1312. */
  1313. entry.dest_mode = apic->irq_dest_mode;
  1314. entry.mask = 0; /* don't mask IRQ for edge */
  1315. entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
  1316. entry.delivery_mode = apic->irq_delivery_mode;
  1317. entry.polarity = 0;
  1318. entry.trigger = 0;
  1319. entry.vector = vector;
  1320. /*
  1321. * The timer IRQ doesn't have to know that behind the
  1322. * scene we may have a 8259A-master in AEOI mode ...
  1323. */
  1324. set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
  1325. /*
  1326. * Add it to the IO-APIC irq-routing table:
  1327. */
  1328. ioapic_write_entry(apic_id, pin, entry);
  1329. }
  1330. __apicdebuginit(void) print_IO_APIC(void)
  1331. {
  1332. int apic, i;
  1333. union IO_APIC_reg_00 reg_00;
  1334. union IO_APIC_reg_01 reg_01;
  1335. union IO_APIC_reg_02 reg_02;
  1336. union IO_APIC_reg_03 reg_03;
  1337. unsigned long flags;
  1338. struct irq_cfg *cfg;
  1339. struct irq_desc *desc;
  1340. unsigned int irq;
  1341. if (apic_verbosity == APIC_QUIET)
  1342. return;
  1343. printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
  1344. for (i = 0; i < nr_ioapics; i++)
  1345. printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
  1346. mp_ioapics[i].apicid, nr_ioapic_registers[i]);
  1347. /*
  1348. * We are a bit conservative about what we expect. We have to
  1349. * know about every hardware change ASAP.
  1350. */
  1351. printk(KERN_INFO "testing the IO APIC.......................\n");
  1352. for (apic = 0; apic < nr_ioapics; apic++) {
  1353. spin_lock_irqsave(&ioapic_lock, flags);
  1354. reg_00.raw = io_apic_read(apic, 0);
  1355. reg_01.raw = io_apic_read(apic, 1);
  1356. if (reg_01.bits.version >= 0x10)
  1357. reg_02.raw = io_apic_read(apic, 2);
  1358. if (reg_01.bits.version >= 0x20)
  1359. reg_03.raw = io_apic_read(apic, 3);
  1360. spin_unlock_irqrestore(&ioapic_lock, flags);
  1361. printk("\n");
  1362. printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
  1363. printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
  1364. printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
  1365. printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
  1366. printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
  1367. printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
  1368. printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
  1369. printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
  1370. printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
  1371. /*
  1372. * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
  1373. * but the value of reg_02 is read as the previous read register
  1374. * value, so ignore it if reg_02 == reg_01.
  1375. */
  1376. if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
  1377. printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
  1378. printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
  1379. }
  1380. /*
  1381. * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
  1382. * or reg_03, but the value of reg_0[23] is read as the previous read
  1383. * register value, so ignore it if reg_03 == reg_0[12].
  1384. */
  1385. if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
  1386. reg_03.raw != reg_01.raw) {
  1387. printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
  1388. printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
  1389. }
  1390. printk(KERN_DEBUG ".... IRQ redirection table:\n");
  1391. printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
  1392. " Stat Dmod Deli Vect: \n");
  1393. for (i = 0; i <= reg_01.bits.entries; i++) {
  1394. struct IO_APIC_route_entry entry;
  1395. entry = ioapic_read_entry(apic, i);
  1396. printk(KERN_DEBUG " %02x %03X ",
  1397. i,
  1398. entry.dest
  1399. );
  1400. printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
  1401. entry.mask,
  1402. entry.trigger,
  1403. entry.irr,
  1404. entry.polarity,
  1405. entry.delivery_status,
  1406. entry.dest_mode,
  1407. entry.delivery_mode,
  1408. entry.vector
  1409. );
  1410. }
  1411. }
  1412. printk(KERN_DEBUG "IRQ to pin mappings:\n");
  1413. for_each_irq_desc(irq, desc) {
  1414. struct irq_pin_list *entry;
  1415. cfg = desc->chip_data;
  1416. entry = cfg->irq_2_pin;
  1417. if (!entry)
  1418. continue;
  1419. printk(KERN_DEBUG "IRQ%d ", irq);
  1420. for_each_irq_pin(entry, cfg->irq_2_pin)
  1421. printk("-> %d:%d", entry->apic, entry->pin);
  1422. printk("\n");
  1423. }
  1424. printk(KERN_INFO ".................................... done.\n");
  1425. return;
  1426. }
  1427. __apicdebuginit(void) print_APIC_field(int base)
  1428. {
  1429. int i;
  1430. if (apic_verbosity == APIC_QUIET)
  1431. return;
  1432. printk(KERN_DEBUG);
  1433. for (i = 0; i < 8; i++)
  1434. printk(KERN_CONT "%08x", apic_read(base + i*0x10));
  1435. printk(KERN_CONT "\n");
  1436. }
  1437. __apicdebuginit(void) print_local_APIC(void *dummy)
  1438. {
  1439. unsigned int i, v, ver, maxlvt;
  1440. u64 icr;
  1441. if (apic_verbosity == APIC_QUIET)
  1442. return;
  1443. printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
  1444. smp_processor_id(), hard_smp_processor_id());
  1445. v = apic_read(APIC_ID);
  1446. printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, read_apic_id());
  1447. v = apic_read(APIC_LVR);
  1448. printk(KERN_INFO "... APIC VERSION: %08x\n", v);
  1449. ver = GET_APIC_VERSION(v);
  1450. maxlvt = lapic_get_maxlvt();
  1451. v = apic_read(APIC_TASKPRI);
  1452. printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
  1453. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1454. if (!APIC_XAPIC(ver)) {
  1455. v = apic_read(APIC_ARBPRI);
  1456. printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
  1457. v & APIC_ARBPRI_MASK);
  1458. }
  1459. v = apic_read(APIC_PROCPRI);
  1460. printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
  1461. }
  1462. /*
  1463. * Remote read supported only in the 82489DX and local APIC for
  1464. * Pentium processors.
  1465. */
  1466. if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
  1467. v = apic_read(APIC_RRR);
  1468. printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
  1469. }
  1470. v = apic_read(APIC_LDR);
  1471. printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
  1472. if (!x2apic_enabled()) {
  1473. v = apic_read(APIC_DFR);
  1474. printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
  1475. }
  1476. v = apic_read(APIC_SPIV);
  1477. printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
  1478. printk(KERN_DEBUG "... APIC ISR field:\n");
  1479. print_APIC_field(APIC_ISR);
  1480. printk(KERN_DEBUG "... APIC TMR field:\n");
  1481. print_APIC_field(APIC_TMR);
  1482. printk(KERN_DEBUG "... APIC IRR field:\n");
  1483. print_APIC_field(APIC_IRR);
  1484. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1485. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  1486. apic_write(APIC_ESR, 0);
  1487. v = apic_read(APIC_ESR);
  1488. printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
  1489. }
  1490. icr = apic_icr_read();
  1491. printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
  1492. printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
  1493. v = apic_read(APIC_LVTT);
  1494. printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
  1495. if (maxlvt > 3) { /* PC is LVT#4. */
  1496. v = apic_read(APIC_LVTPC);
  1497. printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
  1498. }
  1499. v = apic_read(APIC_LVT0);
  1500. printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
  1501. v = apic_read(APIC_LVT1);
  1502. printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
  1503. if (maxlvt > 2) { /* ERR is LVT#3. */
  1504. v = apic_read(APIC_LVTERR);
  1505. printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
  1506. }
  1507. v = apic_read(APIC_TMICT);
  1508. printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
  1509. v = apic_read(APIC_TMCCT);
  1510. printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
  1511. v = apic_read(APIC_TDCR);
  1512. printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
  1513. if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
  1514. v = apic_read(APIC_EFEAT);
  1515. maxlvt = (v >> 16) & 0xff;
  1516. printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
  1517. v = apic_read(APIC_ECTRL);
  1518. printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
  1519. for (i = 0; i < maxlvt; i++) {
  1520. v = apic_read(APIC_EILVTn(i));
  1521. printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
  1522. }
  1523. }
  1524. printk("\n");
  1525. }
  1526. __apicdebuginit(void) print_all_local_APICs(void)
  1527. {
  1528. int cpu;
  1529. preempt_disable();
  1530. for_each_online_cpu(cpu)
  1531. smp_call_function_single(cpu, print_local_APIC, NULL, 1);
  1532. preempt_enable();
  1533. }
  1534. __apicdebuginit(void) print_PIC(void)
  1535. {
  1536. unsigned int v;
  1537. unsigned long flags;
  1538. if (apic_verbosity == APIC_QUIET)
  1539. return;
  1540. printk(KERN_DEBUG "\nprinting PIC contents\n");
  1541. spin_lock_irqsave(&i8259A_lock, flags);
  1542. v = inb(0xa1) << 8 | inb(0x21);
  1543. printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
  1544. v = inb(0xa0) << 8 | inb(0x20);
  1545. printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
  1546. outb(0x0b,0xa0);
  1547. outb(0x0b,0x20);
  1548. v = inb(0xa0) << 8 | inb(0x20);
  1549. outb(0x0a,0xa0);
  1550. outb(0x0a,0x20);
  1551. spin_unlock_irqrestore(&i8259A_lock, flags);
  1552. printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
  1553. v = inb(0x4d1) << 8 | inb(0x4d0);
  1554. printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
  1555. }
  1556. __apicdebuginit(int) print_all_ICs(void)
  1557. {
  1558. print_PIC();
  1559. /* don't print out if apic is not there */
  1560. if (!cpu_has_apic || disable_apic)
  1561. return 0;
  1562. print_all_local_APICs();
  1563. print_IO_APIC();
  1564. return 0;
  1565. }
  1566. fs_initcall(print_all_ICs);
  1567. /* Where if anywhere is the i8259 connect in external int mode */
  1568. static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
  1569. void __init enable_IO_APIC(void)
  1570. {
  1571. union IO_APIC_reg_01 reg_01;
  1572. int i8259_apic, i8259_pin;
  1573. int apic;
  1574. unsigned long flags;
  1575. /*
  1576. * The number of IO-APIC IRQ registers (== #pins):
  1577. */
  1578. for (apic = 0; apic < nr_ioapics; apic++) {
  1579. spin_lock_irqsave(&ioapic_lock, flags);
  1580. reg_01.raw = io_apic_read(apic, 1);
  1581. spin_unlock_irqrestore(&ioapic_lock, flags);
  1582. nr_ioapic_registers[apic] = reg_01.bits.entries+1;
  1583. }
  1584. for(apic = 0; apic < nr_ioapics; apic++) {
  1585. int pin;
  1586. /* See if any of the pins is in ExtINT mode */
  1587. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1588. struct IO_APIC_route_entry entry;
  1589. entry = ioapic_read_entry(apic, pin);
  1590. /* If the interrupt line is enabled and in ExtInt mode
  1591. * I have found the pin where the i8259 is connected.
  1592. */
  1593. if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
  1594. ioapic_i8259.apic = apic;
  1595. ioapic_i8259.pin = pin;
  1596. goto found_i8259;
  1597. }
  1598. }
  1599. }
  1600. found_i8259:
  1601. /* Look to see what if the MP table has reported the ExtINT */
  1602. /* If we could not find the appropriate pin by looking at the ioapic
  1603. * the i8259 probably is not connected the ioapic but give the
  1604. * mptable a chance anyway.
  1605. */
  1606. i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
  1607. i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
  1608. /* Trust the MP table if nothing is setup in the hardware */
  1609. if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
  1610. printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
  1611. ioapic_i8259.pin = i8259_pin;
  1612. ioapic_i8259.apic = i8259_apic;
  1613. }
  1614. /* Complain if the MP table and the hardware disagree */
  1615. if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
  1616. (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
  1617. {
  1618. printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
  1619. }
  1620. /*
  1621. * Do not trust the IO-APIC being empty at bootup
  1622. */
  1623. clear_IO_APIC();
  1624. }
  1625. /*
  1626. * Not an __init, needed by the reboot code
  1627. */
  1628. void disable_IO_APIC(void)
  1629. {
  1630. /*
  1631. * Clear the IO-APIC before rebooting:
  1632. */
  1633. clear_IO_APIC();
  1634. /*
  1635. * If the i8259 is routed through an IOAPIC
  1636. * Put that IOAPIC in virtual wire mode
  1637. * so legacy interrupts can be delivered.
  1638. *
  1639. * With interrupt-remapping, for now we will use virtual wire A mode,
  1640. * as virtual wire B is little complex (need to configure both
  1641. * IOAPIC RTE aswell as interrupt-remapping table entry).
  1642. * As this gets called during crash dump, keep this simple for now.
  1643. */
  1644. if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
  1645. struct IO_APIC_route_entry entry;
  1646. memset(&entry, 0, sizeof(entry));
  1647. entry.mask = 0; /* Enabled */
  1648. entry.trigger = 0; /* Edge */
  1649. entry.irr = 0;
  1650. entry.polarity = 0; /* High */
  1651. entry.delivery_status = 0;
  1652. entry.dest_mode = 0; /* Physical */
  1653. entry.delivery_mode = dest_ExtINT; /* ExtInt */
  1654. entry.vector = 0;
  1655. entry.dest = read_apic_id();
  1656. /*
  1657. * Add it to the IO-APIC irq-routing table:
  1658. */
  1659. ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
  1660. }
  1661. /*
  1662. * Use virtual wire A mode when interrupt remapping is enabled.
  1663. */
  1664. if (cpu_has_apic)
  1665. disconnect_bsp_APIC(!intr_remapping_enabled &&
  1666. ioapic_i8259.pin != -1);
  1667. }
  1668. #ifdef CONFIG_X86_32
  1669. /*
  1670. * function to set the IO-APIC physical IDs based on the
  1671. * values stored in the MPC table.
  1672. *
  1673. * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
  1674. */
  1675. static void __init setup_ioapic_ids_from_mpc(void)
  1676. {
  1677. union IO_APIC_reg_00 reg_00;
  1678. physid_mask_t phys_id_present_map;
  1679. int apic_id;
  1680. int i;
  1681. unsigned char old_id;
  1682. unsigned long flags;
  1683. if (x86_quirks->setup_ioapic_ids && x86_quirks->setup_ioapic_ids())
  1684. return;
  1685. /*
  1686. * Don't check I/O APIC IDs for xAPIC systems. They have
  1687. * no meaning without the serial APIC bus.
  1688. */
  1689. if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
  1690. || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  1691. return;
  1692. /*
  1693. * This is broken; anything with a real cpu count has to
  1694. * circumvent this idiocy regardless.
  1695. */
  1696. phys_id_present_map = apic->ioapic_phys_id_map(phys_cpu_present_map);
  1697. /*
  1698. * Set the IOAPIC ID to the value stored in the MPC table.
  1699. */
  1700. for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
  1701. /* Read the register 0 value */
  1702. spin_lock_irqsave(&ioapic_lock, flags);
  1703. reg_00.raw = io_apic_read(apic_id, 0);
  1704. spin_unlock_irqrestore(&ioapic_lock, flags);
  1705. old_id = mp_ioapics[apic_id].apicid;
  1706. if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
  1707. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
  1708. apic_id, mp_ioapics[apic_id].apicid);
  1709. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1710. reg_00.bits.ID);
  1711. mp_ioapics[apic_id].apicid = reg_00.bits.ID;
  1712. }
  1713. /*
  1714. * Sanity check, is the ID really free? Every APIC in a
  1715. * system must have a unique ID or we get lots of nice
  1716. * 'stuck on smp_invalidate_needed IPI wait' messages.
  1717. */
  1718. if (apic->check_apicid_used(phys_id_present_map,
  1719. mp_ioapics[apic_id].apicid)) {
  1720. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
  1721. apic_id, mp_ioapics[apic_id].apicid);
  1722. for (i = 0; i < get_physical_broadcast(); i++)
  1723. if (!physid_isset(i, phys_id_present_map))
  1724. break;
  1725. if (i >= get_physical_broadcast())
  1726. panic("Max APIC ID exceeded!\n");
  1727. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1728. i);
  1729. physid_set(i, phys_id_present_map);
  1730. mp_ioapics[apic_id].apicid = i;
  1731. } else {
  1732. physid_mask_t tmp;
  1733. tmp = apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid);
  1734. apic_printk(APIC_VERBOSE, "Setting %d in the "
  1735. "phys_id_present_map\n",
  1736. mp_ioapics[apic_id].apicid);
  1737. physids_or(phys_id_present_map, phys_id_present_map, tmp);
  1738. }
  1739. /*
  1740. * We need to adjust the IRQ routing table
  1741. * if the ID changed.
  1742. */
  1743. if (old_id != mp_ioapics[apic_id].apicid)
  1744. for (i = 0; i < mp_irq_entries; i++)
  1745. if (mp_irqs[i].dstapic == old_id)
  1746. mp_irqs[i].dstapic
  1747. = mp_ioapics[apic_id].apicid;
  1748. /*
  1749. * Read the right value from the MPC table and
  1750. * write it into the ID register.
  1751. */
  1752. apic_printk(APIC_VERBOSE, KERN_INFO
  1753. "...changing IO-APIC physical APIC ID to %d ...",
  1754. mp_ioapics[apic_id].apicid);
  1755. reg_00.bits.ID = mp_ioapics[apic_id].apicid;
  1756. spin_lock_irqsave(&ioapic_lock, flags);
  1757. io_apic_write(apic_id, 0, reg_00.raw);
  1758. spin_unlock_irqrestore(&ioapic_lock, flags);
  1759. /*
  1760. * Sanity check
  1761. */
  1762. spin_lock_irqsave(&ioapic_lock, flags);
  1763. reg_00.raw = io_apic_read(apic_id, 0);
  1764. spin_unlock_irqrestore(&ioapic_lock, flags);
  1765. if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
  1766. printk("could not set ID!\n");
  1767. else
  1768. apic_printk(APIC_VERBOSE, " ok.\n");
  1769. }
  1770. }
  1771. #endif
  1772. int no_timer_check __initdata;
  1773. static int __init notimercheck(char *s)
  1774. {
  1775. no_timer_check = 1;
  1776. return 1;
  1777. }
  1778. __setup("no_timer_check", notimercheck);
  1779. /*
  1780. * There is a nasty bug in some older SMP boards, their mptable lies
  1781. * about the timer IRQ. We do the following to work around the situation:
  1782. *
  1783. * - timer IRQ defaults to IO-APIC IRQ
  1784. * - if this function detects that timer IRQs are defunct, then we fall
  1785. * back to ISA timer IRQs
  1786. */
  1787. static int __init timer_irq_works(void)
  1788. {
  1789. unsigned long t1 = jiffies;
  1790. unsigned long flags;
  1791. if (no_timer_check)
  1792. return 1;
  1793. local_save_flags(flags);
  1794. local_irq_enable();
  1795. /* Let ten ticks pass... */
  1796. mdelay((10 * 1000) / HZ);
  1797. local_irq_restore(flags);
  1798. /*
  1799. * Expect a few ticks at least, to be sure some possible
  1800. * glue logic does not lock up after one or two first
  1801. * ticks in a non-ExtINT mode. Also the local APIC
  1802. * might have cached one ExtINT interrupt. Finally, at
  1803. * least one tick may be lost due to delays.
  1804. */
  1805. /* jiffies wrap? */
  1806. if (time_after(jiffies, t1 + 4))
  1807. return 1;
  1808. return 0;
  1809. }
  1810. /*
  1811. * In the SMP+IOAPIC case it might happen that there are an unspecified
  1812. * number of pending IRQ events unhandled. These cases are very rare,
  1813. * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
  1814. * better to do it this way as thus we do not have to be aware of
  1815. * 'pending' interrupts in the IRQ path, except at this point.
  1816. */
  1817. /*
  1818. * Edge triggered needs to resend any interrupt
  1819. * that was delayed but this is now handled in the device
  1820. * independent code.
  1821. */
  1822. /*
  1823. * Starting up a edge-triggered IO-APIC interrupt is
  1824. * nasty - we need to make sure that we get the edge.
  1825. * If it is already asserted for some reason, we need
  1826. * return 1 to indicate that is was pending.
  1827. *
  1828. * This is not complete - we should be able to fake
  1829. * an edge even if it isn't on the 8259A...
  1830. */
  1831. static unsigned int startup_ioapic_irq(unsigned int irq)
  1832. {
  1833. int was_pending = 0;
  1834. unsigned long flags;
  1835. struct irq_cfg *cfg;
  1836. spin_lock_irqsave(&ioapic_lock, flags);
  1837. if (irq < NR_IRQS_LEGACY) {
  1838. disable_8259A_irq(irq);
  1839. if (i8259A_irq_pending(irq))
  1840. was_pending = 1;
  1841. }
  1842. cfg = irq_cfg(irq);
  1843. __unmask_IO_APIC_irq(cfg);
  1844. spin_unlock_irqrestore(&ioapic_lock, flags);
  1845. return was_pending;
  1846. }
  1847. static int ioapic_retrigger_irq(unsigned int irq)
  1848. {
  1849. struct irq_cfg *cfg = irq_cfg(irq);
  1850. unsigned long flags;
  1851. spin_lock_irqsave(&vector_lock, flags);
  1852. apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
  1853. spin_unlock_irqrestore(&vector_lock, flags);
  1854. return 1;
  1855. }
  1856. /*
  1857. * Level and edge triggered IO-APIC interrupts need different handling,
  1858. * so we use two separate IRQ descriptors. Edge triggered IRQs can be
  1859. * handled with the level-triggered descriptor, but that one has slightly
  1860. * more overhead. Level-triggered interrupts cannot be handled with the
  1861. * edge-triggered handler, without risking IRQ storms and other ugly
  1862. * races.
  1863. */
  1864. #ifdef CONFIG_SMP
  1865. static void send_cleanup_vector(struct irq_cfg *cfg)
  1866. {
  1867. cpumask_var_t cleanup_mask;
  1868. if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
  1869. unsigned int i;
  1870. cfg->move_cleanup_count = 0;
  1871. for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
  1872. cfg->move_cleanup_count++;
  1873. for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
  1874. apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
  1875. } else {
  1876. cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
  1877. cfg->move_cleanup_count = cpumask_weight(cleanup_mask);
  1878. apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
  1879. free_cpumask_var(cleanup_mask);
  1880. }
  1881. cfg->move_in_progress = 0;
  1882. }
  1883. static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
  1884. {
  1885. int apic, pin;
  1886. struct irq_pin_list *entry;
  1887. u8 vector = cfg->vector;
  1888. for_each_irq_pin(entry, cfg->irq_2_pin) {
  1889. unsigned int reg;
  1890. apic = entry->apic;
  1891. pin = entry->pin;
  1892. /*
  1893. * With interrupt-remapping, destination information comes
  1894. * from interrupt-remapping table entry.
  1895. */
  1896. if (!irq_remapped(irq))
  1897. io_apic_write(apic, 0x11 + pin*2, dest);
  1898. reg = io_apic_read(apic, 0x10 + pin*2);
  1899. reg &= ~IO_APIC_REDIR_VECTOR_MASK;
  1900. reg |= vector;
  1901. io_apic_modify(apic, 0x10 + pin*2, reg);
  1902. }
  1903. }
  1904. static int
  1905. assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask);
  1906. /*
  1907. * Either sets desc->affinity to a valid value, and returns
  1908. * ->cpu_mask_to_apicid of that, or returns BAD_APICID and
  1909. * leaves desc->affinity untouched.
  1910. */
  1911. static unsigned int
  1912. set_desc_affinity(struct irq_desc *desc, const struct cpumask *mask)
  1913. {
  1914. struct irq_cfg *cfg;
  1915. unsigned int irq;
  1916. if (!cpumask_intersects(mask, cpu_online_mask))
  1917. return BAD_APICID;
  1918. irq = desc->irq;
  1919. cfg = desc->chip_data;
  1920. if (assign_irq_vector(irq, cfg, mask))
  1921. return BAD_APICID;
  1922. cpumask_copy(desc->affinity, mask);
  1923. return apic->cpu_mask_to_apicid_and(desc->affinity, cfg->domain);
  1924. }
  1925. static int
  1926. set_ioapic_affinity_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
  1927. {
  1928. struct irq_cfg *cfg;
  1929. unsigned long flags;
  1930. unsigned int dest;
  1931. unsigned int irq;
  1932. int ret = -1;
  1933. irq = desc->irq;
  1934. cfg = desc->chip_data;
  1935. spin_lock_irqsave(&ioapic_lock, flags);
  1936. dest = set_desc_affinity(desc, mask);
  1937. if (dest != BAD_APICID) {
  1938. /* Only the high 8 bits are valid. */
  1939. dest = SET_APIC_LOGICAL_ID(dest);
  1940. __target_IO_APIC_irq(irq, dest, cfg);
  1941. ret = 0;
  1942. }
  1943. spin_unlock_irqrestore(&ioapic_lock, flags);
  1944. return ret;
  1945. }
  1946. static int
  1947. set_ioapic_affinity_irq(unsigned int irq, const struct cpumask *mask)
  1948. {
  1949. struct irq_desc *desc;
  1950. desc = irq_to_desc(irq);
  1951. return set_ioapic_affinity_irq_desc(desc, mask);
  1952. }
  1953. #ifdef CONFIG_INTR_REMAP
  1954. /*
  1955. * Migrate the IO-APIC irq in the presence of intr-remapping.
  1956. *
  1957. * For both level and edge triggered, irq migration is a simple atomic
  1958. * update(of vector and cpu destination) of IRTE and flush the hardware cache.
  1959. *
  1960. * For level triggered, we eliminate the io-apic RTE modification (with the
  1961. * updated vector information), by using a virtual vector (io-apic pin number).
  1962. * Real vector that is used for interrupting cpu will be coming from
  1963. * the interrupt-remapping table entry.
  1964. */
  1965. static int
  1966. migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
  1967. {
  1968. struct irq_cfg *cfg;
  1969. struct irte irte;
  1970. unsigned int dest;
  1971. unsigned int irq;
  1972. int ret = -1;
  1973. if (!cpumask_intersects(mask, cpu_online_mask))
  1974. return ret;
  1975. irq = desc->irq;
  1976. if (get_irte(irq, &irte))
  1977. return ret;
  1978. cfg = desc->chip_data;
  1979. if (assign_irq_vector(irq, cfg, mask))
  1980. return ret;
  1981. dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
  1982. irte.vector = cfg->vector;
  1983. irte.dest_id = IRTE_DEST(dest);
  1984. /*
  1985. * Modified the IRTE and flushes the Interrupt entry cache.
  1986. */
  1987. modify_irte(irq, &irte);
  1988. if (cfg->move_in_progress)
  1989. send_cleanup_vector(cfg);
  1990. cpumask_copy(desc->affinity, mask);
  1991. return 0;
  1992. }
  1993. /*
  1994. * Migrates the IRQ destination in the process context.
  1995. */
  1996. static int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
  1997. const struct cpumask *mask)
  1998. {
  1999. return migrate_ioapic_irq_desc(desc, mask);
  2000. }
  2001. static int set_ir_ioapic_affinity_irq(unsigned int irq,
  2002. const struct cpumask *mask)
  2003. {
  2004. struct irq_desc *desc = irq_to_desc(irq);
  2005. return set_ir_ioapic_affinity_irq_desc(desc, mask);
  2006. }
  2007. #else
  2008. static inline int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
  2009. const struct cpumask *mask)
  2010. {
  2011. return 0;
  2012. }
  2013. #endif
  2014. asmlinkage void smp_irq_move_cleanup_interrupt(void)
  2015. {
  2016. unsigned vector, me;
  2017. ack_APIC_irq();
  2018. exit_idle();
  2019. irq_enter();
  2020. me = smp_processor_id();
  2021. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
  2022. unsigned int irq;
  2023. unsigned int irr;
  2024. struct irq_desc *desc;
  2025. struct irq_cfg *cfg;
  2026. irq = __get_cpu_var(vector_irq)[vector];
  2027. if (irq == -1)
  2028. continue;
  2029. desc = irq_to_desc(irq);
  2030. if (!desc)
  2031. continue;
  2032. cfg = irq_cfg(irq);
  2033. spin_lock(&desc->lock);
  2034. if (!cfg->move_cleanup_count)
  2035. goto unlock;
  2036. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  2037. goto unlock;
  2038. irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
  2039. /*
  2040. * Check if the vector that needs to be cleanedup is
  2041. * registered at the cpu's IRR. If so, then this is not
  2042. * the best time to clean it up. Lets clean it up in the
  2043. * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
  2044. * to myself.
  2045. */
  2046. if (irr & (1 << (vector % 32))) {
  2047. apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
  2048. goto unlock;
  2049. }
  2050. __get_cpu_var(vector_irq)[vector] = -1;
  2051. cfg->move_cleanup_count--;
  2052. unlock:
  2053. spin_unlock(&desc->lock);
  2054. }
  2055. irq_exit();
  2056. }
  2057. static void irq_complete_move(struct irq_desc **descp)
  2058. {
  2059. struct irq_desc *desc = *descp;
  2060. struct irq_cfg *cfg = desc->chip_data;
  2061. unsigned vector, me;
  2062. if (likely(!cfg->move_in_progress))
  2063. return;
  2064. vector = ~get_irq_regs()->orig_ax;
  2065. me = smp_processor_id();
  2066. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  2067. send_cleanup_vector(cfg);
  2068. }
  2069. #else
  2070. static inline void irq_complete_move(struct irq_desc **descp) {}
  2071. #endif
  2072. static void ack_apic_edge(unsigned int irq)
  2073. {
  2074. struct irq_desc *desc = irq_to_desc(irq);
  2075. irq_complete_move(&desc);
  2076. move_native_irq(irq);
  2077. ack_APIC_irq();
  2078. }
  2079. atomic_t irq_mis_count;
  2080. static void ack_apic_level(unsigned int irq)
  2081. {
  2082. struct irq_desc *desc = irq_to_desc(irq);
  2083. unsigned long v;
  2084. int i;
  2085. struct irq_cfg *cfg;
  2086. int do_unmask_irq = 0;
  2087. irq_complete_move(&desc);
  2088. #ifdef CONFIG_GENERIC_PENDING_IRQ
  2089. /* If we are moving the irq we need to mask it */
  2090. if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
  2091. do_unmask_irq = 1;
  2092. mask_IO_APIC_irq_desc(desc);
  2093. }
  2094. #endif
  2095. /*
  2096. * It appears there is an erratum which affects at least version 0x11
  2097. * of I/O APIC (that's the 82093AA and cores integrated into various
  2098. * chipsets). Under certain conditions a level-triggered interrupt is
  2099. * erroneously delivered as edge-triggered one but the respective IRR
  2100. * bit gets set nevertheless. As a result the I/O unit expects an EOI
  2101. * message but it will never arrive and further interrupts are blocked
  2102. * from the source. The exact reason is so far unknown, but the
  2103. * phenomenon was observed when two consecutive interrupt requests
  2104. * from a given source get delivered to the same CPU and the source is
  2105. * temporarily disabled in between.
  2106. *
  2107. * A workaround is to simulate an EOI message manually. We achieve it
  2108. * by setting the trigger mode to edge and then to level when the edge
  2109. * trigger mode gets detected in the TMR of a local APIC for a
  2110. * level-triggered interrupt. We mask the source for the time of the
  2111. * operation to prevent an edge-triggered interrupt escaping meanwhile.
  2112. * The idea is from Manfred Spraul. --macro
  2113. */
  2114. cfg = desc->chip_data;
  2115. i = cfg->vector;
  2116. v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
  2117. /*
  2118. * We must acknowledge the irq before we move it or the acknowledge will
  2119. * not propagate properly.
  2120. */
  2121. ack_APIC_irq();
  2122. /* Now we can move and renable the irq */
  2123. if (unlikely(do_unmask_irq)) {
  2124. /* Only migrate the irq if the ack has been received.
  2125. *
  2126. * On rare occasions the broadcast level triggered ack gets
  2127. * delayed going to ioapics, and if we reprogram the
  2128. * vector while Remote IRR is still set the irq will never
  2129. * fire again.
  2130. *
  2131. * To prevent this scenario we read the Remote IRR bit
  2132. * of the ioapic. This has two effects.
  2133. * - On any sane system the read of the ioapic will
  2134. * flush writes (and acks) going to the ioapic from
  2135. * this cpu.
  2136. * - We get to see if the ACK has actually been delivered.
  2137. *
  2138. * Based on failed experiments of reprogramming the
  2139. * ioapic entry from outside of irq context starting
  2140. * with masking the ioapic entry and then polling until
  2141. * Remote IRR was clear before reprogramming the
  2142. * ioapic I don't trust the Remote IRR bit to be
  2143. * completey accurate.
  2144. *
  2145. * However there appears to be no other way to plug
  2146. * this race, so if the Remote IRR bit is not
  2147. * accurate and is causing problems then it is a hardware bug
  2148. * and you can go talk to the chipset vendor about it.
  2149. */
  2150. cfg = desc->chip_data;
  2151. if (!io_apic_level_ack_pending(cfg))
  2152. move_masked_irq(irq);
  2153. unmask_IO_APIC_irq_desc(desc);
  2154. }
  2155. /* Tail end of version 0x11 I/O APIC bug workaround */
  2156. if (!(v & (1 << (i & 0x1f)))) {
  2157. atomic_inc(&irq_mis_count);
  2158. spin_lock(&ioapic_lock);
  2159. __mask_and_edge_IO_APIC_irq(cfg);
  2160. __unmask_and_level_IO_APIC_irq(cfg);
  2161. spin_unlock(&ioapic_lock);
  2162. }
  2163. }
  2164. #ifdef CONFIG_INTR_REMAP
  2165. static void __eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
  2166. {
  2167. struct irq_pin_list *entry;
  2168. for_each_irq_pin(entry, cfg->irq_2_pin)
  2169. io_apic_eoi(entry->apic, entry->pin);
  2170. }
  2171. static void
  2172. eoi_ioapic_irq(struct irq_desc *desc)
  2173. {
  2174. struct irq_cfg *cfg;
  2175. unsigned long flags;
  2176. unsigned int irq;
  2177. irq = desc->irq;
  2178. cfg = desc->chip_data;
  2179. spin_lock_irqsave(&ioapic_lock, flags);
  2180. __eoi_ioapic_irq(irq, cfg);
  2181. spin_unlock_irqrestore(&ioapic_lock, flags);
  2182. }
  2183. static void ir_ack_apic_edge(unsigned int irq)
  2184. {
  2185. ack_APIC_irq();
  2186. }
  2187. static void ir_ack_apic_level(unsigned int irq)
  2188. {
  2189. struct irq_desc *desc = irq_to_desc(irq);
  2190. ack_APIC_irq();
  2191. eoi_ioapic_irq(desc);
  2192. }
  2193. #endif /* CONFIG_INTR_REMAP */
  2194. static struct irq_chip ioapic_chip __read_mostly = {
  2195. .name = "IO-APIC",
  2196. .startup = startup_ioapic_irq,
  2197. .mask = mask_IO_APIC_irq,
  2198. .unmask = unmask_IO_APIC_irq,
  2199. .ack = ack_apic_edge,
  2200. .eoi = ack_apic_level,
  2201. #ifdef CONFIG_SMP
  2202. .set_affinity = set_ioapic_affinity_irq,
  2203. #endif
  2204. .retrigger = ioapic_retrigger_irq,
  2205. };
  2206. static struct irq_chip ir_ioapic_chip __read_mostly = {
  2207. .name = "IR-IO-APIC",
  2208. .startup = startup_ioapic_irq,
  2209. .mask = mask_IO_APIC_irq,
  2210. .unmask = unmask_IO_APIC_irq,
  2211. #ifdef CONFIG_INTR_REMAP
  2212. .ack = ir_ack_apic_edge,
  2213. .eoi = ir_ack_apic_level,
  2214. #ifdef CONFIG_SMP
  2215. .set_affinity = set_ir_ioapic_affinity_irq,
  2216. #endif
  2217. #endif
  2218. .retrigger = ioapic_retrigger_irq,
  2219. };
  2220. static inline void init_IO_APIC_traps(void)
  2221. {
  2222. int irq;
  2223. struct irq_desc *desc;
  2224. struct irq_cfg *cfg;
  2225. /*
  2226. * NOTE! The local APIC isn't very good at handling
  2227. * multiple interrupts at the same interrupt level.
  2228. * As the interrupt level is determined by taking the
  2229. * vector number and shifting that right by 4, we
  2230. * want to spread these out a bit so that they don't
  2231. * all fall in the same interrupt level.
  2232. *
  2233. * Also, we've got to be careful not to trash gate
  2234. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  2235. */
  2236. for_each_irq_desc(irq, desc) {
  2237. cfg = desc->chip_data;
  2238. if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
  2239. /*
  2240. * Hmm.. We don't have an entry for this,
  2241. * so default to an old-fashioned 8259
  2242. * interrupt if we can..
  2243. */
  2244. if (irq < NR_IRQS_LEGACY)
  2245. make_8259A_irq(irq);
  2246. else
  2247. /* Strange. Oh, well.. */
  2248. desc->chip = &no_irq_chip;
  2249. }
  2250. }
  2251. }
  2252. /*
  2253. * The local APIC irq-chip implementation:
  2254. */
  2255. static void mask_lapic_irq(unsigned int irq)
  2256. {
  2257. unsigned long v;
  2258. v = apic_read(APIC_LVT0);
  2259. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  2260. }
  2261. static void unmask_lapic_irq(unsigned int irq)
  2262. {
  2263. unsigned long v;
  2264. v = apic_read(APIC_LVT0);
  2265. apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
  2266. }
  2267. static void ack_lapic_irq(unsigned int irq)
  2268. {
  2269. ack_APIC_irq();
  2270. }
  2271. static struct irq_chip lapic_chip __read_mostly = {
  2272. .name = "local-APIC",
  2273. .mask = mask_lapic_irq,
  2274. .unmask = unmask_lapic_irq,
  2275. .ack = ack_lapic_irq,
  2276. };
  2277. static void lapic_register_intr(int irq, struct irq_desc *desc)
  2278. {
  2279. desc->status &= ~IRQ_LEVEL;
  2280. set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
  2281. "edge");
  2282. }
  2283. static void __init setup_nmi(void)
  2284. {
  2285. /*
  2286. * Dirty trick to enable the NMI watchdog ...
  2287. * We put the 8259A master into AEOI mode and
  2288. * unmask on all local APICs LVT0 as NMI.
  2289. *
  2290. * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
  2291. * is from Maciej W. Rozycki - so we do not have to EOI from
  2292. * the NMI handler or the timer interrupt.
  2293. */
  2294. apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");
  2295. enable_NMI_through_LVT0();
  2296. apic_printk(APIC_VERBOSE, " done.\n");
  2297. }
  2298. /*
  2299. * This looks a bit hackish but it's about the only one way of sending
  2300. * a few INTA cycles to 8259As and any associated glue logic. ICR does
  2301. * not support the ExtINT mode, unfortunately. We need to send these
  2302. * cycles as some i82489DX-based boards have glue logic that keeps the
  2303. * 8259A interrupt line asserted until INTA. --macro
  2304. */
  2305. static inline void __init unlock_ExtINT_logic(void)
  2306. {
  2307. int apic, pin, i;
  2308. struct IO_APIC_route_entry entry0, entry1;
  2309. unsigned char save_control, save_freq_select;
  2310. pin = find_isa_irq_pin(8, mp_INT);
  2311. if (pin == -1) {
  2312. WARN_ON_ONCE(1);
  2313. return;
  2314. }
  2315. apic = find_isa_irq_apic(8, mp_INT);
  2316. if (apic == -1) {
  2317. WARN_ON_ONCE(1);
  2318. return;
  2319. }
  2320. entry0 = ioapic_read_entry(apic, pin);
  2321. clear_IO_APIC_pin(apic, pin);
  2322. memset(&entry1, 0, sizeof(entry1));
  2323. entry1.dest_mode = 0; /* physical delivery */
  2324. entry1.mask = 0; /* unmask IRQ now */
  2325. entry1.dest = hard_smp_processor_id();
  2326. entry1.delivery_mode = dest_ExtINT;
  2327. entry1.polarity = entry0.polarity;
  2328. entry1.trigger = 0;
  2329. entry1.vector = 0;
  2330. ioapic_write_entry(apic, pin, entry1);
  2331. save_control = CMOS_READ(RTC_CONTROL);
  2332. save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
  2333. CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
  2334. RTC_FREQ_SELECT);
  2335. CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
  2336. i = 100;
  2337. while (i-- > 0) {
  2338. mdelay(10);
  2339. if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
  2340. i -= 10;
  2341. }
  2342. CMOS_WRITE(save_control, RTC_CONTROL);
  2343. CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
  2344. clear_IO_APIC_pin(apic, pin);
  2345. ioapic_write_entry(apic, pin, entry0);
  2346. }
  2347. static int disable_timer_pin_1 __initdata;
  2348. /* Actually the next is obsolete, but keep it for paranoid reasons -AK */
  2349. static int __init disable_timer_pin_setup(char *arg)
  2350. {
  2351. disable_timer_pin_1 = 1;
  2352. return 0;
  2353. }
  2354. early_param("disable_timer_pin_1", disable_timer_pin_setup);
  2355. int timer_through_8259 __initdata;
  2356. /*
  2357. * This code may look a bit paranoid, but it's supposed to cooperate with
  2358. * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
  2359. * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
  2360. * fanatically on his truly buggy board.
  2361. *
  2362. * FIXME: really need to revamp this for all platforms.
  2363. */
  2364. static inline void __init check_timer(void)
  2365. {
  2366. struct irq_desc *desc = irq_to_desc(0);
  2367. struct irq_cfg *cfg = desc->chip_data;
  2368. int node = cpu_to_node(boot_cpu_id);
  2369. int apic1, pin1, apic2, pin2;
  2370. unsigned long flags;
  2371. int no_pin1 = 0;
  2372. local_irq_save(flags);
  2373. /*
  2374. * get/set the timer IRQ vector:
  2375. */
  2376. disable_8259A_irq(0);
  2377. assign_irq_vector(0, cfg, apic->target_cpus());
  2378. /*
  2379. * As IRQ0 is to be enabled in the 8259A, the virtual
  2380. * wire has to be disabled in the local APIC. Also
  2381. * timer interrupts need to be acknowledged manually in
  2382. * the 8259A for the i82489DX when using the NMI
  2383. * watchdog as that APIC treats NMIs as level-triggered.
  2384. * The AEOI mode will finish them in the 8259A
  2385. * automatically.
  2386. */
  2387. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  2388. init_8259A(1);
  2389. #ifdef CONFIG_X86_32
  2390. {
  2391. unsigned int ver;
  2392. ver = apic_read(APIC_LVR);
  2393. ver = GET_APIC_VERSION(ver);
  2394. timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
  2395. }
  2396. #endif
  2397. pin1 = find_isa_irq_pin(0, mp_INT);
  2398. apic1 = find_isa_irq_apic(0, mp_INT);
  2399. pin2 = ioapic_i8259.pin;
  2400. apic2 = ioapic_i8259.apic;
  2401. apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
  2402. "apic1=%d pin1=%d apic2=%d pin2=%d\n",
  2403. cfg->vector, apic1, pin1, apic2, pin2);
  2404. /*
  2405. * Some BIOS writers are clueless and report the ExtINTA
  2406. * I/O APIC input from the cascaded 8259A as the timer
  2407. * interrupt input. So just in case, if only one pin
  2408. * was found above, try it both directly and through the
  2409. * 8259A.
  2410. */
  2411. if (pin1 == -1) {
  2412. if (intr_remapping_enabled)
  2413. panic("BIOS bug: timer not connected to IO-APIC");
  2414. pin1 = pin2;
  2415. apic1 = apic2;
  2416. no_pin1 = 1;
  2417. } else if (pin2 == -1) {
  2418. pin2 = pin1;
  2419. apic2 = apic1;
  2420. }
  2421. if (pin1 != -1) {
  2422. /*
  2423. * Ok, does IRQ0 through the IOAPIC work?
  2424. */
  2425. if (no_pin1) {
  2426. add_pin_to_irq_node(cfg, node, apic1, pin1);
  2427. setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
  2428. } else {
  2429. /* for edge trigger, setup_IO_APIC_irq already
  2430. * leave it unmasked.
  2431. * so only need to unmask if it is level-trigger
  2432. * do we really have level trigger timer?
  2433. */
  2434. int idx;
  2435. idx = find_irq_entry(apic1, pin1, mp_INT);
  2436. if (idx != -1 && irq_trigger(idx))
  2437. unmask_IO_APIC_irq_desc(desc);
  2438. }
  2439. if (timer_irq_works()) {
  2440. if (nmi_watchdog == NMI_IO_APIC) {
  2441. setup_nmi();
  2442. enable_8259A_irq(0);
  2443. }
  2444. if (disable_timer_pin_1 > 0)
  2445. clear_IO_APIC_pin(0, pin1);
  2446. goto out;
  2447. }
  2448. if (intr_remapping_enabled)
  2449. panic("timer doesn't work through Interrupt-remapped IO-APIC");
  2450. local_irq_disable();
  2451. clear_IO_APIC_pin(apic1, pin1);
  2452. if (!no_pin1)
  2453. apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
  2454. "8254 timer not connected to IO-APIC\n");
  2455. apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
  2456. "(IRQ0) through the 8259A ...\n");
  2457. apic_printk(APIC_QUIET, KERN_INFO
  2458. "..... (found apic %d pin %d) ...\n", apic2, pin2);
  2459. /*
  2460. * legacy devices should be connected to IO APIC #0
  2461. */
  2462. replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
  2463. setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
  2464. enable_8259A_irq(0);
  2465. if (timer_irq_works()) {
  2466. apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
  2467. timer_through_8259 = 1;
  2468. if (nmi_watchdog == NMI_IO_APIC) {
  2469. disable_8259A_irq(0);
  2470. setup_nmi();
  2471. enable_8259A_irq(0);
  2472. }
  2473. goto out;
  2474. }
  2475. /*
  2476. * Cleanup, just in case ...
  2477. */
  2478. local_irq_disable();
  2479. disable_8259A_irq(0);
  2480. clear_IO_APIC_pin(apic2, pin2);
  2481. apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
  2482. }
  2483. if (nmi_watchdog == NMI_IO_APIC) {
  2484. apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
  2485. "through the IO-APIC - disabling NMI Watchdog!\n");
  2486. nmi_watchdog = NMI_NONE;
  2487. }
  2488. #ifdef CONFIG_X86_32
  2489. timer_ack = 0;
  2490. #endif
  2491. apic_printk(APIC_QUIET, KERN_INFO
  2492. "...trying to set up timer as Virtual Wire IRQ...\n");
  2493. lapic_register_intr(0, desc);
  2494. apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
  2495. enable_8259A_irq(0);
  2496. if (timer_irq_works()) {
  2497. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2498. goto out;
  2499. }
  2500. local_irq_disable();
  2501. disable_8259A_irq(0);
  2502. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
  2503. apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
  2504. apic_printk(APIC_QUIET, KERN_INFO
  2505. "...trying to set up timer as ExtINT IRQ...\n");
  2506. init_8259A(0);
  2507. make_8259A_irq(0);
  2508. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  2509. unlock_ExtINT_logic();
  2510. if (timer_irq_works()) {
  2511. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2512. goto out;
  2513. }
  2514. local_irq_disable();
  2515. apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
  2516. panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
  2517. "report. Then try booting with the 'noapic' option.\n");
  2518. out:
  2519. local_irq_restore(flags);
  2520. }
  2521. /*
  2522. * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
  2523. * to devices. However there may be an I/O APIC pin available for
  2524. * this interrupt regardless. The pin may be left unconnected, but
  2525. * typically it will be reused as an ExtINT cascade interrupt for
  2526. * the master 8259A. In the MPS case such a pin will normally be
  2527. * reported as an ExtINT interrupt in the MP table. With ACPI
  2528. * there is no provision for ExtINT interrupts, and in the absence
  2529. * of an override it would be treated as an ordinary ISA I/O APIC
  2530. * interrupt, that is edge-triggered and unmasked by default. We
  2531. * used to do this, but it caused problems on some systems because
  2532. * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
  2533. * the same ExtINT cascade interrupt to drive the local APIC of the
  2534. * bootstrap processor. Therefore we refrain from routing IRQ2 to
  2535. * the I/O APIC in all cases now. No actual device should request
  2536. * it anyway. --macro
  2537. */
  2538. #define PIC_IRQS (1 << PIC_CASCADE_IR)
  2539. void __init setup_IO_APIC(void)
  2540. {
  2541. /*
  2542. * calling enable_IO_APIC() is moved to setup_local_APIC for BP
  2543. */
  2544. io_apic_irqs = ~PIC_IRQS;
  2545. apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
  2546. /*
  2547. * Set up IO-APIC IRQ routing.
  2548. */
  2549. #ifdef CONFIG_X86_32
  2550. if (!acpi_ioapic)
  2551. setup_ioapic_ids_from_mpc();
  2552. #endif
  2553. sync_Arb_IDs();
  2554. setup_IO_APIC_irqs();
  2555. init_IO_APIC_traps();
  2556. check_timer();
  2557. }
  2558. /*
  2559. * Called after all the initialization is done. If we didnt find any
  2560. * APIC bugs then we can allow the modify fast path
  2561. */
  2562. static int __init io_apic_bug_finalize(void)
  2563. {
  2564. if (sis_apic_bug == -1)
  2565. sis_apic_bug = 0;
  2566. return 0;
  2567. }
  2568. late_initcall(io_apic_bug_finalize);
  2569. struct sysfs_ioapic_data {
  2570. struct sys_device dev;
  2571. struct IO_APIC_route_entry entry[0];
  2572. };
  2573. static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
  2574. static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
  2575. {
  2576. struct IO_APIC_route_entry *entry;
  2577. struct sysfs_ioapic_data *data;
  2578. int i;
  2579. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2580. entry = data->entry;
  2581. for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
  2582. *entry = ioapic_read_entry(dev->id, i);
  2583. return 0;
  2584. }
  2585. static int ioapic_resume(struct sys_device *dev)
  2586. {
  2587. struct IO_APIC_route_entry *entry;
  2588. struct sysfs_ioapic_data *data;
  2589. unsigned long flags;
  2590. union IO_APIC_reg_00 reg_00;
  2591. int i;
  2592. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2593. entry = data->entry;
  2594. spin_lock_irqsave(&ioapic_lock, flags);
  2595. reg_00.raw = io_apic_read(dev->id, 0);
  2596. if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
  2597. reg_00.bits.ID = mp_ioapics[dev->id].apicid;
  2598. io_apic_write(dev->id, 0, reg_00.raw);
  2599. }
  2600. spin_unlock_irqrestore(&ioapic_lock, flags);
  2601. for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
  2602. ioapic_write_entry(dev->id, i, entry[i]);
  2603. return 0;
  2604. }
  2605. static struct sysdev_class ioapic_sysdev_class = {
  2606. .name = "ioapic",
  2607. .suspend = ioapic_suspend,
  2608. .resume = ioapic_resume,
  2609. };
  2610. static int __init ioapic_init_sysfs(void)
  2611. {
  2612. struct sys_device * dev;
  2613. int i, size, error;
  2614. error = sysdev_class_register(&ioapic_sysdev_class);
  2615. if (error)
  2616. return error;
  2617. for (i = 0; i < nr_ioapics; i++ ) {
  2618. size = sizeof(struct sys_device) + nr_ioapic_registers[i]
  2619. * sizeof(struct IO_APIC_route_entry);
  2620. mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
  2621. if (!mp_ioapic_data[i]) {
  2622. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2623. continue;
  2624. }
  2625. dev = &mp_ioapic_data[i]->dev;
  2626. dev->id = i;
  2627. dev->cls = &ioapic_sysdev_class;
  2628. error = sysdev_register(dev);
  2629. if (error) {
  2630. kfree(mp_ioapic_data[i]);
  2631. mp_ioapic_data[i] = NULL;
  2632. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2633. continue;
  2634. }
  2635. }
  2636. return 0;
  2637. }
  2638. device_initcall(ioapic_init_sysfs);
  2639. static int nr_irqs_gsi = NR_IRQS_LEGACY;
  2640. /*
  2641. * Dynamic irq allocate and deallocation
  2642. */
  2643. unsigned int create_irq_nr(unsigned int irq_want, int node)
  2644. {
  2645. /* Allocate an unused irq */
  2646. unsigned int irq;
  2647. unsigned int new;
  2648. unsigned long flags;
  2649. struct irq_cfg *cfg_new = NULL;
  2650. struct irq_desc *desc_new = NULL;
  2651. irq = 0;
  2652. if (irq_want < nr_irqs_gsi)
  2653. irq_want = nr_irqs_gsi;
  2654. spin_lock_irqsave(&vector_lock, flags);
  2655. for (new = irq_want; new < nr_irqs; new++) {
  2656. desc_new = irq_to_desc_alloc_node(new, node);
  2657. if (!desc_new) {
  2658. printk(KERN_INFO "can not get irq_desc for %d\n", new);
  2659. continue;
  2660. }
  2661. cfg_new = desc_new->chip_data;
  2662. if (cfg_new->vector != 0)
  2663. continue;
  2664. desc_new = move_irq_desc(desc_new, node);
  2665. if (__assign_irq_vector(new, cfg_new, apic->target_cpus()) == 0)
  2666. irq = new;
  2667. break;
  2668. }
  2669. spin_unlock_irqrestore(&vector_lock, flags);
  2670. if (irq > 0) {
  2671. dynamic_irq_init(irq);
  2672. /* restore it, in case dynamic_irq_init clear it */
  2673. if (desc_new)
  2674. desc_new->chip_data = cfg_new;
  2675. }
  2676. return irq;
  2677. }
  2678. int create_irq(void)
  2679. {
  2680. int node = cpu_to_node(boot_cpu_id);
  2681. unsigned int irq_want;
  2682. int irq;
  2683. irq_want = nr_irqs_gsi;
  2684. irq = create_irq_nr(irq_want, node);
  2685. if (irq == 0)
  2686. irq = -1;
  2687. return irq;
  2688. }
  2689. void destroy_irq(unsigned int irq)
  2690. {
  2691. unsigned long flags;
  2692. struct irq_cfg *cfg;
  2693. struct irq_desc *desc;
  2694. /* store it, in case dynamic_irq_cleanup clear it */
  2695. desc = irq_to_desc(irq);
  2696. cfg = desc->chip_data;
  2697. dynamic_irq_cleanup(irq);
  2698. /* connect back irq_cfg */
  2699. desc->chip_data = cfg;
  2700. free_irte(irq);
  2701. spin_lock_irqsave(&vector_lock, flags);
  2702. __clear_irq_vector(irq, cfg);
  2703. spin_unlock_irqrestore(&vector_lock, flags);
  2704. }
  2705. /*
  2706. * MSI message composition
  2707. */
  2708. #ifdef CONFIG_PCI_MSI
  2709. static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
  2710. {
  2711. struct irq_cfg *cfg;
  2712. int err;
  2713. unsigned dest;
  2714. if (disable_apic)
  2715. return -ENXIO;
  2716. cfg = irq_cfg(irq);
  2717. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  2718. if (err)
  2719. return err;
  2720. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  2721. if (irq_remapped(irq)) {
  2722. struct irte irte;
  2723. int ir_index;
  2724. u16 sub_handle;
  2725. ir_index = map_irq_to_irte_handle(irq, &sub_handle);
  2726. BUG_ON(ir_index == -1);
  2727. memset (&irte, 0, sizeof(irte));
  2728. irte.present = 1;
  2729. irte.dst_mode = apic->irq_dest_mode;
  2730. irte.trigger_mode = 0; /* edge */
  2731. irte.dlvry_mode = apic->irq_delivery_mode;
  2732. irte.vector = cfg->vector;
  2733. irte.dest_id = IRTE_DEST(dest);
  2734. /* Set source-id of interrupt request */
  2735. set_msi_sid(&irte, pdev);
  2736. modify_irte(irq, &irte);
  2737. msg->address_hi = MSI_ADDR_BASE_HI;
  2738. msg->data = sub_handle;
  2739. msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
  2740. MSI_ADDR_IR_SHV |
  2741. MSI_ADDR_IR_INDEX1(ir_index) |
  2742. MSI_ADDR_IR_INDEX2(ir_index);
  2743. } else {
  2744. if (x2apic_enabled())
  2745. msg->address_hi = MSI_ADDR_BASE_HI |
  2746. MSI_ADDR_EXT_DEST_ID(dest);
  2747. else
  2748. msg->address_hi = MSI_ADDR_BASE_HI;
  2749. msg->address_lo =
  2750. MSI_ADDR_BASE_LO |
  2751. ((apic->irq_dest_mode == 0) ?
  2752. MSI_ADDR_DEST_MODE_PHYSICAL:
  2753. MSI_ADDR_DEST_MODE_LOGICAL) |
  2754. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2755. MSI_ADDR_REDIRECTION_CPU:
  2756. MSI_ADDR_REDIRECTION_LOWPRI) |
  2757. MSI_ADDR_DEST_ID(dest);
  2758. msg->data =
  2759. MSI_DATA_TRIGGER_EDGE |
  2760. MSI_DATA_LEVEL_ASSERT |
  2761. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2762. MSI_DATA_DELIVERY_FIXED:
  2763. MSI_DATA_DELIVERY_LOWPRI) |
  2764. MSI_DATA_VECTOR(cfg->vector);
  2765. }
  2766. return err;
  2767. }
  2768. #ifdef CONFIG_SMP
  2769. static int set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
  2770. {
  2771. struct irq_desc *desc = irq_to_desc(irq);
  2772. struct irq_cfg *cfg;
  2773. struct msi_msg msg;
  2774. unsigned int dest;
  2775. dest = set_desc_affinity(desc, mask);
  2776. if (dest == BAD_APICID)
  2777. return -1;
  2778. cfg = desc->chip_data;
  2779. read_msi_msg_desc(desc, &msg);
  2780. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2781. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2782. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2783. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2784. write_msi_msg_desc(desc, &msg);
  2785. return 0;
  2786. }
  2787. #ifdef CONFIG_INTR_REMAP
  2788. /*
  2789. * Migrate the MSI irq to another cpumask. This migration is
  2790. * done in the process context using interrupt-remapping hardware.
  2791. */
  2792. static int
  2793. ir_set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
  2794. {
  2795. struct irq_desc *desc = irq_to_desc(irq);
  2796. struct irq_cfg *cfg = desc->chip_data;
  2797. unsigned int dest;
  2798. struct irte irte;
  2799. if (get_irte(irq, &irte))
  2800. return -1;
  2801. dest = set_desc_affinity(desc, mask);
  2802. if (dest == BAD_APICID)
  2803. return -1;
  2804. irte.vector = cfg->vector;
  2805. irte.dest_id = IRTE_DEST(dest);
  2806. /*
  2807. * atomically update the IRTE with the new destination and vector.
  2808. */
  2809. modify_irte(irq, &irte);
  2810. /*
  2811. * After this point, all the interrupts will start arriving
  2812. * at the new destination. So, time to cleanup the previous
  2813. * vector allocation.
  2814. */
  2815. if (cfg->move_in_progress)
  2816. send_cleanup_vector(cfg);
  2817. return 0;
  2818. }
  2819. #endif
  2820. #endif /* CONFIG_SMP */
  2821. /*
  2822. * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
  2823. * which implement the MSI or MSI-X Capability Structure.
  2824. */
  2825. static struct irq_chip msi_chip = {
  2826. .name = "PCI-MSI",
  2827. .unmask = unmask_msi_irq,
  2828. .mask = mask_msi_irq,
  2829. .ack = ack_apic_edge,
  2830. #ifdef CONFIG_SMP
  2831. .set_affinity = set_msi_irq_affinity,
  2832. #endif
  2833. .retrigger = ioapic_retrigger_irq,
  2834. };
  2835. static struct irq_chip msi_ir_chip = {
  2836. .name = "IR-PCI-MSI",
  2837. .unmask = unmask_msi_irq,
  2838. .mask = mask_msi_irq,
  2839. #ifdef CONFIG_INTR_REMAP
  2840. .ack = ir_ack_apic_edge,
  2841. #ifdef CONFIG_SMP
  2842. .set_affinity = ir_set_msi_irq_affinity,
  2843. #endif
  2844. #endif
  2845. .retrigger = ioapic_retrigger_irq,
  2846. };
  2847. /*
  2848. * Map the PCI dev to the corresponding remapping hardware unit
  2849. * and allocate 'nvec' consecutive interrupt-remapping table entries
  2850. * in it.
  2851. */
  2852. static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
  2853. {
  2854. struct intel_iommu *iommu;
  2855. int index;
  2856. iommu = map_dev_to_ir(dev);
  2857. if (!iommu) {
  2858. printk(KERN_ERR
  2859. "Unable to map PCI %s to iommu\n", pci_name(dev));
  2860. return -ENOENT;
  2861. }
  2862. index = alloc_irte(iommu, irq, nvec);
  2863. if (index < 0) {
  2864. printk(KERN_ERR
  2865. "Unable to allocate %d IRTE for PCI %s\n", nvec,
  2866. pci_name(dev));
  2867. return -ENOSPC;
  2868. }
  2869. return index;
  2870. }
  2871. static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
  2872. {
  2873. int ret;
  2874. struct msi_msg msg;
  2875. ret = msi_compose_msg(dev, irq, &msg);
  2876. if (ret < 0)
  2877. return ret;
  2878. set_irq_msi(irq, msidesc);
  2879. write_msi_msg(irq, &msg);
  2880. if (irq_remapped(irq)) {
  2881. struct irq_desc *desc = irq_to_desc(irq);
  2882. /*
  2883. * irq migration in process context
  2884. */
  2885. desc->status |= IRQ_MOVE_PCNTXT;
  2886. set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
  2887. } else
  2888. set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
  2889. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);
  2890. return 0;
  2891. }
  2892. int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
  2893. {
  2894. unsigned int irq;
  2895. int ret, sub_handle;
  2896. struct msi_desc *msidesc;
  2897. unsigned int irq_want;
  2898. struct intel_iommu *iommu = NULL;
  2899. int index = 0;
  2900. int node;
  2901. /* x86 doesn't support multiple MSI yet */
  2902. if (type == PCI_CAP_ID_MSI && nvec > 1)
  2903. return 1;
  2904. node = dev_to_node(&dev->dev);
  2905. irq_want = nr_irqs_gsi;
  2906. sub_handle = 0;
  2907. list_for_each_entry(msidesc, &dev->msi_list, list) {
  2908. irq = create_irq_nr(irq_want, node);
  2909. if (irq == 0)
  2910. return -1;
  2911. irq_want = irq + 1;
  2912. if (!intr_remapping_enabled)
  2913. goto no_ir;
  2914. if (!sub_handle) {
  2915. /*
  2916. * allocate the consecutive block of IRTE's
  2917. * for 'nvec'
  2918. */
  2919. index = msi_alloc_irte(dev, irq, nvec);
  2920. if (index < 0) {
  2921. ret = index;
  2922. goto error;
  2923. }
  2924. } else {
  2925. iommu = map_dev_to_ir(dev);
  2926. if (!iommu) {
  2927. ret = -ENOENT;
  2928. goto error;
  2929. }
  2930. /*
  2931. * setup the mapping between the irq and the IRTE
  2932. * base index, the sub_handle pointing to the
  2933. * appropriate interrupt remap table entry.
  2934. */
  2935. set_irte_irq(irq, iommu, index, sub_handle);
  2936. }
  2937. no_ir:
  2938. ret = setup_msi_irq(dev, msidesc, irq);
  2939. if (ret < 0)
  2940. goto error;
  2941. sub_handle++;
  2942. }
  2943. return 0;
  2944. error:
  2945. destroy_irq(irq);
  2946. return ret;
  2947. }
  2948. void arch_teardown_msi_irq(unsigned int irq)
  2949. {
  2950. destroy_irq(irq);
  2951. }
  2952. #if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
  2953. #ifdef CONFIG_SMP
  2954. static int dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
  2955. {
  2956. struct irq_desc *desc = irq_to_desc(irq);
  2957. struct irq_cfg *cfg;
  2958. struct msi_msg msg;
  2959. unsigned int dest;
  2960. dest = set_desc_affinity(desc, mask);
  2961. if (dest == BAD_APICID)
  2962. return -1;
  2963. cfg = desc->chip_data;
  2964. dmar_msi_read(irq, &msg);
  2965. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2966. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2967. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2968. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2969. dmar_msi_write(irq, &msg);
  2970. return 0;
  2971. }
  2972. #endif /* CONFIG_SMP */
  2973. static struct irq_chip dmar_msi_type = {
  2974. .name = "DMAR_MSI",
  2975. .unmask = dmar_msi_unmask,
  2976. .mask = dmar_msi_mask,
  2977. .ack = ack_apic_edge,
  2978. #ifdef CONFIG_SMP
  2979. .set_affinity = dmar_msi_set_affinity,
  2980. #endif
  2981. .retrigger = ioapic_retrigger_irq,
  2982. };
  2983. int arch_setup_dmar_msi(unsigned int irq)
  2984. {
  2985. int ret;
  2986. struct msi_msg msg;
  2987. ret = msi_compose_msg(NULL, irq, &msg);
  2988. if (ret < 0)
  2989. return ret;
  2990. dmar_msi_write(irq, &msg);
  2991. set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
  2992. "edge");
  2993. return 0;
  2994. }
  2995. #endif
  2996. #ifdef CONFIG_HPET_TIMER
  2997. #ifdef CONFIG_SMP
  2998. static int hpet_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
  2999. {
  3000. struct irq_desc *desc = irq_to_desc(irq);
  3001. struct irq_cfg *cfg;
  3002. struct msi_msg msg;
  3003. unsigned int dest;
  3004. dest = set_desc_affinity(desc, mask);
  3005. if (dest == BAD_APICID)
  3006. return -1;
  3007. cfg = desc->chip_data;
  3008. hpet_msi_read(irq, &msg);
  3009. msg.data &= ~MSI_DATA_VECTOR_MASK;
  3010. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  3011. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  3012. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  3013. hpet_msi_write(irq, &msg);
  3014. return 0;
  3015. }
  3016. #endif /* CONFIG_SMP */
  3017. static struct irq_chip hpet_msi_type = {
  3018. .name = "HPET_MSI",
  3019. .unmask = hpet_msi_unmask,
  3020. .mask = hpet_msi_mask,
  3021. .ack = ack_apic_edge,
  3022. #ifdef CONFIG_SMP
  3023. .set_affinity = hpet_msi_set_affinity,
  3024. #endif
  3025. .retrigger = ioapic_retrigger_irq,
  3026. };
  3027. int arch_setup_hpet_msi(unsigned int irq)
  3028. {
  3029. int ret;
  3030. struct msi_msg msg;
  3031. struct irq_desc *desc = irq_to_desc(irq);
  3032. ret = msi_compose_msg(NULL, irq, &msg);
  3033. if (ret < 0)
  3034. return ret;
  3035. hpet_msi_write(irq, &msg);
  3036. desc->status |= IRQ_MOVE_PCNTXT;
  3037. set_irq_chip_and_handler_name(irq, &hpet_msi_type, handle_edge_irq,
  3038. "edge");
  3039. return 0;
  3040. }
  3041. #endif
  3042. #endif /* CONFIG_PCI_MSI */
  3043. /*
  3044. * Hypertransport interrupt support
  3045. */
  3046. #ifdef CONFIG_HT_IRQ
  3047. #ifdef CONFIG_SMP
  3048. static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
  3049. {
  3050. struct ht_irq_msg msg;
  3051. fetch_ht_irq_msg(irq, &msg);
  3052. msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
  3053. msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
  3054. msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
  3055. msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
  3056. write_ht_irq_msg(irq, &msg);
  3057. }
  3058. static int set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
  3059. {
  3060. struct irq_desc *desc = irq_to_desc(irq);
  3061. struct irq_cfg *cfg;
  3062. unsigned int dest;
  3063. dest = set_desc_affinity(desc, mask);
  3064. if (dest == BAD_APICID)
  3065. return -1;
  3066. cfg = desc->chip_data;
  3067. target_ht_irq(irq, dest, cfg->vector);
  3068. return 0;
  3069. }
  3070. #endif
  3071. static struct irq_chip ht_irq_chip = {
  3072. .name = "PCI-HT",
  3073. .mask = mask_ht_irq,
  3074. .unmask = unmask_ht_irq,
  3075. .ack = ack_apic_edge,
  3076. #ifdef CONFIG_SMP
  3077. .set_affinity = set_ht_irq_affinity,
  3078. #endif
  3079. .retrigger = ioapic_retrigger_irq,
  3080. };
  3081. int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
  3082. {
  3083. struct irq_cfg *cfg;
  3084. int err;
  3085. if (disable_apic)
  3086. return -ENXIO;
  3087. cfg = irq_cfg(irq);
  3088. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  3089. if (!err) {
  3090. struct ht_irq_msg msg;
  3091. unsigned dest;
  3092. dest = apic->cpu_mask_to_apicid_and(cfg->domain,
  3093. apic->target_cpus());
  3094. msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
  3095. msg.address_lo =
  3096. HT_IRQ_LOW_BASE |
  3097. HT_IRQ_LOW_DEST_ID(dest) |
  3098. HT_IRQ_LOW_VECTOR(cfg->vector) |
  3099. ((apic->irq_dest_mode == 0) ?
  3100. HT_IRQ_LOW_DM_PHYSICAL :
  3101. HT_IRQ_LOW_DM_LOGICAL) |
  3102. HT_IRQ_LOW_RQEOI_EDGE |
  3103. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  3104. HT_IRQ_LOW_MT_FIXED :
  3105. HT_IRQ_LOW_MT_ARBITRATED) |
  3106. HT_IRQ_LOW_IRQ_MASKED;
  3107. write_ht_irq_msg(irq, &msg);
  3108. set_irq_chip_and_handler_name(irq, &ht_irq_chip,
  3109. handle_edge_irq, "edge");
  3110. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
  3111. }
  3112. return err;
  3113. }
  3114. #endif /* CONFIG_HT_IRQ */
  3115. #ifdef CONFIG_X86_UV
  3116. /*
  3117. * Re-target the irq to the specified CPU and enable the specified MMR located
  3118. * on the specified blade to allow the sending of MSIs to the specified CPU.
  3119. */
  3120. int arch_enable_uv_irq(char *irq_name, unsigned int irq, int cpu, int mmr_blade,
  3121. unsigned long mmr_offset)
  3122. {
  3123. const struct cpumask *eligible_cpu = cpumask_of(cpu);
  3124. struct irq_cfg *cfg;
  3125. int mmr_pnode;
  3126. unsigned long mmr_value;
  3127. struct uv_IO_APIC_route_entry *entry;
  3128. unsigned long flags;
  3129. int err;
  3130. BUILD_BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));
  3131. cfg = irq_cfg(irq);
  3132. err = assign_irq_vector(irq, cfg, eligible_cpu);
  3133. if (err != 0)
  3134. return err;
  3135. spin_lock_irqsave(&vector_lock, flags);
  3136. set_irq_chip_and_handler_name(irq, &uv_irq_chip, handle_percpu_irq,
  3137. irq_name);
  3138. spin_unlock_irqrestore(&vector_lock, flags);
  3139. mmr_value = 0;
  3140. entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
  3141. entry->vector = cfg->vector;
  3142. entry->delivery_mode = apic->irq_delivery_mode;
  3143. entry->dest_mode = apic->irq_dest_mode;
  3144. entry->polarity = 0;
  3145. entry->trigger = 0;
  3146. entry->mask = 0;
  3147. entry->dest = apic->cpu_mask_to_apicid(eligible_cpu);
  3148. mmr_pnode = uv_blade_to_pnode(mmr_blade);
  3149. uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);
  3150. return irq;
  3151. }
  3152. /*
  3153. * Disable the specified MMR located on the specified blade so that MSIs are
  3154. * longer allowed to be sent.
  3155. */
  3156. void arch_disable_uv_irq(int mmr_blade, unsigned long mmr_offset)
  3157. {
  3158. unsigned long mmr_value;
  3159. struct uv_IO_APIC_route_entry *entry;
  3160. int mmr_pnode;
  3161. BUILD_BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));
  3162. mmr_value = 0;
  3163. entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
  3164. entry->mask = 1;
  3165. mmr_pnode = uv_blade_to_pnode(mmr_blade);
  3166. uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);
  3167. }
  3168. #endif /* CONFIG_X86_64 */
  3169. int __init io_apic_get_redir_entries (int ioapic)
  3170. {
  3171. union IO_APIC_reg_01 reg_01;
  3172. unsigned long flags;
  3173. spin_lock_irqsave(&ioapic_lock, flags);
  3174. reg_01.raw = io_apic_read(ioapic, 1);
  3175. spin_unlock_irqrestore(&ioapic_lock, flags);
  3176. return reg_01.bits.entries;
  3177. }
  3178. void __init probe_nr_irqs_gsi(void)
  3179. {
  3180. int nr = 0;
  3181. nr = acpi_probe_gsi();
  3182. if (nr > nr_irqs_gsi) {
  3183. nr_irqs_gsi = nr;
  3184. } else {
  3185. /* for acpi=off or acpi is not compiled in */
  3186. int idx;
  3187. nr = 0;
  3188. for (idx = 0; idx < nr_ioapics; idx++)
  3189. nr += io_apic_get_redir_entries(idx) + 1;
  3190. if (nr > nr_irqs_gsi)
  3191. nr_irqs_gsi = nr;
  3192. }
  3193. printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
  3194. }
  3195. #ifdef CONFIG_SPARSE_IRQ
  3196. int __init arch_probe_nr_irqs(void)
  3197. {
  3198. int nr;
  3199. if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
  3200. nr_irqs = NR_VECTORS * nr_cpu_ids;
  3201. nr = nr_irqs_gsi + 8 * nr_cpu_ids;
  3202. #if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
  3203. /*
  3204. * for MSI and HT dyn irq
  3205. */
  3206. nr += nr_irqs_gsi * 16;
  3207. #endif
  3208. if (nr < nr_irqs)
  3209. nr_irqs = nr;
  3210. return 0;
  3211. }
  3212. #endif
  3213. static int __io_apic_set_pci_routing(struct device *dev, int irq,
  3214. struct io_apic_irq_attr *irq_attr)
  3215. {
  3216. struct irq_desc *desc;
  3217. struct irq_cfg *cfg;
  3218. int node;
  3219. int ioapic, pin;
  3220. int trigger, polarity;
  3221. ioapic = irq_attr->ioapic;
  3222. if (!IO_APIC_IRQ(irq)) {
  3223. apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
  3224. ioapic);
  3225. return -EINVAL;
  3226. }
  3227. if (dev)
  3228. node = dev_to_node(dev);
  3229. else
  3230. node = cpu_to_node(boot_cpu_id);
  3231. desc = irq_to_desc_alloc_node(irq, node);
  3232. if (!desc) {
  3233. printk(KERN_INFO "can not get irq_desc %d\n", irq);
  3234. return 0;
  3235. }
  3236. pin = irq_attr->ioapic_pin;
  3237. trigger = irq_attr->trigger;
  3238. polarity = irq_attr->polarity;
  3239. /*
  3240. * IRQs < 16 are already in the irq_2_pin[] map
  3241. */
  3242. if (irq >= NR_IRQS_LEGACY) {
  3243. cfg = desc->chip_data;
  3244. add_pin_to_irq_node(cfg, node, ioapic, pin);
  3245. }
  3246. setup_IO_APIC_irq(ioapic, pin, irq, desc, trigger, polarity);
  3247. return 0;
  3248. }
  3249. int io_apic_set_pci_routing(struct device *dev, int irq,
  3250. struct io_apic_irq_attr *irq_attr)
  3251. {
  3252. int ioapic, pin;
  3253. /*
  3254. * Avoid pin reprogramming. PRTs typically include entries
  3255. * with redundant pin->gsi mappings (but unique PCI devices);
  3256. * we only program the IOAPIC on the first.
  3257. */
  3258. ioapic = irq_attr->ioapic;
  3259. pin = irq_attr->ioapic_pin;
  3260. if (test_bit(pin, mp_ioapic_routing[ioapic].pin_programmed)) {
  3261. pr_debug("Pin %d-%d already programmed\n",
  3262. mp_ioapics[ioapic].apicid, pin);
  3263. return 0;
  3264. }
  3265. set_bit(pin, mp_ioapic_routing[ioapic].pin_programmed);
  3266. return __io_apic_set_pci_routing(dev, irq, irq_attr);
  3267. }
  3268. /* --------------------------------------------------------------------------
  3269. ACPI-based IOAPIC Configuration
  3270. -------------------------------------------------------------------------- */
  3271. #ifdef CONFIG_ACPI
  3272. #ifdef CONFIG_X86_32
  3273. int __init io_apic_get_unique_id(int ioapic, int apic_id)
  3274. {
  3275. union IO_APIC_reg_00 reg_00;
  3276. static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
  3277. physid_mask_t tmp;
  3278. unsigned long flags;
  3279. int i = 0;
  3280. /*
  3281. * The P4 platform supports up to 256 APIC IDs on two separate APIC
  3282. * buses (one for LAPICs, one for IOAPICs), where predecessors only
  3283. * supports up to 16 on one shared APIC bus.
  3284. *
  3285. * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
  3286. * advantage of new APIC bus architecture.
  3287. */
  3288. if (physids_empty(apic_id_map))
  3289. apic_id_map = apic->ioapic_phys_id_map(phys_cpu_present_map);
  3290. spin_lock_irqsave(&ioapic_lock, flags);
  3291. reg_00.raw = io_apic_read(ioapic, 0);
  3292. spin_unlock_irqrestore(&ioapic_lock, flags);
  3293. if (apic_id >= get_physical_broadcast()) {
  3294. printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
  3295. "%d\n", ioapic, apic_id, reg_00.bits.ID);
  3296. apic_id = reg_00.bits.ID;
  3297. }
  3298. /*
  3299. * Every APIC in a system must have a unique ID or we get lots of nice
  3300. * 'stuck on smp_invalidate_needed IPI wait' messages.
  3301. */
  3302. if (apic->check_apicid_used(apic_id_map, apic_id)) {
  3303. for (i = 0; i < get_physical_broadcast(); i++) {
  3304. if (!apic->check_apicid_used(apic_id_map, i))
  3305. break;
  3306. }
  3307. if (i == get_physical_broadcast())
  3308. panic("Max apic_id exceeded!\n");
  3309. printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
  3310. "trying %d\n", ioapic, apic_id, i);
  3311. apic_id = i;
  3312. }
  3313. tmp = apic->apicid_to_cpu_present(apic_id);
  3314. physids_or(apic_id_map, apic_id_map, tmp);
  3315. if (reg_00.bits.ID != apic_id) {
  3316. reg_00.bits.ID = apic_id;
  3317. spin_lock_irqsave(&ioapic_lock, flags);
  3318. io_apic_write(ioapic, 0, reg_00.raw);
  3319. reg_00.raw = io_apic_read(ioapic, 0);
  3320. spin_unlock_irqrestore(&ioapic_lock, flags);
  3321. /* Sanity check */
  3322. if (reg_00.bits.ID != apic_id) {
  3323. printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
  3324. return -1;
  3325. }
  3326. }
  3327. apic_printk(APIC_VERBOSE, KERN_INFO
  3328. "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
  3329. return apic_id;
  3330. }
  3331. #endif
  3332. int __init io_apic_get_version(int ioapic)
  3333. {
  3334. union IO_APIC_reg_01 reg_01;
  3335. unsigned long flags;
  3336. spin_lock_irqsave(&ioapic_lock, flags);
  3337. reg_01.raw = io_apic_read(ioapic, 1);
  3338. spin_unlock_irqrestore(&ioapic_lock, flags);
  3339. return reg_01.bits.version;
  3340. }
  3341. int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
  3342. {
  3343. int i;
  3344. if (skip_ioapic_setup)
  3345. return -1;
  3346. for (i = 0; i < mp_irq_entries; i++)
  3347. if (mp_irqs[i].irqtype == mp_INT &&
  3348. mp_irqs[i].srcbusirq == bus_irq)
  3349. break;
  3350. if (i >= mp_irq_entries)
  3351. return -1;
  3352. *trigger = irq_trigger(i);
  3353. *polarity = irq_polarity(i);
  3354. return 0;
  3355. }
  3356. #endif /* CONFIG_ACPI */
  3357. /*
  3358. * This function currently is only a helper for the i386 smp boot process where
  3359. * we need to reprogram the ioredtbls to cater for the cpus which have come online
  3360. * so mask in all cases should simply be apic->target_cpus()
  3361. */
  3362. #ifdef CONFIG_SMP
  3363. void __init setup_ioapic_dest(void)
  3364. {
  3365. int pin, ioapic = 0, irq, irq_entry;
  3366. struct irq_desc *desc;
  3367. const struct cpumask *mask;
  3368. if (skip_ioapic_setup == 1)
  3369. return;
  3370. #ifdef CONFIG_ACPI
  3371. if (!acpi_disabled && acpi_ioapic) {
  3372. ioapic = mp_find_ioapic(0);
  3373. if (ioapic < 0)
  3374. ioapic = 0;
  3375. }
  3376. #endif
  3377. for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
  3378. irq_entry = find_irq_entry(ioapic, pin, mp_INT);
  3379. if (irq_entry == -1)
  3380. continue;
  3381. irq = pin_2_irq(irq_entry, ioapic, pin);
  3382. desc = irq_to_desc(irq);
  3383. /*
  3384. * Honour affinities which have been set in early boot
  3385. */
  3386. if (desc->status &
  3387. (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
  3388. mask = desc->affinity;
  3389. else
  3390. mask = apic->target_cpus();
  3391. if (intr_remapping_enabled)
  3392. set_ir_ioapic_affinity_irq_desc(desc, mask);
  3393. else
  3394. set_ioapic_affinity_irq_desc(desc, mask);
  3395. }
  3396. }
  3397. #endif
  3398. #define IOAPIC_RESOURCE_NAME_SIZE 11
  3399. static struct resource *ioapic_resources;
  3400. static struct resource * __init ioapic_setup_resources(void)
  3401. {
  3402. unsigned long n;
  3403. struct resource *res;
  3404. char *mem;
  3405. int i;
  3406. if (nr_ioapics <= 0)
  3407. return NULL;
  3408. n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
  3409. n *= nr_ioapics;
  3410. mem = alloc_bootmem(n);
  3411. res = (void *)mem;
  3412. if (mem != NULL) {
  3413. mem += sizeof(struct resource) * nr_ioapics;
  3414. for (i = 0; i < nr_ioapics; i++) {
  3415. res[i].name = mem;
  3416. res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
  3417. sprintf(mem, "IOAPIC %u", i);
  3418. mem += IOAPIC_RESOURCE_NAME_SIZE;
  3419. }
  3420. }
  3421. ioapic_resources = res;
  3422. return res;
  3423. }
  3424. void __init ioapic_init_mappings(void)
  3425. {
  3426. unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
  3427. struct resource *ioapic_res;
  3428. int i;
  3429. ioapic_res = ioapic_setup_resources();
  3430. for (i = 0; i < nr_ioapics; i++) {
  3431. if (smp_found_config) {
  3432. ioapic_phys = mp_ioapics[i].apicaddr;
  3433. #ifdef CONFIG_X86_32
  3434. if (!ioapic_phys) {
  3435. printk(KERN_ERR
  3436. "WARNING: bogus zero IO-APIC "
  3437. "address found in MPTABLE, "
  3438. "disabling IO/APIC support!\n");
  3439. smp_found_config = 0;
  3440. skip_ioapic_setup = 1;
  3441. goto fake_ioapic_page;
  3442. }
  3443. #endif
  3444. } else {
  3445. #ifdef CONFIG_X86_32
  3446. fake_ioapic_page:
  3447. #endif
  3448. ioapic_phys = (unsigned long)
  3449. alloc_bootmem_pages(PAGE_SIZE);
  3450. ioapic_phys = __pa(ioapic_phys);
  3451. }
  3452. set_fixmap_nocache(idx, ioapic_phys);
  3453. apic_printk(APIC_VERBOSE,
  3454. "mapped IOAPIC to %08lx (%08lx)\n",
  3455. __fix_to_virt(idx), ioapic_phys);
  3456. idx++;
  3457. if (ioapic_res != NULL) {
  3458. ioapic_res->start = ioapic_phys;
  3459. ioapic_res->end = ioapic_phys + (4 * 1024) - 1;
  3460. ioapic_res++;
  3461. }
  3462. }
  3463. }
  3464. static int __init ioapic_insert_resources(void)
  3465. {
  3466. int i;
  3467. struct resource *r = ioapic_resources;
  3468. if (!r) {
  3469. if (nr_ioapics > 0) {
  3470. printk(KERN_ERR
  3471. "IO APIC resources couldn't be allocated.\n");
  3472. return -1;
  3473. }
  3474. return 0;
  3475. }
  3476. for (i = 0; i < nr_ioapics; i++) {
  3477. insert_resource(&iomem_resource, r);
  3478. r++;
  3479. }
  3480. return 0;
  3481. }
  3482. /* Insert the IO APIC resources after PCI initialization has occured to handle
  3483. * IO APICS that are mapped in on a BAR in PCI space. */
  3484. late_initcall(ioapic_insert_resources);