sky2.c 115 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/version.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/aer.h>
  34. #include <linux/ip.h>
  35. #include <net/ip.h>
  36. #include <linux/tcp.h>
  37. #include <linux/in.h>
  38. #include <linux/delay.h>
  39. #include <linux/workqueue.h>
  40. #include <linux/if_vlan.h>
  41. #include <linux/prefetch.h>
  42. #include <linux/debugfs.h>
  43. #include <linux/mii.h>
  44. #include <asm/irq.h>
  45. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  46. #define SKY2_VLAN_TAG_USED 1
  47. #endif
  48. #include "sky2.h"
  49. #define DRV_NAME "sky2"
  50. #define DRV_VERSION "1.18"
  51. #define PFX DRV_NAME " "
  52. /*
  53. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  54. * that are organized into three (receive, transmit, status) different rings
  55. * similar to Tigon3.
  56. */
  57. #define RX_LE_SIZE 1024
  58. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  59. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  60. #define RX_DEF_PENDING RX_MAX_PENDING
  61. #define RX_SKB_ALIGN 8
  62. #define TX_RING_SIZE 512
  63. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  64. #define TX_MIN_PENDING 64
  65. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  66. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  67. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  68. #define TX_WATCHDOG (5 * HZ)
  69. #define NAPI_WEIGHT 64
  70. #define PHY_RETRIES 1000
  71. #define SKY2_EEPROM_MAGIC 0x9955aabb
  72. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  73. static const u32 default_msg =
  74. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  75. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  76. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  77. static int debug = -1; /* defaults above */
  78. module_param(debug, int, 0);
  79. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  80. static int copybreak __read_mostly = 128;
  81. module_param(copybreak, int, 0);
  82. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  83. static int disable_msi = 0;
  84. module_param(disable_msi, int, 0);
  85. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  86. static const struct pci_device_id sky2_id_table[] = {
  87. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  88. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  91. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  92. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  120. { 0 }
  121. };
  122. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  123. /* Avoid conditionals by using array */
  124. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  125. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  126. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  127. /* This driver supports yukon2 chipset only */
  128. static const char *yukon2_name[] = {
  129. "XL", /* 0xb3 */
  130. "EC Ultra", /* 0xb4 */
  131. "Extreme", /* 0xb5 */
  132. "EC", /* 0xb6 */
  133. "FE", /* 0xb7 */
  134. "FE+", /* 0xb8 */
  135. };
  136. static void sky2_set_multicast(struct net_device *dev);
  137. /* Access to external PHY */
  138. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  139. {
  140. int i;
  141. gma_write16(hw, port, GM_SMI_DATA, val);
  142. gma_write16(hw, port, GM_SMI_CTRL,
  143. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  144. for (i = 0; i < PHY_RETRIES; i++) {
  145. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  146. return 0;
  147. udelay(1);
  148. }
  149. printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
  150. return -ETIMEDOUT;
  151. }
  152. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  153. {
  154. int i;
  155. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  156. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  157. for (i = 0; i < PHY_RETRIES; i++) {
  158. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
  159. *val = gma_read16(hw, port, GM_SMI_DATA);
  160. return 0;
  161. }
  162. udelay(1);
  163. }
  164. return -ETIMEDOUT;
  165. }
  166. static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  167. {
  168. u16 v;
  169. if (__gm_phy_read(hw, port, reg, &v) != 0)
  170. printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
  171. return v;
  172. }
  173. static void sky2_power_on(struct sky2_hw *hw)
  174. {
  175. /* switch power to VCC (WA for VAUX problem) */
  176. sky2_write8(hw, B0_POWER_CTRL,
  177. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  178. /* disable Core Clock Division, */
  179. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  180. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  181. /* enable bits are inverted */
  182. sky2_write8(hw, B2_Y2_CLK_GATE,
  183. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  184. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  185. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  186. else
  187. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  188. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  189. struct pci_dev *pdev = hw->pdev;
  190. u32 reg;
  191. pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
  192. pci_read_config_dword(pdev, PCI_DEV_REG4, &reg);
  193. /* set all bits to 0 except bits 15..12 and 8 */
  194. reg &= P_ASPM_CONTROL_MSK;
  195. pci_write_config_dword(pdev, PCI_DEV_REG4, reg);
  196. pci_read_config_dword(pdev, PCI_DEV_REG5, &reg);
  197. /* set all bits to 0 except bits 28 & 27 */
  198. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  199. pci_write_config_dword(pdev, PCI_DEV_REG5, reg);
  200. pci_write_config_dword(pdev, PCI_CFG_REG_1, 0);
  201. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  202. reg = sky2_read32(hw, B2_GP_IO);
  203. reg |= GLB_GPIO_STAT_RACE_DIS;
  204. sky2_write32(hw, B2_GP_IO, reg);
  205. sky2_read32(hw, B2_GP_IO);
  206. }
  207. }
  208. static void sky2_power_aux(struct sky2_hw *hw)
  209. {
  210. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  211. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  212. else
  213. /* enable bits are inverted */
  214. sky2_write8(hw, B2_Y2_CLK_GATE,
  215. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  216. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  217. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  218. /* switch power to VAUX */
  219. if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
  220. sky2_write8(hw, B0_POWER_CTRL,
  221. (PC_VAUX_ENA | PC_VCC_ENA |
  222. PC_VAUX_ON | PC_VCC_OFF));
  223. }
  224. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  225. {
  226. u16 reg;
  227. /* disable all GMAC IRQ's */
  228. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  229. /* disable PHY IRQs */
  230. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  231. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  232. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  233. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  234. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  235. reg = gma_read16(hw, port, GM_RX_CTRL);
  236. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  237. gma_write16(hw, port, GM_RX_CTRL, reg);
  238. }
  239. /* flow control to advertise bits */
  240. static const u16 copper_fc_adv[] = {
  241. [FC_NONE] = 0,
  242. [FC_TX] = PHY_M_AN_ASP,
  243. [FC_RX] = PHY_M_AN_PC,
  244. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  245. };
  246. /* flow control to advertise bits when using 1000BaseX */
  247. static const u16 fiber_fc_adv[] = {
  248. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  249. [FC_TX] = PHY_M_P_ASYM_MD_X,
  250. [FC_RX] = PHY_M_P_SYM_MD_X,
  251. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  252. };
  253. /* flow control to GMA disable bits */
  254. static const u16 gm_fc_disable[] = {
  255. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  256. [FC_TX] = GM_GPCR_FC_RX_DIS,
  257. [FC_RX] = GM_GPCR_FC_TX_DIS,
  258. [FC_BOTH] = 0,
  259. };
  260. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  261. {
  262. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  263. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  264. if (sky2->autoneg == AUTONEG_ENABLE &&
  265. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  266. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  267. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  268. PHY_M_EC_MAC_S_MSK);
  269. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  270. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  271. if (hw->chip_id == CHIP_ID_YUKON_EC)
  272. /* set downshift counter to 3x and enable downshift */
  273. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  274. else
  275. /* set master & slave downshift counter to 1x */
  276. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  277. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  278. }
  279. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  280. if (sky2_is_copper(hw)) {
  281. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  282. /* enable automatic crossover */
  283. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  284. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  285. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  286. u16 spec;
  287. /* Enable Class A driver for FE+ A0 */
  288. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  289. spec |= PHY_M_FESC_SEL_CL_A;
  290. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  291. }
  292. } else {
  293. /* disable energy detect */
  294. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  295. /* enable automatic crossover */
  296. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  297. /* downshift on PHY 88E1112 and 88E1149 is changed */
  298. if (sky2->autoneg == AUTONEG_ENABLE
  299. && (hw->flags & SKY2_HW_NEWER_PHY)) {
  300. /* set downshift counter to 3x and enable downshift */
  301. ctrl &= ~PHY_M_PC_DSC_MSK;
  302. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  303. }
  304. }
  305. } else {
  306. /* workaround for deviation #4.88 (CRC errors) */
  307. /* disable Automatic Crossover */
  308. ctrl &= ~PHY_M_PC_MDIX_MSK;
  309. }
  310. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  311. /* special setup for PHY 88E1112 Fiber */
  312. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  313. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  314. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  315. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  316. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  317. ctrl &= ~PHY_M_MAC_MD_MSK;
  318. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  319. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  320. if (hw->pmd_type == 'P') {
  321. /* select page 1 to access Fiber registers */
  322. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  323. /* for SFP-module set SIGDET polarity to low */
  324. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  325. ctrl |= PHY_M_FIB_SIGD_POL;
  326. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  327. }
  328. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  329. }
  330. ctrl = PHY_CT_RESET;
  331. ct1000 = 0;
  332. adv = PHY_AN_CSMA;
  333. reg = 0;
  334. if (sky2->autoneg == AUTONEG_ENABLE) {
  335. if (sky2_is_copper(hw)) {
  336. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  337. ct1000 |= PHY_M_1000C_AFD;
  338. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  339. ct1000 |= PHY_M_1000C_AHD;
  340. if (sky2->advertising & ADVERTISED_100baseT_Full)
  341. adv |= PHY_M_AN_100_FD;
  342. if (sky2->advertising & ADVERTISED_100baseT_Half)
  343. adv |= PHY_M_AN_100_HD;
  344. if (sky2->advertising & ADVERTISED_10baseT_Full)
  345. adv |= PHY_M_AN_10_FD;
  346. if (sky2->advertising & ADVERTISED_10baseT_Half)
  347. adv |= PHY_M_AN_10_HD;
  348. adv |= copper_fc_adv[sky2->flow_mode];
  349. } else { /* special defines for FIBER (88E1040S only) */
  350. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  351. adv |= PHY_M_AN_1000X_AFD;
  352. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  353. adv |= PHY_M_AN_1000X_AHD;
  354. adv |= fiber_fc_adv[sky2->flow_mode];
  355. }
  356. /* Restart Auto-negotiation */
  357. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  358. } else {
  359. /* forced speed/duplex settings */
  360. ct1000 = PHY_M_1000C_MSE;
  361. /* Disable auto update for duplex flow control and speed */
  362. reg |= GM_GPCR_AU_ALL_DIS;
  363. switch (sky2->speed) {
  364. case SPEED_1000:
  365. ctrl |= PHY_CT_SP1000;
  366. reg |= GM_GPCR_SPEED_1000;
  367. break;
  368. case SPEED_100:
  369. ctrl |= PHY_CT_SP100;
  370. reg |= GM_GPCR_SPEED_100;
  371. break;
  372. }
  373. if (sky2->duplex == DUPLEX_FULL) {
  374. reg |= GM_GPCR_DUP_FULL;
  375. ctrl |= PHY_CT_DUP_MD;
  376. } else if (sky2->speed < SPEED_1000)
  377. sky2->flow_mode = FC_NONE;
  378. reg |= gm_fc_disable[sky2->flow_mode];
  379. /* Forward pause packets to GMAC? */
  380. if (sky2->flow_mode & FC_RX)
  381. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  382. else
  383. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  384. }
  385. gma_write16(hw, port, GM_GP_CTRL, reg);
  386. if (hw->flags & SKY2_HW_GIGABIT)
  387. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  388. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  389. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  390. /* Setup Phy LED's */
  391. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  392. ledover = 0;
  393. switch (hw->chip_id) {
  394. case CHIP_ID_YUKON_FE:
  395. /* on 88E3082 these bits are at 11..9 (shifted left) */
  396. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  397. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  398. /* delete ACT LED control bits */
  399. ctrl &= ~PHY_M_FELP_LED1_MSK;
  400. /* change ACT LED control to blink mode */
  401. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  402. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  403. break;
  404. case CHIP_ID_YUKON_FE_P:
  405. /* Enable Link Partner Next Page */
  406. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  407. ctrl |= PHY_M_PC_ENA_LIP_NP;
  408. /* disable Energy Detect and enable scrambler */
  409. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  410. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  411. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  412. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  413. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  414. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  415. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  416. break;
  417. case CHIP_ID_YUKON_XL:
  418. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  419. /* select page 3 to access LED control register */
  420. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  421. /* set LED Function Control register */
  422. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  423. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  424. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  425. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  426. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  427. /* set Polarity Control register */
  428. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  429. (PHY_M_POLC_LS1_P_MIX(4) |
  430. PHY_M_POLC_IS0_P_MIX(4) |
  431. PHY_M_POLC_LOS_CTRL(2) |
  432. PHY_M_POLC_INIT_CTRL(2) |
  433. PHY_M_POLC_STA1_CTRL(2) |
  434. PHY_M_POLC_STA0_CTRL(2)));
  435. /* restore page register */
  436. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  437. break;
  438. case CHIP_ID_YUKON_EC_U:
  439. case CHIP_ID_YUKON_EX:
  440. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  441. /* select page 3 to access LED control register */
  442. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  443. /* set LED Function Control register */
  444. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  445. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  446. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  447. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  448. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  449. /* set Blink Rate in LED Timer Control Register */
  450. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  451. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  452. /* restore page register */
  453. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  454. break;
  455. default:
  456. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  457. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  458. /* turn off the Rx LED (LED_RX) */
  459. ledover &= ~PHY_M_LED_MO_RX;
  460. }
  461. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  462. hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
  463. /* apply fixes in PHY AFE */
  464. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  465. /* increase differential signal amplitude in 10BASE-T */
  466. gm_phy_write(hw, port, 0x18, 0xaa99);
  467. gm_phy_write(hw, port, 0x17, 0x2011);
  468. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  469. gm_phy_write(hw, port, 0x18, 0xa204);
  470. gm_phy_write(hw, port, 0x17, 0x2002);
  471. /* set page register to 0 */
  472. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  473. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  474. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  475. /* apply workaround for integrated resistors calibration */
  476. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  477. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  478. } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
  479. /* no effect on Yukon-XL */
  480. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  481. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  482. /* turn on 100 Mbps LED (LED_LINK100) */
  483. ledover |= PHY_M_LED_MO_100;
  484. }
  485. if (ledover)
  486. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  487. }
  488. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  489. if (sky2->autoneg == AUTONEG_ENABLE)
  490. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  491. else
  492. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  493. }
  494. static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
  495. {
  496. struct pci_dev *pdev = hw->pdev;
  497. u32 reg1;
  498. static const u32 phy_power[]
  499. = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  500. /* looks like this XL is back asswards .. */
  501. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  502. onoff = !onoff;
  503. pci_read_config_dword(pdev, PCI_DEV_REG1, &reg1);
  504. if (onoff)
  505. /* Turn off phy power saving */
  506. reg1 &= ~phy_power[port];
  507. else
  508. reg1 |= phy_power[port];
  509. pci_write_config_dword(pdev, PCI_DEV_REG1, reg1);
  510. pci_read_config_dword(pdev, PCI_DEV_REG1, &reg1);
  511. udelay(100);
  512. }
  513. /* Force a renegotiation */
  514. static void sky2_phy_reinit(struct sky2_port *sky2)
  515. {
  516. spin_lock_bh(&sky2->phy_lock);
  517. sky2_phy_init(sky2->hw, sky2->port);
  518. spin_unlock_bh(&sky2->phy_lock);
  519. }
  520. /* Put device in state to listen for Wake On Lan */
  521. static void sky2_wol_init(struct sky2_port *sky2)
  522. {
  523. struct sky2_hw *hw = sky2->hw;
  524. unsigned port = sky2->port;
  525. enum flow_control save_mode;
  526. u16 ctrl;
  527. u32 reg1;
  528. /* Bring hardware out of reset */
  529. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  530. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  531. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  532. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  533. /* Force to 10/100
  534. * sky2_reset will re-enable on resume
  535. */
  536. save_mode = sky2->flow_mode;
  537. ctrl = sky2->advertising;
  538. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  539. sky2->flow_mode = FC_NONE;
  540. sky2_phy_power(hw, port, 1);
  541. sky2_phy_reinit(sky2);
  542. sky2->flow_mode = save_mode;
  543. sky2->advertising = ctrl;
  544. /* Set GMAC to no flow control and auto update for speed/duplex */
  545. gma_write16(hw, port, GM_GP_CTRL,
  546. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  547. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  548. /* Set WOL address */
  549. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  550. sky2->netdev->dev_addr, ETH_ALEN);
  551. /* Turn on appropriate WOL control bits */
  552. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  553. ctrl = 0;
  554. if (sky2->wol & WAKE_PHY)
  555. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  556. else
  557. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  558. if (sky2->wol & WAKE_MAGIC)
  559. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  560. else
  561. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  562. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  563. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  564. /* Turn on legacy PCI-Express PME mode */
  565. pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
  566. reg1 |= PCI_Y2_PME_LEGACY;
  567. pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
  568. /* block receiver */
  569. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  570. }
  571. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  572. {
  573. struct net_device *dev = hw->dev[port];
  574. if (dev->mtu <= ETH_DATA_LEN)
  575. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  576. TX_JUMBO_DIS | TX_STFW_ENA);
  577. else if (hw->chip_id != CHIP_ID_YUKON_EC_U)
  578. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  579. TX_STFW_ENA | TX_JUMBO_ENA);
  580. else {
  581. /* set Tx GMAC FIFO Almost Empty Threshold */
  582. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  583. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  584. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  585. TX_JUMBO_ENA | TX_STFW_DIS);
  586. /* Can't do offload because of lack of store/forward */
  587. dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
  588. }
  589. }
  590. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  591. {
  592. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  593. u16 reg;
  594. u32 rx_reg;
  595. int i;
  596. const u8 *addr = hw->dev[port]->dev_addr;
  597. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  598. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  599. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  600. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  601. /* WA DEV_472 -- looks like crossed wires on port 2 */
  602. /* clear GMAC 1 Control reset */
  603. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  604. do {
  605. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  606. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  607. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  608. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  609. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  610. }
  611. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  612. /* Enable Transmit FIFO Underrun */
  613. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  614. spin_lock_bh(&sky2->phy_lock);
  615. sky2_phy_init(hw, port);
  616. spin_unlock_bh(&sky2->phy_lock);
  617. /* MIB clear */
  618. reg = gma_read16(hw, port, GM_PHY_ADDR);
  619. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  620. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  621. gma_read16(hw, port, i);
  622. gma_write16(hw, port, GM_PHY_ADDR, reg);
  623. /* transmit control */
  624. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  625. /* receive control reg: unicast + multicast + no FCS */
  626. gma_write16(hw, port, GM_RX_CTRL,
  627. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  628. /* transmit flow control */
  629. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  630. /* transmit parameter */
  631. gma_write16(hw, port, GM_TX_PARAM,
  632. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  633. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  634. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  635. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  636. /* serial mode register */
  637. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  638. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  639. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  640. reg |= GM_SMOD_JUMBO_ENA;
  641. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  642. /* virtual address for data */
  643. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  644. /* physical address: used for pause frames */
  645. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  646. /* ignore counter overflows */
  647. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  648. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  649. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  650. /* Configure Rx MAC FIFO */
  651. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  652. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  653. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  654. hw->chip_id == CHIP_ID_YUKON_FE_P)
  655. rx_reg |= GMF_RX_OVER_ON;
  656. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  657. /* Flush Rx MAC FIFO on any flow control or error */
  658. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  659. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  660. reg = RX_GMF_FL_THR_DEF + 1;
  661. /* Another magic mystery workaround from sk98lin */
  662. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  663. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  664. reg = 0x178;
  665. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  666. /* Configure Tx MAC FIFO */
  667. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  668. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  669. /* On chips without ram buffer, pause is controled by MAC level */
  670. if (sky2_read8(hw, B2_E_0) == 0) {
  671. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  672. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  673. sky2_set_tx_stfwd(hw, port);
  674. }
  675. }
  676. /* Assign Ram Buffer allocation to queue */
  677. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  678. {
  679. u32 end;
  680. /* convert from K bytes to qwords used for hw register */
  681. start *= 1024/8;
  682. space *= 1024/8;
  683. end = start + space - 1;
  684. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  685. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  686. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  687. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  688. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  689. if (q == Q_R1 || q == Q_R2) {
  690. u32 tp = space - space/4;
  691. /* On receive queue's set the thresholds
  692. * give receiver priority when > 3/4 full
  693. * send pause when down to 2K
  694. */
  695. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  696. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  697. tp = space - 2048/8;
  698. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  699. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  700. } else {
  701. /* Enable store & forward on Tx queue's because
  702. * Tx FIFO is only 1K on Yukon
  703. */
  704. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  705. }
  706. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  707. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  708. }
  709. /* Setup Bus Memory Interface */
  710. static void sky2_qset(struct sky2_hw *hw, u16 q)
  711. {
  712. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  713. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  714. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  715. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  716. }
  717. /* Setup prefetch unit registers. This is the interface between
  718. * hardware and driver list elements
  719. */
  720. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  721. u64 addr, u32 last)
  722. {
  723. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  724. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  725. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  726. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  727. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  728. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  729. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  730. }
  731. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  732. {
  733. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  734. sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
  735. le->ctrl = 0;
  736. return le;
  737. }
  738. static void tx_init(struct sky2_port *sky2)
  739. {
  740. struct sky2_tx_le *le;
  741. sky2->tx_prod = sky2->tx_cons = 0;
  742. sky2->tx_tcpsum = 0;
  743. sky2->tx_last_mss = 0;
  744. le = get_tx_le(sky2);
  745. le->addr = 0;
  746. le->opcode = OP_ADDR64 | HW_OWNER;
  747. sky2->tx_addr64 = 0;
  748. }
  749. static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
  750. struct sky2_tx_le *le)
  751. {
  752. return sky2->tx_ring + (le - sky2->tx_le);
  753. }
  754. /* Update chip's next pointer */
  755. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  756. {
  757. /* Make sure write' to descriptors are complete before we tell hardware */
  758. wmb();
  759. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  760. /* Synchronize I/O on since next processor may write to tail */
  761. mmiowb();
  762. }
  763. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  764. {
  765. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  766. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  767. le->ctrl = 0;
  768. return le;
  769. }
  770. /* Build description to hardware for one receive segment */
  771. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  772. dma_addr_t map, unsigned len)
  773. {
  774. struct sky2_rx_le *le;
  775. u32 hi = upper_32_bits(map);
  776. if (sky2->rx_addr64 != hi) {
  777. le = sky2_next_rx(sky2);
  778. le->addr = cpu_to_le32(hi);
  779. le->opcode = OP_ADDR64 | HW_OWNER;
  780. sky2->rx_addr64 = upper_32_bits(map + len);
  781. }
  782. le = sky2_next_rx(sky2);
  783. le->addr = cpu_to_le32((u32) map);
  784. le->length = cpu_to_le16(len);
  785. le->opcode = op | HW_OWNER;
  786. }
  787. /* Build description to hardware for one possibly fragmented skb */
  788. static void sky2_rx_submit(struct sky2_port *sky2,
  789. const struct rx_ring_info *re)
  790. {
  791. int i;
  792. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  793. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  794. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  795. }
  796. static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  797. unsigned size)
  798. {
  799. struct sk_buff *skb = re->skb;
  800. int i;
  801. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  802. pci_unmap_len_set(re, data_size, size);
  803. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  804. re->frag_addr[i] = pci_map_page(pdev,
  805. skb_shinfo(skb)->frags[i].page,
  806. skb_shinfo(skb)->frags[i].page_offset,
  807. skb_shinfo(skb)->frags[i].size,
  808. PCI_DMA_FROMDEVICE);
  809. }
  810. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  811. {
  812. struct sk_buff *skb = re->skb;
  813. int i;
  814. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  815. PCI_DMA_FROMDEVICE);
  816. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  817. pci_unmap_page(pdev, re->frag_addr[i],
  818. skb_shinfo(skb)->frags[i].size,
  819. PCI_DMA_FROMDEVICE);
  820. }
  821. /* Tell chip where to start receive checksum.
  822. * Actually has two checksums, but set both same to avoid possible byte
  823. * order problems.
  824. */
  825. static void rx_set_checksum(struct sky2_port *sky2)
  826. {
  827. struct sky2_rx_le *le = sky2_next_rx(sky2);
  828. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  829. le->ctrl = 0;
  830. le->opcode = OP_TCPSTART | HW_OWNER;
  831. sky2_write32(sky2->hw,
  832. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  833. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  834. }
  835. /*
  836. * The RX Stop command will not work for Yukon-2 if the BMU does not
  837. * reach the end of packet and since we can't make sure that we have
  838. * incoming data, we must reset the BMU while it is not doing a DMA
  839. * transfer. Since it is possible that the RX path is still active,
  840. * the RX RAM buffer will be stopped first, so any possible incoming
  841. * data will not trigger a DMA. After the RAM buffer is stopped, the
  842. * BMU is polled until any DMA in progress is ended and only then it
  843. * will be reset.
  844. */
  845. static void sky2_rx_stop(struct sky2_port *sky2)
  846. {
  847. struct sky2_hw *hw = sky2->hw;
  848. unsigned rxq = rxqaddr[sky2->port];
  849. int i;
  850. /* disable the RAM Buffer receive queue */
  851. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  852. for (i = 0; i < 0xffff; i++)
  853. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  854. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  855. goto stopped;
  856. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  857. sky2->netdev->name);
  858. stopped:
  859. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  860. /* reset the Rx prefetch unit */
  861. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  862. mmiowb();
  863. }
  864. /* Clean out receive buffer area, assumes receiver hardware stopped */
  865. static void sky2_rx_clean(struct sky2_port *sky2)
  866. {
  867. unsigned i;
  868. memset(sky2->rx_le, 0, RX_LE_BYTES);
  869. for (i = 0; i < sky2->rx_pending; i++) {
  870. struct rx_ring_info *re = sky2->rx_ring + i;
  871. if (re->skb) {
  872. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  873. kfree_skb(re->skb);
  874. re->skb = NULL;
  875. }
  876. }
  877. }
  878. /* Basic MII support */
  879. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  880. {
  881. struct mii_ioctl_data *data = if_mii(ifr);
  882. struct sky2_port *sky2 = netdev_priv(dev);
  883. struct sky2_hw *hw = sky2->hw;
  884. int err = -EOPNOTSUPP;
  885. if (!netif_running(dev))
  886. return -ENODEV; /* Phy still in reset */
  887. switch (cmd) {
  888. case SIOCGMIIPHY:
  889. data->phy_id = PHY_ADDR_MARV;
  890. /* fallthru */
  891. case SIOCGMIIREG: {
  892. u16 val = 0;
  893. spin_lock_bh(&sky2->phy_lock);
  894. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  895. spin_unlock_bh(&sky2->phy_lock);
  896. data->val_out = val;
  897. break;
  898. }
  899. case SIOCSMIIREG:
  900. if (!capable(CAP_NET_ADMIN))
  901. return -EPERM;
  902. spin_lock_bh(&sky2->phy_lock);
  903. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  904. data->val_in);
  905. spin_unlock_bh(&sky2->phy_lock);
  906. break;
  907. }
  908. return err;
  909. }
  910. #ifdef SKY2_VLAN_TAG_USED
  911. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  912. {
  913. struct sky2_port *sky2 = netdev_priv(dev);
  914. struct sky2_hw *hw = sky2->hw;
  915. u16 port = sky2->port;
  916. netif_tx_lock_bh(dev);
  917. napi_disable(&hw->napi);
  918. sky2->vlgrp = grp;
  919. if (grp) {
  920. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  921. RX_VLAN_STRIP_ON);
  922. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  923. TX_VLAN_TAG_ON);
  924. } else {
  925. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  926. RX_VLAN_STRIP_OFF);
  927. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  928. TX_VLAN_TAG_OFF);
  929. }
  930. napi_enable(&hw->napi);
  931. netif_tx_unlock_bh(dev);
  932. }
  933. #endif
  934. /*
  935. * Allocate an skb for receiving. If the MTU is large enough
  936. * make the skb non-linear with a fragment list of pages.
  937. *
  938. * It appears the hardware has a bug in the FIFO logic that
  939. * cause it to hang if the FIFO gets overrun and the receive buffer
  940. * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
  941. * aligned except if slab debugging is enabled.
  942. */
  943. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  944. {
  945. struct sk_buff *skb;
  946. unsigned long p;
  947. int i;
  948. skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
  949. if (!skb)
  950. goto nomem;
  951. p = (unsigned long) skb->data;
  952. skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
  953. for (i = 0; i < sky2->rx_nfrags; i++) {
  954. struct page *page = alloc_page(GFP_ATOMIC);
  955. if (!page)
  956. goto free_partial;
  957. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  958. }
  959. return skb;
  960. free_partial:
  961. kfree_skb(skb);
  962. nomem:
  963. return NULL;
  964. }
  965. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  966. {
  967. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  968. }
  969. /*
  970. * Allocate and setup receiver buffer pool.
  971. * Normal case this ends up creating one list element for skb
  972. * in the receive ring. Worst case if using large MTU and each
  973. * allocation falls on a different 64 bit region, that results
  974. * in 6 list elements per ring entry.
  975. * One element is used for checksum enable/disable, and one
  976. * extra to avoid wrap.
  977. */
  978. static int sky2_rx_start(struct sky2_port *sky2)
  979. {
  980. struct sky2_hw *hw = sky2->hw;
  981. struct rx_ring_info *re;
  982. unsigned rxq = rxqaddr[sky2->port];
  983. unsigned i, size, space, thresh;
  984. sky2->rx_put = sky2->rx_next = 0;
  985. sky2_qset(hw, rxq);
  986. /* On PCI express lowering the watermark gives better performance */
  987. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  988. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  989. /* These chips have no ram buffer?
  990. * MAC Rx RAM Read is controlled by hardware */
  991. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  992. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  993. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  994. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  995. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  996. if (!(hw->flags & SKY2_HW_NEW_LE))
  997. rx_set_checksum(sky2);
  998. /* Space needed for frame data + headers rounded up */
  999. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  1000. /* Stopping point for hardware truncation */
  1001. thresh = (size - 8) / sizeof(u32);
  1002. /* Account for overhead of skb - to avoid order > 0 allocation */
  1003. space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
  1004. + sizeof(struct skb_shared_info);
  1005. sky2->rx_nfrags = space >> PAGE_SHIFT;
  1006. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  1007. if (sky2->rx_nfrags != 0) {
  1008. /* Compute residue after pages */
  1009. space = sky2->rx_nfrags << PAGE_SHIFT;
  1010. if (space < size)
  1011. size -= space;
  1012. else
  1013. size = 0;
  1014. /* Optimize to handle small packets and headers */
  1015. if (size < copybreak)
  1016. size = copybreak;
  1017. if (size < ETH_HLEN)
  1018. size = ETH_HLEN;
  1019. }
  1020. sky2->rx_data_size = size;
  1021. /* Fill Rx ring */
  1022. for (i = 0; i < sky2->rx_pending; i++) {
  1023. re = sky2->rx_ring + i;
  1024. re->skb = sky2_rx_alloc(sky2);
  1025. if (!re->skb)
  1026. goto nomem;
  1027. sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
  1028. sky2_rx_submit(sky2, re);
  1029. }
  1030. /*
  1031. * The receiver hangs if it receives frames larger than the
  1032. * packet buffer. As a workaround, truncate oversize frames, but
  1033. * the register is limited to 9 bits, so if you do frames > 2052
  1034. * you better get the MTU right!
  1035. */
  1036. if (thresh > 0x1ff)
  1037. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1038. else {
  1039. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1040. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1041. }
  1042. /* Tell chip about available buffers */
  1043. sky2_rx_update(sky2, rxq);
  1044. return 0;
  1045. nomem:
  1046. sky2_rx_clean(sky2);
  1047. return -ENOMEM;
  1048. }
  1049. /* Bring up network interface. */
  1050. static int sky2_up(struct net_device *dev)
  1051. {
  1052. struct sky2_port *sky2 = netdev_priv(dev);
  1053. struct sky2_hw *hw = sky2->hw;
  1054. unsigned port = sky2->port;
  1055. u32 imask, ramsize;
  1056. int cap, err = -ENOMEM;
  1057. struct net_device *otherdev = hw->dev[sky2->port^1];
  1058. /*
  1059. * On dual port PCI-X card, there is an problem where status
  1060. * can be received out of order due to split transactions
  1061. */
  1062. if (otherdev && netif_running(otherdev) &&
  1063. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1064. struct sky2_port *osky2 = netdev_priv(otherdev);
  1065. u16 cmd;
  1066. pci_read_config_word(hw->pdev, cap + PCI_X_CMD, &cmd);
  1067. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1068. pci_write_config_word(hw->pdev, cap + PCI_X_CMD, cmd);
  1069. sky2->rx_csum = 0;
  1070. osky2->rx_csum = 0;
  1071. }
  1072. if (netif_msg_ifup(sky2))
  1073. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1074. netif_carrier_off(dev);
  1075. /* must be power of 2 */
  1076. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1077. TX_RING_SIZE *
  1078. sizeof(struct sky2_tx_le),
  1079. &sky2->tx_le_map);
  1080. if (!sky2->tx_le)
  1081. goto err_out;
  1082. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  1083. GFP_KERNEL);
  1084. if (!sky2->tx_ring)
  1085. goto err_out;
  1086. tx_init(sky2);
  1087. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1088. &sky2->rx_le_map);
  1089. if (!sky2->rx_le)
  1090. goto err_out;
  1091. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1092. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1093. GFP_KERNEL);
  1094. if (!sky2->rx_ring)
  1095. goto err_out;
  1096. sky2_phy_power(hw, port, 1);
  1097. sky2_mac_init(hw, port);
  1098. /* Register is number of 4K blocks on internal RAM buffer. */
  1099. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1100. if (ramsize > 0) {
  1101. u32 rxspace;
  1102. pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1103. if (ramsize < 16)
  1104. rxspace = ramsize / 2;
  1105. else
  1106. rxspace = 8 + (2*(ramsize - 16))/3;
  1107. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1108. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1109. /* Make sure SyncQ is disabled */
  1110. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1111. RB_RST_SET);
  1112. }
  1113. sky2_qset(hw, txqaddr[port]);
  1114. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1115. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1116. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1117. /* Set almost empty threshold */
  1118. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1119. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1120. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1121. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1122. TX_RING_SIZE - 1);
  1123. napi_enable(&hw->napi);
  1124. err = sky2_rx_start(sky2);
  1125. if (err) {
  1126. napi_disable(&hw->napi);
  1127. goto err_out;
  1128. }
  1129. /* Enable interrupts from phy/mac for port */
  1130. imask = sky2_read32(hw, B0_IMSK);
  1131. imask |= portirq_msk[port];
  1132. sky2_write32(hw, B0_IMSK, imask);
  1133. return 0;
  1134. err_out:
  1135. if (sky2->rx_le) {
  1136. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1137. sky2->rx_le, sky2->rx_le_map);
  1138. sky2->rx_le = NULL;
  1139. }
  1140. if (sky2->tx_le) {
  1141. pci_free_consistent(hw->pdev,
  1142. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1143. sky2->tx_le, sky2->tx_le_map);
  1144. sky2->tx_le = NULL;
  1145. }
  1146. kfree(sky2->tx_ring);
  1147. kfree(sky2->rx_ring);
  1148. sky2->tx_ring = NULL;
  1149. sky2->rx_ring = NULL;
  1150. return err;
  1151. }
  1152. /* Modular subtraction in ring */
  1153. static inline int tx_dist(unsigned tail, unsigned head)
  1154. {
  1155. return (head - tail) & (TX_RING_SIZE - 1);
  1156. }
  1157. /* Number of list elements available for next tx */
  1158. static inline int tx_avail(const struct sky2_port *sky2)
  1159. {
  1160. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  1161. }
  1162. /* Estimate of number of transmit list elements required */
  1163. static unsigned tx_le_req(const struct sk_buff *skb)
  1164. {
  1165. unsigned count;
  1166. count = sizeof(dma_addr_t) / sizeof(u32);
  1167. count += skb_shinfo(skb)->nr_frags * count;
  1168. if (skb_is_gso(skb))
  1169. ++count;
  1170. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1171. ++count;
  1172. return count;
  1173. }
  1174. /*
  1175. * Put one packet in ring for transmit.
  1176. * A single packet can generate multiple list elements, and
  1177. * the number of ring elements will probably be less than the number
  1178. * of list elements used.
  1179. */
  1180. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1181. {
  1182. struct sky2_port *sky2 = netdev_priv(dev);
  1183. struct sky2_hw *hw = sky2->hw;
  1184. struct sky2_tx_le *le = NULL;
  1185. struct tx_ring_info *re;
  1186. unsigned i, len;
  1187. dma_addr_t mapping;
  1188. u32 addr64;
  1189. u16 mss;
  1190. u8 ctrl;
  1191. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1192. return NETDEV_TX_BUSY;
  1193. if (unlikely(netif_msg_tx_queued(sky2)))
  1194. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1195. dev->name, sky2->tx_prod, skb->len);
  1196. len = skb_headlen(skb);
  1197. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1198. addr64 = upper_32_bits(mapping);
  1199. /* Send high bits if changed or crosses boundary */
  1200. if (addr64 != sky2->tx_addr64 ||
  1201. upper_32_bits(mapping + len) != sky2->tx_addr64) {
  1202. le = get_tx_le(sky2);
  1203. le->addr = cpu_to_le32(addr64);
  1204. le->opcode = OP_ADDR64 | HW_OWNER;
  1205. sky2->tx_addr64 = upper_32_bits(mapping + len);
  1206. }
  1207. /* Check for TCP Segmentation Offload */
  1208. mss = skb_shinfo(skb)->gso_size;
  1209. if (mss != 0) {
  1210. if (!(hw->flags & SKY2_HW_NEW_LE))
  1211. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1212. if (mss != sky2->tx_last_mss) {
  1213. le = get_tx_le(sky2);
  1214. le->addr = cpu_to_le32(mss);
  1215. if (hw->flags & SKY2_HW_NEW_LE)
  1216. le->opcode = OP_MSS | HW_OWNER;
  1217. else
  1218. le->opcode = OP_LRGLEN | HW_OWNER;
  1219. sky2->tx_last_mss = mss;
  1220. }
  1221. }
  1222. ctrl = 0;
  1223. #ifdef SKY2_VLAN_TAG_USED
  1224. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1225. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1226. if (!le) {
  1227. le = get_tx_le(sky2);
  1228. le->addr = 0;
  1229. le->opcode = OP_VLAN|HW_OWNER;
  1230. } else
  1231. le->opcode |= OP_VLAN;
  1232. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1233. ctrl |= INS_VLAN;
  1234. }
  1235. #endif
  1236. /* Handle TCP checksum offload */
  1237. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1238. /* On Yukon EX (some versions) encoding change. */
  1239. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1240. ctrl |= CALSUM; /* auto checksum */
  1241. else {
  1242. const unsigned offset = skb_transport_offset(skb);
  1243. u32 tcpsum;
  1244. tcpsum = offset << 16; /* sum start */
  1245. tcpsum |= offset + skb->csum_offset; /* sum write */
  1246. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1247. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1248. ctrl |= UDPTCP;
  1249. if (tcpsum != sky2->tx_tcpsum) {
  1250. sky2->tx_tcpsum = tcpsum;
  1251. le = get_tx_le(sky2);
  1252. le->addr = cpu_to_le32(tcpsum);
  1253. le->length = 0; /* initial checksum value */
  1254. le->ctrl = 1; /* one packet */
  1255. le->opcode = OP_TCPLISW | HW_OWNER;
  1256. }
  1257. }
  1258. }
  1259. le = get_tx_le(sky2);
  1260. le->addr = cpu_to_le32((u32) mapping);
  1261. le->length = cpu_to_le16(len);
  1262. le->ctrl = ctrl;
  1263. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1264. re = tx_le_re(sky2, le);
  1265. re->skb = skb;
  1266. pci_unmap_addr_set(re, mapaddr, mapping);
  1267. pci_unmap_len_set(re, maplen, len);
  1268. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1269. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1270. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1271. frag->size, PCI_DMA_TODEVICE);
  1272. addr64 = upper_32_bits(mapping);
  1273. if (addr64 != sky2->tx_addr64) {
  1274. le = get_tx_le(sky2);
  1275. le->addr = cpu_to_le32(addr64);
  1276. le->ctrl = 0;
  1277. le->opcode = OP_ADDR64 | HW_OWNER;
  1278. sky2->tx_addr64 = addr64;
  1279. }
  1280. le = get_tx_le(sky2);
  1281. le->addr = cpu_to_le32((u32) mapping);
  1282. le->length = cpu_to_le16(frag->size);
  1283. le->ctrl = ctrl;
  1284. le->opcode = OP_BUFFER | HW_OWNER;
  1285. re = tx_le_re(sky2, le);
  1286. re->skb = skb;
  1287. pci_unmap_addr_set(re, mapaddr, mapping);
  1288. pci_unmap_len_set(re, maplen, frag->size);
  1289. }
  1290. le->ctrl |= EOP;
  1291. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1292. netif_stop_queue(dev);
  1293. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1294. dev->trans_start = jiffies;
  1295. return NETDEV_TX_OK;
  1296. }
  1297. /*
  1298. * Free ring elements from starting at tx_cons until "done"
  1299. *
  1300. * NB: the hardware will tell us about partial completion of multi-part
  1301. * buffers so make sure not to free skb to early.
  1302. */
  1303. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1304. {
  1305. struct net_device *dev = sky2->netdev;
  1306. struct pci_dev *pdev = sky2->hw->pdev;
  1307. unsigned idx;
  1308. BUG_ON(done >= TX_RING_SIZE);
  1309. for (idx = sky2->tx_cons; idx != done;
  1310. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  1311. struct sky2_tx_le *le = sky2->tx_le + idx;
  1312. struct tx_ring_info *re = sky2->tx_ring + idx;
  1313. switch(le->opcode & ~HW_OWNER) {
  1314. case OP_LARGESEND:
  1315. case OP_PACKET:
  1316. pci_unmap_single(pdev,
  1317. pci_unmap_addr(re, mapaddr),
  1318. pci_unmap_len(re, maplen),
  1319. PCI_DMA_TODEVICE);
  1320. break;
  1321. case OP_BUFFER:
  1322. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1323. pci_unmap_len(re, maplen),
  1324. PCI_DMA_TODEVICE);
  1325. break;
  1326. }
  1327. if (le->ctrl & EOP) {
  1328. if (unlikely(netif_msg_tx_done(sky2)))
  1329. printk(KERN_DEBUG "%s: tx done %u\n",
  1330. dev->name, idx);
  1331. sky2->net_stats.tx_packets++;
  1332. sky2->net_stats.tx_bytes += re->skb->len;
  1333. dev_kfree_skb_any(re->skb);
  1334. sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
  1335. }
  1336. }
  1337. sky2->tx_cons = idx;
  1338. smp_mb();
  1339. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1340. netif_wake_queue(dev);
  1341. }
  1342. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1343. static void sky2_tx_clean(struct net_device *dev)
  1344. {
  1345. struct sky2_port *sky2 = netdev_priv(dev);
  1346. netif_tx_lock_bh(dev);
  1347. sky2_tx_complete(sky2, sky2->tx_prod);
  1348. netif_tx_unlock_bh(dev);
  1349. }
  1350. /* Network shutdown */
  1351. static int sky2_down(struct net_device *dev)
  1352. {
  1353. struct sky2_port *sky2 = netdev_priv(dev);
  1354. struct sky2_hw *hw = sky2->hw;
  1355. unsigned port = sky2->port;
  1356. u16 ctrl;
  1357. u32 imask;
  1358. /* Never really got started! */
  1359. if (!sky2->tx_le)
  1360. return 0;
  1361. if (netif_msg_ifdown(sky2))
  1362. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1363. /* Stop more packets from being queued */
  1364. netif_stop_queue(dev);
  1365. napi_disable(&hw->napi);
  1366. /* Disable port IRQ */
  1367. imask = sky2_read32(hw, B0_IMSK);
  1368. imask &= ~portirq_msk[port];
  1369. sky2_write32(hw, B0_IMSK, imask);
  1370. sky2_gmac_reset(hw, port);
  1371. /* Stop transmitter */
  1372. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1373. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1374. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1375. RB_RST_SET | RB_DIS_OP_MD);
  1376. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1377. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1378. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1379. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1380. /* Workaround shared GMAC reset */
  1381. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1382. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1383. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1384. /* Disable Force Sync bit and Enable Alloc bit */
  1385. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1386. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1387. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1388. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1389. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1390. /* Reset the PCI FIFO of the async Tx queue */
  1391. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1392. BMU_RST_SET | BMU_FIFO_RST);
  1393. /* Reset the Tx prefetch units */
  1394. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1395. PREF_UNIT_RST_SET);
  1396. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1397. sky2_rx_stop(sky2);
  1398. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1399. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1400. sky2_phy_power(hw, port, 0);
  1401. netif_carrier_off(dev);
  1402. /* turn off LED's */
  1403. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1404. synchronize_irq(hw->pdev->irq);
  1405. sky2_tx_clean(dev);
  1406. sky2_rx_clean(sky2);
  1407. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1408. sky2->rx_le, sky2->rx_le_map);
  1409. kfree(sky2->rx_ring);
  1410. pci_free_consistent(hw->pdev,
  1411. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1412. sky2->tx_le, sky2->tx_le_map);
  1413. kfree(sky2->tx_ring);
  1414. sky2->tx_le = NULL;
  1415. sky2->rx_le = NULL;
  1416. sky2->rx_ring = NULL;
  1417. sky2->tx_ring = NULL;
  1418. return 0;
  1419. }
  1420. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1421. {
  1422. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1423. return SPEED_1000;
  1424. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1425. if (aux & PHY_M_PS_SPEED_100)
  1426. return SPEED_100;
  1427. else
  1428. return SPEED_10;
  1429. }
  1430. switch (aux & PHY_M_PS_SPEED_MSK) {
  1431. case PHY_M_PS_SPEED_1000:
  1432. return SPEED_1000;
  1433. case PHY_M_PS_SPEED_100:
  1434. return SPEED_100;
  1435. default:
  1436. return SPEED_10;
  1437. }
  1438. }
  1439. static void sky2_link_up(struct sky2_port *sky2)
  1440. {
  1441. struct sky2_hw *hw = sky2->hw;
  1442. unsigned port = sky2->port;
  1443. u16 reg;
  1444. static const char *fc_name[] = {
  1445. [FC_NONE] = "none",
  1446. [FC_TX] = "tx",
  1447. [FC_RX] = "rx",
  1448. [FC_BOTH] = "both",
  1449. };
  1450. /* enable Rx/Tx */
  1451. reg = gma_read16(hw, port, GM_GP_CTRL);
  1452. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1453. gma_write16(hw, port, GM_GP_CTRL, reg);
  1454. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1455. netif_carrier_on(sky2->netdev);
  1456. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1457. /* Turn on link LED */
  1458. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1459. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1460. if (hw->flags & SKY2_HW_NEWER_PHY) {
  1461. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1462. u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
  1463. switch(sky2->speed) {
  1464. case SPEED_10:
  1465. led |= PHY_M_LEDC_INIT_CTRL(7);
  1466. break;
  1467. case SPEED_100:
  1468. led |= PHY_M_LEDC_STA1_CTRL(7);
  1469. break;
  1470. case SPEED_1000:
  1471. led |= PHY_M_LEDC_STA0_CTRL(7);
  1472. break;
  1473. }
  1474. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1475. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
  1476. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1477. }
  1478. if (netif_msg_link(sky2))
  1479. printk(KERN_INFO PFX
  1480. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1481. sky2->netdev->name, sky2->speed,
  1482. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1483. fc_name[sky2->flow_status]);
  1484. }
  1485. static void sky2_link_down(struct sky2_port *sky2)
  1486. {
  1487. struct sky2_hw *hw = sky2->hw;
  1488. unsigned port = sky2->port;
  1489. u16 reg;
  1490. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1491. reg = gma_read16(hw, port, GM_GP_CTRL);
  1492. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1493. gma_write16(hw, port, GM_GP_CTRL, reg);
  1494. netif_carrier_off(sky2->netdev);
  1495. /* Turn on link LED */
  1496. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1497. if (netif_msg_link(sky2))
  1498. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1499. sky2_phy_init(hw, port);
  1500. }
  1501. static enum flow_control sky2_flow(int rx, int tx)
  1502. {
  1503. if (rx)
  1504. return tx ? FC_BOTH : FC_RX;
  1505. else
  1506. return tx ? FC_TX : FC_NONE;
  1507. }
  1508. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1509. {
  1510. struct sky2_hw *hw = sky2->hw;
  1511. unsigned port = sky2->port;
  1512. u16 advert, lpa;
  1513. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1514. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1515. if (lpa & PHY_M_AN_RF) {
  1516. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1517. return -1;
  1518. }
  1519. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1520. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1521. sky2->netdev->name);
  1522. return -1;
  1523. }
  1524. sky2->speed = sky2_phy_speed(hw, aux);
  1525. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1526. /* Since the pause result bits seem to in different positions on
  1527. * different chips. look at registers.
  1528. */
  1529. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1530. /* Shift for bits in fiber PHY */
  1531. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1532. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1533. if (advert & ADVERTISE_1000XPAUSE)
  1534. advert |= ADVERTISE_PAUSE_CAP;
  1535. if (advert & ADVERTISE_1000XPSE_ASYM)
  1536. advert |= ADVERTISE_PAUSE_ASYM;
  1537. if (lpa & LPA_1000XPAUSE)
  1538. lpa |= LPA_PAUSE_CAP;
  1539. if (lpa & LPA_1000XPAUSE_ASYM)
  1540. lpa |= LPA_PAUSE_ASYM;
  1541. }
  1542. sky2->flow_status = FC_NONE;
  1543. if (advert & ADVERTISE_PAUSE_CAP) {
  1544. if (lpa & LPA_PAUSE_CAP)
  1545. sky2->flow_status = FC_BOTH;
  1546. else if (advert & ADVERTISE_PAUSE_ASYM)
  1547. sky2->flow_status = FC_RX;
  1548. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1549. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1550. sky2->flow_status = FC_TX;
  1551. }
  1552. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1553. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1554. sky2->flow_status = FC_NONE;
  1555. if (sky2->flow_status & FC_TX)
  1556. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1557. else
  1558. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1559. return 0;
  1560. }
  1561. /* Interrupt from PHY */
  1562. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1563. {
  1564. struct net_device *dev = hw->dev[port];
  1565. struct sky2_port *sky2 = netdev_priv(dev);
  1566. u16 istatus, phystat;
  1567. if (!netif_running(dev))
  1568. return;
  1569. spin_lock(&sky2->phy_lock);
  1570. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1571. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1572. if (netif_msg_intr(sky2))
  1573. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1574. sky2->netdev->name, istatus, phystat);
  1575. if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
  1576. if (sky2_autoneg_done(sky2, phystat) == 0)
  1577. sky2_link_up(sky2);
  1578. goto out;
  1579. }
  1580. if (istatus & PHY_M_IS_LSP_CHANGE)
  1581. sky2->speed = sky2_phy_speed(hw, phystat);
  1582. if (istatus & PHY_M_IS_DUP_CHANGE)
  1583. sky2->duplex =
  1584. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1585. if (istatus & PHY_M_IS_LST_CHANGE) {
  1586. if (phystat & PHY_M_PS_LINK_UP)
  1587. sky2_link_up(sky2);
  1588. else
  1589. sky2_link_down(sky2);
  1590. }
  1591. out:
  1592. spin_unlock(&sky2->phy_lock);
  1593. }
  1594. /* Transmit timeout is only called if we are running, carrier is up
  1595. * and tx queue is full (stopped).
  1596. */
  1597. static void sky2_tx_timeout(struct net_device *dev)
  1598. {
  1599. struct sky2_port *sky2 = netdev_priv(dev);
  1600. struct sky2_hw *hw = sky2->hw;
  1601. if (netif_msg_timer(sky2))
  1602. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1603. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1604. dev->name, sky2->tx_cons, sky2->tx_prod,
  1605. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1606. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1607. /* can't restart safely under softirq */
  1608. schedule_work(&hw->restart_work);
  1609. }
  1610. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1611. {
  1612. struct sky2_port *sky2 = netdev_priv(dev);
  1613. struct sky2_hw *hw = sky2->hw;
  1614. unsigned port = sky2->port;
  1615. int err;
  1616. u16 ctl, mode;
  1617. u32 imask;
  1618. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1619. return -EINVAL;
  1620. if (new_mtu > ETH_DATA_LEN &&
  1621. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1622. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1623. return -EINVAL;
  1624. if (!netif_running(dev)) {
  1625. dev->mtu = new_mtu;
  1626. return 0;
  1627. }
  1628. imask = sky2_read32(hw, B0_IMSK);
  1629. sky2_write32(hw, B0_IMSK, 0);
  1630. dev->trans_start = jiffies; /* prevent tx timeout */
  1631. netif_stop_queue(dev);
  1632. napi_disable(&hw->napi);
  1633. synchronize_irq(hw->pdev->irq);
  1634. if (sky2_read8(hw, B2_E_0) == 0)
  1635. sky2_set_tx_stfwd(hw, port);
  1636. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1637. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1638. sky2_rx_stop(sky2);
  1639. sky2_rx_clean(sky2);
  1640. dev->mtu = new_mtu;
  1641. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1642. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1643. if (dev->mtu > ETH_DATA_LEN)
  1644. mode |= GM_SMOD_JUMBO_ENA;
  1645. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1646. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1647. err = sky2_rx_start(sky2);
  1648. sky2_write32(hw, B0_IMSK, imask);
  1649. /* Unconditionally re-enable NAPI because even if we
  1650. * call dev_close() that will do a napi_disable().
  1651. */
  1652. napi_enable(&hw->napi);
  1653. if (err)
  1654. dev_close(dev);
  1655. else {
  1656. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1657. netif_wake_queue(dev);
  1658. }
  1659. return err;
  1660. }
  1661. /* For small just reuse existing skb for next receive */
  1662. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1663. const struct rx_ring_info *re,
  1664. unsigned length)
  1665. {
  1666. struct sk_buff *skb;
  1667. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1668. if (likely(skb)) {
  1669. skb_reserve(skb, 2);
  1670. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1671. length, PCI_DMA_FROMDEVICE);
  1672. skb_copy_from_linear_data(re->skb, skb->data, length);
  1673. skb->ip_summed = re->skb->ip_summed;
  1674. skb->csum = re->skb->csum;
  1675. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1676. length, PCI_DMA_FROMDEVICE);
  1677. re->skb->ip_summed = CHECKSUM_NONE;
  1678. skb_put(skb, length);
  1679. }
  1680. return skb;
  1681. }
  1682. /* Adjust length of skb with fragments to match received data */
  1683. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1684. unsigned int length)
  1685. {
  1686. int i, num_frags;
  1687. unsigned int size;
  1688. /* put header into skb */
  1689. size = min(length, hdr_space);
  1690. skb->tail += size;
  1691. skb->len += size;
  1692. length -= size;
  1693. num_frags = skb_shinfo(skb)->nr_frags;
  1694. for (i = 0; i < num_frags; i++) {
  1695. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1696. if (length == 0) {
  1697. /* don't need this page */
  1698. __free_page(frag->page);
  1699. --skb_shinfo(skb)->nr_frags;
  1700. } else {
  1701. size = min(length, (unsigned) PAGE_SIZE);
  1702. frag->size = size;
  1703. skb->data_len += size;
  1704. skb->truesize += size;
  1705. skb->len += size;
  1706. length -= size;
  1707. }
  1708. }
  1709. }
  1710. /* Normal packet - take skb from ring element and put in a new one */
  1711. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1712. struct rx_ring_info *re,
  1713. unsigned int length)
  1714. {
  1715. struct sk_buff *skb, *nskb;
  1716. unsigned hdr_space = sky2->rx_data_size;
  1717. /* Don't be tricky about reusing pages (yet) */
  1718. nskb = sky2_rx_alloc(sky2);
  1719. if (unlikely(!nskb))
  1720. return NULL;
  1721. skb = re->skb;
  1722. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1723. prefetch(skb->data);
  1724. re->skb = nskb;
  1725. sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
  1726. if (skb_shinfo(skb)->nr_frags)
  1727. skb_put_frags(skb, hdr_space, length);
  1728. else
  1729. skb_put(skb, length);
  1730. return skb;
  1731. }
  1732. /*
  1733. * Receive one packet.
  1734. * For larger packets, get new buffer.
  1735. */
  1736. static struct sk_buff *sky2_receive(struct net_device *dev,
  1737. u16 length, u32 status)
  1738. {
  1739. struct sky2_port *sky2 = netdev_priv(dev);
  1740. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1741. struct sk_buff *skb = NULL;
  1742. u16 count = (status & GMR_FS_LEN) >> 16;
  1743. #ifdef SKY2_VLAN_TAG_USED
  1744. /* Account for vlan tag */
  1745. if (sky2->vlgrp && (status & GMR_FS_VLAN))
  1746. count -= VLAN_HLEN;
  1747. #endif
  1748. if (unlikely(netif_msg_rx_status(sky2)))
  1749. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1750. dev->name, sky2->rx_next, status, length);
  1751. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1752. prefetch(sky2->rx_ring + sky2->rx_next);
  1753. /* This chip has hardware problems that generates bogus status.
  1754. * So do only marginal checking and expect higher level protocols
  1755. * to handle crap frames.
  1756. */
  1757. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  1758. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  1759. length != count)
  1760. goto okay;
  1761. if (status & GMR_FS_ANY_ERR)
  1762. goto error;
  1763. if (!(status & GMR_FS_RX_OK))
  1764. goto resubmit;
  1765. /* if length reported by DMA does not match PHY, packet was truncated */
  1766. if (length != count)
  1767. goto len_error;
  1768. okay:
  1769. if (length < copybreak)
  1770. skb = receive_copy(sky2, re, length);
  1771. else
  1772. skb = receive_new(sky2, re, length);
  1773. resubmit:
  1774. sky2_rx_submit(sky2, re);
  1775. return skb;
  1776. len_error:
  1777. /* Truncation of overlength packets
  1778. causes PHY length to not match MAC length */
  1779. ++sky2->net_stats.rx_length_errors;
  1780. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1781. pr_info(PFX "%s: rx length error: status %#x length %d\n",
  1782. dev->name, status, length);
  1783. goto resubmit;
  1784. error:
  1785. ++sky2->net_stats.rx_errors;
  1786. if (status & GMR_FS_RX_FF_OV) {
  1787. sky2->net_stats.rx_over_errors++;
  1788. goto resubmit;
  1789. }
  1790. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1791. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1792. dev->name, status, length);
  1793. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1794. sky2->net_stats.rx_length_errors++;
  1795. if (status & GMR_FS_FRAGMENT)
  1796. sky2->net_stats.rx_frame_errors++;
  1797. if (status & GMR_FS_CRC_ERR)
  1798. sky2->net_stats.rx_crc_errors++;
  1799. goto resubmit;
  1800. }
  1801. /* Transmit complete */
  1802. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1803. {
  1804. struct sky2_port *sky2 = netdev_priv(dev);
  1805. if (netif_running(dev)) {
  1806. netif_tx_lock(dev);
  1807. sky2_tx_complete(sky2, last);
  1808. netif_tx_unlock(dev);
  1809. }
  1810. }
  1811. /* Process status response ring */
  1812. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  1813. {
  1814. int work_done = 0;
  1815. unsigned rx[2] = { 0, 0 };
  1816. rmb();
  1817. do {
  1818. struct sky2_port *sky2;
  1819. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1820. unsigned port = le->css & CSS_LINK_BIT;
  1821. struct net_device *dev;
  1822. struct sk_buff *skb;
  1823. u32 status;
  1824. u16 length;
  1825. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1826. dev = hw->dev[port];
  1827. sky2 = netdev_priv(dev);
  1828. length = le16_to_cpu(le->length);
  1829. status = le32_to_cpu(le->status);
  1830. switch (le->opcode & ~HW_OWNER) {
  1831. case OP_RXSTAT:
  1832. ++rx[port];
  1833. skb = sky2_receive(dev, length, status);
  1834. if (unlikely(!skb)) {
  1835. sky2->net_stats.rx_dropped++;
  1836. break;
  1837. }
  1838. /* This chip reports checksum status differently */
  1839. if (hw->flags & SKY2_HW_NEW_LE) {
  1840. if (sky2->rx_csum &&
  1841. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  1842. (le->css & CSS_TCPUDPCSOK))
  1843. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1844. else
  1845. skb->ip_summed = CHECKSUM_NONE;
  1846. }
  1847. skb->protocol = eth_type_trans(skb, dev);
  1848. sky2->net_stats.rx_packets++;
  1849. sky2->net_stats.rx_bytes += skb->len;
  1850. dev->last_rx = jiffies;
  1851. #ifdef SKY2_VLAN_TAG_USED
  1852. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1853. vlan_hwaccel_receive_skb(skb,
  1854. sky2->vlgrp,
  1855. be16_to_cpu(sky2->rx_tag));
  1856. } else
  1857. #endif
  1858. netif_receive_skb(skb);
  1859. /* Stop after net poll weight */
  1860. if (++work_done >= to_do)
  1861. goto exit_loop;
  1862. break;
  1863. #ifdef SKY2_VLAN_TAG_USED
  1864. case OP_RXVLAN:
  1865. sky2->rx_tag = length;
  1866. break;
  1867. case OP_RXCHKSVLAN:
  1868. sky2->rx_tag = length;
  1869. /* fall through */
  1870. #endif
  1871. case OP_RXCHKS:
  1872. if (!sky2->rx_csum)
  1873. break;
  1874. /* If this happens then driver assuming wrong format */
  1875. if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
  1876. if (net_ratelimit())
  1877. printk(KERN_NOTICE "%s: unexpected"
  1878. " checksum status\n",
  1879. dev->name);
  1880. break;
  1881. }
  1882. /* Both checksum counters are programmed to start at
  1883. * the same offset, so unless there is a problem they
  1884. * should match. This failure is an early indication that
  1885. * hardware receive checksumming won't work.
  1886. */
  1887. if (likely(status >> 16 == (status & 0xffff))) {
  1888. skb = sky2->rx_ring[sky2->rx_next].skb;
  1889. skb->ip_summed = CHECKSUM_COMPLETE;
  1890. skb->csum = status & 0xffff;
  1891. } else {
  1892. printk(KERN_NOTICE PFX "%s: hardware receive "
  1893. "checksum problem (status = %#x)\n",
  1894. dev->name, status);
  1895. sky2->rx_csum = 0;
  1896. sky2_write32(sky2->hw,
  1897. Q_ADDR(rxqaddr[port], Q_CSR),
  1898. BMU_DIS_RX_CHKSUM);
  1899. }
  1900. break;
  1901. case OP_TXINDEXLE:
  1902. /* TX index reports status for both ports */
  1903. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  1904. sky2_tx_done(hw->dev[0], status & 0xfff);
  1905. if (hw->dev[1])
  1906. sky2_tx_done(hw->dev[1],
  1907. ((status >> 24) & 0xff)
  1908. | (u16)(length & 0xf) << 8);
  1909. break;
  1910. default:
  1911. if (net_ratelimit())
  1912. printk(KERN_WARNING PFX
  1913. "unknown status opcode 0x%x\n", le->opcode);
  1914. }
  1915. } while (hw->st_idx != idx);
  1916. /* Fully processed status ring so clear irq */
  1917. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1918. exit_loop:
  1919. if (rx[0])
  1920. sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
  1921. if (rx[1])
  1922. sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
  1923. return work_done;
  1924. }
  1925. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1926. {
  1927. struct net_device *dev = hw->dev[port];
  1928. if (net_ratelimit())
  1929. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1930. dev->name, status);
  1931. if (status & Y2_IS_PAR_RD1) {
  1932. if (net_ratelimit())
  1933. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1934. dev->name);
  1935. /* Clear IRQ */
  1936. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1937. }
  1938. if (status & Y2_IS_PAR_WR1) {
  1939. if (net_ratelimit())
  1940. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1941. dev->name);
  1942. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1943. }
  1944. if (status & Y2_IS_PAR_MAC1) {
  1945. if (net_ratelimit())
  1946. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1947. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1948. }
  1949. if (status & Y2_IS_PAR_RX1) {
  1950. if (net_ratelimit())
  1951. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1952. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1953. }
  1954. if (status & Y2_IS_TCP_TXA1) {
  1955. if (net_ratelimit())
  1956. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  1957. dev->name);
  1958. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1959. }
  1960. }
  1961. static void sky2_hw_intr(struct sky2_hw *hw)
  1962. {
  1963. struct pci_dev *pdev = hw->pdev;
  1964. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1965. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1966. status &= hwmsk;
  1967. if (status & Y2_IS_TIST_OV)
  1968. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1969. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1970. u16 pci_err;
  1971. pci_read_config_word(pdev, PCI_STATUS, &pci_err);
  1972. if (net_ratelimit())
  1973. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  1974. pci_err);
  1975. pci_write_config_word(pdev, PCI_STATUS,
  1976. pci_err | PCI_STATUS_ERROR_BITS);
  1977. }
  1978. if (status & Y2_IS_PCI_EXP) {
  1979. /* PCI-Express uncorrectable Error occurred */
  1980. int pos = pci_find_aer_capability(hw->pdev);
  1981. u32 err;
  1982. pci_read_config_dword(pdev, pos + PCI_ERR_UNCOR_STATUS, &err);
  1983. if (net_ratelimit())
  1984. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  1985. pci_cleanup_aer_uncorrect_error_status(pdev);
  1986. }
  1987. if (status & Y2_HWE_L1_MASK)
  1988. sky2_hw_error(hw, 0, status);
  1989. status >>= 8;
  1990. if (status & Y2_HWE_L1_MASK)
  1991. sky2_hw_error(hw, 1, status);
  1992. }
  1993. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  1994. {
  1995. struct net_device *dev = hw->dev[port];
  1996. struct sky2_port *sky2 = netdev_priv(dev);
  1997. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1998. if (netif_msg_intr(sky2))
  1999. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  2000. dev->name, status);
  2001. if (status & GM_IS_RX_CO_OV)
  2002. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2003. if (status & GM_IS_TX_CO_OV)
  2004. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2005. if (status & GM_IS_RX_FF_OR) {
  2006. ++sky2->net_stats.rx_fifo_errors;
  2007. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2008. }
  2009. if (status & GM_IS_TX_FF_UR) {
  2010. ++sky2->net_stats.tx_fifo_errors;
  2011. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2012. }
  2013. }
  2014. /* This should never happen it is a bug. */
  2015. static void sky2_le_error(struct sky2_hw *hw, unsigned port,
  2016. u16 q, unsigned ring_size)
  2017. {
  2018. struct net_device *dev = hw->dev[port];
  2019. struct sky2_port *sky2 = netdev_priv(dev);
  2020. unsigned idx;
  2021. const u64 *le = (q == Q_R1 || q == Q_R2)
  2022. ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
  2023. idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2024. printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
  2025. dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
  2026. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2027. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2028. }
  2029. static int sky2_rx_hung(struct net_device *dev)
  2030. {
  2031. struct sky2_port *sky2 = netdev_priv(dev);
  2032. struct sky2_hw *hw = sky2->hw;
  2033. unsigned port = sky2->port;
  2034. unsigned rxq = rxqaddr[port];
  2035. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2036. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2037. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2038. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2039. /* If idle and MAC or PCI is stuck */
  2040. if (sky2->check.last == dev->last_rx &&
  2041. ((mac_rp == sky2->check.mac_rp &&
  2042. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2043. /* Check if the PCI RX hang */
  2044. (fifo_rp == sky2->check.fifo_rp &&
  2045. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2046. printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
  2047. dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
  2048. sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2049. return 1;
  2050. } else {
  2051. sky2->check.last = dev->last_rx;
  2052. sky2->check.mac_rp = mac_rp;
  2053. sky2->check.mac_lev = mac_lev;
  2054. sky2->check.fifo_rp = fifo_rp;
  2055. sky2->check.fifo_lev = fifo_lev;
  2056. return 0;
  2057. }
  2058. }
  2059. static void sky2_watchdog(unsigned long arg)
  2060. {
  2061. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2062. /* Check for lost IRQ once a second */
  2063. if (sky2_read32(hw, B0_ISRC)) {
  2064. napi_schedule(&hw->napi);
  2065. } else {
  2066. int i, active = 0;
  2067. for (i = 0; i < hw->ports; i++) {
  2068. struct net_device *dev = hw->dev[i];
  2069. if (!netif_running(dev))
  2070. continue;
  2071. ++active;
  2072. /* For chips with Rx FIFO, check if stuck */
  2073. if ((hw->flags & SKY2_HW_FIFO_HANG_CHECK) &&
  2074. sky2_rx_hung(dev)) {
  2075. pr_info(PFX "%s: receiver hang detected\n",
  2076. dev->name);
  2077. schedule_work(&hw->restart_work);
  2078. return;
  2079. }
  2080. }
  2081. if (active == 0)
  2082. return;
  2083. }
  2084. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2085. }
  2086. /* Hardware/software error handling */
  2087. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2088. {
  2089. if (net_ratelimit())
  2090. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2091. if (status & Y2_IS_HW_ERR)
  2092. sky2_hw_intr(hw);
  2093. if (status & Y2_IS_IRQ_MAC1)
  2094. sky2_mac_intr(hw, 0);
  2095. if (status & Y2_IS_IRQ_MAC2)
  2096. sky2_mac_intr(hw, 1);
  2097. if (status & Y2_IS_CHK_RX1)
  2098. sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
  2099. if (status & Y2_IS_CHK_RX2)
  2100. sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
  2101. if (status & Y2_IS_CHK_TXA1)
  2102. sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
  2103. if (status & Y2_IS_CHK_TXA2)
  2104. sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
  2105. }
  2106. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2107. {
  2108. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2109. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2110. int work_done = 0;
  2111. u16 idx;
  2112. if (unlikely(status & Y2_IS_ERROR))
  2113. sky2_err_intr(hw, status);
  2114. if (status & Y2_IS_IRQ_PHY1)
  2115. sky2_phy_intr(hw, 0);
  2116. if (status & Y2_IS_IRQ_PHY2)
  2117. sky2_phy_intr(hw, 1);
  2118. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2119. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2120. if (work_done >= work_limit)
  2121. goto done;
  2122. }
  2123. /* Bug/Errata workaround?
  2124. * Need to kick the TX irq moderation timer.
  2125. */
  2126. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
  2127. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2128. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2129. }
  2130. napi_complete(napi);
  2131. sky2_read32(hw, B0_Y2_SP_LISR);
  2132. done:
  2133. return work_done;
  2134. }
  2135. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2136. {
  2137. struct sky2_hw *hw = dev_id;
  2138. u32 status;
  2139. /* Reading this mask interrupts as side effect */
  2140. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2141. if (status == 0 || status == ~0)
  2142. return IRQ_NONE;
  2143. prefetch(&hw->st_le[hw->st_idx]);
  2144. napi_schedule(&hw->napi);
  2145. return IRQ_HANDLED;
  2146. }
  2147. #ifdef CONFIG_NET_POLL_CONTROLLER
  2148. static void sky2_netpoll(struct net_device *dev)
  2149. {
  2150. struct sky2_port *sky2 = netdev_priv(dev);
  2151. napi_schedule(&sky2->hw->napi);
  2152. }
  2153. #endif
  2154. /* Chip internal frequency for clock calculations */
  2155. static u32 sky2_mhz(const struct sky2_hw *hw)
  2156. {
  2157. switch (hw->chip_id) {
  2158. case CHIP_ID_YUKON_EC:
  2159. case CHIP_ID_YUKON_EC_U:
  2160. case CHIP_ID_YUKON_EX:
  2161. return 125;
  2162. case CHIP_ID_YUKON_FE:
  2163. return 100;
  2164. case CHIP_ID_YUKON_FE_P:
  2165. return 50;
  2166. case CHIP_ID_YUKON_XL:
  2167. return 156;
  2168. default:
  2169. BUG();
  2170. }
  2171. }
  2172. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2173. {
  2174. return sky2_mhz(hw) * us;
  2175. }
  2176. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2177. {
  2178. return clk / sky2_mhz(hw);
  2179. }
  2180. static int __devinit sky2_init(struct sky2_hw *hw)
  2181. {
  2182. int rc;
  2183. u8 t8;
  2184. /* Enable all clocks and check for bad PCI access */
  2185. rc = pci_write_config_dword(hw->pdev, PCI_DEV_REG3, 0);
  2186. if (rc)
  2187. return rc;
  2188. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2189. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2190. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2191. switch(hw->chip_id) {
  2192. case CHIP_ID_YUKON_XL:
  2193. hw->flags = SKY2_HW_GIGABIT
  2194. | SKY2_HW_NEWER_PHY;
  2195. if (hw->chip_rev < 3)
  2196. hw->flags |= SKY2_HW_FIFO_HANG_CHECK;
  2197. break;
  2198. case CHIP_ID_YUKON_EC_U:
  2199. hw->flags = SKY2_HW_GIGABIT
  2200. | SKY2_HW_NEWER_PHY
  2201. | SKY2_HW_ADV_POWER_CTL;
  2202. break;
  2203. case CHIP_ID_YUKON_EX:
  2204. hw->flags = SKY2_HW_GIGABIT
  2205. | SKY2_HW_NEWER_PHY
  2206. | SKY2_HW_NEW_LE
  2207. | SKY2_HW_ADV_POWER_CTL;
  2208. /* New transmit checksum */
  2209. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2210. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2211. break;
  2212. case CHIP_ID_YUKON_EC:
  2213. /* This rev is really old, and requires untested workarounds */
  2214. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2215. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2216. return -EOPNOTSUPP;
  2217. }
  2218. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_FIFO_HANG_CHECK;
  2219. break;
  2220. case CHIP_ID_YUKON_FE:
  2221. break;
  2222. case CHIP_ID_YUKON_FE_P:
  2223. hw->flags = SKY2_HW_NEWER_PHY
  2224. | SKY2_HW_NEW_LE
  2225. | SKY2_HW_AUTO_TX_SUM
  2226. | SKY2_HW_ADV_POWER_CTL;
  2227. break;
  2228. default:
  2229. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2230. hw->chip_id);
  2231. return -EOPNOTSUPP;
  2232. }
  2233. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2234. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2235. hw->flags |= SKY2_HW_FIBRE_PHY;
  2236. hw->ports = 1;
  2237. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2238. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2239. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2240. ++hw->ports;
  2241. }
  2242. return 0;
  2243. }
  2244. static void sky2_reset(struct sky2_hw *hw)
  2245. {
  2246. struct pci_dev *pdev = hw->pdev;
  2247. u16 status;
  2248. int i, cap;
  2249. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2250. /* disable ASF */
  2251. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2252. status = sky2_read16(hw, HCU_CCSR);
  2253. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2254. HCU_CCSR_UC_STATE_MSK);
  2255. sky2_write16(hw, HCU_CCSR, status);
  2256. } else
  2257. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2258. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2259. /* do a SW reset */
  2260. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2261. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2262. /* clear PCI errors, if any */
  2263. pci_read_config_word(pdev, PCI_STATUS, &status);
  2264. status |= PCI_STATUS_ERROR_BITS;
  2265. pci_write_config_word(pdev, PCI_STATUS, status);
  2266. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2267. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2268. if (cap) {
  2269. /* Check for advanced error reporting */
  2270. pci_cleanup_aer_uncorrect_error_status(pdev);
  2271. pci_cleanup_aer_correct_error_status(pdev);
  2272. /* If error bit is stuck on ignore it */
  2273. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2274. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2275. else if (pci_enable_pcie_error_reporting(pdev))
  2276. hwe_mask |= Y2_IS_PCI_EXP;
  2277. }
  2278. sky2_power_on(hw);
  2279. for (i = 0; i < hw->ports; i++) {
  2280. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2281. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2282. if (hw->chip_id == CHIP_ID_YUKON_EX)
  2283. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2284. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2285. | GMC_BYP_RETR_ON);
  2286. }
  2287. /* Clear I2C IRQ noise */
  2288. sky2_write32(hw, B2_I2C_IRQ, 1);
  2289. /* turn off hardware timer (unused) */
  2290. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2291. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2292. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  2293. /* Turn off descriptor polling */
  2294. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2295. /* Turn off receive timestamp */
  2296. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2297. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2298. /* enable the Tx Arbiters */
  2299. for (i = 0; i < hw->ports; i++)
  2300. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2301. /* Initialize ram interface */
  2302. for (i = 0; i < hw->ports; i++) {
  2303. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2304. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2305. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2306. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2307. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2308. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2309. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2310. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2311. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2312. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2313. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2314. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2315. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2316. }
  2317. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2318. for (i = 0; i < hw->ports; i++)
  2319. sky2_gmac_reset(hw, i);
  2320. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2321. hw->st_idx = 0;
  2322. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2323. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2324. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2325. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2326. /* Set the list last index */
  2327. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2328. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2329. sky2_write8(hw, STAT_FIFO_WM, 16);
  2330. /* set Status-FIFO ISR watermark */
  2331. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2332. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2333. else
  2334. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2335. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2336. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2337. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2338. /* enable status unit */
  2339. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2340. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2341. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2342. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2343. }
  2344. static void sky2_restart(struct work_struct *work)
  2345. {
  2346. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2347. struct net_device *dev;
  2348. int i, err;
  2349. rtnl_lock();
  2350. sky2_write32(hw, B0_IMSK, 0);
  2351. sky2_read32(hw, B0_IMSK);
  2352. for (i = 0; i < hw->ports; i++) {
  2353. dev = hw->dev[i];
  2354. if (netif_running(dev))
  2355. sky2_down(dev);
  2356. }
  2357. sky2_reset(hw);
  2358. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2359. for (i = 0; i < hw->ports; i++) {
  2360. dev = hw->dev[i];
  2361. if (netif_running(dev)) {
  2362. err = sky2_up(dev);
  2363. if (err) {
  2364. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2365. dev->name, err);
  2366. dev_close(dev);
  2367. }
  2368. }
  2369. }
  2370. rtnl_unlock();
  2371. }
  2372. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2373. {
  2374. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2375. }
  2376. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2377. {
  2378. const struct sky2_port *sky2 = netdev_priv(dev);
  2379. wol->supported = sky2_wol_supported(sky2->hw);
  2380. wol->wolopts = sky2->wol;
  2381. }
  2382. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2383. {
  2384. struct sky2_port *sky2 = netdev_priv(dev);
  2385. struct sky2_hw *hw = sky2->hw;
  2386. if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2387. return -EOPNOTSUPP;
  2388. sky2->wol = wol->wolopts;
  2389. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2390. hw->chip_id == CHIP_ID_YUKON_EX ||
  2391. hw->chip_id == CHIP_ID_YUKON_FE_P)
  2392. sky2_write32(hw, B0_CTST, sky2->wol
  2393. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2394. if (!netif_running(dev))
  2395. sky2_wol_init(sky2);
  2396. return 0;
  2397. }
  2398. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2399. {
  2400. if (sky2_is_copper(hw)) {
  2401. u32 modes = SUPPORTED_10baseT_Half
  2402. | SUPPORTED_10baseT_Full
  2403. | SUPPORTED_100baseT_Half
  2404. | SUPPORTED_100baseT_Full
  2405. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2406. if (hw->flags & SKY2_HW_GIGABIT)
  2407. modes |= SUPPORTED_1000baseT_Half
  2408. | SUPPORTED_1000baseT_Full;
  2409. return modes;
  2410. } else
  2411. return SUPPORTED_1000baseT_Half
  2412. | SUPPORTED_1000baseT_Full
  2413. | SUPPORTED_Autoneg
  2414. | SUPPORTED_FIBRE;
  2415. }
  2416. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2417. {
  2418. struct sky2_port *sky2 = netdev_priv(dev);
  2419. struct sky2_hw *hw = sky2->hw;
  2420. ecmd->transceiver = XCVR_INTERNAL;
  2421. ecmd->supported = sky2_supported_modes(hw);
  2422. ecmd->phy_address = PHY_ADDR_MARV;
  2423. if (sky2_is_copper(hw)) {
  2424. ecmd->port = PORT_TP;
  2425. ecmd->speed = sky2->speed;
  2426. } else {
  2427. ecmd->speed = SPEED_1000;
  2428. ecmd->port = PORT_FIBRE;
  2429. }
  2430. ecmd->advertising = sky2->advertising;
  2431. ecmd->autoneg = sky2->autoneg;
  2432. ecmd->duplex = sky2->duplex;
  2433. return 0;
  2434. }
  2435. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2436. {
  2437. struct sky2_port *sky2 = netdev_priv(dev);
  2438. const struct sky2_hw *hw = sky2->hw;
  2439. u32 supported = sky2_supported_modes(hw);
  2440. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2441. ecmd->advertising = supported;
  2442. sky2->duplex = -1;
  2443. sky2->speed = -1;
  2444. } else {
  2445. u32 setting;
  2446. switch (ecmd->speed) {
  2447. case SPEED_1000:
  2448. if (ecmd->duplex == DUPLEX_FULL)
  2449. setting = SUPPORTED_1000baseT_Full;
  2450. else if (ecmd->duplex == DUPLEX_HALF)
  2451. setting = SUPPORTED_1000baseT_Half;
  2452. else
  2453. return -EINVAL;
  2454. break;
  2455. case SPEED_100:
  2456. if (ecmd->duplex == DUPLEX_FULL)
  2457. setting = SUPPORTED_100baseT_Full;
  2458. else if (ecmd->duplex == DUPLEX_HALF)
  2459. setting = SUPPORTED_100baseT_Half;
  2460. else
  2461. return -EINVAL;
  2462. break;
  2463. case SPEED_10:
  2464. if (ecmd->duplex == DUPLEX_FULL)
  2465. setting = SUPPORTED_10baseT_Full;
  2466. else if (ecmd->duplex == DUPLEX_HALF)
  2467. setting = SUPPORTED_10baseT_Half;
  2468. else
  2469. return -EINVAL;
  2470. break;
  2471. default:
  2472. return -EINVAL;
  2473. }
  2474. if ((setting & supported) == 0)
  2475. return -EINVAL;
  2476. sky2->speed = ecmd->speed;
  2477. sky2->duplex = ecmd->duplex;
  2478. }
  2479. sky2->autoneg = ecmd->autoneg;
  2480. sky2->advertising = ecmd->advertising;
  2481. if (netif_running(dev)) {
  2482. sky2_phy_reinit(sky2);
  2483. sky2_set_multicast(dev);
  2484. }
  2485. return 0;
  2486. }
  2487. static void sky2_get_drvinfo(struct net_device *dev,
  2488. struct ethtool_drvinfo *info)
  2489. {
  2490. struct sky2_port *sky2 = netdev_priv(dev);
  2491. strcpy(info->driver, DRV_NAME);
  2492. strcpy(info->version, DRV_VERSION);
  2493. strcpy(info->fw_version, "N/A");
  2494. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2495. }
  2496. static const struct sky2_stat {
  2497. char name[ETH_GSTRING_LEN];
  2498. u16 offset;
  2499. } sky2_stats[] = {
  2500. { "tx_bytes", GM_TXO_OK_HI },
  2501. { "rx_bytes", GM_RXO_OK_HI },
  2502. { "tx_broadcast", GM_TXF_BC_OK },
  2503. { "rx_broadcast", GM_RXF_BC_OK },
  2504. { "tx_multicast", GM_TXF_MC_OK },
  2505. { "rx_multicast", GM_RXF_MC_OK },
  2506. { "tx_unicast", GM_TXF_UC_OK },
  2507. { "rx_unicast", GM_RXF_UC_OK },
  2508. { "tx_mac_pause", GM_TXF_MPAUSE },
  2509. { "rx_mac_pause", GM_RXF_MPAUSE },
  2510. { "collisions", GM_TXF_COL },
  2511. { "late_collision",GM_TXF_LAT_COL },
  2512. { "aborted", GM_TXF_ABO_COL },
  2513. { "single_collisions", GM_TXF_SNG_COL },
  2514. { "multi_collisions", GM_TXF_MUL_COL },
  2515. { "rx_short", GM_RXF_SHT },
  2516. { "rx_runt", GM_RXE_FRAG },
  2517. { "rx_64_byte_packets", GM_RXF_64B },
  2518. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2519. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2520. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2521. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2522. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2523. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2524. { "rx_too_long", GM_RXF_LNG_ERR },
  2525. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2526. { "rx_jabber", GM_RXF_JAB_PKT },
  2527. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2528. { "tx_64_byte_packets", GM_TXF_64B },
  2529. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2530. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2531. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2532. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2533. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2534. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2535. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2536. };
  2537. static u32 sky2_get_rx_csum(struct net_device *dev)
  2538. {
  2539. struct sky2_port *sky2 = netdev_priv(dev);
  2540. return sky2->rx_csum;
  2541. }
  2542. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2543. {
  2544. struct sky2_port *sky2 = netdev_priv(dev);
  2545. sky2->rx_csum = data;
  2546. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2547. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2548. return 0;
  2549. }
  2550. static u32 sky2_get_msglevel(struct net_device *netdev)
  2551. {
  2552. struct sky2_port *sky2 = netdev_priv(netdev);
  2553. return sky2->msg_enable;
  2554. }
  2555. static int sky2_nway_reset(struct net_device *dev)
  2556. {
  2557. struct sky2_port *sky2 = netdev_priv(dev);
  2558. if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
  2559. return -EINVAL;
  2560. sky2_phy_reinit(sky2);
  2561. sky2_set_multicast(dev);
  2562. return 0;
  2563. }
  2564. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2565. {
  2566. struct sky2_hw *hw = sky2->hw;
  2567. unsigned port = sky2->port;
  2568. int i;
  2569. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2570. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2571. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2572. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2573. for (i = 2; i < count; i++)
  2574. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2575. }
  2576. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2577. {
  2578. struct sky2_port *sky2 = netdev_priv(netdev);
  2579. sky2->msg_enable = value;
  2580. }
  2581. static int sky2_get_sset_count(struct net_device *dev, int sset)
  2582. {
  2583. switch (sset) {
  2584. case ETH_SS_STATS:
  2585. return ARRAY_SIZE(sky2_stats);
  2586. default:
  2587. return -EOPNOTSUPP;
  2588. }
  2589. }
  2590. static void sky2_get_ethtool_stats(struct net_device *dev,
  2591. struct ethtool_stats *stats, u64 * data)
  2592. {
  2593. struct sky2_port *sky2 = netdev_priv(dev);
  2594. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2595. }
  2596. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2597. {
  2598. int i;
  2599. switch (stringset) {
  2600. case ETH_SS_STATS:
  2601. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2602. memcpy(data + i * ETH_GSTRING_LEN,
  2603. sky2_stats[i].name, ETH_GSTRING_LEN);
  2604. break;
  2605. }
  2606. }
  2607. static struct net_device_stats *sky2_get_stats(struct net_device *dev)
  2608. {
  2609. struct sky2_port *sky2 = netdev_priv(dev);
  2610. return &sky2->net_stats;
  2611. }
  2612. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2613. {
  2614. struct sky2_port *sky2 = netdev_priv(dev);
  2615. struct sky2_hw *hw = sky2->hw;
  2616. unsigned port = sky2->port;
  2617. const struct sockaddr *addr = p;
  2618. if (!is_valid_ether_addr(addr->sa_data))
  2619. return -EADDRNOTAVAIL;
  2620. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2621. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2622. dev->dev_addr, ETH_ALEN);
  2623. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2624. dev->dev_addr, ETH_ALEN);
  2625. /* virtual address for data */
  2626. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2627. /* physical address: used for pause frames */
  2628. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2629. return 0;
  2630. }
  2631. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2632. {
  2633. u32 bit;
  2634. bit = ether_crc(ETH_ALEN, addr) & 63;
  2635. filter[bit >> 3] |= 1 << (bit & 7);
  2636. }
  2637. static void sky2_set_multicast(struct net_device *dev)
  2638. {
  2639. struct sky2_port *sky2 = netdev_priv(dev);
  2640. struct sky2_hw *hw = sky2->hw;
  2641. unsigned port = sky2->port;
  2642. struct dev_mc_list *list = dev->mc_list;
  2643. u16 reg;
  2644. u8 filter[8];
  2645. int rx_pause;
  2646. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2647. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2648. memset(filter, 0, sizeof(filter));
  2649. reg = gma_read16(hw, port, GM_RX_CTRL);
  2650. reg |= GM_RXCR_UCF_ENA;
  2651. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2652. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2653. else if (dev->flags & IFF_ALLMULTI)
  2654. memset(filter, 0xff, sizeof(filter));
  2655. else if (dev->mc_count == 0 && !rx_pause)
  2656. reg &= ~GM_RXCR_MCF_ENA;
  2657. else {
  2658. int i;
  2659. reg |= GM_RXCR_MCF_ENA;
  2660. if (rx_pause)
  2661. sky2_add_filter(filter, pause_mc_addr);
  2662. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2663. sky2_add_filter(filter, list->dmi_addr);
  2664. }
  2665. gma_write16(hw, port, GM_MC_ADDR_H1,
  2666. (u16) filter[0] | ((u16) filter[1] << 8));
  2667. gma_write16(hw, port, GM_MC_ADDR_H2,
  2668. (u16) filter[2] | ((u16) filter[3] << 8));
  2669. gma_write16(hw, port, GM_MC_ADDR_H3,
  2670. (u16) filter[4] | ((u16) filter[5] << 8));
  2671. gma_write16(hw, port, GM_MC_ADDR_H4,
  2672. (u16) filter[6] | ((u16) filter[7] << 8));
  2673. gma_write16(hw, port, GM_RX_CTRL, reg);
  2674. }
  2675. /* Can have one global because blinking is controlled by
  2676. * ethtool and that is always under RTNL mutex
  2677. */
  2678. static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
  2679. {
  2680. u16 pg;
  2681. switch (hw->chip_id) {
  2682. case CHIP_ID_YUKON_XL:
  2683. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2684. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2685. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2686. on ? (PHY_M_LEDC_LOS_CTRL(1) |
  2687. PHY_M_LEDC_INIT_CTRL(7) |
  2688. PHY_M_LEDC_STA1_CTRL(7) |
  2689. PHY_M_LEDC_STA0_CTRL(7))
  2690. : 0);
  2691. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2692. break;
  2693. default:
  2694. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  2695. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2696. on ? PHY_M_LED_ALL : 0);
  2697. }
  2698. }
  2699. /* blink LED's for finding board */
  2700. static int sky2_phys_id(struct net_device *dev, u32 data)
  2701. {
  2702. struct sky2_port *sky2 = netdev_priv(dev);
  2703. struct sky2_hw *hw = sky2->hw;
  2704. unsigned port = sky2->port;
  2705. u16 ledctrl, ledover = 0;
  2706. long ms;
  2707. int interrupted;
  2708. int onoff = 1;
  2709. if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
  2710. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
  2711. else
  2712. ms = data * 1000;
  2713. /* save initial values */
  2714. spin_lock_bh(&sky2->phy_lock);
  2715. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2716. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2717. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2718. ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  2719. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2720. } else {
  2721. ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
  2722. ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
  2723. }
  2724. interrupted = 0;
  2725. while (!interrupted && ms > 0) {
  2726. sky2_led(hw, port, onoff);
  2727. onoff = !onoff;
  2728. spin_unlock_bh(&sky2->phy_lock);
  2729. interrupted = msleep_interruptible(250);
  2730. spin_lock_bh(&sky2->phy_lock);
  2731. ms -= 250;
  2732. }
  2733. /* resume regularly scheduled programming */
  2734. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2735. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2736. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2737. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
  2738. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2739. } else {
  2740. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  2741. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  2742. }
  2743. spin_unlock_bh(&sky2->phy_lock);
  2744. return 0;
  2745. }
  2746. static void sky2_get_pauseparam(struct net_device *dev,
  2747. struct ethtool_pauseparam *ecmd)
  2748. {
  2749. struct sky2_port *sky2 = netdev_priv(dev);
  2750. switch (sky2->flow_mode) {
  2751. case FC_NONE:
  2752. ecmd->tx_pause = ecmd->rx_pause = 0;
  2753. break;
  2754. case FC_TX:
  2755. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2756. break;
  2757. case FC_RX:
  2758. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2759. break;
  2760. case FC_BOTH:
  2761. ecmd->tx_pause = ecmd->rx_pause = 1;
  2762. }
  2763. ecmd->autoneg = sky2->autoneg;
  2764. }
  2765. static int sky2_set_pauseparam(struct net_device *dev,
  2766. struct ethtool_pauseparam *ecmd)
  2767. {
  2768. struct sky2_port *sky2 = netdev_priv(dev);
  2769. sky2->autoneg = ecmd->autoneg;
  2770. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2771. if (netif_running(dev))
  2772. sky2_phy_reinit(sky2);
  2773. return 0;
  2774. }
  2775. static int sky2_get_coalesce(struct net_device *dev,
  2776. struct ethtool_coalesce *ecmd)
  2777. {
  2778. struct sky2_port *sky2 = netdev_priv(dev);
  2779. struct sky2_hw *hw = sky2->hw;
  2780. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2781. ecmd->tx_coalesce_usecs = 0;
  2782. else {
  2783. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2784. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2785. }
  2786. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2787. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2788. ecmd->rx_coalesce_usecs = 0;
  2789. else {
  2790. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2791. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2792. }
  2793. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2794. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2795. ecmd->rx_coalesce_usecs_irq = 0;
  2796. else {
  2797. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2798. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2799. }
  2800. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2801. return 0;
  2802. }
  2803. /* Note: this affect both ports */
  2804. static int sky2_set_coalesce(struct net_device *dev,
  2805. struct ethtool_coalesce *ecmd)
  2806. {
  2807. struct sky2_port *sky2 = netdev_priv(dev);
  2808. struct sky2_hw *hw = sky2->hw;
  2809. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2810. if (ecmd->tx_coalesce_usecs > tmax ||
  2811. ecmd->rx_coalesce_usecs > tmax ||
  2812. ecmd->rx_coalesce_usecs_irq > tmax)
  2813. return -EINVAL;
  2814. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2815. return -EINVAL;
  2816. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2817. return -EINVAL;
  2818. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2819. return -EINVAL;
  2820. if (ecmd->tx_coalesce_usecs == 0)
  2821. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2822. else {
  2823. sky2_write32(hw, STAT_TX_TIMER_INI,
  2824. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2825. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2826. }
  2827. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2828. if (ecmd->rx_coalesce_usecs == 0)
  2829. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2830. else {
  2831. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2832. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2833. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2834. }
  2835. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2836. if (ecmd->rx_coalesce_usecs_irq == 0)
  2837. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2838. else {
  2839. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2840. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2841. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2842. }
  2843. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2844. return 0;
  2845. }
  2846. static void sky2_get_ringparam(struct net_device *dev,
  2847. struct ethtool_ringparam *ering)
  2848. {
  2849. struct sky2_port *sky2 = netdev_priv(dev);
  2850. ering->rx_max_pending = RX_MAX_PENDING;
  2851. ering->rx_mini_max_pending = 0;
  2852. ering->rx_jumbo_max_pending = 0;
  2853. ering->tx_max_pending = TX_RING_SIZE - 1;
  2854. ering->rx_pending = sky2->rx_pending;
  2855. ering->rx_mini_pending = 0;
  2856. ering->rx_jumbo_pending = 0;
  2857. ering->tx_pending = sky2->tx_pending;
  2858. }
  2859. static int sky2_set_ringparam(struct net_device *dev,
  2860. struct ethtool_ringparam *ering)
  2861. {
  2862. struct sky2_port *sky2 = netdev_priv(dev);
  2863. int err = 0;
  2864. if (ering->rx_pending > RX_MAX_PENDING ||
  2865. ering->rx_pending < 8 ||
  2866. ering->tx_pending < MAX_SKB_TX_LE ||
  2867. ering->tx_pending > TX_RING_SIZE - 1)
  2868. return -EINVAL;
  2869. if (netif_running(dev))
  2870. sky2_down(dev);
  2871. sky2->rx_pending = ering->rx_pending;
  2872. sky2->tx_pending = ering->tx_pending;
  2873. if (netif_running(dev)) {
  2874. err = sky2_up(dev);
  2875. if (err)
  2876. dev_close(dev);
  2877. else
  2878. sky2_set_multicast(dev);
  2879. }
  2880. return err;
  2881. }
  2882. static int sky2_get_regs_len(struct net_device *dev)
  2883. {
  2884. return 0x4000;
  2885. }
  2886. /*
  2887. * Returns copy of control register region
  2888. * Note: ethtool_get_regs always provides full size (16k) buffer
  2889. */
  2890. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2891. void *p)
  2892. {
  2893. const struct sky2_port *sky2 = netdev_priv(dev);
  2894. const void __iomem *io = sky2->hw->regs;
  2895. unsigned int b;
  2896. regs->version = 1;
  2897. for (b = 0; b < 128; b++) {
  2898. /* This complicated switch statement is to make sure and
  2899. * only access regions that are unreserved.
  2900. * Some blocks are only valid on dual port cards.
  2901. * and block 3 has some special diagnostic registers that
  2902. * are poison.
  2903. */
  2904. switch (b) {
  2905. case 3:
  2906. /* skip diagnostic ram region */
  2907. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  2908. break;
  2909. /* dual port cards only */
  2910. case 5: /* Tx Arbiter 2 */
  2911. case 9: /* RX2 */
  2912. case 14 ... 15: /* TX2 */
  2913. case 17: case 19: /* Ram Buffer 2 */
  2914. case 22 ... 23: /* Tx Ram Buffer 2 */
  2915. case 25: /* Rx MAC Fifo 1 */
  2916. case 27: /* Tx MAC Fifo 2 */
  2917. case 31: /* GPHY 2 */
  2918. case 40 ... 47: /* Pattern Ram 2 */
  2919. case 52: case 54: /* TCP Segmentation 2 */
  2920. case 112 ... 116: /* GMAC 2 */
  2921. if (sky2->hw->ports == 1)
  2922. goto reserved;
  2923. /* fall through */
  2924. case 0: /* Control */
  2925. case 2: /* Mac address */
  2926. case 4: /* Tx Arbiter 1 */
  2927. case 7: /* PCI express reg */
  2928. case 8: /* RX1 */
  2929. case 12 ... 13: /* TX1 */
  2930. case 16: case 18:/* Rx Ram Buffer 1 */
  2931. case 20 ... 21: /* Tx Ram Buffer 1 */
  2932. case 24: /* Rx MAC Fifo 1 */
  2933. case 26: /* Tx MAC Fifo 1 */
  2934. case 28 ... 29: /* Descriptor and status unit */
  2935. case 30: /* GPHY 1*/
  2936. case 32 ... 39: /* Pattern Ram 1 */
  2937. case 48: case 50: /* TCP Segmentation 1 */
  2938. case 56 ... 60: /* PCI space */
  2939. case 80 ... 84: /* GMAC 1 */
  2940. memcpy_fromio(p, io, 128);
  2941. break;
  2942. default:
  2943. reserved:
  2944. memset(p, 0, 128);
  2945. }
  2946. p += 128;
  2947. io += 128;
  2948. }
  2949. }
  2950. /* In order to do Jumbo packets on these chips, need to turn off the
  2951. * transmit store/forward. Therefore checksum offload won't work.
  2952. */
  2953. static int no_tx_offload(struct net_device *dev)
  2954. {
  2955. const struct sky2_port *sky2 = netdev_priv(dev);
  2956. const struct sky2_hw *hw = sky2->hw;
  2957. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  2958. }
  2959. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  2960. {
  2961. if (data && no_tx_offload(dev))
  2962. return -EINVAL;
  2963. return ethtool_op_set_tx_csum(dev, data);
  2964. }
  2965. static int sky2_set_tso(struct net_device *dev, u32 data)
  2966. {
  2967. if (data && no_tx_offload(dev))
  2968. return -EINVAL;
  2969. return ethtool_op_set_tso(dev, data);
  2970. }
  2971. static int sky2_get_eeprom_len(struct net_device *dev)
  2972. {
  2973. struct sky2_port *sky2 = netdev_priv(dev);
  2974. u16 reg2;
  2975. pci_read_config_word(sky2->hw->pdev, PCI_DEV_REG2, &reg2);
  2976. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  2977. }
  2978. static u32 sky2_vpd_read(struct pci_dev *pdev, int cap, u16 offset)
  2979. {
  2980. u32 val;
  2981. pci_write_config_word(pdev, cap + PCI_VPD_ADDR, offset);
  2982. do {
  2983. pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
  2984. } while (!(offset & PCI_VPD_ADDR_F));
  2985. pci_read_config_dword(pdev, cap + PCI_VPD_DATA, &val);
  2986. return val;
  2987. }
  2988. static void sky2_vpd_write(struct pci_dev *pdev, int cap, u16 offset, u32 val)
  2989. {
  2990. pci_write_config_word(pdev, cap + PCI_VPD_DATA, val);
  2991. pci_write_config_dword(pdev, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  2992. do {
  2993. pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
  2994. } while (offset & PCI_VPD_ADDR_F);
  2995. }
  2996. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  2997. u8 *data)
  2998. {
  2999. struct sky2_port *sky2 = netdev_priv(dev);
  3000. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3001. int length = eeprom->len;
  3002. u16 offset = eeprom->offset;
  3003. if (!cap)
  3004. return -EINVAL;
  3005. eeprom->magic = SKY2_EEPROM_MAGIC;
  3006. while (length > 0) {
  3007. u32 val = sky2_vpd_read(sky2->hw->pdev, cap, offset);
  3008. int n = min_t(int, length, sizeof(val));
  3009. memcpy(data, &val, n);
  3010. length -= n;
  3011. data += n;
  3012. offset += n;
  3013. }
  3014. return 0;
  3015. }
  3016. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3017. u8 *data)
  3018. {
  3019. struct sky2_port *sky2 = netdev_priv(dev);
  3020. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3021. int length = eeprom->len;
  3022. u16 offset = eeprom->offset;
  3023. if (!cap)
  3024. return -EINVAL;
  3025. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3026. return -EINVAL;
  3027. while (length > 0) {
  3028. u32 val;
  3029. int n = min_t(int, length, sizeof(val));
  3030. if (n < sizeof(val))
  3031. val = sky2_vpd_read(sky2->hw->pdev, cap, offset);
  3032. memcpy(&val, data, n);
  3033. sky2_vpd_write(sky2->hw->pdev, cap, offset, val);
  3034. length -= n;
  3035. data += n;
  3036. offset += n;
  3037. }
  3038. return 0;
  3039. }
  3040. static const struct ethtool_ops sky2_ethtool_ops = {
  3041. .get_settings = sky2_get_settings,
  3042. .set_settings = sky2_set_settings,
  3043. .get_drvinfo = sky2_get_drvinfo,
  3044. .get_wol = sky2_get_wol,
  3045. .set_wol = sky2_set_wol,
  3046. .get_msglevel = sky2_get_msglevel,
  3047. .set_msglevel = sky2_set_msglevel,
  3048. .nway_reset = sky2_nway_reset,
  3049. .get_regs_len = sky2_get_regs_len,
  3050. .get_regs = sky2_get_regs,
  3051. .get_link = ethtool_op_get_link,
  3052. .get_eeprom_len = sky2_get_eeprom_len,
  3053. .get_eeprom = sky2_get_eeprom,
  3054. .set_eeprom = sky2_set_eeprom,
  3055. .set_sg = ethtool_op_set_sg,
  3056. .set_tx_csum = sky2_set_tx_csum,
  3057. .set_tso = sky2_set_tso,
  3058. .get_rx_csum = sky2_get_rx_csum,
  3059. .set_rx_csum = sky2_set_rx_csum,
  3060. .get_strings = sky2_get_strings,
  3061. .get_coalesce = sky2_get_coalesce,
  3062. .set_coalesce = sky2_set_coalesce,
  3063. .get_ringparam = sky2_get_ringparam,
  3064. .set_ringparam = sky2_set_ringparam,
  3065. .get_pauseparam = sky2_get_pauseparam,
  3066. .set_pauseparam = sky2_set_pauseparam,
  3067. .phys_id = sky2_phys_id,
  3068. .get_sset_count = sky2_get_sset_count,
  3069. .get_ethtool_stats = sky2_get_ethtool_stats,
  3070. };
  3071. #ifdef CONFIG_SKY2_DEBUG
  3072. static struct dentry *sky2_debug;
  3073. static int sky2_debug_show(struct seq_file *seq, void *v)
  3074. {
  3075. struct net_device *dev = seq->private;
  3076. const struct sky2_port *sky2 = netdev_priv(dev);
  3077. struct sky2_hw *hw = sky2->hw;
  3078. unsigned port = sky2->port;
  3079. unsigned idx, last;
  3080. int sop;
  3081. if (!netif_running(dev))
  3082. return -ENETDOWN;
  3083. seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
  3084. sky2_read32(hw, B0_ISRC),
  3085. sky2_read32(hw, B0_IMSK),
  3086. sky2_read32(hw, B0_Y2_SP_ICR));
  3087. napi_disable(&hw->napi);
  3088. last = sky2_read16(hw, STAT_PUT_IDX);
  3089. if (hw->st_idx == last)
  3090. seq_puts(seq, "Status ring (empty)\n");
  3091. else {
  3092. seq_puts(seq, "Status ring\n");
  3093. for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
  3094. idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
  3095. const struct sky2_status_le *le = hw->st_le + idx;
  3096. seq_printf(seq, "[%d] %#x %d %#x\n",
  3097. idx, le->opcode, le->length, le->status);
  3098. }
  3099. seq_puts(seq, "\n");
  3100. }
  3101. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3102. sky2->tx_cons, sky2->tx_prod,
  3103. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3104. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3105. /* Dump contents of tx ring */
  3106. sop = 1;
  3107. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
  3108. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  3109. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3110. u32 a = le32_to_cpu(le->addr);
  3111. if (sop)
  3112. seq_printf(seq, "%u:", idx);
  3113. sop = 0;
  3114. switch(le->opcode & ~HW_OWNER) {
  3115. case OP_ADDR64:
  3116. seq_printf(seq, " %#x:", a);
  3117. break;
  3118. case OP_LRGLEN:
  3119. seq_printf(seq, " mtu=%d", a);
  3120. break;
  3121. case OP_VLAN:
  3122. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3123. break;
  3124. case OP_TCPLISW:
  3125. seq_printf(seq, " csum=%#x", a);
  3126. break;
  3127. case OP_LARGESEND:
  3128. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3129. break;
  3130. case OP_PACKET:
  3131. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3132. break;
  3133. case OP_BUFFER:
  3134. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3135. break;
  3136. default:
  3137. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3138. a, le16_to_cpu(le->length));
  3139. }
  3140. if (le->ctrl & EOP) {
  3141. seq_putc(seq, '\n');
  3142. sop = 1;
  3143. }
  3144. }
  3145. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3146. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3147. last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3148. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3149. napi_enable(&hw->napi);
  3150. return 0;
  3151. }
  3152. static int sky2_debug_open(struct inode *inode, struct file *file)
  3153. {
  3154. return single_open(file, sky2_debug_show, inode->i_private);
  3155. }
  3156. static const struct file_operations sky2_debug_fops = {
  3157. .owner = THIS_MODULE,
  3158. .open = sky2_debug_open,
  3159. .read = seq_read,
  3160. .llseek = seq_lseek,
  3161. .release = single_release,
  3162. };
  3163. /*
  3164. * Use network device events to create/remove/rename
  3165. * debugfs file entries
  3166. */
  3167. static int sky2_device_event(struct notifier_block *unused,
  3168. unsigned long event, void *ptr)
  3169. {
  3170. struct net_device *dev = ptr;
  3171. struct sky2_port *sky2 = netdev_priv(dev);
  3172. if (dev->open != sky2_up || !sky2_debug)
  3173. return NOTIFY_DONE;
  3174. switch(event) {
  3175. case NETDEV_CHANGENAME:
  3176. if (sky2->debugfs) {
  3177. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3178. sky2_debug, dev->name);
  3179. }
  3180. break;
  3181. case NETDEV_GOING_DOWN:
  3182. if (sky2->debugfs) {
  3183. printk(KERN_DEBUG PFX "%s: remove debugfs\n",
  3184. dev->name);
  3185. debugfs_remove(sky2->debugfs);
  3186. sky2->debugfs = NULL;
  3187. }
  3188. break;
  3189. case NETDEV_UP:
  3190. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3191. sky2_debug, dev,
  3192. &sky2_debug_fops);
  3193. if (IS_ERR(sky2->debugfs))
  3194. sky2->debugfs = NULL;
  3195. }
  3196. return NOTIFY_DONE;
  3197. }
  3198. static struct notifier_block sky2_notifier = {
  3199. .notifier_call = sky2_device_event,
  3200. };
  3201. static __init void sky2_debug_init(void)
  3202. {
  3203. struct dentry *ent;
  3204. ent = debugfs_create_dir("sky2", NULL);
  3205. if (!ent || IS_ERR(ent))
  3206. return;
  3207. sky2_debug = ent;
  3208. register_netdevice_notifier(&sky2_notifier);
  3209. }
  3210. static __exit void sky2_debug_cleanup(void)
  3211. {
  3212. if (sky2_debug) {
  3213. unregister_netdevice_notifier(&sky2_notifier);
  3214. debugfs_remove(sky2_debug);
  3215. sky2_debug = NULL;
  3216. }
  3217. }
  3218. #else
  3219. #define sky2_debug_init()
  3220. #define sky2_debug_cleanup()
  3221. #endif
  3222. /* Initialize network device */
  3223. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3224. unsigned port,
  3225. int highmem, int wol)
  3226. {
  3227. struct sky2_port *sky2;
  3228. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3229. if (!dev) {
  3230. dev_err(&hw->pdev->dev, "etherdev alloc failed");
  3231. return NULL;
  3232. }
  3233. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3234. dev->irq = hw->pdev->irq;
  3235. dev->open = sky2_up;
  3236. dev->stop = sky2_down;
  3237. dev->do_ioctl = sky2_ioctl;
  3238. dev->hard_start_xmit = sky2_xmit_frame;
  3239. dev->get_stats = sky2_get_stats;
  3240. dev->set_multicast_list = sky2_set_multicast;
  3241. dev->set_mac_address = sky2_set_mac_address;
  3242. dev->change_mtu = sky2_change_mtu;
  3243. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3244. dev->tx_timeout = sky2_tx_timeout;
  3245. dev->watchdog_timeo = TX_WATCHDOG;
  3246. #ifdef CONFIG_NET_POLL_CONTROLLER
  3247. dev->poll_controller = sky2_netpoll;
  3248. #endif
  3249. sky2 = netdev_priv(dev);
  3250. sky2->netdev = dev;
  3251. sky2->hw = hw;
  3252. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3253. /* Auto speed and flow control */
  3254. sky2->autoneg = AUTONEG_ENABLE;
  3255. sky2->flow_mode = FC_BOTH;
  3256. sky2->duplex = -1;
  3257. sky2->speed = -1;
  3258. sky2->advertising = sky2_supported_modes(hw);
  3259. sky2->rx_csum = 1;
  3260. sky2->wol = wol;
  3261. spin_lock_init(&sky2->phy_lock);
  3262. sky2->tx_pending = TX_DEF_PENDING;
  3263. sky2->rx_pending = RX_DEF_PENDING;
  3264. hw->dev[port] = dev;
  3265. sky2->port = port;
  3266. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  3267. if (highmem)
  3268. dev->features |= NETIF_F_HIGHDMA;
  3269. #ifdef SKY2_VLAN_TAG_USED
  3270. /* The workaround for FE+ status conflicts with VLAN tag detection. */
  3271. if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  3272. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
  3273. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3274. dev->vlan_rx_register = sky2_vlan_rx_register;
  3275. }
  3276. #endif
  3277. /* read the mac address */
  3278. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3279. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3280. return dev;
  3281. }
  3282. static void __devinit sky2_show_addr(struct net_device *dev)
  3283. {
  3284. const struct sky2_port *sky2 = netdev_priv(dev);
  3285. DECLARE_MAC_BUF(mac);
  3286. if (netif_msg_probe(sky2))
  3287. printk(KERN_INFO PFX "%s: addr %s\n",
  3288. dev->name, print_mac(mac, dev->dev_addr));
  3289. }
  3290. /* Handle software interrupt used during MSI test */
  3291. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3292. {
  3293. struct sky2_hw *hw = dev_id;
  3294. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3295. if (status == 0)
  3296. return IRQ_NONE;
  3297. if (status & Y2_IS_IRQ_SW) {
  3298. hw->flags |= SKY2_HW_USE_MSI;
  3299. wake_up(&hw->msi_wait);
  3300. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3301. }
  3302. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3303. return IRQ_HANDLED;
  3304. }
  3305. /* Test interrupt path by forcing a a software IRQ */
  3306. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3307. {
  3308. struct pci_dev *pdev = hw->pdev;
  3309. int err;
  3310. init_waitqueue_head (&hw->msi_wait);
  3311. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3312. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3313. if (err) {
  3314. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3315. return err;
  3316. }
  3317. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3318. sky2_read8(hw, B0_CTST);
  3319. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3320. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3321. /* MSI test failed, go back to INTx mode */
  3322. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3323. "switching to INTx mode.\n");
  3324. err = -EOPNOTSUPP;
  3325. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3326. }
  3327. sky2_write32(hw, B0_IMSK, 0);
  3328. sky2_read32(hw, B0_IMSK);
  3329. free_irq(pdev->irq, hw);
  3330. return err;
  3331. }
  3332. static int __devinit pci_wake_enabled(struct pci_dev *dev)
  3333. {
  3334. int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  3335. u16 value;
  3336. if (!pm)
  3337. return 0;
  3338. if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
  3339. return 0;
  3340. return value & PCI_PM_CTRL_PME_ENABLE;
  3341. }
  3342. static int __devinit sky2_probe(struct pci_dev *pdev,
  3343. const struct pci_device_id *ent)
  3344. {
  3345. struct net_device *dev;
  3346. struct sky2_hw *hw;
  3347. int err, using_dac = 0, wol_default;
  3348. err = pci_enable_device(pdev);
  3349. if (err) {
  3350. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3351. goto err_out;
  3352. }
  3353. err = pci_request_regions(pdev, DRV_NAME);
  3354. if (err) {
  3355. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3356. goto err_out_disable;
  3357. }
  3358. pci_set_master(pdev);
  3359. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3360. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  3361. using_dac = 1;
  3362. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  3363. if (err < 0) {
  3364. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3365. "for consistent allocations\n");
  3366. goto err_out_free_regions;
  3367. }
  3368. } else {
  3369. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  3370. if (err) {
  3371. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3372. goto err_out_free_regions;
  3373. }
  3374. }
  3375. wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
  3376. err = -ENOMEM;
  3377. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  3378. if (!hw) {
  3379. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3380. goto err_out_free_regions;
  3381. }
  3382. hw->pdev = pdev;
  3383. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3384. if (!hw->regs) {
  3385. dev_err(&pdev->dev, "cannot map device registers\n");
  3386. goto err_out_free_hw;
  3387. }
  3388. #ifdef __BIG_ENDIAN
  3389. /* The sk98lin vendor driver uses hardware byte swapping but
  3390. * this driver uses software swapping.
  3391. */
  3392. {
  3393. u32 reg;
  3394. pci_read_config_dword(pdev,PCI_DEV_REG2, &reg);
  3395. reg &= ~PCI_REV_DESC;
  3396. pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  3397. }
  3398. #endif
  3399. /* ring for status responses */
  3400. hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
  3401. if (!hw->st_le)
  3402. goto err_out_iounmap;
  3403. err = sky2_init(hw);
  3404. if (err)
  3405. goto err_out_iounmap;
  3406. dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
  3407. DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
  3408. pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  3409. hw->chip_id, hw->chip_rev);
  3410. sky2_reset(hw);
  3411. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3412. if (!dev) {
  3413. err = -ENOMEM;
  3414. goto err_out_free_pci;
  3415. }
  3416. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  3417. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3418. err = sky2_test_msi(hw);
  3419. if (err == -EOPNOTSUPP)
  3420. pci_disable_msi(pdev);
  3421. else if (err)
  3422. goto err_out_free_netdev;
  3423. }
  3424. err = register_netdev(dev);
  3425. if (err) {
  3426. dev_err(&pdev->dev, "cannot register net device\n");
  3427. goto err_out_free_netdev;
  3428. }
  3429. err = request_irq(pdev->irq, sky2_intr,
  3430. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3431. dev->name, hw);
  3432. if (err) {
  3433. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3434. goto err_out_unregister;
  3435. }
  3436. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3437. sky2_show_addr(dev);
  3438. if (hw->ports > 1) {
  3439. struct net_device *dev1;
  3440. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3441. if (!dev1)
  3442. dev_warn(&pdev->dev, "allocation for second device failed\n");
  3443. else if ((err = register_netdev(dev1))) {
  3444. dev_warn(&pdev->dev,
  3445. "register of second port failed (%d)\n", err);
  3446. hw->dev[1] = NULL;
  3447. free_netdev(dev1);
  3448. } else
  3449. sky2_show_addr(dev1);
  3450. }
  3451. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3452. INIT_WORK(&hw->restart_work, sky2_restart);
  3453. pci_set_drvdata(pdev, hw);
  3454. return 0;
  3455. err_out_unregister:
  3456. if (hw->flags & SKY2_HW_USE_MSI)
  3457. pci_disable_msi(pdev);
  3458. unregister_netdev(dev);
  3459. err_out_free_netdev:
  3460. free_netdev(dev);
  3461. err_out_free_pci:
  3462. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3463. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3464. err_out_iounmap:
  3465. iounmap(hw->regs);
  3466. err_out_free_hw:
  3467. kfree(hw);
  3468. err_out_free_regions:
  3469. pci_release_regions(pdev);
  3470. err_out_disable:
  3471. pci_disable_device(pdev);
  3472. err_out:
  3473. pci_set_drvdata(pdev, NULL);
  3474. return err;
  3475. }
  3476. static void __devexit sky2_remove(struct pci_dev *pdev)
  3477. {
  3478. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3479. struct net_device *dev0, *dev1;
  3480. if (!hw)
  3481. return;
  3482. del_timer_sync(&hw->watchdog_timer);
  3483. flush_scheduled_work();
  3484. sky2_write32(hw, B0_IMSK, 0);
  3485. synchronize_irq(hw->pdev->irq);
  3486. dev0 = hw->dev[0];
  3487. dev1 = hw->dev[1];
  3488. if (dev1)
  3489. unregister_netdev(dev1);
  3490. unregister_netdev(dev0);
  3491. sky2_power_aux(hw);
  3492. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  3493. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3494. sky2_read8(hw, B0_CTST);
  3495. free_irq(pdev->irq, hw);
  3496. if (hw->flags & SKY2_HW_USE_MSI)
  3497. pci_disable_msi(pdev);
  3498. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3499. pci_release_regions(pdev);
  3500. pci_disable_device(pdev);
  3501. if (dev1)
  3502. free_netdev(dev1);
  3503. free_netdev(dev0);
  3504. iounmap(hw->regs);
  3505. kfree(hw);
  3506. pci_set_drvdata(pdev, NULL);
  3507. }
  3508. #ifdef CONFIG_PM
  3509. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3510. {
  3511. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3512. int i, wol = 0;
  3513. if (!hw)
  3514. return 0;
  3515. for (i = 0; i < hw->ports; i++) {
  3516. struct net_device *dev = hw->dev[i];
  3517. struct sky2_port *sky2 = netdev_priv(dev);
  3518. if (netif_running(dev))
  3519. sky2_down(dev);
  3520. if (sky2->wol)
  3521. sky2_wol_init(sky2);
  3522. wol |= sky2->wol;
  3523. }
  3524. sky2_write32(hw, B0_IMSK, 0);
  3525. sky2_power_aux(hw);
  3526. pci_save_state(pdev);
  3527. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3528. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3529. return 0;
  3530. }
  3531. static int sky2_resume(struct pci_dev *pdev)
  3532. {
  3533. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3534. int i, err;
  3535. if (!hw)
  3536. return 0;
  3537. err = pci_set_power_state(pdev, PCI_D0);
  3538. if (err)
  3539. goto out;
  3540. err = pci_restore_state(pdev);
  3541. if (err)
  3542. goto out;
  3543. pci_enable_wake(pdev, PCI_D0, 0);
  3544. /* Re-enable all clocks */
  3545. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  3546. hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3547. hw->chip_id == CHIP_ID_YUKON_FE_P)
  3548. pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
  3549. sky2_reset(hw);
  3550. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3551. for (i = 0; i < hw->ports; i++) {
  3552. struct net_device *dev = hw->dev[i];
  3553. if (netif_running(dev)) {
  3554. err = sky2_up(dev);
  3555. if (err) {
  3556. printk(KERN_ERR PFX "%s: could not up: %d\n",
  3557. dev->name, err);
  3558. dev_close(dev);
  3559. goto out;
  3560. }
  3561. sky2_set_multicast(dev);
  3562. }
  3563. }
  3564. return 0;
  3565. out:
  3566. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3567. pci_disable_device(pdev);
  3568. return err;
  3569. }
  3570. #endif
  3571. static void sky2_shutdown(struct pci_dev *pdev)
  3572. {
  3573. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3574. int i, wol = 0;
  3575. if (!hw)
  3576. return;
  3577. napi_disable(&hw->napi);
  3578. for (i = 0; i < hw->ports; i++) {
  3579. struct net_device *dev = hw->dev[i];
  3580. struct sky2_port *sky2 = netdev_priv(dev);
  3581. if (sky2->wol) {
  3582. wol = 1;
  3583. sky2_wol_init(sky2);
  3584. }
  3585. }
  3586. if (wol)
  3587. sky2_power_aux(hw);
  3588. pci_enable_wake(pdev, PCI_D3hot, wol);
  3589. pci_enable_wake(pdev, PCI_D3cold, wol);
  3590. pci_disable_device(pdev);
  3591. pci_set_power_state(pdev, PCI_D3hot);
  3592. }
  3593. static struct pci_driver sky2_driver = {
  3594. .name = DRV_NAME,
  3595. .id_table = sky2_id_table,
  3596. .probe = sky2_probe,
  3597. .remove = __devexit_p(sky2_remove),
  3598. #ifdef CONFIG_PM
  3599. .suspend = sky2_suspend,
  3600. .resume = sky2_resume,
  3601. #endif
  3602. .shutdown = sky2_shutdown,
  3603. };
  3604. static int __init sky2_init_module(void)
  3605. {
  3606. sky2_debug_init();
  3607. return pci_register_driver(&sky2_driver);
  3608. }
  3609. static void __exit sky2_cleanup_module(void)
  3610. {
  3611. pci_unregister_driver(&sky2_driver);
  3612. sky2_debug_cleanup();
  3613. }
  3614. module_init(sky2_init_module);
  3615. module_exit(sky2_cleanup_module);
  3616. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3617. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3618. MODULE_LICENSE("GPL");
  3619. MODULE_VERSION(DRV_VERSION);