fimc-is-param.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955
  1. /*
  2. * Samsung EXYNOS4x12 FIMC-IS (Imaging Subsystem) driver
  3. *
  4. * Copyright (C) 2013 Samsung Electronics Co., Ltd.
  5. *
  6. * Authors: Younghwan Joo <yhwan.joo@samsung.com>
  7. * Sylwester Nawrocki <s.nawrocki@samsung.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #define pr_fmt(fmt) "%s:%d " fmt, __func__, __LINE__
  14. #include <linux/bug.h>
  15. #include <linux/device.h>
  16. #include <linux/errno.h>
  17. #include <linux/kernel.h>
  18. #include <linux/module.h>
  19. #include <linux/types.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/slab.h>
  22. #include <linux/videodev2.h>
  23. #include <media/v4l2-device.h>
  24. #include <media/v4l2-ioctl.h>
  25. #include "fimc-is.h"
  26. #include "fimc-is-command.h"
  27. #include "fimc-is-errno.h"
  28. #include "fimc-is-param.h"
  29. #include "fimc-is-regs.h"
  30. #include "fimc-is-sensor.h"
  31. static void __hw_param_copy(void *dst, void *src)
  32. {
  33. memcpy(dst, src, FIMC_IS_PARAM_MAX_SIZE);
  34. }
  35. void __fimc_is_hw_update_param_global_shotmode(struct fimc_is *is)
  36. {
  37. struct param_global_shotmode *dst, *src;
  38. dst = &is->is_p_region->parameter.global.shotmode;
  39. src = &is->cfg_param[is->scenario_id].global.shotmode;
  40. __hw_param_copy(dst, src);
  41. }
  42. void __fimc_is_hw_update_param_sensor_framerate(struct fimc_is *is)
  43. {
  44. struct param_sensor_framerate *dst, *src;
  45. dst = &is->is_p_region->parameter.sensor.frame_rate;
  46. src = &is->cfg_param[is->scenario_id].sensor.frame_rate;
  47. __hw_param_copy(dst, src);
  48. }
  49. int __fimc_is_hw_update_param(struct fimc_is *is, u32 offset)
  50. {
  51. struct is_param_region *par = &is->is_p_region->parameter;
  52. struct is_config_param *cfg = &is->cfg_param[is->scenario_id];
  53. switch (offset) {
  54. case PARAM_ISP_CONTROL:
  55. __hw_param_copy(&par->isp.control, &cfg->isp.control);
  56. break;
  57. case PARAM_ISP_OTF_INPUT:
  58. __hw_param_copy(&par->isp.otf_input, &cfg->isp.otf_input);
  59. break;
  60. case PARAM_ISP_DMA1_INPUT:
  61. __hw_param_copy(&par->isp.dma1_input, &cfg->isp.dma1_input);
  62. break;
  63. case PARAM_ISP_DMA2_INPUT:
  64. __hw_param_copy(&par->isp.dma2_input, &cfg->isp.dma2_input);
  65. break;
  66. case PARAM_ISP_AA:
  67. __hw_param_copy(&par->isp.aa, &cfg->isp.aa);
  68. break;
  69. case PARAM_ISP_FLASH:
  70. __hw_param_copy(&par->isp.flash, &cfg->isp.flash);
  71. break;
  72. case PARAM_ISP_AWB:
  73. __hw_param_copy(&par->isp.awb, &cfg->isp.awb);
  74. break;
  75. case PARAM_ISP_IMAGE_EFFECT:
  76. __hw_param_copy(&par->isp.effect, &cfg->isp.effect);
  77. break;
  78. case PARAM_ISP_ISO:
  79. __hw_param_copy(&par->isp.iso, &cfg->isp.iso);
  80. break;
  81. case PARAM_ISP_ADJUST:
  82. __hw_param_copy(&par->isp.adjust, &cfg->isp.adjust);
  83. break;
  84. case PARAM_ISP_METERING:
  85. __hw_param_copy(&par->isp.metering, &cfg->isp.metering);
  86. break;
  87. case PARAM_ISP_AFC:
  88. __hw_param_copy(&par->isp.afc, &cfg->isp.afc);
  89. break;
  90. case PARAM_ISP_OTF_OUTPUT:
  91. __hw_param_copy(&par->isp.otf_output, &cfg->isp.otf_output);
  92. break;
  93. case PARAM_ISP_DMA1_OUTPUT:
  94. __hw_param_copy(&par->isp.dma1_output, &cfg->isp.dma1_output);
  95. break;
  96. case PARAM_ISP_DMA2_OUTPUT:
  97. __hw_param_copy(&par->isp.dma2_output, &cfg->isp.dma2_output);
  98. break;
  99. case PARAM_DRC_CONTROL:
  100. __hw_param_copy(&par->drc.control, &cfg->drc.control);
  101. break;
  102. case PARAM_DRC_OTF_INPUT:
  103. __hw_param_copy(&par->drc.otf_input, &cfg->drc.otf_input);
  104. break;
  105. case PARAM_DRC_DMA_INPUT:
  106. __hw_param_copy(&par->drc.dma_input, &cfg->drc.dma_input);
  107. break;
  108. case PARAM_DRC_OTF_OUTPUT:
  109. __hw_param_copy(&par->drc.otf_output, &cfg->drc.otf_output);
  110. break;
  111. case PARAM_FD_CONTROL:
  112. __hw_param_copy(&par->fd.control, &cfg->fd.control);
  113. break;
  114. case PARAM_FD_OTF_INPUT:
  115. __hw_param_copy(&par->fd.otf_input, &cfg->fd.otf_input);
  116. break;
  117. case PARAM_FD_DMA_INPUT:
  118. __hw_param_copy(&par->fd.dma_input, &cfg->fd.dma_input);
  119. break;
  120. case PARAM_FD_CONFIG:
  121. __hw_param_copy(&par->fd.config, &cfg->fd.config);
  122. break;
  123. default:
  124. return -EINVAL;
  125. }
  126. return 0;
  127. }
  128. int __is_hw_update_params(struct fimc_is *is)
  129. {
  130. unsigned long *p_index1, *p_index2;
  131. int i, id, ret = 0;
  132. id = is->scenario_id;
  133. p_index1 = &is->cfg_param[id].p_region_index1;
  134. p_index2 = &is->cfg_param[id].p_region_index2;
  135. if (test_bit(PARAM_GLOBAL_SHOTMODE, p_index1))
  136. __fimc_is_hw_update_param_global_shotmode(is);
  137. if (test_bit(PARAM_SENSOR_FRAME_RATE, p_index1))
  138. __fimc_is_hw_update_param_sensor_framerate(is);
  139. for (i = PARAM_ISP_CONTROL; i < PARAM_DRC_CONTROL; i++) {
  140. if (test_bit(i, p_index1))
  141. ret = __fimc_is_hw_update_param(is, i);
  142. }
  143. for (i = PARAM_DRC_CONTROL; i < PARAM_SCALERC_CONTROL; i++) {
  144. if (test_bit(i, p_index1))
  145. ret = __fimc_is_hw_update_param(is, i);
  146. }
  147. for (i = PARAM_FD_CONTROL; i <= PARAM_FD_CONFIG; i++) {
  148. if (test_bit((i - 32), p_index2))
  149. ret = __fimc_is_hw_update_param(is, i);
  150. }
  151. return ret;
  152. }
  153. void __is_get_frame_size(struct fimc_is *is, struct v4l2_mbus_framefmt *mf)
  154. {
  155. struct isp_param *isp;
  156. isp = &is->cfg_param[is->scenario_id].isp;
  157. mf->width = isp->otf_input.width;
  158. mf->height = isp->otf_input.height;
  159. }
  160. void __is_set_frame_size(struct fimc_is *is, struct v4l2_mbus_framefmt *mf)
  161. {
  162. struct isp_param *isp;
  163. struct drc_param *drc;
  164. struct fd_param *fd;
  165. unsigned int mode;
  166. mode = is->scenario_id;
  167. isp = &is->cfg_param[mode].isp;
  168. drc = &is->cfg_param[mode].drc;
  169. fd = &is->cfg_param[mode].fd;
  170. /* Update isp size info (OTF only) */
  171. isp->otf_input.width = mf->width;
  172. isp->otf_input.height = mf->height;
  173. isp->otf_output.width = mf->width;
  174. isp->otf_output.height = mf->height;
  175. /* Update drc size info (OTF only) */
  176. drc->otf_input.width = mf->width;
  177. drc->otf_input.height = mf->height;
  178. drc->otf_output.width = mf->width;
  179. drc->otf_output.height = mf->height;
  180. /* Update fd size info (OTF only) */
  181. fd->otf_input.width = mf->width;
  182. fd->otf_input.height = mf->height;
  183. if (test_bit(PARAM_ISP_OTF_INPUT,
  184. &is->cfg_param[mode].p_region_index1))
  185. return;
  186. /* Update field */
  187. fimc_is_set_param_bit(is, PARAM_ISP_OTF_INPUT);
  188. fimc_is_inc_param_num(is);
  189. fimc_is_set_param_bit(is, PARAM_ISP_OTF_OUTPUT);
  190. fimc_is_inc_param_num(is);
  191. fimc_is_set_param_bit(is, PARAM_DRC_OTF_INPUT);
  192. fimc_is_inc_param_num(is);
  193. fimc_is_set_param_bit(is, PARAM_DRC_OTF_OUTPUT);
  194. fimc_is_inc_param_num(is);
  195. fimc_is_set_param_bit(is, PARAM_FD_OTF_INPUT);
  196. fimc_is_inc_param_num(is);
  197. }
  198. int fimc_is_hw_get_sensor_max_framerate(struct fimc_is *is)
  199. {
  200. switch (is->sensor->drvdata->id) {
  201. case FIMC_IS_SENSOR_ID_S5K6A3:
  202. return 30;
  203. default:
  204. return 15;
  205. }
  206. }
  207. void __is_set_sensor(struct fimc_is *is, int fps)
  208. {
  209. struct sensor_param *sensor;
  210. struct isp_param *isp;
  211. unsigned long *p_index, mode;
  212. mode = is->scenario_id;
  213. p_index = &is->cfg_param[mode].p_region_index1;
  214. sensor = &is->cfg_param[mode].sensor;
  215. isp = &is->cfg_param[mode].isp;
  216. if (fps == 0) {
  217. sensor->frame_rate.frame_rate =
  218. fimc_is_hw_get_sensor_max_framerate(is);
  219. isp->otf_input.frametime_min = 0;
  220. isp->otf_input.frametime_max = 66666;
  221. } else {
  222. sensor->frame_rate.frame_rate = fps;
  223. isp->otf_input.frametime_min = 0;
  224. isp->otf_input.frametime_max = (u32)1000000 / fps;
  225. }
  226. if (!test_bit(PARAM_SENSOR_FRAME_RATE, p_index)) {
  227. fimc_is_set_param_bit(is, PARAM_SENSOR_FRAME_RATE);
  228. fimc_is_inc_param_num(is);
  229. }
  230. if (!test_bit(PARAM_ISP_OTF_INPUT, p_index)) {
  231. fimc_is_set_param_bit(is, PARAM_ISP_OTF_INPUT);
  232. fimc_is_inc_param_num(is);
  233. }
  234. }
  235. void __is_set_init_isp_aa(struct fimc_is *is)
  236. {
  237. struct isp_param *isp;
  238. isp = &is->cfg_param[is->scenario_id].isp;
  239. isp->aa.cmd = ISP_AA_COMMAND_START;
  240. isp->aa.target = ISP_AA_TARGET_AF | ISP_AA_TARGET_AE |
  241. ISP_AA_TARGET_AWB;
  242. isp->aa.mode = 0;
  243. isp->aa.scene = 0;
  244. isp->aa.sleep = 0;
  245. isp->aa.face = 0;
  246. isp->aa.touch_x = 0;
  247. isp->aa.touch_y = 0;
  248. isp->aa.manual_af_setting = 0;
  249. isp->aa.err = ISP_AF_ERROR_NONE;
  250. fimc_is_set_param_bit(is, PARAM_ISP_AA);
  251. fimc_is_inc_param_num(is);
  252. }
  253. void __is_set_isp_flash(struct fimc_is *is, u32 cmd, u32 redeye)
  254. {
  255. unsigned int mode = is->scenario_id;
  256. struct is_config_param *cfg = &is->cfg_param[mode];
  257. struct isp_param *isp = &cfg->isp;
  258. isp->flash.cmd = cmd;
  259. isp->flash.redeye = redeye;
  260. isp->flash.err = ISP_FLASH_ERROR_NONE;
  261. if (!test_bit(PARAM_ISP_FLASH, &cfg->p_region_index1)) {
  262. fimc_is_set_param_bit(is, PARAM_ISP_FLASH);
  263. fimc_is_inc_param_num(is);
  264. }
  265. }
  266. void __is_set_isp_awb(struct fimc_is *is, u32 cmd, u32 val)
  267. {
  268. unsigned int mode = is->scenario_id;
  269. struct isp_param *isp;
  270. unsigned long *p_index;
  271. p_index = &is->cfg_param[mode].p_region_index1;
  272. isp = &is->cfg_param[mode].isp;
  273. isp->awb.cmd = cmd;
  274. isp->awb.illumination = val;
  275. isp->awb.err = ISP_AWB_ERROR_NONE;
  276. if (!test_bit(PARAM_ISP_AWB, p_index)) {
  277. fimc_is_set_param_bit(is, PARAM_ISP_AWB);
  278. fimc_is_inc_param_num(is);
  279. }
  280. }
  281. void __is_set_isp_effect(struct fimc_is *is, u32 cmd)
  282. {
  283. unsigned int mode = is->scenario_id;
  284. struct isp_param *isp;
  285. unsigned long *p_index;
  286. p_index = &is->cfg_param[mode].p_region_index1;
  287. isp = &is->cfg_param[mode].isp;
  288. isp->effect.cmd = cmd;
  289. isp->effect.err = ISP_IMAGE_EFFECT_ERROR_NONE;
  290. if (!test_bit(PARAM_ISP_IMAGE_EFFECT, p_index)) {
  291. fimc_is_set_param_bit(is, PARAM_ISP_IMAGE_EFFECT);
  292. fimc_is_inc_param_num(is);
  293. }
  294. }
  295. void __is_set_isp_iso(struct fimc_is *is, u32 cmd, u32 val)
  296. {
  297. unsigned int mode = is->scenario_id;
  298. struct isp_param *isp;
  299. unsigned long *p_index;
  300. p_index = &is->cfg_param[mode].p_region_index1;
  301. isp = &is->cfg_param[mode].isp;
  302. isp->iso.cmd = cmd;
  303. isp->iso.value = val;
  304. isp->iso.err = ISP_ISO_ERROR_NONE;
  305. if (!test_bit(PARAM_ISP_ISO, p_index)) {
  306. fimc_is_set_param_bit(is, PARAM_ISP_ISO);
  307. fimc_is_inc_param_num(is);
  308. }
  309. }
  310. void __is_set_isp_adjust(struct fimc_is *is, u32 cmd, u32 val)
  311. {
  312. unsigned int mode = is->scenario_id;
  313. unsigned long *p_index;
  314. struct isp_param *isp;
  315. p_index = &is->cfg_param[mode].p_region_index1;
  316. isp = &is->cfg_param[mode].isp;
  317. switch (cmd) {
  318. case ISP_ADJUST_COMMAND_MANUAL_CONTRAST:
  319. isp->adjust.contrast = val;
  320. break;
  321. case ISP_ADJUST_COMMAND_MANUAL_SATURATION:
  322. isp->adjust.saturation = val;
  323. break;
  324. case ISP_ADJUST_COMMAND_MANUAL_SHARPNESS:
  325. isp->adjust.sharpness = val;
  326. break;
  327. case ISP_ADJUST_COMMAND_MANUAL_EXPOSURE:
  328. isp->adjust.exposure = val;
  329. break;
  330. case ISP_ADJUST_COMMAND_MANUAL_BRIGHTNESS:
  331. isp->adjust.brightness = val;
  332. break;
  333. case ISP_ADJUST_COMMAND_MANUAL_HUE:
  334. isp->adjust.hue = val;
  335. break;
  336. case ISP_ADJUST_COMMAND_AUTO:
  337. isp->adjust.contrast = 0;
  338. isp->adjust.saturation = 0;
  339. isp->adjust.sharpness = 0;
  340. isp->adjust.exposure = 0;
  341. isp->adjust.brightness = 0;
  342. isp->adjust.hue = 0;
  343. break;
  344. }
  345. if (!test_bit(PARAM_ISP_ADJUST, p_index)) {
  346. isp->adjust.cmd = cmd;
  347. isp->adjust.err = ISP_ADJUST_ERROR_NONE;
  348. fimc_is_set_param_bit(is, PARAM_ISP_ADJUST);
  349. fimc_is_inc_param_num(is);
  350. } else {
  351. isp->adjust.cmd |= cmd;
  352. }
  353. }
  354. void __is_set_isp_metering(struct fimc_is *is, u32 id, u32 val)
  355. {
  356. struct isp_param *isp;
  357. unsigned long *p_index, mode;
  358. mode = is->scenario_id;
  359. p_index = &is->cfg_param[mode].p_region_index1;
  360. isp = &is->cfg_param[mode].isp;
  361. switch (id) {
  362. case IS_METERING_CONFIG_CMD:
  363. isp->metering.cmd = val;
  364. break;
  365. case IS_METERING_CONFIG_WIN_POS_X:
  366. isp->metering.win_pos_x = val;
  367. break;
  368. case IS_METERING_CONFIG_WIN_POS_Y:
  369. isp->metering.win_pos_y = val;
  370. break;
  371. case IS_METERING_CONFIG_WIN_WIDTH:
  372. isp->metering.win_width = val;
  373. break;
  374. case IS_METERING_CONFIG_WIN_HEIGHT:
  375. isp->metering.win_height = val;
  376. break;
  377. default:
  378. return;
  379. }
  380. if (!test_bit(PARAM_ISP_METERING, p_index)) {
  381. isp->metering.err = ISP_METERING_ERROR_NONE;
  382. fimc_is_set_param_bit(is, PARAM_ISP_METERING);
  383. fimc_is_inc_param_num(is);
  384. }
  385. }
  386. void __is_set_isp_afc(struct fimc_is *is, u32 cmd, u32 val)
  387. {
  388. struct isp_param *isp;
  389. unsigned long *p_index, mode;
  390. mode = is->scenario_id;
  391. p_index = &is->cfg_param[mode].p_region_index1;
  392. isp = &is->cfg_param[mode].isp;
  393. isp->afc.cmd = cmd;
  394. isp->afc.manual = val;
  395. isp->afc.err = ISP_AFC_ERROR_NONE;
  396. if (!test_bit(PARAM_ISP_AFC, p_index)) {
  397. fimc_is_set_param_bit(is, PARAM_ISP_AFC);
  398. fimc_is_inc_param_num(is);
  399. }
  400. }
  401. void __is_set_drc_control(struct fimc_is *is, u32 val)
  402. {
  403. struct drc_param *drc;
  404. unsigned long *p_index, mode;
  405. mode = is->scenario_id;
  406. p_index = &is->cfg_param[mode].p_region_index1;
  407. drc = &is->cfg_param[mode].drc;
  408. drc->control.bypass = val;
  409. if (!test_bit(PARAM_DRC_CONTROL, p_index)) {
  410. fimc_is_set_param_bit(is, PARAM_DRC_CONTROL);
  411. fimc_is_inc_param_num(is);
  412. }
  413. }
  414. void __is_set_fd_control(struct fimc_is *is, u32 val)
  415. {
  416. struct fd_param *fd;
  417. unsigned long *p_index, mode;
  418. mode = is->scenario_id;
  419. p_index = &is->cfg_param[mode].p_region_index2;
  420. fd = &is->cfg_param[mode].fd;
  421. fd->control.cmd = val;
  422. if (!test_bit((PARAM_FD_CONFIG - 32), p_index)) {
  423. fimc_is_set_param_bit(is, PARAM_FD_CONTROL);
  424. fimc_is_inc_param_num(is);
  425. }
  426. }
  427. void __is_set_fd_config_maxface(struct fimc_is *is, u32 val)
  428. {
  429. struct fd_param *fd;
  430. unsigned long *p_index, mode;
  431. mode = is->scenario_id;
  432. p_index = &is->cfg_param[mode].p_region_index2;
  433. fd = &is->cfg_param[mode].fd;
  434. fd->config.max_number = val;
  435. if (!test_bit((PARAM_FD_CONFIG - 32), p_index)) {
  436. fd->config.cmd = FD_CONFIG_COMMAND_MAXIMUM_NUMBER;
  437. fd->config.err = ERROR_FD_NONE;
  438. fimc_is_set_param_bit(is, PARAM_FD_CONFIG);
  439. fimc_is_inc_param_num(is);
  440. } else {
  441. fd->config.cmd |= FD_CONFIG_COMMAND_MAXIMUM_NUMBER;
  442. }
  443. }
  444. void __is_set_fd_config_rollangle(struct fimc_is *is, u32 val)
  445. {
  446. struct fd_param *fd;
  447. unsigned long *p_index, mode;
  448. mode = is->scenario_id;
  449. p_index = &is->cfg_param[mode].p_region_index2;
  450. fd = &is->cfg_param[mode].fd;
  451. fd->config.roll_angle = val;
  452. if (!test_bit((PARAM_FD_CONFIG - 32), p_index)) {
  453. fd->config.cmd = FD_CONFIG_COMMAND_ROLL_ANGLE;
  454. fd->config.err = ERROR_FD_NONE;
  455. fimc_is_set_param_bit(is, PARAM_FD_CONFIG);
  456. fimc_is_inc_param_num(is);
  457. } else {
  458. fd->config.cmd |= FD_CONFIG_COMMAND_ROLL_ANGLE;
  459. }
  460. }
  461. void __is_set_fd_config_yawangle(struct fimc_is *is, u32 val)
  462. {
  463. struct fd_param *fd;
  464. unsigned long *p_index, mode;
  465. mode = is->scenario_id;
  466. p_index = &is->cfg_param[mode].p_region_index2;
  467. fd = &is->cfg_param[mode].fd;
  468. fd->config.yaw_angle = val;
  469. if (!test_bit((PARAM_FD_CONFIG - 32), p_index)) {
  470. fd->config.cmd = FD_CONFIG_COMMAND_YAW_ANGLE;
  471. fd->config.err = ERROR_FD_NONE;
  472. fimc_is_set_param_bit(is, PARAM_FD_CONFIG);
  473. fimc_is_inc_param_num(is);
  474. } else {
  475. fd->config.cmd |= FD_CONFIG_COMMAND_YAW_ANGLE;
  476. }
  477. }
  478. void __is_set_fd_config_smilemode(struct fimc_is *is, u32 val)
  479. {
  480. struct fd_param *fd;
  481. unsigned long *p_index, mode;
  482. mode = is->scenario_id;
  483. p_index = &is->cfg_param[mode].p_region_index2;
  484. fd = &is->cfg_param[mode].fd;
  485. fd->config.smile_mode = val;
  486. if (!test_bit((PARAM_FD_CONFIG - 32), p_index)) {
  487. fd->config.cmd = FD_CONFIG_COMMAND_SMILE_MODE;
  488. fd->config.err = ERROR_FD_NONE;
  489. fimc_is_set_param_bit(is, PARAM_FD_CONFIG);
  490. fimc_is_inc_param_num(is);
  491. } else {
  492. fd->config.cmd |= FD_CONFIG_COMMAND_SMILE_MODE;
  493. }
  494. }
  495. void __is_set_fd_config_blinkmode(struct fimc_is *is, u32 val)
  496. {
  497. struct fd_param *fd;
  498. unsigned long *p_index, mode;
  499. mode = is->scenario_id;
  500. p_index = &is->cfg_param[mode].p_region_index2;
  501. fd = &is->cfg_param[mode].fd;
  502. fd->config.blink_mode = val;
  503. if (!test_bit((PARAM_FD_CONFIG - 32), p_index)) {
  504. fd->config.cmd = FD_CONFIG_COMMAND_BLINK_MODE;
  505. fd->config.err = ERROR_FD_NONE;
  506. fimc_is_set_param_bit(is, PARAM_FD_CONFIG);
  507. fimc_is_inc_param_num(is);
  508. } else {
  509. fd->config.cmd |= FD_CONFIG_COMMAND_BLINK_MODE;
  510. }
  511. }
  512. void __is_set_fd_config_eyedetect(struct fimc_is *is, u32 val)
  513. {
  514. struct fd_param *fd;
  515. unsigned long *p_index, mode;
  516. mode = is->scenario_id;
  517. p_index = &is->cfg_param[mode].p_region_index2;
  518. fd = &is->cfg_param[mode].fd;
  519. fd->config.eye_detect = val;
  520. if (!test_bit((PARAM_FD_CONFIG - 32), p_index)) {
  521. fd->config.cmd = FD_CONFIG_COMMAND_EYES_DETECT;
  522. fd->config.err = ERROR_FD_NONE;
  523. fimc_is_set_param_bit(is, PARAM_FD_CONFIG);
  524. fimc_is_inc_param_num(is);
  525. } else {
  526. fd->config.cmd |= FD_CONFIG_COMMAND_EYES_DETECT;
  527. }
  528. }
  529. void __is_set_fd_config_mouthdetect(struct fimc_is *is, u32 val)
  530. {
  531. struct fd_param *fd;
  532. unsigned long *p_index, mode;
  533. mode = is->scenario_id;
  534. p_index = &is->cfg_param[mode].p_region_index2;
  535. fd = &is->cfg_param[mode].fd;
  536. fd->config.mouth_detect = val;
  537. if (!test_bit((PARAM_FD_CONFIG - 32), p_index)) {
  538. fd->config.cmd = FD_CONFIG_COMMAND_MOUTH_DETECT;
  539. fd->config.err = ERROR_FD_NONE;
  540. fimc_is_set_param_bit(is, PARAM_FD_CONFIG);
  541. fimc_is_inc_param_num(is);
  542. } else {
  543. fd->config.cmd |= FD_CONFIG_COMMAND_MOUTH_DETECT;
  544. }
  545. }
  546. void __is_set_fd_config_orientation(struct fimc_is *is, u32 val)
  547. {
  548. struct fd_param *fd;
  549. unsigned long *p_index, mode;
  550. mode = is->scenario_id;
  551. p_index = &is->cfg_param[mode].p_region_index2;
  552. fd = &is->cfg_param[mode].fd;
  553. fd->config.orientation = val;
  554. if (!test_bit((PARAM_FD_CONFIG - 32), p_index)) {
  555. fd->config.cmd = FD_CONFIG_COMMAND_ORIENTATION;
  556. fd->config.err = ERROR_FD_NONE;
  557. fimc_is_set_param_bit(is, PARAM_FD_CONFIG);
  558. fimc_is_inc_param_num(is);
  559. } else {
  560. fd->config.cmd |= FD_CONFIG_COMMAND_ORIENTATION;
  561. }
  562. }
  563. void __is_set_fd_config_orientation_val(struct fimc_is *is, u32 val)
  564. {
  565. struct fd_param *fd;
  566. unsigned long *p_index, mode;
  567. mode = is->scenario_id;
  568. p_index = &is->cfg_param[mode].p_region_index2;
  569. fd = &is->cfg_param[mode].fd;
  570. fd->config.orientation_value = val;
  571. if (!test_bit((PARAM_FD_CONFIG - 32), p_index)) {
  572. fd->config.cmd = FD_CONFIG_COMMAND_ORIENTATION_VALUE;
  573. fd->config.err = ERROR_FD_NONE;
  574. fimc_is_set_param_bit(is, PARAM_FD_CONFIG);
  575. fimc_is_inc_param_num(is);
  576. } else {
  577. fd->config.cmd |= FD_CONFIG_COMMAND_ORIENTATION_VALUE;
  578. }
  579. }
  580. void fimc_is_set_initial_params(struct fimc_is *is)
  581. {
  582. struct global_param *global;
  583. struct sensor_param *sensor;
  584. struct isp_param *isp;
  585. struct drc_param *drc;
  586. struct fd_param *fd;
  587. unsigned long *p_index1, *p_index2;
  588. unsigned int mode;
  589. mode = is->scenario_id;
  590. global = &is->cfg_param[mode].global;
  591. sensor = &is->cfg_param[mode].sensor;
  592. isp = &is->cfg_param[mode].isp;
  593. drc = &is->cfg_param[mode].drc;
  594. fd = &is->cfg_param[mode].fd;
  595. p_index1 = &is->cfg_param[mode].p_region_index1;
  596. p_index2 = &is->cfg_param[mode].p_region_index2;
  597. /* Global */
  598. global->shotmode.cmd = 1;
  599. fimc_is_set_param_bit(is, PARAM_GLOBAL_SHOTMODE);
  600. fimc_is_inc_param_num(is);
  601. /* ISP */
  602. isp->control.cmd = CONTROL_COMMAND_START;
  603. isp->control.bypass = CONTROL_BYPASS_DISABLE;
  604. isp->control.err = CONTROL_ERROR_NONE;
  605. fimc_is_set_param_bit(is, PARAM_ISP_CONTROL);
  606. fimc_is_inc_param_num(is);
  607. isp->otf_input.cmd = OTF_INPUT_COMMAND_ENABLE;
  608. if (!test_bit(PARAM_ISP_OTF_INPUT, p_index1)) {
  609. isp->otf_input.width = DEFAULT_PREVIEW_STILL_WIDTH;
  610. isp->otf_input.height = DEFAULT_PREVIEW_STILL_HEIGHT;
  611. fimc_is_set_param_bit(is, PARAM_ISP_OTF_INPUT);
  612. fimc_is_inc_param_num(is);
  613. }
  614. if (is->sensor->test_pattern)
  615. isp->otf_input.format = OTF_INPUT_FORMAT_STRGEN_COLORBAR_BAYER;
  616. else
  617. isp->otf_input.format = OTF_INPUT_FORMAT_BAYER;
  618. isp->otf_input.bitwidth = 10;
  619. isp->otf_input.order = OTF_INPUT_ORDER_BAYER_GR_BG;
  620. isp->otf_input.crop_offset_x = 0;
  621. isp->otf_input.crop_offset_y = 0;
  622. isp->otf_input.err = OTF_INPUT_ERROR_NONE;
  623. isp->dma1_input.cmd = DMA_INPUT_COMMAND_DISABLE;
  624. isp->dma1_input.width = 0;
  625. isp->dma1_input.height = 0;
  626. isp->dma1_input.format = 0;
  627. isp->dma1_input.bitwidth = 0;
  628. isp->dma1_input.plane = 0;
  629. isp->dma1_input.order = 0;
  630. isp->dma1_input.buffer_number = 0;
  631. isp->dma1_input.width = 0;
  632. isp->dma1_input.err = DMA_INPUT_ERROR_NONE;
  633. fimc_is_set_param_bit(is, PARAM_ISP_DMA1_INPUT);
  634. fimc_is_inc_param_num(is);
  635. isp->dma2_input.cmd = DMA_INPUT_COMMAND_DISABLE;
  636. isp->dma2_input.width = 0;
  637. isp->dma2_input.height = 0;
  638. isp->dma2_input.format = 0;
  639. isp->dma2_input.bitwidth = 0;
  640. isp->dma2_input.plane = 0;
  641. isp->dma2_input.order = 0;
  642. isp->dma2_input.buffer_number = 0;
  643. isp->dma2_input.width = 0;
  644. isp->dma2_input.err = DMA_INPUT_ERROR_NONE;
  645. fimc_is_set_param_bit(is, PARAM_ISP_DMA2_INPUT);
  646. fimc_is_inc_param_num(is);
  647. isp->aa.cmd = ISP_AA_COMMAND_START;
  648. isp->aa.target = ISP_AA_TARGET_AE | ISP_AA_TARGET_AWB;
  649. fimc_is_set_param_bit(is, PARAM_ISP_AA);
  650. fimc_is_inc_param_num(is);
  651. if (!test_bit(PARAM_ISP_FLASH, p_index1))
  652. __is_set_isp_flash(is, ISP_FLASH_COMMAND_DISABLE,
  653. ISP_FLASH_REDEYE_DISABLE);
  654. if (!test_bit(PARAM_ISP_AWB, p_index1))
  655. __is_set_isp_awb(is, ISP_AWB_COMMAND_AUTO, 0);
  656. if (!test_bit(PARAM_ISP_IMAGE_EFFECT, p_index1))
  657. __is_set_isp_effect(is, ISP_IMAGE_EFFECT_DISABLE);
  658. if (!test_bit(PARAM_ISP_ISO, p_index1))
  659. __is_set_isp_iso(is, ISP_ISO_COMMAND_AUTO, 0);
  660. if (!test_bit(PARAM_ISP_ADJUST, p_index1)) {
  661. __is_set_isp_adjust(is, ISP_ADJUST_COMMAND_MANUAL_CONTRAST, 0);
  662. __is_set_isp_adjust(is,
  663. ISP_ADJUST_COMMAND_MANUAL_SATURATION, 0);
  664. __is_set_isp_adjust(is, ISP_ADJUST_COMMAND_MANUAL_SHARPNESS, 0);
  665. __is_set_isp_adjust(is, ISP_ADJUST_COMMAND_MANUAL_EXPOSURE, 0);
  666. __is_set_isp_adjust(is,
  667. ISP_ADJUST_COMMAND_MANUAL_BRIGHTNESS, 0);
  668. __is_set_isp_adjust(is, ISP_ADJUST_COMMAND_MANUAL_HUE, 0);
  669. }
  670. if (!test_bit(PARAM_ISP_METERING, p_index1)) {
  671. __is_set_isp_metering(is, 0, ISP_METERING_COMMAND_CENTER);
  672. __is_set_isp_metering(is, 1, 0);
  673. __is_set_isp_metering(is, 2, 0);
  674. __is_set_isp_metering(is, 3, 0);
  675. __is_set_isp_metering(is, 4, 0);
  676. }
  677. if (!test_bit(PARAM_ISP_AFC, p_index1))
  678. __is_set_isp_afc(is, ISP_AFC_COMMAND_AUTO, 0);
  679. isp->otf_output.cmd = OTF_OUTPUT_COMMAND_ENABLE;
  680. if (!test_bit(PARAM_ISP_OTF_OUTPUT, p_index1)) {
  681. isp->otf_output.width = DEFAULT_PREVIEW_STILL_WIDTH;
  682. isp->otf_output.height = DEFAULT_PREVIEW_STILL_HEIGHT;
  683. fimc_is_set_param_bit(is, PARAM_ISP_OTF_OUTPUT);
  684. fimc_is_inc_param_num(is);
  685. }
  686. isp->otf_output.format = OTF_OUTPUT_FORMAT_YUV444;
  687. isp->otf_output.bitwidth = 12;
  688. isp->otf_output.order = 0;
  689. isp->otf_output.err = OTF_OUTPUT_ERROR_NONE;
  690. if (!test_bit(PARAM_ISP_DMA1_OUTPUT, p_index1)) {
  691. isp->dma1_output.cmd = DMA_OUTPUT_COMMAND_DISABLE;
  692. isp->dma1_output.width = 0;
  693. isp->dma1_output.height = 0;
  694. isp->dma1_output.format = 0;
  695. isp->dma1_output.bitwidth = 0;
  696. isp->dma1_output.plane = 0;
  697. isp->dma1_output.order = 0;
  698. isp->dma1_output.buffer_number = 0;
  699. isp->dma1_output.buffer_address = 0;
  700. isp->dma1_output.notify_dma_done = 0;
  701. isp->dma1_output.dma_out_mask = 0;
  702. isp->dma1_output.err = DMA_OUTPUT_ERROR_NONE;
  703. fimc_is_set_param_bit(is, PARAM_ISP_DMA1_OUTPUT);
  704. fimc_is_inc_param_num(is);
  705. }
  706. if (!test_bit(PARAM_ISP_DMA2_OUTPUT, p_index1)) {
  707. isp->dma2_output.cmd = DMA_OUTPUT_COMMAND_DISABLE;
  708. isp->dma2_output.width = 0;
  709. isp->dma2_output.height = 0;
  710. isp->dma2_output.format = 0;
  711. isp->dma2_output.bitwidth = 0;
  712. isp->dma2_output.plane = 0;
  713. isp->dma2_output.order = 0;
  714. isp->dma2_output.buffer_number = 0;
  715. isp->dma2_output.buffer_address = 0;
  716. isp->dma2_output.notify_dma_done = 0;
  717. isp->dma2_output.dma_out_mask = 0;
  718. isp->dma2_output.err = DMA_OUTPUT_ERROR_NONE;
  719. fimc_is_set_param_bit(is, PARAM_ISP_DMA2_OUTPUT);
  720. fimc_is_inc_param_num(is);
  721. }
  722. /* Sensor */
  723. if (!test_bit(PARAM_SENSOR_FRAME_RATE, p_index1)) {
  724. if (!mode)
  725. __is_set_sensor(is, 0);
  726. }
  727. /* DRC */
  728. drc->control.cmd = CONTROL_COMMAND_START;
  729. __is_set_drc_control(is, CONTROL_BYPASS_ENABLE);
  730. drc->otf_input.cmd = OTF_INPUT_COMMAND_ENABLE;
  731. if (!test_bit(PARAM_DRC_OTF_INPUT, p_index1)) {
  732. drc->otf_input.width = DEFAULT_PREVIEW_STILL_WIDTH;
  733. drc->otf_input.height = DEFAULT_PREVIEW_STILL_HEIGHT;
  734. fimc_is_set_param_bit(is, PARAM_DRC_OTF_INPUT);
  735. fimc_is_inc_param_num(is);
  736. }
  737. drc->otf_input.format = OTF_INPUT_FORMAT_YUV444;
  738. drc->otf_input.bitwidth = 12;
  739. drc->otf_input.order = 0;
  740. drc->otf_input.err = OTF_INPUT_ERROR_NONE;
  741. drc->dma_input.cmd = DMA_INPUT_COMMAND_DISABLE;
  742. drc->dma_input.width = 0;
  743. drc->dma_input.height = 0;
  744. drc->dma_input.format = 0;
  745. drc->dma_input.bitwidth = 0;
  746. drc->dma_input.plane = 0;
  747. drc->dma_input.order = 0;
  748. drc->dma_input.buffer_number = 0;
  749. drc->dma_input.width = 0;
  750. drc->dma_input.err = DMA_INPUT_ERROR_NONE;
  751. fimc_is_set_param_bit(is, PARAM_DRC_DMA_INPUT);
  752. fimc_is_inc_param_num(is);
  753. drc->otf_output.cmd = OTF_OUTPUT_COMMAND_ENABLE;
  754. if (!test_bit(PARAM_DRC_OTF_OUTPUT, p_index1)) {
  755. drc->otf_output.width = DEFAULT_PREVIEW_STILL_WIDTH;
  756. drc->otf_output.height = DEFAULT_PREVIEW_STILL_HEIGHT;
  757. fimc_is_set_param_bit(is, PARAM_DRC_OTF_OUTPUT);
  758. fimc_is_inc_param_num(is);
  759. }
  760. drc->otf_output.format = OTF_OUTPUT_FORMAT_YUV444;
  761. drc->otf_output.bitwidth = 8;
  762. drc->otf_output.order = 0;
  763. drc->otf_output.err = OTF_OUTPUT_ERROR_NONE;
  764. /* FD */
  765. __is_set_fd_control(is, CONTROL_COMMAND_STOP);
  766. fd->control.bypass = CONTROL_BYPASS_DISABLE;
  767. fd->otf_input.cmd = OTF_INPUT_COMMAND_ENABLE;
  768. if (!test_bit((PARAM_FD_OTF_INPUT - 32), p_index2)) {
  769. fd->otf_input.width = DEFAULT_PREVIEW_STILL_WIDTH;
  770. fd->otf_input.height = DEFAULT_PREVIEW_STILL_HEIGHT;
  771. fimc_is_set_param_bit(is, PARAM_FD_OTF_INPUT);
  772. fimc_is_inc_param_num(is);
  773. }
  774. fd->otf_input.format = OTF_INPUT_FORMAT_YUV444;
  775. fd->otf_input.bitwidth = 8;
  776. fd->otf_input.order = 0;
  777. fd->otf_input.err = OTF_INPUT_ERROR_NONE;
  778. fd->dma_input.cmd = DMA_INPUT_COMMAND_DISABLE;
  779. fd->dma_input.width = 0;
  780. fd->dma_input.height = 0;
  781. fd->dma_input.format = 0;
  782. fd->dma_input.bitwidth = 0;
  783. fd->dma_input.plane = 0;
  784. fd->dma_input.order = 0;
  785. fd->dma_input.buffer_number = 0;
  786. fd->dma_input.width = 0;
  787. fd->dma_input.err = DMA_INPUT_ERROR_NONE;
  788. fimc_is_set_param_bit(is, PARAM_FD_DMA_INPUT);
  789. fimc_is_inc_param_num(is);
  790. __is_set_fd_config_maxface(is, 5);
  791. __is_set_fd_config_rollangle(is, FD_CONFIG_ROLL_ANGLE_FULL);
  792. __is_set_fd_config_yawangle(is, FD_CONFIG_YAW_ANGLE_45_90);
  793. __is_set_fd_config_smilemode(is, FD_CONFIG_SMILE_MODE_DISABLE);
  794. __is_set_fd_config_blinkmode(is, FD_CONFIG_BLINK_MODE_DISABLE);
  795. __is_set_fd_config_eyedetect(is, FD_CONFIG_EYES_DETECT_ENABLE);
  796. __is_set_fd_config_mouthdetect(is, FD_CONFIG_MOUTH_DETECT_DISABLE);
  797. __is_set_fd_config_orientation(is, FD_CONFIG_ORIENTATION_DISABLE);
  798. __is_set_fd_config_orientation_val(is, 0);
  799. }