intel_display.c 212 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/module.h>
  27. #include <linux/input.h>
  28. #include <linux/i2c.h>
  29. #include <linux/kernel.h>
  30. #include <linux/slab.h>
  31. #include <linux/vgaarb.h>
  32. #include "drmP.h"
  33. #include "intel_drv.h"
  34. #include "i915_drm.h"
  35. #include "i915_drv.h"
  36. #include "i915_trace.h"
  37. #include "drm_dp_helper.h"
  38. #include "drm_crtc_helper.h"
  39. #define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
  40. bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
  41. static void intel_update_watermarks(struct drm_device *dev);
  42. static void intel_increase_pllclock(struct drm_crtc *crtc);
  43. static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
  44. typedef struct {
  45. /* given values */
  46. int n;
  47. int m1, m2;
  48. int p1, p2;
  49. /* derived values */
  50. int dot;
  51. int vco;
  52. int m;
  53. int p;
  54. } intel_clock_t;
  55. typedef struct {
  56. int min, max;
  57. } intel_range_t;
  58. typedef struct {
  59. int dot_limit;
  60. int p2_slow, p2_fast;
  61. } intel_p2_t;
  62. #define INTEL_P2_NUM 2
  63. typedef struct intel_limit intel_limit_t;
  64. struct intel_limit {
  65. intel_range_t dot, vco, n, m, m1, m2, p, p1;
  66. intel_p2_t p2;
  67. bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
  68. int, int, intel_clock_t *);
  69. };
  70. #define I8XX_DOT_MIN 25000
  71. #define I8XX_DOT_MAX 350000
  72. #define I8XX_VCO_MIN 930000
  73. #define I8XX_VCO_MAX 1400000
  74. #define I8XX_N_MIN 3
  75. #define I8XX_N_MAX 16
  76. #define I8XX_M_MIN 96
  77. #define I8XX_M_MAX 140
  78. #define I8XX_M1_MIN 18
  79. #define I8XX_M1_MAX 26
  80. #define I8XX_M2_MIN 6
  81. #define I8XX_M2_MAX 16
  82. #define I8XX_P_MIN 4
  83. #define I8XX_P_MAX 128
  84. #define I8XX_P1_MIN 2
  85. #define I8XX_P1_MAX 33
  86. #define I8XX_P1_LVDS_MIN 1
  87. #define I8XX_P1_LVDS_MAX 6
  88. #define I8XX_P2_SLOW 4
  89. #define I8XX_P2_FAST 2
  90. #define I8XX_P2_LVDS_SLOW 14
  91. #define I8XX_P2_LVDS_FAST 7
  92. #define I8XX_P2_SLOW_LIMIT 165000
  93. #define I9XX_DOT_MIN 20000
  94. #define I9XX_DOT_MAX 400000
  95. #define I9XX_VCO_MIN 1400000
  96. #define I9XX_VCO_MAX 2800000
  97. #define PINEVIEW_VCO_MIN 1700000
  98. #define PINEVIEW_VCO_MAX 3500000
  99. #define I9XX_N_MIN 1
  100. #define I9XX_N_MAX 6
  101. /* Pineview's Ncounter is a ring counter */
  102. #define PINEVIEW_N_MIN 3
  103. #define PINEVIEW_N_MAX 6
  104. #define I9XX_M_MIN 70
  105. #define I9XX_M_MAX 120
  106. #define PINEVIEW_M_MIN 2
  107. #define PINEVIEW_M_MAX 256
  108. #define I9XX_M1_MIN 10
  109. #define I9XX_M1_MAX 22
  110. #define I9XX_M2_MIN 5
  111. #define I9XX_M2_MAX 9
  112. /* Pineview M1 is reserved, and must be 0 */
  113. #define PINEVIEW_M1_MIN 0
  114. #define PINEVIEW_M1_MAX 0
  115. #define PINEVIEW_M2_MIN 0
  116. #define PINEVIEW_M2_MAX 254
  117. #define I9XX_P_SDVO_DAC_MIN 5
  118. #define I9XX_P_SDVO_DAC_MAX 80
  119. #define I9XX_P_LVDS_MIN 7
  120. #define I9XX_P_LVDS_MAX 98
  121. #define PINEVIEW_P_LVDS_MIN 7
  122. #define PINEVIEW_P_LVDS_MAX 112
  123. #define I9XX_P1_MIN 1
  124. #define I9XX_P1_MAX 8
  125. #define I9XX_P2_SDVO_DAC_SLOW 10
  126. #define I9XX_P2_SDVO_DAC_FAST 5
  127. #define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
  128. #define I9XX_P2_LVDS_SLOW 14
  129. #define I9XX_P2_LVDS_FAST 7
  130. #define I9XX_P2_LVDS_SLOW_LIMIT 112000
  131. /*The parameter is for SDVO on G4x platform*/
  132. #define G4X_DOT_SDVO_MIN 25000
  133. #define G4X_DOT_SDVO_MAX 270000
  134. #define G4X_VCO_MIN 1750000
  135. #define G4X_VCO_MAX 3500000
  136. #define G4X_N_SDVO_MIN 1
  137. #define G4X_N_SDVO_MAX 4
  138. #define G4X_M_SDVO_MIN 104
  139. #define G4X_M_SDVO_MAX 138
  140. #define G4X_M1_SDVO_MIN 17
  141. #define G4X_M1_SDVO_MAX 23
  142. #define G4X_M2_SDVO_MIN 5
  143. #define G4X_M2_SDVO_MAX 11
  144. #define G4X_P_SDVO_MIN 10
  145. #define G4X_P_SDVO_MAX 30
  146. #define G4X_P1_SDVO_MIN 1
  147. #define G4X_P1_SDVO_MAX 3
  148. #define G4X_P2_SDVO_SLOW 10
  149. #define G4X_P2_SDVO_FAST 10
  150. #define G4X_P2_SDVO_LIMIT 270000
  151. /*The parameter is for HDMI_DAC on G4x platform*/
  152. #define G4X_DOT_HDMI_DAC_MIN 22000
  153. #define G4X_DOT_HDMI_DAC_MAX 400000
  154. #define G4X_N_HDMI_DAC_MIN 1
  155. #define G4X_N_HDMI_DAC_MAX 4
  156. #define G4X_M_HDMI_DAC_MIN 104
  157. #define G4X_M_HDMI_DAC_MAX 138
  158. #define G4X_M1_HDMI_DAC_MIN 16
  159. #define G4X_M1_HDMI_DAC_MAX 23
  160. #define G4X_M2_HDMI_DAC_MIN 5
  161. #define G4X_M2_HDMI_DAC_MAX 11
  162. #define G4X_P_HDMI_DAC_MIN 5
  163. #define G4X_P_HDMI_DAC_MAX 80
  164. #define G4X_P1_HDMI_DAC_MIN 1
  165. #define G4X_P1_HDMI_DAC_MAX 8
  166. #define G4X_P2_HDMI_DAC_SLOW 10
  167. #define G4X_P2_HDMI_DAC_FAST 5
  168. #define G4X_P2_HDMI_DAC_LIMIT 165000
  169. /*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
  170. #define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
  171. #define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
  172. #define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
  173. #define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
  174. #define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
  175. #define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
  176. #define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
  177. #define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
  178. #define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
  179. #define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
  180. #define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
  181. #define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
  182. #define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
  183. #define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
  184. #define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
  185. #define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
  186. #define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
  187. /*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
  188. #define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
  189. #define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
  190. #define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
  191. #define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
  192. #define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
  193. #define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
  194. #define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
  195. #define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
  196. #define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
  197. #define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
  198. #define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
  199. #define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
  200. #define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
  201. #define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
  202. #define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
  203. #define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
  204. #define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
  205. /*The parameter is for DISPLAY PORT on G4x platform*/
  206. #define G4X_DOT_DISPLAY_PORT_MIN 161670
  207. #define G4X_DOT_DISPLAY_PORT_MAX 227000
  208. #define G4X_N_DISPLAY_PORT_MIN 1
  209. #define G4X_N_DISPLAY_PORT_MAX 2
  210. #define G4X_M_DISPLAY_PORT_MIN 97
  211. #define G4X_M_DISPLAY_PORT_MAX 108
  212. #define G4X_M1_DISPLAY_PORT_MIN 0x10
  213. #define G4X_M1_DISPLAY_PORT_MAX 0x12
  214. #define G4X_M2_DISPLAY_PORT_MIN 0x05
  215. #define G4X_M2_DISPLAY_PORT_MAX 0x06
  216. #define G4X_P_DISPLAY_PORT_MIN 10
  217. #define G4X_P_DISPLAY_PORT_MAX 20
  218. #define G4X_P1_DISPLAY_PORT_MIN 1
  219. #define G4X_P1_DISPLAY_PORT_MAX 2
  220. #define G4X_P2_DISPLAY_PORT_SLOW 10
  221. #define G4X_P2_DISPLAY_PORT_FAST 10
  222. #define G4X_P2_DISPLAY_PORT_LIMIT 0
  223. /* Ironlake / Sandybridge */
  224. /* as we calculate clock using (register_value + 2) for
  225. N/M1/M2, so here the range value for them is (actual_value-2).
  226. */
  227. #define IRONLAKE_DOT_MIN 25000
  228. #define IRONLAKE_DOT_MAX 350000
  229. #define IRONLAKE_VCO_MIN 1760000
  230. #define IRONLAKE_VCO_MAX 3510000
  231. #define IRONLAKE_M1_MIN 12
  232. #define IRONLAKE_M1_MAX 22
  233. #define IRONLAKE_M2_MIN 5
  234. #define IRONLAKE_M2_MAX 9
  235. #define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
  236. /* We have parameter ranges for different type of outputs. */
  237. /* DAC & HDMI Refclk 120Mhz */
  238. #define IRONLAKE_DAC_N_MIN 1
  239. #define IRONLAKE_DAC_N_MAX 5
  240. #define IRONLAKE_DAC_M_MIN 79
  241. #define IRONLAKE_DAC_M_MAX 127
  242. #define IRONLAKE_DAC_P_MIN 5
  243. #define IRONLAKE_DAC_P_MAX 80
  244. #define IRONLAKE_DAC_P1_MIN 1
  245. #define IRONLAKE_DAC_P1_MAX 8
  246. #define IRONLAKE_DAC_P2_SLOW 10
  247. #define IRONLAKE_DAC_P2_FAST 5
  248. /* LVDS single-channel 120Mhz refclk */
  249. #define IRONLAKE_LVDS_S_N_MIN 1
  250. #define IRONLAKE_LVDS_S_N_MAX 3
  251. #define IRONLAKE_LVDS_S_M_MIN 79
  252. #define IRONLAKE_LVDS_S_M_MAX 118
  253. #define IRONLAKE_LVDS_S_P_MIN 28
  254. #define IRONLAKE_LVDS_S_P_MAX 112
  255. #define IRONLAKE_LVDS_S_P1_MIN 2
  256. #define IRONLAKE_LVDS_S_P1_MAX 8
  257. #define IRONLAKE_LVDS_S_P2_SLOW 14
  258. #define IRONLAKE_LVDS_S_P2_FAST 14
  259. /* LVDS dual-channel 120Mhz refclk */
  260. #define IRONLAKE_LVDS_D_N_MIN 1
  261. #define IRONLAKE_LVDS_D_N_MAX 3
  262. #define IRONLAKE_LVDS_D_M_MIN 79
  263. #define IRONLAKE_LVDS_D_M_MAX 127
  264. #define IRONLAKE_LVDS_D_P_MIN 14
  265. #define IRONLAKE_LVDS_D_P_MAX 56
  266. #define IRONLAKE_LVDS_D_P1_MIN 2
  267. #define IRONLAKE_LVDS_D_P1_MAX 8
  268. #define IRONLAKE_LVDS_D_P2_SLOW 7
  269. #define IRONLAKE_LVDS_D_P2_FAST 7
  270. /* LVDS single-channel 100Mhz refclk */
  271. #define IRONLAKE_LVDS_S_SSC_N_MIN 1
  272. #define IRONLAKE_LVDS_S_SSC_N_MAX 2
  273. #define IRONLAKE_LVDS_S_SSC_M_MIN 79
  274. #define IRONLAKE_LVDS_S_SSC_M_MAX 126
  275. #define IRONLAKE_LVDS_S_SSC_P_MIN 28
  276. #define IRONLAKE_LVDS_S_SSC_P_MAX 112
  277. #define IRONLAKE_LVDS_S_SSC_P1_MIN 2
  278. #define IRONLAKE_LVDS_S_SSC_P1_MAX 8
  279. #define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
  280. #define IRONLAKE_LVDS_S_SSC_P2_FAST 14
  281. /* LVDS dual-channel 100Mhz refclk */
  282. #define IRONLAKE_LVDS_D_SSC_N_MIN 1
  283. #define IRONLAKE_LVDS_D_SSC_N_MAX 3
  284. #define IRONLAKE_LVDS_D_SSC_M_MIN 79
  285. #define IRONLAKE_LVDS_D_SSC_M_MAX 126
  286. #define IRONLAKE_LVDS_D_SSC_P_MIN 14
  287. #define IRONLAKE_LVDS_D_SSC_P_MAX 42
  288. #define IRONLAKE_LVDS_D_SSC_P1_MIN 2
  289. #define IRONLAKE_LVDS_D_SSC_P1_MAX 6
  290. #define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
  291. #define IRONLAKE_LVDS_D_SSC_P2_FAST 7
  292. /* DisplayPort */
  293. #define IRONLAKE_DP_N_MIN 1
  294. #define IRONLAKE_DP_N_MAX 2
  295. #define IRONLAKE_DP_M_MIN 81
  296. #define IRONLAKE_DP_M_MAX 90
  297. #define IRONLAKE_DP_P_MIN 10
  298. #define IRONLAKE_DP_P_MAX 20
  299. #define IRONLAKE_DP_P2_FAST 10
  300. #define IRONLAKE_DP_P2_SLOW 10
  301. #define IRONLAKE_DP_P2_LIMIT 0
  302. #define IRONLAKE_DP_P1_MIN 1
  303. #define IRONLAKE_DP_P1_MAX 2
  304. /* FDI */
  305. #define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
  306. static bool
  307. intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  308. int target, int refclk, intel_clock_t *best_clock);
  309. static bool
  310. intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  311. int target, int refclk, intel_clock_t *best_clock);
  312. static bool
  313. intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
  314. int target, int refclk, intel_clock_t *best_clock);
  315. static bool
  316. intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
  317. int target, int refclk, intel_clock_t *best_clock);
  318. static inline u32 /* units of 100MHz */
  319. intel_fdi_link_freq(struct drm_device *dev)
  320. {
  321. if (IS_GEN5(dev)) {
  322. struct drm_i915_private *dev_priv = dev->dev_private;
  323. return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
  324. } else
  325. return 27;
  326. }
  327. static const intel_limit_t intel_limits_i8xx_dvo = {
  328. .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
  329. .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
  330. .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
  331. .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
  332. .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
  333. .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
  334. .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
  335. .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
  336. .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
  337. .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
  338. .find_pll = intel_find_best_PLL,
  339. };
  340. static const intel_limit_t intel_limits_i8xx_lvds = {
  341. .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
  342. .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
  343. .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
  344. .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
  345. .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
  346. .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
  347. .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
  348. .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
  349. .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
  350. .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
  351. .find_pll = intel_find_best_PLL,
  352. };
  353. static const intel_limit_t intel_limits_i9xx_sdvo = {
  354. .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
  355. .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
  356. .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
  357. .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
  358. .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
  359. .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
  360. .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
  361. .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
  362. .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
  363. .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
  364. .find_pll = intel_find_best_PLL,
  365. };
  366. static const intel_limit_t intel_limits_i9xx_lvds = {
  367. .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
  368. .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
  369. .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
  370. .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
  371. .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
  372. .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
  373. .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
  374. .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
  375. /* The single-channel range is 25-112Mhz, and dual-channel
  376. * is 80-224Mhz. Prefer single channel as much as possible.
  377. */
  378. .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
  379. .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
  380. .find_pll = intel_find_best_PLL,
  381. };
  382. /* below parameter and function is for G4X Chipset Family*/
  383. static const intel_limit_t intel_limits_g4x_sdvo = {
  384. .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
  385. .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
  386. .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
  387. .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
  388. .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
  389. .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
  390. .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
  391. .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
  392. .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
  393. .p2_slow = G4X_P2_SDVO_SLOW,
  394. .p2_fast = G4X_P2_SDVO_FAST
  395. },
  396. .find_pll = intel_g4x_find_best_PLL,
  397. };
  398. static const intel_limit_t intel_limits_g4x_hdmi = {
  399. .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
  400. .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
  401. .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
  402. .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
  403. .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
  404. .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
  405. .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
  406. .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
  407. .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
  408. .p2_slow = G4X_P2_HDMI_DAC_SLOW,
  409. .p2_fast = G4X_P2_HDMI_DAC_FAST
  410. },
  411. .find_pll = intel_g4x_find_best_PLL,
  412. };
  413. static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
  414. .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
  415. .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
  416. .vco = { .min = G4X_VCO_MIN,
  417. .max = G4X_VCO_MAX },
  418. .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
  419. .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
  420. .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
  421. .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
  422. .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
  423. .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
  424. .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
  425. .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
  426. .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
  427. .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
  428. .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
  429. .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
  430. .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
  431. .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
  432. .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
  433. },
  434. .find_pll = intel_g4x_find_best_PLL,
  435. };
  436. static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
  437. .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
  438. .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
  439. .vco = { .min = G4X_VCO_MIN,
  440. .max = G4X_VCO_MAX },
  441. .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
  442. .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
  443. .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
  444. .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
  445. .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
  446. .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
  447. .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
  448. .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
  449. .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
  450. .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
  451. .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
  452. .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
  453. .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
  454. .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
  455. .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
  456. },
  457. .find_pll = intel_g4x_find_best_PLL,
  458. };
  459. static const intel_limit_t intel_limits_g4x_display_port = {
  460. .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
  461. .max = G4X_DOT_DISPLAY_PORT_MAX },
  462. .vco = { .min = G4X_VCO_MIN,
  463. .max = G4X_VCO_MAX},
  464. .n = { .min = G4X_N_DISPLAY_PORT_MIN,
  465. .max = G4X_N_DISPLAY_PORT_MAX },
  466. .m = { .min = G4X_M_DISPLAY_PORT_MIN,
  467. .max = G4X_M_DISPLAY_PORT_MAX },
  468. .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
  469. .max = G4X_M1_DISPLAY_PORT_MAX },
  470. .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
  471. .max = G4X_M2_DISPLAY_PORT_MAX },
  472. .p = { .min = G4X_P_DISPLAY_PORT_MIN,
  473. .max = G4X_P_DISPLAY_PORT_MAX },
  474. .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
  475. .max = G4X_P1_DISPLAY_PORT_MAX},
  476. .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
  477. .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
  478. .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
  479. .find_pll = intel_find_pll_g4x_dp,
  480. };
  481. static const intel_limit_t intel_limits_pineview_sdvo = {
  482. .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
  483. .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
  484. .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
  485. .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
  486. .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
  487. .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
  488. .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
  489. .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
  490. .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
  491. .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
  492. .find_pll = intel_find_best_PLL,
  493. };
  494. static const intel_limit_t intel_limits_pineview_lvds = {
  495. .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
  496. .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
  497. .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
  498. .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
  499. .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
  500. .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
  501. .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
  502. .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
  503. /* Pineview only supports single-channel mode. */
  504. .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
  505. .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
  506. .find_pll = intel_find_best_PLL,
  507. };
  508. static const intel_limit_t intel_limits_ironlake_dac = {
  509. .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
  510. .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
  511. .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
  512. .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
  513. .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
  514. .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
  515. .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
  516. .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
  517. .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
  518. .p2_slow = IRONLAKE_DAC_P2_SLOW,
  519. .p2_fast = IRONLAKE_DAC_P2_FAST },
  520. .find_pll = intel_g4x_find_best_PLL,
  521. };
  522. static const intel_limit_t intel_limits_ironlake_single_lvds = {
  523. .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
  524. .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
  525. .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
  526. .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
  527. .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
  528. .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
  529. .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
  530. .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
  531. .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
  532. .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
  533. .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
  534. .find_pll = intel_g4x_find_best_PLL,
  535. };
  536. static const intel_limit_t intel_limits_ironlake_dual_lvds = {
  537. .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
  538. .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
  539. .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
  540. .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
  541. .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
  542. .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
  543. .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
  544. .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
  545. .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
  546. .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
  547. .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
  548. .find_pll = intel_g4x_find_best_PLL,
  549. };
  550. static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
  551. .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
  552. .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
  553. .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
  554. .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
  555. .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
  556. .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
  557. .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
  558. .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
  559. .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
  560. .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
  561. .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
  562. .find_pll = intel_g4x_find_best_PLL,
  563. };
  564. static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
  565. .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
  566. .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
  567. .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
  568. .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
  569. .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
  570. .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
  571. .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
  572. .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
  573. .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
  574. .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
  575. .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
  576. .find_pll = intel_g4x_find_best_PLL,
  577. };
  578. static const intel_limit_t intel_limits_ironlake_display_port = {
  579. .dot = { .min = IRONLAKE_DOT_MIN,
  580. .max = IRONLAKE_DOT_MAX },
  581. .vco = { .min = IRONLAKE_VCO_MIN,
  582. .max = IRONLAKE_VCO_MAX},
  583. .n = { .min = IRONLAKE_DP_N_MIN,
  584. .max = IRONLAKE_DP_N_MAX },
  585. .m = { .min = IRONLAKE_DP_M_MIN,
  586. .max = IRONLAKE_DP_M_MAX },
  587. .m1 = { .min = IRONLAKE_M1_MIN,
  588. .max = IRONLAKE_M1_MAX },
  589. .m2 = { .min = IRONLAKE_M2_MIN,
  590. .max = IRONLAKE_M2_MAX },
  591. .p = { .min = IRONLAKE_DP_P_MIN,
  592. .max = IRONLAKE_DP_P_MAX },
  593. .p1 = { .min = IRONLAKE_DP_P1_MIN,
  594. .max = IRONLAKE_DP_P1_MAX},
  595. .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
  596. .p2_slow = IRONLAKE_DP_P2_SLOW,
  597. .p2_fast = IRONLAKE_DP_P2_FAST },
  598. .find_pll = intel_find_pll_ironlake_dp,
  599. };
  600. static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
  601. int refclk)
  602. {
  603. struct drm_device *dev = crtc->dev;
  604. struct drm_i915_private *dev_priv = dev->dev_private;
  605. const intel_limit_t *limit;
  606. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  607. if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
  608. LVDS_CLKB_POWER_UP) {
  609. /* LVDS dual channel */
  610. if (refclk == 100000)
  611. limit = &intel_limits_ironlake_dual_lvds_100m;
  612. else
  613. limit = &intel_limits_ironlake_dual_lvds;
  614. } else {
  615. if (refclk == 100000)
  616. limit = &intel_limits_ironlake_single_lvds_100m;
  617. else
  618. limit = &intel_limits_ironlake_single_lvds;
  619. }
  620. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
  621. HAS_eDP)
  622. limit = &intel_limits_ironlake_display_port;
  623. else
  624. limit = &intel_limits_ironlake_dac;
  625. return limit;
  626. }
  627. static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
  628. {
  629. struct drm_device *dev = crtc->dev;
  630. struct drm_i915_private *dev_priv = dev->dev_private;
  631. const intel_limit_t *limit;
  632. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  633. if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
  634. LVDS_CLKB_POWER_UP)
  635. /* LVDS with dual channel */
  636. limit = &intel_limits_g4x_dual_channel_lvds;
  637. else
  638. /* LVDS with dual channel */
  639. limit = &intel_limits_g4x_single_channel_lvds;
  640. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
  641. intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  642. limit = &intel_limits_g4x_hdmi;
  643. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
  644. limit = &intel_limits_g4x_sdvo;
  645. } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  646. limit = &intel_limits_g4x_display_port;
  647. } else /* The option is for other outputs */
  648. limit = &intel_limits_i9xx_sdvo;
  649. return limit;
  650. }
  651. static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
  652. {
  653. struct drm_device *dev = crtc->dev;
  654. const intel_limit_t *limit;
  655. if (HAS_PCH_SPLIT(dev))
  656. limit = intel_ironlake_limit(crtc, refclk);
  657. else if (IS_G4X(dev)) {
  658. limit = intel_g4x_limit(crtc);
  659. } else if (IS_PINEVIEW(dev)) {
  660. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  661. limit = &intel_limits_pineview_lvds;
  662. else
  663. limit = &intel_limits_pineview_sdvo;
  664. } else if (!IS_GEN2(dev)) {
  665. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  666. limit = &intel_limits_i9xx_lvds;
  667. else
  668. limit = &intel_limits_i9xx_sdvo;
  669. } else {
  670. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  671. limit = &intel_limits_i8xx_lvds;
  672. else
  673. limit = &intel_limits_i8xx_dvo;
  674. }
  675. return limit;
  676. }
  677. /* m1 is reserved as 0 in Pineview, n is a ring counter */
  678. static void pineview_clock(int refclk, intel_clock_t *clock)
  679. {
  680. clock->m = clock->m2 + 2;
  681. clock->p = clock->p1 * clock->p2;
  682. clock->vco = refclk * clock->m / clock->n;
  683. clock->dot = clock->vco / clock->p;
  684. }
  685. static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
  686. {
  687. if (IS_PINEVIEW(dev)) {
  688. pineview_clock(refclk, clock);
  689. return;
  690. }
  691. clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
  692. clock->p = clock->p1 * clock->p2;
  693. clock->vco = refclk * clock->m / (clock->n + 2);
  694. clock->dot = clock->vco / clock->p;
  695. }
  696. /**
  697. * Returns whether any output on the specified pipe is of the specified type
  698. */
  699. bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
  700. {
  701. struct drm_device *dev = crtc->dev;
  702. struct drm_mode_config *mode_config = &dev->mode_config;
  703. struct intel_encoder *encoder;
  704. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  705. if (encoder->base.crtc == crtc && encoder->type == type)
  706. return true;
  707. return false;
  708. }
  709. #define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
  710. /**
  711. * Returns whether the given set of divisors are valid for a given refclk with
  712. * the given connectors.
  713. */
  714. static bool intel_PLL_is_valid(struct drm_device *dev,
  715. const intel_limit_t *limit,
  716. const intel_clock_t *clock)
  717. {
  718. if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
  719. INTELPllInvalid ("p1 out of range\n");
  720. if (clock->p < limit->p.min || limit->p.max < clock->p)
  721. INTELPllInvalid ("p out of range\n");
  722. if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
  723. INTELPllInvalid ("m2 out of range\n");
  724. if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
  725. INTELPllInvalid ("m1 out of range\n");
  726. if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
  727. INTELPllInvalid ("m1 <= m2\n");
  728. if (clock->m < limit->m.min || limit->m.max < clock->m)
  729. INTELPllInvalid ("m out of range\n");
  730. if (clock->n < limit->n.min || limit->n.max < clock->n)
  731. INTELPllInvalid ("n out of range\n");
  732. if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
  733. INTELPllInvalid ("vco out of range\n");
  734. /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
  735. * connector, etc., rather than just a single range.
  736. */
  737. if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
  738. INTELPllInvalid ("dot out of range\n");
  739. return true;
  740. }
  741. static bool
  742. intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  743. int target, int refclk, intel_clock_t *best_clock)
  744. {
  745. struct drm_device *dev = crtc->dev;
  746. struct drm_i915_private *dev_priv = dev->dev_private;
  747. intel_clock_t clock;
  748. int err = target;
  749. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
  750. (I915_READ(LVDS)) != 0) {
  751. /*
  752. * For LVDS, if the panel is on, just rely on its current
  753. * settings for dual-channel. We haven't figured out how to
  754. * reliably set up different single/dual channel state, if we
  755. * even can.
  756. */
  757. if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
  758. LVDS_CLKB_POWER_UP)
  759. clock.p2 = limit->p2.p2_fast;
  760. else
  761. clock.p2 = limit->p2.p2_slow;
  762. } else {
  763. if (target < limit->p2.dot_limit)
  764. clock.p2 = limit->p2.p2_slow;
  765. else
  766. clock.p2 = limit->p2.p2_fast;
  767. }
  768. memset (best_clock, 0, sizeof (*best_clock));
  769. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  770. clock.m1++) {
  771. for (clock.m2 = limit->m2.min;
  772. clock.m2 <= limit->m2.max; clock.m2++) {
  773. /* m1 is always 0 in Pineview */
  774. if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
  775. break;
  776. for (clock.n = limit->n.min;
  777. clock.n <= limit->n.max; clock.n++) {
  778. for (clock.p1 = limit->p1.min;
  779. clock.p1 <= limit->p1.max; clock.p1++) {
  780. int this_err;
  781. intel_clock(dev, refclk, &clock);
  782. if (!intel_PLL_is_valid(dev, limit,
  783. &clock))
  784. continue;
  785. this_err = abs(clock.dot - target);
  786. if (this_err < err) {
  787. *best_clock = clock;
  788. err = this_err;
  789. }
  790. }
  791. }
  792. }
  793. }
  794. return (err != target);
  795. }
  796. static bool
  797. intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  798. int target, int refclk, intel_clock_t *best_clock)
  799. {
  800. struct drm_device *dev = crtc->dev;
  801. struct drm_i915_private *dev_priv = dev->dev_private;
  802. intel_clock_t clock;
  803. int max_n;
  804. bool found;
  805. /* approximately equals target * 0.00585 */
  806. int err_most = (target >> 8) + (target >> 9);
  807. found = false;
  808. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  809. int lvds_reg;
  810. if (HAS_PCH_SPLIT(dev))
  811. lvds_reg = PCH_LVDS;
  812. else
  813. lvds_reg = LVDS;
  814. if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
  815. LVDS_CLKB_POWER_UP)
  816. clock.p2 = limit->p2.p2_fast;
  817. else
  818. clock.p2 = limit->p2.p2_slow;
  819. } else {
  820. if (target < limit->p2.dot_limit)
  821. clock.p2 = limit->p2.p2_slow;
  822. else
  823. clock.p2 = limit->p2.p2_fast;
  824. }
  825. memset(best_clock, 0, sizeof(*best_clock));
  826. max_n = limit->n.max;
  827. /* based on hardware requirement, prefer smaller n to precision */
  828. for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
  829. /* based on hardware requirement, prefere larger m1,m2 */
  830. for (clock.m1 = limit->m1.max;
  831. clock.m1 >= limit->m1.min; clock.m1--) {
  832. for (clock.m2 = limit->m2.max;
  833. clock.m2 >= limit->m2.min; clock.m2--) {
  834. for (clock.p1 = limit->p1.max;
  835. clock.p1 >= limit->p1.min; clock.p1--) {
  836. int this_err;
  837. intel_clock(dev, refclk, &clock);
  838. if (!intel_PLL_is_valid(dev, limit,
  839. &clock))
  840. continue;
  841. this_err = abs(clock.dot - target);
  842. if (this_err < err_most) {
  843. *best_clock = clock;
  844. err_most = this_err;
  845. max_n = clock.n;
  846. found = true;
  847. }
  848. }
  849. }
  850. }
  851. }
  852. return found;
  853. }
  854. static bool
  855. intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
  856. int target, int refclk, intel_clock_t *best_clock)
  857. {
  858. struct drm_device *dev = crtc->dev;
  859. intel_clock_t clock;
  860. if (target < 200000) {
  861. clock.n = 1;
  862. clock.p1 = 2;
  863. clock.p2 = 10;
  864. clock.m1 = 12;
  865. clock.m2 = 9;
  866. } else {
  867. clock.n = 2;
  868. clock.p1 = 1;
  869. clock.p2 = 10;
  870. clock.m1 = 14;
  871. clock.m2 = 8;
  872. }
  873. intel_clock(dev, refclk, &clock);
  874. memcpy(best_clock, &clock, sizeof(intel_clock_t));
  875. return true;
  876. }
  877. /* DisplayPort has only two frequencies, 162MHz and 270MHz */
  878. static bool
  879. intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
  880. int target, int refclk, intel_clock_t *best_clock)
  881. {
  882. intel_clock_t clock;
  883. if (target < 200000) {
  884. clock.p1 = 2;
  885. clock.p2 = 10;
  886. clock.n = 2;
  887. clock.m1 = 23;
  888. clock.m2 = 8;
  889. } else {
  890. clock.p1 = 1;
  891. clock.p2 = 10;
  892. clock.n = 1;
  893. clock.m1 = 14;
  894. clock.m2 = 2;
  895. }
  896. clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
  897. clock.p = (clock.p1 * clock.p2);
  898. clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
  899. clock.vco = 0;
  900. memcpy(best_clock, &clock, sizeof(intel_clock_t));
  901. return true;
  902. }
  903. /**
  904. * intel_wait_for_vblank - wait for vblank on a given pipe
  905. * @dev: drm device
  906. * @pipe: pipe to wait for
  907. *
  908. * Wait for vblank to occur on a given pipe. Needed for various bits of
  909. * mode setting code.
  910. */
  911. void intel_wait_for_vblank(struct drm_device *dev, int pipe)
  912. {
  913. struct drm_i915_private *dev_priv = dev->dev_private;
  914. int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);
  915. /* Clear existing vblank status. Note this will clear any other
  916. * sticky status fields as well.
  917. *
  918. * This races with i915_driver_irq_handler() with the result
  919. * that either function could miss a vblank event. Here it is not
  920. * fatal, as we will either wait upon the next vblank interrupt or
  921. * timeout. Generally speaking intel_wait_for_vblank() is only
  922. * called during modeset at which time the GPU should be idle and
  923. * should *not* be performing page flips and thus not waiting on
  924. * vblanks...
  925. * Currently, the result of us stealing a vblank from the irq
  926. * handler is that a single frame will be skipped during swapbuffers.
  927. */
  928. I915_WRITE(pipestat_reg,
  929. I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
  930. /* Wait for vblank interrupt bit to set */
  931. if (wait_for(I915_READ(pipestat_reg) &
  932. PIPE_VBLANK_INTERRUPT_STATUS,
  933. 50))
  934. DRM_DEBUG_KMS("vblank wait timed out\n");
  935. }
  936. /*
  937. * intel_wait_for_pipe_off - wait for pipe to turn off
  938. * @dev: drm device
  939. * @pipe: pipe to wait for
  940. *
  941. * After disabling a pipe, we can't wait for vblank in the usual way,
  942. * spinning on the vblank interrupt status bit, since we won't actually
  943. * see an interrupt when the pipe is disabled.
  944. *
  945. * On Gen4 and above:
  946. * wait for the pipe register state bit to turn off
  947. *
  948. * Otherwise:
  949. * wait for the display line value to settle (it usually
  950. * ends up stopping at the start of the next frame).
  951. *
  952. */
  953. void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
  954. {
  955. struct drm_i915_private *dev_priv = dev->dev_private;
  956. if (INTEL_INFO(dev)->gen >= 4) {
  957. int reg = PIPECONF(pipe);
  958. /* Wait for the Pipe State to go off */
  959. if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
  960. 100))
  961. DRM_DEBUG_KMS("pipe_off wait timed out\n");
  962. } else {
  963. u32 last_line;
  964. int reg = PIPEDSL(pipe);
  965. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  966. /* Wait for the display line to settle */
  967. do {
  968. last_line = I915_READ(reg) & DSL_LINEMASK;
  969. mdelay(5);
  970. } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
  971. time_after(timeout, jiffies));
  972. if (time_after(jiffies, timeout))
  973. DRM_DEBUG_KMS("pipe_off wait timed out\n");
  974. }
  975. }
  976. static const char *state_string(bool enabled)
  977. {
  978. return enabled ? "on" : "off";
  979. }
  980. /* Only for pre-ILK configs */
  981. static void assert_pll(struct drm_i915_private *dev_priv,
  982. enum pipe pipe, bool state)
  983. {
  984. int reg;
  985. u32 val;
  986. bool cur_state;
  987. reg = DPLL(pipe);
  988. val = I915_READ(reg);
  989. cur_state = !!(val & DPLL_VCO_ENABLE);
  990. WARN(cur_state != state,
  991. "PLL state assertion failure (expected %s, current %s)\n",
  992. state_string(state), state_string(cur_state));
  993. }
  994. #define assert_pll_enabled(d, p) assert_pll(d, p, true)
  995. #define assert_pll_disabled(d, p) assert_pll(d, p, false)
  996. /* For ILK+ */
  997. static void assert_pch_pll(struct drm_i915_private *dev_priv,
  998. enum pipe pipe, bool state)
  999. {
  1000. int reg;
  1001. u32 val;
  1002. bool cur_state;
  1003. reg = PCH_DPLL(pipe);
  1004. val = I915_READ(reg);
  1005. cur_state = !!(val & DPLL_VCO_ENABLE);
  1006. WARN(cur_state != state,
  1007. "PCH PLL state assertion failure (expected %s, current %s)\n",
  1008. state_string(state), state_string(cur_state));
  1009. }
  1010. #define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
  1011. #define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
  1012. static void assert_fdi_tx(struct drm_i915_private *dev_priv,
  1013. enum pipe pipe, bool state)
  1014. {
  1015. int reg;
  1016. u32 val;
  1017. bool cur_state;
  1018. reg = FDI_TX_CTL(pipe);
  1019. val = I915_READ(reg);
  1020. cur_state = !!(val & FDI_TX_ENABLE);
  1021. WARN(cur_state != state,
  1022. "FDI TX state assertion failure (expected %s, current %s)\n",
  1023. state_string(state), state_string(cur_state));
  1024. }
  1025. #define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
  1026. #define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
  1027. static void assert_fdi_rx(struct drm_i915_private *dev_priv,
  1028. enum pipe pipe, bool state)
  1029. {
  1030. int reg;
  1031. u32 val;
  1032. bool cur_state;
  1033. reg = FDI_RX_CTL(pipe);
  1034. val = I915_READ(reg);
  1035. cur_state = !!(val & FDI_RX_ENABLE);
  1036. WARN(cur_state != state,
  1037. "FDI RX state assertion failure (expected %s, current %s)\n",
  1038. state_string(state), state_string(cur_state));
  1039. }
  1040. #define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
  1041. #define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
  1042. static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
  1043. enum pipe pipe)
  1044. {
  1045. int reg;
  1046. u32 val;
  1047. /* ILK FDI PLL is always enabled */
  1048. if (dev_priv->info->gen == 5)
  1049. return;
  1050. reg = FDI_TX_CTL(pipe);
  1051. val = I915_READ(reg);
  1052. WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
  1053. }
  1054. static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
  1055. enum pipe pipe)
  1056. {
  1057. int reg;
  1058. u32 val;
  1059. reg = FDI_RX_CTL(pipe);
  1060. val = I915_READ(reg);
  1061. WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
  1062. }
  1063. static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
  1064. enum pipe pipe)
  1065. {
  1066. int pp_reg, lvds_reg;
  1067. u32 val;
  1068. enum pipe panel_pipe = PIPE_A;
  1069. bool locked = locked;
  1070. if (HAS_PCH_SPLIT(dev_priv->dev)) {
  1071. pp_reg = PCH_PP_CONTROL;
  1072. lvds_reg = PCH_LVDS;
  1073. } else {
  1074. pp_reg = PP_CONTROL;
  1075. lvds_reg = LVDS;
  1076. }
  1077. val = I915_READ(pp_reg);
  1078. if (!(val & PANEL_POWER_ON) ||
  1079. ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
  1080. locked = false;
  1081. if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
  1082. panel_pipe = PIPE_B;
  1083. WARN(panel_pipe == pipe && locked,
  1084. "panel assertion failure, pipe %c regs locked\n",
  1085. pipe ? 'B' : 'A');
  1086. }
  1087. static void assert_pipe(struct drm_i915_private *dev_priv,
  1088. enum pipe pipe, bool state)
  1089. {
  1090. int reg;
  1091. u32 val;
  1092. bool cur_state;
  1093. reg = PIPECONF(pipe);
  1094. val = I915_READ(reg);
  1095. cur_state = !!(val & PIPECONF_ENABLE);
  1096. WARN(cur_state != state,
  1097. "pipe %c assertion failure (expected %s, current %s)\n",
  1098. pipe ? 'B' : 'A', state_string(state), state_string(cur_state));
  1099. }
  1100. #define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
  1101. #define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
  1102. static void assert_plane_enabled(struct drm_i915_private *dev_priv,
  1103. enum plane plane)
  1104. {
  1105. int reg;
  1106. u32 val;
  1107. reg = DSPCNTR(plane);
  1108. val = I915_READ(reg);
  1109. WARN(!(val & DISPLAY_PLANE_ENABLE),
  1110. "plane %c assertion failure, should be active but is disabled\n",
  1111. plane ? 'B' : 'A');
  1112. }
  1113. static void assert_planes_disabled(struct drm_i915_private *dev_priv,
  1114. enum pipe pipe)
  1115. {
  1116. int reg, i;
  1117. u32 val;
  1118. int cur_pipe;
  1119. /* Planes are fixed to pipes on ILK+ */
  1120. if (HAS_PCH_SPLIT(dev_priv->dev))
  1121. return;
  1122. /* Need to check both planes against the pipe */
  1123. for (i = 0; i < 2; i++) {
  1124. reg = DSPCNTR(i);
  1125. val = I915_READ(reg);
  1126. cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
  1127. DISPPLANE_SEL_PIPE_SHIFT;
  1128. WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
  1129. "plane %d assertion failure, should be off on pipe %c but is still active\n",
  1130. i, pipe ? 'B' : 'A');
  1131. }
  1132. }
  1133. static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
  1134. {
  1135. u32 val;
  1136. bool enabled;
  1137. val = I915_READ(PCH_DREF_CONTROL);
  1138. enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
  1139. DREF_SUPERSPREAD_SOURCE_MASK));
  1140. WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
  1141. }
  1142. static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
  1143. enum pipe pipe)
  1144. {
  1145. int reg;
  1146. u32 val;
  1147. bool enabled;
  1148. reg = TRANSCONF(pipe);
  1149. val = I915_READ(reg);
  1150. enabled = !!(val & TRANS_ENABLE);
  1151. WARN(enabled, "transcoder assertion failed, should be off on pipe %c but is still active\n", pipe ? 'B' :'A');
  1152. }
  1153. static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
  1154. enum pipe pipe, int reg)
  1155. {
  1156. u32 val;
  1157. u32 sel_pipe;
  1158. val = I915_READ(reg);
  1159. sel_pipe = (val & DP_PIPEB_SELECT) >> 30;
  1160. WARN((val & DP_PORT_EN) && sel_pipe == pipe,
  1161. "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
  1162. reg, pipe ? 'B' : 'A');
  1163. }
  1164. static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
  1165. enum pipe pipe, int reg)
  1166. {
  1167. u32 val;
  1168. u32 sel_pipe;
  1169. val = I915_READ(reg);
  1170. sel_pipe = (val & TRANSCODER_B) >> 30;
  1171. WARN((val & PORT_ENABLE) && sel_pipe == pipe,
  1172. "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
  1173. reg, pipe ? 'B' : 'A');
  1174. }
  1175. static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
  1176. enum pipe pipe)
  1177. {
  1178. int reg;
  1179. u32 val;
  1180. u32 sel_pipe;
  1181. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B);
  1182. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C);
  1183. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D);
  1184. reg = PCH_ADPA;
  1185. val = I915_READ(reg);
  1186. sel_pipe = (val & ADPA_TRANS_B_SELECT) >> 30;
  1187. WARN(sel_pipe == pipe && (val & ADPA_DAC_ENABLE),
  1188. "PCH VGA enabled on transcoder %c, should be disabled\n",
  1189. pipe ? 'B' : 'A');
  1190. reg = PCH_LVDS;
  1191. val = I915_READ(reg);
  1192. sel_pipe = (val & LVDS_PIPEB_SELECT) >> 30;
  1193. WARN(sel_pipe == pipe && (val & LVDS_PORT_EN),
  1194. "PCH LVDS enabled on transcoder %c, should be disabled\n",
  1195. pipe ? 'B' : 'A');
  1196. assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
  1197. assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
  1198. assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
  1199. }
  1200. /**
  1201. * intel_enable_pll - enable a PLL
  1202. * @dev_priv: i915 private structure
  1203. * @pipe: pipe PLL to enable
  1204. *
  1205. * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
  1206. * make sure the PLL reg is writable first though, since the panel write
  1207. * protect mechanism may be enabled.
  1208. *
  1209. * Note! This is for pre-ILK only.
  1210. */
  1211. static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
  1212. {
  1213. int reg;
  1214. u32 val;
  1215. /* No really, not for ILK+ */
  1216. BUG_ON(dev_priv->info->gen >= 5);
  1217. /* PLL is protected by panel, make sure we can write it */
  1218. if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
  1219. assert_panel_unlocked(dev_priv, pipe);
  1220. reg = DPLL(pipe);
  1221. val = I915_READ(reg);
  1222. val |= DPLL_VCO_ENABLE;
  1223. /* We do this three times for luck */
  1224. I915_WRITE(reg, val);
  1225. POSTING_READ(reg);
  1226. udelay(150); /* wait for warmup */
  1227. I915_WRITE(reg, val);
  1228. POSTING_READ(reg);
  1229. udelay(150); /* wait for warmup */
  1230. I915_WRITE(reg, val);
  1231. POSTING_READ(reg);
  1232. udelay(150); /* wait for warmup */
  1233. }
  1234. /**
  1235. * intel_disable_pll - disable a PLL
  1236. * @dev_priv: i915 private structure
  1237. * @pipe: pipe PLL to disable
  1238. *
  1239. * Disable the PLL for @pipe, making sure the pipe is off first.
  1240. *
  1241. * Note! This is for pre-ILK only.
  1242. */
  1243. static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
  1244. {
  1245. int reg;
  1246. u32 val;
  1247. /* Don't disable pipe A or pipe A PLLs if needed */
  1248. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1249. return;
  1250. /* Make sure the pipe isn't still relying on us */
  1251. assert_pipe_disabled(dev_priv, pipe);
  1252. reg = DPLL(pipe);
  1253. val = I915_READ(reg);
  1254. val &= ~DPLL_VCO_ENABLE;
  1255. I915_WRITE(reg, val);
  1256. POSTING_READ(reg);
  1257. }
  1258. /**
  1259. * intel_enable_pch_pll - enable PCH PLL
  1260. * @dev_priv: i915 private structure
  1261. * @pipe: pipe PLL to enable
  1262. *
  1263. * The PCH PLL needs to be enabled before the PCH transcoder, since it
  1264. * drives the transcoder clock.
  1265. */
  1266. static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
  1267. enum pipe pipe)
  1268. {
  1269. int reg;
  1270. u32 val;
  1271. /* PCH only available on ILK+ */
  1272. BUG_ON(dev_priv->info->gen < 5);
  1273. /* PCH refclock must be enabled first */
  1274. assert_pch_refclk_enabled(dev_priv);
  1275. reg = PCH_DPLL(pipe);
  1276. val = I915_READ(reg);
  1277. val |= DPLL_VCO_ENABLE;
  1278. I915_WRITE(reg, val);
  1279. POSTING_READ(reg);
  1280. udelay(200);
  1281. }
  1282. static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
  1283. enum pipe pipe)
  1284. {
  1285. int reg;
  1286. u32 val;
  1287. /* PCH only available on ILK+ */
  1288. BUG_ON(dev_priv->info->gen < 5);
  1289. /* Make sure transcoder isn't still depending on us */
  1290. assert_transcoder_disabled(dev_priv, pipe);
  1291. reg = PCH_DPLL(pipe);
  1292. val = I915_READ(reg);
  1293. val &= ~DPLL_VCO_ENABLE;
  1294. I915_WRITE(reg, val);
  1295. POSTING_READ(reg);
  1296. udelay(200);
  1297. }
  1298. static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
  1299. enum pipe pipe)
  1300. {
  1301. int reg;
  1302. u32 val;
  1303. /* PCH only available on ILK+ */
  1304. BUG_ON(dev_priv->info->gen < 5);
  1305. /* Make sure PCH DPLL is enabled */
  1306. assert_pch_pll_enabled(dev_priv, pipe);
  1307. /* FDI must be feeding us bits for PCH ports */
  1308. assert_fdi_tx_enabled(dev_priv, pipe);
  1309. assert_fdi_rx_enabled(dev_priv, pipe);
  1310. reg = TRANSCONF(pipe);
  1311. val = I915_READ(reg);
  1312. /*
  1313. * make the BPC in transcoder be consistent with
  1314. * that in pipeconf reg.
  1315. */
  1316. val &= ~PIPE_BPC_MASK;
  1317. val |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
  1318. I915_WRITE(reg, val | TRANS_ENABLE);
  1319. if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
  1320. DRM_ERROR("failed to enable transcoder %d\n", pipe);
  1321. }
  1322. static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
  1323. enum pipe pipe)
  1324. {
  1325. int reg;
  1326. u32 val;
  1327. /* FDI relies on the transcoder */
  1328. assert_fdi_tx_disabled(dev_priv, pipe);
  1329. assert_fdi_rx_disabled(dev_priv, pipe);
  1330. /* Ports must be off as well */
  1331. assert_pch_ports_disabled(dev_priv, pipe);
  1332. reg = TRANSCONF(pipe);
  1333. val = I915_READ(reg);
  1334. val &= ~TRANS_ENABLE;
  1335. I915_WRITE(reg, val);
  1336. /* wait for PCH transcoder off, transcoder state */
  1337. if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
  1338. DRM_ERROR("failed to disable transcoder\n");
  1339. }
  1340. /**
  1341. * intel_enable_pipe - enable a pipe, asserting requirements
  1342. * @dev_priv: i915 private structure
  1343. * @pipe: pipe to enable
  1344. * @pch_port: on ILK+, is this pipe driving a PCH port or not
  1345. *
  1346. * Enable @pipe, making sure that various hardware specific requirements
  1347. * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
  1348. *
  1349. * @pipe should be %PIPE_A or %PIPE_B.
  1350. *
  1351. * Will wait until the pipe is actually running (i.e. first vblank) before
  1352. * returning.
  1353. */
  1354. static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
  1355. bool pch_port)
  1356. {
  1357. int reg;
  1358. u32 val;
  1359. /*
  1360. * A pipe without a PLL won't actually be able to drive bits from
  1361. * a plane. On ILK+ the pipe PLLs are integrated, so we don't
  1362. * need the check.
  1363. */
  1364. if (!HAS_PCH_SPLIT(dev_priv->dev))
  1365. assert_pll_enabled(dev_priv, pipe);
  1366. else {
  1367. if (pch_port) {
  1368. /* if driving the PCH, we need FDI enabled */
  1369. assert_fdi_rx_pll_enabled(dev_priv, pipe);
  1370. assert_fdi_tx_pll_enabled(dev_priv, pipe);
  1371. }
  1372. /* FIXME: assert CPU port conditions for SNB+ */
  1373. }
  1374. reg = PIPECONF(pipe);
  1375. val = I915_READ(reg);
  1376. val |= PIPECONF_ENABLE;
  1377. I915_WRITE(reg, val);
  1378. POSTING_READ(reg);
  1379. intel_wait_for_vblank(dev_priv->dev, pipe);
  1380. }
  1381. /**
  1382. * intel_disable_pipe - disable a pipe, asserting requirements
  1383. * @dev_priv: i915 private structure
  1384. * @pipe: pipe to disable
  1385. *
  1386. * Disable @pipe, making sure that various hardware specific requirements
  1387. * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
  1388. *
  1389. * @pipe should be %PIPE_A or %PIPE_B.
  1390. *
  1391. * Will wait until the pipe has shut down before returning.
  1392. */
  1393. static void intel_disable_pipe(struct drm_i915_private *dev_priv,
  1394. enum pipe pipe)
  1395. {
  1396. int reg;
  1397. u32 val;
  1398. /*
  1399. * Make sure planes won't keep trying to pump pixels to us,
  1400. * or we might hang the display.
  1401. */
  1402. assert_planes_disabled(dev_priv, pipe);
  1403. /* Don't disable pipe A or pipe A PLLs if needed */
  1404. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1405. return;
  1406. reg = PIPECONF(pipe);
  1407. val = I915_READ(reg);
  1408. val &= ~PIPECONF_ENABLE;
  1409. I915_WRITE(reg, val);
  1410. POSTING_READ(reg);
  1411. intel_wait_for_pipe_off(dev_priv->dev, pipe);
  1412. }
  1413. /**
  1414. * intel_enable_plane - enable a display plane on a given pipe
  1415. * @dev_priv: i915 private structure
  1416. * @plane: plane to enable
  1417. * @pipe: pipe being fed
  1418. *
  1419. * Enable @plane on @pipe, making sure that @pipe is running first.
  1420. */
  1421. static void intel_enable_plane(struct drm_i915_private *dev_priv,
  1422. enum plane plane, enum pipe pipe)
  1423. {
  1424. int reg;
  1425. u32 val;
  1426. /* If the pipe isn't enabled, we can't pump pixels and may hang */
  1427. assert_pipe_enabled(dev_priv, pipe);
  1428. reg = DSPCNTR(plane);
  1429. val = I915_READ(reg);
  1430. val |= DISPLAY_PLANE_ENABLE;
  1431. I915_WRITE(reg, val);
  1432. POSTING_READ(reg);
  1433. intel_wait_for_vblank(dev_priv->dev, pipe);
  1434. }
  1435. /*
  1436. * Plane regs are double buffered, going from enabled->disabled needs a
  1437. * trigger in order to latch. The display address reg provides this.
  1438. */
  1439. static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
  1440. enum plane plane)
  1441. {
  1442. u32 reg = DSPADDR(plane);
  1443. I915_WRITE(reg, I915_READ(reg));
  1444. }
  1445. /**
  1446. * intel_disable_plane - disable a display plane
  1447. * @dev_priv: i915 private structure
  1448. * @plane: plane to disable
  1449. * @pipe: pipe consuming the data
  1450. *
  1451. * Disable @plane; should be an independent operation.
  1452. */
  1453. static void intel_disable_plane(struct drm_i915_private *dev_priv,
  1454. enum plane plane, enum pipe pipe)
  1455. {
  1456. int reg;
  1457. u32 val;
  1458. reg = DSPCNTR(plane);
  1459. val = I915_READ(reg);
  1460. val &= ~DISPLAY_PLANE_ENABLE;
  1461. I915_WRITE(reg, val);
  1462. POSTING_READ(reg);
  1463. intel_flush_display_plane(dev_priv, plane);
  1464. intel_wait_for_vblank(dev_priv->dev, pipe);
  1465. }
  1466. static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  1467. {
  1468. struct drm_device *dev = crtc->dev;
  1469. struct drm_i915_private *dev_priv = dev->dev_private;
  1470. struct drm_framebuffer *fb = crtc->fb;
  1471. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  1472. struct drm_i915_gem_object *obj = intel_fb->obj;
  1473. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1474. int plane, i;
  1475. u32 fbc_ctl, fbc_ctl2;
  1476. if (fb->pitch == dev_priv->cfb_pitch &&
  1477. obj->fence_reg == dev_priv->cfb_fence &&
  1478. intel_crtc->plane == dev_priv->cfb_plane &&
  1479. I915_READ(FBC_CONTROL) & FBC_CTL_EN)
  1480. return;
  1481. i8xx_disable_fbc(dev);
  1482. dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
  1483. if (fb->pitch < dev_priv->cfb_pitch)
  1484. dev_priv->cfb_pitch = fb->pitch;
  1485. /* FBC_CTL wants 64B units */
  1486. dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
  1487. dev_priv->cfb_fence = obj->fence_reg;
  1488. dev_priv->cfb_plane = intel_crtc->plane;
  1489. plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
  1490. /* Clear old tags */
  1491. for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
  1492. I915_WRITE(FBC_TAG + (i * 4), 0);
  1493. /* Set it up... */
  1494. fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
  1495. if (obj->tiling_mode != I915_TILING_NONE)
  1496. fbc_ctl2 |= FBC_CTL_CPU_FENCE;
  1497. I915_WRITE(FBC_CONTROL2, fbc_ctl2);
  1498. I915_WRITE(FBC_FENCE_OFF, crtc->y);
  1499. /* enable it... */
  1500. fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
  1501. if (IS_I945GM(dev))
  1502. fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
  1503. fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
  1504. fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
  1505. if (obj->tiling_mode != I915_TILING_NONE)
  1506. fbc_ctl |= dev_priv->cfb_fence;
  1507. I915_WRITE(FBC_CONTROL, fbc_ctl);
  1508. DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
  1509. dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
  1510. }
  1511. void i8xx_disable_fbc(struct drm_device *dev)
  1512. {
  1513. struct drm_i915_private *dev_priv = dev->dev_private;
  1514. u32 fbc_ctl;
  1515. /* Disable compression */
  1516. fbc_ctl = I915_READ(FBC_CONTROL);
  1517. if ((fbc_ctl & FBC_CTL_EN) == 0)
  1518. return;
  1519. fbc_ctl &= ~FBC_CTL_EN;
  1520. I915_WRITE(FBC_CONTROL, fbc_ctl);
  1521. /* Wait for compressing bit to clear */
  1522. if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
  1523. DRM_DEBUG_KMS("FBC idle timed out\n");
  1524. return;
  1525. }
  1526. DRM_DEBUG_KMS("disabled FBC\n");
  1527. }
  1528. static bool i8xx_fbc_enabled(struct drm_device *dev)
  1529. {
  1530. struct drm_i915_private *dev_priv = dev->dev_private;
  1531. return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
  1532. }
  1533. static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  1534. {
  1535. struct drm_device *dev = crtc->dev;
  1536. struct drm_i915_private *dev_priv = dev->dev_private;
  1537. struct drm_framebuffer *fb = crtc->fb;
  1538. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  1539. struct drm_i915_gem_object *obj = intel_fb->obj;
  1540. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1541. int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
  1542. unsigned long stall_watermark = 200;
  1543. u32 dpfc_ctl;
  1544. dpfc_ctl = I915_READ(DPFC_CONTROL);
  1545. if (dpfc_ctl & DPFC_CTL_EN) {
  1546. if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
  1547. dev_priv->cfb_fence == obj->fence_reg &&
  1548. dev_priv->cfb_plane == intel_crtc->plane &&
  1549. dev_priv->cfb_y == crtc->y)
  1550. return;
  1551. I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
  1552. POSTING_READ(DPFC_CONTROL);
  1553. intel_wait_for_vblank(dev, intel_crtc->pipe);
  1554. }
  1555. dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
  1556. dev_priv->cfb_fence = obj->fence_reg;
  1557. dev_priv->cfb_plane = intel_crtc->plane;
  1558. dev_priv->cfb_y = crtc->y;
  1559. dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
  1560. if (obj->tiling_mode != I915_TILING_NONE) {
  1561. dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
  1562. I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
  1563. } else {
  1564. I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
  1565. }
  1566. I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
  1567. (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
  1568. (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
  1569. I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
  1570. /* enable it... */
  1571. I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
  1572. DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
  1573. }
  1574. void g4x_disable_fbc(struct drm_device *dev)
  1575. {
  1576. struct drm_i915_private *dev_priv = dev->dev_private;
  1577. u32 dpfc_ctl;
  1578. /* Disable compression */
  1579. dpfc_ctl = I915_READ(DPFC_CONTROL);
  1580. if (dpfc_ctl & DPFC_CTL_EN) {
  1581. dpfc_ctl &= ~DPFC_CTL_EN;
  1582. I915_WRITE(DPFC_CONTROL, dpfc_ctl);
  1583. DRM_DEBUG_KMS("disabled FBC\n");
  1584. }
  1585. }
  1586. static bool g4x_fbc_enabled(struct drm_device *dev)
  1587. {
  1588. struct drm_i915_private *dev_priv = dev->dev_private;
  1589. return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
  1590. }
  1591. static void sandybridge_blit_fbc_update(struct drm_device *dev)
  1592. {
  1593. struct drm_i915_private *dev_priv = dev->dev_private;
  1594. u32 blt_ecoskpd;
  1595. /* Make sure blitter notifies FBC of writes */
  1596. __gen6_force_wake_get(dev_priv);
  1597. blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
  1598. blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
  1599. GEN6_BLITTER_LOCK_SHIFT;
  1600. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  1601. blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
  1602. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  1603. blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
  1604. GEN6_BLITTER_LOCK_SHIFT);
  1605. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  1606. POSTING_READ(GEN6_BLITTER_ECOSKPD);
  1607. __gen6_force_wake_put(dev_priv);
  1608. }
  1609. static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  1610. {
  1611. struct drm_device *dev = crtc->dev;
  1612. struct drm_i915_private *dev_priv = dev->dev_private;
  1613. struct drm_framebuffer *fb = crtc->fb;
  1614. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  1615. struct drm_i915_gem_object *obj = intel_fb->obj;
  1616. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1617. int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
  1618. unsigned long stall_watermark = 200;
  1619. u32 dpfc_ctl;
  1620. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  1621. if (dpfc_ctl & DPFC_CTL_EN) {
  1622. if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
  1623. dev_priv->cfb_fence == obj->fence_reg &&
  1624. dev_priv->cfb_plane == intel_crtc->plane &&
  1625. dev_priv->cfb_offset == obj->gtt_offset &&
  1626. dev_priv->cfb_y == crtc->y)
  1627. return;
  1628. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
  1629. POSTING_READ(ILK_DPFC_CONTROL);
  1630. intel_wait_for_vblank(dev, intel_crtc->pipe);
  1631. }
  1632. dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
  1633. dev_priv->cfb_fence = obj->fence_reg;
  1634. dev_priv->cfb_plane = intel_crtc->plane;
  1635. dev_priv->cfb_offset = obj->gtt_offset;
  1636. dev_priv->cfb_y = crtc->y;
  1637. dpfc_ctl &= DPFC_RESERVED;
  1638. dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
  1639. if (obj->tiling_mode != I915_TILING_NONE) {
  1640. dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
  1641. I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
  1642. } else {
  1643. I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
  1644. }
  1645. I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
  1646. (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
  1647. (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
  1648. I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
  1649. I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
  1650. /* enable it... */
  1651. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  1652. if (IS_GEN6(dev)) {
  1653. I915_WRITE(SNB_DPFC_CTL_SA,
  1654. SNB_CPU_FENCE_ENABLE | dev_priv->cfb_fence);
  1655. I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
  1656. sandybridge_blit_fbc_update(dev);
  1657. }
  1658. DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
  1659. }
  1660. void ironlake_disable_fbc(struct drm_device *dev)
  1661. {
  1662. struct drm_i915_private *dev_priv = dev->dev_private;
  1663. u32 dpfc_ctl;
  1664. /* Disable compression */
  1665. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  1666. if (dpfc_ctl & DPFC_CTL_EN) {
  1667. dpfc_ctl &= ~DPFC_CTL_EN;
  1668. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
  1669. DRM_DEBUG_KMS("disabled FBC\n");
  1670. }
  1671. }
  1672. static bool ironlake_fbc_enabled(struct drm_device *dev)
  1673. {
  1674. struct drm_i915_private *dev_priv = dev->dev_private;
  1675. return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
  1676. }
  1677. bool intel_fbc_enabled(struct drm_device *dev)
  1678. {
  1679. struct drm_i915_private *dev_priv = dev->dev_private;
  1680. if (!dev_priv->display.fbc_enabled)
  1681. return false;
  1682. return dev_priv->display.fbc_enabled(dev);
  1683. }
  1684. void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  1685. {
  1686. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  1687. if (!dev_priv->display.enable_fbc)
  1688. return;
  1689. dev_priv->display.enable_fbc(crtc, interval);
  1690. }
  1691. void intel_disable_fbc(struct drm_device *dev)
  1692. {
  1693. struct drm_i915_private *dev_priv = dev->dev_private;
  1694. if (!dev_priv->display.disable_fbc)
  1695. return;
  1696. dev_priv->display.disable_fbc(dev);
  1697. }
  1698. /**
  1699. * intel_update_fbc - enable/disable FBC as needed
  1700. * @dev: the drm_device
  1701. *
  1702. * Set up the framebuffer compression hardware at mode set time. We
  1703. * enable it if possible:
  1704. * - plane A only (on pre-965)
  1705. * - no pixel mulitply/line duplication
  1706. * - no alpha buffer discard
  1707. * - no dual wide
  1708. * - framebuffer <= 2048 in width, 1536 in height
  1709. *
  1710. * We can't assume that any compression will take place (worst case),
  1711. * so the compressed buffer has to be the same size as the uncompressed
  1712. * one. It also must reside (along with the line length buffer) in
  1713. * stolen memory.
  1714. *
  1715. * We need to enable/disable FBC on a global basis.
  1716. */
  1717. static void intel_update_fbc(struct drm_device *dev)
  1718. {
  1719. struct drm_i915_private *dev_priv = dev->dev_private;
  1720. struct drm_crtc *crtc = NULL, *tmp_crtc;
  1721. struct intel_crtc *intel_crtc;
  1722. struct drm_framebuffer *fb;
  1723. struct intel_framebuffer *intel_fb;
  1724. struct drm_i915_gem_object *obj;
  1725. DRM_DEBUG_KMS("\n");
  1726. if (!i915_powersave)
  1727. return;
  1728. if (!I915_HAS_FBC(dev))
  1729. return;
  1730. /*
  1731. * If FBC is already on, we just have to verify that we can
  1732. * keep it that way...
  1733. * Need to disable if:
  1734. * - more than one pipe is active
  1735. * - changing FBC params (stride, fence, mode)
  1736. * - new fb is too large to fit in compressed buffer
  1737. * - going to an unsupported config (interlace, pixel multiply, etc.)
  1738. */
  1739. list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
  1740. if (tmp_crtc->enabled && tmp_crtc->fb) {
  1741. if (crtc) {
  1742. DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
  1743. dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
  1744. goto out_disable;
  1745. }
  1746. crtc = tmp_crtc;
  1747. }
  1748. }
  1749. if (!crtc || crtc->fb == NULL) {
  1750. DRM_DEBUG_KMS("no output, disabling\n");
  1751. dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
  1752. goto out_disable;
  1753. }
  1754. intel_crtc = to_intel_crtc(crtc);
  1755. fb = crtc->fb;
  1756. intel_fb = to_intel_framebuffer(fb);
  1757. obj = intel_fb->obj;
  1758. if (intel_fb->obj->base.size > dev_priv->cfb_size) {
  1759. DRM_DEBUG_KMS("framebuffer too large, disabling "
  1760. "compression\n");
  1761. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  1762. goto out_disable;
  1763. }
  1764. if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
  1765. (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
  1766. DRM_DEBUG_KMS("mode incompatible with compression, "
  1767. "disabling\n");
  1768. dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
  1769. goto out_disable;
  1770. }
  1771. if ((crtc->mode.hdisplay > 2048) ||
  1772. (crtc->mode.vdisplay > 1536)) {
  1773. DRM_DEBUG_KMS("mode too large for compression, disabling\n");
  1774. dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
  1775. goto out_disable;
  1776. }
  1777. if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
  1778. DRM_DEBUG_KMS("plane not 0, disabling compression\n");
  1779. dev_priv->no_fbc_reason = FBC_BAD_PLANE;
  1780. goto out_disable;
  1781. }
  1782. if (obj->tiling_mode != I915_TILING_X) {
  1783. DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
  1784. dev_priv->no_fbc_reason = FBC_NOT_TILED;
  1785. goto out_disable;
  1786. }
  1787. /* If the kernel debugger is active, always disable compression */
  1788. if (in_dbg_master())
  1789. goto out_disable;
  1790. intel_enable_fbc(crtc, 500);
  1791. return;
  1792. out_disable:
  1793. /* Multiple disables should be harmless */
  1794. if (intel_fbc_enabled(dev)) {
  1795. DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
  1796. intel_disable_fbc(dev);
  1797. }
  1798. }
  1799. int
  1800. intel_pin_and_fence_fb_obj(struct drm_device *dev,
  1801. struct drm_i915_gem_object *obj,
  1802. struct intel_ring_buffer *pipelined)
  1803. {
  1804. u32 alignment;
  1805. int ret;
  1806. switch (obj->tiling_mode) {
  1807. case I915_TILING_NONE:
  1808. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1809. alignment = 128 * 1024;
  1810. else if (INTEL_INFO(dev)->gen >= 4)
  1811. alignment = 4 * 1024;
  1812. else
  1813. alignment = 64 * 1024;
  1814. break;
  1815. case I915_TILING_X:
  1816. /* pin() will align the object as required by fence */
  1817. alignment = 0;
  1818. break;
  1819. case I915_TILING_Y:
  1820. /* FIXME: Is this true? */
  1821. DRM_ERROR("Y tiled not allowed for scan out buffers\n");
  1822. return -EINVAL;
  1823. default:
  1824. BUG();
  1825. }
  1826. ret = i915_gem_object_pin(obj, alignment, true);
  1827. if (ret)
  1828. return ret;
  1829. ret = i915_gem_object_set_to_display_plane(obj, pipelined);
  1830. if (ret)
  1831. goto err_unpin;
  1832. /* Install a fence for tiled scan-out. Pre-i965 always needs a
  1833. * fence, whereas 965+ only requires a fence if using
  1834. * framebuffer compression. For simplicity, we always install
  1835. * a fence as the cost is not that onerous.
  1836. */
  1837. if (obj->tiling_mode != I915_TILING_NONE) {
  1838. ret = i915_gem_object_get_fence(obj, pipelined, false);
  1839. if (ret)
  1840. goto err_unpin;
  1841. }
  1842. return 0;
  1843. err_unpin:
  1844. i915_gem_object_unpin(obj);
  1845. return ret;
  1846. }
  1847. /* Assume fb object is pinned & idle & fenced and just update base pointers */
  1848. static int
  1849. intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1850. int x, int y, enum mode_set_atomic state)
  1851. {
  1852. struct drm_device *dev = crtc->dev;
  1853. struct drm_i915_private *dev_priv = dev->dev_private;
  1854. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1855. struct intel_framebuffer *intel_fb;
  1856. struct drm_i915_gem_object *obj;
  1857. int plane = intel_crtc->plane;
  1858. unsigned long Start, Offset;
  1859. u32 dspcntr;
  1860. u32 reg;
  1861. switch (plane) {
  1862. case 0:
  1863. case 1:
  1864. break;
  1865. default:
  1866. DRM_ERROR("Can't update plane %d in SAREA\n", plane);
  1867. return -EINVAL;
  1868. }
  1869. intel_fb = to_intel_framebuffer(fb);
  1870. obj = intel_fb->obj;
  1871. reg = DSPCNTR(plane);
  1872. dspcntr = I915_READ(reg);
  1873. /* Mask out pixel format bits in case we change it */
  1874. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1875. switch (fb->bits_per_pixel) {
  1876. case 8:
  1877. dspcntr |= DISPPLANE_8BPP;
  1878. break;
  1879. case 16:
  1880. if (fb->depth == 15)
  1881. dspcntr |= DISPPLANE_15_16BPP;
  1882. else
  1883. dspcntr |= DISPPLANE_16BPP;
  1884. break;
  1885. case 24:
  1886. case 32:
  1887. dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
  1888. break;
  1889. default:
  1890. DRM_ERROR("Unknown color depth\n");
  1891. return -EINVAL;
  1892. }
  1893. if (INTEL_INFO(dev)->gen >= 4) {
  1894. if (obj->tiling_mode != I915_TILING_NONE)
  1895. dspcntr |= DISPPLANE_TILED;
  1896. else
  1897. dspcntr &= ~DISPPLANE_TILED;
  1898. }
  1899. if (HAS_PCH_SPLIT(dev))
  1900. /* must disable */
  1901. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1902. I915_WRITE(reg, dspcntr);
  1903. Start = obj->gtt_offset;
  1904. Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
  1905. DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
  1906. Start, Offset, x, y, fb->pitch);
  1907. I915_WRITE(DSPSTRIDE(plane), fb->pitch);
  1908. if (INTEL_INFO(dev)->gen >= 4) {
  1909. I915_WRITE(DSPSURF(plane), Start);
  1910. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1911. I915_WRITE(DSPADDR(plane), Offset);
  1912. } else
  1913. I915_WRITE(DSPADDR(plane), Start + Offset);
  1914. POSTING_READ(reg);
  1915. intel_update_fbc(dev);
  1916. intel_increase_pllclock(crtc);
  1917. return 0;
  1918. }
  1919. static int
  1920. intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
  1921. struct drm_framebuffer *old_fb)
  1922. {
  1923. struct drm_device *dev = crtc->dev;
  1924. struct drm_i915_master_private *master_priv;
  1925. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1926. int ret;
  1927. /* no fb bound */
  1928. if (!crtc->fb) {
  1929. DRM_DEBUG_KMS("No FB bound\n");
  1930. return 0;
  1931. }
  1932. switch (intel_crtc->plane) {
  1933. case 0:
  1934. case 1:
  1935. break;
  1936. default:
  1937. return -EINVAL;
  1938. }
  1939. mutex_lock(&dev->struct_mutex);
  1940. ret = intel_pin_and_fence_fb_obj(dev,
  1941. to_intel_framebuffer(crtc->fb)->obj,
  1942. NULL);
  1943. if (ret != 0) {
  1944. mutex_unlock(&dev->struct_mutex);
  1945. return ret;
  1946. }
  1947. if (old_fb) {
  1948. struct drm_i915_private *dev_priv = dev->dev_private;
  1949. struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
  1950. wait_event(dev_priv->pending_flip_queue,
  1951. atomic_read(&obj->pending_flip) == 0);
  1952. /* Big Hammer, we also need to ensure that any pending
  1953. * MI_WAIT_FOR_EVENT inside a user batch buffer on the
  1954. * current scanout is retired before unpinning the old
  1955. * framebuffer.
  1956. */
  1957. ret = i915_gem_object_flush_gpu(obj, false);
  1958. if (ret) {
  1959. i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
  1960. mutex_unlock(&dev->struct_mutex);
  1961. return ret;
  1962. }
  1963. }
  1964. ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
  1965. LEAVE_ATOMIC_MODE_SET);
  1966. if (ret) {
  1967. i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
  1968. mutex_unlock(&dev->struct_mutex);
  1969. return ret;
  1970. }
  1971. if (old_fb) {
  1972. intel_wait_for_vblank(dev, intel_crtc->pipe);
  1973. i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
  1974. }
  1975. mutex_unlock(&dev->struct_mutex);
  1976. if (!dev->primary->master)
  1977. return 0;
  1978. master_priv = dev->primary->master->driver_priv;
  1979. if (!master_priv->sarea_priv)
  1980. return 0;
  1981. if (intel_crtc->pipe) {
  1982. master_priv->sarea_priv->pipeB_x = x;
  1983. master_priv->sarea_priv->pipeB_y = y;
  1984. } else {
  1985. master_priv->sarea_priv->pipeA_x = x;
  1986. master_priv->sarea_priv->pipeA_y = y;
  1987. }
  1988. return 0;
  1989. }
  1990. static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
  1991. {
  1992. struct drm_device *dev = crtc->dev;
  1993. struct drm_i915_private *dev_priv = dev->dev_private;
  1994. u32 dpa_ctl;
  1995. DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
  1996. dpa_ctl = I915_READ(DP_A);
  1997. dpa_ctl &= ~DP_PLL_FREQ_MASK;
  1998. if (clock < 200000) {
  1999. u32 temp;
  2000. dpa_ctl |= DP_PLL_FREQ_160MHZ;
  2001. /* workaround for 160Mhz:
  2002. 1) program 0x4600c bits 15:0 = 0x8124
  2003. 2) program 0x46010 bit 0 = 1
  2004. 3) program 0x46034 bit 24 = 1
  2005. 4) program 0x64000 bit 14 = 1
  2006. */
  2007. temp = I915_READ(0x4600c);
  2008. temp &= 0xffff0000;
  2009. I915_WRITE(0x4600c, temp | 0x8124);
  2010. temp = I915_READ(0x46010);
  2011. I915_WRITE(0x46010, temp | 1);
  2012. temp = I915_READ(0x46034);
  2013. I915_WRITE(0x46034, temp | (1 << 24));
  2014. } else {
  2015. dpa_ctl |= DP_PLL_FREQ_270MHZ;
  2016. }
  2017. I915_WRITE(DP_A, dpa_ctl);
  2018. POSTING_READ(DP_A);
  2019. udelay(500);
  2020. }
  2021. static void intel_fdi_normal_train(struct drm_crtc *crtc)
  2022. {
  2023. struct drm_device *dev = crtc->dev;
  2024. struct drm_i915_private *dev_priv = dev->dev_private;
  2025. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2026. int pipe = intel_crtc->pipe;
  2027. u32 reg, temp;
  2028. /* enable normal train */
  2029. reg = FDI_TX_CTL(pipe);
  2030. temp = I915_READ(reg);
  2031. temp &= ~FDI_LINK_TRAIN_NONE;
  2032. temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
  2033. I915_WRITE(reg, temp);
  2034. reg = FDI_RX_CTL(pipe);
  2035. temp = I915_READ(reg);
  2036. if (HAS_PCH_CPT(dev)) {
  2037. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2038. temp |= FDI_LINK_TRAIN_NORMAL_CPT;
  2039. } else {
  2040. temp &= ~FDI_LINK_TRAIN_NONE;
  2041. temp |= FDI_LINK_TRAIN_NONE;
  2042. }
  2043. I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
  2044. /* wait one idle pattern time */
  2045. POSTING_READ(reg);
  2046. udelay(1000);
  2047. }
  2048. /* The FDI link training functions for ILK/Ibexpeak. */
  2049. static void ironlake_fdi_link_train(struct drm_crtc *crtc)
  2050. {
  2051. struct drm_device *dev = crtc->dev;
  2052. struct drm_i915_private *dev_priv = dev->dev_private;
  2053. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2054. int pipe = intel_crtc->pipe;
  2055. int plane = intel_crtc->plane;
  2056. u32 reg, temp, tries;
  2057. /* FDI needs bits from pipe & plane first */
  2058. assert_pipe_enabled(dev_priv, pipe);
  2059. assert_plane_enabled(dev_priv, plane);
  2060. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2061. for train result */
  2062. reg = FDI_RX_IMR(pipe);
  2063. temp = I915_READ(reg);
  2064. temp &= ~FDI_RX_SYMBOL_LOCK;
  2065. temp &= ~FDI_RX_BIT_LOCK;
  2066. I915_WRITE(reg, temp);
  2067. I915_READ(reg);
  2068. udelay(150);
  2069. /* enable CPU FDI TX and PCH FDI RX */
  2070. reg = FDI_TX_CTL(pipe);
  2071. temp = I915_READ(reg);
  2072. temp &= ~(7 << 19);
  2073. temp |= (intel_crtc->fdi_lanes - 1) << 19;
  2074. temp &= ~FDI_LINK_TRAIN_NONE;
  2075. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2076. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2077. reg = FDI_RX_CTL(pipe);
  2078. temp = I915_READ(reg);
  2079. temp &= ~FDI_LINK_TRAIN_NONE;
  2080. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2081. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2082. POSTING_READ(reg);
  2083. udelay(150);
  2084. /* Ironlake workaround, enable clock pointer after FDI enable*/
  2085. if (HAS_PCH_IBX(dev)) {
  2086. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2087. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
  2088. FDI_RX_PHASE_SYNC_POINTER_EN);
  2089. }
  2090. reg = FDI_RX_IIR(pipe);
  2091. for (tries = 0; tries < 5; tries++) {
  2092. temp = I915_READ(reg);
  2093. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2094. if ((temp & FDI_RX_BIT_LOCK)) {
  2095. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2096. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2097. break;
  2098. }
  2099. }
  2100. if (tries == 5)
  2101. DRM_ERROR("FDI train 1 fail!\n");
  2102. /* Train 2 */
  2103. reg = FDI_TX_CTL(pipe);
  2104. temp = I915_READ(reg);
  2105. temp &= ~FDI_LINK_TRAIN_NONE;
  2106. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2107. I915_WRITE(reg, temp);
  2108. reg = FDI_RX_CTL(pipe);
  2109. temp = I915_READ(reg);
  2110. temp &= ~FDI_LINK_TRAIN_NONE;
  2111. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2112. I915_WRITE(reg, temp);
  2113. POSTING_READ(reg);
  2114. udelay(150);
  2115. reg = FDI_RX_IIR(pipe);
  2116. for (tries = 0; tries < 5; tries++) {
  2117. temp = I915_READ(reg);
  2118. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2119. if (temp & FDI_RX_SYMBOL_LOCK) {
  2120. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2121. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2122. break;
  2123. }
  2124. }
  2125. if (tries == 5)
  2126. DRM_ERROR("FDI train 2 fail!\n");
  2127. DRM_DEBUG_KMS("FDI train done\n");
  2128. }
  2129. static const int snb_b_fdi_train_param [] = {
  2130. FDI_LINK_TRAIN_400MV_0DB_SNB_B,
  2131. FDI_LINK_TRAIN_400MV_6DB_SNB_B,
  2132. FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
  2133. FDI_LINK_TRAIN_800MV_0DB_SNB_B,
  2134. };
  2135. /* The FDI link training functions for SNB/Cougarpoint. */
  2136. static void gen6_fdi_link_train(struct drm_crtc *crtc)
  2137. {
  2138. struct drm_device *dev = crtc->dev;
  2139. struct drm_i915_private *dev_priv = dev->dev_private;
  2140. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2141. int pipe = intel_crtc->pipe;
  2142. u32 reg, temp, i;
  2143. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2144. for train result */
  2145. reg = FDI_RX_IMR(pipe);
  2146. temp = I915_READ(reg);
  2147. temp &= ~FDI_RX_SYMBOL_LOCK;
  2148. temp &= ~FDI_RX_BIT_LOCK;
  2149. I915_WRITE(reg, temp);
  2150. POSTING_READ(reg);
  2151. udelay(150);
  2152. /* enable CPU FDI TX and PCH FDI RX */
  2153. reg = FDI_TX_CTL(pipe);
  2154. temp = I915_READ(reg);
  2155. temp &= ~(7 << 19);
  2156. temp |= (intel_crtc->fdi_lanes - 1) << 19;
  2157. temp &= ~FDI_LINK_TRAIN_NONE;
  2158. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2159. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2160. /* SNB-B */
  2161. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2162. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2163. reg = FDI_RX_CTL(pipe);
  2164. temp = I915_READ(reg);
  2165. if (HAS_PCH_CPT(dev)) {
  2166. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2167. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2168. } else {
  2169. temp &= ~FDI_LINK_TRAIN_NONE;
  2170. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2171. }
  2172. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2173. POSTING_READ(reg);
  2174. udelay(150);
  2175. for (i = 0; i < 4; i++ ) {
  2176. reg = FDI_TX_CTL(pipe);
  2177. temp = I915_READ(reg);
  2178. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2179. temp |= snb_b_fdi_train_param[i];
  2180. I915_WRITE(reg, temp);
  2181. POSTING_READ(reg);
  2182. udelay(500);
  2183. reg = FDI_RX_IIR(pipe);
  2184. temp = I915_READ(reg);
  2185. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2186. if (temp & FDI_RX_BIT_LOCK) {
  2187. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2188. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2189. break;
  2190. }
  2191. }
  2192. if (i == 4)
  2193. DRM_ERROR("FDI train 1 fail!\n");
  2194. /* Train 2 */
  2195. reg = FDI_TX_CTL(pipe);
  2196. temp = I915_READ(reg);
  2197. temp &= ~FDI_LINK_TRAIN_NONE;
  2198. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2199. if (IS_GEN6(dev)) {
  2200. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2201. /* SNB-B */
  2202. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2203. }
  2204. I915_WRITE(reg, temp);
  2205. reg = FDI_RX_CTL(pipe);
  2206. temp = I915_READ(reg);
  2207. if (HAS_PCH_CPT(dev)) {
  2208. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2209. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2210. } else {
  2211. temp &= ~FDI_LINK_TRAIN_NONE;
  2212. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2213. }
  2214. I915_WRITE(reg, temp);
  2215. POSTING_READ(reg);
  2216. udelay(150);
  2217. for (i = 0; i < 4; i++ ) {
  2218. reg = FDI_TX_CTL(pipe);
  2219. temp = I915_READ(reg);
  2220. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2221. temp |= snb_b_fdi_train_param[i];
  2222. I915_WRITE(reg, temp);
  2223. POSTING_READ(reg);
  2224. udelay(500);
  2225. reg = FDI_RX_IIR(pipe);
  2226. temp = I915_READ(reg);
  2227. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2228. if (temp & FDI_RX_SYMBOL_LOCK) {
  2229. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2230. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2231. break;
  2232. }
  2233. }
  2234. if (i == 4)
  2235. DRM_ERROR("FDI train 2 fail!\n");
  2236. DRM_DEBUG_KMS("FDI train done.\n");
  2237. }
  2238. static void ironlake_fdi_enable(struct drm_crtc *crtc)
  2239. {
  2240. struct drm_device *dev = crtc->dev;
  2241. struct drm_i915_private *dev_priv = dev->dev_private;
  2242. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2243. int pipe = intel_crtc->pipe;
  2244. u32 reg, temp;
  2245. /* Write the TU size bits so error detection works */
  2246. I915_WRITE(FDI_RX_TUSIZE1(pipe),
  2247. I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
  2248. /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
  2249. reg = FDI_RX_CTL(pipe);
  2250. temp = I915_READ(reg);
  2251. temp &= ~((0x7 << 19) | (0x7 << 16));
  2252. temp |= (intel_crtc->fdi_lanes - 1) << 19;
  2253. temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
  2254. I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
  2255. POSTING_READ(reg);
  2256. udelay(200);
  2257. /* Switch from Rawclk to PCDclk */
  2258. temp = I915_READ(reg);
  2259. I915_WRITE(reg, temp | FDI_PCDCLK);
  2260. POSTING_READ(reg);
  2261. udelay(200);
  2262. /* Enable CPU FDI TX PLL, always on for Ironlake */
  2263. reg = FDI_TX_CTL(pipe);
  2264. temp = I915_READ(reg);
  2265. if ((temp & FDI_TX_PLL_ENABLE) == 0) {
  2266. I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
  2267. POSTING_READ(reg);
  2268. udelay(100);
  2269. }
  2270. }
  2271. static void ironlake_fdi_disable(struct drm_crtc *crtc)
  2272. {
  2273. struct drm_device *dev = crtc->dev;
  2274. struct drm_i915_private *dev_priv = dev->dev_private;
  2275. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2276. int pipe = intel_crtc->pipe;
  2277. u32 reg, temp;
  2278. /* disable CPU FDI tx and PCH FDI rx */
  2279. reg = FDI_TX_CTL(pipe);
  2280. temp = I915_READ(reg);
  2281. I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
  2282. POSTING_READ(reg);
  2283. reg = FDI_RX_CTL(pipe);
  2284. temp = I915_READ(reg);
  2285. temp &= ~(0x7 << 16);
  2286. temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
  2287. I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
  2288. POSTING_READ(reg);
  2289. udelay(100);
  2290. /* Ironlake workaround, disable clock pointer after downing FDI */
  2291. if (HAS_PCH_IBX(dev)) {
  2292. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2293. I915_WRITE(FDI_RX_CHICKEN(pipe),
  2294. I915_READ(FDI_RX_CHICKEN(pipe) &
  2295. ~FDI_RX_PHASE_SYNC_POINTER_EN));
  2296. }
  2297. /* still set train pattern 1 */
  2298. reg = FDI_TX_CTL(pipe);
  2299. temp = I915_READ(reg);
  2300. temp &= ~FDI_LINK_TRAIN_NONE;
  2301. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2302. I915_WRITE(reg, temp);
  2303. reg = FDI_RX_CTL(pipe);
  2304. temp = I915_READ(reg);
  2305. if (HAS_PCH_CPT(dev)) {
  2306. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2307. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2308. } else {
  2309. temp &= ~FDI_LINK_TRAIN_NONE;
  2310. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2311. }
  2312. /* BPC in FDI rx is consistent with that in PIPECONF */
  2313. temp &= ~(0x07 << 16);
  2314. temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
  2315. I915_WRITE(reg, temp);
  2316. POSTING_READ(reg);
  2317. udelay(100);
  2318. }
  2319. /*
  2320. * When we disable a pipe, we need to clear any pending scanline wait events
  2321. * to avoid hanging the ring, which we assume we are waiting on.
  2322. */
  2323. static void intel_clear_scanline_wait(struct drm_device *dev)
  2324. {
  2325. struct drm_i915_private *dev_priv = dev->dev_private;
  2326. struct intel_ring_buffer *ring;
  2327. u32 tmp;
  2328. if (IS_GEN2(dev))
  2329. /* Can't break the hang on i8xx */
  2330. return;
  2331. ring = LP_RING(dev_priv);
  2332. tmp = I915_READ_CTL(ring);
  2333. if (tmp & RING_WAIT)
  2334. I915_WRITE_CTL(ring, tmp);
  2335. }
  2336. static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
  2337. {
  2338. struct drm_i915_gem_object *obj;
  2339. struct drm_i915_private *dev_priv;
  2340. if (crtc->fb == NULL)
  2341. return;
  2342. obj = to_intel_framebuffer(crtc->fb)->obj;
  2343. dev_priv = crtc->dev->dev_private;
  2344. wait_event(dev_priv->pending_flip_queue,
  2345. atomic_read(&obj->pending_flip) == 0);
  2346. }
  2347. static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
  2348. {
  2349. struct drm_device *dev = crtc->dev;
  2350. struct drm_mode_config *mode_config = &dev->mode_config;
  2351. struct intel_encoder *encoder;
  2352. /*
  2353. * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
  2354. * must be driven by its own crtc; no sharing is possible.
  2355. */
  2356. list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
  2357. if (encoder->base.crtc != crtc)
  2358. continue;
  2359. switch (encoder->type) {
  2360. case INTEL_OUTPUT_EDP:
  2361. if (!intel_encoder_is_pch_edp(&encoder->base))
  2362. return false;
  2363. continue;
  2364. }
  2365. }
  2366. return true;
  2367. }
  2368. /*
  2369. * Enable PCH resources required for PCH ports:
  2370. * - PCH PLLs
  2371. * - FDI training & RX/TX
  2372. * - update transcoder timings
  2373. * - DP transcoding bits
  2374. * - transcoder
  2375. */
  2376. static void ironlake_pch_enable(struct drm_crtc *crtc)
  2377. {
  2378. struct drm_device *dev = crtc->dev;
  2379. struct drm_i915_private *dev_priv = dev->dev_private;
  2380. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2381. int pipe = intel_crtc->pipe;
  2382. u32 reg, temp;
  2383. /* For PCH output, training FDI link */
  2384. if (IS_GEN6(dev))
  2385. gen6_fdi_link_train(crtc);
  2386. else
  2387. ironlake_fdi_link_train(crtc);
  2388. intel_enable_pch_pll(dev_priv, pipe);
  2389. if (HAS_PCH_CPT(dev)) {
  2390. /* Be sure PCH DPLL SEL is set */
  2391. temp = I915_READ(PCH_DPLL_SEL);
  2392. if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
  2393. temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
  2394. else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
  2395. temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
  2396. I915_WRITE(PCH_DPLL_SEL, temp);
  2397. }
  2398. /* set transcoder timing, panel must allow it */
  2399. assert_panel_unlocked(dev_priv, pipe);
  2400. I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
  2401. I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
  2402. I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
  2403. I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
  2404. I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
  2405. I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
  2406. intel_fdi_normal_train(crtc);
  2407. /* For PCH DP, enable TRANS_DP_CTL */
  2408. if (HAS_PCH_CPT(dev) &&
  2409. intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  2410. reg = TRANS_DP_CTL(pipe);
  2411. temp = I915_READ(reg);
  2412. temp &= ~(TRANS_DP_PORT_SEL_MASK |
  2413. TRANS_DP_SYNC_MASK |
  2414. TRANS_DP_BPC_MASK);
  2415. temp |= (TRANS_DP_OUTPUT_ENABLE |
  2416. TRANS_DP_ENH_FRAMING);
  2417. temp |= TRANS_DP_8BPC;
  2418. if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
  2419. temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
  2420. if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
  2421. temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
  2422. switch (intel_trans_dp_port_sel(crtc)) {
  2423. case PCH_DP_B:
  2424. temp |= TRANS_DP_PORT_SEL_B;
  2425. break;
  2426. case PCH_DP_C:
  2427. temp |= TRANS_DP_PORT_SEL_C;
  2428. break;
  2429. case PCH_DP_D:
  2430. temp |= TRANS_DP_PORT_SEL_D;
  2431. break;
  2432. default:
  2433. DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
  2434. temp |= TRANS_DP_PORT_SEL_B;
  2435. break;
  2436. }
  2437. I915_WRITE(reg, temp);
  2438. }
  2439. intel_enable_transcoder(dev_priv, pipe);
  2440. }
  2441. static void ironlake_crtc_enable(struct drm_crtc *crtc)
  2442. {
  2443. struct drm_device *dev = crtc->dev;
  2444. struct drm_i915_private *dev_priv = dev->dev_private;
  2445. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2446. int pipe = intel_crtc->pipe;
  2447. int plane = intel_crtc->plane;
  2448. u32 temp;
  2449. bool is_pch_port;
  2450. if (intel_crtc->active)
  2451. return;
  2452. intel_crtc->active = true;
  2453. intel_update_watermarks(dev);
  2454. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  2455. temp = I915_READ(PCH_LVDS);
  2456. if ((temp & LVDS_PORT_EN) == 0)
  2457. I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
  2458. }
  2459. is_pch_port = intel_crtc_driving_pch(crtc);
  2460. if (is_pch_port)
  2461. ironlake_fdi_enable(crtc);
  2462. else
  2463. ironlake_fdi_disable(crtc);
  2464. /* Enable panel fitting for LVDS */
  2465. if (dev_priv->pch_pf_size &&
  2466. (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
  2467. /* Force use of hard-coded filter coefficients
  2468. * as some pre-programmed values are broken,
  2469. * e.g. x201.
  2470. */
  2471. I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
  2472. PF_ENABLE | PF_FILTER_MED_3x3);
  2473. I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
  2474. dev_priv->pch_pf_pos);
  2475. I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
  2476. dev_priv->pch_pf_size);
  2477. }
  2478. intel_enable_pipe(dev_priv, pipe, is_pch_port);
  2479. intel_enable_plane(dev_priv, plane, pipe);
  2480. if (is_pch_port)
  2481. ironlake_pch_enable(crtc);
  2482. intel_crtc_load_lut(crtc);
  2483. intel_update_fbc(dev);
  2484. intel_crtc_update_cursor(crtc, true);
  2485. }
  2486. static void ironlake_crtc_disable(struct drm_crtc *crtc)
  2487. {
  2488. struct drm_device *dev = crtc->dev;
  2489. struct drm_i915_private *dev_priv = dev->dev_private;
  2490. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2491. int pipe = intel_crtc->pipe;
  2492. int plane = intel_crtc->plane;
  2493. u32 reg, temp;
  2494. if (!intel_crtc->active)
  2495. return;
  2496. intel_crtc_wait_for_pending_flips(crtc);
  2497. drm_vblank_off(dev, pipe);
  2498. intel_crtc_update_cursor(crtc, false);
  2499. intel_disable_plane(dev_priv, plane, pipe);
  2500. if (dev_priv->cfb_plane == plane &&
  2501. dev_priv->display.disable_fbc)
  2502. dev_priv->display.disable_fbc(dev);
  2503. intel_disable_pipe(dev_priv, pipe);
  2504. /* Disable PF */
  2505. I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
  2506. I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
  2507. ironlake_fdi_disable(crtc);
  2508. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  2509. temp = I915_READ(PCH_LVDS);
  2510. if (temp & LVDS_PORT_EN) {
  2511. I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
  2512. POSTING_READ(PCH_LVDS);
  2513. udelay(100);
  2514. }
  2515. }
  2516. intel_disable_transcoder(dev_priv, pipe);
  2517. if (HAS_PCH_CPT(dev)) {
  2518. /* disable TRANS_DP_CTL */
  2519. reg = TRANS_DP_CTL(pipe);
  2520. temp = I915_READ(reg);
  2521. temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
  2522. temp |= TRANS_DP_PORT_SEL_NONE;
  2523. I915_WRITE(reg, temp);
  2524. /* disable DPLL_SEL */
  2525. temp = I915_READ(PCH_DPLL_SEL);
  2526. if (pipe == 0)
  2527. temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
  2528. else
  2529. temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
  2530. I915_WRITE(PCH_DPLL_SEL, temp);
  2531. }
  2532. /* disable PCH DPLL */
  2533. intel_disable_pch_pll(dev_priv, pipe);
  2534. /* Switch from PCDclk to Rawclk */
  2535. reg = FDI_RX_CTL(pipe);
  2536. temp = I915_READ(reg);
  2537. I915_WRITE(reg, temp & ~FDI_PCDCLK);
  2538. /* Disable CPU FDI TX PLL */
  2539. reg = FDI_TX_CTL(pipe);
  2540. temp = I915_READ(reg);
  2541. I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
  2542. POSTING_READ(reg);
  2543. udelay(100);
  2544. reg = FDI_RX_CTL(pipe);
  2545. temp = I915_READ(reg);
  2546. I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
  2547. /* Wait for the clocks to turn off. */
  2548. POSTING_READ(reg);
  2549. udelay(100);
  2550. intel_crtc->active = false;
  2551. intel_update_watermarks(dev);
  2552. intel_update_fbc(dev);
  2553. intel_clear_scanline_wait(dev);
  2554. }
  2555. static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
  2556. {
  2557. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2558. int pipe = intel_crtc->pipe;
  2559. int plane = intel_crtc->plane;
  2560. /* XXX: When our outputs are all unaware of DPMS modes other than off
  2561. * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
  2562. */
  2563. switch (mode) {
  2564. case DRM_MODE_DPMS_ON:
  2565. case DRM_MODE_DPMS_STANDBY:
  2566. case DRM_MODE_DPMS_SUSPEND:
  2567. DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
  2568. ironlake_crtc_enable(crtc);
  2569. break;
  2570. case DRM_MODE_DPMS_OFF:
  2571. DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
  2572. ironlake_crtc_disable(crtc);
  2573. break;
  2574. }
  2575. }
  2576. static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
  2577. {
  2578. if (!enable && intel_crtc->overlay) {
  2579. struct drm_device *dev = intel_crtc->base.dev;
  2580. mutex_lock(&dev->struct_mutex);
  2581. (void) intel_overlay_switch_off(intel_crtc->overlay, false);
  2582. mutex_unlock(&dev->struct_mutex);
  2583. }
  2584. /* Let userspace switch the overlay on again. In most cases userspace
  2585. * has to recompute where to put it anyway.
  2586. */
  2587. }
  2588. static void i9xx_crtc_enable(struct drm_crtc *crtc)
  2589. {
  2590. struct drm_device *dev = crtc->dev;
  2591. struct drm_i915_private *dev_priv = dev->dev_private;
  2592. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2593. int pipe = intel_crtc->pipe;
  2594. int plane = intel_crtc->plane;
  2595. if (intel_crtc->active)
  2596. return;
  2597. intel_crtc->active = true;
  2598. intel_update_watermarks(dev);
  2599. intel_enable_pll(dev_priv, pipe);
  2600. intel_enable_pipe(dev_priv, pipe, false);
  2601. intel_enable_plane(dev_priv, plane, pipe);
  2602. intel_crtc_load_lut(crtc);
  2603. intel_update_fbc(dev);
  2604. /* Give the overlay scaler a chance to enable if it's on this pipe */
  2605. intel_crtc_dpms_overlay(intel_crtc, true);
  2606. intel_crtc_update_cursor(crtc, true);
  2607. }
  2608. static void i9xx_crtc_disable(struct drm_crtc *crtc)
  2609. {
  2610. struct drm_device *dev = crtc->dev;
  2611. struct drm_i915_private *dev_priv = dev->dev_private;
  2612. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2613. int pipe = intel_crtc->pipe;
  2614. int plane = intel_crtc->plane;
  2615. if (!intel_crtc->active)
  2616. return;
  2617. /* Give the overlay scaler a chance to disable if it's on this pipe */
  2618. intel_crtc_wait_for_pending_flips(crtc);
  2619. drm_vblank_off(dev, pipe);
  2620. intel_crtc_dpms_overlay(intel_crtc, false);
  2621. intel_crtc_update_cursor(crtc, false);
  2622. if (dev_priv->cfb_plane == plane &&
  2623. dev_priv->display.disable_fbc)
  2624. dev_priv->display.disable_fbc(dev);
  2625. intel_disable_plane(dev_priv, plane, pipe);
  2626. intel_disable_pipe(dev_priv, pipe);
  2627. intel_disable_pll(dev_priv, pipe);
  2628. intel_crtc->active = false;
  2629. intel_update_fbc(dev);
  2630. intel_update_watermarks(dev);
  2631. intel_clear_scanline_wait(dev);
  2632. }
  2633. static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
  2634. {
  2635. /* XXX: When our outputs are all unaware of DPMS modes other than off
  2636. * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
  2637. */
  2638. switch (mode) {
  2639. case DRM_MODE_DPMS_ON:
  2640. case DRM_MODE_DPMS_STANDBY:
  2641. case DRM_MODE_DPMS_SUSPEND:
  2642. i9xx_crtc_enable(crtc);
  2643. break;
  2644. case DRM_MODE_DPMS_OFF:
  2645. i9xx_crtc_disable(crtc);
  2646. break;
  2647. }
  2648. }
  2649. /**
  2650. * Sets the power management mode of the pipe and plane.
  2651. */
  2652. static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
  2653. {
  2654. struct drm_device *dev = crtc->dev;
  2655. struct drm_i915_private *dev_priv = dev->dev_private;
  2656. struct drm_i915_master_private *master_priv;
  2657. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2658. int pipe = intel_crtc->pipe;
  2659. bool enabled;
  2660. if (intel_crtc->dpms_mode == mode)
  2661. return;
  2662. intel_crtc->dpms_mode = mode;
  2663. dev_priv->display.dpms(crtc, mode);
  2664. if (!dev->primary->master)
  2665. return;
  2666. master_priv = dev->primary->master->driver_priv;
  2667. if (!master_priv->sarea_priv)
  2668. return;
  2669. enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
  2670. switch (pipe) {
  2671. case 0:
  2672. master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
  2673. master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
  2674. break;
  2675. case 1:
  2676. master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
  2677. master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
  2678. break;
  2679. default:
  2680. DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
  2681. break;
  2682. }
  2683. }
  2684. static void intel_crtc_disable(struct drm_crtc *crtc)
  2685. {
  2686. struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
  2687. struct drm_device *dev = crtc->dev;
  2688. crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
  2689. if (crtc->fb) {
  2690. mutex_lock(&dev->struct_mutex);
  2691. i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
  2692. mutex_unlock(&dev->struct_mutex);
  2693. }
  2694. }
  2695. /* Prepare for a mode set.
  2696. *
  2697. * Note we could be a lot smarter here. We need to figure out which outputs
  2698. * will be enabled, which disabled (in short, how the config will changes)
  2699. * and perform the minimum necessary steps to accomplish that, e.g. updating
  2700. * watermarks, FBC configuration, making sure PLLs are programmed correctly,
  2701. * panel fitting is in the proper state, etc.
  2702. */
  2703. static void i9xx_crtc_prepare(struct drm_crtc *crtc)
  2704. {
  2705. i9xx_crtc_disable(crtc);
  2706. }
  2707. static void i9xx_crtc_commit(struct drm_crtc *crtc)
  2708. {
  2709. i9xx_crtc_enable(crtc);
  2710. }
  2711. static void ironlake_crtc_prepare(struct drm_crtc *crtc)
  2712. {
  2713. ironlake_crtc_disable(crtc);
  2714. }
  2715. static void ironlake_crtc_commit(struct drm_crtc *crtc)
  2716. {
  2717. ironlake_crtc_enable(crtc);
  2718. }
  2719. void intel_encoder_prepare (struct drm_encoder *encoder)
  2720. {
  2721. struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  2722. /* lvds has its own version of prepare see intel_lvds_prepare */
  2723. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
  2724. }
  2725. void intel_encoder_commit (struct drm_encoder *encoder)
  2726. {
  2727. struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  2728. /* lvds has its own version of commit see intel_lvds_commit */
  2729. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
  2730. }
  2731. void intel_encoder_destroy(struct drm_encoder *encoder)
  2732. {
  2733. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  2734. drm_encoder_cleanup(encoder);
  2735. kfree(intel_encoder);
  2736. }
  2737. static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
  2738. struct drm_display_mode *mode,
  2739. struct drm_display_mode *adjusted_mode)
  2740. {
  2741. struct drm_device *dev = crtc->dev;
  2742. if (HAS_PCH_SPLIT(dev)) {
  2743. /* FDI link clock is fixed at 2.7G */
  2744. if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
  2745. return false;
  2746. }
  2747. /* XXX some encoders set the crtcinfo, others don't.
  2748. * Obviously we need some form of conflict resolution here...
  2749. */
  2750. if (adjusted_mode->crtc_htotal == 0)
  2751. drm_mode_set_crtcinfo(adjusted_mode, 0);
  2752. return true;
  2753. }
  2754. static int i945_get_display_clock_speed(struct drm_device *dev)
  2755. {
  2756. return 400000;
  2757. }
  2758. static int i915_get_display_clock_speed(struct drm_device *dev)
  2759. {
  2760. return 333000;
  2761. }
  2762. static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
  2763. {
  2764. return 200000;
  2765. }
  2766. static int i915gm_get_display_clock_speed(struct drm_device *dev)
  2767. {
  2768. u16 gcfgc = 0;
  2769. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  2770. if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
  2771. return 133000;
  2772. else {
  2773. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  2774. case GC_DISPLAY_CLOCK_333_MHZ:
  2775. return 333000;
  2776. default:
  2777. case GC_DISPLAY_CLOCK_190_200_MHZ:
  2778. return 190000;
  2779. }
  2780. }
  2781. }
  2782. static int i865_get_display_clock_speed(struct drm_device *dev)
  2783. {
  2784. return 266000;
  2785. }
  2786. static int i855_get_display_clock_speed(struct drm_device *dev)
  2787. {
  2788. u16 hpllcc = 0;
  2789. /* Assume that the hardware is in the high speed state. This
  2790. * should be the default.
  2791. */
  2792. switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
  2793. case GC_CLOCK_133_200:
  2794. case GC_CLOCK_100_200:
  2795. return 200000;
  2796. case GC_CLOCK_166_250:
  2797. return 250000;
  2798. case GC_CLOCK_100_133:
  2799. return 133000;
  2800. }
  2801. /* Shouldn't happen */
  2802. return 0;
  2803. }
  2804. static int i830_get_display_clock_speed(struct drm_device *dev)
  2805. {
  2806. return 133000;
  2807. }
  2808. struct fdi_m_n {
  2809. u32 tu;
  2810. u32 gmch_m;
  2811. u32 gmch_n;
  2812. u32 link_m;
  2813. u32 link_n;
  2814. };
  2815. static void
  2816. fdi_reduce_ratio(u32 *num, u32 *den)
  2817. {
  2818. while (*num > 0xffffff || *den > 0xffffff) {
  2819. *num >>= 1;
  2820. *den >>= 1;
  2821. }
  2822. }
  2823. static void
  2824. ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
  2825. int link_clock, struct fdi_m_n *m_n)
  2826. {
  2827. m_n->tu = 64; /* default size */
  2828. /* BUG_ON(pixel_clock > INT_MAX / 36); */
  2829. m_n->gmch_m = bits_per_pixel * pixel_clock;
  2830. m_n->gmch_n = link_clock * nlanes * 8;
  2831. fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
  2832. m_n->link_m = pixel_clock;
  2833. m_n->link_n = link_clock;
  2834. fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
  2835. }
  2836. struct intel_watermark_params {
  2837. unsigned long fifo_size;
  2838. unsigned long max_wm;
  2839. unsigned long default_wm;
  2840. unsigned long guard_size;
  2841. unsigned long cacheline_size;
  2842. };
  2843. /* Pineview has different values for various configs */
  2844. static const struct intel_watermark_params pineview_display_wm = {
  2845. PINEVIEW_DISPLAY_FIFO,
  2846. PINEVIEW_MAX_WM,
  2847. PINEVIEW_DFT_WM,
  2848. PINEVIEW_GUARD_WM,
  2849. PINEVIEW_FIFO_LINE_SIZE
  2850. };
  2851. static const struct intel_watermark_params pineview_display_hplloff_wm = {
  2852. PINEVIEW_DISPLAY_FIFO,
  2853. PINEVIEW_MAX_WM,
  2854. PINEVIEW_DFT_HPLLOFF_WM,
  2855. PINEVIEW_GUARD_WM,
  2856. PINEVIEW_FIFO_LINE_SIZE
  2857. };
  2858. static const struct intel_watermark_params pineview_cursor_wm = {
  2859. PINEVIEW_CURSOR_FIFO,
  2860. PINEVIEW_CURSOR_MAX_WM,
  2861. PINEVIEW_CURSOR_DFT_WM,
  2862. PINEVIEW_CURSOR_GUARD_WM,
  2863. PINEVIEW_FIFO_LINE_SIZE,
  2864. };
  2865. static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
  2866. PINEVIEW_CURSOR_FIFO,
  2867. PINEVIEW_CURSOR_MAX_WM,
  2868. PINEVIEW_CURSOR_DFT_WM,
  2869. PINEVIEW_CURSOR_GUARD_WM,
  2870. PINEVIEW_FIFO_LINE_SIZE
  2871. };
  2872. static const struct intel_watermark_params g4x_wm_info = {
  2873. G4X_FIFO_SIZE,
  2874. G4X_MAX_WM,
  2875. G4X_MAX_WM,
  2876. 2,
  2877. G4X_FIFO_LINE_SIZE,
  2878. };
  2879. static const struct intel_watermark_params g4x_cursor_wm_info = {
  2880. I965_CURSOR_FIFO,
  2881. I965_CURSOR_MAX_WM,
  2882. I965_CURSOR_DFT_WM,
  2883. 2,
  2884. G4X_FIFO_LINE_SIZE,
  2885. };
  2886. static const struct intel_watermark_params i965_cursor_wm_info = {
  2887. I965_CURSOR_FIFO,
  2888. I965_CURSOR_MAX_WM,
  2889. I965_CURSOR_DFT_WM,
  2890. 2,
  2891. I915_FIFO_LINE_SIZE,
  2892. };
  2893. static const struct intel_watermark_params i945_wm_info = {
  2894. I945_FIFO_SIZE,
  2895. I915_MAX_WM,
  2896. 1,
  2897. 2,
  2898. I915_FIFO_LINE_SIZE
  2899. };
  2900. static const struct intel_watermark_params i915_wm_info = {
  2901. I915_FIFO_SIZE,
  2902. I915_MAX_WM,
  2903. 1,
  2904. 2,
  2905. I915_FIFO_LINE_SIZE
  2906. };
  2907. static const struct intel_watermark_params i855_wm_info = {
  2908. I855GM_FIFO_SIZE,
  2909. I915_MAX_WM,
  2910. 1,
  2911. 2,
  2912. I830_FIFO_LINE_SIZE
  2913. };
  2914. static const struct intel_watermark_params i830_wm_info = {
  2915. I830_FIFO_SIZE,
  2916. I915_MAX_WM,
  2917. 1,
  2918. 2,
  2919. I830_FIFO_LINE_SIZE
  2920. };
  2921. static const struct intel_watermark_params ironlake_display_wm_info = {
  2922. ILK_DISPLAY_FIFO,
  2923. ILK_DISPLAY_MAXWM,
  2924. ILK_DISPLAY_DFTWM,
  2925. 2,
  2926. ILK_FIFO_LINE_SIZE
  2927. };
  2928. static const struct intel_watermark_params ironlake_cursor_wm_info = {
  2929. ILK_CURSOR_FIFO,
  2930. ILK_CURSOR_MAXWM,
  2931. ILK_CURSOR_DFTWM,
  2932. 2,
  2933. ILK_FIFO_LINE_SIZE
  2934. };
  2935. static const struct intel_watermark_params ironlake_display_srwm_info = {
  2936. ILK_DISPLAY_SR_FIFO,
  2937. ILK_DISPLAY_MAX_SRWM,
  2938. ILK_DISPLAY_DFT_SRWM,
  2939. 2,
  2940. ILK_FIFO_LINE_SIZE
  2941. };
  2942. static const struct intel_watermark_params ironlake_cursor_srwm_info = {
  2943. ILK_CURSOR_SR_FIFO,
  2944. ILK_CURSOR_MAX_SRWM,
  2945. ILK_CURSOR_DFT_SRWM,
  2946. 2,
  2947. ILK_FIFO_LINE_SIZE
  2948. };
  2949. static const struct intel_watermark_params sandybridge_display_wm_info = {
  2950. SNB_DISPLAY_FIFO,
  2951. SNB_DISPLAY_MAXWM,
  2952. SNB_DISPLAY_DFTWM,
  2953. 2,
  2954. SNB_FIFO_LINE_SIZE
  2955. };
  2956. static const struct intel_watermark_params sandybridge_cursor_wm_info = {
  2957. SNB_CURSOR_FIFO,
  2958. SNB_CURSOR_MAXWM,
  2959. SNB_CURSOR_DFTWM,
  2960. 2,
  2961. SNB_FIFO_LINE_SIZE
  2962. };
  2963. static const struct intel_watermark_params sandybridge_display_srwm_info = {
  2964. SNB_DISPLAY_SR_FIFO,
  2965. SNB_DISPLAY_MAX_SRWM,
  2966. SNB_DISPLAY_DFT_SRWM,
  2967. 2,
  2968. SNB_FIFO_LINE_SIZE
  2969. };
  2970. static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
  2971. SNB_CURSOR_SR_FIFO,
  2972. SNB_CURSOR_MAX_SRWM,
  2973. SNB_CURSOR_DFT_SRWM,
  2974. 2,
  2975. SNB_FIFO_LINE_SIZE
  2976. };
  2977. /**
  2978. * intel_calculate_wm - calculate watermark level
  2979. * @clock_in_khz: pixel clock
  2980. * @wm: chip FIFO params
  2981. * @pixel_size: display pixel size
  2982. * @latency_ns: memory latency for the platform
  2983. *
  2984. * Calculate the watermark level (the level at which the display plane will
  2985. * start fetching from memory again). Each chip has a different display
  2986. * FIFO size and allocation, so the caller needs to figure that out and pass
  2987. * in the correct intel_watermark_params structure.
  2988. *
  2989. * As the pixel clock runs, the FIFO will be drained at a rate that depends
  2990. * on the pixel size. When it reaches the watermark level, it'll start
  2991. * fetching FIFO line sized based chunks from memory until the FIFO fills
  2992. * past the watermark point. If the FIFO drains completely, a FIFO underrun
  2993. * will occur, and a display engine hang could result.
  2994. */
  2995. static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
  2996. const struct intel_watermark_params *wm,
  2997. int fifo_size,
  2998. int pixel_size,
  2999. unsigned long latency_ns)
  3000. {
  3001. long entries_required, wm_size;
  3002. /*
  3003. * Note: we need to make sure we don't overflow for various clock &
  3004. * latency values.
  3005. * clocks go from a few thousand to several hundred thousand.
  3006. * latency is usually a few thousand
  3007. */
  3008. entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
  3009. 1000;
  3010. entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
  3011. DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
  3012. wm_size = fifo_size - (entries_required + wm->guard_size);
  3013. DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
  3014. /* Don't promote wm_size to unsigned... */
  3015. if (wm_size > (long)wm->max_wm)
  3016. wm_size = wm->max_wm;
  3017. if (wm_size <= 0)
  3018. wm_size = wm->default_wm;
  3019. return wm_size;
  3020. }
  3021. struct cxsr_latency {
  3022. int is_desktop;
  3023. int is_ddr3;
  3024. unsigned long fsb_freq;
  3025. unsigned long mem_freq;
  3026. unsigned long display_sr;
  3027. unsigned long display_hpll_disable;
  3028. unsigned long cursor_sr;
  3029. unsigned long cursor_hpll_disable;
  3030. };
  3031. static const struct cxsr_latency cxsr_latency_table[] = {
  3032. {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
  3033. {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
  3034. {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
  3035. {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
  3036. {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
  3037. {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
  3038. {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
  3039. {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
  3040. {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
  3041. {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
  3042. {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
  3043. {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
  3044. {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
  3045. {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
  3046. {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
  3047. {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
  3048. {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
  3049. {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
  3050. {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
  3051. {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
  3052. {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
  3053. {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
  3054. {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
  3055. {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
  3056. {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
  3057. {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
  3058. {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
  3059. {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
  3060. {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
  3061. {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
  3062. };
  3063. static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
  3064. int is_ddr3,
  3065. int fsb,
  3066. int mem)
  3067. {
  3068. const struct cxsr_latency *latency;
  3069. int i;
  3070. if (fsb == 0 || mem == 0)
  3071. return NULL;
  3072. for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
  3073. latency = &cxsr_latency_table[i];
  3074. if (is_desktop == latency->is_desktop &&
  3075. is_ddr3 == latency->is_ddr3 &&
  3076. fsb == latency->fsb_freq && mem == latency->mem_freq)
  3077. return latency;
  3078. }
  3079. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  3080. return NULL;
  3081. }
  3082. static void pineview_disable_cxsr(struct drm_device *dev)
  3083. {
  3084. struct drm_i915_private *dev_priv = dev->dev_private;
  3085. /* deactivate cxsr */
  3086. I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
  3087. }
  3088. /*
  3089. * Latency for FIFO fetches is dependent on several factors:
  3090. * - memory configuration (speed, channels)
  3091. * - chipset
  3092. * - current MCH state
  3093. * It can be fairly high in some situations, so here we assume a fairly
  3094. * pessimal value. It's a tradeoff between extra memory fetches (if we
  3095. * set this value too high, the FIFO will fetch frequently to stay full)
  3096. * and power consumption (set it too low to save power and we might see
  3097. * FIFO underruns and display "flicker").
  3098. *
  3099. * A value of 5us seems to be a good balance; safe for very low end
  3100. * platforms but not overly aggressive on lower latency configs.
  3101. */
  3102. static const int latency_ns = 5000;
  3103. static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
  3104. {
  3105. struct drm_i915_private *dev_priv = dev->dev_private;
  3106. uint32_t dsparb = I915_READ(DSPARB);
  3107. int size;
  3108. size = dsparb & 0x7f;
  3109. if (plane)
  3110. size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
  3111. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  3112. plane ? "B" : "A", size);
  3113. return size;
  3114. }
  3115. static int i85x_get_fifo_size(struct drm_device *dev, int plane)
  3116. {
  3117. struct drm_i915_private *dev_priv = dev->dev_private;
  3118. uint32_t dsparb = I915_READ(DSPARB);
  3119. int size;
  3120. size = dsparb & 0x1ff;
  3121. if (plane)
  3122. size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
  3123. size >>= 1; /* Convert to cachelines */
  3124. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  3125. plane ? "B" : "A", size);
  3126. return size;
  3127. }
  3128. static int i845_get_fifo_size(struct drm_device *dev, int plane)
  3129. {
  3130. struct drm_i915_private *dev_priv = dev->dev_private;
  3131. uint32_t dsparb = I915_READ(DSPARB);
  3132. int size;
  3133. size = dsparb & 0x7f;
  3134. size >>= 2; /* Convert to cachelines */
  3135. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  3136. plane ? "B" : "A",
  3137. size);
  3138. return size;
  3139. }
  3140. static int i830_get_fifo_size(struct drm_device *dev, int plane)
  3141. {
  3142. struct drm_i915_private *dev_priv = dev->dev_private;
  3143. uint32_t dsparb = I915_READ(DSPARB);
  3144. int size;
  3145. size = dsparb & 0x7f;
  3146. size >>= 1; /* Convert to cachelines */
  3147. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  3148. plane ? "B" : "A", size);
  3149. return size;
  3150. }
  3151. static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
  3152. {
  3153. struct drm_crtc *crtc, *enabled = NULL;
  3154. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  3155. if (crtc->enabled && crtc->fb) {
  3156. if (enabled)
  3157. return NULL;
  3158. enabled = crtc;
  3159. }
  3160. }
  3161. return enabled;
  3162. }
  3163. static void pineview_update_wm(struct drm_device *dev)
  3164. {
  3165. struct drm_i915_private *dev_priv = dev->dev_private;
  3166. struct drm_crtc *crtc;
  3167. const struct cxsr_latency *latency;
  3168. u32 reg;
  3169. unsigned long wm;
  3170. latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
  3171. dev_priv->fsb_freq, dev_priv->mem_freq);
  3172. if (!latency) {
  3173. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  3174. pineview_disable_cxsr(dev);
  3175. return;
  3176. }
  3177. crtc = single_enabled_crtc(dev);
  3178. if (crtc) {
  3179. int clock = crtc->mode.clock;
  3180. int pixel_size = crtc->fb->bits_per_pixel / 8;
  3181. /* Display SR */
  3182. wm = intel_calculate_wm(clock, &pineview_display_wm,
  3183. pineview_display_wm.fifo_size,
  3184. pixel_size, latency->display_sr);
  3185. reg = I915_READ(DSPFW1);
  3186. reg &= ~DSPFW_SR_MASK;
  3187. reg |= wm << DSPFW_SR_SHIFT;
  3188. I915_WRITE(DSPFW1, reg);
  3189. DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
  3190. /* cursor SR */
  3191. wm = intel_calculate_wm(clock, &pineview_cursor_wm,
  3192. pineview_display_wm.fifo_size,
  3193. pixel_size, latency->cursor_sr);
  3194. reg = I915_READ(DSPFW3);
  3195. reg &= ~DSPFW_CURSOR_SR_MASK;
  3196. reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
  3197. I915_WRITE(DSPFW3, reg);
  3198. /* Display HPLL off SR */
  3199. wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
  3200. pineview_display_hplloff_wm.fifo_size,
  3201. pixel_size, latency->display_hpll_disable);
  3202. reg = I915_READ(DSPFW3);
  3203. reg &= ~DSPFW_HPLL_SR_MASK;
  3204. reg |= wm & DSPFW_HPLL_SR_MASK;
  3205. I915_WRITE(DSPFW3, reg);
  3206. /* cursor HPLL off SR */
  3207. wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
  3208. pineview_display_hplloff_wm.fifo_size,
  3209. pixel_size, latency->cursor_hpll_disable);
  3210. reg = I915_READ(DSPFW3);
  3211. reg &= ~DSPFW_HPLL_CURSOR_MASK;
  3212. reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
  3213. I915_WRITE(DSPFW3, reg);
  3214. DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
  3215. /* activate cxsr */
  3216. I915_WRITE(DSPFW3,
  3217. I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
  3218. DRM_DEBUG_KMS("Self-refresh is enabled\n");
  3219. } else {
  3220. pineview_disable_cxsr(dev);
  3221. DRM_DEBUG_KMS("Self-refresh is disabled\n");
  3222. }
  3223. }
  3224. static bool g4x_compute_wm0(struct drm_device *dev,
  3225. int plane,
  3226. const struct intel_watermark_params *display,
  3227. int display_latency_ns,
  3228. const struct intel_watermark_params *cursor,
  3229. int cursor_latency_ns,
  3230. int *plane_wm,
  3231. int *cursor_wm)
  3232. {
  3233. struct drm_crtc *crtc;
  3234. int htotal, hdisplay, clock, pixel_size;
  3235. int line_time_us, line_count;
  3236. int entries, tlb_miss;
  3237. crtc = intel_get_crtc_for_plane(dev, plane);
  3238. if (crtc->fb == NULL || !crtc->enabled)
  3239. return false;
  3240. htotal = crtc->mode.htotal;
  3241. hdisplay = crtc->mode.hdisplay;
  3242. clock = crtc->mode.clock;
  3243. pixel_size = crtc->fb->bits_per_pixel / 8;
  3244. /* Use the small buffer method to calculate plane watermark */
  3245. entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
  3246. tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
  3247. if (tlb_miss > 0)
  3248. entries += tlb_miss;
  3249. entries = DIV_ROUND_UP(entries, display->cacheline_size);
  3250. *plane_wm = entries + display->guard_size;
  3251. if (*plane_wm > (int)display->max_wm)
  3252. *plane_wm = display->max_wm;
  3253. /* Use the large buffer method to calculate cursor watermark */
  3254. line_time_us = ((htotal * 1000) / clock);
  3255. line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
  3256. entries = line_count * 64 * pixel_size;
  3257. tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
  3258. if (tlb_miss > 0)
  3259. entries += tlb_miss;
  3260. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  3261. *cursor_wm = entries + cursor->guard_size;
  3262. if (*cursor_wm > (int)cursor->max_wm)
  3263. *cursor_wm = (int)cursor->max_wm;
  3264. return true;
  3265. }
  3266. /*
  3267. * Check the wm result.
  3268. *
  3269. * If any calculated watermark values is larger than the maximum value that
  3270. * can be programmed into the associated watermark register, that watermark
  3271. * must be disabled.
  3272. */
  3273. static bool g4x_check_srwm(struct drm_device *dev,
  3274. int display_wm, int cursor_wm,
  3275. const struct intel_watermark_params *display,
  3276. const struct intel_watermark_params *cursor)
  3277. {
  3278. DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
  3279. display_wm, cursor_wm);
  3280. if (display_wm > display->max_wm) {
  3281. DRM_DEBUG_KMS("display watermark is too large(%d), disabling\n",
  3282. display_wm, display->max_wm);
  3283. return false;
  3284. }
  3285. if (cursor_wm > cursor->max_wm) {
  3286. DRM_DEBUG_KMS("cursor watermark is too large(%d), disabling\n",
  3287. cursor_wm, cursor->max_wm);
  3288. return false;
  3289. }
  3290. if (!(display_wm || cursor_wm)) {
  3291. DRM_DEBUG_KMS("SR latency is 0, disabling\n");
  3292. return false;
  3293. }
  3294. return true;
  3295. }
  3296. static bool g4x_compute_srwm(struct drm_device *dev,
  3297. int plane,
  3298. int latency_ns,
  3299. const struct intel_watermark_params *display,
  3300. const struct intel_watermark_params *cursor,
  3301. int *display_wm, int *cursor_wm)
  3302. {
  3303. struct drm_crtc *crtc;
  3304. int hdisplay, htotal, pixel_size, clock;
  3305. unsigned long line_time_us;
  3306. int line_count, line_size;
  3307. int small, large;
  3308. int entries;
  3309. if (!latency_ns) {
  3310. *display_wm = *cursor_wm = 0;
  3311. return false;
  3312. }
  3313. crtc = intel_get_crtc_for_plane(dev, plane);
  3314. hdisplay = crtc->mode.hdisplay;
  3315. htotal = crtc->mode.htotal;
  3316. clock = crtc->mode.clock;
  3317. pixel_size = crtc->fb->bits_per_pixel / 8;
  3318. line_time_us = (htotal * 1000) / clock;
  3319. line_count = (latency_ns / line_time_us + 1000) / 1000;
  3320. line_size = hdisplay * pixel_size;
  3321. /* Use the minimum of the small and large buffer method for primary */
  3322. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  3323. large = line_count * line_size;
  3324. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  3325. *display_wm = entries + display->guard_size;
  3326. /* calculate the self-refresh watermark for display cursor */
  3327. entries = line_count * pixel_size * 64;
  3328. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  3329. *cursor_wm = entries + cursor->guard_size;
  3330. return g4x_check_srwm(dev,
  3331. *display_wm, *cursor_wm,
  3332. display, cursor);
  3333. }
  3334. static inline bool single_plane_enabled(unsigned int mask)
  3335. {
  3336. return mask && (mask & -mask) == 0;
  3337. }
  3338. static void g4x_update_wm(struct drm_device *dev)
  3339. {
  3340. static const int sr_latency_ns = 12000;
  3341. struct drm_i915_private *dev_priv = dev->dev_private;
  3342. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  3343. int plane_sr, cursor_sr;
  3344. unsigned int enabled = 0;
  3345. if (g4x_compute_wm0(dev, 0,
  3346. &g4x_wm_info, latency_ns,
  3347. &g4x_cursor_wm_info, latency_ns,
  3348. &planea_wm, &cursora_wm))
  3349. enabled |= 1;
  3350. if (g4x_compute_wm0(dev, 1,
  3351. &g4x_wm_info, latency_ns,
  3352. &g4x_cursor_wm_info, latency_ns,
  3353. &planeb_wm, &cursorb_wm))
  3354. enabled |= 2;
  3355. plane_sr = cursor_sr = 0;
  3356. if (single_plane_enabled(enabled) &&
  3357. g4x_compute_srwm(dev, ffs(enabled) - 1,
  3358. sr_latency_ns,
  3359. &g4x_wm_info,
  3360. &g4x_cursor_wm_info,
  3361. &plane_sr, &cursor_sr))
  3362. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  3363. else
  3364. I915_WRITE(FW_BLC_SELF,
  3365. I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
  3366. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
  3367. planea_wm, cursora_wm,
  3368. planeb_wm, cursorb_wm,
  3369. plane_sr, cursor_sr);
  3370. I915_WRITE(DSPFW1,
  3371. (plane_sr << DSPFW_SR_SHIFT) |
  3372. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  3373. (planeb_wm << DSPFW_PLANEB_SHIFT) |
  3374. planea_wm);
  3375. I915_WRITE(DSPFW2,
  3376. (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
  3377. (cursora_wm << DSPFW_CURSORA_SHIFT));
  3378. /* HPLL off in SR has some issues on G4x... disable it */
  3379. I915_WRITE(DSPFW3,
  3380. (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
  3381. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  3382. }
  3383. static void i965_update_wm(struct drm_device *dev)
  3384. {
  3385. struct drm_i915_private *dev_priv = dev->dev_private;
  3386. struct drm_crtc *crtc;
  3387. int srwm = 1;
  3388. int cursor_sr = 16;
  3389. /* Calc sr entries for one plane configs */
  3390. crtc = single_enabled_crtc(dev);
  3391. if (crtc) {
  3392. /* self-refresh has much higher latency */
  3393. static const int sr_latency_ns = 12000;
  3394. int clock = crtc->mode.clock;
  3395. int htotal = crtc->mode.htotal;
  3396. int hdisplay = crtc->mode.hdisplay;
  3397. int pixel_size = crtc->fb->bits_per_pixel / 8;
  3398. unsigned long line_time_us;
  3399. int entries;
  3400. line_time_us = ((htotal * 1000) / clock);
  3401. /* Use ns/us then divide to preserve precision */
  3402. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  3403. pixel_size * hdisplay;
  3404. entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
  3405. srwm = I965_FIFO_SIZE - entries;
  3406. if (srwm < 0)
  3407. srwm = 1;
  3408. srwm &= 0x1ff;
  3409. DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
  3410. entries, srwm);
  3411. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  3412. pixel_size * 64;
  3413. entries = DIV_ROUND_UP(entries,
  3414. i965_cursor_wm_info.cacheline_size);
  3415. cursor_sr = i965_cursor_wm_info.fifo_size -
  3416. (entries + i965_cursor_wm_info.guard_size);
  3417. if (cursor_sr > i965_cursor_wm_info.max_wm)
  3418. cursor_sr = i965_cursor_wm_info.max_wm;
  3419. DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
  3420. "cursor %d\n", srwm, cursor_sr);
  3421. if (IS_CRESTLINE(dev))
  3422. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  3423. } else {
  3424. /* Turn off self refresh if both pipes are enabled */
  3425. if (IS_CRESTLINE(dev))
  3426. I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
  3427. & ~FW_BLC_SELF_EN);
  3428. }
  3429. DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
  3430. srwm);
  3431. /* 965 has limitations... */
  3432. I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
  3433. (8 << 16) | (8 << 8) | (8 << 0));
  3434. I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
  3435. /* update cursor SR watermark */
  3436. I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  3437. }
  3438. static void i9xx_update_wm(struct drm_device *dev)
  3439. {
  3440. struct drm_i915_private *dev_priv = dev->dev_private;
  3441. const struct intel_watermark_params *wm_info;
  3442. uint32_t fwater_lo;
  3443. uint32_t fwater_hi;
  3444. int cwm, srwm = 1;
  3445. int fifo_size;
  3446. int planea_wm, planeb_wm;
  3447. struct drm_crtc *crtc, *enabled = NULL;
  3448. if (IS_I945GM(dev))
  3449. wm_info = &i945_wm_info;
  3450. else if (!IS_GEN2(dev))
  3451. wm_info = &i915_wm_info;
  3452. else
  3453. wm_info = &i855_wm_info;
  3454. fifo_size = dev_priv->display.get_fifo_size(dev, 0);
  3455. crtc = intel_get_crtc_for_plane(dev, 0);
  3456. if (crtc->enabled && crtc->fb) {
  3457. planea_wm = intel_calculate_wm(crtc->mode.clock,
  3458. wm_info, fifo_size,
  3459. crtc->fb->bits_per_pixel / 8,
  3460. latency_ns);
  3461. enabled = crtc;
  3462. } else
  3463. planea_wm = fifo_size - wm_info->guard_size;
  3464. fifo_size = dev_priv->display.get_fifo_size(dev, 1);
  3465. crtc = intel_get_crtc_for_plane(dev, 1);
  3466. if (crtc->enabled && crtc->fb) {
  3467. planeb_wm = intel_calculate_wm(crtc->mode.clock,
  3468. wm_info, fifo_size,
  3469. crtc->fb->bits_per_pixel / 8,
  3470. latency_ns);
  3471. if (enabled == NULL)
  3472. enabled = crtc;
  3473. else
  3474. enabled = NULL;
  3475. } else
  3476. planeb_wm = fifo_size - wm_info->guard_size;
  3477. DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
  3478. /*
  3479. * Overlay gets an aggressive default since video jitter is bad.
  3480. */
  3481. cwm = 2;
  3482. /* Play safe and disable self-refresh before adjusting watermarks. */
  3483. if (IS_I945G(dev) || IS_I945GM(dev))
  3484. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
  3485. else if (IS_I915GM(dev))
  3486. I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
  3487. /* Calc sr entries for one plane configs */
  3488. if (HAS_FW_BLC(dev) && enabled) {
  3489. /* self-refresh has much higher latency */
  3490. static const int sr_latency_ns = 6000;
  3491. int clock = enabled->mode.clock;
  3492. int htotal = enabled->mode.htotal;
  3493. int hdisplay = enabled->mode.hdisplay;
  3494. int pixel_size = enabled->fb->bits_per_pixel / 8;
  3495. unsigned long line_time_us;
  3496. int entries;
  3497. line_time_us = (htotal * 1000) / clock;
  3498. /* Use ns/us then divide to preserve precision */
  3499. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  3500. pixel_size * hdisplay;
  3501. entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
  3502. DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
  3503. srwm = wm_info->fifo_size - entries;
  3504. if (srwm < 0)
  3505. srwm = 1;
  3506. if (IS_I945G(dev) || IS_I945GM(dev))
  3507. I915_WRITE(FW_BLC_SELF,
  3508. FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
  3509. else if (IS_I915GM(dev))
  3510. I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
  3511. }
  3512. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
  3513. planea_wm, planeb_wm, cwm, srwm);
  3514. fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
  3515. fwater_hi = (cwm & 0x1f);
  3516. /* Set request length to 8 cachelines per fetch */
  3517. fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
  3518. fwater_hi = fwater_hi | (1 << 8);
  3519. I915_WRITE(FW_BLC, fwater_lo);
  3520. I915_WRITE(FW_BLC2, fwater_hi);
  3521. if (HAS_FW_BLC(dev)) {
  3522. if (enabled) {
  3523. if (IS_I945G(dev) || IS_I945GM(dev))
  3524. I915_WRITE(FW_BLC_SELF,
  3525. FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
  3526. else if (IS_I915GM(dev))
  3527. I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
  3528. DRM_DEBUG_KMS("memory self refresh enabled\n");
  3529. } else
  3530. DRM_DEBUG_KMS("memory self refresh disabled\n");
  3531. }
  3532. }
  3533. static void i830_update_wm(struct drm_device *dev)
  3534. {
  3535. struct drm_i915_private *dev_priv = dev->dev_private;
  3536. struct drm_crtc *crtc;
  3537. uint32_t fwater_lo;
  3538. int planea_wm;
  3539. crtc = single_enabled_crtc(dev);
  3540. if (crtc == NULL)
  3541. return;
  3542. planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
  3543. dev_priv->display.get_fifo_size(dev, 0),
  3544. crtc->fb->bits_per_pixel / 8,
  3545. latency_ns);
  3546. fwater_lo = I915_READ(FW_BLC) & ~0xfff;
  3547. fwater_lo |= (3<<8) | planea_wm;
  3548. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
  3549. I915_WRITE(FW_BLC, fwater_lo);
  3550. }
  3551. #define ILK_LP0_PLANE_LATENCY 700
  3552. #define ILK_LP0_CURSOR_LATENCY 1300
  3553. static bool ironlake_compute_wm0(struct drm_device *dev,
  3554. int pipe,
  3555. const struct intel_watermark_params *display,
  3556. int display_latency_ns,
  3557. const struct intel_watermark_params *cursor,
  3558. int cursor_latency_ns,
  3559. int *plane_wm,
  3560. int *cursor_wm)
  3561. {
  3562. struct drm_crtc *crtc;
  3563. int htotal, hdisplay, clock, pixel_size;
  3564. int line_time_us, line_count;
  3565. int entries, tlb_miss;
  3566. crtc = intel_get_crtc_for_pipe(dev, pipe);
  3567. if (crtc->fb == NULL || !crtc->enabled)
  3568. return false;
  3569. htotal = crtc->mode.htotal;
  3570. hdisplay = crtc->mode.hdisplay;
  3571. clock = crtc->mode.clock;
  3572. pixel_size = crtc->fb->bits_per_pixel / 8;
  3573. /* Use the small buffer method to calculate plane watermark */
  3574. entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
  3575. tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
  3576. if (tlb_miss > 0)
  3577. entries += tlb_miss;
  3578. entries = DIV_ROUND_UP(entries, display->cacheline_size);
  3579. *plane_wm = entries + display->guard_size;
  3580. if (*plane_wm > (int)display->max_wm)
  3581. *plane_wm = display->max_wm;
  3582. /* Use the large buffer method to calculate cursor watermark */
  3583. line_time_us = ((htotal * 1000) / clock);
  3584. line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
  3585. entries = line_count * 64 * pixel_size;
  3586. tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
  3587. if (tlb_miss > 0)
  3588. entries += tlb_miss;
  3589. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  3590. *cursor_wm = entries + cursor->guard_size;
  3591. if (*cursor_wm > (int)cursor->max_wm)
  3592. *cursor_wm = (int)cursor->max_wm;
  3593. return true;
  3594. }
  3595. /*
  3596. * Check the wm result.
  3597. *
  3598. * If any calculated watermark values is larger than the maximum value that
  3599. * can be programmed into the associated watermark register, that watermark
  3600. * must be disabled.
  3601. */
  3602. static bool ironlake_check_srwm(struct drm_device *dev, int level,
  3603. int fbc_wm, int display_wm, int cursor_wm,
  3604. const struct intel_watermark_params *display,
  3605. const struct intel_watermark_params *cursor)
  3606. {
  3607. struct drm_i915_private *dev_priv = dev->dev_private;
  3608. DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
  3609. " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
  3610. if (fbc_wm > SNB_FBC_MAX_SRWM) {
  3611. DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
  3612. fbc_wm, SNB_FBC_MAX_SRWM, level);
  3613. /* fbc has it's own way to disable FBC WM */
  3614. I915_WRITE(DISP_ARB_CTL,
  3615. I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
  3616. return false;
  3617. }
  3618. if (display_wm > display->max_wm) {
  3619. DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
  3620. display_wm, SNB_DISPLAY_MAX_SRWM, level);
  3621. return false;
  3622. }
  3623. if (cursor_wm > cursor->max_wm) {
  3624. DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
  3625. cursor_wm, SNB_CURSOR_MAX_SRWM, level);
  3626. return false;
  3627. }
  3628. if (!(fbc_wm || display_wm || cursor_wm)) {
  3629. DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
  3630. return false;
  3631. }
  3632. return true;
  3633. }
  3634. /*
  3635. * Compute watermark values of WM[1-3],
  3636. */
  3637. static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
  3638. int latency_ns,
  3639. const struct intel_watermark_params *display,
  3640. const struct intel_watermark_params *cursor,
  3641. int *fbc_wm, int *display_wm, int *cursor_wm)
  3642. {
  3643. struct drm_crtc *crtc;
  3644. unsigned long line_time_us;
  3645. int hdisplay, htotal, pixel_size, clock;
  3646. int line_count, line_size;
  3647. int small, large;
  3648. int entries;
  3649. if (!latency_ns) {
  3650. *fbc_wm = *display_wm = *cursor_wm = 0;
  3651. return false;
  3652. }
  3653. crtc = intel_get_crtc_for_plane(dev, plane);
  3654. hdisplay = crtc->mode.hdisplay;
  3655. htotal = crtc->mode.htotal;
  3656. clock = crtc->mode.clock;
  3657. pixel_size = crtc->fb->bits_per_pixel / 8;
  3658. line_time_us = (htotal * 1000) / clock;
  3659. line_count = (latency_ns / line_time_us + 1000) / 1000;
  3660. line_size = hdisplay * pixel_size;
  3661. /* Use the minimum of the small and large buffer method for primary */
  3662. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  3663. large = line_count * line_size;
  3664. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  3665. *display_wm = entries + display->guard_size;
  3666. /*
  3667. * Spec says:
  3668. * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
  3669. */
  3670. *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
  3671. /* calculate the self-refresh watermark for display cursor */
  3672. entries = line_count * pixel_size * 64;
  3673. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  3674. *cursor_wm = entries + cursor->guard_size;
  3675. return ironlake_check_srwm(dev, level,
  3676. *fbc_wm, *display_wm, *cursor_wm,
  3677. display, cursor);
  3678. }
  3679. static void ironlake_update_wm(struct drm_device *dev)
  3680. {
  3681. struct drm_i915_private *dev_priv = dev->dev_private;
  3682. int fbc_wm, plane_wm, cursor_wm;
  3683. unsigned int enabled;
  3684. enabled = 0;
  3685. if (ironlake_compute_wm0(dev, 0,
  3686. &ironlake_display_wm_info,
  3687. ILK_LP0_PLANE_LATENCY,
  3688. &ironlake_cursor_wm_info,
  3689. ILK_LP0_CURSOR_LATENCY,
  3690. &plane_wm, &cursor_wm)) {
  3691. I915_WRITE(WM0_PIPEA_ILK,
  3692. (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
  3693. DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
  3694. " plane %d, " "cursor: %d\n",
  3695. plane_wm, cursor_wm);
  3696. enabled |= 1;
  3697. }
  3698. if (ironlake_compute_wm0(dev, 1,
  3699. &ironlake_display_wm_info,
  3700. ILK_LP0_PLANE_LATENCY,
  3701. &ironlake_cursor_wm_info,
  3702. ILK_LP0_CURSOR_LATENCY,
  3703. &plane_wm, &cursor_wm)) {
  3704. I915_WRITE(WM0_PIPEB_ILK,
  3705. (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
  3706. DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
  3707. " plane %d, cursor: %d\n",
  3708. plane_wm, cursor_wm);
  3709. enabled |= 2;
  3710. }
  3711. /*
  3712. * Calculate and update the self-refresh watermark only when one
  3713. * display plane is used.
  3714. */
  3715. I915_WRITE(WM3_LP_ILK, 0);
  3716. I915_WRITE(WM2_LP_ILK, 0);
  3717. I915_WRITE(WM1_LP_ILK, 0);
  3718. if (!single_plane_enabled(enabled))
  3719. return;
  3720. enabled = ffs(enabled) - 1;
  3721. /* WM1 */
  3722. if (!ironlake_compute_srwm(dev, 1, enabled,
  3723. ILK_READ_WM1_LATENCY() * 500,
  3724. &ironlake_display_srwm_info,
  3725. &ironlake_cursor_srwm_info,
  3726. &fbc_wm, &plane_wm, &cursor_wm))
  3727. return;
  3728. I915_WRITE(WM1_LP_ILK,
  3729. WM1_LP_SR_EN |
  3730. (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  3731. (fbc_wm << WM1_LP_FBC_SHIFT) |
  3732. (plane_wm << WM1_LP_SR_SHIFT) |
  3733. cursor_wm);
  3734. /* WM2 */
  3735. if (!ironlake_compute_srwm(dev, 2, enabled,
  3736. ILK_READ_WM2_LATENCY() * 500,
  3737. &ironlake_display_srwm_info,
  3738. &ironlake_cursor_srwm_info,
  3739. &fbc_wm, &plane_wm, &cursor_wm))
  3740. return;
  3741. I915_WRITE(WM2_LP_ILK,
  3742. WM2_LP_EN |
  3743. (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  3744. (fbc_wm << WM1_LP_FBC_SHIFT) |
  3745. (plane_wm << WM1_LP_SR_SHIFT) |
  3746. cursor_wm);
  3747. /*
  3748. * WM3 is unsupported on ILK, probably because we don't have latency
  3749. * data for that power state
  3750. */
  3751. }
  3752. static void sandybridge_update_wm(struct drm_device *dev)
  3753. {
  3754. struct drm_i915_private *dev_priv = dev->dev_private;
  3755. int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
  3756. int fbc_wm, plane_wm, cursor_wm;
  3757. unsigned int enabled;
  3758. enabled = 0;
  3759. if (ironlake_compute_wm0(dev, 0,
  3760. &sandybridge_display_wm_info, latency,
  3761. &sandybridge_cursor_wm_info, latency,
  3762. &plane_wm, &cursor_wm)) {
  3763. I915_WRITE(WM0_PIPEA_ILK,
  3764. (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
  3765. DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
  3766. " plane %d, " "cursor: %d\n",
  3767. plane_wm, cursor_wm);
  3768. enabled |= 1;
  3769. }
  3770. if (ironlake_compute_wm0(dev, 1,
  3771. &sandybridge_display_wm_info, latency,
  3772. &sandybridge_cursor_wm_info, latency,
  3773. &plane_wm, &cursor_wm)) {
  3774. I915_WRITE(WM0_PIPEB_ILK,
  3775. (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
  3776. DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
  3777. " plane %d, cursor: %d\n",
  3778. plane_wm, cursor_wm);
  3779. enabled |= 2;
  3780. }
  3781. /*
  3782. * Calculate and update the self-refresh watermark only when one
  3783. * display plane is used.
  3784. *
  3785. * SNB support 3 levels of watermark.
  3786. *
  3787. * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
  3788. * and disabled in the descending order
  3789. *
  3790. */
  3791. I915_WRITE(WM3_LP_ILK, 0);
  3792. I915_WRITE(WM2_LP_ILK, 0);
  3793. I915_WRITE(WM1_LP_ILK, 0);
  3794. if (!single_plane_enabled(enabled))
  3795. return;
  3796. enabled = ffs(enabled) - 1;
  3797. /* WM1 */
  3798. if (!ironlake_compute_srwm(dev, 1, enabled,
  3799. SNB_READ_WM1_LATENCY() * 500,
  3800. &sandybridge_display_srwm_info,
  3801. &sandybridge_cursor_srwm_info,
  3802. &fbc_wm, &plane_wm, &cursor_wm))
  3803. return;
  3804. I915_WRITE(WM1_LP_ILK,
  3805. WM1_LP_SR_EN |
  3806. (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  3807. (fbc_wm << WM1_LP_FBC_SHIFT) |
  3808. (plane_wm << WM1_LP_SR_SHIFT) |
  3809. cursor_wm);
  3810. /* WM2 */
  3811. if (!ironlake_compute_srwm(dev, 2, enabled,
  3812. SNB_READ_WM2_LATENCY() * 500,
  3813. &sandybridge_display_srwm_info,
  3814. &sandybridge_cursor_srwm_info,
  3815. &fbc_wm, &plane_wm, &cursor_wm))
  3816. return;
  3817. I915_WRITE(WM2_LP_ILK,
  3818. WM2_LP_EN |
  3819. (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  3820. (fbc_wm << WM1_LP_FBC_SHIFT) |
  3821. (plane_wm << WM1_LP_SR_SHIFT) |
  3822. cursor_wm);
  3823. /* WM3 */
  3824. if (!ironlake_compute_srwm(dev, 3, enabled,
  3825. SNB_READ_WM3_LATENCY() * 500,
  3826. &sandybridge_display_srwm_info,
  3827. &sandybridge_cursor_srwm_info,
  3828. &fbc_wm, &plane_wm, &cursor_wm))
  3829. return;
  3830. I915_WRITE(WM3_LP_ILK,
  3831. WM3_LP_EN |
  3832. (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  3833. (fbc_wm << WM1_LP_FBC_SHIFT) |
  3834. (plane_wm << WM1_LP_SR_SHIFT) |
  3835. cursor_wm);
  3836. }
  3837. /**
  3838. * intel_update_watermarks - update FIFO watermark values based on current modes
  3839. *
  3840. * Calculate watermark values for the various WM regs based on current mode
  3841. * and plane configuration.
  3842. *
  3843. * There are several cases to deal with here:
  3844. * - normal (i.e. non-self-refresh)
  3845. * - self-refresh (SR) mode
  3846. * - lines are large relative to FIFO size (buffer can hold up to 2)
  3847. * - lines are small relative to FIFO size (buffer can hold more than 2
  3848. * lines), so need to account for TLB latency
  3849. *
  3850. * The normal calculation is:
  3851. * watermark = dotclock * bytes per pixel * latency
  3852. * where latency is platform & configuration dependent (we assume pessimal
  3853. * values here).
  3854. *
  3855. * The SR calculation is:
  3856. * watermark = (trunc(latency/line time)+1) * surface width *
  3857. * bytes per pixel
  3858. * where
  3859. * line time = htotal / dotclock
  3860. * surface width = hdisplay for normal plane and 64 for cursor
  3861. * and latency is assumed to be high, as above.
  3862. *
  3863. * The final value programmed to the register should always be rounded up,
  3864. * and include an extra 2 entries to account for clock crossings.
  3865. *
  3866. * We don't use the sprite, so we can ignore that. And on Crestline we have
  3867. * to set the non-SR watermarks to 8.
  3868. */
  3869. static void intel_update_watermarks(struct drm_device *dev)
  3870. {
  3871. struct drm_i915_private *dev_priv = dev->dev_private;
  3872. if (dev_priv->display.update_wm)
  3873. dev_priv->display.update_wm(dev);
  3874. }
  3875. static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
  3876. {
  3877. return dev_priv->lvds_use_ssc && i915_panel_use_ssc;
  3878. }
  3879. static int intel_crtc_mode_set(struct drm_crtc *crtc,
  3880. struct drm_display_mode *mode,
  3881. struct drm_display_mode *adjusted_mode,
  3882. int x, int y,
  3883. struct drm_framebuffer *old_fb)
  3884. {
  3885. struct drm_device *dev = crtc->dev;
  3886. struct drm_i915_private *dev_priv = dev->dev_private;
  3887. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3888. int pipe = intel_crtc->pipe;
  3889. int plane = intel_crtc->plane;
  3890. u32 fp_reg, dpll_reg;
  3891. int refclk, num_connectors = 0;
  3892. intel_clock_t clock, reduced_clock;
  3893. u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
  3894. bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
  3895. bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
  3896. struct intel_encoder *has_edp_encoder = NULL;
  3897. struct drm_mode_config *mode_config = &dev->mode_config;
  3898. struct intel_encoder *encoder;
  3899. const intel_limit_t *limit;
  3900. int ret;
  3901. struct fdi_m_n m_n = {0};
  3902. u32 reg, temp;
  3903. u32 lvds_sync = 0;
  3904. int target_clock;
  3905. drm_vblank_pre_modeset(dev, pipe);
  3906. list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
  3907. if (encoder->base.crtc != crtc)
  3908. continue;
  3909. switch (encoder->type) {
  3910. case INTEL_OUTPUT_LVDS:
  3911. is_lvds = true;
  3912. break;
  3913. case INTEL_OUTPUT_SDVO:
  3914. case INTEL_OUTPUT_HDMI:
  3915. is_sdvo = true;
  3916. if (encoder->needs_tv_clock)
  3917. is_tv = true;
  3918. break;
  3919. case INTEL_OUTPUT_DVO:
  3920. is_dvo = true;
  3921. break;
  3922. case INTEL_OUTPUT_TVOUT:
  3923. is_tv = true;
  3924. break;
  3925. case INTEL_OUTPUT_ANALOG:
  3926. is_crt = true;
  3927. break;
  3928. case INTEL_OUTPUT_DISPLAYPORT:
  3929. is_dp = true;
  3930. break;
  3931. case INTEL_OUTPUT_EDP:
  3932. has_edp_encoder = encoder;
  3933. break;
  3934. }
  3935. num_connectors++;
  3936. }
  3937. if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  3938. refclk = dev_priv->lvds_ssc_freq * 1000;
  3939. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  3940. refclk / 1000);
  3941. } else if (!IS_GEN2(dev)) {
  3942. refclk = 96000;
  3943. if (HAS_PCH_SPLIT(dev) &&
  3944. (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)))
  3945. refclk = 120000; /* 120Mhz refclk */
  3946. } else {
  3947. refclk = 48000;
  3948. }
  3949. /*
  3950. * Returns a set of divisors for the desired target clock with the given
  3951. * refclk, or FALSE. The returned values represent the clock equation:
  3952. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  3953. */
  3954. limit = intel_limit(crtc, refclk);
  3955. ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
  3956. if (!ok) {
  3957. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  3958. drm_vblank_post_modeset(dev, pipe);
  3959. return -EINVAL;
  3960. }
  3961. /* Ensure that the cursor is valid for the new mode before changing... */
  3962. intel_crtc_update_cursor(crtc, true);
  3963. if (is_lvds && dev_priv->lvds_downclock_avail) {
  3964. has_reduced_clock = limit->find_pll(limit, crtc,
  3965. dev_priv->lvds_downclock,
  3966. refclk,
  3967. &reduced_clock);
  3968. if (has_reduced_clock && (clock.p != reduced_clock.p)) {
  3969. /*
  3970. * If the different P is found, it means that we can't
  3971. * switch the display clock by using the FP0/FP1.
  3972. * In such case we will disable the LVDS downclock
  3973. * feature.
  3974. */
  3975. DRM_DEBUG_KMS("Different P is found for "
  3976. "LVDS clock/downclock\n");
  3977. has_reduced_clock = 0;
  3978. }
  3979. }
  3980. /* SDVO TV has fixed PLL values depend on its clock range,
  3981. this mirrors vbios setting. */
  3982. if (is_sdvo && is_tv) {
  3983. if (adjusted_mode->clock >= 100000
  3984. && adjusted_mode->clock < 140500) {
  3985. clock.p1 = 2;
  3986. clock.p2 = 10;
  3987. clock.n = 3;
  3988. clock.m1 = 16;
  3989. clock.m2 = 8;
  3990. } else if (adjusted_mode->clock >= 140500
  3991. && adjusted_mode->clock <= 200000) {
  3992. clock.p1 = 1;
  3993. clock.p2 = 10;
  3994. clock.n = 6;
  3995. clock.m1 = 12;
  3996. clock.m2 = 8;
  3997. }
  3998. }
  3999. /* FDI link */
  4000. if (HAS_PCH_SPLIT(dev)) {
  4001. int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
  4002. int lane = 0, link_bw, bpp;
  4003. /* CPU eDP doesn't require FDI link, so just set DP M/N
  4004. according to current link config */
  4005. if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
  4006. target_clock = mode->clock;
  4007. intel_edp_link_config(has_edp_encoder,
  4008. &lane, &link_bw);
  4009. } else {
  4010. /* [e]DP over FDI requires target mode clock
  4011. instead of link clock */
  4012. if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
  4013. target_clock = mode->clock;
  4014. else
  4015. target_clock = adjusted_mode->clock;
  4016. /* FDI is a binary signal running at ~2.7GHz, encoding
  4017. * each output octet as 10 bits. The actual frequency
  4018. * is stored as a divider into a 100MHz clock, and the
  4019. * mode pixel clock is stored in units of 1KHz.
  4020. * Hence the bw of each lane in terms of the mode signal
  4021. * is:
  4022. */
  4023. link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
  4024. }
  4025. /* determine panel color depth */
  4026. temp = I915_READ(PIPECONF(pipe));
  4027. temp &= ~PIPE_BPC_MASK;
  4028. if (is_lvds) {
  4029. /* the BPC will be 6 if it is 18-bit LVDS panel */
  4030. if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
  4031. temp |= PIPE_8BPC;
  4032. else
  4033. temp |= PIPE_6BPC;
  4034. } else if (has_edp_encoder) {
  4035. switch (dev_priv->edp.bpp/3) {
  4036. case 8:
  4037. temp |= PIPE_8BPC;
  4038. break;
  4039. case 10:
  4040. temp |= PIPE_10BPC;
  4041. break;
  4042. case 6:
  4043. temp |= PIPE_6BPC;
  4044. break;
  4045. case 12:
  4046. temp |= PIPE_12BPC;
  4047. break;
  4048. }
  4049. } else
  4050. temp |= PIPE_8BPC;
  4051. I915_WRITE(PIPECONF(pipe), temp);
  4052. switch (temp & PIPE_BPC_MASK) {
  4053. case PIPE_8BPC:
  4054. bpp = 24;
  4055. break;
  4056. case PIPE_10BPC:
  4057. bpp = 30;
  4058. break;
  4059. case PIPE_6BPC:
  4060. bpp = 18;
  4061. break;
  4062. case PIPE_12BPC:
  4063. bpp = 36;
  4064. break;
  4065. default:
  4066. DRM_ERROR("unknown pipe bpc value\n");
  4067. bpp = 24;
  4068. }
  4069. if (!lane) {
  4070. /*
  4071. * Account for spread spectrum to avoid
  4072. * oversubscribing the link. Max center spread
  4073. * is 2.5%; use 5% for safety's sake.
  4074. */
  4075. u32 bps = target_clock * bpp * 21 / 20;
  4076. lane = bps / (link_bw * 8) + 1;
  4077. }
  4078. intel_crtc->fdi_lanes = lane;
  4079. if (pixel_multiplier > 1)
  4080. link_bw *= pixel_multiplier;
  4081. ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
  4082. }
  4083. /* Ironlake: try to setup display ref clock before DPLL
  4084. * enabling. This is only under driver's control after
  4085. * PCH B stepping, previous chipset stepping should be
  4086. * ignoring this setting.
  4087. */
  4088. if (HAS_PCH_SPLIT(dev)) {
  4089. /*XXX BIOS treats 16:31 as a mask for 0:15 */
  4090. temp = I915_READ(PCH_DREF_CONTROL);
  4091. /* First clear the current state for output switching */
  4092. temp &= ~DREF_SSC1_ENABLE;
  4093. temp &= ~DREF_SSC4_ENABLE;
  4094. temp &= ~DREF_SUPERSPREAD_SOURCE_MASK;
  4095. temp &= ~DREF_NONSPREAD_SOURCE_MASK;
  4096. temp &= ~DREF_SSC_SOURCE_MASK;
  4097. temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4098. I915_WRITE(PCH_DREF_CONTROL, temp);
  4099. POSTING_READ(PCH_DREF_CONTROL);
  4100. udelay(200);
  4101. if ((is_lvds || has_edp_encoder) &&
  4102. intel_panel_use_ssc(dev_priv)) {
  4103. temp |= DREF_SSC_SOURCE_ENABLE;
  4104. if (has_edp_encoder) {
  4105. if (!intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
  4106. /* Enable CPU source on CPU attached eDP */
  4107. temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  4108. } else {
  4109. /* Enable SSC on PCH eDP if needed */
  4110. temp |= DREF_SUPERSPREAD_SOURCE_ENABLE;
  4111. }
  4112. I915_WRITE(PCH_DREF_CONTROL, temp);
  4113. }
  4114. if (!dev_priv->display_clock_mode)
  4115. temp |= DREF_SSC1_ENABLE;
  4116. } else {
  4117. if (dev_priv->display_clock_mode)
  4118. temp |= DREF_NONSPREAD_CK505_ENABLE;
  4119. else
  4120. temp |= DREF_NONSPREAD_SOURCE_ENABLE;
  4121. if (has_edp_encoder &&
  4122. !intel_encoder_is_pch_edp(&has_edp_encoder->base))
  4123. temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  4124. }
  4125. I915_WRITE(PCH_DREF_CONTROL, temp);
  4126. POSTING_READ(PCH_DREF_CONTROL);
  4127. udelay(200);
  4128. }
  4129. if (IS_PINEVIEW(dev)) {
  4130. fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
  4131. if (has_reduced_clock)
  4132. fp2 = (1 << reduced_clock.n) << 16 |
  4133. reduced_clock.m1 << 8 | reduced_clock.m2;
  4134. } else {
  4135. fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
  4136. if (has_reduced_clock)
  4137. fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
  4138. reduced_clock.m2;
  4139. }
  4140. /* Enable autotuning of the PLL clock (if permissible) */
  4141. if (HAS_PCH_SPLIT(dev)) {
  4142. int factor = 21;
  4143. if (is_lvds) {
  4144. if ((intel_panel_use_ssc(dev_priv) &&
  4145. dev_priv->lvds_ssc_freq == 100) ||
  4146. (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
  4147. factor = 25;
  4148. } else if (is_sdvo && is_tv)
  4149. factor = 20;
  4150. if (clock.m1 < factor * clock.n)
  4151. fp |= FP_CB_TUNE;
  4152. }
  4153. dpll = 0;
  4154. if (!HAS_PCH_SPLIT(dev))
  4155. dpll = DPLL_VGA_MODE_DIS;
  4156. if (!IS_GEN2(dev)) {
  4157. if (is_lvds)
  4158. dpll |= DPLLB_MODE_LVDS;
  4159. else
  4160. dpll |= DPLLB_MODE_DAC_SERIAL;
  4161. if (is_sdvo) {
  4162. int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
  4163. if (pixel_multiplier > 1) {
  4164. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  4165. dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
  4166. else if (HAS_PCH_SPLIT(dev))
  4167. dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
  4168. }
  4169. dpll |= DPLL_DVO_HIGH_SPEED;
  4170. }
  4171. if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
  4172. dpll |= DPLL_DVO_HIGH_SPEED;
  4173. /* compute bitmask from p1 value */
  4174. if (IS_PINEVIEW(dev))
  4175. dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
  4176. else {
  4177. dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  4178. /* also FPA1 */
  4179. if (HAS_PCH_SPLIT(dev))
  4180. dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  4181. if (IS_G4X(dev) && has_reduced_clock)
  4182. dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  4183. }
  4184. switch (clock.p2) {
  4185. case 5:
  4186. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  4187. break;
  4188. case 7:
  4189. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  4190. break;
  4191. case 10:
  4192. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  4193. break;
  4194. case 14:
  4195. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  4196. break;
  4197. }
  4198. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
  4199. dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
  4200. } else {
  4201. if (is_lvds) {
  4202. dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  4203. } else {
  4204. if (clock.p1 == 2)
  4205. dpll |= PLL_P1_DIVIDE_BY_TWO;
  4206. else
  4207. dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  4208. if (clock.p2 == 4)
  4209. dpll |= PLL_P2_DIVIDE_BY_4;
  4210. }
  4211. }
  4212. if (is_sdvo && is_tv)
  4213. dpll |= PLL_REF_INPUT_TVCLKINBC;
  4214. else if (is_tv)
  4215. /* XXX: just matching BIOS for now */
  4216. /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
  4217. dpll |= 3;
  4218. else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  4219. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  4220. else
  4221. dpll |= PLL_REF_INPUT_DREFCLK;
  4222. /* setup pipeconf */
  4223. pipeconf = I915_READ(PIPECONF(pipe));
  4224. /* Set up the display plane register */
  4225. dspcntr = DISPPLANE_GAMMA_ENABLE;
  4226. /* Ironlake's plane is forced to pipe, bit 24 is to
  4227. enable color space conversion */
  4228. if (!HAS_PCH_SPLIT(dev)) {
  4229. if (pipe == 0)
  4230. dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
  4231. else
  4232. dspcntr |= DISPPLANE_SEL_PIPE_B;
  4233. }
  4234. if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
  4235. /* Enable pixel doubling when the dot clock is > 90% of the (display)
  4236. * core speed.
  4237. *
  4238. * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
  4239. * pipe == 0 check?
  4240. */
  4241. if (mode->clock >
  4242. dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
  4243. pipeconf |= PIPECONF_DOUBLE_WIDE;
  4244. else
  4245. pipeconf &= ~PIPECONF_DOUBLE_WIDE;
  4246. }
  4247. if (!HAS_PCH_SPLIT(dev))
  4248. dpll |= DPLL_VCO_ENABLE;
  4249. DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
  4250. drm_mode_debug_printmodeline(mode);
  4251. /* assign to Ironlake registers */
  4252. if (HAS_PCH_SPLIT(dev)) {
  4253. fp_reg = PCH_FP0(pipe);
  4254. dpll_reg = PCH_DPLL(pipe);
  4255. } else {
  4256. fp_reg = FP0(pipe);
  4257. dpll_reg = DPLL(pipe);
  4258. }
  4259. /* PCH eDP needs FDI, but CPU eDP does not */
  4260. if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
  4261. I915_WRITE(fp_reg, fp);
  4262. I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
  4263. POSTING_READ(dpll_reg);
  4264. udelay(150);
  4265. }
  4266. /* enable transcoder DPLL */
  4267. if (HAS_PCH_CPT(dev)) {
  4268. temp = I915_READ(PCH_DPLL_SEL);
  4269. if (pipe == 0)
  4270. temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
  4271. else
  4272. temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
  4273. I915_WRITE(PCH_DPLL_SEL, temp);
  4274. POSTING_READ(PCH_DPLL_SEL);
  4275. udelay(150);
  4276. }
  4277. /* The LVDS pin pair needs to be on before the DPLLs are enabled.
  4278. * This is an exception to the general rule that mode_set doesn't turn
  4279. * things on.
  4280. */
  4281. if (is_lvds) {
  4282. reg = LVDS;
  4283. if (HAS_PCH_SPLIT(dev))
  4284. reg = PCH_LVDS;
  4285. temp = I915_READ(reg);
  4286. temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
  4287. if (pipe == 1) {
  4288. if (HAS_PCH_CPT(dev))
  4289. temp |= PORT_TRANS_B_SEL_CPT;
  4290. else
  4291. temp |= LVDS_PIPEB_SELECT;
  4292. } else {
  4293. if (HAS_PCH_CPT(dev))
  4294. temp &= ~PORT_TRANS_SEL_MASK;
  4295. else
  4296. temp &= ~LVDS_PIPEB_SELECT;
  4297. }
  4298. /* set the corresponsding LVDS_BORDER bit */
  4299. temp |= dev_priv->lvds_border_bits;
  4300. /* Set the B0-B3 data pairs corresponding to whether we're going to
  4301. * set the DPLLs for dual-channel mode or not.
  4302. */
  4303. if (clock.p2 == 7)
  4304. temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
  4305. else
  4306. temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
  4307. /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
  4308. * appropriately here, but we need to look more thoroughly into how
  4309. * panels behave in the two modes.
  4310. */
  4311. /* set the dithering flag on non-PCH LVDS as needed */
  4312. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
  4313. if (dev_priv->lvds_dither)
  4314. temp |= LVDS_ENABLE_DITHER;
  4315. else
  4316. temp &= ~LVDS_ENABLE_DITHER;
  4317. }
  4318. if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
  4319. lvds_sync |= LVDS_HSYNC_POLARITY;
  4320. if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
  4321. lvds_sync |= LVDS_VSYNC_POLARITY;
  4322. if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
  4323. != lvds_sync) {
  4324. char flags[2] = "-+";
  4325. DRM_INFO("Changing LVDS panel from "
  4326. "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
  4327. flags[!(temp & LVDS_HSYNC_POLARITY)],
  4328. flags[!(temp & LVDS_VSYNC_POLARITY)],
  4329. flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
  4330. flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
  4331. temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
  4332. temp |= lvds_sync;
  4333. }
  4334. I915_WRITE(reg, temp);
  4335. }
  4336. /* set the dithering flag and clear for anything other than a panel. */
  4337. if (HAS_PCH_SPLIT(dev)) {
  4338. pipeconf &= ~PIPECONF_DITHER_EN;
  4339. pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
  4340. if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
  4341. pipeconf |= PIPECONF_DITHER_EN;
  4342. pipeconf |= PIPECONF_DITHER_TYPE_ST1;
  4343. }
  4344. }
  4345. if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
  4346. intel_dp_set_m_n(crtc, mode, adjusted_mode);
  4347. } else if (HAS_PCH_SPLIT(dev)) {
  4348. /* For non-DP output, clear any trans DP clock recovery setting.*/
  4349. if (pipe == 0) {
  4350. I915_WRITE(TRANSA_DATA_M1, 0);
  4351. I915_WRITE(TRANSA_DATA_N1, 0);
  4352. I915_WRITE(TRANSA_DP_LINK_M1, 0);
  4353. I915_WRITE(TRANSA_DP_LINK_N1, 0);
  4354. } else {
  4355. I915_WRITE(TRANSB_DATA_M1, 0);
  4356. I915_WRITE(TRANSB_DATA_N1, 0);
  4357. I915_WRITE(TRANSB_DP_LINK_M1, 0);
  4358. I915_WRITE(TRANSB_DP_LINK_N1, 0);
  4359. }
  4360. }
  4361. if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
  4362. I915_WRITE(dpll_reg, dpll);
  4363. /* Wait for the clocks to stabilize. */
  4364. POSTING_READ(dpll_reg);
  4365. udelay(150);
  4366. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
  4367. temp = 0;
  4368. if (is_sdvo) {
  4369. temp = intel_mode_get_pixel_multiplier(adjusted_mode);
  4370. if (temp > 1)
  4371. temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  4372. else
  4373. temp = 0;
  4374. }
  4375. I915_WRITE(DPLL_MD(pipe), temp);
  4376. } else {
  4377. /* The pixel multiplier can only be updated once the
  4378. * DPLL is enabled and the clocks are stable.
  4379. *
  4380. * So write it again.
  4381. */
  4382. I915_WRITE(dpll_reg, dpll);
  4383. }
  4384. }
  4385. intel_crtc->lowfreq_avail = false;
  4386. if (is_lvds && has_reduced_clock && i915_powersave) {
  4387. I915_WRITE(fp_reg + 4, fp2);
  4388. intel_crtc->lowfreq_avail = true;
  4389. if (HAS_PIPE_CXSR(dev)) {
  4390. DRM_DEBUG_KMS("enabling CxSR downclocking\n");
  4391. pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
  4392. }
  4393. } else {
  4394. I915_WRITE(fp_reg + 4, fp);
  4395. if (HAS_PIPE_CXSR(dev)) {
  4396. DRM_DEBUG_KMS("disabling CxSR downclocking\n");
  4397. pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
  4398. }
  4399. }
  4400. if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
  4401. pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
  4402. /* the chip adds 2 halflines automatically */
  4403. adjusted_mode->crtc_vdisplay -= 1;
  4404. adjusted_mode->crtc_vtotal -= 1;
  4405. adjusted_mode->crtc_vblank_start -= 1;
  4406. adjusted_mode->crtc_vblank_end -= 1;
  4407. adjusted_mode->crtc_vsync_end -= 1;
  4408. adjusted_mode->crtc_vsync_start -= 1;
  4409. } else
  4410. pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
  4411. I915_WRITE(HTOTAL(pipe),
  4412. (adjusted_mode->crtc_hdisplay - 1) |
  4413. ((adjusted_mode->crtc_htotal - 1) << 16));
  4414. I915_WRITE(HBLANK(pipe),
  4415. (adjusted_mode->crtc_hblank_start - 1) |
  4416. ((adjusted_mode->crtc_hblank_end - 1) << 16));
  4417. I915_WRITE(HSYNC(pipe),
  4418. (adjusted_mode->crtc_hsync_start - 1) |
  4419. ((adjusted_mode->crtc_hsync_end - 1) << 16));
  4420. I915_WRITE(VTOTAL(pipe),
  4421. (adjusted_mode->crtc_vdisplay - 1) |
  4422. ((adjusted_mode->crtc_vtotal - 1) << 16));
  4423. I915_WRITE(VBLANK(pipe),
  4424. (adjusted_mode->crtc_vblank_start - 1) |
  4425. ((adjusted_mode->crtc_vblank_end - 1) << 16));
  4426. I915_WRITE(VSYNC(pipe),
  4427. (adjusted_mode->crtc_vsync_start - 1) |
  4428. ((adjusted_mode->crtc_vsync_end - 1) << 16));
  4429. /* pipesrc and dspsize control the size that is scaled from,
  4430. * which should always be the user's requested size.
  4431. */
  4432. if (!HAS_PCH_SPLIT(dev)) {
  4433. I915_WRITE(DSPSIZE(plane),
  4434. ((mode->vdisplay - 1) << 16) |
  4435. (mode->hdisplay - 1));
  4436. I915_WRITE(DSPPOS(plane), 0);
  4437. }
  4438. I915_WRITE(PIPESRC(pipe),
  4439. ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
  4440. if (HAS_PCH_SPLIT(dev)) {
  4441. I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
  4442. I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
  4443. I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
  4444. I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
  4445. if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
  4446. ironlake_set_pll_edp(crtc, adjusted_mode->clock);
  4447. }
  4448. }
  4449. I915_WRITE(PIPECONF(pipe), pipeconf);
  4450. POSTING_READ(PIPECONF(pipe));
  4451. if (!HAS_PCH_SPLIT(dev))
  4452. intel_enable_pipe(dev_priv, pipe, false);
  4453. intel_wait_for_vblank(dev, pipe);
  4454. if (IS_GEN5(dev)) {
  4455. /* enable address swizzle for tiling buffer */
  4456. temp = I915_READ(DISP_ARB_CTL);
  4457. I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
  4458. }
  4459. I915_WRITE(DSPCNTR(plane), dspcntr);
  4460. POSTING_READ(DSPCNTR(plane));
  4461. if (!HAS_PCH_SPLIT(dev))
  4462. intel_enable_plane(dev_priv, plane, pipe);
  4463. ret = intel_pipe_set_base(crtc, x, y, old_fb);
  4464. intel_update_watermarks(dev);
  4465. drm_vblank_post_modeset(dev, pipe);
  4466. return ret;
  4467. }
  4468. /** Loads the palette/gamma unit for the CRTC with the prepared values */
  4469. void intel_crtc_load_lut(struct drm_crtc *crtc)
  4470. {
  4471. struct drm_device *dev = crtc->dev;
  4472. struct drm_i915_private *dev_priv = dev->dev_private;
  4473. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4474. int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
  4475. int i;
  4476. /* The clocks have to be on to load the palette. */
  4477. if (!crtc->enabled)
  4478. return;
  4479. /* use legacy palette for Ironlake */
  4480. if (HAS_PCH_SPLIT(dev))
  4481. palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
  4482. LGC_PALETTE_B;
  4483. for (i = 0; i < 256; i++) {
  4484. I915_WRITE(palreg + 4 * i,
  4485. (intel_crtc->lut_r[i] << 16) |
  4486. (intel_crtc->lut_g[i] << 8) |
  4487. intel_crtc->lut_b[i]);
  4488. }
  4489. }
  4490. static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
  4491. {
  4492. struct drm_device *dev = crtc->dev;
  4493. struct drm_i915_private *dev_priv = dev->dev_private;
  4494. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4495. bool visible = base != 0;
  4496. u32 cntl;
  4497. if (intel_crtc->cursor_visible == visible)
  4498. return;
  4499. cntl = I915_READ(CURACNTR);
  4500. if (visible) {
  4501. /* On these chipsets we can only modify the base whilst
  4502. * the cursor is disabled.
  4503. */
  4504. I915_WRITE(CURABASE, base);
  4505. cntl &= ~(CURSOR_FORMAT_MASK);
  4506. /* XXX width must be 64, stride 256 => 0x00 << 28 */
  4507. cntl |= CURSOR_ENABLE |
  4508. CURSOR_GAMMA_ENABLE |
  4509. CURSOR_FORMAT_ARGB;
  4510. } else
  4511. cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
  4512. I915_WRITE(CURACNTR, cntl);
  4513. intel_crtc->cursor_visible = visible;
  4514. }
  4515. static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
  4516. {
  4517. struct drm_device *dev = crtc->dev;
  4518. struct drm_i915_private *dev_priv = dev->dev_private;
  4519. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4520. int pipe = intel_crtc->pipe;
  4521. bool visible = base != 0;
  4522. if (intel_crtc->cursor_visible != visible) {
  4523. uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
  4524. if (base) {
  4525. cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
  4526. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  4527. cntl |= pipe << 28; /* Connect to correct pipe */
  4528. } else {
  4529. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  4530. cntl |= CURSOR_MODE_DISABLE;
  4531. }
  4532. I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
  4533. intel_crtc->cursor_visible = visible;
  4534. }
  4535. /* and commit changes on next vblank */
  4536. I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
  4537. }
  4538. /* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
  4539. static void intel_crtc_update_cursor(struct drm_crtc *crtc,
  4540. bool on)
  4541. {
  4542. struct drm_device *dev = crtc->dev;
  4543. struct drm_i915_private *dev_priv = dev->dev_private;
  4544. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4545. int pipe = intel_crtc->pipe;
  4546. int x = intel_crtc->cursor_x;
  4547. int y = intel_crtc->cursor_y;
  4548. u32 base, pos;
  4549. bool visible;
  4550. pos = 0;
  4551. if (on && crtc->enabled && crtc->fb) {
  4552. base = intel_crtc->cursor_addr;
  4553. if (x > (int) crtc->fb->width)
  4554. base = 0;
  4555. if (y > (int) crtc->fb->height)
  4556. base = 0;
  4557. } else
  4558. base = 0;
  4559. if (x < 0) {
  4560. if (x + intel_crtc->cursor_width < 0)
  4561. base = 0;
  4562. pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
  4563. x = -x;
  4564. }
  4565. pos |= x << CURSOR_X_SHIFT;
  4566. if (y < 0) {
  4567. if (y + intel_crtc->cursor_height < 0)
  4568. base = 0;
  4569. pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
  4570. y = -y;
  4571. }
  4572. pos |= y << CURSOR_Y_SHIFT;
  4573. visible = base != 0;
  4574. if (!visible && !intel_crtc->cursor_visible)
  4575. return;
  4576. I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
  4577. if (IS_845G(dev) || IS_I865G(dev))
  4578. i845_update_cursor(crtc, base);
  4579. else
  4580. i9xx_update_cursor(crtc, base);
  4581. if (visible)
  4582. intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
  4583. }
  4584. static int intel_crtc_cursor_set(struct drm_crtc *crtc,
  4585. struct drm_file *file,
  4586. uint32_t handle,
  4587. uint32_t width, uint32_t height)
  4588. {
  4589. struct drm_device *dev = crtc->dev;
  4590. struct drm_i915_private *dev_priv = dev->dev_private;
  4591. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4592. struct drm_i915_gem_object *obj;
  4593. uint32_t addr;
  4594. int ret;
  4595. DRM_DEBUG_KMS("\n");
  4596. /* if we want to turn off the cursor ignore width and height */
  4597. if (!handle) {
  4598. DRM_DEBUG_KMS("cursor off\n");
  4599. addr = 0;
  4600. obj = NULL;
  4601. mutex_lock(&dev->struct_mutex);
  4602. goto finish;
  4603. }
  4604. /* Currently we only support 64x64 cursors */
  4605. if (width != 64 || height != 64) {
  4606. DRM_ERROR("we currently only support 64x64 cursors\n");
  4607. return -EINVAL;
  4608. }
  4609. obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
  4610. if (!obj)
  4611. return -ENOENT;
  4612. if (obj->base.size < width * height * 4) {
  4613. DRM_ERROR("buffer is to small\n");
  4614. ret = -ENOMEM;
  4615. goto fail;
  4616. }
  4617. /* we only need to pin inside GTT if cursor is non-phy */
  4618. mutex_lock(&dev->struct_mutex);
  4619. if (!dev_priv->info->cursor_needs_physical) {
  4620. if (obj->tiling_mode) {
  4621. DRM_ERROR("cursor cannot be tiled\n");
  4622. ret = -EINVAL;
  4623. goto fail_locked;
  4624. }
  4625. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  4626. if (ret) {
  4627. DRM_ERROR("failed to pin cursor bo\n");
  4628. goto fail_locked;
  4629. }
  4630. ret = i915_gem_object_set_to_gtt_domain(obj, 0);
  4631. if (ret) {
  4632. DRM_ERROR("failed to move cursor bo into the GTT\n");
  4633. goto fail_unpin;
  4634. }
  4635. ret = i915_gem_object_put_fence(obj);
  4636. if (ret) {
  4637. DRM_ERROR("failed to move cursor bo into the GTT\n");
  4638. goto fail_unpin;
  4639. }
  4640. addr = obj->gtt_offset;
  4641. } else {
  4642. int align = IS_I830(dev) ? 16 * 1024 : 256;
  4643. ret = i915_gem_attach_phys_object(dev, obj,
  4644. (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
  4645. align);
  4646. if (ret) {
  4647. DRM_ERROR("failed to attach phys object\n");
  4648. goto fail_locked;
  4649. }
  4650. addr = obj->phys_obj->handle->busaddr;
  4651. }
  4652. if (IS_GEN2(dev))
  4653. I915_WRITE(CURSIZE, (height << 12) | width);
  4654. finish:
  4655. if (intel_crtc->cursor_bo) {
  4656. if (dev_priv->info->cursor_needs_physical) {
  4657. if (intel_crtc->cursor_bo != obj)
  4658. i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
  4659. } else
  4660. i915_gem_object_unpin(intel_crtc->cursor_bo);
  4661. drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
  4662. }
  4663. mutex_unlock(&dev->struct_mutex);
  4664. intel_crtc->cursor_addr = addr;
  4665. intel_crtc->cursor_bo = obj;
  4666. intel_crtc->cursor_width = width;
  4667. intel_crtc->cursor_height = height;
  4668. intel_crtc_update_cursor(crtc, true);
  4669. return 0;
  4670. fail_unpin:
  4671. i915_gem_object_unpin(obj);
  4672. fail_locked:
  4673. mutex_unlock(&dev->struct_mutex);
  4674. fail:
  4675. drm_gem_object_unreference_unlocked(&obj->base);
  4676. return ret;
  4677. }
  4678. static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
  4679. {
  4680. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4681. intel_crtc->cursor_x = x;
  4682. intel_crtc->cursor_y = y;
  4683. intel_crtc_update_cursor(crtc, true);
  4684. return 0;
  4685. }
  4686. /** Sets the color ramps on behalf of RandR */
  4687. void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  4688. u16 blue, int regno)
  4689. {
  4690. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4691. intel_crtc->lut_r[regno] = red >> 8;
  4692. intel_crtc->lut_g[regno] = green >> 8;
  4693. intel_crtc->lut_b[regno] = blue >> 8;
  4694. }
  4695. void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  4696. u16 *blue, int regno)
  4697. {
  4698. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4699. *red = intel_crtc->lut_r[regno] << 8;
  4700. *green = intel_crtc->lut_g[regno] << 8;
  4701. *blue = intel_crtc->lut_b[regno] << 8;
  4702. }
  4703. static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  4704. u16 *blue, uint32_t start, uint32_t size)
  4705. {
  4706. int end = (start + size > 256) ? 256 : start + size, i;
  4707. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4708. for (i = start; i < end; i++) {
  4709. intel_crtc->lut_r[i] = red[i] >> 8;
  4710. intel_crtc->lut_g[i] = green[i] >> 8;
  4711. intel_crtc->lut_b[i] = blue[i] >> 8;
  4712. }
  4713. intel_crtc_load_lut(crtc);
  4714. }
  4715. /**
  4716. * Get a pipe with a simple mode set on it for doing load-based monitor
  4717. * detection.
  4718. *
  4719. * It will be up to the load-detect code to adjust the pipe as appropriate for
  4720. * its requirements. The pipe will be connected to no other encoders.
  4721. *
  4722. * Currently this code will only succeed if there is a pipe with no encoders
  4723. * configured for it. In the future, it could choose to temporarily disable
  4724. * some outputs to free up a pipe for its use.
  4725. *
  4726. * \return crtc, or NULL if no pipes are available.
  4727. */
  4728. /* VESA 640x480x72Hz mode to set on the pipe */
  4729. static struct drm_display_mode load_detect_mode = {
  4730. DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
  4731. 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  4732. };
  4733. struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
  4734. struct drm_connector *connector,
  4735. struct drm_display_mode *mode,
  4736. int *dpms_mode)
  4737. {
  4738. struct intel_crtc *intel_crtc;
  4739. struct drm_crtc *possible_crtc;
  4740. struct drm_crtc *supported_crtc =NULL;
  4741. struct drm_encoder *encoder = &intel_encoder->base;
  4742. struct drm_crtc *crtc = NULL;
  4743. struct drm_device *dev = encoder->dev;
  4744. struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  4745. struct drm_crtc_helper_funcs *crtc_funcs;
  4746. int i = -1;
  4747. /*
  4748. * Algorithm gets a little messy:
  4749. * - if the connector already has an assigned crtc, use it (but make
  4750. * sure it's on first)
  4751. * - try to find the first unused crtc that can drive this connector,
  4752. * and use that if we find one
  4753. * - if there are no unused crtcs available, try to use the first
  4754. * one we found that supports the connector
  4755. */
  4756. /* See if we already have a CRTC for this connector */
  4757. if (encoder->crtc) {
  4758. crtc = encoder->crtc;
  4759. /* Make sure the crtc and connector are running */
  4760. intel_crtc = to_intel_crtc(crtc);
  4761. *dpms_mode = intel_crtc->dpms_mode;
  4762. if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
  4763. crtc_funcs = crtc->helper_private;
  4764. crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
  4765. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
  4766. }
  4767. return crtc;
  4768. }
  4769. /* Find an unused one (if possible) */
  4770. list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
  4771. i++;
  4772. if (!(encoder->possible_crtcs & (1 << i)))
  4773. continue;
  4774. if (!possible_crtc->enabled) {
  4775. crtc = possible_crtc;
  4776. break;
  4777. }
  4778. if (!supported_crtc)
  4779. supported_crtc = possible_crtc;
  4780. }
  4781. /*
  4782. * If we didn't find an unused CRTC, don't use any.
  4783. */
  4784. if (!crtc) {
  4785. return NULL;
  4786. }
  4787. encoder->crtc = crtc;
  4788. connector->encoder = encoder;
  4789. intel_encoder->load_detect_temp = true;
  4790. intel_crtc = to_intel_crtc(crtc);
  4791. *dpms_mode = intel_crtc->dpms_mode;
  4792. if (!crtc->enabled) {
  4793. if (!mode)
  4794. mode = &load_detect_mode;
  4795. drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
  4796. } else {
  4797. if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
  4798. crtc_funcs = crtc->helper_private;
  4799. crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
  4800. }
  4801. /* Add this connector to the crtc */
  4802. encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
  4803. encoder_funcs->commit(encoder);
  4804. }
  4805. /* let the connector get through one full cycle before testing */
  4806. intel_wait_for_vblank(dev, intel_crtc->pipe);
  4807. return crtc;
  4808. }
  4809. void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
  4810. struct drm_connector *connector, int dpms_mode)
  4811. {
  4812. struct drm_encoder *encoder = &intel_encoder->base;
  4813. struct drm_device *dev = encoder->dev;
  4814. struct drm_crtc *crtc = encoder->crtc;
  4815. struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  4816. struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
  4817. if (intel_encoder->load_detect_temp) {
  4818. encoder->crtc = NULL;
  4819. connector->encoder = NULL;
  4820. intel_encoder->load_detect_temp = false;
  4821. crtc->enabled = drm_helper_crtc_in_use(crtc);
  4822. drm_helper_disable_unused_functions(dev);
  4823. }
  4824. /* Switch crtc and encoder back off if necessary */
  4825. if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
  4826. if (encoder->crtc == crtc)
  4827. encoder_funcs->dpms(encoder, dpms_mode);
  4828. crtc_funcs->dpms(crtc, dpms_mode);
  4829. }
  4830. }
  4831. /* Returns the clock of the currently programmed mode of the given pipe. */
  4832. static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
  4833. {
  4834. struct drm_i915_private *dev_priv = dev->dev_private;
  4835. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4836. int pipe = intel_crtc->pipe;
  4837. u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
  4838. u32 fp;
  4839. intel_clock_t clock;
  4840. if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
  4841. fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
  4842. else
  4843. fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
  4844. clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
  4845. if (IS_PINEVIEW(dev)) {
  4846. clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
  4847. clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
  4848. } else {
  4849. clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
  4850. clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
  4851. }
  4852. if (!IS_GEN2(dev)) {
  4853. if (IS_PINEVIEW(dev))
  4854. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
  4855. DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
  4856. else
  4857. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
  4858. DPLL_FPA01_P1_POST_DIV_SHIFT);
  4859. switch (dpll & DPLL_MODE_MASK) {
  4860. case DPLLB_MODE_DAC_SERIAL:
  4861. clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
  4862. 5 : 10;
  4863. break;
  4864. case DPLLB_MODE_LVDS:
  4865. clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
  4866. 7 : 14;
  4867. break;
  4868. default:
  4869. DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
  4870. "mode\n", (int)(dpll & DPLL_MODE_MASK));
  4871. return 0;
  4872. }
  4873. /* XXX: Handle the 100Mhz refclk */
  4874. intel_clock(dev, 96000, &clock);
  4875. } else {
  4876. bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
  4877. if (is_lvds) {
  4878. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
  4879. DPLL_FPA01_P1_POST_DIV_SHIFT);
  4880. clock.p2 = 14;
  4881. if ((dpll & PLL_REF_INPUT_MASK) ==
  4882. PLLB_REF_INPUT_SPREADSPECTRUMIN) {
  4883. /* XXX: might not be 66MHz */
  4884. intel_clock(dev, 66000, &clock);
  4885. } else
  4886. intel_clock(dev, 48000, &clock);
  4887. } else {
  4888. if (dpll & PLL_P1_DIVIDE_BY_TWO)
  4889. clock.p1 = 2;
  4890. else {
  4891. clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
  4892. DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
  4893. }
  4894. if (dpll & PLL_P2_DIVIDE_BY_4)
  4895. clock.p2 = 4;
  4896. else
  4897. clock.p2 = 2;
  4898. intel_clock(dev, 48000, &clock);
  4899. }
  4900. }
  4901. /* XXX: It would be nice to validate the clocks, but we can't reuse
  4902. * i830PllIsValid() because it relies on the xf86_config connector
  4903. * configuration being accurate, which it isn't necessarily.
  4904. */
  4905. return clock.dot;
  4906. }
  4907. /** Returns the currently programmed mode of the given pipe. */
  4908. struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
  4909. struct drm_crtc *crtc)
  4910. {
  4911. struct drm_i915_private *dev_priv = dev->dev_private;
  4912. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4913. int pipe = intel_crtc->pipe;
  4914. struct drm_display_mode *mode;
  4915. int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
  4916. int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
  4917. int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
  4918. int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
  4919. mode = kzalloc(sizeof(*mode), GFP_KERNEL);
  4920. if (!mode)
  4921. return NULL;
  4922. mode->clock = intel_crtc_clock_get(dev, crtc);
  4923. mode->hdisplay = (htot & 0xffff) + 1;
  4924. mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
  4925. mode->hsync_start = (hsync & 0xffff) + 1;
  4926. mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
  4927. mode->vdisplay = (vtot & 0xffff) + 1;
  4928. mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
  4929. mode->vsync_start = (vsync & 0xffff) + 1;
  4930. mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
  4931. drm_mode_set_name(mode);
  4932. drm_mode_set_crtcinfo(mode, 0);
  4933. return mode;
  4934. }
  4935. #define GPU_IDLE_TIMEOUT 500 /* ms */
  4936. /* When this timer fires, we've been idle for awhile */
  4937. static void intel_gpu_idle_timer(unsigned long arg)
  4938. {
  4939. struct drm_device *dev = (struct drm_device *)arg;
  4940. drm_i915_private_t *dev_priv = dev->dev_private;
  4941. if (!list_empty(&dev_priv->mm.active_list)) {
  4942. /* Still processing requests, so just re-arm the timer. */
  4943. mod_timer(&dev_priv->idle_timer, jiffies +
  4944. msecs_to_jiffies(GPU_IDLE_TIMEOUT));
  4945. return;
  4946. }
  4947. dev_priv->busy = false;
  4948. queue_work(dev_priv->wq, &dev_priv->idle_work);
  4949. }
  4950. #define CRTC_IDLE_TIMEOUT 1000 /* ms */
  4951. static void intel_crtc_idle_timer(unsigned long arg)
  4952. {
  4953. struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
  4954. struct drm_crtc *crtc = &intel_crtc->base;
  4955. drm_i915_private_t *dev_priv = crtc->dev->dev_private;
  4956. struct intel_framebuffer *intel_fb;
  4957. intel_fb = to_intel_framebuffer(crtc->fb);
  4958. if (intel_fb && intel_fb->obj->active) {
  4959. /* The framebuffer is still being accessed by the GPU. */
  4960. mod_timer(&intel_crtc->idle_timer, jiffies +
  4961. msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
  4962. return;
  4963. }
  4964. intel_crtc->busy = false;
  4965. queue_work(dev_priv->wq, &dev_priv->idle_work);
  4966. }
  4967. static void intel_increase_pllclock(struct drm_crtc *crtc)
  4968. {
  4969. struct drm_device *dev = crtc->dev;
  4970. drm_i915_private_t *dev_priv = dev->dev_private;
  4971. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4972. int pipe = intel_crtc->pipe;
  4973. int dpll_reg = DPLL(pipe);
  4974. int dpll;
  4975. if (HAS_PCH_SPLIT(dev))
  4976. return;
  4977. if (!dev_priv->lvds_downclock_avail)
  4978. return;
  4979. dpll = I915_READ(dpll_reg);
  4980. if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
  4981. DRM_DEBUG_DRIVER("upclocking LVDS\n");
  4982. /* Unlock panel regs */
  4983. I915_WRITE(PP_CONTROL,
  4984. I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
  4985. dpll &= ~DISPLAY_RATE_SELECT_FPA1;
  4986. I915_WRITE(dpll_reg, dpll);
  4987. POSTING_READ(dpll_reg);
  4988. intel_wait_for_vblank(dev, pipe);
  4989. dpll = I915_READ(dpll_reg);
  4990. if (dpll & DISPLAY_RATE_SELECT_FPA1)
  4991. DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
  4992. /* ...and lock them again */
  4993. I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
  4994. }
  4995. /* Schedule downclock */
  4996. mod_timer(&intel_crtc->idle_timer, jiffies +
  4997. msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
  4998. }
  4999. static void intel_decrease_pllclock(struct drm_crtc *crtc)
  5000. {
  5001. struct drm_device *dev = crtc->dev;
  5002. drm_i915_private_t *dev_priv = dev->dev_private;
  5003. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5004. int pipe = intel_crtc->pipe;
  5005. int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
  5006. int dpll = I915_READ(dpll_reg);
  5007. if (HAS_PCH_SPLIT(dev))
  5008. return;
  5009. if (!dev_priv->lvds_downclock_avail)
  5010. return;
  5011. /*
  5012. * Since this is called by a timer, we should never get here in
  5013. * the manual case.
  5014. */
  5015. if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
  5016. DRM_DEBUG_DRIVER("downclocking LVDS\n");
  5017. /* Unlock panel regs */
  5018. I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
  5019. PANEL_UNLOCK_REGS);
  5020. dpll |= DISPLAY_RATE_SELECT_FPA1;
  5021. I915_WRITE(dpll_reg, dpll);
  5022. dpll = I915_READ(dpll_reg);
  5023. intel_wait_for_vblank(dev, pipe);
  5024. dpll = I915_READ(dpll_reg);
  5025. if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
  5026. DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
  5027. /* ...and lock them again */
  5028. I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
  5029. }
  5030. }
  5031. /**
  5032. * intel_idle_update - adjust clocks for idleness
  5033. * @work: work struct
  5034. *
  5035. * Either the GPU or display (or both) went idle. Check the busy status
  5036. * here and adjust the CRTC and GPU clocks as necessary.
  5037. */
  5038. static void intel_idle_update(struct work_struct *work)
  5039. {
  5040. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  5041. idle_work);
  5042. struct drm_device *dev = dev_priv->dev;
  5043. struct drm_crtc *crtc;
  5044. struct intel_crtc *intel_crtc;
  5045. if (!i915_powersave)
  5046. return;
  5047. mutex_lock(&dev->struct_mutex);
  5048. i915_update_gfx_val(dev_priv);
  5049. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  5050. /* Skip inactive CRTCs */
  5051. if (!crtc->fb)
  5052. continue;
  5053. intel_crtc = to_intel_crtc(crtc);
  5054. if (!intel_crtc->busy)
  5055. intel_decrease_pllclock(crtc);
  5056. }
  5057. mutex_unlock(&dev->struct_mutex);
  5058. }
  5059. /**
  5060. * intel_mark_busy - mark the GPU and possibly the display busy
  5061. * @dev: drm device
  5062. * @obj: object we're operating on
  5063. *
  5064. * Callers can use this function to indicate that the GPU is busy processing
  5065. * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
  5066. * buffer), we'll also mark the display as busy, so we know to increase its
  5067. * clock frequency.
  5068. */
  5069. void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
  5070. {
  5071. drm_i915_private_t *dev_priv = dev->dev_private;
  5072. struct drm_crtc *crtc = NULL;
  5073. struct intel_framebuffer *intel_fb;
  5074. struct intel_crtc *intel_crtc;
  5075. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  5076. return;
  5077. if (!dev_priv->busy)
  5078. dev_priv->busy = true;
  5079. else
  5080. mod_timer(&dev_priv->idle_timer, jiffies +
  5081. msecs_to_jiffies(GPU_IDLE_TIMEOUT));
  5082. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  5083. if (!crtc->fb)
  5084. continue;
  5085. intel_crtc = to_intel_crtc(crtc);
  5086. intel_fb = to_intel_framebuffer(crtc->fb);
  5087. if (intel_fb->obj == obj) {
  5088. if (!intel_crtc->busy) {
  5089. /* Non-busy -> busy, upclock */
  5090. intel_increase_pllclock(crtc);
  5091. intel_crtc->busy = true;
  5092. } else {
  5093. /* Busy -> busy, put off timer */
  5094. mod_timer(&intel_crtc->idle_timer, jiffies +
  5095. msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
  5096. }
  5097. }
  5098. }
  5099. }
  5100. static void intel_crtc_destroy(struct drm_crtc *crtc)
  5101. {
  5102. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5103. struct drm_device *dev = crtc->dev;
  5104. struct intel_unpin_work *work;
  5105. unsigned long flags;
  5106. spin_lock_irqsave(&dev->event_lock, flags);
  5107. work = intel_crtc->unpin_work;
  5108. intel_crtc->unpin_work = NULL;
  5109. spin_unlock_irqrestore(&dev->event_lock, flags);
  5110. if (work) {
  5111. cancel_work_sync(&work->work);
  5112. kfree(work);
  5113. }
  5114. drm_crtc_cleanup(crtc);
  5115. kfree(intel_crtc);
  5116. }
  5117. static void intel_unpin_work_fn(struct work_struct *__work)
  5118. {
  5119. struct intel_unpin_work *work =
  5120. container_of(__work, struct intel_unpin_work, work);
  5121. mutex_lock(&work->dev->struct_mutex);
  5122. i915_gem_object_unpin(work->old_fb_obj);
  5123. drm_gem_object_unreference(&work->pending_flip_obj->base);
  5124. drm_gem_object_unreference(&work->old_fb_obj->base);
  5125. mutex_unlock(&work->dev->struct_mutex);
  5126. kfree(work);
  5127. }
  5128. static void do_intel_finish_page_flip(struct drm_device *dev,
  5129. struct drm_crtc *crtc)
  5130. {
  5131. drm_i915_private_t *dev_priv = dev->dev_private;
  5132. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5133. struct intel_unpin_work *work;
  5134. struct drm_i915_gem_object *obj;
  5135. struct drm_pending_vblank_event *e;
  5136. struct timeval tnow, tvbl;
  5137. unsigned long flags;
  5138. /* Ignore early vblank irqs */
  5139. if (intel_crtc == NULL)
  5140. return;
  5141. do_gettimeofday(&tnow);
  5142. spin_lock_irqsave(&dev->event_lock, flags);
  5143. work = intel_crtc->unpin_work;
  5144. if (work == NULL || !work->pending) {
  5145. spin_unlock_irqrestore(&dev->event_lock, flags);
  5146. return;
  5147. }
  5148. intel_crtc->unpin_work = NULL;
  5149. if (work->event) {
  5150. e = work->event;
  5151. e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
  5152. /* Called before vblank count and timestamps have
  5153. * been updated for the vblank interval of flip
  5154. * completion? Need to increment vblank count and
  5155. * add one videorefresh duration to returned timestamp
  5156. * to account for this. We assume this happened if we
  5157. * get called over 0.9 frame durations after the last
  5158. * timestamped vblank.
  5159. *
  5160. * This calculation can not be used with vrefresh rates
  5161. * below 5Hz (10Hz to be on the safe side) without
  5162. * promoting to 64 integers.
  5163. */
  5164. if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
  5165. 9 * crtc->framedur_ns) {
  5166. e->event.sequence++;
  5167. tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
  5168. crtc->framedur_ns);
  5169. }
  5170. e->event.tv_sec = tvbl.tv_sec;
  5171. e->event.tv_usec = tvbl.tv_usec;
  5172. list_add_tail(&e->base.link,
  5173. &e->base.file_priv->event_list);
  5174. wake_up_interruptible(&e->base.file_priv->event_wait);
  5175. }
  5176. drm_vblank_put(dev, intel_crtc->pipe);
  5177. spin_unlock_irqrestore(&dev->event_lock, flags);
  5178. obj = work->old_fb_obj;
  5179. atomic_clear_mask(1 << intel_crtc->plane,
  5180. &obj->pending_flip.counter);
  5181. if (atomic_read(&obj->pending_flip) == 0)
  5182. wake_up(&dev_priv->pending_flip_queue);
  5183. schedule_work(&work->work);
  5184. trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
  5185. }
  5186. void intel_finish_page_flip(struct drm_device *dev, int pipe)
  5187. {
  5188. drm_i915_private_t *dev_priv = dev->dev_private;
  5189. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  5190. do_intel_finish_page_flip(dev, crtc);
  5191. }
  5192. void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
  5193. {
  5194. drm_i915_private_t *dev_priv = dev->dev_private;
  5195. struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
  5196. do_intel_finish_page_flip(dev, crtc);
  5197. }
  5198. void intel_prepare_page_flip(struct drm_device *dev, int plane)
  5199. {
  5200. drm_i915_private_t *dev_priv = dev->dev_private;
  5201. struct intel_crtc *intel_crtc =
  5202. to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
  5203. unsigned long flags;
  5204. spin_lock_irqsave(&dev->event_lock, flags);
  5205. if (intel_crtc->unpin_work) {
  5206. if ((++intel_crtc->unpin_work->pending) > 1)
  5207. DRM_ERROR("Prepared flip multiple times\n");
  5208. } else {
  5209. DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
  5210. }
  5211. spin_unlock_irqrestore(&dev->event_lock, flags);
  5212. }
  5213. static int intel_crtc_page_flip(struct drm_crtc *crtc,
  5214. struct drm_framebuffer *fb,
  5215. struct drm_pending_vblank_event *event)
  5216. {
  5217. struct drm_device *dev = crtc->dev;
  5218. struct drm_i915_private *dev_priv = dev->dev_private;
  5219. struct intel_framebuffer *intel_fb;
  5220. struct drm_i915_gem_object *obj;
  5221. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5222. struct intel_unpin_work *work;
  5223. unsigned long flags, offset;
  5224. int pipe = intel_crtc->pipe;
  5225. u32 pf, pipesrc;
  5226. int ret;
  5227. work = kzalloc(sizeof *work, GFP_KERNEL);
  5228. if (work == NULL)
  5229. return -ENOMEM;
  5230. work->event = event;
  5231. work->dev = crtc->dev;
  5232. intel_fb = to_intel_framebuffer(crtc->fb);
  5233. work->old_fb_obj = intel_fb->obj;
  5234. INIT_WORK(&work->work, intel_unpin_work_fn);
  5235. /* We borrow the event spin lock for protecting unpin_work */
  5236. spin_lock_irqsave(&dev->event_lock, flags);
  5237. if (intel_crtc->unpin_work) {
  5238. spin_unlock_irqrestore(&dev->event_lock, flags);
  5239. kfree(work);
  5240. DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
  5241. return -EBUSY;
  5242. }
  5243. intel_crtc->unpin_work = work;
  5244. spin_unlock_irqrestore(&dev->event_lock, flags);
  5245. intel_fb = to_intel_framebuffer(fb);
  5246. obj = intel_fb->obj;
  5247. mutex_lock(&dev->struct_mutex);
  5248. ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
  5249. if (ret)
  5250. goto cleanup_work;
  5251. /* Reference the objects for the scheduled work. */
  5252. drm_gem_object_reference(&work->old_fb_obj->base);
  5253. drm_gem_object_reference(&obj->base);
  5254. crtc->fb = fb;
  5255. ret = drm_vblank_get(dev, intel_crtc->pipe);
  5256. if (ret)
  5257. goto cleanup_objs;
  5258. if (IS_GEN3(dev) || IS_GEN2(dev)) {
  5259. u32 flip_mask;
  5260. /* Can't queue multiple flips, so wait for the previous
  5261. * one to finish before executing the next.
  5262. */
  5263. ret = BEGIN_LP_RING(2);
  5264. if (ret)
  5265. goto cleanup_objs;
  5266. if (intel_crtc->plane)
  5267. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  5268. else
  5269. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  5270. OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
  5271. OUT_RING(MI_NOOP);
  5272. ADVANCE_LP_RING();
  5273. }
  5274. work->pending_flip_obj = obj;
  5275. work->enable_stall_check = true;
  5276. /* Offset into the new buffer for cases of shared fbs between CRTCs */
  5277. offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
  5278. ret = BEGIN_LP_RING(4);
  5279. if (ret)
  5280. goto cleanup_objs;
  5281. /* Block clients from rendering to the new back buffer until
  5282. * the flip occurs and the object is no longer visible.
  5283. */
  5284. atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
  5285. switch (INTEL_INFO(dev)->gen) {
  5286. case 2:
  5287. OUT_RING(MI_DISPLAY_FLIP |
  5288. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  5289. OUT_RING(fb->pitch);
  5290. OUT_RING(obj->gtt_offset + offset);
  5291. OUT_RING(MI_NOOP);
  5292. break;
  5293. case 3:
  5294. OUT_RING(MI_DISPLAY_FLIP_I915 |
  5295. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  5296. OUT_RING(fb->pitch);
  5297. OUT_RING(obj->gtt_offset + offset);
  5298. OUT_RING(MI_NOOP);
  5299. break;
  5300. case 4:
  5301. case 5:
  5302. /* i965+ uses the linear or tiled offsets from the
  5303. * Display Registers (which do not change across a page-flip)
  5304. * so we need only reprogram the base address.
  5305. */
  5306. OUT_RING(MI_DISPLAY_FLIP |
  5307. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  5308. OUT_RING(fb->pitch);
  5309. OUT_RING(obj->gtt_offset | obj->tiling_mode);
  5310. /* XXX Enabling the panel-fitter across page-flip is so far
  5311. * untested on non-native modes, so ignore it for now.
  5312. * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
  5313. */
  5314. pf = 0;
  5315. pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
  5316. OUT_RING(pf | pipesrc);
  5317. break;
  5318. case 6:
  5319. OUT_RING(MI_DISPLAY_FLIP |
  5320. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  5321. OUT_RING(fb->pitch | obj->tiling_mode);
  5322. OUT_RING(obj->gtt_offset);
  5323. pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
  5324. pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
  5325. OUT_RING(pf | pipesrc);
  5326. break;
  5327. }
  5328. ADVANCE_LP_RING();
  5329. mutex_unlock(&dev->struct_mutex);
  5330. trace_i915_flip_request(intel_crtc->plane, obj);
  5331. return 0;
  5332. cleanup_objs:
  5333. drm_gem_object_unreference(&work->old_fb_obj->base);
  5334. drm_gem_object_unreference(&obj->base);
  5335. cleanup_work:
  5336. mutex_unlock(&dev->struct_mutex);
  5337. spin_lock_irqsave(&dev->event_lock, flags);
  5338. intel_crtc->unpin_work = NULL;
  5339. spin_unlock_irqrestore(&dev->event_lock, flags);
  5340. kfree(work);
  5341. return ret;
  5342. }
  5343. static void intel_crtc_reset(struct drm_crtc *crtc)
  5344. {
  5345. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5346. /* Reset flags back to the 'unknown' status so that they
  5347. * will be correctly set on the initial modeset.
  5348. */
  5349. intel_crtc->cursor_addr = 0;
  5350. intel_crtc->dpms_mode = -1;
  5351. intel_crtc->active = true; /* force the pipe off on setup_init_config */
  5352. }
  5353. static struct drm_crtc_helper_funcs intel_helper_funcs = {
  5354. .dpms = intel_crtc_dpms,
  5355. .mode_fixup = intel_crtc_mode_fixup,
  5356. .mode_set = intel_crtc_mode_set,
  5357. .mode_set_base = intel_pipe_set_base,
  5358. .mode_set_base_atomic = intel_pipe_set_base_atomic,
  5359. .load_lut = intel_crtc_load_lut,
  5360. .disable = intel_crtc_disable,
  5361. };
  5362. static const struct drm_crtc_funcs intel_crtc_funcs = {
  5363. .reset = intel_crtc_reset,
  5364. .cursor_set = intel_crtc_cursor_set,
  5365. .cursor_move = intel_crtc_cursor_move,
  5366. .gamma_set = intel_crtc_gamma_set,
  5367. .set_config = drm_crtc_helper_set_config,
  5368. .destroy = intel_crtc_destroy,
  5369. .page_flip = intel_crtc_page_flip,
  5370. };
  5371. static void intel_sanitize_modesetting(struct drm_device *dev,
  5372. int pipe, int plane)
  5373. {
  5374. struct drm_i915_private *dev_priv = dev->dev_private;
  5375. u32 reg, val;
  5376. if (HAS_PCH_SPLIT(dev))
  5377. return;
  5378. /* Who knows what state these registers were left in by the BIOS or
  5379. * grub?
  5380. *
  5381. * If we leave the registers in a conflicting state (e.g. with the
  5382. * display plane reading from the other pipe than the one we intend
  5383. * to use) then when we attempt to teardown the active mode, we will
  5384. * not disable the pipes and planes in the correct order -- leaving
  5385. * a plane reading from a disabled pipe and possibly leading to
  5386. * undefined behaviour.
  5387. */
  5388. reg = DSPCNTR(plane);
  5389. val = I915_READ(reg);
  5390. if ((val & DISPLAY_PLANE_ENABLE) == 0)
  5391. return;
  5392. if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
  5393. return;
  5394. /* This display plane is active and attached to the other CPU pipe. */
  5395. pipe = !pipe;
  5396. /* Disable the plane and wait for it to stop reading from the pipe. */
  5397. intel_disable_plane(dev_priv, plane, pipe);
  5398. intel_disable_pipe(dev_priv, pipe);
  5399. }
  5400. static void intel_crtc_init(struct drm_device *dev, int pipe)
  5401. {
  5402. drm_i915_private_t *dev_priv = dev->dev_private;
  5403. struct intel_crtc *intel_crtc;
  5404. int i;
  5405. intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  5406. if (intel_crtc == NULL)
  5407. return;
  5408. drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
  5409. drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
  5410. for (i = 0; i < 256; i++) {
  5411. intel_crtc->lut_r[i] = i;
  5412. intel_crtc->lut_g[i] = i;
  5413. intel_crtc->lut_b[i] = i;
  5414. }
  5415. /* Swap pipes & planes for FBC on pre-965 */
  5416. intel_crtc->pipe = pipe;
  5417. intel_crtc->plane = pipe;
  5418. if (IS_MOBILE(dev) && IS_GEN3(dev)) {
  5419. DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
  5420. intel_crtc->plane = !pipe;
  5421. }
  5422. BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
  5423. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
  5424. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
  5425. dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
  5426. intel_crtc_reset(&intel_crtc->base);
  5427. if (HAS_PCH_SPLIT(dev)) {
  5428. intel_helper_funcs.prepare = ironlake_crtc_prepare;
  5429. intel_helper_funcs.commit = ironlake_crtc_commit;
  5430. } else {
  5431. intel_helper_funcs.prepare = i9xx_crtc_prepare;
  5432. intel_helper_funcs.commit = i9xx_crtc_commit;
  5433. }
  5434. drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
  5435. intel_crtc->busy = false;
  5436. setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
  5437. (unsigned long)intel_crtc);
  5438. intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
  5439. }
  5440. int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
  5441. struct drm_file *file)
  5442. {
  5443. drm_i915_private_t *dev_priv = dev->dev_private;
  5444. struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
  5445. struct drm_mode_object *drmmode_obj;
  5446. struct intel_crtc *crtc;
  5447. if (!dev_priv) {
  5448. DRM_ERROR("called with no initialization\n");
  5449. return -EINVAL;
  5450. }
  5451. drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
  5452. DRM_MODE_OBJECT_CRTC);
  5453. if (!drmmode_obj) {
  5454. DRM_ERROR("no such CRTC id\n");
  5455. return -EINVAL;
  5456. }
  5457. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  5458. pipe_from_crtc_id->pipe = crtc->pipe;
  5459. return 0;
  5460. }
  5461. static int intel_encoder_clones(struct drm_device *dev, int type_mask)
  5462. {
  5463. struct intel_encoder *encoder;
  5464. int index_mask = 0;
  5465. int entry = 0;
  5466. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  5467. if (type_mask & encoder->clone_mask)
  5468. index_mask |= (1 << entry);
  5469. entry++;
  5470. }
  5471. return index_mask;
  5472. }
  5473. static bool has_edp_a(struct drm_device *dev)
  5474. {
  5475. struct drm_i915_private *dev_priv = dev->dev_private;
  5476. if (!IS_MOBILE(dev))
  5477. return false;
  5478. if ((I915_READ(DP_A) & DP_DETECTED) == 0)
  5479. return false;
  5480. if (IS_GEN5(dev) &&
  5481. (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
  5482. return false;
  5483. return true;
  5484. }
  5485. static void intel_setup_outputs(struct drm_device *dev)
  5486. {
  5487. struct drm_i915_private *dev_priv = dev->dev_private;
  5488. struct intel_encoder *encoder;
  5489. bool dpd_is_edp = false;
  5490. bool has_lvds = false;
  5491. if (IS_MOBILE(dev) && !IS_I830(dev))
  5492. has_lvds = intel_lvds_init(dev);
  5493. if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
  5494. /* disable the panel fitter on everything but LVDS */
  5495. I915_WRITE(PFIT_CONTROL, 0);
  5496. }
  5497. if (HAS_PCH_SPLIT(dev)) {
  5498. dpd_is_edp = intel_dpd_is_edp(dev);
  5499. if (has_edp_a(dev))
  5500. intel_dp_init(dev, DP_A);
  5501. if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
  5502. intel_dp_init(dev, PCH_DP_D);
  5503. }
  5504. intel_crt_init(dev);
  5505. if (HAS_PCH_SPLIT(dev)) {
  5506. int found;
  5507. if (I915_READ(HDMIB) & PORT_DETECTED) {
  5508. /* PCH SDVOB multiplex with HDMIB */
  5509. found = intel_sdvo_init(dev, PCH_SDVOB);
  5510. if (!found)
  5511. intel_hdmi_init(dev, HDMIB);
  5512. if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
  5513. intel_dp_init(dev, PCH_DP_B);
  5514. }
  5515. if (I915_READ(HDMIC) & PORT_DETECTED)
  5516. intel_hdmi_init(dev, HDMIC);
  5517. if (I915_READ(HDMID) & PORT_DETECTED)
  5518. intel_hdmi_init(dev, HDMID);
  5519. if (I915_READ(PCH_DP_C) & DP_DETECTED)
  5520. intel_dp_init(dev, PCH_DP_C);
  5521. if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
  5522. intel_dp_init(dev, PCH_DP_D);
  5523. } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
  5524. bool found = false;
  5525. if (I915_READ(SDVOB) & SDVO_DETECTED) {
  5526. DRM_DEBUG_KMS("probing SDVOB\n");
  5527. found = intel_sdvo_init(dev, SDVOB);
  5528. if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
  5529. DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
  5530. intel_hdmi_init(dev, SDVOB);
  5531. }
  5532. if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
  5533. DRM_DEBUG_KMS("probing DP_B\n");
  5534. intel_dp_init(dev, DP_B);
  5535. }
  5536. }
  5537. /* Before G4X SDVOC doesn't have its own detect register */
  5538. if (I915_READ(SDVOB) & SDVO_DETECTED) {
  5539. DRM_DEBUG_KMS("probing SDVOC\n");
  5540. found = intel_sdvo_init(dev, SDVOC);
  5541. }
  5542. if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
  5543. if (SUPPORTS_INTEGRATED_HDMI(dev)) {
  5544. DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
  5545. intel_hdmi_init(dev, SDVOC);
  5546. }
  5547. if (SUPPORTS_INTEGRATED_DP(dev)) {
  5548. DRM_DEBUG_KMS("probing DP_C\n");
  5549. intel_dp_init(dev, DP_C);
  5550. }
  5551. }
  5552. if (SUPPORTS_INTEGRATED_DP(dev) &&
  5553. (I915_READ(DP_D) & DP_DETECTED)) {
  5554. DRM_DEBUG_KMS("probing DP_D\n");
  5555. intel_dp_init(dev, DP_D);
  5556. }
  5557. } else if (IS_GEN2(dev))
  5558. intel_dvo_init(dev);
  5559. if (SUPPORTS_TV(dev))
  5560. intel_tv_init(dev);
  5561. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  5562. encoder->base.possible_crtcs = encoder->crtc_mask;
  5563. encoder->base.possible_clones =
  5564. intel_encoder_clones(dev, encoder->clone_mask);
  5565. }
  5566. intel_panel_setup_backlight(dev);
  5567. }
  5568. static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
  5569. {
  5570. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  5571. drm_framebuffer_cleanup(fb);
  5572. drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
  5573. kfree(intel_fb);
  5574. }
  5575. static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
  5576. struct drm_file *file,
  5577. unsigned int *handle)
  5578. {
  5579. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  5580. struct drm_i915_gem_object *obj = intel_fb->obj;
  5581. return drm_gem_handle_create(file, &obj->base, handle);
  5582. }
  5583. static const struct drm_framebuffer_funcs intel_fb_funcs = {
  5584. .destroy = intel_user_framebuffer_destroy,
  5585. .create_handle = intel_user_framebuffer_create_handle,
  5586. };
  5587. int intel_framebuffer_init(struct drm_device *dev,
  5588. struct intel_framebuffer *intel_fb,
  5589. struct drm_mode_fb_cmd *mode_cmd,
  5590. struct drm_i915_gem_object *obj)
  5591. {
  5592. int ret;
  5593. if (obj->tiling_mode == I915_TILING_Y)
  5594. return -EINVAL;
  5595. if (mode_cmd->pitch & 63)
  5596. return -EINVAL;
  5597. switch (mode_cmd->bpp) {
  5598. case 8:
  5599. case 16:
  5600. case 24:
  5601. case 32:
  5602. break;
  5603. default:
  5604. return -EINVAL;
  5605. }
  5606. ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
  5607. if (ret) {
  5608. DRM_ERROR("framebuffer init failed %d\n", ret);
  5609. return ret;
  5610. }
  5611. drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
  5612. intel_fb->obj = obj;
  5613. return 0;
  5614. }
  5615. static struct drm_framebuffer *
  5616. intel_user_framebuffer_create(struct drm_device *dev,
  5617. struct drm_file *filp,
  5618. struct drm_mode_fb_cmd *mode_cmd)
  5619. {
  5620. struct drm_i915_gem_object *obj;
  5621. struct intel_framebuffer *intel_fb;
  5622. int ret;
  5623. obj = to_intel_bo(drm_gem_object_lookup(dev, filp, mode_cmd->handle));
  5624. if (!obj)
  5625. return ERR_PTR(-ENOENT);
  5626. intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
  5627. if (!intel_fb)
  5628. return ERR_PTR(-ENOMEM);
  5629. ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
  5630. if (ret) {
  5631. drm_gem_object_unreference_unlocked(&obj->base);
  5632. kfree(intel_fb);
  5633. return ERR_PTR(ret);
  5634. }
  5635. return &intel_fb->base;
  5636. }
  5637. static const struct drm_mode_config_funcs intel_mode_funcs = {
  5638. .fb_create = intel_user_framebuffer_create,
  5639. .output_poll_changed = intel_fb_output_poll_changed,
  5640. };
  5641. static struct drm_i915_gem_object *
  5642. intel_alloc_context_page(struct drm_device *dev)
  5643. {
  5644. struct drm_i915_gem_object *ctx;
  5645. int ret;
  5646. ctx = i915_gem_alloc_object(dev, 4096);
  5647. if (!ctx) {
  5648. DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
  5649. return NULL;
  5650. }
  5651. mutex_lock(&dev->struct_mutex);
  5652. ret = i915_gem_object_pin(ctx, 4096, true);
  5653. if (ret) {
  5654. DRM_ERROR("failed to pin power context: %d\n", ret);
  5655. goto err_unref;
  5656. }
  5657. ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
  5658. if (ret) {
  5659. DRM_ERROR("failed to set-domain on power context: %d\n", ret);
  5660. goto err_unpin;
  5661. }
  5662. mutex_unlock(&dev->struct_mutex);
  5663. return ctx;
  5664. err_unpin:
  5665. i915_gem_object_unpin(ctx);
  5666. err_unref:
  5667. drm_gem_object_unreference(&ctx->base);
  5668. mutex_unlock(&dev->struct_mutex);
  5669. return NULL;
  5670. }
  5671. bool ironlake_set_drps(struct drm_device *dev, u8 val)
  5672. {
  5673. struct drm_i915_private *dev_priv = dev->dev_private;
  5674. u16 rgvswctl;
  5675. rgvswctl = I915_READ16(MEMSWCTL);
  5676. if (rgvswctl & MEMCTL_CMD_STS) {
  5677. DRM_DEBUG("gpu busy, RCS change rejected\n");
  5678. return false; /* still busy with another command */
  5679. }
  5680. rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
  5681. (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
  5682. I915_WRITE16(MEMSWCTL, rgvswctl);
  5683. POSTING_READ16(MEMSWCTL);
  5684. rgvswctl |= MEMCTL_CMD_STS;
  5685. I915_WRITE16(MEMSWCTL, rgvswctl);
  5686. return true;
  5687. }
  5688. void ironlake_enable_drps(struct drm_device *dev)
  5689. {
  5690. struct drm_i915_private *dev_priv = dev->dev_private;
  5691. u32 rgvmodectl = I915_READ(MEMMODECTL);
  5692. u8 fmax, fmin, fstart, vstart;
  5693. /* Enable temp reporting */
  5694. I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
  5695. I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
  5696. /* 100ms RC evaluation intervals */
  5697. I915_WRITE(RCUPEI, 100000);
  5698. I915_WRITE(RCDNEI, 100000);
  5699. /* Set max/min thresholds to 90ms and 80ms respectively */
  5700. I915_WRITE(RCBMAXAVG, 90000);
  5701. I915_WRITE(RCBMINAVG, 80000);
  5702. I915_WRITE(MEMIHYST, 1);
  5703. /* Set up min, max, and cur for interrupt handling */
  5704. fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
  5705. fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
  5706. fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
  5707. MEMMODE_FSTART_SHIFT;
  5708. vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
  5709. PXVFREQ_PX_SHIFT;
  5710. dev_priv->fmax = fmax; /* IPS callback will increase this */
  5711. dev_priv->fstart = fstart;
  5712. dev_priv->max_delay = fstart;
  5713. dev_priv->min_delay = fmin;
  5714. dev_priv->cur_delay = fstart;
  5715. DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
  5716. fmax, fmin, fstart);
  5717. I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
  5718. /*
  5719. * Interrupts will be enabled in ironlake_irq_postinstall
  5720. */
  5721. I915_WRITE(VIDSTART, vstart);
  5722. POSTING_READ(VIDSTART);
  5723. rgvmodectl |= MEMMODE_SWMODE_EN;
  5724. I915_WRITE(MEMMODECTL, rgvmodectl);
  5725. if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
  5726. DRM_ERROR("stuck trying to change perf mode\n");
  5727. msleep(1);
  5728. ironlake_set_drps(dev, fstart);
  5729. dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
  5730. I915_READ(0x112e0);
  5731. dev_priv->last_time1 = jiffies_to_msecs(jiffies);
  5732. dev_priv->last_count2 = I915_READ(0x112f4);
  5733. getrawmonotonic(&dev_priv->last_time2);
  5734. }
  5735. void ironlake_disable_drps(struct drm_device *dev)
  5736. {
  5737. struct drm_i915_private *dev_priv = dev->dev_private;
  5738. u16 rgvswctl = I915_READ16(MEMSWCTL);
  5739. /* Ack interrupts, disable EFC interrupt */
  5740. I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
  5741. I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
  5742. I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
  5743. I915_WRITE(DEIIR, DE_PCU_EVENT);
  5744. I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
  5745. /* Go back to the starting frequency */
  5746. ironlake_set_drps(dev, dev_priv->fstart);
  5747. msleep(1);
  5748. rgvswctl |= MEMCTL_CMD_STS;
  5749. I915_WRITE(MEMSWCTL, rgvswctl);
  5750. msleep(1);
  5751. }
  5752. void gen6_set_rps(struct drm_device *dev, u8 val)
  5753. {
  5754. struct drm_i915_private *dev_priv = dev->dev_private;
  5755. u32 swreq;
  5756. swreq = (val & 0x3ff) << 25;
  5757. I915_WRITE(GEN6_RPNSWREQ, swreq);
  5758. }
  5759. void gen6_disable_rps(struct drm_device *dev)
  5760. {
  5761. struct drm_i915_private *dev_priv = dev->dev_private;
  5762. I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
  5763. I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
  5764. I915_WRITE(GEN6_PMIER, 0);
  5765. I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
  5766. }
  5767. static unsigned long intel_pxfreq(u32 vidfreq)
  5768. {
  5769. unsigned long freq;
  5770. int div = (vidfreq & 0x3f0000) >> 16;
  5771. int post = (vidfreq & 0x3000) >> 12;
  5772. int pre = (vidfreq & 0x7);
  5773. if (!pre)
  5774. return 0;
  5775. freq = ((div * 133333) / ((1<<post) * pre));
  5776. return freq;
  5777. }
  5778. void intel_init_emon(struct drm_device *dev)
  5779. {
  5780. struct drm_i915_private *dev_priv = dev->dev_private;
  5781. u32 lcfuse;
  5782. u8 pxw[16];
  5783. int i;
  5784. /* Disable to program */
  5785. I915_WRITE(ECR, 0);
  5786. POSTING_READ(ECR);
  5787. /* Program energy weights for various events */
  5788. I915_WRITE(SDEW, 0x15040d00);
  5789. I915_WRITE(CSIEW0, 0x007f0000);
  5790. I915_WRITE(CSIEW1, 0x1e220004);
  5791. I915_WRITE(CSIEW2, 0x04000004);
  5792. for (i = 0; i < 5; i++)
  5793. I915_WRITE(PEW + (i * 4), 0);
  5794. for (i = 0; i < 3; i++)
  5795. I915_WRITE(DEW + (i * 4), 0);
  5796. /* Program P-state weights to account for frequency power adjustment */
  5797. for (i = 0; i < 16; i++) {
  5798. u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
  5799. unsigned long freq = intel_pxfreq(pxvidfreq);
  5800. unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
  5801. PXVFREQ_PX_SHIFT;
  5802. unsigned long val;
  5803. val = vid * vid;
  5804. val *= (freq / 1000);
  5805. val *= 255;
  5806. val /= (127*127*900);
  5807. if (val > 0xff)
  5808. DRM_ERROR("bad pxval: %ld\n", val);
  5809. pxw[i] = val;
  5810. }
  5811. /* Render standby states get 0 weight */
  5812. pxw[14] = 0;
  5813. pxw[15] = 0;
  5814. for (i = 0; i < 4; i++) {
  5815. u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
  5816. (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
  5817. I915_WRITE(PXW + (i * 4), val);
  5818. }
  5819. /* Adjust magic regs to magic values (more experimental results) */
  5820. I915_WRITE(OGW0, 0);
  5821. I915_WRITE(OGW1, 0);
  5822. I915_WRITE(EG0, 0x00007f00);
  5823. I915_WRITE(EG1, 0x0000000e);
  5824. I915_WRITE(EG2, 0x000e0000);
  5825. I915_WRITE(EG3, 0x68000300);
  5826. I915_WRITE(EG4, 0x42000000);
  5827. I915_WRITE(EG5, 0x00140031);
  5828. I915_WRITE(EG6, 0);
  5829. I915_WRITE(EG7, 0);
  5830. for (i = 0; i < 8; i++)
  5831. I915_WRITE(PXWL + (i * 4), 0);
  5832. /* Enable PMON + select events */
  5833. I915_WRITE(ECR, 0x80000019);
  5834. lcfuse = I915_READ(LCFUSE02);
  5835. dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
  5836. }
  5837. void gen6_enable_rps(struct drm_i915_private *dev_priv)
  5838. {
  5839. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  5840. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  5841. u32 pcu_mbox;
  5842. int cur_freq, min_freq, max_freq;
  5843. int i;
  5844. /* Here begins a magic sequence of register writes to enable
  5845. * auto-downclocking.
  5846. *
  5847. * Perhaps there might be some value in exposing these to
  5848. * userspace...
  5849. */
  5850. I915_WRITE(GEN6_RC_STATE, 0);
  5851. __gen6_force_wake_get(dev_priv);
  5852. /* disable the counters and set deterministic thresholds */
  5853. I915_WRITE(GEN6_RC_CONTROL, 0);
  5854. I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
  5855. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
  5856. I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
  5857. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
  5858. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
  5859. for (i = 0; i < I915_NUM_RINGS; i++)
  5860. I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
  5861. I915_WRITE(GEN6_RC_SLEEP, 0);
  5862. I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
  5863. I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
  5864. I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
  5865. I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
  5866. I915_WRITE(GEN6_RC_CONTROL,
  5867. GEN6_RC_CTL_RC6p_ENABLE |
  5868. GEN6_RC_CTL_RC6_ENABLE |
  5869. GEN6_RC_CTL_EI_MODE(1) |
  5870. GEN6_RC_CTL_HW_ENABLE);
  5871. I915_WRITE(GEN6_RPNSWREQ,
  5872. GEN6_FREQUENCY(10) |
  5873. GEN6_OFFSET(0) |
  5874. GEN6_AGGRESSIVE_TURBO);
  5875. I915_WRITE(GEN6_RC_VIDEO_FREQ,
  5876. GEN6_FREQUENCY(12));
  5877. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
  5878. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  5879. 18 << 24 |
  5880. 6 << 16);
  5881. I915_WRITE(GEN6_RP_UP_THRESHOLD, 10000);
  5882. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 1000000);
  5883. I915_WRITE(GEN6_RP_UP_EI, 100000);
  5884. I915_WRITE(GEN6_RP_DOWN_EI, 5000000);
  5885. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  5886. I915_WRITE(GEN6_RP_CONTROL,
  5887. GEN6_RP_MEDIA_TURBO |
  5888. GEN6_RP_USE_NORMAL_FREQ |
  5889. GEN6_RP_MEDIA_IS_GFX |
  5890. GEN6_RP_ENABLE |
  5891. GEN6_RP_UP_BUSY_AVG |
  5892. GEN6_RP_DOWN_IDLE_CONT);
  5893. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  5894. 500))
  5895. DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
  5896. I915_WRITE(GEN6_PCODE_DATA, 0);
  5897. I915_WRITE(GEN6_PCODE_MAILBOX,
  5898. GEN6_PCODE_READY |
  5899. GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
  5900. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  5901. 500))
  5902. DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
  5903. min_freq = (rp_state_cap & 0xff0000) >> 16;
  5904. max_freq = rp_state_cap & 0xff;
  5905. cur_freq = (gt_perf_status & 0xff00) >> 8;
  5906. /* Check for overclock support */
  5907. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  5908. 500))
  5909. DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
  5910. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
  5911. pcu_mbox = I915_READ(GEN6_PCODE_DATA);
  5912. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  5913. 500))
  5914. DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
  5915. if (pcu_mbox & (1<<31)) { /* OC supported */
  5916. max_freq = pcu_mbox & 0xff;
  5917. DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 100);
  5918. }
  5919. /* In units of 100MHz */
  5920. dev_priv->max_delay = max_freq;
  5921. dev_priv->min_delay = min_freq;
  5922. dev_priv->cur_delay = cur_freq;
  5923. /* requires MSI enabled */
  5924. I915_WRITE(GEN6_PMIER,
  5925. GEN6_PM_MBOX_EVENT |
  5926. GEN6_PM_THERMAL_EVENT |
  5927. GEN6_PM_RP_DOWN_TIMEOUT |
  5928. GEN6_PM_RP_UP_THRESHOLD |
  5929. GEN6_PM_RP_DOWN_THRESHOLD |
  5930. GEN6_PM_RP_UP_EI_EXPIRED |
  5931. GEN6_PM_RP_DOWN_EI_EXPIRED);
  5932. I915_WRITE(GEN6_PMIMR, 0);
  5933. /* enable all PM interrupts */
  5934. I915_WRITE(GEN6_PMINTRMSK, 0);
  5935. __gen6_force_wake_put(dev_priv);
  5936. }
  5937. void intel_enable_clock_gating(struct drm_device *dev)
  5938. {
  5939. struct drm_i915_private *dev_priv = dev->dev_private;
  5940. /*
  5941. * Disable clock gating reported to work incorrectly according to the
  5942. * specs, but enable as much else as we can.
  5943. */
  5944. if (HAS_PCH_SPLIT(dev)) {
  5945. uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
  5946. if (IS_GEN5(dev)) {
  5947. /* Required for FBC */
  5948. dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
  5949. DPFCRUNIT_CLOCK_GATE_DISABLE |
  5950. DPFDUNIT_CLOCK_GATE_DISABLE;
  5951. /* Required for CxSR */
  5952. dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
  5953. I915_WRITE(PCH_3DCGDIS0,
  5954. MARIUNIT_CLOCK_GATE_DISABLE |
  5955. SVSMUNIT_CLOCK_GATE_DISABLE);
  5956. I915_WRITE(PCH_3DCGDIS1,
  5957. VFMUNIT_CLOCK_GATE_DISABLE);
  5958. }
  5959. I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
  5960. /*
  5961. * On Ibex Peak and Cougar Point, we need to disable clock
  5962. * gating for the panel power sequencer or it will fail to
  5963. * start up when no ports are active.
  5964. */
  5965. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
  5966. /*
  5967. * According to the spec the following bits should be set in
  5968. * order to enable memory self-refresh
  5969. * The bit 22/21 of 0x42004
  5970. * The bit 5 of 0x42020
  5971. * The bit 15 of 0x45000
  5972. */
  5973. if (IS_GEN5(dev)) {
  5974. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  5975. (I915_READ(ILK_DISPLAY_CHICKEN2) |
  5976. ILK_DPARB_GATE | ILK_VSDPFD_FULL));
  5977. I915_WRITE(ILK_DSPCLK_GATE,
  5978. (I915_READ(ILK_DSPCLK_GATE) |
  5979. ILK_DPARB_CLK_GATE));
  5980. I915_WRITE(DISP_ARB_CTL,
  5981. (I915_READ(DISP_ARB_CTL) |
  5982. DISP_FBC_WM_DIS));
  5983. I915_WRITE(WM3_LP_ILK, 0);
  5984. I915_WRITE(WM2_LP_ILK, 0);
  5985. I915_WRITE(WM1_LP_ILK, 0);
  5986. }
  5987. /*
  5988. * Based on the document from hardware guys the following bits
  5989. * should be set unconditionally in order to enable FBC.
  5990. * The bit 22 of 0x42000
  5991. * The bit 22 of 0x42004
  5992. * The bit 7,8,9 of 0x42020.
  5993. */
  5994. if (IS_IRONLAKE_M(dev)) {
  5995. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  5996. I915_READ(ILK_DISPLAY_CHICKEN1) |
  5997. ILK_FBCQ_DIS);
  5998. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  5999. I915_READ(ILK_DISPLAY_CHICKEN2) |
  6000. ILK_DPARB_GATE);
  6001. I915_WRITE(ILK_DSPCLK_GATE,
  6002. I915_READ(ILK_DSPCLK_GATE) |
  6003. ILK_DPFC_DIS1 |
  6004. ILK_DPFC_DIS2 |
  6005. ILK_CLK_FBC);
  6006. }
  6007. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  6008. I915_READ(ILK_DISPLAY_CHICKEN2) |
  6009. ILK_ELPIN_409_SELECT);
  6010. if (IS_GEN5(dev)) {
  6011. I915_WRITE(_3D_CHICKEN2,
  6012. _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
  6013. _3D_CHICKEN2_WM_READ_PIPELINED);
  6014. }
  6015. if (IS_GEN6(dev)) {
  6016. I915_WRITE(WM3_LP_ILK, 0);
  6017. I915_WRITE(WM2_LP_ILK, 0);
  6018. I915_WRITE(WM1_LP_ILK, 0);
  6019. /*
  6020. * According to the spec the following bits should be
  6021. * set in order to enable memory self-refresh and fbc:
  6022. * The bit21 and bit22 of 0x42000
  6023. * The bit21 and bit22 of 0x42004
  6024. * The bit5 and bit7 of 0x42020
  6025. * The bit14 of 0x70180
  6026. * The bit14 of 0x71180
  6027. */
  6028. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  6029. I915_READ(ILK_DISPLAY_CHICKEN1) |
  6030. ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
  6031. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  6032. I915_READ(ILK_DISPLAY_CHICKEN2) |
  6033. ILK_DPARB_GATE | ILK_VSDPFD_FULL);
  6034. I915_WRITE(ILK_DSPCLK_GATE,
  6035. I915_READ(ILK_DSPCLK_GATE) |
  6036. ILK_DPARB_CLK_GATE |
  6037. ILK_DPFD_CLK_GATE);
  6038. I915_WRITE(DSPACNTR,
  6039. I915_READ(DSPACNTR) |
  6040. DISPPLANE_TRICKLE_FEED_DISABLE);
  6041. I915_WRITE(DSPBCNTR,
  6042. I915_READ(DSPBCNTR) |
  6043. DISPPLANE_TRICKLE_FEED_DISABLE);
  6044. }
  6045. } else if (IS_G4X(dev)) {
  6046. uint32_t dspclk_gate;
  6047. I915_WRITE(RENCLK_GATE_D1, 0);
  6048. I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
  6049. GS_UNIT_CLOCK_GATE_DISABLE |
  6050. CL_UNIT_CLOCK_GATE_DISABLE);
  6051. I915_WRITE(RAMCLK_GATE_D, 0);
  6052. dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
  6053. OVRUNIT_CLOCK_GATE_DISABLE |
  6054. OVCUNIT_CLOCK_GATE_DISABLE;
  6055. if (IS_GM45(dev))
  6056. dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
  6057. I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
  6058. } else if (IS_CRESTLINE(dev)) {
  6059. I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
  6060. I915_WRITE(RENCLK_GATE_D2, 0);
  6061. I915_WRITE(DSPCLK_GATE_D, 0);
  6062. I915_WRITE(RAMCLK_GATE_D, 0);
  6063. I915_WRITE16(DEUC, 0);
  6064. } else if (IS_BROADWATER(dev)) {
  6065. I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
  6066. I965_RCC_CLOCK_GATE_DISABLE |
  6067. I965_RCPB_CLOCK_GATE_DISABLE |
  6068. I965_ISC_CLOCK_GATE_DISABLE |
  6069. I965_FBC_CLOCK_GATE_DISABLE);
  6070. I915_WRITE(RENCLK_GATE_D2, 0);
  6071. } else if (IS_GEN3(dev)) {
  6072. u32 dstate = I915_READ(D_STATE);
  6073. dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
  6074. DSTATE_DOT_CLOCK_GATING;
  6075. I915_WRITE(D_STATE, dstate);
  6076. } else if (IS_I85X(dev) || IS_I865G(dev)) {
  6077. I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
  6078. } else if (IS_I830(dev)) {
  6079. I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
  6080. }
  6081. }
  6082. void intel_disable_clock_gating(struct drm_device *dev)
  6083. {
  6084. struct drm_i915_private *dev_priv = dev->dev_private;
  6085. if (dev_priv->renderctx) {
  6086. struct drm_i915_gem_object *obj = dev_priv->renderctx;
  6087. I915_WRITE(CCID, 0);
  6088. POSTING_READ(CCID);
  6089. i915_gem_object_unpin(obj);
  6090. drm_gem_object_unreference(&obj->base);
  6091. dev_priv->renderctx = NULL;
  6092. }
  6093. if (dev_priv->pwrctx) {
  6094. struct drm_i915_gem_object *obj = dev_priv->pwrctx;
  6095. I915_WRITE(PWRCTXA, 0);
  6096. POSTING_READ(PWRCTXA);
  6097. i915_gem_object_unpin(obj);
  6098. drm_gem_object_unreference(&obj->base);
  6099. dev_priv->pwrctx = NULL;
  6100. }
  6101. }
  6102. static void ironlake_disable_rc6(struct drm_device *dev)
  6103. {
  6104. struct drm_i915_private *dev_priv = dev->dev_private;
  6105. /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
  6106. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
  6107. wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
  6108. 10);
  6109. POSTING_READ(CCID);
  6110. I915_WRITE(PWRCTXA, 0);
  6111. POSTING_READ(PWRCTXA);
  6112. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
  6113. POSTING_READ(RSTDBYCTL);
  6114. i915_gem_object_unpin(dev_priv->renderctx);
  6115. drm_gem_object_unreference(&dev_priv->renderctx->base);
  6116. dev_priv->renderctx = NULL;
  6117. i915_gem_object_unpin(dev_priv->pwrctx);
  6118. drm_gem_object_unreference(&dev_priv->pwrctx->base);
  6119. dev_priv->pwrctx = NULL;
  6120. }
  6121. void ironlake_enable_rc6(struct drm_device *dev)
  6122. {
  6123. struct drm_i915_private *dev_priv = dev->dev_private;
  6124. int ret;
  6125. /*
  6126. * GPU can automatically power down the render unit if given a page
  6127. * to save state.
  6128. */
  6129. ret = BEGIN_LP_RING(6);
  6130. if (ret) {
  6131. ironlake_disable_rc6(dev);
  6132. return;
  6133. }
  6134. OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
  6135. OUT_RING(MI_SET_CONTEXT);
  6136. OUT_RING(dev_priv->renderctx->gtt_offset |
  6137. MI_MM_SPACE_GTT |
  6138. MI_SAVE_EXT_STATE_EN |
  6139. MI_RESTORE_EXT_STATE_EN |
  6140. MI_RESTORE_INHIBIT);
  6141. OUT_RING(MI_SUSPEND_FLUSH);
  6142. OUT_RING(MI_NOOP);
  6143. OUT_RING(MI_FLUSH);
  6144. ADVANCE_LP_RING();
  6145. I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
  6146. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
  6147. }
  6148. /* Set up chip specific display functions */
  6149. static void intel_init_display(struct drm_device *dev)
  6150. {
  6151. struct drm_i915_private *dev_priv = dev->dev_private;
  6152. /* We always want a DPMS function */
  6153. if (HAS_PCH_SPLIT(dev))
  6154. dev_priv->display.dpms = ironlake_crtc_dpms;
  6155. else
  6156. dev_priv->display.dpms = i9xx_crtc_dpms;
  6157. if (I915_HAS_FBC(dev)) {
  6158. if (HAS_PCH_SPLIT(dev)) {
  6159. dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
  6160. dev_priv->display.enable_fbc = ironlake_enable_fbc;
  6161. dev_priv->display.disable_fbc = ironlake_disable_fbc;
  6162. } else if (IS_GM45(dev)) {
  6163. dev_priv->display.fbc_enabled = g4x_fbc_enabled;
  6164. dev_priv->display.enable_fbc = g4x_enable_fbc;
  6165. dev_priv->display.disable_fbc = g4x_disable_fbc;
  6166. } else if (IS_CRESTLINE(dev)) {
  6167. dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
  6168. dev_priv->display.enable_fbc = i8xx_enable_fbc;
  6169. dev_priv->display.disable_fbc = i8xx_disable_fbc;
  6170. }
  6171. /* 855GM needs testing */
  6172. }
  6173. /* Returns the core display clock speed */
  6174. if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
  6175. dev_priv->display.get_display_clock_speed =
  6176. i945_get_display_clock_speed;
  6177. else if (IS_I915G(dev))
  6178. dev_priv->display.get_display_clock_speed =
  6179. i915_get_display_clock_speed;
  6180. else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
  6181. dev_priv->display.get_display_clock_speed =
  6182. i9xx_misc_get_display_clock_speed;
  6183. else if (IS_I915GM(dev))
  6184. dev_priv->display.get_display_clock_speed =
  6185. i915gm_get_display_clock_speed;
  6186. else if (IS_I865G(dev))
  6187. dev_priv->display.get_display_clock_speed =
  6188. i865_get_display_clock_speed;
  6189. else if (IS_I85X(dev))
  6190. dev_priv->display.get_display_clock_speed =
  6191. i855_get_display_clock_speed;
  6192. else /* 852, 830 */
  6193. dev_priv->display.get_display_clock_speed =
  6194. i830_get_display_clock_speed;
  6195. /* For FIFO watermark updates */
  6196. if (HAS_PCH_SPLIT(dev)) {
  6197. if (IS_GEN5(dev)) {
  6198. if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
  6199. dev_priv->display.update_wm = ironlake_update_wm;
  6200. else {
  6201. DRM_DEBUG_KMS("Failed to get proper latency. "
  6202. "Disable CxSR\n");
  6203. dev_priv->display.update_wm = NULL;
  6204. }
  6205. } else if (IS_GEN6(dev)) {
  6206. if (SNB_READ_WM0_LATENCY()) {
  6207. dev_priv->display.update_wm = sandybridge_update_wm;
  6208. } else {
  6209. DRM_DEBUG_KMS("Failed to read display plane latency. "
  6210. "Disable CxSR\n");
  6211. dev_priv->display.update_wm = NULL;
  6212. }
  6213. } else
  6214. dev_priv->display.update_wm = NULL;
  6215. } else if (IS_PINEVIEW(dev)) {
  6216. if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
  6217. dev_priv->is_ddr3,
  6218. dev_priv->fsb_freq,
  6219. dev_priv->mem_freq)) {
  6220. DRM_INFO("failed to find known CxSR latency "
  6221. "(found ddr%s fsb freq %d, mem freq %d), "
  6222. "disabling CxSR\n",
  6223. (dev_priv->is_ddr3 == 1) ? "3": "2",
  6224. dev_priv->fsb_freq, dev_priv->mem_freq);
  6225. /* Disable CxSR and never update its watermark again */
  6226. pineview_disable_cxsr(dev);
  6227. dev_priv->display.update_wm = NULL;
  6228. } else
  6229. dev_priv->display.update_wm = pineview_update_wm;
  6230. } else if (IS_G4X(dev))
  6231. dev_priv->display.update_wm = g4x_update_wm;
  6232. else if (IS_GEN4(dev))
  6233. dev_priv->display.update_wm = i965_update_wm;
  6234. else if (IS_GEN3(dev)) {
  6235. dev_priv->display.update_wm = i9xx_update_wm;
  6236. dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
  6237. } else if (IS_I85X(dev)) {
  6238. dev_priv->display.update_wm = i9xx_update_wm;
  6239. dev_priv->display.get_fifo_size = i85x_get_fifo_size;
  6240. } else {
  6241. dev_priv->display.update_wm = i830_update_wm;
  6242. if (IS_845G(dev))
  6243. dev_priv->display.get_fifo_size = i845_get_fifo_size;
  6244. else
  6245. dev_priv->display.get_fifo_size = i830_get_fifo_size;
  6246. }
  6247. }
  6248. /*
  6249. * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
  6250. * resume, or other times. This quirk makes sure that's the case for
  6251. * affected systems.
  6252. */
  6253. static void quirk_pipea_force (struct drm_device *dev)
  6254. {
  6255. struct drm_i915_private *dev_priv = dev->dev_private;
  6256. dev_priv->quirks |= QUIRK_PIPEA_FORCE;
  6257. DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
  6258. }
  6259. struct intel_quirk {
  6260. int device;
  6261. int subsystem_vendor;
  6262. int subsystem_device;
  6263. void (*hook)(struct drm_device *dev);
  6264. };
  6265. struct intel_quirk intel_quirks[] = {
  6266. /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
  6267. { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
  6268. /* HP Mini needs pipe A force quirk (LP: #322104) */
  6269. { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
  6270. /* Thinkpad R31 needs pipe A force quirk */
  6271. { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
  6272. /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
  6273. { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
  6274. /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
  6275. { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
  6276. /* ThinkPad X40 needs pipe A force quirk */
  6277. /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
  6278. { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
  6279. /* 855 & before need to leave pipe A & dpll A up */
  6280. { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  6281. { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  6282. };
  6283. static void intel_init_quirks(struct drm_device *dev)
  6284. {
  6285. struct pci_dev *d = dev->pdev;
  6286. int i;
  6287. for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
  6288. struct intel_quirk *q = &intel_quirks[i];
  6289. if (d->device == q->device &&
  6290. (d->subsystem_vendor == q->subsystem_vendor ||
  6291. q->subsystem_vendor == PCI_ANY_ID) &&
  6292. (d->subsystem_device == q->subsystem_device ||
  6293. q->subsystem_device == PCI_ANY_ID))
  6294. q->hook(dev);
  6295. }
  6296. }
  6297. /* Disable the VGA plane that we never use */
  6298. static void i915_disable_vga(struct drm_device *dev)
  6299. {
  6300. struct drm_i915_private *dev_priv = dev->dev_private;
  6301. u8 sr1;
  6302. u32 vga_reg;
  6303. if (HAS_PCH_SPLIT(dev))
  6304. vga_reg = CPU_VGACNTRL;
  6305. else
  6306. vga_reg = VGACNTRL;
  6307. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  6308. outb(1, VGA_SR_INDEX);
  6309. sr1 = inb(VGA_SR_DATA);
  6310. outb(sr1 | 1<<5, VGA_SR_DATA);
  6311. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  6312. udelay(300);
  6313. I915_WRITE(vga_reg, VGA_DISP_DISABLE);
  6314. POSTING_READ(vga_reg);
  6315. }
  6316. void intel_modeset_init(struct drm_device *dev)
  6317. {
  6318. struct drm_i915_private *dev_priv = dev->dev_private;
  6319. int i;
  6320. drm_mode_config_init(dev);
  6321. dev->mode_config.min_width = 0;
  6322. dev->mode_config.min_height = 0;
  6323. dev->mode_config.funcs = (void *)&intel_mode_funcs;
  6324. intel_init_quirks(dev);
  6325. intel_init_display(dev);
  6326. if (IS_GEN2(dev)) {
  6327. dev->mode_config.max_width = 2048;
  6328. dev->mode_config.max_height = 2048;
  6329. } else if (IS_GEN3(dev)) {
  6330. dev->mode_config.max_width = 4096;
  6331. dev->mode_config.max_height = 4096;
  6332. } else {
  6333. dev->mode_config.max_width = 8192;
  6334. dev->mode_config.max_height = 8192;
  6335. }
  6336. dev->mode_config.fb_base = dev->agp->base;
  6337. if (IS_MOBILE(dev) || !IS_GEN2(dev))
  6338. dev_priv->num_pipe = 2;
  6339. else
  6340. dev_priv->num_pipe = 1;
  6341. DRM_DEBUG_KMS("%d display pipe%s available.\n",
  6342. dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
  6343. for (i = 0; i < dev_priv->num_pipe; i++) {
  6344. intel_crtc_init(dev, i);
  6345. }
  6346. intel_setup_outputs(dev);
  6347. intel_enable_clock_gating(dev);
  6348. /* Just disable it once at startup */
  6349. i915_disable_vga(dev);
  6350. if (IS_IRONLAKE_M(dev)) {
  6351. ironlake_enable_drps(dev);
  6352. intel_init_emon(dev);
  6353. }
  6354. if (IS_GEN6(dev))
  6355. gen6_enable_rps(dev_priv);
  6356. if (IS_IRONLAKE_M(dev)) {
  6357. dev_priv->renderctx = intel_alloc_context_page(dev);
  6358. if (!dev_priv->renderctx)
  6359. goto skip_rc6;
  6360. dev_priv->pwrctx = intel_alloc_context_page(dev);
  6361. if (!dev_priv->pwrctx) {
  6362. i915_gem_object_unpin(dev_priv->renderctx);
  6363. drm_gem_object_unreference(&dev_priv->renderctx->base);
  6364. dev_priv->renderctx = NULL;
  6365. goto skip_rc6;
  6366. }
  6367. ironlake_enable_rc6(dev);
  6368. }
  6369. skip_rc6:
  6370. INIT_WORK(&dev_priv->idle_work, intel_idle_update);
  6371. setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
  6372. (unsigned long)dev);
  6373. intel_setup_overlay(dev);
  6374. }
  6375. void intel_modeset_cleanup(struct drm_device *dev)
  6376. {
  6377. struct drm_i915_private *dev_priv = dev->dev_private;
  6378. struct drm_crtc *crtc;
  6379. struct intel_crtc *intel_crtc;
  6380. drm_kms_helper_poll_fini(dev);
  6381. mutex_lock(&dev->struct_mutex);
  6382. intel_unregister_dsm_handler();
  6383. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  6384. /* Skip inactive CRTCs */
  6385. if (!crtc->fb)
  6386. continue;
  6387. intel_crtc = to_intel_crtc(crtc);
  6388. intel_increase_pllclock(crtc);
  6389. }
  6390. if (dev_priv->display.disable_fbc)
  6391. dev_priv->display.disable_fbc(dev);
  6392. if (IS_IRONLAKE_M(dev))
  6393. ironlake_disable_drps(dev);
  6394. if (IS_GEN6(dev))
  6395. gen6_disable_rps(dev);
  6396. if (IS_IRONLAKE_M(dev))
  6397. ironlake_disable_rc6(dev);
  6398. mutex_unlock(&dev->struct_mutex);
  6399. /* Disable the irq before mode object teardown, for the irq might
  6400. * enqueue unpin/hotplug work. */
  6401. drm_irq_uninstall(dev);
  6402. cancel_work_sync(&dev_priv->hotplug_work);
  6403. /* Shut off idle work before the crtcs get freed. */
  6404. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  6405. intel_crtc = to_intel_crtc(crtc);
  6406. del_timer_sync(&intel_crtc->idle_timer);
  6407. }
  6408. del_timer_sync(&dev_priv->idle_timer);
  6409. cancel_work_sync(&dev_priv->idle_work);
  6410. drm_mode_config_cleanup(dev);
  6411. }
  6412. /*
  6413. * Return which encoder is currently attached for connector.
  6414. */
  6415. struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
  6416. {
  6417. return &intel_attached_encoder(connector)->base;
  6418. }
  6419. void intel_connector_attach_encoder(struct intel_connector *connector,
  6420. struct intel_encoder *encoder)
  6421. {
  6422. connector->encoder = encoder;
  6423. drm_mode_connector_attach_encoder(&connector->base,
  6424. &encoder->base);
  6425. }
  6426. /*
  6427. * set vga decode state - true == enable VGA decode
  6428. */
  6429. int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
  6430. {
  6431. struct drm_i915_private *dev_priv = dev->dev_private;
  6432. u16 gmch_ctrl;
  6433. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
  6434. if (state)
  6435. gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
  6436. else
  6437. gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
  6438. pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
  6439. return 0;
  6440. }
  6441. #ifdef CONFIG_DEBUG_FS
  6442. #include <linux/seq_file.h>
  6443. struct intel_display_error_state {
  6444. struct intel_cursor_error_state {
  6445. u32 control;
  6446. u32 position;
  6447. u32 base;
  6448. u32 size;
  6449. } cursor[2];
  6450. struct intel_pipe_error_state {
  6451. u32 conf;
  6452. u32 source;
  6453. u32 htotal;
  6454. u32 hblank;
  6455. u32 hsync;
  6456. u32 vtotal;
  6457. u32 vblank;
  6458. u32 vsync;
  6459. } pipe[2];
  6460. struct intel_plane_error_state {
  6461. u32 control;
  6462. u32 stride;
  6463. u32 size;
  6464. u32 pos;
  6465. u32 addr;
  6466. u32 surface;
  6467. u32 tile_offset;
  6468. } plane[2];
  6469. };
  6470. struct intel_display_error_state *
  6471. intel_display_capture_error_state(struct drm_device *dev)
  6472. {
  6473. drm_i915_private_t *dev_priv = dev->dev_private;
  6474. struct intel_display_error_state *error;
  6475. int i;
  6476. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  6477. if (error == NULL)
  6478. return NULL;
  6479. for (i = 0; i < 2; i++) {
  6480. error->cursor[i].control = I915_READ(CURCNTR(i));
  6481. error->cursor[i].position = I915_READ(CURPOS(i));
  6482. error->cursor[i].base = I915_READ(CURBASE(i));
  6483. error->plane[i].control = I915_READ(DSPCNTR(i));
  6484. error->plane[i].stride = I915_READ(DSPSTRIDE(i));
  6485. error->plane[i].size = I915_READ(DSPSIZE(i));
  6486. error->plane[i].pos= I915_READ(DSPPOS(i));
  6487. error->plane[i].addr = I915_READ(DSPADDR(i));
  6488. if (INTEL_INFO(dev)->gen >= 4) {
  6489. error->plane[i].surface = I915_READ(DSPSURF(i));
  6490. error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
  6491. }
  6492. error->pipe[i].conf = I915_READ(PIPECONF(i));
  6493. error->pipe[i].source = I915_READ(PIPESRC(i));
  6494. error->pipe[i].htotal = I915_READ(HTOTAL(i));
  6495. error->pipe[i].hblank = I915_READ(HBLANK(i));
  6496. error->pipe[i].hsync = I915_READ(HSYNC(i));
  6497. error->pipe[i].vtotal = I915_READ(VTOTAL(i));
  6498. error->pipe[i].vblank = I915_READ(VBLANK(i));
  6499. error->pipe[i].vsync = I915_READ(VSYNC(i));
  6500. }
  6501. return error;
  6502. }
  6503. void
  6504. intel_display_print_error_state(struct seq_file *m,
  6505. struct drm_device *dev,
  6506. struct intel_display_error_state *error)
  6507. {
  6508. int i;
  6509. for (i = 0; i < 2; i++) {
  6510. seq_printf(m, "Pipe [%d]:\n", i);
  6511. seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
  6512. seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
  6513. seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
  6514. seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
  6515. seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
  6516. seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
  6517. seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
  6518. seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
  6519. seq_printf(m, "Plane [%d]:\n", i);
  6520. seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
  6521. seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
  6522. seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
  6523. seq_printf(m, " POS: %08x\n", error->plane[i].pos);
  6524. seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
  6525. if (INTEL_INFO(dev)->gen >= 4) {
  6526. seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
  6527. seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
  6528. }
  6529. seq_printf(m, "Cursor [%d]:\n", i);
  6530. seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
  6531. seq_printf(m, " POS: %08x\n", error->cursor[i].position);
  6532. seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
  6533. }
  6534. }
  6535. #endif