aic94xx_seq.c 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401
  1. /*
  2. * Aic94xx SAS/SATA driver sequencer interface.
  3. *
  4. * Copyright (C) 2005 Adaptec, Inc. All rights reserved.
  5. * Copyright (C) 2005 Luben Tuikov <luben_tuikov@adaptec.com>
  6. *
  7. * Parts of this code adapted from David Chaw's adp94xx_seq.c.
  8. *
  9. * This file is licensed under GPLv2.
  10. *
  11. * This file is part of the aic94xx driver.
  12. *
  13. * The aic94xx driver is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; version 2 of the
  16. * License.
  17. *
  18. * The aic94xx driver is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  21. * General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with the aic94xx driver; if not, write to the Free Software
  25. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  26. *
  27. */
  28. #include <linux/delay.h>
  29. #include <linux/pci.h>
  30. #include <linux/firmware.h>
  31. #include "aic94xx_reg.h"
  32. #include "aic94xx_hwi.h"
  33. #include "aic94xx_seq.h"
  34. #include "aic94xx_dump.h"
  35. /* It takes no more than 0.05 us for an instruction
  36. * to complete. So waiting for 1 us should be more than
  37. * plenty.
  38. */
  39. #define PAUSE_DELAY 1
  40. #define PAUSE_TRIES 1000
  41. static const struct firmware *sequencer_fw;
  42. static const char *sequencer_version;
  43. static u16 cseq_vecs[CSEQ_NUM_VECS], lseq_vecs[LSEQ_NUM_VECS], mode2_task,
  44. cseq_idle_loop, lseq_idle_loop;
  45. static u8 *cseq_code, *lseq_code;
  46. static u32 cseq_code_size, lseq_code_size;
  47. static u16 first_scb_site_no = 0xFFFF;
  48. static u16 last_scb_site_no;
  49. /* ---------- Pause/Unpause CSEQ/LSEQ ---------- */
  50. /**
  51. * asd_pause_cseq - pause the central sequencer
  52. * @asd_ha: pointer to host adapter structure
  53. *
  54. * Return 0 on success, negative on failure.
  55. */
  56. int asd_pause_cseq(struct asd_ha_struct *asd_ha)
  57. {
  58. int count = PAUSE_TRIES;
  59. u32 arp2ctl;
  60. arp2ctl = asd_read_reg_dword(asd_ha, CARP2CTL);
  61. if (arp2ctl & PAUSED)
  62. return 0;
  63. asd_write_reg_dword(asd_ha, CARP2CTL, arp2ctl | EPAUSE);
  64. do {
  65. arp2ctl = asd_read_reg_dword(asd_ha, CARP2CTL);
  66. if (arp2ctl & PAUSED)
  67. return 0;
  68. udelay(PAUSE_DELAY);
  69. } while (--count > 0);
  70. ASD_DPRINTK("couldn't pause CSEQ\n");
  71. return -1;
  72. }
  73. /**
  74. * asd_unpause_cseq - unpause the central sequencer.
  75. * @asd_ha: pointer to host adapter structure.
  76. *
  77. * Return 0 on success, negative on error.
  78. */
  79. int asd_unpause_cseq(struct asd_ha_struct *asd_ha)
  80. {
  81. u32 arp2ctl;
  82. int count = PAUSE_TRIES;
  83. arp2ctl = asd_read_reg_dword(asd_ha, CARP2CTL);
  84. if (!(arp2ctl & PAUSED))
  85. return 0;
  86. asd_write_reg_dword(asd_ha, CARP2CTL, arp2ctl & ~EPAUSE);
  87. do {
  88. arp2ctl = asd_read_reg_dword(asd_ha, CARP2CTL);
  89. if (!(arp2ctl & PAUSED))
  90. return 0;
  91. udelay(PAUSE_DELAY);
  92. } while (--count > 0);
  93. ASD_DPRINTK("couldn't unpause the CSEQ\n");
  94. return -1;
  95. }
  96. /**
  97. * asd_seq_pause_lseq - pause a link sequencer
  98. * @asd_ha: pointer to a host adapter structure
  99. * @lseq: link sequencer of interest
  100. *
  101. * Return 0 on success, negative on error.
  102. */
  103. static inline int asd_seq_pause_lseq(struct asd_ha_struct *asd_ha, int lseq)
  104. {
  105. u32 arp2ctl;
  106. int count = PAUSE_TRIES;
  107. arp2ctl = asd_read_reg_dword(asd_ha, LmARP2CTL(lseq));
  108. if (arp2ctl & PAUSED)
  109. return 0;
  110. asd_write_reg_dword(asd_ha, LmARP2CTL(lseq), arp2ctl | EPAUSE);
  111. do {
  112. arp2ctl = asd_read_reg_dword(asd_ha, LmARP2CTL(lseq));
  113. if (arp2ctl & PAUSED)
  114. return 0;
  115. udelay(PAUSE_DELAY);
  116. } while (--count > 0);
  117. ASD_DPRINTK("couldn't pause LSEQ %d\n", lseq);
  118. return -1;
  119. }
  120. /**
  121. * asd_pause_lseq - pause the link sequencer(s)
  122. * @asd_ha: pointer to host adapter structure
  123. * @lseq_mask: mask of link sequencers of interest
  124. *
  125. * Return 0 on success, negative on failure.
  126. */
  127. int asd_pause_lseq(struct asd_ha_struct *asd_ha, u8 lseq_mask)
  128. {
  129. int lseq;
  130. int err = 0;
  131. for_each_sequencer(lseq_mask, lseq_mask, lseq) {
  132. err = asd_seq_pause_lseq(asd_ha, lseq);
  133. if (err)
  134. return err;
  135. }
  136. return err;
  137. }
  138. /**
  139. * asd_seq_unpause_lseq - unpause a link sequencer
  140. * @asd_ha: pointer to host adapter structure
  141. * @lseq: link sequencer of interest
  142. *
  143. * Return 0 on success, negative on error.
  144. */
  145. static inline int asd_seq_unpause_lseq(struct asd_ha_struct *asd_ha, int lseq)
  146. {
  147. u32 arp2ctl;
  148. int count = PAUSE_TRIES;
  149. arp2ctl = asd_read_reg_dword(asd_ha, LmARP2CTL(lseq));
  150. if (!(arp2ctl & PAUSED))
  151. return 0;
  152. asd_write_reg_dword(asd_ha, LmARP2CTL(lseq), arp2ctl & ~EPAUSE);
  153. do {
  154. arp2ctl = asd_read_reg_dword(asd_ha, LmARP2CTL(lseq));
  155. if (!(arp2ctl & PAUSED))
  156. return 0;
  157. udelay(PAUSE_DELAY);
  158. } while (--count > 0);
  159. ASD_DPRINTK("couldn't unpause LSEQ %d\n", lseq);
  160. return 0;
  161. }
  162. /**
  163. * asd_unpause_lseq - unpause the link sequencer(s)
  164. * @asd_ha: pointer to host adapter structure
  165. * @lseq_mask: mask of link sequencers of interest
  166. *
  167. * Return 0 on success, negative on failure.
  168. */
  169. int asd_unpause_lseq(struct asd_ha_struct *asd_ha, u8 lseq_mask)
  170. {
  171. int lseq;
  172. int err = 0;
  173. for_each_sequencer(lseq_mask, lseq_mask, lseq) {
  174. err = asd_seq_unpause_lseq(asd_ha, lseq);
  175. if (err)
  176. return err;
  177. }
  178. return err;
  179. }
  180. /* ---------- Downloading CSEQ/LSEQ microcode ---------- */
  181. static int asd_verify_cseq(struct asd_ha_struct *asd_ha, const u8 *_prog,
  182. u32 size)
  183. {
  184. u32 addr = CSEQ_RAM_REG_BASE_ADR;
  185. const u32 *prog = (u32 *) _prog;
  186. u32 i;
  187. for (i = 0; i < size; i += 4, prog++, addr += 4) {
  188. u32 val = asd_read_reg_dword(asd_ha, addr);
  189. if (le32_to_cpu(*prog) != val) {
  190. asd_printk("%s: cseq verify failed at %u "
  191. "read:0x%x, wanted:0x%x\n",
  192. pci_name(asd_ha->pcidev),
  193. i, val, le32_to_cpu(*prog));
  194. return -1;
  195. }
  196. }
  197. ASD_DPRINTK("verified %d bytes, passed\n", size);
  198. return 0;
  199. }
  200. /**
  201. * asd_verify_lseq - verify the microcode of a link sequencer
  202. * @asd_ha: pointer to host adapter structure
  203. * @_prog: pointer to the microcode
  204. * @size: size of the microcode in bytes
  205. * @lseq: link sequencer of interest
  206. *
  207. * The link sequencer code is accessed in 4 KB pages, which are selected
  208. * by setting LmRAMPAGE (bits 8 and 9) of the LmBISTCTL1 register.
  209. * The 10 KB LSEQm instruction code is mapped, page at a time, at
  210. * LmSEQRAM address.
  211. */
  212. static int asd_verify_lseq(struct asd_ha_struct *asd_ha, const u8 *_prog,
  213. u32 size, int lseq)
  214. {
  215. #define LSEQ_CODEPAGE_SIZE 4096
  216. int pages = (size + LSEQ_CODEPAGE_SIZE - 1) / LSEQ_CODEPAGE_SIZE;
  217. u32 page;
  218. const u32 *prog = (u32 *) _prog;
  219. for (page = 0; page < pages; page++) {
  220. u32 i;
  221. asd_write_reg_dword(asd_ha, LmBISTCTL1(lseq),
  222. page << LmRAMPAGE_LSHIFT);
  223. for (i = 0; size > 0 && i < LSEQ_CODEPAGE_SIZE;
  224. i += 4, prog++, size-=4) {
  225. u32 val = asd_read_reg_dword(asd_ha, LmSEQRAM(lseq)+i);
  226. if (le32_to_cpu(*prog) != val) {
  227. asd_printk("%s: LSEQ%d verify failed "
  228. "page:%d, offs:%d\n",
  229. pci_name(asd_ha->pcidev),
  230. lseq, page, i);
  231. return -1;
  232. }
  233. }
  234. }
  235. ASD_DPRINTK("LSEQ%d verified %d bytes, passed\n", lseq,
  236. (int)((u8 *)prog-_prog));
  237. return 0;
  238. }
  239. /**
  240. * asd_verify_seq -- verify CSEQ/LSEQ microcode
  241. * @asd_ha: pointer to host adapter structure
  242. * @prog: pointer to microcode
  243. * @size: size of the microcode
  244. * @lseq_mask: if 0, verify CSEQ microcode, else mask of LSEQs of interest
  245. *
  246. * Return 0 if microcode is correct, negative on mismatch.
  247. */
  248. static int asd_verify_seq(struct asd_ha_struct *asd_ha, const u8 *prog,
  249. u32 size, u8 lseq_mask)
  250. {
  251. if (lseq_mask == 0)
  252. return asd_verify_cseq(asd_ha, prog, size);
  253. else {
  254. int lseq, err;
  255. for_each_sequencer(lseq_mask, lseq_mask, lseq) {
  256. err = asd_verify_lseq(asd_ha, prog, size, lseq);
  257. if (err)
  258. return err;
  259. }
  260. }
  261. return 0;
  262. }
  263. #define ASD_DMA_MODE_DOWNLOAD
  264. #ifdef ASD_DMA_MODE_DOWNLOAD
  265. /* This is the size of the CSEQ Mapped instruction page */
  266. #define MAX_DMA_OVLY_COUNT ((1U << 14)-1)
  267. static int asd_download_seq(struct asd_ha_struct *asd_ha,
  268. const u8 * const prog, u32 size, u8 lseq_mask)
  269. {
  270. u32 comstaten;
  271. u32 reg;
  272. int page;
  273. const int pages = (size + MAX_DMA_OVLY_COUNT - 1) / MAX_DMA_OVLY_COUNT;
  274. struct asd_dma_tok *token;
  275. int err = 0;
  276. if (size % 4) {
  277. asd_printk("sequencer program not multiple of 4\n");
  278. return -1;
  279. }
  280. asd_pause_cseq(asd_ha);
  281. asd_pause_lseq(asd_ha, 0xFF);
  282. /* save, disable and clear interrupts */
  283. comstaten = asd_read_reg_dword(asd_ha, COMSTATEN);
  284. asd_write_reg_dword(asd_ha, COMSTATEN, 0);
  285. asd_write_reg_dword(asd_ha, COMSTAT, COMSTAT_MASK);
  286. asd_write_reg_dword(asd_ha, CHIMINTEN, RST_CHIMINTEN);
  287. asd_write_reg_dword(asd_ha, CHIMINT, CHIMINT_MASK);
  288. token = asd_alloc_coherent(asd_ha, MAX_DMA_OVLY_COUNT, GFP_KERNEL);
  289. if (!token) {
  290. asd_printk("out of memory for dma SEQ download\n");
  291. err = -ENOMEM;
  292. goto out;
  293. }
  294. ASD_DPRINTK("dma-ing %d bytes\n", size);
  295. for (page = 0; page < pages; page++) {
  296. int i;
  297. u32 left = min(size-page*MAX_DMA_OVLY_COUNT,
  298. (u32)MAX_DMA_OVLY_COUNT);
  299. memcpy(token->vaddr, prog + page*MAX_DMA_OVLY_COUNT, left);
  300. asd_write_reg_addr(asd_ha, OVLYDMAADR, token->dma_handle);
  301. asd_write_reg_dword(asd_ha, OVLYDMACNT, left);
  302. reg = !page ? RESETOVLYDMA : 0;
  303. reg |= (STARTOVLYDMA | OVLYHALTERR);
  304. reg |= (lseq_mask ? (((u32)lseq_mask) << 8) : OVLYCSEQ);
  305. /* Start DMA. */
  306. asd_write_reg_dword(asd_ha, OVLYDMACTL, reg);
  307. for (i = PAUSE_TRIES*100; i > 0; i--) {
  308. u32 dmadone = asd_read_reg_dword(asd_ha, OVLYDMACTL);
  309. if (!(dmadone & OVLYDMAACT))
  310. break;
  311. udelay(PAUSE_DELAY);
  312. }
  313. }
  314. reg = asd_read_reg_dword(asd_ha, COMSTAT);
  315. if (!(reg & OVLYDMADONE) || (reg & OVLYERR)
  316. || (asd_read_reg_dword(asd_ha, CHIMINT) & DEVEXCEPT_MASK)){
  317. asd_printk("%s: error DMA-ing sequencer code\n",
  318. pci_name(asd_ha->pcidev));
  319. err = -ENODEV;
  320. }
  321. asd_free_coherent(asd_ha, token);
  322. out:
  323. asd_write_reg_dword(asd_ha, COMSTATEN, comstaten);
  324. return err ? : asd_verify_seq(asd_ha, prog, size, lseq_mask);
  325. }
  326. #else /* ASD_DMA_MODE_DOWNLOAD */
  327. static int asd_download_seq(struct asd_ha_struct *asd_ha, const u8 *_prog,
  328. u32 size, u8 lseq_mask)
  329. {
  330. int i;
  331. u32 reg = 0;
  332. const u32 *prog = (u32 *) _prog;
  333. if (size % 4) {
  334. asd_printk("sequencer program not multiple of 4\n");
  335. return -1;
  336. }
  337. asd_pause_cseq(asd_ha);
  338. asd_pause_lseq(asd_ha, 0xFF);
  339. reg |= (lseq_mask ? (((u32)lseq_mask) << 8) : OVLYCSEQ);
  340. reg |= PIOCMODE;
  341. asd_write_reg_dword(asd_ha, OVLYDMACNT, size);
  342. asd_write_reg_dword(asd_ha, OVLYDMACTL, reg);
  343. ASD_DPRINTK("downloading %s sequencer%s in PIO mode...\n",
  344. lseq_mask ? "LSEQ" : "CSEQ", lseq_mask ? "s" : "");
  345. for (i = 0; i < size; i += 4, prog++)
  346. asd_write_reg_dword(asd_ha, SPIODATA, *prog);
  347. reg = (reg & ~PIOCMODE) | OVLYHALTERR;
  348. asd_write_reg_dword(asd_ha, OVLYDMACTL, reg);
  349. return asd_verify_seq(asd_ha, _prog, size, lseq_mask);
  350. }
  351. #endif /* ASD_DMA_MODE_DOWNLOAD */
  352. /**
  353. * asd_seq_download_seqs - download the sequencer microcode
  354. * @asd_ha: pointer to host adapter structure
  355. *
  356. * Download the central and link sequencer microcode.
  357. */
  358. static int asd_seq_download_seqs(struct asd_ha_struct *asd_ha)
  359. {
  360. int err;
  361. if (!asd_ha->hw_prof.enabled_phys) {
  362. asd_printk("%s: no enabled phys!\n", pci_name(asd_ha->pcidev));
  363. return -ENODEV;
  364. }
  365. /* Download the CSEQ */
  366. ASD_DPRINTK("downloading CSEQ...\n");
  367. err = asd_download_seq(asd_ha, cseq_code, cseq_code_size, 0);
  368. if (err) {
  369. asd_printk("CSEQ download failed:%d\n", err);
  370. return err;
  371. }
  372. /* Download the Link Sequencers code. All of the Link Sequencers
  373. * microcode can be downloaded at the same time.
  374. */
  375. ASD_DPRINTK("downloading LSEQs...\n");
  376. err = asd_download_seq(asd_ha, lseq_code, lseq_code_size,
  377. asd_ha->hw_prof.enabled_phys);
  378. if (err) {
  379. /* Try it one at a time */
  380. u8 lseq;
  381. u8 lseq_mask = asd_ha->hw_prof.enabled_phys;
  382. for_each_sequencer(lseq_mask, lseq_mask, lseq) {
  383. err = asd_download_seq(asd_ha, lseq_code,
  384. lseq_code_size, 1<<lseq);
  385. if (err)
  386. break;
  387. }
  388. }
  389. if (err)
  390. asd_printk("LSEQs download failed:%d\n", err);
  391. return err;
  392. }
  393. /* ---------- Initializing the chip, chip memory, etc. ---------- */
  394. /**
  395. * asd_init_cseq_mip - initialize CSEQ mode independent pages 4-7
  396. * @asd_ha: pointer to host adapter structure
  397. */
  398. static void asd_init_cseq_mip(struct asd_ha_struct *asd_ha)
  399. {
  400. /* CSEQ Mode Independent, page 4 setup. */
  401. asd_write_reg_word(asd_ha, CSEQ_Q_EXE_HEAD, 0xFFFF);
  402. asd_write_reg_word(asd_ha, CSEQ_Q_EXE_TAIL, 0xFFFF);
  403. asd_write_reg_word(asd_ha, CSEQ_Q_DONE_HEAD, 0xFFFF);
  404. asd_write_reg_word(asd_ha, CSEQ_Q_DONE_TAIL, 0xFFFF);
  405. asd_write_reg_word(asd_ha, CSEQ_Q_SEND_HEAD, 0xFFFF);
  406. asd_write_reg_word(asd_ha, CSEQ_Q_SEND_TAIL, 0xFFFF);
  407. asd_write_reg_word(asd_ha, CSEQ_Q_DMA2CHIM_HEAD, 0xFFFF);
  408. asd_write_reg_word(asd_ha, CSEQ_Q_DMA2CHIM_TAIL, 0xFFFF);
  409. asd_write_reg_word(asd_ha, CSEQ_Q_COPY_HEAD, 0xFFFF);
  410. asd_write_reg_word(asd_ha, CSEQ_Q_COPY_TAIL, 0xFFFF);
  411. asd_write_reg_word(asd_ha, CSEQ_REG0, 0);
  412. asd_write_reg_word(asd_ha, CSEQ_REG1, 0);
  413. asd_write_reg_dword(asd_ha, CSEQ_REG2, 0);
  414. asd_write_reg_byte(asd_ha, CSEQ_LINK_CTL_Q_MAP, 0);
  415. {
  416. u8 con = asd_read_reg_byte(asd_ha, CCONEXIST);
  417. u8 val = hweight8(con);
  418. asd_write_reg_byte(asd_ha, CSEQ_MAX_CSEQ_MODE, (val<<4)|val);
  419. }
  420. asd_write_reg_word(asd_ha, CSEQ_FREE_LIST_HACK_COUNT, 0);
  421. /* CSEQ Mode independent, page 5 setup. */
  422. asd_write_reg_dword(asd_ha, CSEQ_EST_NEXUS_REQ_QUEUE, 0);
  423. asd_write_reg_dword(asd_ha, CSEQ_EST_NEXUS_REQ_QUEUE+4, 0);
  424. asd_write_reg_dword(asd_ha, CSEQ_EST_NEXUS_REQ_COUNT, 0);
  425. asd_write_reg_dword(asd_ha, CSEQ_EST_NEXUS_REQ_COUNT+4, 0);
  426. asd_write_reg_word(asd_ha, CSEQ_Q_EST_NEXUS_HEAD, 0xFFFF);
  427. asd_write_reg_word(asd_ha, CSEQ_Q_EST_NEXUS_TAIL, 0xFFFF);
  428. asd_write_reg_word(asd_ha, CSEQ_NEED_EST_NEXUS_SCB, 0);
  429. asd_write_reg_byte(asd_ha, CSEQ_EST_NEXUS_REQ_HEAD, 0);
  430. asd_write_reg_byte(asd_ha, CSEQ_EST_NEXUS_REQ_TAIL, 0);
  431. asd_write_reg_byte(asd_ha, CSEQ_EST_NEXUS_SCB_OFFSET, 0);
  432. /* CSEQ Mode independent, page 6 setup. */
  433. asd_write_reg_word(asd_ha, CSEQ_INT_ROUT_RET_ADDR0, 0);
  434. asd_write_reg_word(asd_ha, CSEQ_INT_ROUT_RET_ADDR1, 0);
  435. asd_write_reg_word(asd_ha, CSEQ_INT_ROUT_SCBPTR, 0);
  436. asd_write_reg_byte(asd_ha, CSEQ_INT_ROUT_MODE, 0);
  437. asd_write_reg_byte(asd_ha, CSEQ_ISR_SCRATCH_FLAGS, 0);
  438. asd_write_reg_word(asd_ha, CSEQ_ISR_SAVE_SINDEX, 0);
  439. asd_write_reg_word(asd_ha, CSEQ_ISR_SAVE_DINDEX, 0);
  440. asd_write_reg_word(asd_ha, CSEQ_Q_MONIRTT_HEAD, 0xFFFF);
  441. asd_write_reg_word(asd_ha, CSEQ_Q_MONIRTT_TAIL, 0xFFFF);
  442. /* Calculate the free scb mask. */
  443. {
  444. u16 cmdctx = asd_get_cmdctx_size(asd_ha);
  445. cmdctx = (~((cmdctx/128)-1)) >> 8;
  446. asd_write_reg_byte(asd_ha, CSEQ_FREE_SCB_MASK, (u8)cmdctx);
  447. }
  448. asd_write_reg_word(asd_ha, CSEQ_BUILTIN_FREE_SCB_HEAD,
  449. first_scb_site_no);
  450. asd_write_reg_word(asd_ha, CSEQ_BUILTIN_FREE_SCB_TAIL,
  451. last_scb_site_no);
  452. asd_write_reg_word(asd_ha, CSEQ_EXTENDED_FREE_SCB_HEAD, 0xFFFF);
  453. asd_write_reg_word(asd_ha, CSEQ_EXTENDED_FREE_SCB_TAIL, 0xFFFF);
  454. /* CSEQ Mode independent, page 7 setup. */
  455. asd_write_reg_dword(asd_ha, CSEQ_EMPTY_REQ_QUEUE, 0);
  456. asd_write_reg_dword(asd_ha, CSEQ_EMPTY_REQ_QUEUE+4, 0);
  457. asd_write_reg_dword(asd_ha, CSEQ_EMPTY_REQ_COUNT, 0);
  458. asd_write_reg_dword(asd_ha, CSEQ_EMPTY_REQ_COUNT+4, 0);
  459. asd_write_reg_word(asd_ha, CSEQ_Q_EMPTY_HEAD, 0xFFFF);
  460. asd_write_reg_word(asd_ha, CSEQ_Q_EMPTY_TAIL, 0xFFFF);
  461. asd_write_reg_word(asd_ha, CSEQ_NEED_EMPTY_SCB, 0);
  462. asd_write_reg_byte(asd_ha, CSEQ_EMPTY_REQ_HEAD, 0);
  463. asd_write_reg_byte(asd_ha, CSEQ_EMPTY_REQ_TAIL, 0);
  464. asd_write_reg_byte(asd_ha, CSEQ_EMPTY_SCB_OFFSET, 0);
  465. asd_write_reg_word(asd_ha, CSEQ_PRIMITIVE_DATA, 0);
  466. asd_write_reg_dword(asd_ha, CSEQ_TIMEOUT_CONST, 0);
  467. }
  468. /**
  469. * asd_init_cseq_mdp - initialize CSEQ Mode dependent pages
  470. * @asd_ha: pointer to host adapter structure
  471. */
  472. static void asd_init_cseq_mdp(struct asd_ha_struct *asd_ha)
  473. {
  474. int i;
  475. int moffs;
  476. moffs = CSEQ_PAGE_SIZE * 2;
  477. /* CSEQ Mode dependent, modes 0-7, page 0 setup. */
  478. for (i = 0; i < 8; i++) {
  479. asd_write_reg_word(asd_ha, i*moffs+CSEQ_LRM_SAVE_SINDEX, 0);
  480. asd_write_reg_word(asd_ha, i*moffs+CSEQ_LRM_SAVE_SCBPTR, 0);
  481. asd_write_reg_word(asd_ha, i*moffs+CSEQ_Q_LINK_HEAD, 0xFFFF);
  482. asd_write_reg_word(asd_ha, i*moffs+CSEQ_Q_LINK_TAIL, 0xFFFF);
  483. asd_write_reg_byte(asd_ha, i*moffs+CSEQ_LRM_SAVE_SCRPAGE, 0);
  484. }
  485. /* CSEQ Mode dependent, mode 0-7, page 1 and 2 shall be ignored. */
  486. /* CSEQ Mode dependent, mode 8, page 0 setup. */
  487. asd_write_reg_word(asd_ha, CSEQ_RET_ADDR, 0xFFFF);
  488. asd_write_reg_word(asd_ha, CSEQ_RET_SCBPTR, 0);
  489. asd_write_reg_word(asd_ha, CSEQ_SAVE_SCBPTR, 0);
  490. asd_write_reg_word(asd_ha, CSEQ_EMPTY_TRANS_CTX, 0);
  491. asd_write_reg_word(asd_ha, CSEQ_RESP_LEN, 0);
  492. asd_write_reg_word(asd_ha, CSEQ_TMF_SCBPTR, 0);
  493. asd_write_reg_word(asd_ha, CSEQ_GLOBAL_PREV_SCB, 0);
  494. asd_write_reg_word(asd_ha, CSEQ_GLOBAL_HEAD, 0);
  495. asd_write_reg_word(asd_ha, CSEQ_CLEAR_LU_HEAD, 0);
  496. asd_write_reg_byte(asd_ha, CSEQ_TMF_OPCODE, 0);
  497. asd_write_reg_byte(asd_ha, CSEQ_SCRATCH_FLAGS, 0);
  498. asd_write_reg_word(asd_ha, CSEQ_HSB_SITE, 0);
  499. asd_write_reg_word(asd_ha, CSEQ_FIRST_INV_SCB_SITE,
  500. (u16)last_scb_site_no+1);
  501. asd_write_reg_word(asd_ha, CSEQ_FIRST_INV_DDB_SITE,
  502. (u16)asd_ha->hw_prof.max_ddbs);
  503. /* CSEQ Mode dependent, mode 8, page 1 setup. */
  504. asd_write_reg_dword(asd_ha, CSEQ_LUN_TO_CLEAR, 0);
  505. asd_write_reg_dword(asd_ha, CSEQ_LUN_TO_CLEAR + 4, 0);
  506. asd_write_reg_dword(asd_ha, CSEQ_LUN_TO_CHECK, 0);
  507. asd_write_reg_dword(asd_ha, CSEQ_LUN_TO_CHECK + 4, 0);
  508. /* CSEQ Mode dependent, mode 8, page 2 setup. */
  509. /* Tell the sequencer the bus address of the first SCB. */
  510. asd_write_reg_addr(asd_ha, CSEQ_HQ_NEW_POINTER,
  511. asd_ha->seq.next_scb.dma_handle);
  512. ASD_DPRINTK("First SCB dma_handle: 0x%llx\n",
  513. (unsigned long long)asd_ha->seq.next_scb.dma_handle);
  514. /* Tell the sequencer the first Done List entry address. */
  515. asd_write_reg_addr(asd_ha, CSEQ_HQ_DONE_BASE,
  516. asd_ha->seq.actual_dl->dma_handle);
  517. /* Initialize the Q_DONE_POINTER with the least significant
  518. * 4 bytes of the first Done List address. */
  519. asd_write_reg_dword(asd_ha, CSEQ_HQ_DONE_POINTER,
  520. ASD_BUSADDR_LO(asd_ha->seq.actual_dl->dma_handle));
  521. asd_write_reg_byte(asd_ha, CSEQ_HQ_DONE_PASS, ASD_DEF_DL_TOGGLE);
  522. /* CSEQ Mode dependent, mode 8, page 3 shall be ignored. */
  523. }
  524. /**
  525. * asd_init_cseq_scratch -- setup and init CSEQ
  526. * @asd_ha: pointer to host adapter structure
  527. *
  528. * Setup and initialize Central sequencers. Initialiaze the mode
  529. * independent and dependent scratch page to the default settings.
  530. */
  531. static void asd_init_cseq_scratch(struct asd_ha_struct *asd_ha)
  532. {
  533. asd_init_cseq_mip(asd_ha);
  534. asd_init_cseq_mdp(asd_ha);
  535. }
  536. /**
  537. * asd_init_lseq_mip -- initialize LSEQ Mode independent pages 0-3
  538. * @asd_ha: pointer to host adapter structure
  539. */
  540. static void asd_init_lseq_mip(struct asd_ha_struct *asd_ha, u8 lseq)
  541. {
  542. int i;
  543. /* LSEQ Mode independent page 0 setup. */
  544. asd_write_reg_word(asd_ha, LmSEQ_Q_TGTXFR_HEAD(lseq), 0xFFFF);
  545. asd_write_reg_word(asd_ha, LmSEQ_Q_TGTXFR_TAIL(lseq), 0xFFFF);
  546. asd_write_reg_byte(asd_ha, LmSEQ_LINK_NUMBER(lseq), lseq);
  547. asd_write_reg_byte(asd_ha, LmSEQ_SCRATCH_FLAGS(lseq),
  548. ASD_NOTIFY_ENABLE_SPINUP);
  549. asd_write_reg_dword(asd_ha, LmSEQ_CONNECTION_STATE(lseq),0x08000000);
  550. asd_write_reg_word(asd_ha, LmSEQ_CONCTL(lseq), 0);
  551. asd_write_reg_byte(asd_ha, LmSEQ_CONSTAT(lseq), 0);
  552. asd_write_reg_byte(asd_ha, LmSEQ_CONNECTION_MODES(lseq), 0);
  553. asd_write_reg_word(asd_ha, LmSEQ_REG1_ISR(lseq), 0);
  554. asd_write_reg_word(asd_ha, LmSEQ_REG2_ISR(lseq), 0);
  555. asd_write_reg_word(asd_ha, LmSEQ_REG3_ISR(lseq), 0);
  556. asd_write_reg_dword(asd_ha, LmSEQ_REG0_ISR(lseq), 0);
  557. asd_write_reg_dword(asd_ha, LmSEQ_REG0_ISR(lseq)+4, 0);
  558. /* LSEQ Mode independent page 1 setup. */
  559. asd_write_reg_word(asd_ha, LmSEQ_EST_NEXUS_SCBPTR0(lseq), 0xFFFF);
  560. asd_write_reg_word(asd_ha, LmSEQ_EST_NEXUS_SCBPTR1(lseq), 0xFFFF);
  561. asd_write_reg_word(asd_ha, LmSEQ_EST_NEXUS_SCBPTR2(lseq), 0xFFFF);
  562. asd_write_reg_word(asd_ha, LmSEQ_EST_NEXUS_SCBPTR3(lseq), 0xFFFF);
  563. asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_SCB_OPCODE0(lseq), 0);
  564. asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_SCB_OPCODE1(lseq), 0);
  565. asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_SCB_OPCODE2(lseq), 0);
  566. asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_SCB_OPCODE3(lseq), 0);
  567. asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_SCB_HEAD(lseq), 0);
  568. asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_SCB_TAIL(lseq), 0);
  569. asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_BUF_AVAIL(lseq), 0);
  570. asd_write_reg_dword(asd_ha, LmSEQ_TIMEOUT_CONST(lseq), 0);
  571. asd_write_reg_word(asd_ha, LmSEQ_ISR_SAVE_SINDEX(lseq), 0);
  572. asd_write_reg_word(asd_ha, LmSEQ_ISR_SAVE_DINDEX(lseq), 0);
  573. /* LSEQ Mode Independent page 2 setup. */
  574. asd_write_reg_word(asd_ha, LmSEQ_EMPTY_SCB_PTR0(lseq), 0xFFFF);
  575. asd_write_reg_word(asd_ha, LmSEQ_EMPTY_SCB_PTR1(lseq), 0xFFFF);
  576. asd_write_reg_word(asd_ha, LmSEQ_EMPTY_SCB_PTR2(lseq), 0xFFFF);
  577. asd_write_reg_word(asd_ha, LmSEQ_EMPTY_SCB_PTR3(lseq), 0xFFFF);
  578. asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_SCB_OPCD0(lseq), 0);
  579. asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_SCB_OPCD1(lseq), 0);
  580. asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_SCB_OPCD2(lseq), 0);
  581. asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_SCB_OPCD3(lseq), 0);
  582. asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_SCB_HEAD(lseq), 0);
  583. asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_SCB_TAIL(lseq), 0);
  584. asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_BUFS_AVAIL(lseq), 0);
  585. for (i = 0; i < 12; i += 4)
  586. asd_write_reg_dword(asd_ha, LmSEQ_ATA_SCR_REGS(lseq) + i, 0);
  587. /* LSEQ Mode Independent page 3 setup. */
  588. /* Device present timer timeout */
  589. asd_write_reg_dword(asd_ha, LmSEQ_DEV_PRES_TMR_TOUT_CONST(lseq),
  590. ASD_DEV_PRESENT_TIMEOUT);
  591. /* SATA interlock timer disabled */
  592. asd_write_reg_dword(asd_ha, LmSEQ_SATA_INTERLOCK_TIMEOUT(lseq),
  593. ASD_SATA_INTERLOCK_TIMEOUT);
  594. /* STP shutdown timer timeout constant, IGNORED by the sequencer,
  595. * always 0. */
  596. asd_write_reg_dword(asd_ha, LmSEQ_STP_SHUTDOWN_TIMEOUT(lseq),
  597. ASD_STP_SHUTDOWN_TIMEOUT);
  598. asd_write_reg_dword(asd_ha, LmSEQ_SRST_ASSERT_TIMEOUT(lseq),
  599. ASD_SRST_ASSERT_TIMEOUT);
  600. asd_write_reg_dword(asd_ha, LmSEQ_RCV_FIS_TIMEOUT(lseq),
  601. ASD_RCV_FIS_TIMEOUT);
  602. asd_write_reg_dword(asd_ha, LmSEQ_ONE_MILLISEC_TIMEOUT(lseq),
  603. ASD_ONE_MILLISEC_TIMEOUT);
  604. /* COM_INIT timer */
  605. asd_write_reg_dword(asd_ha, LmSEQ_TEN_MS_COMINIT_TIMEOUT(lseq),
  606. ASD_TEN_MILLISEC_TIMEOUT);
  607. asd_write_reg_dword(asd_ha, LmSEQ_SMP_RCV_TIMEOUT(lseq),
  608. ASD_SMP_RCV_TIMEOUT);
  609. }
  610. /**
  611. * asd_init_lseq_mdp -- initialize LSEQ mode dependent pages.
  612. * @asd_ha: pointer to host adapter structure
  613. */
  614. static void asd_init_lseq_mdp(struct asd_ha_struct *asd_ha, int lseq)
  615. {
  616. int i;
  617. u32 moffs;
  618. u16 ret_addr[] = {
  619. 0xFFFF, /* mode 0 */
  620. 0xFFFF, /* mode 1 */
  621. mode2_task, /* mode 2 */
  622. 0,
  623. 0xFFFF, /* mode 4/5 */
  624. 0xFFFF, /* mode 4/5 */
  625. };
  626. /*
  627. * Mode 0,1,2 and 4/5 have common field on page 0 for the first
  628. * 14 bytes.
  629. */
  630. for (i = 0; i < 3; i++) {
  631. moffs = i * LSEQ_MODE_SCRATCH_SIZE;
  632. asd_write_reg_word(asd_ha, LmSEQ_RET_ADDR(lseq)+moffs,
  633. ret_addr[i]);
  634. asd_write_reg_word(asd_ha, LmSEQ_REG0_MODE(lseq)+moffs, 0);
  635. asd_write_reg_word(asd_ha, LmSEQ_MODE_FLAGS(lseq)+moffs, 0);
  636. asd_write_reg_word(asd_ha, LmSEQ_RET_ADDR2(lseq)+moffs,0xFFFF);
  637. asd_write_reg_word(asd_ha, LmSEQ_RET_ADDR1(lseq)+moffs,0xFFFF);
  638. asd_write_reg_byte(asd_ha, LmSEQ_OPCODE_TO_CSEQ(lseq)+moffs,0);
  639. asd_write_reg_word(asd_ha, LmSEQ_DATA_TO_CSEQ(lseq)+moffs,0);
  640. }
  641. /*
  642. * Mode 5 page 0 overlaps the same scratch page with Mode 0 page 3.
  643. */
  644. asd_write_reg_word(asd_ha,
  645. LmSEQ_RET_ADDR(lseq)+LSEQ_MODE5_PAGE0_OFFSET,
  646. ret_addr[5]);
  647. asd_write_reg_word(asd_ha,
  648. LmSEQ_REG0_MODE(lseq)+LSEQ_MODE5_PAGE0_OFFSET,0);
  649. asd_write_reg_word(asd_ha,
  650. LmSEQ_MODE_FLAGS(lseq)+LSEQ_MODE5_PAGE0_OFFSET, 0);
  651. asd_write_reg_word(asd_ha,
  652. LmSEQ_RET_ADDR2(lseq)+LSEQ_MODE5_PAGE0_OFFSET,0xFFFF);
  653. asd_write_reg_word(asd_ha,
  654. LmSEQ_RET_ADDR1(lseq)+LSEQ_MODE5_PAGE0_OFFSET,0xFFFF);
  655. asd_write_reg_byte(asd_ha,
  656. LmSEQ_OPCODE_TO_CSEQ(lseq)+LSEQ_MODE5_PAGE0_OFFSET,0);
  657. asd_write_reg_word(asd_ha,
  658. LmSEQ_DATA_TO_CSEQ(lseq)+LSEQ_MODE5_PAGE0_OFFSET, 0);
  659. /* LSEQ Mode dependent 0, page 0 setup. */
  660. asd_write_reg_word(asd_ha, LmSEQ_FIRST_INV_DDB_SITE(lseq),
  661. (u16)asd_ha->hw_prof.max_ddbs);
  662. asd_write_reg_word(asd_ha, LmSEQ_EMPTY_TRANS_CTX(lseq), 0);
  663. asd_write_reg_word(asd_ha, LmSEQ_RESP_LEN(lseq), 0);
  664. asd_write_reg_word(asd_ha, LmSEQ_FIRST_INV_SCB_SITE(lseq),
  665. (u16)last_scb_site_no+1);
  666. asd_write_reg_word(asd_ha, LmSEQ_INTEN_SAVE(lseq),
  667. (u16) LmM0INTEN_MASK & 0xFFFF0000 >> 16);
  668. asd_write_reg_word(asd_ha, LmSEQ_INTEN_SAVE(lseq) + 2,
  669. (u16) LmM0INTEN_MASK & 0xFFFF);
  670. asd_write_reg_byte(asd_ha, LmSEQ_LINK_RST_FRM_LEN(lseq), 0);
  671. asd_write_reg_byte(asd_ha, LmSEQ_LINK_RST_PROTOCOL(lseq), 0);
  672. asd_write_reg_byte(asd_ha, LmSEQ_RESP_STATUS(lseq), 0);
  673. asd_write_reg_byte(asd_ha, LmSEQ_LAST_LOADED_SGE(lseq), 0);
  674. asd_write_reg_word(asd_ha, LmSEQ_SAVE_SCBPTR(lseq), 0);
  675. /* LSEQ mode dependent, mode 1, page 0 setup. */
  676. asd_write_reg_word(asd_ha, LmSEQ_Q_XMIT_HEAD(lseq), 0xFFFF);
  677. asd_write_reg_word(asd_ha, LmSEQ_M1_EMPTY_TRANS_CTX(lseq), 0);
  678. asd_write_reg_word(asd_ha, LmSEQ_INI_CONN_TAG(lseq), 0);
  679. asd_write_reg_byte(asd_ha, LmSEQ_FAILED_OPEN_STATUS(lseq), 0);
  680. asd_write_reg_byte(asd_ha, LmSEQ_XMIT_REQUEST_TYPE(lseq), 0);
  681. asd_write_reg_byte(asd_ha, LmSEQ_M1_RESP_STATUS(lseq), 0);
  682. asd_write_reg_byte(asd_ha, LmSEQ_M1_LAST_LOADED_SGE(lseq), 0);
  683. asd_write_reg_word(asd_ha, LmSEQ_M1_SAVE_SCBPTR(lseq), 0);
  684. /* LSEQ Mode dependent mode 2, page 0 setup */
  685. asd_write_reg_word(asd_ha, LmSEQ_PORT_COUNTER(lseq), 0);
  686. asd_write_reg_word(asd_ha, LmSEQ_PM_TABLE_PTR(lseq), 0);
  687. asd_write_reg_word(asd_ha, LmSEQ_SATA_INTERLOCK_TMR_SAVE(lseq), 0);
  688. asd_write_reg_word(asd_ha, LmSEQ_IP_BITL(lseq), 0);
  689. asd_write_reg_word(asd_ha, LmSEQ_COPY_SMP_CONN_TAG(lseq), 0);
  690. asd_write_reg_byte(asd_ha, LmSEQ_P0M2_OFFS1AH(lseq), 0);
  691. /* LSEQ Mode dependent, mode 4/5, page 0 setup. */
  692. asd_write_reg_byte(asd_ha, LmSEQ_SAVED_OOB_STATUS(lseq), 0);
  693. asd_write_reg_byte(asd_ha, LmSEQ_SAVED_OOB_MODE(lseq), 0);
  694. asd_write_reg_word(asd_ha, LmSEQ_Q_LINK_HEAD(lseq), 0xFFFF);
  695. asd_write_reg_byte(asd_ha, LmSEQ_LINK_RST_ERR(lseq), 0);
  696. asd_write_reg_byte(asd_ha, LmSEQ_SAVED_OOB_SIGNALS(lseq), 0);
  697. asd_write_reg_byte(asd_ha, LmSEQ_SAS_RESET_MODE(lseq), 0);
  698. asd_write_reg_byte(asd_ha, LmSEQ_LINK_RESET_RETRY_COUNT(lseq), 0);
  699. asd_write_reg_byte(asd_ha, LmSEQ_NUM_LINK_RESET_RETRIES(lseq), 0);
  700. asd_write_reg_word(asd_ha, LmSEQ_OOB_INT_ENABLES(lseq), 0);
  701. /*
  702. * Set the desired interval between transmissions of the NOTIFY
  703. * (ENABLE SPINUP) primitive. Must be initilized to val - 1.
  704. */
  705. asd_write_reg_word(asd_ha, LmSEQ_NOTIFY_TIMER_TIMEOUT(lseq),
  706. ASD_NOTIFY_TIMEOUT - 1);
  707. /* No delay for the first NOTIFY to be sent to the attached target. */
  708. asd_write_reg_word(asd_ha, LmSEQ_NOTIFY_TIMER_DOWN_COUNT(lseq),
  709. ASD_NOTIFY_DOWN_COUNT);
  710. /* LSEQ Mode dependent, mode 0 and 1, page 1 setup. */
  711. for (i = 0; i < 2; i++) {
  712. int j;
  713. /* Start from Page 1 of Mode 0 and 1. */
  714. moffs = LSEQ_PAGE_SIZE + i*LSEQ_MODE_SCRATCH_SIZE;
  715. /* All the fields of page 1 can be intialized to 0. */
  716. for (j = 0; j < LSEQ_PAGE_SIZE; j += 4)
  717. asd_write_reg_dword(asd_ha, LmSCRATCH(lseq)+moffs+j,0);
  718. }
  719. /* LSEQ Mode dependent, mode 2, page 1 setup. */
  720. asd_write_reg_dword(asd_ha, LmSEQ_INVALID_DWORD_COUNT(lseq), 0);
  721. asd_write_reg_dword(asd_ha, LmSEQ_DISPARITY_ERROR_COUNT(lseq), 0);
  722. asd_write_reg_dword(asd_ha, LmSEQ_LOSS_OF_SYNC_COUNT(lseq), 0);
  723. /* LSEQ Mode dependent, mode 4/5, page 1. */
  724. for (i = 0; i < LSEQ_PAGE_SIZE; i+=4)
  725. asd_write_reg_dword(asd_ha, LmSEQ_FRAME_TYPE_MASK(lseq)+i, 0);
  726. asd_write_reg_byte(asd_ha, LmSEQ_FRAME_TYPE_MASK(lseq), 0xFF);
  727. asd_write_reg_byte(asd_ha, LmSEQ_HASHED_DEST_ADDR_MASK(lseq), 0xFF);
  728. asd_write_reg_byte(asd_ha, LmSEQ_HASHED_DEST_ADDR_MASK(lseq)+1,0xFF);
  729. asd_write_reg_byte(asd_ha, LmSEQ_HASHED_DEST_ADDR_MASK(lseq)+2,0xFF);
  730. asd_write_reg_byte(asd_ha, LmSEQ_HASHED_SRC_ADDR_MASK(lseq), 0xFF);
  731. asd_write_reg_byte(asd_ha, LmSEQ_HASHED_SRC_ADDR_MASK(lseq)+1, 0xFF);
  732. asd_write_reg_byte(asd_ha, LmSEQ_HASHED_SRC_ADDR_MASK(lseq)+2, 0xFF);
  733. asd_write_reg_dword(asd_ha, LmSEQ_DATA_OFFSET(lseq), 0xFFFFFFFF);
  734. /* LSEQ Mode dependent, mode 0, page 2 setup. */
  735. asd_write_reg_dword(asd_ha, LmSEQ_SMP_RCV_TIMER_TERM_TS(lseq), 0);
  736. asd_write_reg_byte(asd_ha, LmSEQ_DEVICE_BITS(lseq), 0);
  737. asd_write_reg_word(asd_ha, LmSEQ_SDB_DDB(lseq), 0);
  738. asd_write_reg_byte(asd_ha, LmSEQ_SDB_NUM_TAGS(lseq), 0);
  739. asd_write_reg_byte(asd_ha, LmSEQ_SDB_CURR_TAG(lseq), 0);
  740. /* LSEQ Mode Dependent 1, page 2 setup. */
  741. asd_write_reg_dword(asd_ha, LmSEQ_TX_ID_ADDR_FRAME(lseq), 0);
  742. asd_write_reg_dword(asd_ha, LmSEQ_TX_ID_ADDR_FRAME(lseq)+4, 0);
  743. asd_write_reg_dword(asd_ha, LmSEQ_OPEN_TIMER_TERM_TS(lseq), 0);
  744. asd_write_reg_dword(asd_ha, LmSEQ_SRST_AS_TIMER_TERM_TS(lseq), 0);
  745. asd_write_reg_dword(asd_ha, LmSEQ_LAST_LOADED_SG_EL(lseq), 0);
  746. /* LSEQ Mode Dependent 2, page 2 setup. */
  747. /* The LmSEQ_STP_SHUTDOWN_TIMER_TERM_TS is IGNORED by the sequencer,
  748. * i.e. always 0. */
  749. asd_write_reg_dword(asd_ha, LmSEQ_STP_SHUTDOWN_TIMER_TERM_TS(lseq),0);
  750. asd_write_reg_dword(asd_ha, LmSEQ_CLOSE_TIMER_TERM_TS(lseq), 0);
  751. asd_write_reg_dword(asd_ha, LmSEQ_BREAK_TIMER_TERM_TS(lseq), 0);
  752. asd_write_reg_dword(asd_ha, LmSEQ_DWS_RESET_TIMER_TERM_TS(lseq), 0);
  753. asd_write_reg_dword(asd_ha,LmSEQ_SATA_INTERLOCK_TIMER_TERM_TS(lseq),0);
  754. asd_write_reg_dword(asd_ha, LmSEQ_MCTL_TIMER_TERM_TS(lseq), 0);
  755. /* LSEQ Mode Dependent 4/5, page 2 setup. */
  756. asd_write_reg_dword(asd_ha, LmSEQ_COMINIT_TIMER_TERM_TS(lseq), 0);
  757. asd_write_reg_dword(asd_ha, LmSEQ_RCV_ID_TIMER_TERM_TS(lseq), 0);
  758. asd_write_reg_dword(asd_ha, LmSEQ_RCV_FIS_TIMER_TERM_TS(lseq), 0);
  759. asd_write_reg_dword(asd_ha, LmSEQ_DEV_PRES_TIMER_TERM_TS(lseq), 0);
  760. }
  761. /**
  762. * asd_init_lseq_scratch -- setup and init link sequencers
  763. * @asd_ha: pointer to host adapter struct
  764. */
  765. static void asd_init_lseq_scratch(struct asd_ha_struct *asd_ha)
  766. {
  767. u8 lseq;
  768. u8 lseq_mask;
  769. lseq_mask = asd_ha->hw_prof.enabled_phys;
  770. for_each_sequencer(lseq_mask, lseq_mask, lseq) {
  771. asd_init_lseq_mip(asd_ha, lseq);
  772. asd_init_lseq_mdp(asd_ha, lseq);
  773. }
  774. }
  775. /**
  776. * asd_init_scb_sites -- initialize sequencer SCB sites (memory).
  777. * @asd_ha: pointer to host adapter structure
  778. *
  779. * This should be done before initializing common CSEQ and LSEQ
  780. * scratch since those areas depend on some computed values here,
  781. * last_scb_site_no, etc.
  782. */
  783. static void asd_init_scb_sites(struct asd_ha_struct *asd_ha)
  784. {
  785. u16 site_no;
  786. u16 max_scbs = 0;
  787. for (site_no = asd_ha->hw_prof.max_scbs-1;
  788. site_no != (u16) -1;
  789. site_no--) {
  790. u16 i;
  791. /* Initialize all fields in the SCB site to 0. */
  792. for (i = 0; i < ASD_SCB_SIZE; i += 4)
  793. asd_scbsite_write_dword(asd_ha, site_no, i, 0);
  794. /* Workaround needed by SEQ to fix a SATA issue is to exclude
  795. * certain SCB sites from the free list. */
  796. if (!SCB_SITE_VALID(site_no))
  797. continue;
  798. if (last_scb_site_no == 0)
  799. last_scb_site_no = site_no;
  800. /* For every SCB site, we need to initialize the
  801. * following fields: Q_NEXT, SCB_OPCODE, SCB_FLAGS,
  802. * and SG Element Flag. */
  803. /* Q_NEXT field of the last SCB is invalidated. */
  804. asd_scbsite_write_word(asd_ha, site_no, 0, first_scb_site_no);
  805. /* Initialize SCB Site Opcode field to invalid. */
  806. asd_scbsite_write_byte(asd_ha, site_no,
  807. offsetof(struct scb_header, opcode),
  808. 0xFF);
  809. /* Initialize SCB Site Flags field to mean a response
  810. * frame has been received. This means inadvertent
  811. * frames received to be dropped. */
  812. asd_scbsite_write_byte(asd_ha, site_no, 0x49, 0x01);
  813. first_scb_site_no = site_no;
  814. max_scbs++;
  815. }
  816. asd_ha->hw_prof.max_scbs = max_scbs;
  817. ASD_DPRINTK("max_scbs:%d\n", asd_ha->hw_prof.max_scbs);
  818. ASD_DPRINTK("first_scb_site_no:0x%x\n", first_scb_site_no);
  819. ASD_DPRINTK("last_scb_site_no:0x%x\n", last_scb_site_no);
  820. }
  821. /**
  822. * asd_init_cseq_cio - initialize CSEQ CIO registers
  823. * @asd_ha: pointer to host adapter structure
  824. */
  825. static void asd_init_cseq_cio(struct asd_ha_struct *asd_ha)
  826. {
  827. int i;
  828. asd_write_reg_byte(asd_ha, CSEQCOMINTEN, 0);
  829. asd_write_reg_byte(asd_ha, CSEQDLCTL, ASD_DL_SIZE_BITS);
  830. asd_write_reg_byte(asd_ha, CSEQDLOFFS, 0);
  831. asd_write_reg_byte(asd_ha, CSEQDLOFFS+1, 0);
  832. asd_ha->seq.scbpro = 0;
  833. asd_write_reg_dword(asd_ha, SCBPRO, 0);
  834. asd_write_reg_dword(asd_ha, CSEQCON, 0);
  835. /* Intialize CSEQ Mode 11 Interrupt Vectors.
  836. * The addresses are 16 bit wide and in dword units.
  837. * The values of their macros are in byte units.
  838. * Thus we have to divide by 4. */
  839. asd_write_reg_word(asd_ha, CM11INTVEC0, cseq_vecs[0]);
  840. asd_write_reg_word(asd_ha, CM11INTVEC1, cseq_vecs[1]);
  841. asd_write_reg_word(asd_ha, CM11INTVEC2, cseq_vecs[2]);
  842. /* Enable ARP2HALTC (ARP2 Halted from Halt Code Write). */
  843. asd_write_reg_byte(asd_ha, CARP2INTEN, EN_ARP2HALTC);
  844. /* Initialize CSEQ Scratch Page to 0x04. */
  845. asd_write_reg_byte(asd_ha, CSCRATCHPAGE, 0x04);
  846. /* Initialize CSEQ Mode[0-8] Dependent registers. */
  847. /* Initialize Scratch Page to 0. */
  848. for (i = 0; i < 9; i++)
  849. asd_write_reg_byte(asd_ha, CMnSCRATCHPAGE(i), 0);
  850. /* Reset the ARP2 Program Count. */
  851. asd_write_reg_word(asd_ha, CPRGMCNT, cseq_idle_loop);
  852. for (i = 0; i < 8; i++) {
  853. /* Intialize Mode n Link m Interrupt Enable. */
  854. asd_write_reg_dword(asd_ha, CMnINTEN(i), EN_CMnRSPMBXF);
  855. /* Initialize Mode n Request Mailbox. */
  856. asd_write_reg_dword(asd_ha, CMnREQMBX(i), 0);
  857. }
  858. }
  859. /**
  860. * asd_init_lseq_cio -- initialize LmSEQ CIO registers
  861. * @asd_ha: pointer to host adapter structure
  862. */
  863. static void asd_init_lseq_cio(struct asd_ha_struct *asd_ha, int lseq)
  864. {
  865. u8 *sas_addr;
  866. int i;
  867. /* Enable ARP2HALTC (ARP2 Halted from Halt Code Write). */
  868. asd_write_reg_dword(asd_ha, LmARP2INTEN(lseq), EN_ARP2HALTC);
  869. asd_write_reg_byte(asd_ha, LmSCRATCHPAGE(lseq), 0);
  870. /* Initialize Mode 0,1, and 2 SCRATCHPAGE to 0. */
  871. for (i = 0; i < 3; i++)
  872. asd_write_reg_byte(asd_ha, LmMnSCRATCHPAGE(lseq, i), 0);
  873. /* Initialize Mode 5 SCRATCHPAGE to 0. */
  874. asd_write_reg_byte(asd_ha, LmMnSCRATCHPAGE(lseq, 5), 0);
  875. asd_write_reg_dword(asd_ha, LmRSPMBX(lseq), 0);
  876. /* Initialize Mode 0,1,2 and 5 Interrupt Enable and
  877. * Interrupt registers. */
  878. asd_write_reg_dword(asd_ha, LmMnINTEN(lseq, 0), LmM0INTEN_MASK);
  879. asd_write_reg_dword(asd_ha, LmMnINT(lseq, 0), 0xFFFFFFFF);
  880. /* Mode 1 */
  881. asd_write_reg_dword(asd_ha, LmMnINTEN(lseq, 1), LmM1INTEN_MASK);
  882. asd_write_reg_dword(asd_ha, LmMnINT(lseq, 1), 0xFFFFFFFF);
  883. /* Mode 2 */
  884. asd_write_reg_dword(asd_ha, LmMnINTEN(lseq, 2), LmM2INTEN_MASK);
  885. asd_write_reg_dword(asd_ha, LmMnINT(lseq, 2), 0xFFFFFFFF);
  886. /* Mode 5 */
  887. asd_write_reg_dword(asd_ha, LmMnINTEN(lseq, 5), LmM5INTEN_MASK);
  888. asd_write_reg_dword(asd_ha, LmMnINT(lseq, 5), 0xFFFFFFFF);
  889. /* Enable HW Timer status. */
  890. asd_write_reg_byte(asd_ha, LmHWTSTATEN(lseq), LmHWTSTATEN_MASK);
  891. /* Enable Primitive Status 0 and 1. */
  892. asd_write_reg_dword(asd_ha, LmPRIMSTAT0EN(lseq), LmPRIMSTAT0EN_MASK);
  893. asd_write_reg_dword(asd_ha, LmPRIMSTAT1EN(lseq), LmPRIMSTAT1EN_MASK);
  894. /* Enable Frame Error. */
  895. asd_write_reg_dword(asd_ha, LmFRMERREN(lseq), LmFRMERREN_MASK);
  896. asd_write_reg_byte(asd_ha, LmMnHOLDLVL(lseq, 0), 0x50);
  897. /* Initialize Mode 0 Transfer Level to 512. */
  898. asd_write_reg_byte(asd_ha, LmMnXFRLVL(lseq, 0), LmMnXFRLVL_512);
  899. /* Initialize Mode 1 Transfer Level to 256. */
  900. asd_write_reg_byte(asd_ha, LmMnXFRLVL(lseq, 1), LmMnXFRLVL_256);
  901. /* Initialize Program Count. */
  902. asd_write_reg_word(asd_ha, LmPRGMCNT(lseq), lseq_idle_loop);
  903. /* Enable Blind SG Move. */
  904. asd_write_reg_dword(asd_ha, LmMODECTL(lseq), LmBLIND48);
  905. asd_write_reg_word(asd_ha, LmM3SATATIMER(lseq),
  906. ASD_SATA_INTERLOCK_TIMEOUT);
  907. (void) asd_read_reg_dword(asd_ha, LmREQMBX(lseq));
  908. /* Clear Primitive Status 0 and 1. */
  909. asd_write_reg_dword(asd_ha, LmPRMSTAT0(lseq), 0xFFFFFFFF);
  910. asd_write_reg_dword(asd_ha, LmPRMSTAT1(lseq), 0xFFFFFFFF);
  911. /* Clear HW Timer status. */
  912. asd_write_reg_byte(asd_ha, LmHWTSTAT(lseq), 0xFF);
  913. /* Clear DMA Errors for Mode 0 and 1. */
  914. asd_write_reg_byte(asd_ha, LmMnDMAERRS(lseq, 0), 0xFF);
  915. asd_write_reg_byte(asd_ha, LmMnDMAERRS(lseq, 1), 0xFF);
  916. /* Clear SG DMA Errors for Mode 0 and 1. */
  917. asd_write_reg_byte(asd_ha, LmMnSGDMAERRS(lseq, 0), 0xFF);
  918. asd_write_reg_byte(asd_ha, LmMnSGDMAERRS(lseq, 1), 0xFF);
  919. /* Clear Mode 0 Buffer Parity Error. */
  920. asd_write_reg_byte(asd_ha, LmMnBUFSTAT(lseq, 0), LmMnBUFPERR);
  921. /* Clear Mode 0 Frame Error register. */
  922. asd_write_reg_dword(asd_ha, LmMnFRMERR(lseq, 0), 0xFFFFFFFF);
  923. /* Reset LSEQ external interrupt arbiter. */
  924. asd_write_reg_byte(asd_ha, LmARP2INTCTL(lseq), RSTINTCTL);
  925. /* Set the Phy SAS for the LmSEQ WWN. */
  926. sas_addr = asd_ha->phys[lseq].phy_desc->sas_addr;
  927. for (i = 0; i < SAS_ADDR_SIZE; i++)
  928. asd_write_reg_byte(asd_ha, LmWWN(lseq) + i, sas_addr[i]);
  929. /* Set the Transmit Size to 1024 bytes, 0 = 256 Dwords. */
  930. asd_write_reg_byte(asd_ha, LmMnXMTSIZE(lseq, 1), 0);
  931. /* Set the Bus Inactivity Time Limit Timer. */
  932. asd_write_reg_word(asd_ha, LmBITL_TIMER(lseq), 9);
  933. /* Enable SATA Port Multiplier. */
  934. asd_write_reg_byte(asd_ha, LmMnSATAFS(lseq, 1), 0x80);
  935. /* Initialize Interrupt Vector[0-10] address in Mode 3.
  936. * See the comment on CSEQ_INT_* */
  937. asd_write_reg_word(asd_ha, LmM3INTVEC0(lseq), lseq_vecs[0]);
  938. asd_write_reg_word(asd_ha, LmM3INTVEC1(lseq), lseq_vecs[1]);
  939. asd_write_reg_word(asd_ha, LmM3INTVEC2(lseq), lseq_vecs[2]);
  940. asd_write_reg_word(asd_ha, LmM3INTVEC3(lseq), lseq_vecs[3]);
  941. asd_write_reg_word(asd_ha, LmM3INTVEC4(lseq), lseq_vecs[4]);
  942. asd_write_reg_word(asd_ha, LmM3INTVEC5(lseq), lseq_vecs[5]);
  943. asd_write_reg_word(asd_ha, LmM3INTVEC6(lseq), lseq_vecs[6]);
  944. asd_write_reg_word(asd_ha, LmM3INTVEC7(lseq), lseq_vecs[7]);
  945. asd_write_reg_word(asd_ha, LmM3INTVEC8(lseq), lseq_vecs[8]);
  946. asd_write_reg_word(asd_ha, LmM3INTVEC9(lseq), lseq_vecs[9]);
  947. asd_write_reg_word(asd_ha, LmM3INTVEC10(lseq), lseq_vecs[10]);
  948. /*
  949. * Program the Link LED control, applicable only for
  950. * Chip Rev. B or later.
  951. */
  952. asd_write_reg_dword(asd_ha, LmCONTROL(lseq),
  953. (LEDTIMER | LEDMODE_TXRX | LEDTIMERS_100ms));
  954. /* Set the Align Rate for SAS and STP mode. */
  955. asd_write_reg_byte(asd_ha, LmM1SASALIGN(lseq), SAS_ALIGN_DEFAULT);
  956. asd_write_reg_byte(asd_ha, LmM1STPALIGN(lseq), STP_ALIGN_DEFAULT);
  957. }
  958. /**
  959. * asd_post_init_cseq -- clear CSEQ Mode n Int. status and Response mailbox
  960. * @asd_ha: pointer to host adapter struct
  961. */
  962. static void asd_post_init_cseq(struct asd_ha_struct *asd_ha)
  963. {
  964. int i;
  965. for (i = 0; i < 8; i++)
  966. asd_write_reg_dword(asd_ha, CMnINT(i), 0xFFFFFFFF);
  967. for (i = 0; i < 8; i++)
  968. asd_read_reg_dword(asd_ha, CMnRSPMBX(i));
  969. /* Reset the external interrupt arbiter. */
  970. asd_write_reg_byte(asd_ha, CARP2INTCTL, RSTINTCTL);
  971. }
  972. /**
  973. * asd_init_ddb_0 -- initialize DDB 0
  974. * @asd_ha: pointer to host adapter structure
  975. *
  976. * Initialize DDB site 0 which is used internally by the sequencer.
  977. */
  978. static void asd_init_ddb_0(struct asd_ha_struct *asd_ha)
  979. {
  980. int i;
  981. /* Zero out the DDB explicitly */
  982. for (i = 0; i < sizeof(struct asd_ddb_seq_shared); i+=4)
  983. asd_ddbsite_write_dword(asd_ha, 0, i, 0);
  984. asd_ddbsite_write_word(asd_ha, 0,
  985. offsetof(struct asd_ddb_seq_shared, q_free_ddb_head), 0);
  986. asd_ddbsite_write_word(asd_ha, 0,
  987. offsetof(struct asd_ddb_seq_shared, q_free_ddb_tail),
  988. asd_ha->hw_prof.max_ddbs-1);
  989. asd_ddbsite_write_word(asd_ha, 0,
  990. offsetof(struct asd_ddb_seq_shared, q_free_ddb_cnt), 0);
  991. asd_ddbsite_write_word(asd_ha, 0,
  992. offsetof(struct asd_ddb_seq_shared, q_used_ddb_head), 0xFFFF);
  993. asd_ddbsite_write_word(asd_ha, 0,
  994. offsetof(struct asd_ddb_seq_shared, q_used_ddb_tail), 0xFFFF);
  995. asd_ddbsite_write_word(asd_ha, 0,
  996. offsetof(struct asd_ddb_seq_shared, shared_mem_lock), 0);
  997. asd_ddbsite_write_word(asd_ha, 0,
  998. offsetof(struct asd_ddb_seq_shared, smp_conn_tag), 0);
  999. asd_ddbsite_write_word(asd_ha, 0,
  1000. offsetof(struct asd_ddb_seq_shared, est_nexus_buf_cnt), 0);
  1001. asd_ddbsite_write_word(asd_ha, 0,
  1002. offsetof(struct asd_ddb_seq_shared, est_nexus_buf_thresh),
  1003. asd_ha->hw_prof.num_phys * 2);
  1004. asd_ddbsite_write_byte(asd_ha, 0,
  1005. offsetof(struct asd_ddb_seq_shared, settable_max_contexts),0);
  1006. asd_ddbsite_write_byte(asd_ha, 0,
  1007. offsetof(struct asd_ddb_seq_shared, conn_not_active), 0xFF);
  1008. asd_ddbsite_write_byte(asd_ha, 0,
  1009. offsetof(struct asd_ddb_seq_shared, phy_is_up), 0x00);
  1010. /* DDB 0 is reserved */
  1011. set_bit(0, asd_ha->hw_prof.ddb_bitmap);
  1012. }
  1013. /**
  1014. * asd_seq_setup_seqs -- setup and initialize central and link sequencers
  1015. * @asd_ha: pointer to host adapter structure
  1016. */
  1017. static void asd_seq_setup_seqs(struct asd_ha_struct *asd_ha)
  1018. {
  1019. int lseq;
  1020. u8 lseq_mask;
  1021. /* Initialize SCB sites. Done first to compute some values which
  1022. * the rest of the init code depends on. */
  1023. asd_init_scb_sites(asd_ha);
  1024. /* Initialize CSEQ Scratch RAM registers. */
  1025. asd_init_cseq_scratch(asd_ha);
  1026. /* Initialize LmSEQ Scratch RAM registers. */
  1027. asd_init_lseq_scratch(asd_ha);
  1028. /* Initialize CSEQ CIO registers. */
  1029. asd_init_cseq_cio(asd_ha);
  1030. asd_init_ddb_0(asd_ha);
  1031. /* Initialize LmSEQ CIO registers. */
  1032. lseq_mask = asd_ha->hw_prof.enabled_phys;
  1033. for_each_sequencer(lseq_mask, lseq_mask, lseq)
  1034. asd_init_lseq_cio(asd_ha, lseq);
  1035. asd_post_init_cseq(asd_ha);
  1036. }
  1037. /**
  1038. * asd_seq_start_cseq -- start the central sequencer, CSEQ
  1039. * @asd_ha: pointer to host adapter structure
  1040. */
  1041. static int asd_seq_start_cseq(struct asd_ha_struct *asd_ha)
  1042. {
  1043. /* Reset the ARP2 instruction to location zero. */
  1044. asd_write_reg_word(asd_ha, CPRGMCNT, cseq_idle_loop);
  1045. /* Unpause the CSEQ */
  1046. return asd_unpause_cseq(asd_ha);
  1047. }
  1048. /**
  1049. * asd_seq_start_lseq -- start a link sequencer
  1050. * @asd_ha: pointer to host adapter structure
  1051. * @lseq: the link sequencer of interest
  1052. */
  1053. static int asd_seq_start_lseq(struct asd_ha_struct *asd_ha, int lseq)
  1054. {
  1055. /* Reset the ARP2 instruction to location zero. */
  1056. asd_write_reg_word(asd_ha, LmPRGMCNT(lseq), lseq_idle_loop);
  1057. /* Unpause the LmSEQ */
  1058. return asd_seq_unpause_lseq(asd_ha, lseq);
  1059. }
  1060. static int asd_request_firmware(struct asd_ha_struct *asd_ha)
  1061. {
  1062. int err, i;
  1063. struct sequencer_file_header header, *hdr_ptr;
  1064. u32 csum = 0;
  1065. u16 *ptr_cseq_vecs, *ptr_lseq_vecs;
  1066. if (sequencer_fw)
  1067. /* already loaded */
  1068. return 0;
  1069. err = request_firmware(&sequencer_fw,
  1070. SAS_RAZOR_SEQUENCER_FW_FILE,
  1071. &asd_ha->pcidev->dev);
  1072. if (err)
  1073. return err;
  1074. hdr_ptr = (struct sequencer_file_header *)sequencer_fw->data;
  1075. header.csum = le32_to_cpu(hdr_ptr->csum);
  1076. header.major = le32_to_cpu(hdr_ptr->major);
  1077. header.minor = le32_to_cpu(hdr_ptr->minor);
  1078. sequencer_version = hdr_ptr->version;
  1079. header.cseq_table_offset = le32_to_cpu(hdr_ptr->cseq_table_offset);
  1080. header.cseq_table_size = le32_to_cpu(hdr_ptr->cseq_table_size);
  1081. header.lseq_table_offset = le32_to_cpu(hdr_ptr->lseq_table_offset);
  1082. header.lseq_table_size = le32_to_cpu(hdr_ptr->lseq_table_size);
  1083. header.cseq_code_offset = le32_to_cpu(hdr_ptr->cseq_code_offset);
  1084. header.cseq_code_size = le32_to_cpu(hdr_ptr->cseq_code_size);
  1085. header.lseq_code_offset = le32_to_cpu(hdr_ptr->lseq_code_offset);
  1086. header.lseq_code_size = le32_to_cpu(hdr_ptr->lseq_code_size);
  1087. header.mode2_task = le16_to_cpu(hdr_ptr->mode2_task);
  1088. header.cseq_idle_loop = le16_to_cpu(hdr_ptr->cseq_idle_loop);
  1089. header.lseq_idle_loop = le16_to_cpu(hdr_ptr->lseq_idle_loop);
  1090. for (i = sizeof(header.csum); i < sequencer_fw->size; i++)
  1091. csum += sequencer_fw->data[i];
  1092. if (csum != header.csum) {
  1093. asd_printk("Firmware file checksum mismatch\n");
  1094. return -EINVAL;
  1095. }
  1096. if (header.cseq_table_size != CSEQ_NUM_VECS ||
  1097. header.lseq_table_size != LSEQ_NUM_VECS) {
  1098. asd_printk("Firmware file table size mismatch\n");
  1099. return -EINVAL;
  1100. }
  1101. ptr_cseq_vecs = (u16 *)&sequencer_fw->data[header.cseq_table_offset];
  1102. ptr_lseq_vecs = (u16 *)&sequencer_fw->data[header.lseq_table_offset];
  1103. mode2_task = header.mode2_task;
  1104. cseq_idle_loop = header.cseq_idle_loop;
  1105. lseq_idle_loop = header.lseq_idle_loop;
  1106. for (i = 0; i < CSEQ_NUM_VECS; i++)
  1107. cseq_vecs[i] = le16_to_cpu(ptr_cseq_vecs[i]);
  1108. for (i = 0; i < LSEQ_NUM_VECS; i++)
  1109. lseq_vecs[i] = le16_to_cpu(ptr_lseq_vecs[i]);
  1110. cseq_code = &sequencer_fw->data[header.cseq_code_offset];
  1111. cseq_code_size = header.cseq_code_size;
  1112. lseq_code = &sequencer_fw->data[header.lseq_code_offset];
  1113. lseq_code_size = header.lseq_code_size;
  1114. return 0;
  1115. }
  1116. int asd_init_seqs(struct asd_ha_struct *asd_ha)
  1117. {
  1118. int err;
  1119. err = asd_request_firmware(asd_ha);
  1120. if (err) {
  1121. asd_printk("Failed to load sequencer firmware file %s, error %d\n",
  1122. SAS_RAZOR_SEQUENCER_FW_FILE, err);
  1123. return err;
  1124. }
  1125. asd_printk("using sequencer %s\n", sequencer_version);
  1126. err = asd_seq_download_seqs(asd_ha);
  1127. if (err) {
  1128. asd_printk("couldn't download sequencers for %s\n",
  1129. pci_name(asd_ha->pcidev));
  1130. return err;
  1131. }
  1132. asd_seq_setup_seqs(asd_ha);
  1133. return 0;
  1134. }
  1135. int asd_start_seqs(struct asd_ha_struct *asd_ha)
  1136. {
  1137. int err;
  1138. u8 lseq_mask;
  1139. int lseq;
  1140. err = asd_seq_start_cseq(asd_ha);
  1141. if (err) {
  1142. asd_printk("couldn't start CSEQ for %s\n",
  1143. pci_name(asd_ha->pcidev));
  1144. return err;
  1145. }
  1146. lseq_mask = asd_ha->hw_prof.enabled_phys;
  1147. for_each_sequencer(lseq_mask, lseq_mask, lseq) {
  1148. err = asd_seq_start_lseq(asd_ha, lseq);
  1149. if (err) {
  1150. asd_printk("coudln't start LSEQ %d for %s\n", lseq,
  1151. pci_name(asd_ha->pcidev));
  1152. return err;
  1153. }
  1154. }
  1155. return 0;
  1156. }
  1157. /**
  1158. * asd_update_port_links -- update port_map_by_links and phy_is_up
  1159. * @sas_phy: pointer to the phy which has been added to a port
  1160. *
  1161. * 1) When a link reset has completed and we got BYTES DMAED with a
  1162. * valid frame we call this function for that phy, to indicate that
  1163. * the phy is up, i.e. we update the phy_is_up in DDB 0. The
  1164. * sequencer checks phy_is_up when pending SCBs are to be sent, and
  1165. * when an open address frame has been received.
  1166. *
  1167. * 2) When we know of ports, we call this function to update the map
  1168. * of phys participaing in that port, i.e. we update the
  1169. * port_map_by_links in DDB 0. When a HARD_RESET primitive has been
  1170. * received, the sequencer disables all phys in that port.
  1171. * port_map_by_links is also used as the conn_mask byte in the
  1172. * initiator/target port DDB.
  1173. */
  1174. void asd_update_port_links(struct asd_sas_phy *sas_phy)
  1175. {
  1176. struct asd_ha_struct *asd_ha = sas_phy->ha->lldd_ha;
  1177. const u8 phy_mask = (u8) sas_phy->port->phy_mask;
  1178. u8 phy_is_up;
  1179. u8 mask;
  1180. int i, err;
  1181. for_each_phy(phy_mask, mask, i)
  1182. asd_ddbsite_write_byte(asd_ha, 0,
  1183. offsetof(struct asd_ddb_seq_shared,
  1184. port_map_by_links)+i,phy_mask);
  1185. for (i = 0; i < 12; i++) {
  1186. phy_is_up = asd_ddbsite_read_byte(asd_ha, 0,
  1187. offsetof(struct asd_ddb_seq_shared, phy_is_up));
  1188. err = asd_ddbsite_update_byte(asd_ha, 0,
  1189. offsetof(struct asd_ddb_seq_shared, phy_is_up),
  1190. phy_is_up,
  1191. phy_is_up | phy_mask);
  1192. if (!err)
  1193. break;
  1194. else if (err == -EFAULT) {
  1195. asd_printk("phy_is_up: parity error in DDB 0\n");
  1196. break;
  1197. }
  1198. }
  1199. if (err)
  1200. asd_printk("couldn't update DDB 0:error:%d\n", err);
  1201. }