tg3.c 310 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/config.h>
  18. #include <linux/module.h>
  19. #include <linux/moduleparam.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/if_vlan.h>
  34. #include <linux/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/workqueue.h>
  37. #include <linux/prefetch.h>
  38. #include <net/checksum.h>
  39. #include <asm/system.h>
  40. #include <asm/io.h>
  41. #include <asm/byteorder.h>
  42. #include <asm/uaccess.h>
  43. #ifdef CONFIG_SPARC64
  44. #include <asm/idprom.h>
  45. #include <asm/oplib.h>
  46. #include <asm/pbm.h>
  47. #endif
  48. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  49. #define TG3_VLAN_TAG_USED 1
  50. #else
  51. #define TG3_VLAN_TAG_USED 0
  52. #endif
  53. #ifdef NETIF_F_TSO
  54. #define TG3_TSO_SUPPORT 1
  55. #else
  56. #define TG3_TSO_SUPPORT 0
  57. #endif
  58. #include "tg3.h"
  59. #define DRV_MODULE_NAME "tg3"
  60. #define PFX DRV_MODULE_NAME ": "
  61. #define DRV_MODULE_VERSION "3.42"
  62. #define DRV_MODULE_RELDATE "Oct 3, 2005"
  63. #define TG3_DEF_MAC_MODE 0
  64. #define TG3_DEF_RX_MODE 0
  65. #define TG3_DEF_TX_MODE 0
  66. #define TG3_DEF_MSG_ENABLE \
  67. (NETIF_MSG_DRV | \
  68. NETIF_MSG_PROBE | \
  69. NETIF_MSG_LINK | \
  70. NETIF_MSG_TIMER | \
  71. NETIF_MSG_IFDOWN | \
  72. NETIF_MSG_IFUP | \
  73. NETIF_MSG_RX_ERR | \
  74. NETIF_MSG_TX_ERR)
  75. /* length of time before we decide the hardware is borked,
  76. * and dev->tx_timeout() should be called to fix the problem
  77. */
  78. #define TG3_TX_TIMEOUT (5 * HZ)
  79. /* hardware minimum and maximum for a single frame's data payload */
  80. #define TG3_MIN_MTU 60
  81. #define TG3_MAX_MTU(tp) \
  82. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  83. /* These numbers seem to be hard coded in the NIC firmware somehow.
  84. * You can't change the ring sizes, but you can change where you place
  85. * them in the NIC onboard memory.
  86. */
  87. #define TG3_RX_RING_SIZE 512
  88. #define TG3_DEF_RX_RING_PENDING 200
  89. #define TG3_RX_JUMBO_RING_SIZE 256
  90. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  91. /* Do not place this n-ring entries value into the tp struct itself,
  92. * we really want to expose these constants to GCC so that modulo et
  93. * al. operations are done with shifts and masks instead of with
  94. * hw multiply/modulo instructions. Another solution would be to
  95. * replace things like '% foo' with '& (foo - 1)'.
  96. */
  97. #define TG3_RX_RCB_RING_SIZE(tp) \
  98. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  99. #define TG3_TX_RING_SIZE 512
  100. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  101. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  102. TG3_RX_RING_SIZE)
  103. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  104. TG3_RX_JUMBO_RING_SIZE)
  105. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  106. TG3_RX_RCB_RING_SIZE(tp))
  107. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  108. TG3_TX_RING_SIZE)
  109. #define TX_BUFFS_AVAIL(TP) \
  110. ((TP)->tx_pending - \
  111. (((TP)->tx_prod - (TP)->tx_cons) & (TG3_TX_RING_SIZE - 1)))
  112. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  113. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  114. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  115. /* minimum number of free TX descriptors required to wake up TX process */
  116. #define TG3_TX_WAKEUP_THRESH (TG3_TX_RING_SIZE / 4)
  117. /* number of ETHTOOL_GSTATS u64's */
  118. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  119. #define TG3_NUM_TEST 6
  120. static char version[] __devinitdata =
  121. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  122. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  123. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  124. MODULE_LICENSE("GPL");
  125. MODULE_VERSION(DRV_MODULE_VERSION);
  126. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  127. module_param(tg3_debug, int, 0);
  128. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  129. static struct pci_device_id tg3_pci_tbl[] = {
  130. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700,
  131. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  132. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701,
  133. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  134. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702,
  135. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  136. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703,
  137. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  138. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704,
  139. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  140. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE,
  141. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  142. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705,
  143. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  144. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2,
  145. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  146. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M,
  147. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  148. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2,
  149. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  150. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X,
  151. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  152. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X,
  153. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  154. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S,
  155. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  156. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3,
  157. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  158. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3,
  159. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  160. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782,
  161. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  162. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788,
  163. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  164. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789,
  165. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  166. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901,
  167. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  168. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2,
  169. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  170. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2,
  171. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  172. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F,
  173. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  174. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720,
  175. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  176. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721,
  177. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  178. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750,
  179. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  180. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751,
  181. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  182. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M,
  183. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  184. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M,
  185. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  186. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F,
  187. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  188. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752,
  189. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  190. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M,
  191. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  192. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753,
  193. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  194. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M,
  195. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  196. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F,
  197. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  198. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714,
  199. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  200. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715,
  201. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  202. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780,
  203. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  204. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S,
  205. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  206. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781,
  207. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  208. { PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX,
  209. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  210. { PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX,
  211. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  212. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000,
  213. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  214. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001,
  215. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  216. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003,
  217. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  218. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100,
  219. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  220. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3,
  221. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  222. { 0, }
  223. };
  224. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  225. static struct {
  226. const char string[ETH_GSTRING_LEN];
  227. } ethtool_stats_keys[TG3_NUM_STATS] = {
  228. { "rx_octets" },
  229. { "rx_fragments" },
  230. { "rx_ucast_packets" },
  231. { "rx_mcast_packets" },
  232. { "rx_bcast_packets" },
  233. { "rx_fcs_errors" },
  234. { "rx_align_errors" },
  235. { "rx_xon_pause_rcvd" },
  236. { "rx_xoff_pause_rcvd" },
  237. { "rx_mac_ctrl_rcvd" },
  238. { "rx_xoff_entered" },
  239. { "rx_frame_too_long_errors" },
  240. { "rx_jabbers" },
  241. { "rx_undersize_packets" },
  242. { "rx_in_length_errors" },
  243. { "rx_out_length_errors" },
  244. { "rx_64_or_less_octet_packets" },
  245. { "rx_65_to_127_octet_packets" },
  246. { "rx_128_to_255_octet_packets" },
  247. { "rx_256_to_511_octet_packets" },
  248. { "rx_512_to_1023_octet_packets" },
  249. { "rx_1024_to_1522_octet_packets" },
  250. { "rx_1523_to_2047_octet_packets" },
  251. { "rx_2048_to_4095_octet_packets" },
  252. { "rx_4096_to_8191_octet_packets" },
  253. { "rx_8192_to_9022_octet_packets" },
  254. { "tx_octets" },
  255. { "tx_collisions" },
  256. { "tx_xon_sent" },
  257. { "tx_xoff_sent" },
  258. { "tx_flow_control" },
  259. { "tx_mac_errors" },
  260. { "tx_single_collisions" },
  261. { "tx_mult_collisions" },
  262. { "tx_deferred" },
  263. { "tx_excessive_collisions" },
  264. { "tx_late_collisions" },
  265. { "tx_collide_2times" },
  266. { "tx_collide_3times" },
  267. { "tx_collide_4times" },
  268. { "tx_collide_5times" },
  269. { "tx_collide_6times" },
  270. { "tx_collide_7times" },
  271. { "tx_collide_8times" },
  272. { "tx_collide_9times" },
  273. { "tx_collide_10times" },
  274. { "tx_collide_11times" },
  275. { "tx_collide_12times" },
  276. { "tx_collide_13times" },
  277. { "tx_collide_14times" },
  278. { "tx_collide_15times" },
  279. { "tx_ucast_packets" },
  280. { "tx_mcast_packets" },
  281. { "tx_bcast_packets" },
  282. { "tx_carrier_sense_errors" },
  283. { "tx_discards" },
  284. { "tx_errors" },
  285. { "dma_writeq_full" },
  286. { "dma_write_prioq_full" },
  287. { "rxbds_empty" },
  288. { "rx_discards" },
  289. { "rx_errors" },
  290. { "rx_threshold_hit" },
  291. { "dma_readq_full" },
  292. { "dma_read_prioq_full" },
  293. { "tx_comp_queue_full" },
  294. { "ring_set_send_prod_index" },
  295. { "ring_status_update" },
  296. { "nic_irqs" },
  297. { "nic_avoided_irqs" },
  298. { "nic_tx_threshold_hit" }
  299. };
  300. static struct {
  301. const char string[ETH_GSTRING_LEN];
  302. } ethtool_test_keys[TG3_NUM_TEST] = {
  303. { "nvram test (online) " },
  304. { "link test (online) " },
  305. { "register test (offline)" },
  306. { "memory test (offline)" },
  307. { "loopback test (offline)" },
  308. { "interrupt test (offline)" },
  309. };
  310. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  311. {
  312. unsigned long flags;
  313. spin_lock_irqsave(&tp->indirect_lock, flags);
  314. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  315. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  316. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  317. }
  318. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  319. {
  320. writel(val, tp->regs + off);
  321. readl(tp->regs + off);
  322. }
  323. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  324. {
  325. unsigned long flags;
  326. u32 val;
  327. spin_lock_irqsave(&tp->indirect_lock, flags);
  328. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  329. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  330. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  331. return val;
  332. }
  333. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  334. {
  335. unsigned long flags;
  336. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  337. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  338. TG3_64BIT_REG_LOW, val);
  339. return;
  340. }
  341. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  342. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  343. TG3_64BIT_REG_LOW, val);
  344. return;
  345. }
  346. spin_lock_irqsave(&tp->indirect_lock, flags);
  347. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  348. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  349. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  350. /* In indirect mode when disabling interrupts, we also need
  351. * to clear the interrupt bit in the GRC local ctrl register.
  352. */
  353. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  354. (val == 0x1)) {
  355. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  356. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  357. }
  358. }
  359. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  360. {
  361. unsigned long flags;
  362. u32 val;
  363. spin_lock_irqsave(&tp->indirect_lock, flags);
  364. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  365. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  366. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  367. return val;
  368. }
  369. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val)
  370. {
  371. tp->write32(tp, off, val);
  372. if (!(tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) &&
  373. !(tp->tg3_flags & TG3_FLAG_5701_REG_WRITE_BUG) &&
  374. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  375. tp->read32(tp, off); /* flush */
  376. }
  377. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  378. {
  379. tp->write32_mbox(tp, off, val);
  380. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  381. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  382. tp->read32_mbox(tp, off);
  383. }
  384. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  385. {
  386. void __iomem *mbox = tp->regs + off;
  387. writel(val, mbox);
  388. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  389. writel(val, mbox);
  390. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  391. readl(mbox);
  392. }
  393. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  394. {
  395. writel(val, tp->regs + off);
  396. }
  397. static u32 tg3_read32(struct tg3 *tp, u32 off)
  398. {
  399. return (readl(tp->regs + off));
  400. }
  401. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  402. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  403. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  404. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  405. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  406. #define tw32(reg,val) tp->write32(tp, reg, val)
  407. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val))
  408. #define tr32(reg) tp->read32(tp, reg)
  409. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  410. {
  411. unsigned long flags;
  412. spin_lock_irqsave(&tp->indirect_lock, flags);
  413. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  414. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  415. /* Always leave this as zero. */
  416. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  417. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  418. }
  419. static void tg3_write_mem_fast(struct tg3 *tp, u32 off, u32 val)
  420. {
  421. /* If no workaround is needed, write to mem space directly */
  422. if (tp->write32 != tg3_write_indirect_reg32)
  423. tw32(NIC_SRAM_WIN_BASE + off, val);
  424. else
  425. tg3_write_mem(tp, off, val);
  426. }
  427. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  428. {
  429. unsigned long flags;
  430. spin_lock_irqsave(&tp->indirect_lock, flags);
  431. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  432. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  433. /* Always leave this as zero. */
  434. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  435. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  436. }
  437. static void tg3_disable_ints(struct tg3 *tp)
  438. {
  439. tw32(TG3PCI_MISC_HOST_CTRL,
  440. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  441. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  442. }
  443. static inline void tg3_cond_int(struct tg3 *tp)
  444. {
  445. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  446. (tp->hw_status->status & SD_STATUS_UPDATED))
  447. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  448. }
  449. static void tg3_enable_ints(struct tg3 *tp)
  450. {
  451. tp->irq_sync = 0;
  452. wmb();
  453. tw32(TG3PCI_MISC_HOST_CTRL,
  454. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  455. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  456. (tp->last_tag << 24));
  457. tg3_cond_int(tp);
  458. }
  459. static inline unsigned int tg3_has_work(struct tg3 *tp)
  460. {
  461. struct tg3_hw_status *sblk = tp->hw_status;
  462. unsigned int work_exists = 0;
  463. /* check for phy events */
  464. if (!(tp->tg3_flags &
  465. (TG3_FLAG_USE_LINKCHG_REG |
  466. TG3_FLAG_POLL_SERDES))) {
  467. if (sblk->status & SD_STATUS_LINK_CHG)
  468. work_exists = 1;
  469. }
  470. /* check for RX/TX work to do */
  471. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  472. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  473. work_exists = 1;
  474. return work_exists;
  475. }
  476. /* tg3_restart_ints
  477. * similar to tg3_enable_ints, but it accurately determines whether there
  478. * is new work pending and can return without flushing the PIO write
  479. * which reenables interrupts
  480. */
  481. static void tg3_restart_ints(struct tg3 *tp)
  482. {
  483. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  484. tp->last_tag << 24);
  485. mmiowb();
  486. /* When doing tagged status, this work check is unnecessary.
  487. * The last_tag we write above tells the chip which piece of
  488. * work we've completed.
  489. */
  490. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  491. tg3_has_work(tp))
  492. tw32(HOSTCC_MODE, tp->coalesce_mode |
  493. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  494. }
  495. static inline void tg3_netif_stop(struct tg3 *tp)
  496. {
  497. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  498. netif_poll_disable(tp->dev);
  499. netif_tx_disable(tp->dev);
  500. }
  501. static inline void tg3_netif_start(struct tg3 *tp)
  502. {
  503. netif_wake_queue(tp->dev);
  504. /* NOTE: unconditional netif_wake_queue is only appropriate
  505. * so long as all callers are assured to have free tx slots
  506. * (such as after tg3_init_hw)
  507. */
  508. netif_poll_enable(tp->dev);
  509. tp->hw_status->status |= SD_STATUS_UPDATED;
  510. tg3_enable_ints(tp);
  511. }
  512. static void tg3_switch_clocks(struct tg3 *tp)
  513. {
  514. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  515. u32 orig_clock_ctrl;
  516. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  517. return;
  518. orig_clock_ctrl = clock_ctrl;
  519. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  520. CLOCK_CTRL_CLKRUN_OENABLE |
  521. 0x1f);
  522. tp->pci_clock_ctrl = clock_ctrl;
  523. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  524. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  525. tw32_f(TG3PCI_CLOCK_CTRL,
  526. clock_ctrl | CLOCK_CTRL_625_CORE);
  527. udelay(40);
  528. }
  529. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  530. tw32_f(TG3PCI_CLOCK_CTRL,
  531. clock_ctrl |
  532. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK));
  533. udelay(40);
  534. tw32_f(TG3PCI_CLOCK_CTRL,
  535. clock_ctrl | (CLOCK_CTRL_ALTCLK));
  536. udelay(40);
  537. }
  538. tw32_f(TG3PCI_CLOCK_CTRL, clock_ctrl);
  539. udelay(40);
  540. }
  541. #define PHY_BUSY_LOOPS 5000
  542. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  543. {
  544. u32 frame_val;
  545. unsigned int loops;
  546. int ret;
  547. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  548. tw32_f(MAC_MI_MODE,
  549. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  550. udelay(80);
  551. }
  552. *val = 0x0;
  553. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  554. MI_COM_PHY_ADDR_MASK);
  555. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  556. MI_COM_REG_ADDR_MASK);
  557. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  558. tw32_f(MAC_MI_COM, frame_val);
  559. loops = PHY_BUSY_LOOPS;
  560. while (loops != 0) {
  561. udelay(10);
  562. frame_val = tr32(MAC_MI_COM);
  563. if ((frame_val & MI_COM_BUSY) == 0) {
  564. udelay(5);
  565. frame_val = tr32(MAC_MI_COM);
  566. break;
  567. }
  568. loops -= 1;
  569. }
  570. ret = -EBUSY;
  571. if (loops != 0) {
  572. *val = frame_val & MI_COM_DATA_MASK;
  573. ret = 0;
  574. }
  575. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  576. tw32_f(MAC_MI_MODE, tp->mi_mode);
  577. udelay(80);
  578. }
  579. return ret;
  580. }
  581. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  582. {
  583. u32 frame_val;
  584. unsigned int loops;
  585. int ret;
  586. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  587. tw32_f(MAC_MI_MODE,
  588. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  589. udelay(80);
  590. }
  591. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  592. MI_COM_PHY_ADDR_MASK);
  593. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  594. MI_COM_REG_ADDR_MASK);
  595. frame_val |= (val & MI_COM_DATA_MASK);
  596. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  597. tw32_f(MAC_MI_COM, frame_val);
  598. loops = PHY_BUSY_LOOPS;
  599. while (loops != 0) {
  600. udelay(10);
  601. frame_val = tr32(MAC_MI_COM);
  602. if ((frame_val & MI_COM_BUSY) == 0) {
  603. udelay(5);
  604. frame_val = tr32(MAC_MI_COM);
  605. break;
  606. }
  607. loops -= 1;
  608. }
  609. ret = -EBUSY;
  610. if (loops != 0)
  611. ret = 0;
  612. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  613. tw32_f(MAC_MI_MODE, tp->mi_mode);
  614. udelay(80);
  615. }
  616. return ret;
  617. }
  618. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  619. {
  620. u32 val;
  621. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  622. return;
  623. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  624. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  625. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  626. (val | (1 << 15) | (1 << 4)));
  627. }
  628. static int tg3_bmcr_reset(struct tg3 *tp)
  629. {
  630. u32 phy_control;
  631. int limit, err;
  632. /* OK, reset it, and poll the BMCR_RESET bit until it
  633. * clears or we time out.
  634. */
  635. phy_control = BMCR_RESET;
  636. err = tg3_writephy(tp, MII_BMCR, phy_control);
  637. if (err != 0)
  638. return -EBUSY;
  639. limit = 5000;
  640. while (limit--) {
  641. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  642. if (err != 0)
  643. return -EBUSY;
  644. if ((phy_control & BMCR_RESET) == 0) {
  645. udelay(40);
  646. break;
  647. }
  648. udelay(10);
  649. }
  650. if (limit <= 0)
  651. return -EBUSY;
  652. return 0;
  653. }
  654. static int tg3_wait_macro_done(struct tg3 *tp)
  655. {
  656. int limit = 100;
  657. while (limit--) {
  658. u32 tmp32;
  659. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  660. if ((tmp32 & 0x1000) == 0)
  661. break;
  662. }
  663. }
  664. if (limit <= 0)
  665. return -EBUSY;
  666. return 0;
  667. }
  668. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  669. {
  670. static const u32 test_pat[4][6] = {
  671. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  672. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  673. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  674. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  675. };
  676. int chan;
  677. for (chan = 0; chan < 4; chan++) {
  678. int i;
  679. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  680. (chan * 0x2000) | 0x0200);
  681. tg3_writephy(tp, 0x16, 0x0002);
  682. for (i = 0; i < 6; i++)
  683. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  684. test_pat[chan][i]);
  685. tg3_writephy(tp, 0x16, 0x0202);
  686. if (tg3_wait_macro_done(tp)) {
  687. *resetp = 1;
  688. return -EBUSY;
  689. }
  690. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  691. (chan * 0x2000) | 0x0200);
  692. tg3_writephy(tp, 0x16, 0x0082);
  693. if (tg3_wait_macro_done(tp)) {
  694. *resetp = 1;
  695. return -EBUSY;
  696. }
  697. tg3_writephy(tp, 0x16, 0x0802);
  698. if (tg3_wait_macro_done(tp)) {
  699. *resetp = 1;
  700. return -EBUSY;
  701. }
  702. for (i = 0; i < 6; i += 2) {
  703. u32 low, high;
  704. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  705. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  706. tg3_wait_macro_done(tp)) {
  707. *resetp = 1;
  708. return -EBUSY;
  709. }
  710. low &= 0x7fff;
  711. high &= 0x000f;
  712. if (low != test_pat[chan][i] ||
  713. high != test_pat[chan][i+1]) {
  714. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  715. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  716. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  717. return -EBUSY;
  718. }
  719. }
  720. }
  721. return 0;
  722. }
  723. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  724. {
  725. int chan;
  726. for (chan = 0; chan < 4; chan++) {
  727. int i;
  728. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  729. (chan * 0x2000) | 0x0200);
  730. tg3_writephy(tp, 0x16, 0x0002);
  731. for (i = 0; i < 6; i++)
  732. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  733. tg3_writephy(tp, 0x16, 0x0202);
  734. if (tg3_wait_macro_done(tp))
  735. return -EBUSY;
  736. }
  737. return 0;
  738. }
  739. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  740. {
  741. u32 reg32, phy9_orig;
  742. int retries, do_phy_reset, err;
  743. retries = 10;
  744. do_phy_reset = 1;
  745. do {
  746. if (do_phy_reset) {
  747. err = tg3_bmcr_reset(tp);
  748. if (err)
  749. return err;
  750. do_phy_reset = 0;
  751. }
  752. /* Disable transmitter and interrupt. */
  753. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  754. continue;
  755. reg32 |= 0x3000;
  756. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  757. /* Set full-duplex, 1000 mbps. */
  758. tg3_writephy(tp, MII_BMCR,
  759. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  760. /* Set to master mode. */
  761. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  762. continue;
  763. tg3_writephy(tp, MII_TG3_CTRL,
  764. (MII_TG3_CTRL_AS_MASTER |
  765. MII_TG3_CTRL_ENABLE_AS_MASTER));
  766. /* Enable SM_DSP_CLOCK and 6dB. */
  767. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  768. /* Block the PHY control access. */
  769. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  770. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  771. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  772. if (!err)
  773. break;
  774. } while (--retries);
  775. err = tg3_phy_reset_chanpat(tp);
  776. if (err)
  777. return err;
  778. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  779. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  780. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  781. tg3_writephy(tp, 0x16, 0x0000);
  782. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  783. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  784. /* Set Extended packet length bit for jumbo frames */
  785. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  786. }
  787. else {
  788. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  789. }
  790. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  791. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  792. reg32 &= ~0x3000;
  793. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  794. } else if (!err)
  795. err = -EBUSY;
  796. return err;
  797. }
  798. /* This will reset the tigon3 PHY if there is no valid
  799. * link unless the FORCE argument is non-zero.
  800. */
  801. static int tg3_phy_reset(struct tg3 *tp)
  802. {
  803. u32 phy_status;
  804. int err;
  805. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  806. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  807. if (err != 0)
  808. return -EBUSY;
  809. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  810. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  811. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  812. err = tg3_phy_reset_5703_4_5(tp);
  813. if (err)
  814. return err;
  815. goto out;
  816. }
  817. err = tg3_bmcr_reset(tp);
  818. if (err)
  819. return err;
  820. out:
  821. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  822. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  823. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  824. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  825. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  826. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  827. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  828. }
  829. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  830. tg3_writephy(tp, 0x1c, 0x8d68);
  831. tg3_writephy(tp, 0x1c, 0x8d68);
  832. }
  833. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  834. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  835. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  836. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  837. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  838. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  839. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  840. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  841. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  842. }
  843. /* Set Extended packet length bit (bit 14) on all chips that */
  844. /* support jumbo frames */
  845. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  846. /* Cannot do read-modify-write on 5401 */
  847. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  848. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  849. u32 phy_reg;
  850. /* Set bit 14 with read-modify-write to preserve other bits */
  851. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  852. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  853. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  854. }
  855. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  856. * jumbo frames transmission.
  857. */
  858. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  859. u32 phy_reg;
  860. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  861. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  862. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  863. }
  864. tg3_phy_set_wirespeed(tp);
  865. return 0;
  866. }
  867. static void tg3_frob_aux_power(struct tg3 *tp)
  868. {
  869. struct tg3 *tp_peer = tp;
  870. if ((tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) != 0)
  871. return;
  872. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  873. tp_peer = pci_get_drvdata(tp->pdev_peer);
  874. if (!tp_peer)
  875. BUG();
  876. }
  877. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  878. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0) {
  879. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  880. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  881. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  882. (GRC_LCLCTRL_GPIO_OE0 |
  883. GRC_LCLCTRL_GPIO_OE1 |
  884. GRC_LCLCTRL_GPIO_OE2 |
  885. GRC_LCLCTRL_GPIO_OUTPUT0 |
  886. GRC_LCLCTRL_GPIO_OUTPUT1));
  887. udelay(100);
  888. } else {
  889. u32 no_gpio2;
  890. u32 grc_local_ctrl;
  891. if (tp_peer != tp &&
  892. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  893. return;
  894. /* On 5753 and variants, GPIO2 cannot be used. */
  895. no_gpio2 = tp->nic_sram_data_cfg &
  896. NIC_SRAM_DATA_CFG_NO_GPIO2;
  897. grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  898. GRC_LCLCTRL_GPIO_OE1 |
  899. GRC_LCLCTRL_GPIO_OE2 |
  900. GRC_LCLCTRL_GPIO_OUTPUT1 |
  901. GRC_LCLCTRL_GPIO_OUTPUT2;
  902. if (no_gpio2) {
  903. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  904. GRC_LCLCTRL_GPIO_OUTPUT2);
  905. }
  906. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  907. grc_local_ctrl);
  908. udelay(100);
  909. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  910. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  911. grc_local_ctrl);
  912. udelay(100);
  913. if (!no_gpio2) {
  914. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  915. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  916. grc_local_ctrl);
  917. udelay(100);
  918. }
  919. }
  920. } else {
  921. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  922. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  923. if (tp_peer != tp &&
  924. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  925. return;
  926. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  927. (GRC_LCLCTRL_GPIO_OE1 |
  928. GRC_LCLCTRL_GPIO_OUTPUT1));
  929. udelay(100);
  930. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  931. (GRC_LCLCTRL_GPIO_OE1));
  932. udelay(100);
  933. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  934. (GRC_LCLCTRL_GPIO_OE1 |
  935. GRC_LCLCTRL_GPIO_OUTPUT1));
  936. udelay(100);
  937. }
  938. }
  939. }
  940. static int tg3_setup_phy(struct tg3 *, int);
  941. #define RESET_KIND_SHUTDOWN 0
  942. #define RESET_KIND_INIT 1
  943. #define RESET_KIND_SUSPEND 2
  944. static void tg3_write_sig_post_reset(struct tg3 *, int);
  945. static int tg3_halt_cpu(struct tg3 *, u32);
  946. static int tg3_set_power_state(struct tg3 *tp, int state)
  947. {
  948. u32 misc_host_ctrl;
  949. u16 power_control, power_caps;
  950. int pm = tp->pm_cap;
  951. /* Make sure register accesses (indirect or otherwise)
  952. * will function correctly.
  953. */
  954. pci_write_config_dword(tp->pdev,
  955. TG3PCI_MISC_HOST_CTRL,
  956. tp->misc_host_ctrl);
  957. pci_read_config_word(tp->pdev,
  958. pm + PCI_PM_CTRL,
  959. &power_control);
  960. power_control |= PCI_PM_CTRL_PME_STATUS;
  961. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  962. switch (state) {
  963. case 0:
  964. power_control |= 0;
  965. pci_write_config_word(tp->pdev,
  966. pm + PCI_PM_CTRL,
  967. power_control);
  968. udelay(100); /* Delay after power state change */
  969. /* Switch out of Vaux if it is not a LOM */
  970. if (!(tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)) {
  971. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  972. udelay(100);
  973. }
  974. return 0;
  975. case 1:
  976. power_control |= 1;
  977. break;
  978. case 2:
  979. power_control |= 2;
  980. break;
  981. case 3:
  982. power_control |= 3;
  983. break;
  984. default:
  985. printk(KERN_WARNING PFX "%s: Invalid power state (%d) "
  986. "requested.\n",
  987. tp->dev->name, state);
  988. return -EINVAL;
  989. };
  990. power_control |= PCI_PM_CTRL_PME_ENABLE;
  991. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  992. tw32(TG3PCI_MISC_HOST_CTRL,
  993. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  994. if (tp->link_config.phy_is_low_power == 0) {
  995. tp->link_config.phy_is_low_power = 1;
  996. tp->link_config.orig_speed = tp->link_config.speed;
  997. tp->link_config.orig_duplex = tp->link_config.duplex;
  998. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  999. }
  1000. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1001. tp->link_config.speed = SPEED_10;
  1002. tp->link_config.duplex = DUPLEX_HALF;
  1003. tp->link_config.autoneg = AUTONEG_ENABLE;
  1004. tg3_setup_phy(tp, 0);
  1005. }
  1006. pci_read_config_word(tp->pdev, pm + PCI_PM_PMC, &power_caps);
  1007. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  1008. u32 mac_mode;
  1009. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1010. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1011. udelay(40);
  1012. mac_mode = MAC_MODE_PORT_MODE_MII;
  1013. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 ||
  1014. !(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB))
  1015. mac_mode |= MAC_MODE_LINK_POLARITY;
  1016. } else {
  1017. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1018. }
  1019. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1020. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1021. if (((power_caps & PCI_PM_CAP_PME_D3cold) &&
  1022. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)))
  1023. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1024. tw32_f(MAC_MODE, mac_mode);
  1025. udelay(100);
  1026. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1027. udelay(10);
  1028. }
  1029. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1030. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1031. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1032. u32 base_val;
  1033. base_val = tp->pci_clock_ctrl;
  1034. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1035. CLOCK_CTRL_TXCLK_DISABLE);
  1036. tw32_f(TG3PCI_CLOCK_CTRL, base_val |
  1037. CLOCK_CTRL_ALTCLK |
  1038. CLOCK_CTRL_PWRDOWN_PLL133);
  1039. udelay(40);
  1040. } else if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  1041. /* do nothing */
  1042. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1043. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1044. u32 newbits1, newbits2;
  1045. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1046. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1047. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1048. CLOCK_CTRL_TXCLK_DISABLE |
  1049. CLOCK_CTRL_ALTCLK);
  1050. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1051. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1052. newbits1 = CLOCK_CTRL_625_CORE;
  1053. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1054. } else {
  1055. newbits1 = CLOCK_CTRL_ALTCLK;
  1056. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1057. }
  1058. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1);
  1059. udelay(40);
  1060. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2);
  1061. udelay(40);
  1062. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1063. u32 newbits3;
  1064. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1065. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1066. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1067. CLOCK_CTRL_TXCLK_DISABLE |
  1068. CLOCK_CTRL_44MHZ_CORE);
  1069. } else {
  1070. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1071. }
  1072. tw32_f(TG3PCI_CLOCK_CTRL,
  1073. tp->pci_clock_ctrl | newbits3);
  1074. udelay(40);
  1075. }
  1076. }
  1077. tg3_frob_aux_power(tp);
  1078. /* Workaround for unstable PLL clock */
  1079. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  1080. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  1081. u32 val = tr32(0x7d00);
  1082. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1083. tw32(0x7d00, val);
  1084. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1085. tg3_halt_cpu(tp, RX_CPU_BASE);
  1086. }
  1087. /* Finally, set the new power state. */
  1088. pci_write_config_word(tp->pdev, pm + PCI_PM_CTRL, power_control);
  1089. udelay(100); /* Delay after power state change */
  1090. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1091. return 0;
  1092. }
  1093. static void tg3_link_report(struct tg3 *tp)
  1094. {
  1095. if (!netif_carrier_ok(tp->dev)) {
  1096. printk(KERN_INFO PFX "%s: Link is down.\n", tp->dev->name);
  1097. } else {
  1098. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1099. tp->dev->name,
  1100. (tp->link_config.active_speed == SPEED_1000 ?
  1101. 1000 :
  1102. (tp->link_config.active_speed == SPEED_100 ?
  1103. 100 : 10)),
  1104. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1105. "full" : "half"));
  1106. printk(KERN_INFO PFX "%s: Flow control is %s for TX and "
  1107. "%s for RX.\n",
  1108. tp->dev->name,
  1109. (tp->tg3_flags & TG3_FLAG_TX_PAUSE) ? "on" : "off",
  1110. (tp->tg3_flags & TG3_FLAG_RX_PAUSE) ? "on" : "off");
  1111. }
  1112. }
  1113. static void tg3_setup_flow_control(struct tg3 *tp, u32 local_adv, u32 remote_adv)
  1114. {
  1115. u32 new_tg3_flags = 0;
  1116. u32 old_rx_mode = tp->rx_mode;
  1117. u32 old_tx_mode = tp->tx_mode;
  1118. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) {
  1119. /* Convert 1000BaseX flow control bits to 1000BaseT
  1120. * bits before resolving flow control.
  1121. */
  1122. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  1123. local_adv &= ~(ADVERTISE_PAUSE_CAP |
  1124. ADVERTISE_PAUSE_ASYM);
  1125. remote_adv &= ~(LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1126. if (local_adv & ADVERTISE_1000XPAUSE)
  1127. local_adv |= ADVERTISE_PAUSE_CAP;
  1128. if (local_adv & ADVERTISE_1000XPSE_ASYM)
  1129. local_adv |= ADVERTISE_PAUSE_ASYM;
  1130. if (remote_adv & LPA_1000XPAUSE)
  1131. remote_adv |= LPA_PAUSE_CAP;
  1132. if (remote_adv & LPA_1000XPAUSE_ASYM)
  1133. remote_adv |= LPA_PAUSE_ASYM;
  1134. }
  1135. if (local_adv & ADVERTISE_PAUSE_CAP) {
  1136. if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1137. if (remote_adv & LPA_PAUSE_CAP)
  1138. new_tg3_flags |=
  1139. (TG3_FLAG_RX_PAUSE |
  1140. TG3_FLAG_TX_PAUSE);
  1141. else if (remote_adv & LPA_PAUSE_ASYM)
  1142. new_tg3_flags |=
  1143. (TG3_FLAG_RX_PAUSE);
  1144. } else {
  1145. if (remote_adv & LPA_PAUSE_CAP)
  1146. new_tg3_flags |=
  1147. (TG3_FLAG_RX_PAUSE |
  1148. TG3_FLAG_TX_PAUSE);
  1149. }
  1150. } else if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1151. if ((remote_adv & LPA_PAUSE_CAP) &&
  1152. (remote_adv & LPA_PAUSE_ASYM))
  1153. new_tg3_flags |= TG3_FLAG_TX_PAUSE;
  1154. }
  1155. tp->tg3_flags &= ~(TG3_FLAG_RX_PAUSE | TG3_FLAG_TX_PAUSE);
  1156. tp->tg3_flags |= new_tg3_flags;
  1157. } else {
  1158. new_tg3_flags = tp->tg3_flags;
  1159. }
  1160. if (new_tg3_flags & TG3_FLAG_RX_PAUSE)
  1161. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1162. else
  1163. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1164. if (old_rx_mode != tp->rx_mode) {
  1165. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1166. }
  1167. if (new_tg3_flags & TG3_FLAG_TX_PAUSE)
  1168. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1169. else
  1170. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1171. if (old_tx_mode != tp->tx_mode) {
  1172. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1173. }
  1174. }
  1175. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1176. {
  1177. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1178. case MII_TG3_AUX_STAT_10HALF:
  1179. *speed = SPEED_10;
  1180. *duplex = DUPLEX_HALF;
  1181. break;
  1182. case MII_TG3_AUX_STAT_10FULL:
  1183. *speed = SPEED_10;
  1184. *duplex = DUPLEX_FULL;
  1185. break;
  1186. case MII_TG3_AUX_STAT_100HALF:
  1187. *speed = SPEED_100;
  1188. *duplex = DUPLEX_HALF;
  1189. break;
  1190. case MII_TG3_AUX_STAT_100FULL:
  1191. *speed = SPEED_100;
  1192. *duplex = DUPLEX_FULL;
  1193. break;
  1194. case MII_TG3_AUX_STAT_1000HALF:
  1195. *speed = SPEED_1000;
  1196. *duplex = DUPLEX_HALF;
  1197. break;
  1198. case MII_TG3_AUX_STAT_1000FULL:
  1199. *speed = SPEED_1000;
  1200. *duplex = DUPLEX_FULL;
  1201. break;
  1202. default:
  1203. *speed = SPEED_INVALID;
  1204. *duplex = DUPLEX_INVALID;
  1205. break;
  1206. };
  1207. }
  1208. static void tg3_phy_copper_begin(struct tg3 *tp)
  1209. {
  1210. u32 new_adv;
  1211. int i;
  1212. if (tp->link_config.phy_is_low_power) {
  1213. /* Entering low power mode. Disable gigabit and
  1214. * 100baseT advertisements.
  1215. */
  1216. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1217. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1218. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1219. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1220. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1221. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1222. } else if (tp->link_config.speed == SPEED_INVALID) {
  1223. tp->link_config.advertising =
  1224. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  1225. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  1226. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  1227. ADVERTISED_Autoneg | ADVERTISED_MII);
  1228. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1229. tp->link_config.advertising &=
  1230. ~(ADVERTISED_1000baseT_Half |
  1231. ADVERTISED_1000baseT_Full);
  1232. new_adv = (ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1233. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1234. new_adv |= ADVERTISE_10HALF;
  1235. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1236. new_adv |= ADVERTISE_10FULL;
  1237. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1238. new_adv |= ADVERTISE_100HALF;
  1239. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1240. new_adv |= ADVERTISE_100FULL;
  1241. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1242. if (tp->link_config.advertising &
  1243. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  1244. new_adv = 0;
  1245. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  1246. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  1247. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  1248. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  1249. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  1250. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1251. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  1252. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1253. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1254. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1255. } else {
  1256. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1257. }
  1258. } else {
  1259. /* Asking for a specific link mode. */
  1260. if (tp->link_config.speed == SPEED_1000) {
  1261. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1262. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1263. if (tp->link_config.duplex == DUPLEX_FULL)
  1264. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  1265. else
  1266. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  1267. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1268. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  1269. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1270. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1271. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1272. } else {
  1273. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1274. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1275. if (tp->link_config.speed == SPEED_100) {
  1276. if (tp->link_config.duplex == DUPLEX_FULL)
  1277. new_adv |= ADVERTISE_100FULL;
  1278. else
  1279. new_adv |= ADVERTISE_100HALF;
  1280. } else {
  1281. if (tp->link_config.duplex == DUPLEX_FULL)
  1282. new_adv |= ADVERTISE_10FULL;
  1283. else
  1284. new_adv |= ADVERTISE_10HALF;
  1285. }
  1286. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1287. }
  1288. }
  1289. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  1290. tp->link_config.speed != SPEED_INVALID) {
  1291. u32 bmcr, orig_bmcr;
  1292. tp->link_config.active_speed = tp->link_config.speed;
  1293. tp->link_config.active_duplex = tp->link_config.duplex;
  1294. bmcr = 0;
  1295. switch (tp->link_config.speed) {
  1296. default:
  1297. case SPEED_10:
  1298. break;
  1299. case SPEED_100:
  1300. bmcr |= BMCR_SPEED100;
  1301. break;
  1302. case SPEED_1000:
  1303. bmcr |= TG3_BMCR_SPEED1000;
  1304. break;
  1305. };
  1306. if (tp->link_config.duplex == DUPLEX_FULL)
  1307. bmcr |= BMCR_FULLDPLX;
  1308. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  1309. (bmcr != orig_bmcr)) {
  1310. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  1311. for (i = 0; i < 1500; i++) {
  1312. u32 tmp;
  1313. udelay(10);
  1314. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  1315. tg3_readphy(tp, MII_BMSR, &tmp))
  1316. continue;
  1317. if (!(tmp & BMSR_LSTATUS)) {
  1318. udelay(40);
  1319. break;
  1320. }
  1321. }
  1322. tg3_writephy(tp, MII_BMCR, bmcr);
  1323. udelay(40);
  1324. }
  1325. } else {
  1326. tg3_writephy(tp, MII_BMCR,
  1327. BMCR_ANENABLE | BMCR_ANRESTART);
  1328. }
  1329. }
  1330. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  1331. {
  1332. int err;
  1333. /* Turn off tap power management. */
  1334. /* Set Extended packet length bit */
  1335. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1336. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  1337. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  1338. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  1339. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  1340. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1341. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  1342. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1343. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  1344. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1345. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  1346. udelay(40);
  1347. return err;
  1348. }
  1349. static int tg3_copper_is_advertising_all(struct tg3 *tp)
  1350. {
  1351. u32 adv_reg, all_mask;
  1352. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  1353. return 0;
  1354. all_mask = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1355. ADVERTISE_100HALF | ADVERTISE_100FULL);
  1356. if ((adv_reg & all_mask) != all_mask)
  1357. return 0;
  1358. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1359. u32 tg3_ctrl;
  1360. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  1361. return 0;
  1362. all_mask = (MII_TG3_CTRL_ADV_1000_HALF |
  1363. MII_TG3_CTRL_ADV_1000_FULL);
  1364. if ((tg3_ctrl & all_mask) != all_mask)
  1365. return 0;
  1366. }
  1367. return 1;
  1368. }
  1369. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  1370. {
  1371. int current_link_up;
  1372. u32 bmsr, dummy;
  1373. u16 current_speed;
  1374. u8 current_duplex;
  1375. int i, err;
  1376. tw32(MAC_EVENT, 0);
  1377. tw32_f(MAC_STATUS,
  1378. (MAC_STATUS_SYNC_CHANGED |
  1379. MAC_STATUS_CFG_CHANGED |
  1380. MAC_STATUS_MI_COMPLETION |
  1381. MAC_STATUS_LNKSTATE_CHANGED));
  1382. udelay(40);
  1383. tp->mi_mode = MAC_MI_MODE_BASE;
  1384. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1385. udelay(80);
  1386. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  1387. /* Some third-party PHYs need to be reset on link going
  1388. * down.
  1389. */
  1390. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1391. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1392. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  1393. netif_carrier_ok(tp->dev)) {
  1394. tg3_readphy(tp, MII_BMSR, &bmsr);
  1395. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1396. !(bmsr & BMSR_LSTATUS))
  1397. force_reset = 1;
  1398. }
  1399. if (force_reset)
  1400. tg3_phy_reset(tp);
  1401. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1402. tg3_readphy(tp, MII_BMSR, &bmsr);
  1403. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  1404. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  1405. bmsr = 0;
  1406. if (!(bmsr & BMSR_LSTATUS)) {
  1407. err = tg3_init_5401phy_dsp(tp);
  1408. if (err)
  1409. return err;
  1410. tg3_readphy(tp, MII_BMSR, &bmsr);
  1411. for (i = 0; i < 1000; i++) {
  1412. udelay(10);
  1413. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1414. (bmsr & BMSR_LSTATUS)) {
  1415. udelay(40);
  1416. break;
  1417. }
  1418. }
  1419. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  1420. !(bmsr & BMSR_LSTATUS) &&
  1421. tp->link_config.active_speed == SPEED_1000) {
  1422. err = tg3_phy_reset(tp);
  1423. if (!err)
  1424. err = tg3_init_5401phy_dsp(tp);
  1425. if (err)
  1426. return err;
  1427. }
  1428. }
  1429. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1430. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  1431. /* 5701 {A0,B0} CRC bug workaround */
  1432. tg3_writephy(tp, 0x15, 0x0a75);
  1433. tg3_writephy(tp, 0x1c, 0x8c68);
  1434. tg3_writephy(tp, 0x1c, 0x8d68);
  1435. tg3_writephy(tp, 0x1c, 0x8c68);
  1436. }
  1437. /* Clear pending interrupts... */
  1438. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1439. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1440. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  1441. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  1442. else
  1443. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  1444. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1445. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1446. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  1447. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1448. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  1449. else
  1450. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  1451. }
  1452. current_link_up = 0;
  1453. current_speed = SPEED_INVALID;
  1454. current_duplex = DUPLEX_INVALID;
  1455. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  1456. u32 val;
  1457. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  1458. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  1459. if (!(val & (1 << 10))) {
  1460. val |= (1 << 10);
  1461. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1462. goto relink;
  1463. }
  1464. }
  1465. bmsr = 0;
  1466. for (i = 0; i < 100; i++) {
  1467. tg3_readphy(tp, MII_BMSR, &bmsr);
  1468. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1469. (bmsr & BMSR_LSTATUS))
  1470. break;
  1471. udelay(40);
  1472. }
  1473. if (bmsr & BMSR_LSTATUS) {
  1474. u32 aux_stat, bmcr;
  1475. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  1476. for (i = 0; i < 2000; i++) {
  1477. udelay(10);
  1478. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  1479. aux_stat)
  1480. break;
  1481. }
  1482. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  1483. &current_speed,
  1484. &current_duplex);
  1485. bmcr = 0;
  1486. for (i = 0; i < 200; i++) {
  1487. tg3_readphy(tp, MII_BMCR, &bmcr);
  1488. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  1489. continue;
  1490. if (bmcr && bmcr != 0x7fff)
  1491. break;
  1492. udelay(10);
  1493. }
  1494. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  1495. if (bmcr & BMCR_ANENABLE) {
  1496. current_link_up = 1;
  1497. /* Force autoneg restart if we are exiting
  1498. * low power mode.
  1499. */
  1500. if (!tg3_copper_is_advertising_all(tp))
  1501. current_link_up = 0;
  1502. } else {
  1503. current_link_up = 0;
  1504. }
  1505. } else {
  1506. if (!(bmcr & BMCR_ANENABLE) &&
  1507. tp->link_config.speed == current_speed &&
  1508. tp->link_config.duplex == current_duplex) {
  1509. current_link_up = 1;
  1510. } else {
  1511. current_link_up = 0;
  1512. }
  1513. }
  1514. tp->link_config.active_speed = current_speed;
  1515. tp->link_config.active_duplex = current_duplex;
  1516. }
  1517. if (current_link_up == 1 &&
  1518. (tp->link_config.active_duplex == DUPLEX_FULL) &&
  1519. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  1520. u32 local_adv, remote_adv;
  1521. if (tg3_readphy(tp, MII_ADVERTISE, &local_adv))
  1522. local_adv = 0;
  1523. local_adv &= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1524. if (tg3_readphy(tp, MII_LPA, &remote_adv))
  1525. remote_adv = 0;
  1526. remote_adv &= (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1527. /* If we are not advertising full pause capability,
  1528. * something is wrong. Bring the link down and reconfigure.
  1529. */
  1530. if (local_adv != ADVERTISE_PAUSE_CAP) {
  1531. current_link_up = 0;
  1532. } else {
  1533. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1534. }
  1535. }
  1536. relink:
  1537. if (current_link_up == 0) {
  1538. u32 tmp;
  1539. tg3_phy_copper_begin(tp);
  1540. tg3_readphy(tp, MII_BMSR, &tmp);
  1541. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  1542. (tmp & BMSR_LSTATUS))
  1543. current_link_up = 1;
  1544. }
  1545. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  1546. if (current_link_up == 1) {
  1547. if (tp->link_config.active_speed == SPEED_100 ||
  1548. tp->link_config.active_speed == SPEED_10)
  1549. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  1550. else
  1551. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1552. } else
  1553. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1554. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  1555. if (tp->link_config.active_duplex == DUPLEX_HALF)
  1556. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  1557. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1558. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  1559. if ((tp->led_ctrl == LED_CTRL_MODE_PHY_2) ||
  1560. (current_link_up == 1 &&
  1561. tp->link_config.active_speed == SPEED_10))
  1562. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1563. } else {
  1564. if (current_link_up == 1)
  1565. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1566. }
  1567. /* ??? Without this setting Netgear GA302T PHY does not
  1568. * ??? send/receive packets...
  1569. */
  1570. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  1571. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  1572. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  1573. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1574. udelay(80);
  1575. }
  1576. tw32_f(MAC_MODE, tp->mac_mode);
  1577. udelay(40);
  1578. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  1579. /* Polled via timer. */
  1580. tw32_f(MAC_EVENT, 0);
  1581. } else {
  1582. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  1583. }
  1584. udelay(40);
  1585. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  1586. current_link_up == 1 &&
  1587. tp->link_config.active_speed == SPEED_1000 &&
  1588. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  1589. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  1590. udelay(120);
  1591. tw32_f(MAC_STATUS,
  1592. (MAC_STATUS_SYNC_CHANGED |
  1593. MAC_STATUS_CFG_CHANGED));
  1594. udelay(40);
  1595. tg3_write_mem(tp,
  1596. NIC_SRAM_FIRMWARE_MBOX,
  1597. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  1598. }
  1599. if (current_link_up != netif_carrier_ok(tp->dev)) {
  1600. if (current_link_up)
  1601. netif_carrier_on(tp->dev);
  1602. else
  1603. netif_carrier_off(tp->dev);
  1604. tg3_link_report(tp);
  1605. }
  1606. return 0;
  1607. }
  1608. struct tg3_fiber_aneginfo {
  1609. int state;
  1610. #define ANEG_STATE_UNKNOWN 0
  1611. #define ANEG_STATE_AN_ENABLE 1
  1612. #define ANEG_STATE_RESTART_INIT 2
  1613. #define ANEG_STATE_RESTART 3
  1614. #define ANEG_STATE_DISABLE_LINK_OK 4
  1615. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  1616. #define ANEG_STATE_ABILITY_DETECT 6
  1617. #define ANEG_STATE_ACK_DETECT_INIT 7
  1618. #define ANEG_STATE_ACK_DETECT 8
  1619. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  1620. #define ANEG_STATE_COMPLETE_ACK 10
  1621. #define ANEG_STATE_IDLE_DETECT_INIT 11
  1622. #define ANEG_STATE_IDLE_DETECT 12
  1623. #define ANEG_STATE_LINK_OK 13
  1624. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  1625. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  1626. u32 flags;
  1627. #define MR_AN_ENABLE 0x00000001
  1628. #define MR_RESTART_AN 0x00000002
  1629. #define MR_AN_COMPLETE 0x00000004
  1630. #define MR_PAGE_RX 0x00000008
  1631. #define MR_NP_LOADED 0x00000010
  1632. #define MR_TOGGLE_TX 0x00000020
  1633. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  1634. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  1635. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  1636. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  1637. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  1638. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  1639. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  1640. #define MR_TOGGLE_RX 0x00002000
  1641. #define MR_NP_RX 0x00004000
  1642. #define MR_LINK_OK 0x80000000
  1643. unsigned long link_time, cur_time;
  1644. u32 ability_match_cfg;
  1645. int ability_match_count;
  1646. char ability_match, idle_match, ack_match;
  1647. u32 txconfig, rxconfig;
  1648. #define ANEG_CFG_NP 0x00000080
  1649. #define ANEG_CFG_ACK 0x00000040
  1650. #define ANEG_CFG_RF2 0x00000020
  1651. #define ANEG_CFG_RF1 0x00000010
  1652. #define ANEG_CFG_PS2 0x00000001
  1653. #define ANEG_CFG_PS1 0x00008000
  1654. #define ANEG_CFG_HD 0x00004000
  1655. #define ANEG_CFG_FD 0x00002000
  1656. #define ANEG_CFG_INVAL 0x00001f06
  1657. };
  1658. #define ANEG_OK 0
  1659. #define ANEG_DONE 1
  1660. #define ANEG_TIMER_ENAB 2
  1661. #define ANEG_FAILED -1
  1662. #define ANEG_STATE_SETTLE_TIME 10000
  1663. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  1664. struct tg3_fiber_aneginfo *ap)
  1665. {
  1666. unsigned long delta;
  1667. u32 rx_cfg_reg;
  1668. int ret;
  1669. if (ap->state == ANEG_STATE_UNKNOWN) {
  1670. ap->rxconfig = 0;
  1671. ap->link_time = 0;
  1672. ap->cur_time = 0;
  1673. ap->ability_match_cfg = 0;
  1674. ap->ability_match_count = 0;
  1675. ap->ability_match = 0;
  1676. ap->idle_match = 0;
  1677. ap->ack_match = 0;
  1678. }
  1679. ap->cur_time++;
  1680. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  1681. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  1682. if (rx_cfg_reg != ap->ability_match_cfg) {
  1683. ap->ability_match_cfg = rx_cfg_reg;
  1684. ap->ability_match = 0;
  1685. ap->ability_match_count = 0;
  1686. } else {
  1687. if (++ap->ability_match_count > 1) {
  1688. ap->ability_match = 1;
  1689. ap->ability_match_cfg = rx_cfg_reg;
  1690. }
  1691. }
  1692. if (rx_cfg_reg & ANEG_CFG_ACK)
  1693. ap->ack_match = 1;
  1694. else
  1695. ap->ack_match = 0;
  1696. ap->idle_match = 0;
  1697. } else {
  1698. ap->idle_match = 1;
  1699. ap->ability_match_cfg = 0;
  1700. ap->ability_match_count = 0;
  1701. ap->ability_match = 0;
  1702. ap->ack_match = 0;
  1703. rx_cfg_reg = 0;
  1704. }
  1705. ap->rxconfig = rx_cfg_reg;
  1706. ret = ANEG_OK;
  1707. switch(ap->state) {
  1708. case ANEG_STATE_UNKNOWN:
  1709. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  1710. ap->state = ANEG_STATE_AN_ENABLE;
  1711. /* fallthru */
  1712. case ANEG_STATE_AN_ENABLE:
  1713. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  1714. if (ap->flags & MR_AN_ENABLE) {
  1715. ap->link_time = 0;
  1716. ap->cur_time = 0;
  1717. ap->ability_match_cfg = 0;
  1718. ap->ability_match_count = 0;
  1719. ap->ability_match = 0;
  1720. ap->idle_match = 0;
  1721. ap->ack_match = 0;
  1722. ap->state = ANEG_STATE_RESTART_INIT;
  1723. } else {
  1724. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  1725. }
  1726. break;
  1727. case ANEG_STATE_RESTART_INIT:
  1728. ap->link_time = ap->cur_time;
  1729. ap->flags &= ~(MR_NP_LOADED);
  1730. ap->txconfig = 0;
  1731. tw32(MAC_TX_AUTO_NEG, 0);
  1732. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1733. tw32_f(MAC_MODE, tp->mac_mode);
  1734. udelay(40);
  1735. ret = ANEG_TIMER_ENAB;
  1736. ap->state = ANEG_STATE_RESTART;
  1737. /* fallthru */
  1738. case ANEG_STATE_RESTART:
  1739. delta = ap->cur_time - ap->link_time;
  1740. if (delta > ANEG_STATE_SETTLE_TIME) {
  1741. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  1742. } else {
  1743. ret = ANEG_TIMER_ENAB;
  1744. }
  1745. break;
  1746. case ANEG_STATE_DISABLE_LINK_OK:
  1747. ret = ANEG_DONE;
  1748. break;
  1749. case ANEG_STATE_ABILITY_DETECT_INIT:
  1750. ap->flags &= ~(MR_TOGGLE_TX);
  1751. ap->txconfig = (ANEG_CFG_FD | ANEG_CFG_PS1);
  1752. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1753. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1754. tw32_f(MAC_MODE, tp->mac_mode);
  1755. udelay(40);
  1756. ap->state = ANEG_STATE_ABILITY_DETECT;
  1757. break;
  1758. case ANEG_STATE_ABILITY_DETECT:
  1759. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  1760. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  1761. }
  1762. break;
  1763. case ANEG_STATE_ACK_DETECT_INIT:
  1764. ap->txconfig |= ANEG_CFG_ACK;
  1765. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1766. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1767. tw32_f(MAC_MODE, tp->mac_mode);
  1768. udelay(40);
  1769. ap->state = ANEG_STATE_ACK_DETECT;
  1770. /* fallthru */
  1771. case ANEG_STATE_ACK_DETECT:
  1772. if (ap->ack_match != 0) {
  1773. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  1774. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  1775. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  1776. } else {
  1777. ap->state = ANEG_STATE_AN_ENABLE;
  1778. }
  1779. } else if (ap->ability_match != 0 &&
  1780. ap->rxconfig == 0) {
  1781. ap->state = ANEG_STATE_AN_ENABLE;
  1782. }
  1783. break;
  1784. case ANEG_STATE_COMPLETE_ACK_INIT:
  1785. if (ap->rxconfig & ANEG_CFG_INVAL) {
  1786. ret = ANEG_FAILED;
  1787. break;
  1788. }
  1789. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  1790. MR_LP_ADV_HALF_DUPLEX |
  1791. MR_LP_ADV_SYM_PAUSE |
  1792. MR_LP_ADV_ASYM_PAUSE |
  1793. MR_LP_ADV_REMOTE_FAULT1 |
  1794. MR_LP_ADV_REMOTE_FAULT2 |
  1795. MR_LP_ADV_NEXT_PAGE |
  1796. MR_TOGGLE_RX |
  1797. MR_NP_RX);
  1798. if (ap->rxconfig & ANEG_CFG_FD)
  1799. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  1800. if (ap->rxconfig & ANEG_CFG_HD)
  1801. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  1802. if (ap->rxconfig & ANEG_CFG_PS1)
  1803. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  1804. if (ap->rxconfig & ANEG_CFG_PS2)
  1805. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  1806. if (ap->rxconfig & ANEG_CFG_RF1)
  1807. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  1808. if (ap->rxconfig & ANEG_CFG_RF2)
  1809. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  1810. if (ap->rxconfig & ANEG_CFG_NP)
  1811. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  1812. ap->link_time = ap->cur_time;
  1813. ap->flags ^= (MR_TOGGLE_TX);
  1814. if (ap->rxconfig & 0x0008)
  1815. ap->flags |= MR_TOGGLE_RX;
  1816. if (ap->rxconfig & ANEG_CFG_NP)
  1817. ap->flags |= MR_NP_RX;
  1818. ap->flags |= MR_PAGE_RX;
  1819. ap->state = ANEG_STATE_COMPLETE_ACK;
  1820. ret = ANEG_TIMER_ENAB;
  1821. break;
  1822. case ANEG_STATE_COMPLETE_ACK:
  1823. if (ap->ability_match != 0 &&
  1824. ap->rxconfig == 0) {
  1825. ap->state = ANEG_STATE_AN_ENABLE;
  1826. break;
  1827. }
  1828. delta = ap->cur_time - ap->link_time;
  1829. if (delta > ANEG_STATE_SETTLE_TIME) {
  1830. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  1831. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1832. } else {
  1833. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  1834. !(ap->flags & MR_NP_RX)) {
  1835. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1836. } else {
  1837. ret = ANEG_FAILED;
  1838. }
  1839. }
  1840. }
  1841. break;
  1842. case ANEG_STATE_IDLE_DETECT_INIT:
  1843. ap->link_time = ap->cur_time;
  1844. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  1845. tw32_f(MAC_MODE, tp->mac_mode);
  1846. udelay(40);
  1847. ap->state = ANEG_STATE_IDLE_DETECT;
  1848. ret = ANEG_TIMER_ENAB;
  1849. break;
  1850. case ANEG_STATE_IDLE_DETECT:
  1851. if (ap->ability_match != 0 &&
  1852. ap->rxconfig == 0) {
  1853. ap->state = ANEG_STATE_AN_ENABLE;
  1854. break;
  1855. }
  1856. delta = ap->cur_time - ap->link_time;
  1857. if (delta > ANEG_STATE_SETTLE_TIME) {
  1858. /* XXX another gem from the Broadcom driver :( */
  1859. ap->state = ANEG_STATE_LINK_OK;
  1860. }
  1861. break;
  1862. case ANEG_STATE_LINK_OK:
  1863. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  1864. ret = ANEG_DONE;
  1865. break;
  1866. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  1867. /* ??? unimplemented */
  1868. break;
  1869. case ANEG_STATE_NEXT_PAGE_WAIT:
  1870. /* ??? unimplemented */
  1871. break;
  1872. default:
  1873. ret = ANEG_FAILED;
  1874. break;
  1875. };
  1876. return ret;
  1877. }
  1878. static int fiber_autoneg(struct tg3 *tp, u32 *flags)
  1879. {
  1880. int res = 0;
  1881. struct tg3_fiber_aneginfo aninfo;
  1882. int status = ANEG_FAILED;
  1883. unsigned int tick;
  1884. u32 tmp;
  1885. tw32_f(MAC_TX_AUTO_NEG, 0);
  1886. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  1887. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  1888. udelay(40);
  1889. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  1890. udelay(40);
  1891. memset(&aninfo, 0, sizeof(aninfo));
  1892. aninfo.flags |= MR_AN_ENABLE;
  1893. aninfo.state = ANEG_STATE_UNKNOWN;
  1894. aninfo.cur_time = 0;
  1895. tick = 0;
  1896. while (++tick < 195000) {
  1897. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  1898. if (status == ANEG_DONE || status == ANEG_FAILED)
  1899. break;
  1900. udelay(1);
  1901. }
  1902. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  1903. tw32_f(MAC_MODE, tp->mac_mode);
  1904. udelay(40);
  1905. *flags = aninfo.flags;
  1906. if (status == ANEG_DONE &&
  1907. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  1908. MR_LP_ADV_FULL_DUPLEX)))
  1909. res = 1;
  1910. return res;
  1911. }
  1912. static void tg3_init_bcm8002(struct tg3 *tp)
  1913. {
  1914. u32 mac_status = tr32(MAC_STATUS);
  1915. int i;
  1916. /* Reset when initting first time or we have a link. */
  1917. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  1918. !(mac_status & MAC_STATUS_PCS_SYNCED))
  1919. return;
  1920. /* Set PLL lock range. */
  1921. tg3_writephy(tp, 0x16, 0x8007);
  1922. /* SW reset */
  1923. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  1924. /* Wait for reset to complete. */
  1925. /* XXX schedule_timeout() ... */
  1926. for (i = 0; i < 500; i++)
  1927. udelay(10);
  1928. /* Config mode; select PMA/Ch 1 regs. */
  1929. tg3_writephy(tp, 0x10, 0x8411);
  1930. /* Enable auto-lock and comdet, select txclk for tx. */
  1931. tg3_writephy(tp, 0x11, 0x0a10);
  1932. tg3_writephy(tp, 0x18, 0x00a0);
  1933. tg3_writephy(tp, 0x16, 0x41ff);
  1934. /* Assert and deassert POR. */
  1935. tg3_writephy(tp, 0x13, 0x0400);
  1936. udelay(40);
  1937. tg3_writephy(tp, 0x13, 0x0000);
  1938. tg3_writephy(tp, 0x11, 0x0a50);
  1939. udelay(40);
  1940. tg3_writephy(tp, 0x11, 0x0a10);
  1941. /* Wait for signal to stabilize */
  1942. /* XXX schedule_timeout() ... */
  1943. for (i = 0; i < 15000; i++)
  1944. udelay(10);
  1945. /* Deselect the channel register so we can read the PHYID
  1946. * later.
  1947. */
  1948. tg3_writephy(tp, 0x10, 0x8011);
  1949. }
  1950. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  1951. {
  1952. u32 sg_dig_ctrl, sg_dig_status;
  1953. u32 serdes_cfg, expected_sg_dig_ctrl;
  1954. int workaround, port_a;
  1955. int current_link_up;
  1956. serdes_cfg = 0;
  1957. expected_sg_dig_ctrl = 0;
  1958. workaround = 0;
  1959. port_a = 1;
  1960. current_link_up = 0;
  1961. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  1962. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  1963. workaround = 1;
  1964. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  1965. port_a = 0;
  1966. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  1967. /* preserve bits 20-23 for voltage regulator */
  1968. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  1969. }
  1970. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1971. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  1972. if (sg_dig_ctrl & (1 << 31)) {
  1973. if (workaround) {
  1974. u32 val = serdes_cfg;
  1975. if (port_a)
  1976. val |= 0xc010000;
  1977. else
  1978. val |= 0x4010000;
  1979. tw32_f(MAC_SERDES_CFG, val);
  1980. }
  1981. tw32_f(SG_DIG_CTRL, 0x01388400);
  1982. }
  1983. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  1984. tg3_setup_flow_control(tp, 0, 0);
  1985. current_link_up = 1;
  1986. }
  1987. goto out;
  1988. }
  1989. /* Want auto-negotiation. */
  1990. expected_sg_dig_ctrl = 0x81388400;
  1991. /* Pause capability */
  1992. expected_sg_dig_ctrl |= (1 << 11);
  1993. /* Asymettric pause */
  1994. expected_sg_dig_ctrl |= (1 << 12);
  1995. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  1996. if (workaround)
  1997. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  1998. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | (1 << 30));
  1999. udelay(5);
  2000. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2001. tp->tg3_flags2 |= TG3_FLG2_PHY_JUST_INITTED;
  2002. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2003. MAC_STATUS_SIGNAL_DET)) {
  2004. int i;
  2005. /* Giver time to negotiate (~200ms) */
  2006. for (i = 0; i < 40000; i++) {
  2007. sg_dig_status = tr32(SG_DIG_STATUS);
  2008. if (sg_dig_status & (0x3))
  2009. break;
  2010. udelay(5);
  2011. }
  2012. mac_status = tr32(MAC_STATUS);
  2013. if ((sg_dig_status & (1 << 1)) &&
  2014. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2015. u32 local_adv, remote_adv;
  2016. local_adv = ADVERTISE_PAUSE_CAP;
  2017. remote_adv = 0;
  2018. if (sg_dig_status & (1 << 19))
  2019. remote_adv |= LPA_PAUSE_CAP;
  2020. if (sg_dig_status & (1 << 20))
  2021. remote_adv |= LPA_PAUSE_ASYM;
  2022. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2023. current_link_up = 1;
  2024. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  2025. } else if (!(sg_dig_status & (1 << 1))) {
  2026. if (tp->tg3_flags2 & TG3_FLG2_PHY_JUST_INITTED)
  2027. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  2028. else {
  2029. if (workaround) {
  2030. u32 val = serdes_cfg;
  2031. if (port_a)
  2032. val |= 0xc010000;
  2033. else
  2034. val |= 0x4010000;
  2035. tw32_f(MAC_SERDES_CFG, val);
  2036. }
  2037. tw32_f(SG_DIG_CTRL, 0x01388400);
  2038. udelay(40);
  2039. /* Link parallel detection - link is up */
  2040. /* only if we have PCS_SYNC and not */
  2041. /* receiving config code words */
  2042. mac_status = tr32(MAC_STATUS);
  2043. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2044. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2045. tg3_setup_flow_control(tp, 0, 0);
  2046. current_link_up = 1;
  2047. }
  2048. }
  2049. }
  2050. }
  2051. out:
  2052. return current_link_up;
  2053. }
  2054. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2055. {
  2056. int current_link_up = 0;
  2057. if (!(mac_status & MAC_STATUS_PCS_SYNCED)) {
  2058. tp->tg3_flags &= ~TG3_FLAG_GOT_SERDES_FLOWCTL;
  2059. goto out;
  2060. }
  2061. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2062. u32 flags;
  2063. int i;
  2064. if (fiber_autoneg(tp, &flags)) {
  2065. u32 local_adv, remote_adv;
  2066. local_adv = ADVERTISE_PAUSE_CAP;
  2067. remote_adv = 0;
  2068. if (flags & MR_LP_ADV_SYM_PAUSE)
  2069. remote_adv |= LPA_PAUSE_CAP;
  2070. if (flags & MR_LP_ADV_ASYM_PAUSE)
  2071. remote_adv |= LPA_PAUSE_ASYM;
  2072. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2073. tp->tg3_flags |= TG3_FLAG_GOT_SERDES_FLOWCTL;
  2074. current_link_up = 1;
  2075. }
  2076. for (i = 0; i < 30; i++) {
  2077. udelay(20);
  2078. tw32_f(MAC_STATUS,
  2079. (MAC_STATUS_SYNC_CHANGED |
  2080. MAC_STATUS_CFG_CHANGED));
  2081. udelay(40);
  2082. if ((tr32(MAC_STATUS) &
  2083. (MAC_STATUS_SYNC_CHANGED |
  2084. MAC_STATUS_CFG_CHANGED)) == 0)
  2085. break;
  2086. }
  2087. mac_status = tr32(MAC_STATUS);
  2088. if (current_link_up == 0 &&
  2089. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  2090. !(mac_status & MAC_STATUS_RCVD_CFG))
  2091. current_link_up = 1;
  2092. } else {
  2093. /* Forcing 1000FD link up. */
  2094. current_link_up = 1;
  2095. tp->tg3_flags |= TG3_FLAG_GOT_SERDES_FLOWCTL;
  2096. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  2097. udelay(40);
  2098. }
  2099. out:
  2100. return current_link_up;
  2101. }
  2102. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2103. {
  2104. u32 orig_pause_cfg;
  2105. u16 orig_active_speed;
  2106. u8 orig_active_duplex;
  2107. u32 mac_status;
  2108. int current_link_up;
  2109. int i;
  2110. orig_pause_cfg =
  2111. (tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2112. TG3_FLAG_TX_PAUSE));
  2113. orig_active_speed = tp->link_config.active_speed;
  2114. orig_active_duplex = tp->link_config.active_duplex;
  2115. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2116. netif_carrier_ok(tp->dev) &&
  2117. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2118. mac_status = tr32(MAC_STATUS);
  2119. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2120. MAC_STATUS_SIGNAL_DET |
  2121. MAC_STATUS_CFG_CHANGED |
  2122. MAC_STATUS_RCVD_CFG);
  2123. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2124. MAC_STATUS_SIGNAL_DET)) {
  2125. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2126. MAC_STATUS_CFG_CHANGED));
  2127. return 0;
  2128. }
  2129. }
  2130. tw32_f(MAC_TX_AUTO_NEG, 0);
  2131. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2132. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2133. tw32_f(MAC_MODE, tp->mac_mode);
  2134. udelay(40);
  2135. if (tp->phy_id == PHY_ID_BCM8002)
  2136. tg3_init_bcm8002(tp);
  2137. /* Enable link change event even when serdes polling. */
  2138. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2139. udelay(40);
  2140. current_link_up = 0;
  2141. mac_status = tr32(MAC_STATUS);
  2142. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2143. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2144. else
  2145. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2146. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2147. tw32_f(MAC_MODE, tp->mac_mode);
  2148. udelay(40);
  2149. tp->hw_status->status =
  2150. (SD_STATUS_UPDATED |
  2151. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2152. for (i = 0; i < 100; i++) {
  2153. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2154. MAC_STATUS_CFG_CHANGED));
  2155. udelay(5);
  2156. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2157. MAC_STATUS_CFG_CHANGED)) == 0)
  2158. break;
  2159. }
  2160. mac_status = tr32(MAC_STATUS);
  2161. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2162. current_link_up = 0;
  2163. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2164. tw32_f(MAC_MODE, (tp->mac_mode |
  2165. MAC_MODE_SEND_CONFIGS));
  2166. udelay(1);
  2167. tw32_f(MAC_MODE, tp->mac_mode);
  2168. }
  2169. }
  2170. if (current_link_up == 1) {
  2171. tp->link_config.active_speed = SPEED_1000;
  2172. tp->link_config.active_duplex = DUPLEX_FULL;
  2173. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2174. LED_CTRL_LNKLED_OVERRIDE |
  2175. LED_CTRL_1000MBPS_ON));
  2176. } else {
  2177. tp->link_config.active_speed = SPEED_INVALID;
  2178. tp->link_config.active_duplex = DUPLEX_INVALID;
  2179. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2180. LED_CTRL_LNKLED_OVERRIDE |
  2181. LED_CTRL_TRAFFIC_OVERRIDE));
  2182. }
  2183. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2184. if (current_link_up)
  2185. netif_carrier_on(tp->dev);
  2186. else
  2187. netif_carrier_off(tp->dev);
  2188. tg3_link_report(tp);
  2189. } else {
  2190. u32 now_pause_cfg =
  2191. tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2192. TG3_FLAG_TX_PAUSE);
  2193. if (orig_pause_cfg != now_pause_cfg ||
  2194. orig_active_speed != tp->link_config.active_speed ||
  2195. orig_active_duplex != tp->link_config.active_duplex)
  2196. tg3_link_report(tp);
  2197. }
  2198. return 0;
  2199. }
  2200. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  2201. {
  2202. int current_link_up, err = 0;
  2203. u32 bmsr, bmcr;
  2204. u16 current_speed;
  2205. u8 current_duplex;
  2206. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2207. tw32_f(MAC_MODE, tp->mac_mode);
  2208. udelay(40);
  2209. tw32(MAC_EVENT, 0);
  2210. tw32_f(MAC_STATUS,
  2211. (MAC_STATUS_SYNC_CHANGED |
  2212. MAC_STATUS_CFG_CHANGED |
  2213. MAC_STATUS_MI_COMPLETION |
  2214. MAC_STATUS_LNKSTATE_CHANGED));
  2215. udelay(40);
  2216. if (force_reset)
  2217. tg3_phy_reset(tp);
  2218. current_link_up = 0;
  2219. current_speed = SPEED_INVALID;
  2220. current_duplex = DUPLEX_INVALID;
  2221. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2222. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2223. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  2224. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  2225. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2226. /* do nothing, just check for link up at the end */
  2227. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2228. u32 adv, new_adv;
  2229. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2230. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  2231. ADVERTISE_1000XPAUSE |
  2232. ADVERTISE_1000XPSE_ASYM |
  2233. ADVERTISE_SLCT);
  2234. /* Always advertise symmetric PAUSE just like copper */
  2235. new_adv |= ADVERTISE_1000XPAUSE;
  2236. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2237. new_adv |= ADVERTISE_1000XHALF;
  2238. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2239. new_adv |= ADVERTISE_1000XFULL;
  2240. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  2241. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2242. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  2243. tg3_writephy(tp, MII_BMCR, bmcr);
  2244. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2245. tp->tg3_flags2 |= TG3_FLG2_PHY_JUST_INITTED;
  2246. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2247. return err;
  2248. }
  2249. } else {
  2250. u32 new_bmcr;
  2251. bmcr &= ~BMCR_SPEED1000;
  2252. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  2253. if (tp->link_config.duplex == DUPLEX_FULL)
  2254. new_bmcr |= BMCR_FULLDPLX;
  2255. if (new_bmcr != bmcr) {
  2256. /* BMCR_SPEED1000 is a reserved bit that needs
  2257. * to be set on write.
  2258. */
  2259. new_bmcr |= BMCR_SPEED1000;
  2260. /* Force a linkdown */
  2261. if (netif_carrier_ok(tp->dev)) {
  2262. u32 adv;
  2263. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2264. adv &= ~(ADVERTISE_1000XFULL |
  2265. ADVERTISE_1000XHALF |
  2266. ADVERTISE_SLCT);
  2267. tg3_writephy(tp, MII_ADVERTISE, adv);
  2268. tg3_writephy(tp, MII_BMCR, bmcr |
  2269. BMCR_ANRESTART |
  2270. BMCR_ANENABLE);
  2271. udelay(10);
  2272. netif_carrier_off(tp->dev);
  2273. }
  2274. tg3_writephy(tp, MII_BMCR, new_bmcr);
  2275. bmcr = new_bmcr;
  2276. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2277. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2278. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2279. }
  2280. }
  2281. if (bmsr & BMSR_LSTATUS) {
  2282. current_speed = SPEED_1000;
  2283. current_link_up = 1;
  2284. if (bmcr & BMCR_FULLDPLX)
  2285. current_duplex = DUPLEX_FULL;
  2286. else
  2287. current_duplex = DUPLEX_HALF;
  2288. if (bmcr & BMCR_ANENABLE) {
  2289. u32 local_adv, remote_adv, common;
  2290. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  2291. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  2292. common = local_adv & remote_adv;
  2293. if (common & (ADVERTISE_1000XHALF |
  2294. ADVERTISE_1000XFULL)) {
  2295. if (common & ADVERTISE_1000XFULL)
  2296. current_duplex = DUPLEX_FULL;
  2297. else
  2298. current_duplex = DUPLEX_HALF;
  2299. tg3_setup_flow_control(tp, local_adv,
  2300. remote_adv);
  2301. }
  2302. else
  2303. current_link_up = 0;
  2304. }
  2305. }
  2306. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2307. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2308. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2309. tw32_f(MAC_MODE, tp->mac_mode);
  2310. udelay(40);
  2311. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2312. tp->link_config.active_speed = current_speed;
  2313. tp->link_config.active_duplex = current_duplex;
  2314. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2315. if (current_link_up)
  2316. netif_carrier_on(tp->dev);
  2317. else {
  2318. netif_carrier_off(tp->dev);
  2319. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2320. }
  2321. tg3_link_report(tp);
  2322. }
  2323. return err;
  2324. }
  2325. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  2326. {
  2327. if (tp->tg3_flags2 & TG3_FLG2_PHY_JUST_INITTED) {
  2328. /* Give autoneg time to complete. */
  2329. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  2330. return;
  2331. }
  2332. if (!netif_carrier_ok(tp->dev) &&
  2333. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  2334. u32 bmcr;
  2335. tg3_readphy(tp, MII_BMCR, &bmcr);
  2336. if (bmcr & BMCR_ANENABLE) {
  2337. u32 phy1, phy2;
  2338. /* Select shadow register 0x1f */
  2339. tg3_writephy(tp, 0x1c, 0x7c00);
  2340. tg3_readphy(tp, 0x1c, &phy1);
  2341. /* Select expansion interrupt status register */
  2342. tg3_writephy(tp, 0x17, 0x0f01);
  2343. tg3_readphy(tp, 0x15, &phy2);
  2344. tg3_readphy(tp, 0x15, &phy2);
  2345. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  2346. /* We have signal detect and not receiving
  2347. * config code words, link is up by parallel
  2348. * detection.
  2349. */
  2350. bmcr &= ~BMCR_ANENABLE;
  2351. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  2352. tg3_writephy(tp, MII_BMCR, bmcr);
  2353. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  2354. }
  2355. }
  2356. }
  2357. else if (netif_carrier_ok(tp->dev) &&
  2358. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  2359. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2360. u32 phy2;
  2361. /* Select expansion interrupt status register */
  2362. tg3_writephy(tp, 0x17, 0x0f01);
  2363. tg3_readphy(tp, 0x15, &phy2);
  2364. if (phy2 & 0x20) {
  2365. u32 bmcr;
  2366. /* Config code words received, turn on autoneg. */
  2367. tg3_readphy(tp, MII_BMCR, &bmcr);
  2368. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  2369. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2370. }
  2371. }
  2372. }
  2373. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  2374. {
  2375. int err;
  2376. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  2377. err = tg3_setup_fiber_phy(tp, force_reset);
  2378. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  2379. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  2380. } else {
  2381. err = tg3_setup_copper_phy(tp, force_reset);
  2382. }
  2383. if (tp->link_config.active_speed == SPEED_1000 &&
  2384. tp->link_config.active_duplex == DUPLEX_HALF)
  2385. tw32(MAC_TX_LENGTHS,
  2386. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2387. (6 << TX_LENGTHS_IPG_SHIFT) |
  2388. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2389. else
  2390. tw32(MAC_TX_LENGTHS,
  2391. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2392. (6 << TX_LENGTHS_IPG_SHIFT) |
  2393. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2394. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2395. if (netif_carrier_ok(tp->dev)) {
  2396. tw32(HOSTCC_STAT_COAL_TICKS,
  2397. tp->coal.stats_block_coalesce_usecs);
  2398. } else {
  2399. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  2400. }
  2401. }
  2402. return err;
  2403. }
  2404. /* Tigon3 never reports partial packet sends. So we do not
  2405. * need special logic to handle SKBs that have not had all
  2406. * of their frags sent yet, like SunGEM does.
  2407. */
  2408. static void tg3_tx(struct tg3 *tp)
  2409. {
  2410. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  2411. u32 sw_idx = tp->tx_cons;
  2412. while (sw_idx != hw_idx) {
  2413. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  2414. struct sk_buff *skb = ri->skb;
  2415. int i;
  2416. if (unlikely(skb == NULL))
  2417. BUG();
  2418. pci_unmap_single(tp->pdev,
  2419. pci_unmap_addr(ri, mapping),
  2420. skb_headlen(skb),
  2421. PCI_DMA_TODEVICE);
  2422. ri->skb = NULL;
  2423. sw_idx = NEXT_TX(sw_idx);
  2424. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2425. if (unlikely(sw_idx == hw_idx))
  2426. BUG();
  2427. ri = &tp->tx_buffers[sw_idx];
  2428. if (unlikely(ri->skb != NULL))
  2429. BUG();
  2430. pci_unmap_page(tp->pdev,
  2431. pci_unmap_addr(ri, mapping),
  2432. skb_shinfo(skb)->frags[i].size,
  2433. PCI_DMA_TODEVICE);
  2434. sw_idx = NEXT_TX(sw_idx);
  2435. }
  2436. dev_kfree_skb(skb);
  2437. }
  2438. tp->tx_cons = sw_idx;
  2439. if (unlikely(netif_queue_stopped(tp->dev))) {
  2440. spin_lock(&tp->tx_lock);
  2441. if (netif_queue_stopped(tp->dev) &&
  2442. (TX_BUFFS_AVAIL(tp) > TG3_TX_WAKEUP_THRESH))
  2443. netif_wake_queue(tp->dev);
  2444. spin_unlock(&tp->tx_lock);
  2445. }
  2446. }
  2447. /* Returns size of skb allocated or < 0 on error.
  2448. *
  2449. * We only need to fill in the address because the other members
  2450. * of the RX descriptor are invariant, see tg3_init_rings.
  2451. *
  2452. * Note the purposeful assymetry of cpu vs. chip accesses. For
  2453. * posting buffers we only dirty the first cache line of the RX
  2454. * descriptor (containing the address). Whereas for the RX status
  2455. * buffers the cpu only reads the last cacheline of the RX descriptor
  2456. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  2457. */
  2458. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  2459. int src_idx, u32 dest_idx_unmasked)
  2460. {
  2461. struct tg3_rx_buffer_desc *desc;
  2462. struct ring_info *map, *src_map;
  2463. struct sk_buff *skb;
  2464. dma_addr_t mapping;
  2465. int skb_size, dest_idx;
  2466. src_map = NULL;
  2467. switch (opaque_key) {
  2468. case RXD_OPAQUE_RING_STD:
  2469. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2470. desc = &tp->rx_std[dest_idx];
  2471. map = &tp->rx_std_buffers[dest_idx];
  2472. if (src_idx >= 0)
  2473. src_map = &tp->rx_std_buffers[src_idx];
  2474. skb_size = tp->rx_pkt_buf_sz;
  2475. break;
  2476. case RXD_OPAQUE_RING_JUMBO:
  2477. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2478. desc = &tp->rx_jumbo[dest_idx];
  2479. map = &tp->rx_jumbo_buffers[dest_idx];
  2480. if (src_idx >= 0)
  2481. src_map = &tp->rx_jumbo_buffers[src_idx];
  2482. skb_size = RX_JUMBO_PKT_BUF_SZ;
  2483. break;
  2484. default:
  2485. return -EINVAL;
  2486. };
  2487. /* Do not overwrite any of the map or rp information
  2488. * until we are sure we can commit to a new buffer.
  2489. *
  2490. * Callers depend upon this behavior and assume that
  2491. * we leave everything unchanged if we fail.
  2492. */
  2493. skb = dev_alloc_skb(skb_size);
  2494. if (skb == NULL)
  2495. return -ENOMEM;
  2496. skb->dev = tp->dev;
  2497. skb_reserve(skb, tp->rx_offset);
  2498. mapping = pci_map_single(tp->pdev, skb->data,
  2499. skb_size - tp->rx_offset,
  2500. PCI_DMA_FROMDEVICE);
  2501. map->skb = skb;
  2502. pci_unmap_addr_set(map, mapping, mapping);
  2503. if (src_map != NULL)
  2504. src_map->skb = NULL;
  2505. desc->addr_hi = ((u64)mapping >> 32);
  2506. desc->addr_lo = ((u64)mapping & 0xffffffff);
  2507. return skb_size;
  2508. }
  2509. /* We only need to move over in the address because the other
  2510. * members of the RX descriptor are invariant. See notes above
  2511. * tg3_alloc_rx_skb for full details.
  2512. */
  2513. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  2514. int src_idx, u32 dest_idx_unmasked)
  2515. {
  2516. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  2517. struct ring_info *src_map, *dest_map;
  2518. int dest_idx;
  2519. switch (opaque_key) {
  2520. case RXD_OPAQUE_RING_STD:
  2521. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2522. dest_desc = &tp->rx_std[dest_idx];
  2523. dest_map = &tp->rx_std_buffers[dest_idx];
  2524. src_desc = &tp->rx_std[src_idx];
  2525. src_map = &tp->rx_std_buffers[src_idx];
  2526. break;
  2527. case RXD_OPAQUE_RING_JUMBO:
  2528. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2529. dest_desc = &tp->rx_jumbo[dest_idx];
  2530. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  2531. src_desc = &tp->rx_jumbo[src_idx];
  2532. src_map = &tp->rx_jumbo_buffers[src_idx];
  2533. break;
  2534. default:
  2535. return;
  2536. };
  2537. dest_map->skb = src_map->skb;
  2538. pci_unmap_addr_set(dest_map, mapping,
  2539. pci_unmap_addr(src_map, mapping));
  2540. dest_desc->addr_hi = src_desc->addr_hi;
  2541. dest_desc->addr_lo = src_desc->addr_lo;
  2542. src_map->skb = NULL;
  2543. }
  2544. #if TG3_VLAN_TAG_USED
  2545. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  2546. {
  2547. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  2548. }
  2549. #endif
  2550. /* The RX ring scheme is composed of multiple rings which post fresh
  2551. * buffers to the chip, and one special ring the chip uses to report
  2552. * status back to the host.
  2553. *
  2554. * The special ring reports the status of received packets to the
  2555. * host. The chip does not write into the original descriptor the
  2556. * RX buffer was obtained from. The chip simply takes the original
  2557. * descriptor as provided by the host, updates the status and length
  2558. * field, then writes this into the next status ring entry.
  2559. *
  2560. * Each ring the host uses to post buffers to the chip is described
  2561. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  2562. * it is first placed into the on-chip ram. When the packet's length
  2563. * is known, it walks down the TG3_BDINFO entries to select the ring.
  2564. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  2565. * which is within the range of the new packet's length is chosen.
  2566. *
  2567. * The "separate ring for rx status" scheme may sound queer, but it makes
  2568. * sense from a cache coherency perspective. If only the host writes
  2569. * to the buffer post rings, and only the chip writes to the rx status
  2570. * rings, then cache lines never move beyond shared-modified state.
  2571. * If both the host and chip were to write into the same ring, cache line
  2572. * eviction could occur since both entities want it in an exclusive state.
  2573. */
  2574. static int tg3_rx(struct tg3 *tp, int budget)
  2575. {
  2576. u32 work_mask;
  2577. u32 sw_idx = tp->rx_rcb_ptr;
  2578. u16 hw_idx;
  2579. int received;
  2580. hw_idx = tp->hw_status->idx[0].rx_producer;
  2581. /*
  2582. * We need to order the read of hw_idx and the read of
  2583. * the opaque cookie.
  2584. */
  2585. rmb();
  2586. work_mask = 0;
  2587. received = 0;
  2588. while (sw_idx != hw_idx && budget > 0) {
  2589. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  2590. unsigned int len;
  2591. struct sk_buff *skb;
  2592. dma_addr_t dma_addr;
  2593. u32 opaque_key, desc_idx, *post_ptr;
  2594. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  2595. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  2596. if (opaque_key == RXD_OPAQUE_RING_STD) {
  2597. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  2598. mapping);
  2599. skb = tp->rx_std_buffers[desc_idx].skb;
  2600. post_ptr = &tp->rx_std_ptr;
  2601. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  2602. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  2603. mapping);
  2604. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  2605. post_ptr = &tp->rx_jumbo_ptr;
  2606. }
  2607. else {
  2608. goto next_pkt_nopost;
  2609. }
  2610. work_mask |= opaque_key;
  2611. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  2612. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  2613. drop_it:
  2614. tg3_recycle_rx(tp, opaque_key,
  2615. desc_idx, *post_ptr);
  2616. drop_it_no_recycle:
  2617. /* Other statistics kept track of by card. */
  2618. tp->net_stats.rx_dropped++;
  2619. goto next_pkt;
  2620. }
  2621. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  2622. if (len > RX_COPY_THRESHOLD
  2623. && tp->rx_offset == 2
  2624. /* rx_offset != 2 iff this is a 5701 card running
  2625. * in PCI-X mode [see tg3_get_invariants()] */
  2626. ) {
  2627. int skb_size;
  2628. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  2629. desc_idx, *post_ptr);
  2630. if (skb_size < 0)
  2631. goto drop_it;
  2632. pci_unmap_single(tp->pdev, dma_addr,
  2633. skb_size - tp->rx_offset,
  2634. PCI_DMA_FROMDEVICE);
  2635. skb_put(skb, len);
  2636. } else {
  2637. struct sk_buff *copy_skb;
  2638. tg3_recycle_rx(tp, opaque_key,
  2639. desc_idx, *post_ptr);
  2640. copy_skb = dev_alloc_skb(len + 2);
  2641. if (copy_skb == NULL)
  2642. goto drop_it_no_recycle;
  2643. copy_skb->dev = tp->dev;
  2644. skb_reserve(copy_skb, 2);
  2645. skb_put(copy_skb, len);
  2646. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2647. memcpy(copy_skb->data, skb->data, len);
  2648. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2649. /* We'll reuse the original ring buffer. */
  2650. skb = copy_skb;
  2651. }
  2652. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  2653. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  2654. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  2655. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  2656. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2657. else
  2658. skb->ip_summed = CHECKSUM_NONE;
  2659. skb->protocol = eth_type_trans(skb, tp->dev);
  2660. #if TG3_VLAN_TAG_USED
  2661. if (tp->vlgrp != NULL &&
  2662. desc->type_flags & RXD_FLAG_VLAN) {
  2663. tg3_vlan_rx(tp, skb,
  2664. desc->err_vlan & RXD_VLAN_MASK);
  2665. } else
  2666. #endif
  2667. netif_receive_skb(skb);
  2668. tp->dev->last_rx = jiffies;
  2669. received++;
  2670. budget--;
  2671. next_pkt:
  2672. (*post_ptr)++;
  2673. next_pkt_nopost:
  2674. sw_idx++;
  2675. sw_idx %= TG3_RX_RCB_RING_SIZE(tp);
  2676. /* Refresh hw_idx to see if there is new work */
  2677. if (sw_idx == hw_idx) {
  2678. hw_idx = tp->hw_status->idx[0].rx_producer;
  2679. rmb();
  2680. }
  2681. }
  2682. /* ACK the status ring. */
  2683. tp->rx_rcb_ptr = sw_idx;
  2684. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  2685. /* Refill RX ring(s). */
  2686. if (work_mask & RXD_OPAQUE_RING_STD) {
  2687. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  2688. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  2689. sw_idx);
  2690. }
  2691. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  2692. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  2693. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  2694. sw_idx);
  2695. }
  2696. mmiowb();
  2697. return received;
  2698. }
  2699. static int tg3_poll(struct net_device *netdev, int *budget)
  2700. {
  2701. struct tg3 *tp = netdev_priv(netdev);
  2702. struct tg3_hw_status *sblk = tp->hw_status;
  2703. int done;
  2704. /* handle link change and other phy events */
  2705. if (!(tp->tg3_flags &
  2706. (TG3_FLAG_USE_LINKCHG_REG |
  2707. TG3_FLAG_POLL_SERDES))) {
  2708. if (sblk->status & SD_STATUS_LINK_CHG) {
  2709. sblk->status = SD_STATUS_UPDATED |
  2710. (sblk->status & ~SD_STATUS_LINK_CHG);
  2711. spin_lock(&tp->lock);
  2712. tg3_setup_phy(tp, 0);
  2713. spin_unlock(&tp->lock);
  2714. }
  2715. }
  2716. /* run TX completion thread */
  2717. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  2718. tg3_tx(tp);
  2719. }
  2720. /* run RX thread, within the bounds set by NAPI.
  2721. * All RX "locking" is done by ensuring outside
  2722. * code synchronizes with dev->poll()
  2723. */
  2724. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr) {
  2725. int orig_budget = *budget;
  2726. int work_done;
  2727. if (orig_budget > netdev->quota)
  2728. orig_budget = netdev->quota;
  2729. work_done = tg3_rx(tp, orig_budget);
  2730. *budget -= work_done;
  2731. netdev->quota -= work_done;
  2732. }
  2733. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  2734. tp->last_tag = sblk->status_tag;
  2735. rmb();
  2736. } else
  2737. sblk->status &= ~SD_STATUS_UPDATED;
  2738. /* if no more work, tell net stack and NIC we're done */
  2739. done = !tg3_has_work(tp);
  2740. if (done) {
  2741. netif_rx_complete(netdev);
  2742. tg3_restart_ints(tp);
  2743. }
  2744. return (done ? 0 : 1);
  2745. }
  2746. static void tg3_irq_quiesce(struct tg3 *tp)
  2747. {
  2748. BUG_ON(tp->irq_sync);
  2749. tp->irq_sync = 1;
  2750. smp_mb();
  2751. synchronize_irq(tp->pdev->irq);
  2752. }
  2753. static inline int tg3_irq_sync(struct tg3 *tp)
  2754. {
  2755. return tp->irq_sync;
  2756. }
  2757. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  2758. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  2759. * with as well. Most of the time, this is not necessary except when
  2760. * shutting down the device.
  2761. */
  2762. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  2763. {
  2764. if (irq_sync)
  2765. tg3_irq_quiesce(tp);
  2766. spin_lock_bh(&tp->lock);
  2767. spin_lock(&tp->tx_lock);
  2768. }
  2769. static inline void tg3_full_unlock(struct tg3 *tp)
  2770. {
  2771. spin_unlock(&tp->tx_lock);
  2772. spin_unlock_bh(&tp->lock);
  2773. }
  2774. /* MSI ISR - No need to check for interrupt sharing and no need to
  2775. * flush status block and interrupt mailbox. PCI ordering rules
  2776. * guarantee that MSI will arrive after the status block.
  2777. */
  2778. static irqreturn_t tg3_msi(int irq, void *dev_id, struct pt_regs *regs)
  2779. {
  2780. struct net_device *dev = dev_id;
  2781. struct tg3 *tp = netdev_priv(dev);
  2782. prefetch(tp->hw_status);
  2783. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2784. /*
  2785. * Writing any value to intr-mbox-0 clears PCI INTA# and
  2786. * chip-internal interrupt pending events.
  2787. * Writing non-zero to intr-mbox-0 additional tells the
  2788. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2789. * event coalescing.
  2790. */
  2791. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  2792. if (likely(!tg3_irq_sync(tp)))
  2793. netif_rx_schedule(dev); /* schedule NAPI poll */
  2794. return IRQ_RETVAL(1);
  2795. }
  2796. static irqreturn_t tg3_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  2797. {
  2798. struct net_device *dev = dev_id;
  2799. struct tg3 *tp = netdev_priv(dev);
  2800. struct tg3_hw_status *sblk = tp->hw_status;
  2801. unsigned int handled = 1;
  2802. /* In INTx mode, it is possible for the interrupt to arrive at
  2803. * the CPU before the status block posted prior to the interrupt.
  2804. * Reading the PCI State register will confirm whether the
  2805. * interrupt is ours and will flush the status block.
  2806. */
  2807. if ((sblk->status & SD_STATUS_UPDATED) ||
  2808. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2809. /*
  2810. * Writing any value to intr-mbox-0 clears PCI INTA# and
  2811. * chip-internal interrupt pending events.
  2812. * Writing non-zero to intr-mbox-0 additional tells the
  2813. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2814. * event coalescing.
  2815. */
  2816. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2817. 0x00000001);
  2818. if (tg3_irq_sync(tp))
  2819. goto out;
  2820. sblk->status &= ~SD_STATUS_UPDATED;
  2821. if (likely(tg3_has_work(tp))) {
  2822. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2823. netif_rx_schedule(dev); /* schedule NAPI poll */
  2824. } else {
  2825. /* No work, shared interrupt perhaps? re-enable
  2826. * interrupts, and flush that PCI write
  2827. */
  2828. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2829. 0x00000000);
  2830. }
  2831. } else { /* shared interrupt */
  2832. handled = 0;
  2833. }
  2834. out:
  2835. return IRQ_RETVAL(handled);
  2836. }
  2837. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id, struct pt_regs *regs)
  2838. {
  2839. struct net_device *dev = dev_id;
  2840. struct tg3 *tp = netdev_priv(dev);
  2841. struct tg3_hw_status *sblk = tp->hw_status;
  2842. unsigned int handled = 1;
  2843. /* In INTx mode, it is possible for the interrupt to arrive at
  2844. * the CPU before the status block posted prior to the interrupt.
  2845. * Reading the PCI State register will confirm whether the
  2846. * interrupt is ours and will flush the status block.
  2847. */
  2848. if ((sblk->status_tag != tp->last_tag) ||
  2849. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2850. /*
  2851. * writing any value to intr-mbox-0 clears PCI INTA# and
  2852. * chip-internal interrupt pending events.
  2853. * writing non-zero to intr-mbox-0 additional tells the
  2854. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2855. * event coalescing.
  2856. */
  2857. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2858. 0x00000001);
  2859. if (tg3_irq_sync(tp))
  2860. goto out;
  2861. if (netif_rx_schedule_prep(dev)) {
  2862. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2863. /* Update last_tag to mark that this status has been
  2864. * seen. Because interrupt may be shared, we may be
  2865. * racing with tg3_poll(), so only update last_tag
  2866. * if tg3_poll() is not scheduled.
  2867. */
  2868. tp->last_tag = sblk->status_tag;
  2869. __netif_rx_schedule(dev);
  2870. }
  2871. } else { /* shared interrupt */
  2872. handled = 0;
  2873. }
  2874. out:
  2875. return IRQ_RETVAL(handled);
  2876. }
  2877. /* ISR for interrupt test */
  2878. static irqreturn_t tg3_test_isr(int irq, void *dev_id,
  2879. struct pt_regs *regs)
  2880. {
  2881. struct net_device *dev = dev_id;
  2882. struct tg3 *tp = netdev_priv(dev);
  2883. struct tg3_hw_status *sblk = tp->hw_status;
  2884. if ((sblk->status & SD_STATUS_UPDATED) ||
  2885. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2886. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2887. 0x00000001);
  2888. return IRQ_RETVAL(1);
  2889. }
  2890. return IRQ_RETVAL(0);
  2891. }
  2892. static int tg3_init_hw(struct tg3 *);
  2893. static int tg3_halt(struct tg3 *, int, int);
  2894. #ifdef CONFIG_NET_POLL_CONTROLLER
  2895. static void tg3_poll_controller(struct net_device *dev)
  2896. {
  2897. struct tg3 *tp = netdev_priv(dev);
  2898. tg3_interrupt(tp->pdev->irq, dev, NULL);
  2899. }
  2900. #endif
  2901. static void tg3_reset_task(void *_data)
  2902. {
  2903. struct tg3 *tp = _data;
  2904. unsigned int restart_timer;
  2905. tg3_netif_stop(tp);
  2906. tg3_full_lock(tp, 1);
  2907. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  2908. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  2909. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  2910. tg3_init_hw(tp);
  2911. tg3_netif_start(tp);
  2912. tg3_full_unlock(tp);
  2913. if (restart_timer)
  2914. mod_timer(&tp->timer, jiffies + 1);
  2915. }
  2916. static void tg3_tx_timeout(struct net_device *dev)
  2917. {
  2918. struct tg3 *tp = netdev_priv(dev);
  2919. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  2920. dev->name);
  2921. schedule_work(&tp->reset_task);
  2922. }
  2923. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  2924. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  2925. {
  2926. u32 base = (u32) mapping & 0xffffffff;
  2927. return ((base > 0xffffdcc0) &&
  2928. (base + len + 8 < base));
  2929. }
  2930. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  2931. static int tigon3_4gb_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  2932. u32 last_plus_one, u32 *start,
  2933. u32 base_flags, u32 mss)
  2934. {
  2935. struct sk_buff *new_skb = skb_copy(skb, GFP_ATOMIC);
  2936. dma_addr_t new_addr = 0;
  2937. u32 entry = *start;
  2938. int i, ret = 0;
  2939. if (!new_skb) {
  2940. ret = -1;
  2941. } else {
  2942. /* New SKB is guaranteed to be linear. */
  2943. entry = *start;
  2944. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  2945. PCI_DMA_TODEVICE);
  2946. /* Make sure new skb does not cross any 4G boundaries.
  2947. * Drop the packet if it does.
  2948. */
  2949. if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
  2950. ret = -1;
  2951. dev_kfree_skb(new_skb);
  2952. new_skb = NULL;
  2953. } else {
  2954. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  2955. base_flags, 1 | (mss << 1));
  2956. *start = NEXT_TX(entry);
  2957. }
  2958. }
  2959. /* Now clean up the sw ring entries. */
  2960. i = 0;
  2961. while (entry != last_plus_one) {
  2962. int len;
  2963. if (i == 0)
  2964. len = skb_headlen(skb);
  2965. else
  2966. len = skb_shinfo(skb)->frags[i-1].size;
  2967. pci_unmap_single(tp->pdev,
  2968. pci_unmap_addr(&tp->tx_buffers[entry], mapping),
  2969. len, PCI_DMA_TODEVICE);
  2970. if (i == 0) {
  2971. tp->tx_buffers[entry].skb = new_skb;
  2972. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, new_addr);
  2973. } else {
  2974. tp->tx_buffers[entry].skb = NULL;
  2975. }
  2976. entry = NEXT_TX(entry);
  2977. i++;
  2978. }
  2979. dev_kfree_skb(skb);
  2980. return ret;
  2981. }
  2982. static void tg3_set_txd(struct tg3 *tp, int entry,
  2983. dma_addr_t mapping, int len, u32 flags,
  2984. u32 mss_and_is_end)
  2985. {
  2986. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  2987. int is_end = (mss_and_is_end & 0x1);
  2988. u32 mss = (mss_and_is_end >> 1);
  2989. u32 vlan_tag = 0;
  2990. if (is_end)
  2991. flags |= TXD_FLAG_END;
  2992. if (flags & TXD_FLAG_VLAN) {
  2993. vlan_tag = flags >> 16;
  2994. flags &= 0xffff;
  2995. }
  2996. vlan_tag |= (mss << TXD_MSS_SHIFT);
  2997. txd->addr_hi = ((u64) mapping >> 32);
  2998. txd->addr_lo = ((u64) mapping & 0xffffffff);
  2999. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  3000. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  3001. }
  3002. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  3003. {
  3004. struct tg3 *tp = netdev_priv(dev);
  3005. dma_addr_t mapping;
  3006. u32 len, entry, base_flags, mss;
  3007. int would_hit_hwbug;
  3008. len = skb_headlen(skb);
  3009. /* No BH disabling for tx_lock here. We are running in BH disabled
  3010. * context and TX reclaim runs via tp->poll inside of a software
  3011. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3012. * no IRQ context deadlocks to worry about either. Rejoice!
  3013. */
  3014. if (!spin_trylock(&tp->tx_lock))
  3015. return NETDEV_TX_LOCKED;
  3016. /* This is a hard error, log it. */
  3017. if (unlikely(TX_BUFFS_AVAIL(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3018. netif_stop_queue(dev);
  3019. spin_unlock(&tp->tx_lock);
  3020. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when queue awake!\n",
  3021. dev->name);
  3022. return NETDEV_TX_BUSY;
  3023. }
  3024. entry = tp->tx_prod;
  3025. base_flags = 0;
  3026. if (skb->ip_summed == CHECKSUM_HW)
  3027. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3028. #if TG3_TSO_SUPPORT != 0
  3029. mss = 0;
  3030. if (skb->len > (tp->dev->mtu + ETH_HLEN) &&
  3031. (mss = skb_shinfo(skb)->tso_size) != 0) {
  3032. int tcp_opt_len, ip_tcp_len;
  3033. if (skb_header_cloned(skb) &&
  3034. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3035. dev_kfree_skb(skb);
  3036. goto out_unlock;
  3037. }
  3038. tcp_opt_len = ((skb->h.th->doff - 5) * 4);
  3039. ip_tcp_len = (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  3040. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3041. TXD_FLAG_CPU_POST_DMA);
  3042. skb->nh.iph->check = 0;
  3043. skb->nh.iph->tot_len = ntohs(mss + ip_tcp_len + tcp_opt_len);
  3044. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  3045. skb->h.th->check = 0;
  3046. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  3047. }
  3048. else {
  3049. skb->h.th->check =
  3050. ~csum_tcpudp_magic(skb->nh.iph->saddr,
  3051. skb->nh.iph->daddr,
  3052. 0, IPPROTO_TCP, 0);
  3053. }
  3054. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  3055. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  3056. if (tcp_opt_len || skb->nh.iph->ihl > 5) {
  3057. int tsflags;
  3058. tsflags = ((skb->nh.iph->ihl - 5) +
  3059. (tcp_opt_len >> 2));
  3060. mss |= (tsflags << 11);
  3061. }
  3062. } else {
  3063. if (tcp_opt_len || skb->nh.iph->ihl > 5) {
  3064. int tsflags;
  3065. tsflags = ((skb->nh.iph->ihl - 5) +
  3066. (tcp_opt_len >> 2));
  3067. base_flags |= tsflags << 12;
  3068. }
  3069. }
  3070. }
  3071. #else
  3072. mss = 0;
  3073. #endif
  3074. #if TG3_VLAN_TAG_USED
  3075. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3076. base_flags |= (TXD_FLAG_VLAN |
  3077. (vlan_tx_tag_get(skb) << 16));
  3078. #endif
  3079. /* Queue skb data, a.k.a. the main skb fragment. */
  3080. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3081. tp->tx_buffers[entry].skb = skb;
  3082. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3083. would_hit_hwbug = 0;
  3084. if (tg3_4g_overflow_test(mapping, len))
  3085. would_hit_hwbug = 1;
  3086. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3087. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3088. entry = NEXT_TX(entry);
  3089. /* Now loop through additional data fragments, and queue them. */
  3090. if (skb_shinfo(skb)->nr_frags > 0) {
  3091. unsigned int i, last;
  3092. last = skb_shinfo(skb)->nr_frags - 1;
  3093. for (i = 0; i <= last; i++) {
  3094. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3095. len = frag->size;
  3096. mapping = pci_map_page(tp->pdev,
  3097. frag->page,
  3098. frag->page_offset,
  3099. len, PCI_DMA_TODEVICE);
  3100. tp->tx_buffers[entry].skb = NULL;
  3101. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3102. if (tg3_4g_overflow_test(mapping, len))
  3103. would_hit_hwbug = 1;
  3104. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  3105. tg3_set_txd(tp, entry, mapping, len,
  3106. base_flags, (i == last)|(mss << 1));
  3107. else
  3108. tg3_set_txd(tp, entry, mapping, len,
  3109. base_flags, (i == last));
  3110. entry = NEXT_TX(entry);
  3111. }
  3112. }
  3113. if (would_hit_hwbug) {
  3114. u32 last_plus_one = entry;
  3115. u32 start;
  3116. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  3117. start &= (TG3_TX_RING_SIZE - 1);
  3118. /* If the workaround fails due to memory/mapping
  3119. * failure, silently drop this packet.
  3120. */
  3121. if (tigon3_4gb_hwbug_workaround(tp, skb, last_plus_one,
  3122. &start, base_flags, mss))
  3123. goto out_unlock;
  3124. entry = start;
  3125. }
  3126. /* Packets are ready, update Tx producer idx local and on card. */
  3127. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3128. tp->tx_prod = entry;
  3129. if (TX_BUFFS_AVAIL(tp) <= (MAX_SKB_FRAGS + 1)) {
  3130. netif_stop_queue(dev);
  3131. if (TX_BUFFS_AVAIL(tp) > TG3_TX_WAKEUP_THRESH)
  3132. netif_wake_queue(tp->dev);
  3133. }
  3134. out_unlock:
  3135. mmiowb();
  3136. spin_unlock(&tp->tx_lock);
  3137. dev->trans_start = jiffies;
  3138. return NETDEV_TX_OK;
  3139. }
  3140. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  3141. int new_mtu)
  3142. {
  3143. dev->mtu = new_mtu;
  3144. if (new_mtu > ETH_DATA_LEN) {
  3145. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  3146. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  3147. ethtool_op_set_tso(dev, 0);
  3148. }
  3149. else
  3150. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  3151. } else {
  3152. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  3153. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  3154. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  3155. }
  3156. }
  3157. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  3158. {
  3159. struct tg3 *tp = netdev_priv(dev);
  3160. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  3161. return -EINVAL;
  3162. if (!netif_running(dev)) {
  3163. /* We'll just catch it later when the
  3164. * device is up'd.
  3165. */
  3166. tg3_set_mtu(dev, tp, new_mtu);
  3167. return 0;
  3168. }
  3169. tg3_netif_stop(tp);
  3170. tg3_full_lock(tp, 1);
  3171. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3172. tg3_set_mtu(dev, tp, new_mtu);
  3173. tg3_init_hw(tp);
  3174. tg3_netif_start(tp);
  3175. tg3_full_unlock(tp);
  3176. return 0;
  3177. }
  3178. /* Free up pending packets in all rx/tx rings.
  3179. *
  3180. * The chip has been shut down and the driver detached from
  3181. * the networking, so no interrupts or new tx packets will
  3182. * end up in the driver. tp->{tx,}lock is not held and we are not
  3183. * in an interrupt context and thus may sleep.
  3184. */
  3185. static void tg3_free_rings(struct tg3 *tp)
  3186. {
  3187. struct ring_info *rxp;
  3188. int i;
  3189. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3190. rxp = &tp->rx_std_buffers[i];
  3191. if (rxp->skb == NULL)
  3192. continue;
  3193. pci_unmap_single(tp->pdev,
  3194. pci_unmap_addr(rxp, mapping),
  3195. tp->rx_pkt_buf_sz - tp->rx_offset,
  3196. PCI_DMA_FROMDEVICE);
  3197. dev_kfree_skb_any(rxp->skb);
  3198. rxp->skb = NULL;
  3199. }
  3200. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3201. rxp = &tp->rx_jumbo_buffers[i];
  3202. if (rxp->skb == NULL)
  3203. continue;
  3204. pci_unmap_single(tp->pdev,
  3205. pci_unmap_addr(rxp, mapping),
  3206. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  3207. PCI_DMA_FROMDEVICE);
  3208. dev_kfree_skb_any(rxp->skb);
  3209. rxp->skb = NULL;
  3210. }
  3211. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  3212. struct tx_ring_info *txp;
  3213. struct sk_buff *skb;
  3214. int j;
  3215. txp = &tp->tx_buffers[i];
  3216. skb = txp->skb;
  3217. if (skb == NULL) {
  3218. i++;
  3219. continue;
  3220. }
  3221. pci_unmap_single(tp->pdev,
  3222. pci_unmap_addr(txp, mapping),
  3223. skb_headlen(skb),
  3224. PCI_DMA_TODEVICE);
  3225. txp->skb = NULL;
  3226. i++;
  3227. for (j = 0; j < skb_shinfo(skb)->nr_frags; j++) {
  3228. txp = &tp->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  3229. pci_unmap_page(tp->pdev,
  3230. pci_unmap_addr(txp, mapping),
  3231. skb_shinfo(skb)->frags[j].size,
  3232. PCI_DMA_TODEVICE);
  3233. i++;
  3234. }
  3235. dev_kfree_skb_any(skb);
  3236. }
  3237. }
  3238. /* Initialize tx/rx rings for packet processing.
  3239. *
  3240. * The chip has been shut down and the driver detached from
  3241. * the networking, so no interrupts or new tx packets will
  3242. * end up in the driver. tp->{tx,}lock are held and thus
  3243. * we may not sleep.
  3244. */
  3245. static void tg3_init_rings(struct tg3 *tp)
  3246. {
  3247. u32 i;
  3248. /* Free up all the SKBs. */
  3249. tg3_free_rings(tp);
  3250. /* Zero out all descriptors. */
  3251. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  3252. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  3253. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  3254. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  3255. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  3256. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  3257. (tp->dev->mtu > ETH_DATA_LEN))
  3258. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  3259. /* Initialize invariants of the rings, we only set this
  3260. * stuff once. This works because the card does not
  3261. * write into the rx buffer posting rings.
  3262. */
  3263. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3264. struct tg3_rx_buffer_desc *rxd;
  3265. rxd = &tp->rx_std[i];
  3266. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  3267. << RXD_LEN_SHIFT;
  3268. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  3269. rxd->opaque = (RXD_OPAQUE_RING_STD |
  3270. (i << RXD_OPAQUE_INDEX_SHIFT));
  3271. }
  3272. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3273. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3274. struct tg3_rx_buffer_desc *rxd;
  3275. rxd = &tp->rx_jumbo[i];
  3276. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  3277. << RXD_LEN_SHIFT;
  3278. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  3279. RXD_FLAG_JUMBO;
  3280. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  3281. (i << RXD_OPAQUE_INDEX_SHIFT));
  3282. }
  3283. }
  3284. /* Now allocate fresh SKBs for each rx ring. */
  3285. for (i = 0; i < tp->rx_pending; i++) {
  3286. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD,
  3287. -1, i) < 0)
  3288. break;
  3289. }
  3290. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3291. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  3292. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  3293. -1, i) < 0)
  3294. break;
  3295. }
  3296. }
  3297. }
  3298. /*
  3299. * Must not be invoked with interrupt sources disabled and
  3300. * the hardware shutdown down.
  3301. */
  3302. static void tg3_free_consistent(struct tg3 *tp)
  3303. {
  3304. if (tp->rx_std_buffers) {
  3305. kfree(tp->rx_std_buffers);
  3306. tp->rx_std_buffers = NULL;
  3307. }
  3308. if (tp->rx_std) {
  3309. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3310. tp->rx_std, tp->rx_std_mapping);
  3311. tp->rx_std = NULL;
  3312. }
  3313. if (tp->rx_jumbo) {
  3314. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3315. tp->rx_jumbo, tp->rx_jumbo_mapping);
  3316. tp->rx_jumbo = NULL;
  3317. }
  3318. if (tp->rx_rcb) {
  3319. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3320. tp->rx_rcb, tp->rx_rcb_mapping);
  3321. tp->rx_rcb = NULL;
  3322. }
  3323. if (tp->tx_ring) {
  3324. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3325. tp->tx_ring, tp->tx_desc_mapping);
  3326. tp->tx_ring = NULL;
  3327. }
  3328. if (tp->hw_status) {
  3329. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  3330. tp->hw_status, tp->status_mapping);
  3331. tp->hw_status = NULL;
  3332. }
  3333. if (tp->hw_stats) {
  3334. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  3335. tp->hw_stats, tp->stats_mapping);
  3336. tp->hw_stats = NULL;
  3337. }
  3338. }
  3339. /*
  3340. * Must not be invoked with interrupt sources disabled and
  3341. * the hardware shutdown down. Can sleep.
  3342. */
  3343. static int tg3_alloc_consistent(struct tg3 *tp)
  3344. {
  3345. tp->rx_std_buffers = kmalloc((sizeof(struct ring_info) *
  3346. (TG3_RX_RING_SIZE +
  3347. TG3_RX_JUMBO_RING_SIZE)) +
  3348. (sizeof(struct tx_ring_info) *
  3349. TG3_TX_RING_SIZE),
  3350. GFP_KERNEL);
  3351. if (!tp->rx_std_buffers)
  3352. return -ENOMEM;
  3353. memset(tp->rx_std_buffers, 0,
  3354. (sizeof(struct ring_info) *
  3355. (TG3_RX_RING_SIZE +
  3356. TG3_RX_JUMBO_RING_SIZE)) +
  3357. (sizeof(struct tx_ring_info) *
  3358. TG3_TX_RING_SIZE));
  3359. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  3360. tp->tx_buffers = (struct tx_ring_info *)
  3361. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  3362. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3363. &tp->rx_std_mapping);
  3364. if (!tp->rx_std)
  3365. goto err_out;
  3366. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3367. &tp->rx_jumbo_mapping);
  3368. if (!tp->rx_jumbo)
  3369. goto err_out;
  3370. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3371. &tp->rx_rcb_mapping);
  3372. if (!tp->rx_rcb)
  3373. goto err_out;
  3374. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3375. &tp->tx_desc_mapping);
  3376. if (!tp->tx_ring)
  3377. goto err_out;
  3378. tp->hw_status = pci_alloc_consistent(tp->pdev,
  3379. TG3_HW_STATUS_SIZE,
  3380. &tp->status_mapping);
  3381. if (!tp->hw_status)
  3382. goto err_out;
  3383. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  3384. sizeof(struct tg3_hw_stats),
  3385. &tp->stats_mapping);
  3386. if (!tp->hw_stats)
  3387. goto err_out;
  3388. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3389. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3390. return 0;
  3391. err_out:
  3392. tg3_free_consistent(tp);
  3393. return -ENOMEM;
  3394. }
  3395. #define MAX_WAIT_CNT 1000
  3396. /* To stop a block, clear the enable bit and poll till it
  3397. * clears. tp->lock is held.
  3398. */
  3399. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  3400. {
  3401. unsigned int i;
  3402. u32 val;
  3403. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  3404. switch (ofs) {
  3405. case RCVLSC_MODE:
  3406. case DMAC_MODE:
  3407. case MBFREE_MODE:
  3408. case BUFMGR_MODE:
  3409. case MEMARB_MODE:
  3410. /* We can't enable/disable these bits of the
  3411. * 5705/5750, just say success.
  3412. */
  3413. return 0;
  3414. default:
  3415. break;
  3416. };
  3417. }
  3418. val = tr32(ofs);
  3419. val &= ~enable_bit;
  3420. tw32_f(ofs, val);
  3421. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3422. udelay(100);
  3423. val = tr32(ofs);
  3424. if ((val & enable_bit) == 0)
  3425. break;
  3426. }
  3427. if (i == MAX_WAIT_CNT && !silent) {
  3428. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  3429. "ofs=%lx enable_bit=%x\n",
  3430. ofs, enable_bit);
  3431. return -ENODEV;
  3432. }
  3433. return 0;
  3434. }
  3435. /* tp->lock is held. */
  3436. static int tg3_abort_hw(struct tg3 *tp, int silent)
  3437. {
  3438. int i, err;
  3439. tg3_disable_ints(tp);
  3440. tp->rx_mode &= ~RX_MODE_ENABLE;
  3441. tw32_f(MAC_RX_MODE, tp->rx_mode);
  3442. udelay(10);
  3443. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  3444. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  3445. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  3446. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  3447. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  3448. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  3449. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  3450. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  3451. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  3452. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  3453. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  3454. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  3455. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  3456. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  3457. tw32_f(MAC_MODE, tp->mac_mode);
  3458. udelay(40);
  3459. tp->tx_mode &= ~TX_MODE_ENABLE;
  3460. tw32_f(MAC_TX_MODE, tp->tx_mode);
  3461. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3462. udelay(100);
  3463. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  3464. break;
  3465. }
  3466. if (i >= MAX_WAIT_CNT) {
  3467. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  3468. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  3469. tp->dev->name, tr32(MAC_TX_MODE));
  3470. err |= -ENODEV;
  3471. }
  3472. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  3473. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  3474. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  3475. tw32(FTQ_RESET, 0xffffffff);
  3476. tw32(FTQ_RESET, 0x00000000);
  3477. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  3478. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  3479. if (tp->hw_status)
  3480. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3481. if (tp->hw_stats)
  3482. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3483. return err;
  3484. }
  3485. /* tp->lock is held. */
  3486. static int tg3_nvram_lock(struct tg3 *tp)
  3487. {
  3488. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  3489. int i;
  3490. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  3491. for (i = 0; i < 8000; i++) {
  3492. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  3493. break;
  3494. udelay(20);
  3495. }
  3496. if (i == 8000)
  3497. return -ENODEV;
  3498. }
  3499. return 0;
  3500. }
  3501. /* tp->lock is held. */
  3502. static void tg3_nvram_unlock(struct tg3 *tp)
  3503. {
  3504. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  3505. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  3506. }
  3507. /* tp->lock is held. */
  3508. static void tg3_enable_nvram_access(struct tg3 *tp)
  3509. {
  3510. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3511. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3512. u32 nvaccess = tr32(NVRAM_ACCESS);
  3513. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  3514. }
  3515. }
  3516. /* tp->lock is held. */
  3517. static void tg3_disable_nvram_access(struct tg3 *tp)
  3518. {
  3519. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3520. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3521. u32 nvaccess = tr32(NVRAM_ACCESS);
  3522. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  3523. }
  3524. }
  3525. /* tp->lock is held. */
  3526. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  3527. {
  3528. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X))
  3529. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  3530. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  3531. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3532. switch (kind) {
  3533. case RESET_KIND_INIT:
  3534. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3535. DRV_STATE_START);
  3536. break;
  3537. case RESET_KIND_SHUTDOWN:
  3538. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3539. DRV_STATE_UNLOAD);
  3540. break;
  3541. case RESET_KIND_SUSPEND:
  3542. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3543. DRV_STATE_SUSPEND);
  3544. break;
  3545. default:
  3546. break;
  3547. };
  3548. }
  3549. }
  3550. /* tp->lock is held. */
  3551. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  3552. {
  3553. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3554. switch (kind) {
  3555. case RESET_KIND_INIT:
  3556. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3557. DRV_STATE_START_DONE);
  3558. break;
  3559. case RESET_KIND_SHUTDOWN:
  3560. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3561. DRV_STATE_UNLOAD_DONE);
  3562. break;
  3563. default:
  3564. break;
  3565. };
  3566. }
  3567. }
  3568. /* tp->lock is held. */
  3569. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  3570. {
  3571. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  3572. switch (kind) {
  3573. case RESET_KIND_INIT:
  3574. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3575. DRV_STATE_START);
  3576. break;
  3577. case RESET_KIND_SHUTDOWN:
  3578. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3579. DRV_STATE_UNLOAD);
  3580. break;
  3581. case RESET_KIND_SUSPEND:
  3582. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3583. DRV_STATE_SUSPEND);
  3584. break;
  3585. default:
  3586. break;
  3587. };
  3588. }
  3589. }
  3590. static void tg3_stop_fw(struct tg3 *);
  3591. /* tp->lock is held. */
  3592. static int tg3_chip_reset(struct tg3 *tp)
  3593. {
  3594. u32 val;
  3595. void (*write_op)(struct tg3 *, u32, u32);
  3596. int i;
  3597. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X))
  3598. tg3_nvram_lock(tp);
  3599. /*
  3600. * We must avoid the readl() that normally takes place.
  3601. * It locks machines, causes machine checks, and other
  3602. * fun things. So, temporarily disable the 5701
  3603. * hardware workaround, while we do the reset.
  3604. */
  3605. write_op = tp->write32;
  3606. if (write_op == tg3_write_flush_reg32)
  3607. tp->write32 = tg3_write32;
  3608. /* do the reset */
  3609. val = GRC_MISC_CFG_CORECLK_RESET;
  3610. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  3611. if (tr32(0x7e2c) == 0x60) {
  3612. tw32(0x7e2c, 0x20);
  3613. }
  3614. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  3615. tw32(GRC_MISC_CFG, (1 << 29));
  3616. val |= (1 << 29);
  3617. }
  3618. }
  3619. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  3620. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  3621. tw32(GRC_MISC_CFG, val);
  3622. /* restore 5701 hardware bug workaround write method */
  3623. tp->write32 = write_op;
  3624. /* Unfortunately, we have to delay before the PCI read back.
  3625. * Some 575X chips even will not respond to a PCI cfg access
  3626. * when the reset command is given to the chip.
  3627. *
  3628. * How do these hardware designers expect things to work
  3629. * properly if the PCI write is posted for a long period
  3630. * of time? It is always necessary to have some method by
  3631. * which a register read back can occur to push the write
  3632. * out which does the reset.
  3633. *
  3634. * For most tg3 variants the trick below was working.
  3635. * Ho hum...
  3636. */
  3637. udelay(120);
  3638. /* Flush PCI posted writes. The normal MMIO registers
  3639. * are inaccessible at this time so this is the only
  3640. * way to make this reliably (actually, this is no longer
  3641. * the case, see above). I tried to use indirect
  3642. * register read/write but this upset some 5701 variants.
  3643. */
  3644. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  3645. udelay(120);
  3646. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  3647. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  3648. int i;
  3649. u32 cfg_val;
  3650. /* Wait for link training to complete. */
  3651. for (i = 0; i < 5000; i++)
  3652. udelay(100);
  3653. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  3654. pci_write_config_dword(tp->pdev, 0xc4,
  3655. cfg_val | (1 << 15));
  3656. }
  3657. /* Set PCIE max payload size and clear error status. */
  3658. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  3659. }
  3660. /* Re-enable indirect register accesses. */
  3661. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  3662. tp->misc_host_ctrl);
  3663. /* Set MAX PCI retry to zero. */
  3664. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  3665. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  3666. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  3667. val |= PCISTATE_RETRY_SAME_DMA;
  3668. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  3669. pci_restore_state(tp->pdev);
  3670. /* Make sure PCI-X relaxed ordering bit is clear. */
  3671. pci_read_config_dword(tp->pdev, TG3PCI_X_CAPS, &val);
  3672. val &= ~PCIX_CAPS_RELAXED_ORDERING;
  3673. pci_write_config_dword(tp->pdev, TG3PCI_X_CAPS, val);
  3674. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  3675. u32 val;
  3676. /* Chip reset on 5780 will reset MSI enable bit,
  3677. * so need to restore it.
  3678. */
  3679. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  3680. u16 ctrl;
  3681. pci_read_config_word(tp->pdev,
  3682. tp->msi_cap + PCI_MSI_FLAGS,
  3683. &ctrl);
  3684. pci_write_config_word(tp->pdev,
  3685. tp->msi_cap + PCI_MSI_FLAGS,
  3686. ctrl | PCI_MSI_FLAGS_ENABLE);
  3687. val = tr32(MSGINT_MODE);
  3688. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  3689. }
  3690. val = tr32(MEMARB_MODE);
  3691. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  3692. } else
  3693. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  3694. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  3695. tg3_stop_fw(tp);
  3696. tw32(0x5000, 0x400);
  3697. }
  3698. tw32(GRC_MODE, tp->grc_mode);
  3699. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  3700. u32 val = tr32(0xc4);
  3701. tw32(0xc4, val | (1 << 15));
  3702. }
  3703. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  3704. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  3705. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  3706. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  3707. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  3708. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  3709. }
  3710. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3711. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  3712. tw32_f(MAC_MODE, tp->mac_mode);
  3713. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3714. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  3715. tw32_f(MAC_MODE, tp->mac_mode);
  3716. } else
  3717. tw32_f(MAC_MODE, 0);
  3718. udelay(40);
  3719. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X)) {
  3720. /* Wait for firmware initialization to complete. */
  3721. for (i = 0; i < 100000; i++) {
  3722. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  3723. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3724. break;
  3725. udelay(10);
  3726. }
  3727. if (i >= 100000) {
  3728. printk(KERN_ERR PFX "tg3_reset_hw timed out for %s, "
  3729. "firmware will not restart magic=%08x\n",
  3730. tp->dev->name, val);
  3731. return -ENODEV;
  3732. }
  3733. }
  3734. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  3735. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  3736. u32 val = tr32(0x7c00);
  3737. tw32(0x7c00, val | (1 << 25));
  3738. }
  3739. /* Reprobe ASF enable state. */
  3740. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  3741. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  3742. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  3743. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  3744. u32 nic_cfg;
  3745. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  3746. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  3747. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  3748. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  3749. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  3750. }
  3751. }
  3752. return 0;
  3753. }
  3754. /* tp->lock is held. */
  3755. static void tg3_stop_fw(struct tg3 *tp)
  3756. {
  3757. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  3758. u32 val;
  3759. int i;
  3760. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  3761. val = tr32(GRC_RX_CPU_EVENT);
  3762. val |= (1 << 14);
  3763. tw32(GRC_RX_CPU_EVENT, val);
  3764. /* Wait for RX cpu to ACK the event. */
  3765. for (i = 0; i < 100; i++) {
  3766. if (!(tr32(GRC_RX_CPU_EVENT) & (1 << 14)))
  3767. break;
  3768. udelay(1);
  3769. }
  3770. }
  3771. }
  3772. /* tp->lock is held. */
  3773. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  3774. {
  3775. int err;
  3776. tg3_stop_fw(tp);
  3777. tg3_write_sig_pre_reset(tp, kind);
  3778. tg3_abort_hw(tp, silent);
  3779. err = tg3_chip_reset(tp);
  3780. tg3_write_sig_legacy(tp, kind);
  3781. tg3_write_sig_post_reset(tp, kind);
  3782. if (err)
  3783. return err;
  3784. return 0;
  3785. }
  3786. #define TG3_FW_RELEASE_MAJOR 0x0
  3787. #define TG3_FW_RELASE_MINOR 0x0
  3788. #define TG3_FW_RELEASE_FIX 0x0
  3789. #define TG3_FW_START_ADDR 0x08000000
  3790. #define TG3_FW_TEXT_ADDR 0x08000000
  3791. #define TG3_FW_TEXT_LEN 0x9c0
  3792. #define TG3_FW_RODATA_ADDR 0x080009c0
  3793. #define TG3_FW_RODATA_LEN 0x60
  3794. #define TG3_FW_DATA_ADDR 0x08000a40
  3795. #define TG3_FW_DATA_LEN 0x20
  3796. #define TG3_FW_SBSS_ADDR 0x08000a60
  3797. #define TG3_FW_SBSS_LEN 0xc
  3798. #define TG3_FW_BSS_ADDR 0x08000a70
  3799. #define TG3_FW_BSS_LEN 0x10
  3800. static u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  3801. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  3802. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  3803. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  3804. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  3805. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  3806. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  3807. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  3808. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  3809. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  3810. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  3811. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  3812. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  3813. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  3814. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  3815. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  3816. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  3817. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  3818. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  3819. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  3820. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  3821. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  3822. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  3823. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  3824. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3825. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3826. 0, 0, 0, 0, 0, 0,
  3827. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  3828. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3829. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3830. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3831. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  3832. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  3833. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  3834. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  3835. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3836. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3837. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  3838. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3839. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3840. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3841. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  3842. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  3843. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  3844. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  3845. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  3846. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  3847. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  3848. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  3849. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  3850. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  3851. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  3852. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  3853. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  3854. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  3855. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  3856. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  3857. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  3858. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  3859. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  3860. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  3861. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  3862. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  3863. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  3864. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  3865. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  3866. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  3867. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  3868. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  3869. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  3870. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  3871. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  3872. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  3873. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  3874. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  3875. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  3876. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  3877. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  3878. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  3879. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  3880. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  3881. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  3882. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  3883. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  3884. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  3885. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  3886. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  3887. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  3888. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  3889. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  3890. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  3891. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  3892. };
  3893. static u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  3894. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  3895. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  3896. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  3897. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  3898. 0x00000000
  3899. };
  3900. #if 0 /* All zeros, don't eat up space with it. */
  3901. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  3902. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  3903. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  3904. };
  3905. #endif
  3906. #define RX_CPU_SCRATCH_BASE 0x30000
  3907. #define RX_CPU_SCRATCH_SIZE 0x04000
  3908. #define TX_CPU_SCRATCH_BASE 0x34000
  3909. #define TX_CPU_SCRATCH_SIZE 0x04000
  3910. /* tp->lock is held. */
  3911. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  3912. {
  3913. int i;
  3914. if (offset == TX_CPU_BASE &&
  3915. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  3916. BUG();
  3917. if (offset == RX_CPU_BASE) {
  3918. for (i = 0; i < 10000; i++) {
  3919. tw32(offset + CPU_STATE, 0xffffffff);
  3920. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  3921. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  3922. break;
  3923. }
  3924. tw32(offset + CPU_STATE, 0xffffffff);
  3925. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  3926. udelay(10);
  3927. } else {
  3928. for (i = 0; i < 10000; i++) {
  3929. tw32(offset + CPU_STATE, 0xffffffff);
  3930. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  3931. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  3932. break;
  3933. }
  3934. }
  3935. if (i >= 10000) {
  3936. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  3937. "and %s CPU\n",
  3938. tp->dev->name,
  3939. (offset == RX_CPU_BASE ? "RX" : "TX"));
  3940. return -ENODEV;
  3941. }
  3942. return 0;
  3943. }
  3944. struct fw_info {
  3945. unsigned int text_base;
  3946. unsigned int text_len;
  3947. u32 *text_data;
  3948. unsigned int rodata_base;
  3949. unsigned int rodata_len;
  3950. u32 *rodata_data;
  3951. unsigned int data_base;
  3952. unsigned int data_len;
  3953. u32 *data_data;
  3954. };
  3955. /* tp->lock is held. */
  3956. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  3957. int cpu_scratch_size, struct fw_info *info)
  3958. {
  3959. int err, i;
  3960. void (*write_op)(struct tg3 *, u32, u32);
  3961. if (cpu_base == TX_CPU_BASE &&
  3962. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3963. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  3964. "TX cpu firmware on %s which is 5705.\n",
  3965. tp->dev->name);
  3966. return -EINVAL;
  3967. }
  3968. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  3969. write_op = tg3_write_mem;
  3970. else
  3971. write_op = tg3_write_indirect_reg32;
  3972. /* It is possible that bootcode is still loading at this point.
  3973. * Get the nvram lock first before halting the cpu.
  3974. */
  3975. tg3_nvram_lock(tp);
  3976. err = tg3_halt_cpu(tp, cpu_base);
  3977. tg3_nvram_unlock(tp);
  3978. if (err)
  3979. goto out;
  3980. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  3981. write_op(tp, cpu_scratch_base + i, 0);
  3982. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3983. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  3984. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  3985. write_op(tp, (cpu_scratch_base +
  3986. (info->text_base & 0xffff) +
  3987. (i * sizeof(u32))),
  3988. (info->text_data ?
  3989. info->text_data[i] : 0));
  3990. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  3991. write_op(tp, (cpu_scratch_base +
  3992. (info->rodata_base & 0xffff) +
  3993. (i * sizeof(u32))),
  3994. (info->rodata_data ?
  3995. info->rodata_data[i] : 0));
  3996. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  3997. write_op(tp, (cpu_scratch_base +
  3998. (info->data_base & 0xffff) +
  3999. (i * sizeof(u32))),
  4000. (info->data_data ?
  4001. info->data_data[i] : 0));
  4002. err = 0;
  4003. out:
  4004. return err;
  4005. }
  4006. /* tp->lock is held. */
  4007. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  4008. {
  4009. struct fw_info info;
  4010. int err, i;
  4011. info.text_base = TG3_FW_TEXT_ADDR;
  4012. info.text_len = TG3_FW_TEXT_LEN;
  4013. info.text_data = &tg3FwText[0];
  4014. info.rodata_base = TG3_FW_RODATA_ADDR;
  4015. info.rodata_len = TG3_FW_RODATA_LEN;
  4016. info.rodata_data = &tg3FwRodata[0];
  4017. info.data_base = TG3_FW_DATA_ADDR;
  4018. info.data_len = TG3_FW_DATA_LEN;
  4019. info.data_data = NULL;
  4020. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  4021. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  4022. &info);
  4023. if (err)
  4024. return err;
  4025. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  4026. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  4027. &info);
  4028. if (err)
  4029. return err;
  4030. /* Now startup only the RX cpu. */
  4031. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4032. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4033. for (i = 0; i < 5; i++) {
  4034. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  4035. break;
  4036. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4037. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  4038. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4039. udelay(1000);
  4040. }
  4041. if (i >= 5) {
  4042. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  4043. "to set RX CPU PC, is %08x should be %08x\n",
  4044. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  4045. TG3_FW_TEXT_ADDR);
  4046. return -ENODEV;
  4047. }
  4048. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4049. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  4050. return 0;
  4051. }
  4052. #if TG3_TSO_SUPPORT != 0
  4053. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  4054. #define TG3_TSO_FW_RELASE_MINOR 0x6
  4055. #define TG3_TSO_FW_RELEASE_FIX 0x0
  4056. #define TG3_TSO_FW_START_ADDR 0x08000000
  4057. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  4058. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  4059. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  4060. #define TG3_TSO_FW_RODATA_LEN 0x60
  4061. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  4062. #define TG3_TSO_FW_DATA_LEN 0x30
  4063. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  4064. #define TG3_TSO_FW_SBSS_LEN 0x2c
  4065. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  4066. #define TG3_TSO_FW_BSS_LEN 0x894
  4067. static u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  4068. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  4069. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  4070. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4071. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  4072. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  4073. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  4074. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  4075. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  4076. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  4077. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  4078. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  4079. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  4080. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  4081. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  4082. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  4083. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  4084. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  4085. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  4086. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4087. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  4088. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  4089. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  4090. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  4091. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  4092. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  4093. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  4094. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  4095. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  4096. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  4097. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4098. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  4099. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  4100. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  4101. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  4102. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  4103. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  4104. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  4105. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  4106. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4107. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  4108. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  4109. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  4110. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  4111. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  4112. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  4113. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  4114. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  4115. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4116. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  4117. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4118. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  4119. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  4120. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  4121. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  4122. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  4123. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  4124. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  4125. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  4126. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  4127. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  4128. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  4129. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  4130. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  4131. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  4132. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  4133. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  4134. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  4135. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  4136. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  4137. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  4138. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  4139. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  4140. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  4141. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  4142. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  4143. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  4144. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  4145. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  4146. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  4147. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  4148. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  4149. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  4150. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  4151. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  4152. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  4153. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  4154. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  4155. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4156. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  4157. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  4158. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  4159. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  4160. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  4161. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  4162. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  4163. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  4164. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  4165. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  4166. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  4167. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  4168. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  4169. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  4170. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  4171. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  4172. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  4173. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  4174. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  4175. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  4176. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  4177. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  4178. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  4179. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  4180. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  4181. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  4182. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  4183. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  4184. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  4185. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  4186. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  4187. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  4188. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  4189. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  4190. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  4191. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  4192. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  4193. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  4194. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  4195. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  4196. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  4197. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  4198. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  4199. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  4200. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  4201. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4202. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  4203. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  4204. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  4205. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  4206. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4207. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  4208. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  4209. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  4210. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  4211. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  4212. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  4213. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  4214. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  4215. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  4216. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  4217. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  4218. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  4219. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  4220. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  4221. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  4222. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  4223. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  4224. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  4225. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  4226. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  4227. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  4228. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  4229. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  4230. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  4231. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  4232. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  4233. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  4234. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  4235. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  4236. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  4237. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4238. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  4239. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  4240. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  4241. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  4242. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  4243. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  4244. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  4245. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  4246. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  4247. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  4248. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  4249. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  4250. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  4251. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  4252. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  4253. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  4254. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  4255. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  4256. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  4257. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  4258. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  4259. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  4260. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  4261. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  4262. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  4263. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4264. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  4265. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  4266. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  4267. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  4268. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  4269. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  4270. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  4271. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  4272. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  4273. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  4274. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  4275. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  4276. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  4277. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  4278. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  4279. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  4280. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  4281. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  4282. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  4283. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  4284. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  4285. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  4286. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  4287. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  4288. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4289. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  4290. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  4291. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  4292. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  4293. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  4294. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  4295. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  4296. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  4297. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  4298. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  4299. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  4300. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  4301. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  4302. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  4303. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  4304. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  4305. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4306. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  4307. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  4308. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  4309. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  4310. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  4311. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  4312. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  4313. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  4314. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  4315. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  4316. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  4317. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  4318. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  4319. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  4320. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  4321. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  4322. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  4323. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  4324. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  4325. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  4326. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  4327. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  4328. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  4329. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  4330. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  4331. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  4332. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4333. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  4334. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  4335. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  4336. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  4337. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  4338. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  4339. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  4340. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  4341. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  4342. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  4343. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  4344. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  4345. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  4346. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  4347. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  4348. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  4349. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  4350. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  4351. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  4352. };
  4353. static u32 tg3TsoFwRodata[] = {
  4354. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  4355. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  4356. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  4357. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  4358. 0x00000000,
  4359. };
  4360. static u32 tg3TsoFwData[] = {
  4361. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  4362. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4363. 0x00000000,
  4364. };
  4365. /* 5705 needs a special version of the TSO firmware. */
  4366. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  4367. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  4368. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  4369. #define TG3_TSO5_FW_START_ADDR 0x00010000
  4370. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  4371. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  4372. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  4373. #define TG3_TSO5_FW_RODATA_LEN 0x50
  4374. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  4375. #define TG3_TSO5_FW_DATA_LEN 0x20
  4376. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  4377. #define TG3_TSO5_FW_SBSS_LEN 0x28
  4378. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  4379. #define TG3_TSO5_FW_BSS_LEN 0x88
  4380. static u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  4381. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  4382. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  4383. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4384. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  4385. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  4386. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  4387. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4388. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  4389. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  4390. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  4391. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  4392. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  4393. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  4394. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  4395. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  4396. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  4397. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  4398. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  4399. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  4400. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  4401. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  4402. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  4403. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  4404. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  4405. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  4406. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  4407. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  4408. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  4409. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  4410. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  4411. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4412. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  4413. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  4414. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  4415. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  4416. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  4417. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  4418. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  4419. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  4420. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  4421. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  4422. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  4423. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  4424. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  4425. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  4426. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  4427. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  4428. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  4429. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  4430. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  4431. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  4432. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  4433. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  4434. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  4435. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  4436. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  4437. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  4438. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  4439. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  4440. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  4441. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  4442. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  4443. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  4444. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  4445. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  4446. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  4447. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4448. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  4449. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  4450. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  4451. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  4452. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  4453. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  4454. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  4455. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  4456. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  4457. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  4458. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  4459. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  4460. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  4461. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  4462. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  4463. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  4464. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  4465. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  4466. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  4467. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  4468. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  4469. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  4470. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  4471. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  4472. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  4473. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  4474. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  4475. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  4476. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  4477. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  4478. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  4479. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  4480. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  4481. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  4482. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  4483. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  4484. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  4485. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  4486. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  4487. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4488. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4489. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  4490. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  4491. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  4492. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  4493. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  4494. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  4495. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  4496. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  4497. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  4498. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4499. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4500. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  4501. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  4502. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  4503. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  4504. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4505. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  4506. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  4507. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  4508. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  4509. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  4510. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  4511. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  4512. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  4513. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  4514. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  4515. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  4516. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  4517. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  4518. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  4519. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  4520. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  4521. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  4522. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  4523. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  4524. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  4525. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  4526. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  4527. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  4528. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  4529. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  4530. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  4531. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  4532. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  4533. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  4534. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  4535. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  4536. 0x00000000, 0x00000000, 0x00000000,
  4537. };
  4538. static u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  4539. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  4540. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  4541. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  4542. 0x00000000, 0x00000000, 0x00000000,
  4543. };
  4544. static u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  4545. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  4546. 0x00000000, 0x00000000, 0x00000000,
  4547. };
  4548. /* tp->lock is held. */
  4549. static int tg3_load_tso_firmware(struct tg3 *tp)
  4550. {
  4551. struct fw_info info;
  4552. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  4553. int err, i;
  4554. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4555. return 0;
  4556. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4557. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  4558. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  4559. info.text_data = &tg3Tso5FwText[0];
  4560. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  4561. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  4562. info.rodata_data = &tg3Tso5FwRodata[0];
  4563. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  4564. info.data_len = TG3_TSO5_FW_DATA_LEN;
  4565. info.data_data = &tg3Tso5FwData[0];
  4566. cpu_base = RX_CPU_BASE;
  4567. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  4568. cpu_scratch_size = (info.text_len +
  4569. info.rodata_len +
  4570. info.data_len +
  4571. TG3_TSO5_FW_SBSS_LEN +
  4572. TG3_TSO5_FW_BSS_LEN);
  4573. } else {
  4574. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  4575. info.text_len = TG3_TSO_FW_TEXT_LEN;
  4576. info.text_data = &tg3TsoFwText[0];
  4577. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  4578. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  4579. info.rodata_data = &tg3TsoFwRodata[0];
  4580. info.data_base = TG3_TSO_FW_DATA_ADDR;
  4581. info.data_len = TG3_TSO_FW_DATA_LEN;
  4582. info.data_data = &tg3TsoFwData[0];
  4583. cpu_base = TX_CPU_BASE;
  4584. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  4585. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  4586. }
  4587. err = tg3_load_firmware_cpu(tp, cpu_base,
  4588. cpu_scratch_base, cpu_scratch_size,
  4589. &info);
  4590. if (err)
  4591. return err;
  4592. /* Now startup the cpu. */
  4593. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4594. tw32_f(cpu_base + CPU_PC, info.text_base);
  4595. for (i = 0; i < 5; i++) {
  4596. if (tr32(cpu_base + CPU_PC) == info.text_base)
  4597. break;
  4598. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4599. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  4600. tw32_f(cpu_base + CPU_PC, info.text_base);
  4601. udelay(1000);
  4602. }
  4603. if (i >= 5) {
  4604. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  4605. "to set CPU PC, is %08x should be %08x\n",
  4606. tp->dev->name, tr32(cpu_base + CPU_PC),
  4607. info.text_base);
  4608. return -ENODEV;
  4609. }
  4610. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4611. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  4612. return 0;
  4613. }
  4614. #endif /* TG3_TSO_SUPPORT != 0 */
  4615. /* tp->lock is held. */
  4616. static void __tg3_set_mac_addr(struct tg3 *tp)
  4617. {
  4618. u32 addr_high, addr_low;
  4619. int i;
  4620. addr_high = ((tp->dev->dev_addr[0] << 8) |
  4621. tp->dev->dev_addr[1]);
  4622. addr_low = ((tp->dev->dev_addr[2] << 24) |
  4623. (tp->dev->dev_addr[3] << 16) |
  4624. (tp->dev->dev_addr[4] << 8) |
  4625. (tp->dev->dev_addr[5] << 0));
  4626. for (i = 0; i < 4; i++) {
  4627. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  4628. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  4629. }
  4630. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  4631. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  4632. for (i = 0; i < 12; i++) {
  4633. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  4634. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  4635. }
  4636. }
  4637. addr_high = (tp->dev->dev_addr[0] +
  4638. tp->dev->dev_addr[1] +
  4639. tp->dev->dev_addr[2] +
  4640. tp->dev->dev_addr[3] +
  4641. tp->dev->dev_addr[4] +
  4642. tp->dev->dev_addr[5]) &
  4643. TX_BACKOFF_SEED_MASK;
  4644. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  4645. }
  4646. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  4647. {
  4648. struct tg3 *tp = netdev_priv(dev);
  4649. struct sockaddr *addr = p;
  4650. if (!is_valid_ether_addr(addr->sa_data))
  4651. return -EINVAL;
  4652. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  4653. spin_lock_bh(&tp->lock);
  4654. __tg3_set_mac_addr(tp);
  4655. spin_unlock_bh(&tp->lock);
  4656. return 0;
  4657. }
  4658. /* tp->lock is held. */
  4659. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  4660. dma_addr_t mapping, u32 maxlen_flags,
  4661. u32 nic_addr)
  4662. {
  4663. tg3_write_mem(tp,
  4664. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  4665. ((u64) mapping >> 32));
  4666. tg3_write_mem(tp,
  4667. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  4668. ((u64) mapping & 0xffffffff));
  4669. tg3_write_mem(tp,
  4670. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  4671. maxlen_flags);
  4672. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  4673. tg3_write_mem(tp,
  4674. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  4675. nic_addr);
  4676. }
  4677. static void __tg3_set_rx_mode(struct net_device *);
  4678. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  4679. {
  4680. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  4681. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  4682. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  4683. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  4684. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4685. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  4686. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  4687. }
  4688. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  4689. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  4690. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4691. u32 val = ec->stats_block_coalesce_usecs;
  4692. if (!netif_carrier_ok(tp->dev))
  4693. val = 0;
  4694. tw32(HOSTCC_STAT_COAL_TICKS, val);
  4695. }
  4696. }
  4697. /* tp->lock is held. */
  4698. static int tg3_reset_hw(struct tg3 *tp)
  4699. {
  4700. u32 val, rdmac_mode;
  4701. int i, err, limit;
  4702. tg3_disable_ints(tp);
  4703. tg3_stop_fw(tp);
  4704. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  4705. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  4706. tg3_abort_hw(tp, 1);
  4707. }
  4708. err = tg3_chip_reset(tp);
  4709. if (err)
  4710. return err;
  4711. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  4712. /* This works around an issue with Athlon chipsets on
  4713. * B3 tigon3 silicon. This bit has no effect on any
  4714. * other revision. But do not set this on PCI Express
  4715. * chips.
  4716. */
  4717. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  4718. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  4719. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4720. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4721. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  4722. val = tr32(TG3PCI_PCISTATE);
  4723. val |= PCISTATE_RETRY_SAME_DMA;
  4724. tw32(TG3PCI_PCISTATE, val);
  4725. }
  4726. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  4727. /* Enable some hw fixes. */
  4728. val = tr32(TG3PCI_MSI_DATA);
  4729. val |= (1 << 26) | (1 << 28) | (1 << 29);
  4730. tw32(TG3PCI_MSI_DATA, val);
  4731. }
  4732. /* Descriptor ring init may make accesses to the
  4733. * NIC SRAM area to setup the TX descriptors, so we
  4734. * can only do this after the hardware has been
  4735. * successfully reset.
  4736. */
  4737. tg3_init_rings(tp);
  4738. /* This value is determined during the probe time DMA
  4739. * engine test, tg3_test_dma.
  4740. */
  4741. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  4742. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  4743. GRC_MODE_4X_NIC_SEND_RINGS |
  4744. GRC_MODE_NO_TX_PHDR_CSUM |
  4745. GRC_MODE_NO_RX_PHDR_CSUM);
  4746. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  4747. if (tp->tg3_flags & TG3_FLAG_NO_TX_PSEUDO_CSUM)
  4748. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  4749. if (tp->tg3_flags & TG3_FLAG_NO_RX_PSEUDO_CSUM)
  4750. tp->grc_mode |= GRC_MODE_NO_RX_PHDR_CSUM;
  4751. tw32(GRC_MODE,
  4752. tp->grc_mode |
  4753. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  4754. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  4755. val = tr32(GRC_MISC_CFG);
  4756. val &= ~0xff;
  4757. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4758. tw32(GRC_MISC_CFG, val);
  4759. /* Initialize MBUF/DESC pool. */
  4760. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  4761. /* Do nothing. */
  4762. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  4763. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  4764. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  4765. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  4766. else
  4767. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  4768. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  4769. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  4770. }
  4771. #if TG3_TSO_SUPPORT != 0
  4772. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  4773. int fw_len;
  4774. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  4775. TG3_TSO5_FW_RODATA_LEN +
  4776. TG3_TSO5_FW_DATA_LEN +
  4777. TG3_TSO5_FW_SBSS_LEN +
  4778. TG3_TSO5_FW_BSS_LEN);
  4779. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  4780. tw32(BUFMGR_MB_POOL_ADDR,
  4781. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  4782. tw32(BUFMGR_MB_POOL_SIZE,
  4783. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  4784. }
  4785. #endif
  4786. if (tp->dev->mtu <= ETH_DATA_LEN) {
  4787. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  4788. tp->bufmgr_config.mbuf_read_dma_low_water);
  4789. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  4790. tp->bufmgr_config.mbuf_mac_rx_low_water);
  4791. tw32(BUFMGR_MB_HIGH_WATER,
  4792. tp->bufmgr_config.mbuf_high_water);
  4793. } else {
  4794. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  4795. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  4796. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  4797. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  4798. tw32(BUFMGR_MB_HIGH_WATER,
  4799. tp->bufmgr_config.mbuf_high_water_jumbo);
  4800. }
  4801. tw32(BUFMGR_DMA_LOW_WATER,
  4802. tp->bufmgr_config.dma_low_water);
  4803. tw32(BUFMGR_DMA_HIGH_WATER,
  4804. tp->bufmgr_config.dma_high_water);
  4805. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  4806. for (i = 0; i < 2000; i++) {
  4807. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  4808. break;
  4809. udelay(10);
  4810. }
  4811. if (i >= 2000) {
  4812. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  4813. tp->dev->name);
  4814. return -ENODEV;
  4815. }
  4816. /* Setup replenish threshold. */
  4817. tw32(RCVBDI_STD_THRESH, tp->rx_pending / 8);
  4818. /* Initialize TG3_BDINFO's at:
  4819. * RCVDBDI_STD_BD: standard eth size rx ring
  4820. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  4821. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  4822. *
  4823. * like so:
  4824. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  4825. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  4826. * ring attribute flags
  4827. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  4828. *
  4829. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  4830. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  4831. *
  4832. * The size of each ring is fixed in the firmware, but the location is
  4833. * configurable.
  4834. */
  4835. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4836. ((u64) tp->rx_std_mapping >> 32));
  4837. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  4838. ((u64) tp->rx_std_mapping & 0xffffffff));
  4839. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  4840. NIC_SRAM_RX_BUFFER_DESC);
  4841. /* Don't even try to program the JUMBO/MINI buffer descriptor
  4842. * configs on 5705.
  4843. */
  4844. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4845. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4846. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  4847. } else {
  4848. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4849. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  4850. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4851. BDINFO_FLAGS_DISABLED);
  4852. /* Setup replenish threshold. */
  4853. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  4854. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4855. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4856. ((u64) tp->rx_jumbo_mapping >> 32));
  4857. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  4858. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  4859. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4860. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  4861. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  4862. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  4863. } else {
  4864. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4865. BDINFO_FLAGS_DISABLED);
  4866. }
  4867. }
  4868. /* There is only one send ring on 5705/5750, no need to explicitly
  4869. * disable the others.
  4870. */
  4871. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4872. /* Clear out send RCB ring in SRAM. */
  4873. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  4874. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  4875. BDINFO_FLAGS_DISABLED);
  4876. }
  4877. tp->tx_prod = 0;
  4878. tp->tx_cons = 0;
  4879. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  4880. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  4881. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  4882. tp->tx_desc_mapping,
  4883. (TG3_TX_RING_SIZE <<
  4884. BDINFO_FLAGS_MAXLEN_SHIFT),
  4885. NIC_SRAM_TX_BUFFER_DESC);
  4886. /* There is only one receive return ring on 5705/5750, no need
  4887. * to explicitly disable the others.
  4888. */
  4889. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4890. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  4891. i += TG3_BDINFO_SIZE) {
  4892. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  4893. BDINFO_FLAGS_DISABLED);
  4894. }
  4895. }
  4896. tp->rx_rcb_ptr = 0;
  4897. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  4898. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  4899. tp->rx_rcb_mapping,
  4900. (TG3_RX_RCB_RING_SIZE(tp) <<
  4901. BDINFO_FLAGS_MAXLEN_SHIFT),
  4902. 0);
  4903. tp->rx_std_ptr = tp->rx_pending;
  4904. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  4905. tp->rx_std_ptr);
  4906. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  4907. tp->rx_jumbo_pending : 0;
  4908. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  4909. tp->rx_jumbo_ptr);
  4910. /* Initialize MAC address and backoff seed. */
  4911. __tg3_set_mac_addr(tp);
  4912. /* MTU + ethernet header + FCS + optional VLAN tag */
  4913. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  4914. /* The slot time is changed by tg3_setup_phy if we
  4915. * run at gigabit with half duplex.
  4916. */
  4917. tw32(MAC_TX_LENGTHS,
  4918. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4919. (6 << TX_LENGTHS_IPG_SHIFT) |
  4920. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4921. /* Receive rules. */
  4922. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  4923. tw32(RCVLPC_CONFIG, 0x0181);
  4924. /* Calculate RDMAC_MODE setting early, we need it to determine
  4925. * the RCVLPC_STATE_ENABLE mask.
  4926. */
  4927. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  4928. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  4929. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  4930. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  4931. RDMAC_MODE_LNGREAD_ENAB);
  4932. if (tp->tg3_flags & TG3_FLAG_SPLIT_MODE)
  4933. rdmac_mode |= RDMAC_MODE_SPLIT_ENABLE;
  4934. /* If statement applies to 5705 and 5750 PCI devices only */
  4935. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  4936. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  4937. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  4938. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  4939. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  4940. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  4941. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  4942. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  4943. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  4944. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  4945. }
  4946. }
  4947. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  4948. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  4949. #if TG3_TSO_SUPPORT != 0
  4950. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4951. rdmac_mode |= (1 << 27);
  4952. #endif
  4953. /* Receive/send statistics. */
  4954. if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  4955. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  4956. val = tr32(RCVLPC_STATS_ENABLE);
  4957. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  4958. tw32(RCVLPC_STATS_ENABLE, val);
  4959. } else {
  4960. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  4961. }
  4962. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  4963. tw32(SNDDATAI_STATSENAB, 0xffffff);
  4964. tw32(SNDDATAI_STATSCTRL,
  4965. (SNDDATAI_SCTRL_ENABLE |
  4966. SNDDATAI_SCTRL_FASTUPD));
  4967. /* Setup host coalescing engine. */
  4968. tw32(HOSTCC_MODE, 0);
  4969. for (i = 0; i < 2000; i++) {
  4970. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  4971. break;
  4972. udelay(10);
  4973. }
  4974. __tg3_set_coalesce(tp, &tp->coal);
  4975. /* set status block DMA address */
  4976. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4977. ((u64) tp->status_mapping >> 32));
  4978. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  4979. ((u64) tp->status_mapping & 0xffffffff));
  4980. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4981. /* Status/statistics block address. See tg3_timer,
  4982. * the tg3_periodic_fetch_stats call there, and
  4983. * tg3_get_stats to see how this works for 5705/5750 chips.
  4984. */
  4985. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4986. ((u64) tp->stats_mapping >> 32));
  4987. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  4988. ((u64) tp->stats_mapping & 0xffffffff));
  4989. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  4990. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  4991. }
  4992. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  4993. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  4994. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  4995. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  4996. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  4997. /* Clear statistics/status block in chip, and status block in ram. */
  4998. for (i = NIC_SRAM_STATS_BLK;
  4999. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  5000. i += sizeof(u32)) {
  5001. tg3_write_mem(tp, i, 0);
  5002. udelay(40);
  5003. }
  5004. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  5005. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5006. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  5007. /* reset to prevent losing 1st rx packet intermittently */
  5008. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5009. udelay(10);
  5010. }
  5011. tp->mac_mode = MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  5012. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  5013. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  5014. udelay(40);
  5015. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  5016. * If TG3_FLAG_EEPROM_WRITE_PROT is set, we should read the
  5017. * register to preserve the GPIO settings for LOMs. The GPIOs,
  5018. * whether used as inputs or outputs, are set by boot code after
  5019. * reset.
  5020. */
  5021. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  5022. u32 gpio_mask;
  5023. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE2 |
  5024. GRC_LCLCTRL_GPIO_OUTPUT0 | GRC_LCLCTRL_GPIO_OUTPUT2;
  5025. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  5026. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  5027. GRC_LCLCTRL_GPIO_OUTPUT3;
  5028. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  5029. /* GPIO1 must be driven high for eeprom write protect */
  5030. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  5031. GRC_LCLCTRL_GPIO_OUTPUT1);
  5032. }
  5033. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5034. udelay(100);
  5035. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  5036. tp->last_tag = 0;
  5037. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5038. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  5039. udelay(40);
  5040. }
  5041. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  5042. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  5043. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  5044. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  5045. WDMAC_MODE_LNGREAD_ENAB);
  5046. /* If statement applies to 5705 and 5750 PCI devices only */
  5047. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5048. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5049. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  5050. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  5051. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5052. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5053. /* nothing */
  5054. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5055. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  5056. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  5057. val |= WDMAC_MODE_RX_ACCEL;
  5058. }
  5059. }
  5060. tw32_f(WDMAC_MODE, val);
  5061. udelay(40);
  5062. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  5063. val = tr32(TG3PCI_X_CAPS);
  5064. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  5065. val &= ~PCIX_CAPS_BURST_MASK;
  5066. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  5067. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5068. val &= ~(PCIX_CAPS_SPLIT_MASK | PCIX_CAPS_BURST_MASK);
  5069. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  5070. if (tp->tg3_flags & TG3_FLAG_SPLIT_MODE)
  5071. val |= (tp->split_mode_max_reqs <<
  5072. PCIX_CAPS_SPLIT_SHIFT);
  5073. }
  5074. tw32(TG3PCI_X_CAPS, val);
  5075. }
  5076. tw32_f(RDMAC_MODE, rdmac_mode);
  5077. udelay(40);
  5078. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  5079. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5080. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  5081. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  5082. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  5083. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  5084. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  5085. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  5086. #if TG3_TSO_SUPPORT != 0
  5087. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5088. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  5089. #endif
  5090. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  5091. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  5092. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  5093. err = tg3_load_5701_a0_firmware_fix(tp);
  5094. if (err)
  5095. return err;
  5096. }
  5097. #if TG3_TSO_SUPPORT != 0
  5098. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5099. err = tg3_load_tso_firmware(tp);
  5100. if (err)
  5101. return err;
  5102. }
  5103. #endif
  5104. tp->tx_mode = TX_MODE_ENABLE;
  5105. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5106. udelay(100);
  5107. tp->rx_mode = RX_MODE_ENABLE;
  5108. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5109. udelay(10);
  5110. if (tp->link_config.phy_is_low_power) {
  5111. tp->link_config.phy_is_low_power = 0;
  5112. tp->link_config.speed = tp->link_config.orig_speed;
  5113. tp->link_config.duplex = tp->link_config.orig_duplex;
  5114. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  5115. }
  5116. tp->mi_mode = MAC_MI_MODE_BASE;
  5117. tw32_f(MAC_MI_MODE, tp->mi_mode);
  5118. udelay(80);
  5119. tw32(MAC_LED_CTRL, tp->led_ctrl);
  5120. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  5121. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5122. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5123. udelay(10);
  5124. }
  5125. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5126. udelay(10);
  5127. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5128. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  5129. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  5130. /* Set drive transmission level to 1.2V */
  5131. /* only if the signal pre-emphasis bit is not set */
  5132. val = tr32(MAC_SERDES_CFG);
  5133. val &= 0xfffff000;
  5134. val |= 0x880;
  5135. tw32(MAC_SERDES_CFG, val);
  5136. }
  5137. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  5138. tw32(MAC_SERDES_CFG, 0x616000);
  5139. }
  5140. /* Prevent chip from dropping frames when flow control
  5141. * is enabled.
  5142. */
  5143. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  5144. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  5145. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  5146. /* Use hardware link auto-negotiation */
  5147. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  5148. }
  5149. err = tg3_setup_phy(tp, 1);
  5150. if (err)
  5151. return err;
  5152. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  5153. u32 tmp;
  5154. /* Clear CRC stats. */
  5155. if (!tg3_readphy(tp, 0x1e, &tmp)) {
  5156. tg3_writephy(tp, 0x1e, tmp | 0x8000);
  5157. tg3_readphy(tp, 0x14, &tmp);
  5158. }
  5159. }
  5160. __tg3_set_rx_mode(tp->dev);
  5161. /* Initialize receive rules. */
  5162. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  5163. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5164. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  5165. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5166. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5167. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5168. limit = 8;
  5169. else
  5170. limit = 16;
  5171. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  5172. limit -= 4;
  5173. switch (limit) {
  5174. case 16:
  5175. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  5176. case 15:
  5177. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  5178. case 14:
  5179. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  5180. case 13:
  5181. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  5182. case 12:
  5183. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  5184. case 11:
  5185. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  5186. case 10:
  5187. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  5188. case 9:
  5189. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  5190. case 8:
  5191. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  5192. case 7:
  5193. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  5194. case 6:
  5195. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  5196. case 5:
  5197. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  5198. case 4:
  5199. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  5200. case 3:
  5201. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  5202. case 2:
  5203. case 1:
  5204. default:
  5205. break;
  5206. };
  5207. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  5208. return 0;
  5209. }
  5210. /* Called at device open time to get the chip ready for
  5211. * packet processing. Invoked with tp->lock held.
  5212. */
  5213. static int tg3_init_hw(struct tg3 *tp)
  5214. {
  5215. int err;
  5216. /* Force the chip into D0. */
  5217. err = tg3_set_power_state(tp, 0);
  5218. if (err)
  5219. goto out;
  5220. tg3_switch_clocks(tp);
  5221. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  5222. err = tg3_reset_hw(tp);
  5223. out:
  5224. return err;
  5225. }
  5226. #define TG3_STAT_ADD32(PSTAT, REG) \
  5227. do { u32 __val = tr32(REG); \
  5228. (PSTAT)->low += __val; \
  5229. if ((PSTAT)->low < __val) \
  5230. (PSTAT)->high += 1; \
  5231. } while (0)
  5232. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  5233. {
  5234. struct tg3_hw_stats *sp = tp->hw_stats;
  5235. if (!netif_carrier_ok(tp->dev))
  5236. return;
  5237. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  5238. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  5239. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  5240. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  5241. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  5242. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  5243. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  5244. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  5245. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  5246. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  5247. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  5248. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  5249. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  5250. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  5251. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  5252. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  5253. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  5254. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  5255. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  5256. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  5257. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  5258. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  5259. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  5260. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  5261. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  5262. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  5263. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  5264. }
  5265. static void tg3_timer(unsigned long __opaque)
  5266. {
  5267. struct tg3 *tp = (struct tg3 *) __opaque;
  5268. spin_lock(&tp->lock);
  5269. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  5270. /* All of this garbage is because when using non-tagged
  5271. * IRQ status the mailbox/status_block protocol the chip
  5272. * uses with the cpu is race prone.
  5273. */
  5274. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  5275. tw32(GRC_LOCAL_CTRL,
  5276. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  5277. } else {
  5278. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5279. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  5280. }
  5281. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  5282. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  5283. spin_unlock(&tp->lock);
  5284. schedule_work(&tp->reset_task);
  5285. return;
  5286. }
  5287. }
  5288. /* This part only runs once per second. */
  5289. if (!--tp->timer_counter) {
  5290. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5291. tg3_periodic_fetch_stats(tp);
  5292. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  5293. u32 mac_stat;
  5294. int phy_event;
  5295. mac_stat = tr32(MAC_STATUS);
  5296. phy_event = 0;
  5297. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  5298. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  5299. phy_event = 1;
  5300. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  5301. phy_event = 1;
  5302. if (phy_event)
  5303. tg3_setup_phy(tp, 0);
  5304. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  5305. u32 mac_stat = tr32(MAC_STATUS);
  5306. int need_setup = 0;
  5307. if (netif_carrier_ok(tp->dev) &&
  5308. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  5309. need_setup = 1;
  5310. }
  5311. if (! netif_carrier_ok(tp->dev) &&
  5312. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  5313. MAC_STATUS_SIGNAL_DET))) {
  5314. need_setup = 1;
  5315. }
  5316. if (need_setup) {
  5317. tw32_f(MAC_MODE,
  5318. (tp->mac_mode &
  5319. ~MAC_MODE_PORT_MODE_MASK));
  5320. udelay(40);
  5321. tw32_f(MAC_MODE, tp->mac_mode);
  5322. udelay(40);
  5323. tg3_setup_phy(tp, 0);
  5324. }
  5325. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  5326. tg3_serdes_parallel_detect(tp);
  5327. tp->timer_counter = tp->timer_multiplier;
  5328. }
  5329. /* Heartbeat is only sent once every 2 seconds. */
  5330. if (!--tp->asf_counter) {
  5331. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5332. u32 val;
  5333. tg3_write_mem_fast(tp, NIC_SRAM_FW_CMD_MBOX,
  5334. FWCMD_NICDRV_ALIVE2);
  5335. tg3_write_mem_fast(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  5336. /* 5 seconds timeout */
  5337. tg3_write_mem_fast(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  5338. val = tr32(GRC_RX_CPU_EVENT);
  5339. val |= (1 << 14);
  5340. tw32(GRC_RX_CPU_EVENT, val);
  5341. }
  5342. tp->asf_counter = tp->asf_multiplier;
  5343. }
  5344. spin_unlock(&tp->lock);
  5345. tp->timer.expires = jiffies + tp->timer_offset;
  5346. add_timer(&tp->timer);
  5347. }
  5348. static int tg3_test_interrupt(struct tg3 *tp)
  5349. {
  5350. struct net_device *dev = tp->dev;
  5351. int err, i;
  5352. u32 int_mbox = 0;
  5353. if (!netif_running(dev))
  5354. return -ENODEV;
  5355. tg3_disable_ints(tp);
  5356. free_irq(tp->pdev->irq, dev);
  5357. err = request_irq(tp->pdev->irq, tg3_test_isr,
  5358. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5359. if (err)
  5360. return err;
  5361. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  5362. tg3_enable_ints(tp);
  5363. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  5364. HOSTCC_MODE_NOW);
  5365. for (i = 0; i < 5; i++) {
  5366. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  5367. TG3_64BIT_REG_LOW);
  5368. if (int_mbox != 0)
  5369. break;
  5370. msleep(10);
  5371. }
  5372. tg3_disable_ints(tp);
  5373. free_irq(tp->pdev->irq, dev);
  5374. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  5375. err = request_irq(tp->pdev->irq, tg3_msi,
  5376. SA_SAMPLE_RANDOM, dev->name, dev);
  5377. else {
  5378. irqreturn_t (*fn)(int, void *, struct pt_regs *)=tg3_interrupt;
  5379. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5380. fn = tg3_interrupt_tagged;
  5381. err = request_irq(tp->pdev->irq, fn,
  5382. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5383. }
  5384. if (err)
  5385. return err;
  5386. if (int_mbox != 0)
  5387. return 0;
  5388. return -EIO;
  5389. }
  5390. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  5391. * successfully restored
  5392. */
  5393. static int tg3_test_msi(struct tg3 *tp)
  5394. {
  5395. struct net_device *dev = tp->dev;
  5396. int err;
  5397. u16 pci_cmd;
  5398. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  5399. return 0;
  5400. /* Turn off SERR reporting in case MSI terminates with Master
  5401. * Abort.
  5402. */
  5403. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  5404. pci_write_config_word(tp->pdev, PCI_COMMAND,
  5405. pci_cmd & ~PCI_COMMAND_SERR);
  5406. err = tg3_test_interrupt(tp);
  5407. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  5408. if (!err)
  5409. return 0;
  5410. /* other failures */
  5411. if (err != -EIO)
  5412. return err;
  5413. /* MSI test failed, go back to INTx mode */
  5414. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  5415. "switching to INTx mode. Please report this failure to "
  5416. "the PCI maintainer and include system chipset information.\n",
  5417. tp->dev->name);
  5418. free_irq(tp->pdev->irq, dev);
  5419. pci_disable_msi(tp->pdev);
  5420. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5421. {
  5422. irqreturn_t (*fn)(int, void *, struct pt_regs *)=tg3_interrupt;
  5423. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5424. fn = tg3_interrupt_tagged;
  5425. err = request_irq(tp->pdev->irq, fn,
  5426. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5427. }
  5428. if (err)
  5429. return err;
  5430. /* Need to reset the chip because the MSI cycle may have terminated
  5431. * with Master Abort.
  5432. */
  5433. tg3_full_lock(tp, 1);
  5434. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5435. err = tg3_init_hw(tp);
  5436. tg3_full_unlock(tp);
  5437. if (err)
  5438. free_irq(tp->pdev->irq, dev);
  5439. return err;
  5440. }
  5441. static int tg3_open(struct net_device *dev)
  5442. {
  5443. struct tg3 *tp = netdev_priv(dev);
  5444. int err;
  5445. tg3_full_lock(tp, 0);
  5446. tg3_disable_ints(tp);
  5447. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  5448. tg3_full_unlock(tp);
  5449. /* The placement of this call is tied
  5450. * to the setup and use of Host TX descriptors.
  5451. */
  5452. err = tg3_alloc_consistent(tp);
  5453. if (err)
  5454. return err;
  5455. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  5456. (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5750_AX) &&
  5457. (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5750_BX)) {
  5458. /* All MSI supporting chips should support tagged
  5459. * status. Assert that this is the case.
  5460. */
  5461. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  5462. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  5463. "Not using MSI.\n", tp->dev->name);
  5464. } else if (pci_enable_msi(tp->pdev) == 0) {
  5465. u32 msi_mode;
  5466. msi_mode = tr32(MSGINT_MODE);
  5467. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  5468. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  5469. }
  5470. }
  5471. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  5472. err = request_irq(tp->pdev->irq, tg3_msi,
  5473. SA_SAMPLE_RANDOM, dev->name, dev);
  5474. else {
  5475. irqreturn_t (*fn)(int, void *, struct pt_regs *)=tg3_interrupt;
  5476. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5477. fn = tg3_interrupt_tagged;
  5478. err = request_irq(tp->pdev->irq, fn,
  5479. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5480. }
  5481. if (err) {
  5482. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5483. pci_disable_msi(tp->pdev);
  5484. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5485. }
  5486. tg3_free_consistent(tp);
  5487. return err;
  5488. }
  5489. tg3_full_lock(tp, 0);
  5490. err = tg3_init_hw(tp);
  5491. if (err) {
  5492. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5493. tg3_free_rings(tp);
  5494. } else {
  5495. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5496. tp->timer_offset = HZ;
  5497. else
  5498. tp->timer_offset = HZ / 10;
  5499. BUG_ON(tp->timer_offset > HZ);
  5500. tp->timer_counter = tp->timer_multiplier =
  5501. (HZ / tp->timer_offset);
  5502. tp->asf_counter = tp->asf_multiplier =
  5503. ((HZ / tp->timer_offset) * 2);
  5504. init_timer(&tp->timer);
  5505. tp->timer.expires = jiffies + tp->timer_offset;
  5506. tp->timer.data = (unsigned long) tp;
  5507. tp->timer.function = tg3_timer;
  5508. }
  5509. tg3_full_unlock(tp);
  5510. if (err) {
  5511. free_irq(tp->pdev->irq, dev);
  5512. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5513. pci_disable_msi(tp->pdev);
  5514. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5515. }
  5516. tg3_free_consistent(tp);
  5517. return err;
  5518. }
  5519. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5520. err = tg3_test_msi(tp);
  5521. if (err) {
  5522. tg3_full_lock(tp, 0);
  5523. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5524. pci_disable_msi(tp->pdev);
  5525. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5526. }
  5527. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5528. tg3_free_rings(tp);
  5529. tg3_free_consistent(tp);
  5530. tg3_full_unlock(tp);
  5531. return err;
  5532. }
  5533. }
  5534. tg3_full_lock(tp, 0);
  5535. add_timer(&tp->timer);
  5536. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  5537. tg3_enable_ints(tp);
  5538. tg3_full_unlock(tp);
  5539. netif_start_queue(dev);
  5540. return 0;
  5541. }
  5542. #if 0
  5543. /*static*/ void tg3_dump_state(struct tg3 *tp)
  5544. {
  5545. u32 val32, val32_2, val32_3, val32_4, val32_5;
  5546. u16 val16;
  5547. int i;
  5548. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  5549. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  5550. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  5551. val16, val32);
  5552. /* MAC block */
  5553. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  5554. tr32(MAC_MODE), tr32(MAC_STATUS));
  5555. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  5556. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  5557. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  5558. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  5559. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  5560. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  5561. /* Send data initiator control block */
  5562. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  5563. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  5564. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  5565. tr32(SNDDATAI_STATSCTRL));
  5566. /* Send data completion control block */
  5567. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  5568. /* Send BD ring selector block */
  5569. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  5570. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  5571. /* Send BD initiator control block */
  5572. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  5573. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  5574. /* Send BD completion control block */
  5575. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  5576. /* Receive list placement control block */
  5577. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  5578. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  5579. printk(" RCVLPC_STATSCTRL[%08x]\n",
  5580. tr32(RCVLPC_STATSCTRL));
  5581. /* Receive data and receive BD initiator control block */
  5582. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  5583. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  5584. /* Receive data completion control block */
  5585. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  5586. tr32(RCVDCC_MODE));
  5587. /* Receive BD initiator control block */
  5588. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  5589. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  5590. /* Receive BD completion control block */
  5591. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  5592. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  5593. /* Receive list selector control block */
  5594. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  5595. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  5596. /* Mbuf cluster free block */
  5597. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  5598. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  5599. /* Host coalescing control block */
  5600. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  5601. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  5602. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  5603. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5604. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  5605. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  5606. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5607. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  5608. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  5609. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  5610. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  5611. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  5612. /* Memory arbiter control block */
  5613. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  5614. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  5615. /* Buffer manager control block */
  5616. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  5617. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  5618. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  5619. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  5620. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  5621. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  5622. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  5623. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  5624. /* Read DMA control block */
  5625. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  5626. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  5627. /* Write DMA control block */
  5628. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  5629. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  5630. /* DMA completion block */
  5631. printk("DEBUG: DMAC_MODE[%08x]\n",
  5632. tr32(DMAC_MODE));
  5633. /* GRC block */
  5634. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  5635. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  5636. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  5637. tr32(GRC_LOCAL_CTRL));
  5638. /* TG3_BDINFOs */
  5639. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  5640. tr32(RCVDBDI_JUMBO_BD + 0x0),
  5641. tr32(RCVDBDI_JUMBO_BD + 0x4),
  5642. tr32(RCVDBDI_JUMBO_BD + 0x8),
  5643. tr32(RCVDBDI_JUMBO_BD + 0xc));
  5644. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  5645. tr32(RCVDBDI_STD_BD + 0x0),
  5646. tr32(RCVDBDI_STD_BD + 0x4),
  5647. tr32(RCVDBDI_STD_BD + 0x8),
  5648. tr32(RCVDBDI_STD_BD + 0xc));
  5649. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  5650. tr32(RCVDBDI_MINI_BD + 0x0),
  5651. tr32(RCVDBDI_MINI_BD + 0x4),
  5652. tr32(RCVDBDI_MINI_BD + 0x8),
  5653. tr32(RCVDBDI_MINI_BD + 0xc));
  5654. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  5655. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  5656. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  5657. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  5658. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  5659. val32, val32_2, val32_3, val32_4);
  5660. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  5661. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  5662. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  5663. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  5664. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  5665. val32, val32_2, val32_3, val32_4);
  5666. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  5667. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  5668. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  5669. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  5670. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  5671. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  5672. val32, val32_2, val32_3, val32_4, val32_5);
  5673. /* SW status block */
  5674. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  5675. tp->hw_status->status,
  5676. tp->hw_status->status_tag,
  5677. tp->hw_status->rx_jumbo_consumer,
  5678. tp->hw_status->rx_consumer,
  5679. tp->hw_status->rx_mini_consumer,
  5680. tp->hw_status->idx[0].rx_producer,
  5681. tp->hw_status->idx[0].tx_consumer);
  5682. /* SW statistics block */
  5683. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  5684. ((u32 *)tp->hw_stats)[0],
  5685. ((u32 *)tp->hw_stats)[1],
  5686. ((u32 *)tp->hw_stats)[2],
  5687. ((u32 *)tp->hw_stats)[3]);
  5688. /* Mailboxes */
  5689. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  5690. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  5691. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  5692. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  5693. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  5694. /* NIC side send descriptors. */
  5695. for (i = 0; i < 6; i++) {
  5696. unsigned long txd;
  5697. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  5698. + (i * sizeof(struct tg3_tx_buffer_desc));
  5699. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  5700. i,
  5701. readl(txd + 0x0), readl(txd + 0x4),
  5702. readl(txd + 0x8), readl(txd + 0xc));
  5703. }
  5704. /* NIC side RX descriptors. */
  5705. for (i = 0; i < 6; i++) {
  5706. unsigned long rxd;
  5707. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  5708. + (i * sizeof(struct tg3_rx_buffer_desc));
  5709. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  5710. i,
  5711. readl(rxd + 0x0), readl(rxd + 0x4),
  5712. readl(rxd + 0x8), readl(rxd + 0xc));
  5713. rxd += (4 * sizeof(u32));
  5714. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  5715. i,
  5716. readl(rxd + 0x0), readl(rxd + 0x4),
  5717. readl(rxd + 0x8), readl(rxd + 0xc));
  5718. }
  5719. for (i = 0; i < 6; i++) {
  5720. unsigned long rxd;
  5721. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  5722. + (i * sizeof(struct tg3_rx_buffer_desc));
  5723. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  5724. i,
  5725. readl(rxd + 0x0), readl(rxd + 0x4),
  5726. readl(rxd + 0x8), readl(rxd + 0xc));
  5727. rxd += (4 * sizeof(u32));
  5728. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  5729. i,
  5730. readl(rxd + 0x0), readl(rxd + 0x4),
  5731. readl(rxd + 0x8), readl(rxd + 0xc));
  5732. }
  5733. }
  5734. #endif
  5735. static struct net_device_stats *tg3_get_stats(struct net_device *);
  5736. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  5737. static int tg3_close(struct net_device *dev)
  5738. {
  5739. struct tg3 *tp = netdev_priv(dev);
  5740. netif_stop_queue(dev);
  5741. del_timer_sync(&tp->timer);
  5742. tg3_full_lock(tp, 1);
  5743. #if 0
  5744. tg3_dump_state(tp);
  5745. #endif
  5746. tg3_disable_ints(tp);
  5747. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5748. tg3_free_rings(tp);
  5749. tp->tg3_flags &=
  5750. ~(TG3_FLAG_INIT_COMPLETE |
  5751. TG3_FLAG_GOT_SERDES_FLOWCTL);
  5752. netif_carrier_off(tp->dev);
  5753. tg3_full_unlock(tp);
  5754. free_irq(tp->pdev->irq, dev);
  5755. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5756. pci_disable_msi(tp->pdev);
  5757. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5758. }
  5759. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  5760. sizeof(tp->net_stats_prev));
  5761. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  5762. sizeof(tp->estats_prev));
  5763. tg3_free_consistent(tp);
  5764. return 0;
  5765. }
  5766. static inline unsigned long get_stat64(tg3_stat64_t *val)
  5767. {
  5768. unsigned long ret;
  5769. #if (BITS_PER_LONG == 32)
  5770. ret = val->low;
  5771. #else
  5772. ret = ((u64)val->high << 32) | ((u64)val->low);
  5773. #endif
  5774. return ret;
  5775. }
  5776. static unsigned long calc_crc_errors(struct tg3 *tp)
  5777. {
  5778. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  5779. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  5780. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  5781. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  5782. u32 val;
  5783. spin_lock_bh(&tp->lock);
  5784. if (!tg3_readphy(tp, 0x1e, &val)) {
  5785. tg3_writephy(tp, 0x1e, val | 0x8000);
  5786. tg3_readphy(tp, 0x14, &val);
  5787. } else
  5788. val = 0;
  5789. spin_unlock_bh(&tp->lock);
  5790. tp->phy_crc_errors += val;
  5791. return tp->phy_crc_errors;
  5792. }
  5793. return get_stat64(&hw_stats->rx_fcs_errors);
  5794. }
  5795. #define ESTAT_ADD(member) \
  5796. estats->member = old_estats->member + \
  5797. get_stat64(&hw_stats->member)
  5798. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  5799. {
  5800. struct tg3_ethtool_stats *estats = &tp->estats;
  5801. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  5802. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  5803. if (!hw_stats)
  5804. return old_estats;
  5805. ESTAT_ADD(rx_octets);
  5806. ESTAT_ADD(rx_fragments);
  5807. ESTAT_ADD(rx_ucast_packets);
  5808. ESTAT_ADD(rx_mcast_packets);
  5809. ESTAT_ADD(rx_bcast_packets);
  5810. ESTAT_ADD(rx_fcs_errors);
  5811. ESTAT_ADD(rx_align_errors);
  5812. ESTAT_ADD(rx_xon_pause_rcvd);
  5813. ESTAT_ADD(rx_xoff_pause_rcvd);
  5814. ESTAT_ADD(rx_mac_ctrl_rcvd);
  5815. ESTAT_ADD(rx_xoff_entered);
  5816. ESTAT_ADD(rx_frame_too_long_errors);
  5817. ESTAT_ADD(rx_jabbers);
  5818. ESTAT_ADD(rx_undersize_packets);
  5819. ESTAT_ADD(rx_in_length_errors);
  5820. ESTAT_ADD(rx_out_length_errors);
  5821. ESTAT_ADD(rx_64_or_less_octet_packets);
  5822. ESTAT_ADD(rx_65_to_127_octet_packets);
  5823. ESTAT_ADD(rx_128_to_255_octet_packets);
  5824. ESTAT_ADD(rx_256_to_511_octet_packets);
  5825. ESTAT_ADD(rx_512_to_1023_octet_packets);
  5826. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  5827. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  5828. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  5829. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  5830. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  5831. ESTAT_ADD(tx_octets);
  5832. ESTAT_ADD(tx_collisions);
  5833. ESTAT_ADD(tx_xon_sent);
  5834. ESTAT_ADD(tx_xoff_sent);
  5835. ESTAT_ADD(tx_flow_control);
  5836. ESTAT_ADD(tx_mac_errors);
  5837. ESTAT_ADD(tx_single_collisions);
  5838. ESTAT_ADD(tx_mult_collisions);
  5839. ESTAT_ADD(tx_deferred);
  5840. ESTAT_ADD(tx_excessive_collisions);
  5841. ESTAT_ADD(tx_late_collisions);
  5842. ESTAT_ADD(tx_collide_2times);
  5843. ESTAT_ADD(tx_collide_3times);
  5844. ESTAT_ADD(tx_collide_4times);
  5845. ESTAT_ADD(tx_collide_5times);
  5846. ESTAT_ADD(tx_collide_6times);
  5847. ESTAT_ADD(tx_collide_7times);
  5848. ESTAT_ADD(tx_collide_8times);
  5849. ESTAT_ADD(tx_collide_9times);
  5850. ESTAT_ADD(tx_collide_10times);
  5851. ESTAT_ADD(tx_collide_11times);
  5852. ESTAT_ADD(tx_collide_12times);
  5853. ESTAT_ADD(tx_collide_13times);
  5854. ESTAT_ADD(tx_collide_14times);
  5855. ESTAT_ADD(tx_collide_15times);
  5856. ESTAT_ADD(tx_ucast_packets);
  5857. ESTAT_ADD(tx_mcast_packets);
  5858. ESTAT_ADD(tx_bcast_packets);
  5859. ESTAT_ADD(tx_carrier_sense_errors);
  5860. ESTAT_ADD(tx_discards);
  5861. ESTAT_ADD(tx_errors);
  5862. ESTAT_ADD(dma_writeq_full);
  5863. ESTAT_ADD(dma_write_prioq_full);
  5864. ESTAT_ADD(rxbds_empty);
  5865. ESTAT_ADD(rx_discards);
  5866. ESTAT_ADD(rx_errors);
  5867. ESTAT_ADD(rx_threshold_hit);
  5868. ESTAT_ADD(dma_readq_full);
  5869. ESTAT_ADD(dma_read_prioq_full);
  5870. ESTAT_ADD(tx_comp_queue_full);
  5871. ESTAT_ADD(ring_set_send_prod_index);
  5872. ESTAT_ADD(ring_status_update);
  5873. ESTAT_ADD(nic_irqs);
  5874. ESTAT_ADD(nic_avoided_irqs);
  5875. ESTAT_ADD(nic_tx_threshold_hit);
  5876. return estats;
  5877. }
  5878. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  5879. {
  5880. struct tg3 *tp = netdev_priv(dev);
  5881. struct net_device_stats *stats = &tp->net_stats;
  5882. struct net_device_stats *old_stats = &tp->net_stats_prev;
  5883. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  5884. if (!hw_stats)
  5885. return old_stats;
  5886. stats->rx_packets = old_stats->rx_packets +
  5887. get_stat64(&hw_stats->rx_ucast_packets) +
  5888. get_stat64(&hw_stats->rx_mcast_packets) +
  5889. get_stat64(&hw_stats->rx_bcast_packets);
  5890. stats->tx_packets = old_stats->tx_packets +
  5891. get_stat64(&hw_stats->tx_ucast_packets) +
  5892. get_stat64(&hw_stats->tx_mcast_packets) +
  5893. get_stat64(&hw_stats->tx_bcast_packets);
  5894. stats->rx_bytes = old_stats->rx_bytes +
  5895. get_stat64(&hw_stats->rx_octets);
  5896. stats->tx_bytes = old_stats->tx_bytes +
  5897. get_stat64(&hw_stats->tx_octets);
  5898. stats->rx_errors = old_stats->rx_errors +
  5899. get_stat64(&hw_stats->rx_errors);
  5900. stats->tx_errors = old_stats->tx_errors +
  5901. get_stat64(&hw_stats->tx_errors) +
  5902. get_stat64(&hw_stats->tx_mac_errors) +
  5903. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  5904. get_stat64(&hw_stats->tx_discards);
  5905. stats->multicast = old_stats->multicast +
  5906. get_stat64(&hw_stats->rx_mcast_packets);
  5907. stats->collisions = old_stats->collisions +
  5908. get_stat64(&hw_stats->tx_collisions);
  5909. stats->rx_length_errors = old_stats->rx_length_errors +
  5910. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  5911. get_stat64(&hw_stats->rx_undersize_packets);
  5912. stats->rx_over_errors = old_stats->rx_over_errors +
  5913. get_stat64(&hw_stats->rxbds_empty);
  5914. stats->rx_frame_errors = old_stats->rx_frame_errors +
  5915. get_stat64(&hw_stats->rx_align_errors);
  5916. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  5917. get_stat64(&hw_stats->tx_discards);
  5918. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  5919. get_stat64(&hw_stats->tx_carrier_sense_errors);
  5920. stats->rx_crc_errors = old_stats->rx_crc_errors +
  5921. calc_crc_errors(tp);
  5922. stats->rx_missed_errors = old_stats->rx_missed_errors +
  5923. get_stat64(&hw_stats->rx_discards);
  5924. return stats;
  5925. }
  5926. static inline u32 calc_crc(unsigned char *buf, int len)
  5927. {
  5928. u32 reg;
  5929. u32 tmp;
  5930. int j, k;
  5931. reg = 0xffffffff;
  5932. for (j = 0; j < len; j++) {
  5933. reg ^= buf[j];
  5934. for (k = 0; k < 8; k++) {
  5935. tmp = reg & 0x01;
  5936. reg >>= 1;
  5937. if (tmp) {
  5938. reg ^= 0xedb88320;
  5939. }
  5940. }
  5941. }
  5942. return ~reg;
  5943. }
  5944. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  5945. {
  5946. /* accept or reject all multicast frames */
  5947. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  5948. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  5949. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  5950. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  5951. }
  5952. static void __tg3_set_rx_mode(struct net_device *dev)
  5953. {
  5954. struct tg3 *tp = netdev_priv(dev);
  5955. u32 rx_mode;
  5956. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  5957. RX_MODE_KEEP_VLAN_TAG);
  5958. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  5959. * flag clear.
  5960. */
  5961. #if TG3_VLAN_TAG_USED
  5962. if (!tp->vlgrp &&
  5963. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  5964. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  5965. #else
  5966. /* By definition, VLAN is disabled always in this
  5967. * case.
  5968. */
  5969. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  5970. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  5971. #endif
  5972. if (dev->flags & IFF_PROMISC) {
  5973. /* Promiscuous mode. */
  5974. rx_mode |= RX_MODE_PROMISC;
  5975. } else if (dev->flags & IFF_ALLMULTI) {
  5976. /* Accept all multicast. */
  5977. tg3_set_multi (tp, 1);
  5978. } else if (dev->mc_count < 1) {
  5979. /* Reject all multicast. */
  5980. tg3_set_multi (tp, 0);
  5981. } else {
  5982. /* Accept one or more multicast(s). */
  5983. struct dev_mc_list *mclist;
  5984. unsigned int i;
  5985. u32 mc_filter[4] = { 0, };
  5986. u32 regidx;
  5987. u32 bit;
  5988. u32 crc;
  5989. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  5990. i++, mclist = mclist->next) {
  5991. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  5992. bit = ~crc & 0x7f;
  5993. regidx = (bit & 0x60) >> 5;
  5994. bit &= 0x1f;
  5995. mc_filter[regidx] |= (1 << bit);
  5996. }
  5997. tw32(MAC_HASH_REG_0, mc_filter[0]);
  5998. tw32(MAC_HASH_REG_1, mc_filter[1]);
  5999. tw32(MAC_HASH_REG_2, mc_filter[2]);
  6000. tw32(MAC_HASH_REG_3, mc_filter[3]);
  6001. }
  6002. if (rx_mode != tp->rx_mode) {
  6003. tp->rx_mode = rx_mode;
  6004. tw32_f(MAC_RX_MODE, rx_mode);
  6005. udelay(10);
  6006. }
  6007. }
  6008. static void tg3_set_rx_mode(struct net_device *dev)
  6009. {
  6010. struct tg3 *tp = netdev_priv(dev);
  6011. tg3_full_lock(tp, 0);
  6012. __tg3_set_rx_mode(dev);
  6013. tg3_full_unlock(tp);
  6014. }
  6015. #define TG3_REGDUMP_LEN (32 * 1024)
  6016. static int tg3_get_regs_len(struct net_device *dev)
  6017. {
  6018. return TG3_REGDUMP_LEN;
  6019. }
  6020. static void tg3_get_regs(struct net_device *dev,
  6021. struct ethtool_regs *regs, void *_p)
  6022. {
  6023. u32 *p = _p;
  6024. struct tg3 *tp = netdev_priv(dev);
  6025. u8 *orig_p = _p;
  6026. int i;
  6027. regs->version = 0;
  6028. memset(p, 0, TG3_REGDUMP_LEN);
  6029. tg3_full_lock(tp, 0);
  6030. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  6031. #define GET_REG32_LOOP(base,len) \
  6032. do { p = (u32 *)(orig_p + (base)); \
  6033. for (i = 0; i < len; i += 4) \
  6034. __GET_REG32((base) + i); \
  6035. } while (0)
  6036. #define GET_REG32_1(reg) \
  6037. do { p = (u32 *)(orig_p + (reg)); \
  6038. __GET_REG32((reg)); \
  6039. } while (0)
  6040. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  6041. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  6042. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  6043. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  6044. GET_REG32_1(SNDDATAC_MODE);
  6045. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  6046. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  6047. GET_REG32_1(SNDBDC_MODE);
  6048. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  6049. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  6050. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  6051. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  6052. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  6053. GET_REG32_1(RCVDCC_MODE);
  6054. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  6055. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  6056. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  6057. GET_REG32_1(MBFREE_MODE);
  6058. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  6059. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  6060. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  6061. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  6062. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  6063. GET_REG32_LOOP(RX_CPU_BASE, 0x280);
  6064. GET_REG32_LOOP(TX_CPU_BASE, 0x280);
  6065. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  6066. GET_REG32_LOOP(FTQ_RESET, 0x120);
  6067. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  6068. GET_REG32_1(DMAC_MODE);
  6069. GET_REG32_LOOP(GRC_MODE, 0x4c);
  6070. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6071. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  6072. #undef __GET_REG32
  6073. #undef GET_REG32_LOOP
  6074. #undef GET_REG32_1
  6075. tg3_full_unlock(tp);
  6076. }
  6077. static int tg3_get_eeprom_len(struct net_device *dev)
  6078. {
  6079. struct tg3 *tp = netdev_priv(dev);
  6080. return tp->nvram_size;
  6081. }
  6082. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  6083. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6084. {
  6085. struct tg3 *tp = netdev_priv(dev);
  6086. int ret;
  6087. u8 *pd;
  6088. u32 i, offset, len, val, b_offset, b_count;
  6089. offset = eeprom->offset;
  6090. len = eeprom->len;
  6091. eeprom->len = 0;
  6092. eeprom->magic = TG3_EEPROM_MAGIC;
  6093. if (offset & 3) {
  6094. /* adjustments to start on required 4 byte boundary */
  6095. b_offset = offset & 3;
  6096. b_count = 4 - b_offset;
  6097. if (b_count > len) {
  6098. /* i.e. offset=1 len=2 */
  6099. b_count = len;
  6100. }
  6101. ret = tg3_nvram_read(tp, offset-b_offset, &val);
  6102. if (ret)
  6103. return ret;
  6104. val = cpu_to_le32(val);
  6105. memcpy(data, ((char*)&val) + b_offset, b_count);
  6106. len -= b_count;
  6107. offset += b_count;
  6108. eeprom->len += b_count;
  6109. }
  6110. /* read bytes upto the last 4 byte boundary */
  6111. pd = &data[eeprom->len];
  6112. for (i = 0; i < (len - (len & 3)); i += 4) {
  6113. ret = tg3_nvram_read(tp, offset + i, &val);
  6114. if (ret) {
  6115. eeprom->len += i;
  6116. return ret;
  6117. }
  6118. val = cpu_to_le32(val);
  6119. memcpy(pd + i, &val, 4);
  6120. }
  6121. eeprom->len += i;
  6122. if (len & 3) {
  6123. /* read last bytes not ending on 4 byte boundary */
  6124. pd = &data[eeprom->len];
  6125. b_count = len & 3;
  6126. b_offset = offset + len - b_count;
  6127. ret = tg3_nvram_read(tp, b_offset, &val);
  6128. if (ret)
  6129. return ret;
  6130. val = cpu_to_le32(val);
  6131. memcpy(pd, ((char*)&val), b_count);
  6132. eeprom->len += b_count;
  6133. }
  6134. return 0;
  6135. }
  6136. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  6137. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6138. {
  6139. struct tg3 *tp = netdev_priv(dev);
  6140. int ret;
  6141. u32 offset, len, b_offset, odd_len, start, end;
  6142. u8 *buf;
  6143. if (eeprom->magic != TG3_EEPROM_MAGIC)
  6144. return -EINVAL;
  6145. offset = eeprom->offset;
  6146. len = eeprom->len;
  6147. if ((b_offset = (offset & 3))) {
  6148. /* adjustments to start on required 4 byte boundary */
  6149. ret = tg3_nvram_read(tp, offset-b_offset, &start);
  6150. if (ret)
  6151. return ret;
  6152. start = cpu_to_le32(start);
  6153. len += b_offset;
  6154. offset &= ~3;
  6155. if (len < 4)
  6156. len = 4;
  6157. }
  6158. odd_len = 0;
  6159. if (len & 3) {
  6160. /* adjustments to end on required 4 byte boundary */
  6161. odd_len = 1;
  6162. len = (len + 3) & ~3;
  6163. ret = tg3_nvram_read(tp, offset+len-4, &end);
  6164. if (ret)
  6165. return ret;
  6166. end = cpu_to_le32(end);
  6167. }
  6168. buf = data;
  6169. if (b_offset || odd_len) {
  6170. buf = kmalloc(len, GFP_KERNEL);
  6171. if (buf == 0)
  6172. return -ENOMEM;
  6173. if (b_offset)
  6174. memcpy(buf, &start, 4);
  6175. if (odd_len)
  6176. memcpy(buf+len-4, &end, 4);
  6177. memcpy(buf + b_offset, data, eeprom->len);
  6178. }
  6179. ret = tg3_nvram_write_block(tp, offset, len, buf);
  6180. if (buf != data)
  6181. kfree(buf);
  6182. return ret;
  6183. }
  6184. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  6185. {
  6186. struct tg3 *tp = netdev_priv(dev);
  6187. cmd->supported = (SUPPORTED_Autoneg);
  6188. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  6189. cmd->supported |= (SUPPORTED_1000baseT_Half |
  6190. SUPPORTED_1000baseT_Full);
  6191. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  6192. cmd->supported |= (SUPPORTED_100baseT_Half |
  6193. SUPPORTED_100baseT_Full |
  6194. SUPPORTED_10baseT_Half |
  6195. SUPPORTED_10baseT_Full |
  6196. SUPPORTED_MII);
  6197. else
  6198. cmd->supported |= SUPPORTED_FIBRE;
  6199. cmd->advertising = tp->link_config.advertising;
  6200. if (netif_running(dev)) {
  6201. cmd->speed = tp->link_config.active_speed;
  6202. cmd->duplex = tp->link_config.active_duplex;
  6203. }
  6204. cmd->port = 0;
  6205. cmd->phy_address = PHY_ADDR;
  6206. cmd->transceiver = 0;
  6207. cmd->autoneg = tp->link_config.autoneg;
  6208. cmd->maxtxpkt = 0;
  6209. cmd->maxrxpkt = 0;
  6210. return 0;
  6211. }
  6212. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  6213. {
  6214. struct tg3 *tp = netdev_priv(dev);
  6215. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6216. /* These are the only valid advertisement bits allowed. */
  6217. if (cmd->autoneg == AUTONEG_ENABLE &&
  6218. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  6219. ADVERTISED_1000baseT_Full |
  6220. ADVERTISED_Autoneg |
  6221. ADVERTISED_FIBRE)))
  6222. return -EINVAL;
  6223. }
  6224. tg3_full_lock(tp, 0);
  6225. tp->link_config.autoneg = cmd->autoneg;
  6226. if (cmd->autoneg == AUTONEG_ENABLE) {
  6227. tp->link_config.advertising = cmd->advertising;
  6228. tp->link_config.speed = SPEED_INVALID;
  6229. tp->link_config.duplex = DUPLEX_INVALID;
  6230. } else {
  6231. tp->link_config.advertising = 0;
  6232. tp->link_config.speed = cmd->speed;
  6233. tp->link_config.duplex = cmd->duplex;
  6234. }
  6235. if (netif_running(dev))
  6236. tg3_setup_phy(tp, 1);
  6237. tg3_full_unlock(tp);
  6238. return 0;
  6239. }
  6240. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  6241. {
  6242. struct tg3 *tp = netdev_priv(dev);
  6243. strcpy(info->driver, DRV_MODULE_NAME);
  6244. strcpy(info->version, DRV_MODULE_VERSION);
  6245. strcpy(info->bus_info, pci_name(tp->pdev));
  6246. }
  6247. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  6248. {
  6249. struct tg3 *tp = netdev_priv(dev);
  6250. wol->supported = WAKE_MAGIC;
  6251. wol->wolopts = 0;
  6252. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  6253. wol->wolopts = WAKE_MAGIC;
  6254. memset(&wol->sopass, 0, sizeof(wol->sopass));
  6255. }
  6256. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  6257. {
  6258. struct tg3 *tp = netdev_priv(dev);
  6259. if (wol->wolopts & ~WAKE_MAGIC)
  6260. return -EINVAL;
  6261. if ((wol->wolopts & WAKE_MAGIC) &&
  6262. tp->tg3_flags2 & TG3_FLG2_PHY_SERDES &&
  6263. !(tp->tg3_flags & TG3_FLAG_SERDES_WOL_CAP))
  6264. return -EINVAL;
  6265. spin_lock_bh(&tp->lock);
  6266. if (wol->wolopts & WAKE_MAGIC)
  6267. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  6268. else
  6269. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  6270. spin_unlock_bh(&tp->lock);
  6271. return 0;
  6272. }
  6273. static u32 tg3_get_msglevel(struct net_device *dev)
  6274. {
  6275. struct tg3 *tp = netdev_priv(dev);
  6276. return tp->msg_enable;
  6277. }
  6278. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  6279. {
  6280. struct tg3 *tp = netdev_priv(dev);
  6281. tp->msg_enable = value;
  6282. }
  6283. #if TG3_TSO_SUPPORT != 0
  6284. static int tg3_set_tso(struct net_device *dev, u32 value)
  6285. {
  6286. struct tg3 *tp = netdev_priv(dev);
  6287. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6288. if (value)
  6289. return -EINVAL;
  6290. return 0;
  6291. }
  6292. return ethtool_op_set_tso(dev, value);
  6293. }
  6294. #endif
  6295. static int tg3_nway_reset(struct net_device *dev)
  6296. {
  6297. struct tg3 *tp = netdev_priv(dev);
  6298. u32 bmcr;
  6299. int r;
  6300. if (!netif_running(dev))
  6301. return -EAGAIN;
  6302. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  6303. return -EINVAL;
  6304. spin_lock_bh(&tp->lock);
  6305. r = -EINVAL;
  6306. tg3_readphy(tp, MII_BMCR, &bmcr);
  6307. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  6308. ((bmcr & BMCR_ANENABLE) ||
  6309. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  6310. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  6311. BMCR_ANENABLE);
  6312. r = 0;
  6313. }
  6314. spin_unlock_bh(&tp->lock);
  6315. return r;
  6316. }
  6317. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6318. {
  6319. struct tg3 *tp = netdev_priv(dev);
  6320. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  6321. ering->rx_mini_max_pending = 0;
  6322. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  6323. ering->rx_pending = tp->rx_pending;
  6324. ering->rx_mini_pending = 0;
  6325. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  6326. ering->tx_pending = tp->tx_pending;
  6327. }
  6328. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6329. {
  6330. struct tg3 *tp = netdev_priv(dev);
  6331. int irq_sync = 0;
  6332. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  6333. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  6334. (ering->tx_pending > TG3_TX_RING_SIZE - 1))
  6335. return -EINVAL;
  6336. if (netif_running(dev)) {
  6337. tg3_netif_stop(tp);
  6338. irq_sync = 1;
  6339. }
  6340. tg3_full_lock(tp, irq_sync);
  6341. tp->rx_pending = ering->rx_pending;
  6342. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  6343. tp->rx_pending > 63)
  6344. tp->rx_pending = 63;
  6345. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  6346. tp->tx_pending = ering->tx_pending;
  6347. if (netif_running(dev)) {
  6348. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6349. tg3_init_hw(tp);
  6350. tg3_netif_start(tp);
  6351. }
  6352. tg3_full_unlock(tp);
  6353. return 0;
  6354. }
  6355. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6356. {
  6357. struct tg3 *tp = netdev_priv(dev);
  6358. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  6359. epause->rx_pause = (tp->tg3_flags & TG3_FLAG_RX_PAUSE) != 0;
  6360. epause->tx_pause = (tp->tg3_flags & TG3_FLAG_TX_PAUSE) != 0;
  6361. }
  6362. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6363. {
  6364. struct tg3 *tp = netdev_priv(dev);
  6365. int irq_sync = 0;
  6366. if (netif_running(dev)) {
  6367. tg3_netif_stop(tp);
  6368. irq_sync = 1;
  6369. }
  6370. tg3_full_lock(tp, irq_sync);
  6371. if (epause->autoneg)
  6372. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  6373. else
  6374. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  6375. if (epause->rx_pause)
  6376. tp->tg3_flags |= TG3_FLAG_RX_PAUSE;
  6377. else
  6378. tp->tg3_flags &= ~TG3_FLAG_RX_PAUSE;
  6379. if (epause->tx_pause)
  6380. tp->tg3_flags |= TG3_FLAG_TX_PAUSE;
  6381. else
  6382. tp->tg3_flags &= ~TG3_FLAG_TX_PAUSE;
  6383. if (netif_running(dev)) {
  6384. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6385. tg3_init_hw(tp);
  6386. tg3_netif_start(tp);
  6387. }
  6388. tg3_full_unlock(tp);
  6389. return 0;
  6390. }
  6391. static u32 tg3_get_rx_csum(struct net_device *dev)
  6392. {
  6393. struct tg3 *tp = netdev_priv(dev);
  6394. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  6395. }
  6396. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  6397. {
  6398. struct tg3 *tp = netdev_priv(dev);
  6399. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  6400. if (data != 0)
  6401. return -EINVAL;
  6402. return 0;
  6403. }
  6404. spin_lock_bh(&tp->lock);
  6405. if (data)
  6406. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  6407. else
  6408. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  6409. spin_unlock_bh(&tp->lock);
  6410. return 0;
  6411. }
  6412. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  6413. {
  6414. struct tg3 *tp = netdev_priv(dev);
  6415. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  6416. if (data != 0)
  6417. return -EINVAL;
  6418. return 0;
  6419. }
  6420. if (data)
  6421. dev->features |= NETIF_F_IP_CSUM;
  6422. else
  6423. dev->features &= ~NETIF_F_IP_CSUM;
  6424. return 0;
  6425. }
  6426. static int tg3_get_stats_count (struct net_device *dev)
  6427. {
  6428. return TG3_NUM_STATS;
  6429. }
  6430. static int tg3_get_test_count (struct net_device *dev)
  6431. {
  6432. return TG3_NUM_TEST;
  6433. }
  6434. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  6435. {
  6436. switch (stringset) {
  6437. case ETH_SS_STATS:
  6438. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  6439. break;
  6440. case ETH_SS_TEST:
  6441. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  6442. break;
  6443. default:
  6444. WARN_ON(1); /* we need a WARN() */
  6445. break;
  6446. }
  6447. }
  6448. static int tg3_phys_id(struct net_device *dev, u32 data)
  6449. {
  6450. struct tg3 *tp = netdev_priv(dev);
  6451. int i;
  6452. if (!netif_running(tp->dev))
  6453. return -EAGAIN;
  6454. if (data == 0)
  6455. data = 2;
  6456. for (i = 0; i < (data * 2); i++) {
  6457. if ((i % 2) == 0)
  6458. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  6459. LED_CTRL_1000MBPS_ON |
  6460. LED_CTRL_100MBPS_ON |
  6461. LED_CTRL_10MBPS_ON |
  6462. LED_CTRL_TRAFFIC_OVERRIDE |
  6463. LED_CTRL_TRAFFIC_BLINK |
  6464. LED_CTRL_TRAFFIC_LED);
  6465. else
  6466. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  6467. LED_CTRL_TRAFFIC_OVERRIDE);
  6468. if (msleep_interruptible(500))
  6469. break;
  6470. }
  6471. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6472. return 0;
  6473. }
  6474. static void tg3_get_ethtool_stats (struct net_device *dev,
  6475. struct ethtool_stats *estats, u64 *tmp_stats)
  6476. {
  6477. struct tg3 *tp = netdev_priv(dev);
  6478. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  6479. }
  6480. #define NVRAM_TEST_SIZE 0x100
  6481. static int tg3_test_nvram(struct tg3 *tp)
  6482. {
  6483. u32 *buf, csum;
  6484. int i, j, err = 0;
  6485. buf = kmalloc(NVRAM_TEST_SIZE, GFP_KERNEL);
  6486. if (buf == NULL)
  6487. return -ENOMEM;
  6488. for (i = 0, j = 0; i < NVRAM_TEST_SIZE; i += 4, j++) {
  6489. u32 val;
  6490. if ((err = tg3_nvram_read(tp, i, &val)) != 0)
  6491. break;
  6492. buf[j] = cpu_to_le32(val);
  6493. }
  6494. if (i < NVRAM_TEST_SIZE)
  6495. goto out;
  6496. err = -EIO;
  6497. if (cpu_to_be32(buf[0]) != TG3_EEPROM_MAGIC)
  6498. goto out;
  6499. /* Bootstrap checksum at offset 0x10 */
  6500. csum = calc_crc((unsigned char *) buf, 0x10);
  6501. if(csum != cpu_to_le32(buf[0x10/4]))
  6502. goto out;
  6503. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  6504. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  6505. if (csum != cpu_to_le32(buf[0xfc/4]))
  6506. goto out;
  6507. err = 0;
  6508. out:
  6509. kfree(buf);
  6510. return err;
  6511. }
  6512. #define TG3_SERDES_TIMEOUT_SEC 2
  6513. #define TG3_COPPER_TIMEOUT_SEC 6
  6514. static int tg3_test_link(struct tg3 *tp)
  6515. {
  6516. int i, max;
  6517. if (!netif_running(tp->dev))
  6518. return -ENODEV;
  6519. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  6520. max = TG3_SERDES_TIMEOUT_SEC;
  6521. else
  6522. max = TG3_COPPER_TIMEOUT_SEC;
  6523. for (i = 0; i < max; i++) {
  6524. if (netif_carrier_ok(tp->dev))
  6525. return 0;
  6526. if (msleep_interruptible(1000))
  6527. break;
  6528. }
  6529. return -EIO;
  6530. }
  6531. /* Only test the commonly used registers */
  6532. static int tg3_test_registers(struct tg3 *tp)
  6533. {
  6534. int i, is_5705;
  6535. u32 offset, read_mask, write_mask, val, save_val, read_val;
  6536. static struct {
  6537. u16 offset;
  6538. u16 flags;
  6539. #define TG3_FL_5705 0x1
  6540. #define TG3_FL_NOT_5705 0x2
  6541. #define TG3_FL_NOT_5788 0x4
  6542. u32 read_mask;
  6543. u32 write_mask;
  6544. } reg_tbl[] = {
  6545. /* MAC Control Registers */
  6546. { MAC_MODE, TG3_FL_NOT_5705,
  6547. 0x00000000, 0x00ef6f8c },
  6548. { MAC_MODE, TG3_FL_5705,
  6549. 0x00000000, 0x01ef6b8c },
  6550. { MAC_STATUS, TG3_FL_NOT_5705,
  6551. 0x03800107, 0x00000000 },
  6552. { MAC_STATUS, TG3_FL_5705,
  6553. 0x03800100, 0x00000000 },
  6554. { MAC_ADDR_0_HIGH, 0x0000,
  6555. 0x00000000, 0x0000ffff },
  6556. { MAC_ADDR_0_LOW, 0x0000,
  6557. 0x00000000, 0xffffffff },
  6558. { MAC_RX_MTU_SIZE, 0x0000,
  6559. 0x00000000, 0x0000ffff },
  6560. { MAC_TX_MODE, 0x0000,
  6561. 0x00000000, 0x00000070 },
  6562. { MAC_TX_LENGTHS, 0x0000,
  6563. 0x00000000, 0x00003fff },
  6564. { MAC_RX_MODE, TG3_FL_NOT_5705,
  6565. 0x00000000, 0x000007fc },
  6566. { MAC_RX_MODE, TG3_FL_5705,
  6567. 0x00000000, 0x000007dc },
  6568. { MAC_HASH_REG_0, 0x0000,
  6569. 0x00000000, 0xffffffff },
  6570. { MAC_HASH_REG_1, 0x0000,
  6571. 0x00000000, 0xffffffff },
  6572. { MAC_HASH_REG_2, 0x0000,
  6573. 0x00000000, 0xffffffff },
  6574. { MAC_HASH_REG_3, 0x0000,
  6575. 0x00000000, 0xffffffff },
  6576. /* Receive Data and Receive BD Initiator Control Registers. */
  6577. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  6578. 0x00000000, 0xffffffff },
  6579. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  6580. 0x00000000, 0xffffffff },
  6581. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  6582. 0x00000000, 0x00000003 },
  6583. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  6584. 0x00000000, 0xffffffff },
  6585. { RCVDBDI_STD_BD+0, 0x0000,
  6586. 0x00000000, 0xffffffff },
  6587. { RCVDBDI_STD_BD+4, 0x0000,
  6588. 0x00000000, 0xffffffff },
  6589. { RCVDBDI_STD_BD+8, 0x0000,
  6590. 0x00000000, 0xffff0002 },
  6591. { RCVDBDI_STD_BD+0xc, 0x0000,
  6592. 0x00000000, 0xffffffff },
  6593. /* Receive BD Initiator Control Registers. */
  6594. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  6595. 0x00000000, 0xffffffff },
  6596. { RCVBDI_STD_THRESH, TG3_FL_5705,
  6597. 0x00000000, 0x000003ff },
  6598. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  6599. 0x00000000, 0xffffffff },
  6600. /* Host Coalescing Control Registers. */
  6601. { HOSTCC_MODE, TG3_FL_NOT_5705,
  6602. 0x00000000, 0x00000004 },
  6603. { HOSTCC_MODE, TG3_FL_5705,
  6604. 0x00000000, 0x000000f6 },
  6605. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  6606. 0x00000000, 0xffffffff },
  6607. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  6608. 0x00000000, 0x000003ff },
  6609. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  6610. 0x00000000, 0xffffffff },
  6611. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  6612. 0x00000000, 0x000003ff },
  6613. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  6614. 0x00000000, 0xffffffff },
  6615. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  6616. 0x00000000, 0x000000ff },
  6617. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  6618. 0x00000000, 0xffffffff },
  6619. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  6620. 0x00000000, 0x000000ff },
  6621. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  6622. 0x00000000, 0xffffffff },
  6623. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  6624. 0x00000000, 0xffffffff },
  6625. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  6626. 0x00000000, 0xffffffff },
  6627. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  6628. 0x00000000, 0x000000ff },
  6629. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  6630. 0x00000000, 0xffffffff },
  6631. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  6632. 0x00000000, 0x000000ff },
  6633. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  6634. 0x00000000, 0xffffffff },
  6635. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  6636. 0x00000000, 0xffffffff },
  6637. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  6638. 0x00000000, 0xffffffff },
  6639. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  6640. 0x00000000, 0xffffffff },
  6641. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  6642. 0x00000000, 0xffffffff },
  6643. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  6644. 0xffffffff, 0x00000000 },
  6645. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  6646. 0xffffffff, 0x00000000 },
  6647. /* Buffer Manager Control Registers. */
  6648. { BUFMGR_MB_POOL_ADDR, 0x0000,
  6649. 0x00000000, 0x007fff80 },
  6650. { BUFMGR_MB_POOL_SIZE, 0x0000,
  6651. 0x00000000, 0x007fffff },
  6652. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  6653. 0x00000000, 0x0000003f },
  6654. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  6655. 0x00000000, 0x000001ff },
  6656. { BUFMGR_MB_HIGH_WATER, 0x0000,
  6657. 0x00000000, 0x000001ff },
  6658. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  6659. 0xffffffff, 0x00000000 },
  6660. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  6661. 0xffffffff, 0x00000000 },
  6662. /* Mailbox Registers */
  6663. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  6664. 0x00000000, 0x000001ff },
  6665. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  6666. 0x00000000, 0x000001ff },
  6667. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  6668. 0x00000000, 0x000007ff },
  6669. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  6670. 0x00000000, 0x000001ff },
  6671. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  6672. };
  6673. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6674. is_5705 = 1;
  6675. else
  6676. is_5705 = 0;
  6677. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  6678. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  6679. continue;
  6680. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  6681. continue;
  6682. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6683. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  6684. continue;
  6685. offset = (u32) reg_tbl[i].offset;
  6686. read_mask = reg_tbl[i].read_mask;
  6687. write_mask = reg_tbl[i].write_mask;
  6688. /* Save the original register content */
  6689. save_val = tr32(offset);
  6690. /* Determine the read-only value. */
  6691. read_val = save_val & read_mask;
  6692. /* Write zero to the register, then make sure the read-only bits
  6693. * are not changed and the read/write bits are all zeros.
  6694. */
  6695. tw32(offset, 0);
  6696. val = tr32(offset);
  6697. /* Test the read-only and read/write bits. */
  6698. if (((val & read_mask) != read_val) || (val & write_mask))
  6699. goto out;
  6700. /* Write ones to all the bits defined by RdMask and WrMask, then
  6701. * make sure the read-only bits are not changed and the
  6702. * read/write bits are all ones.
  6703. */
  6704. tw32(offset, read_mask | write_mask);
  6705. val = tr32(offset);
  6706. /* Test the read-only bits. */
  6707. if ((val & read_mask) != read_val)
  6708. goto out;
  6709. /* Test the read/write bits. */
  6710. if ((val & write_mask) != write_mask)
  6711. goto out;
  6712. tw32(offset, save_val);
  6713. }
  6714. return 0;
  6715. out:
  6716. printk(KERN_ERR PFX "Register test failed at offset %x\n", offset);
  6717. tw32(offset, save_val);
  6718. return -EIO;
  6719. }
  6720. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  6721. {
  6722. static u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  6723. int i;
  6724. u32 j;
  6725. for (i = 0; i < sizeof(test_pattern)/sizeof(u32); i++) {
  6726. for (j = 0; j < len; j += 4) {
  6727. u32 val;
  6728. tg3_write_mem(tp, offset + j, test_pattern[i]);
  6729. tg3_read_mem(tp, offset + j, &val);
  6730. if (val != test_pattern[i])
  6731. return -EIO;
  6732. }
  6733. }
  6734. return 0;
  6735. }
  6736. static int tg3_test_memory(struct tg3 *tp)
  6737. {
  6738. static struct mem_entry {
  6739. u32 offset;
  6740. u32 len;
  6741. } mem_tbl_570x[] = {
  6742. { 0x00000000, 0x01000},
  6743. { 0x00002000, 0x1c000},
  6744. { 0xffffffff, 0x00000}
  6745. }, mem_tbl_5705[] = {
  6746. { 0x00000100, 0x0000c},
  6747. { 0x00000200, 0x00008},
  6748. { 0x00000b50, 0x00400},
  6749. { 0x00004000, 0x00800},
  6750. { 0x00006000, 0x01000},
  6751. { 0x00008000, 0x02000},
  6752. { 0x00010000, 0x0e000},
  6753. { 0xffffffff, 0x00000}
  6754. };
  6755. struct mem_entry *mem_tbl;
  6756. int err = 0;
  6757. int i;
  6758. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6759. mem_tbl = mem_tbl_5705;
  6760. else
  6761. mem_tbl = mem_tbl_570x;
  6762. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  6763. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  6764. mem_tbl[i].len)) != 0)
  6765. break;
  6766. }
  6767. return err;
  6768. }
  6769. #define TG3_MAC_LOOPBACK 0
  6770. #define TG3_PHY_LOOPBACK 1
  6771. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  6772. {
  6773. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  6774. u32 desc_idx;
  6775. struct sk_buff *skb, *rx_skb;
  6776. u8 *tx_data;
  6777. dma_addr_t map;
  6778. int num_pkts, tx_len, rx_len, i, err;
  6779. struct tg3_rx_buffer_desc *desc;
  6780. if (loopback_mode == TG3_MAC_LOOPBACK) {
  6781. /* HW errata - mac loopback fails in some cases on 5780.
  6782. * Normal traffic and PHY loopback are not affected by
  6783. * errata.
  6784. */
  6785. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  6786. return 0;
  6787. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  6788. MAC_MODE_PORT_INT_LPBACK | MAC_MODE_LINK_POLARITY |
  6789. MAC_MODE_PORT_MODE_GMII;
  6790. tw32(MAC_MODE, mac_mode);
  6791. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  6792. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK | BMCR_FULLDPLX |
  6793. BMCR_SPEED1000);
  6794. udelay(40);
  6795. /* reset to prevent losing 1st rx packet intermittently */
  6796. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6797. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6798. udelay(10);
  6799. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6800. }
  6801. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  6802. MAC_MODE_LINK_POLARITY | MAC_MODE_PORT_MODE_GMII;
  6803. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  6804. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6805. tw32(MAC_MODE, mac_mode);
  6806. }
  6807. else
  6808. return -EINVAL;
  6809. err = -EIO;
  6810. tx_len = 1514;
  6811. skb = dev_alloc_skb(tx_len);
  6812. tx_data = skb_put(skb, tx_len);
  6813. memcpy(tx_data, tp->dev->dev_addr, 6);
  6814. memset(tx_data + 6, 0x0, 8);
  6815. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  6816. for (i = 14; i < tx_len; i++)
  6817. tx_data[i] = (u8) (i & 0xff);
  6818. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  6819. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6820. HOSTCC_MODE_NOW);
  6821. udelay(10);
  6822. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  6823. num_pkts = 0;
  6824. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  6825. tp->tx_prod++;
  6826. num_pkts++;
  6827. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  6828. tp->tx_prod);
  6829. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  6830. udelay(10);
  6831. for (i = 0; i < 10; i++) {
  6832. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6833. HOSTCC_MODE_NOW);
  6834. udelay(10);
  6835. tx_idx = tp->hw_status->idx[0].tx_consumer;
  6836. rx_idx = tp->hw_status->idx[0].rx_producer;
  6837. if ((tx_idx == tp->tx_prod) &&
  6838. (rx_idx == (rx_start_idx + num_pkts)))
  6839. break;
  6840. }
  6841. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  6842. dev_kfree_skb(skb);
  6843. if (tx_idx != tp->tx_prod)
  6844. goto out;
  6845. if (rx_idx != rx_start_idx + num_pkts)
  6846. goto out;
  6847. desc = &tp->rx_rcb[rx_start_idx];
  6848. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  6849. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  6850. if (opaque_key != RXD_OPAQUE_RING_STD)
  6851. goto out;
  6852. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  6853. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  6854. goto out;
  6855. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  6856. if (rx_len != tx_len)
  6857. goto out;
  6858. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  6859. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  6860. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  6861. for (i = 14; i < tx_len; i++) {
  6862. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  6863. goto out;
  6864. }
  6865. err = 0;
  6866. /* tg3_free_rings will unmap and free the rx_skb */
  6867. out:
  6868. return err;
  6869. }
  6870. #define TG3_MAC_LOOPBACK_FAILED 1
  6871. #define TG3_PHY_LOOPBACK_FAILED 2
  6872. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  6873. TG3_PHY_LOOPBACK_FAILED)
  6874. static int tg3_test_loopback(struct tg3 *tp)
  6875. {
  6876. int err = 0;
  6877. if (!netif_running(tp->dev))
  6878. return TG3_LOOPBACK_FAILED;
  6879. tg3_reset_hw(tp);
  6880. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  6881. err |= TG3_MAC_LOOPBACK_FAILED;
  6882. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6883. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  6884. err |= TG3_PHY_LOOPBACK_FAILED;
  6885. }
  6886. return err;
  6887. }
  6888. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  6889. u64 *data)
  6890. {
  6891. struct tg3 *tp = netdev_priv(dev);
  6892. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  6893. if (tg3_test_nvram(tp) != 0) {
  6894. etest->flags |= ETH_TEST_FL_FAILED;
  6895. data[0] = 1;
  6896. }
  6897. if (tg3_test_link(tp) != 0) {
  6898. etest->flags |= ETH_TEST_FL_FAILED;
  6899. data[1] = 1;
  6900. }
  6901. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  6902. int irq_sync = 0;
  6903. if (netif_running(dev)) {
  6904. tg3_netif_stop(tp);
  6905. irq_sync = 1;
  6906. }
  6907. tg3_full_lock(tp, irq_sync);
  6908. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  6909. tg3_nvram_lock(tp);
  6910. tg3_halt_cpu(tp, RX_CPU_BASE);
  6911. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6912. tg3_halt_cpu(tp, TX_CPU_BASE);
  6913. tg3_nvram_unlock(tp);
  6914. if (tg3_test_registers(tp) != 0) {
  6915. etest->flags |= ETH_TEST_FL_FAILED;
  6916. data[2] = 1;
  6917. }
  6918. if (tg3_test_memory(tp) != 0) {
  6919. etest->flags |= ETH_TEST_FL_FAILED;
  6920. data[3] = 1;
  6921. }
  6922. if ((data[4] = tg3_test_loopback(tp)) != 0)
  6923. etest->flags |= ETH_TEST_FL_FAILED;
  6924. tg3_full_unlock(tp);
  6925. if (tg3_test_interrupt(tp) != 0) {
  6926. etest->flags |= ETH_TEST_FL_FAILED;
  6927. data[5] = 1;
  6928. }
  6929. tg3_full_lock(tp, 0);
  6930. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6931. if (netif_running(dev)) {
  6932. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6933. tg3_init_hw(tp);
  6934. tg3_netif_start(tp);
  6935. }
  6936. tg3_full_unlock(tp);
  6937. }
  6938. }
  6939. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  6940. {
  6941. struct mii_ioctl_data *data = if_mii(ifr);
  6942. struct tg3 *tp = netdev_priv(dev);
  6943. int err;
  6944. switch(cmd) {
  6945. case SIOCGMIIPHY:
  6946. data->phy_id = PHY_ADDR;
  6947. /* fallthru */
  6948. case SIOCGMIIREG: {
  6949. u32 mii_regval;
  6950. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  6951. break; /* We have no PHY */
  6952. spin_lock_bh(&tp->lock);
  6953. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  6954. spin_unlock_bh(&tp->lock);
  6955. data->val_out = mii_regval;
  6956. return err;
  6957. }
  6958. case SIOCSMIIREG:
  6959. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  6960. break; /* We have no PHY */
  6961. if (!capable(CAP_NET_ADMIN))
  6962. return -EPERM;
  6963. spin_lock_bh(&tp->lock);
  6964. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  6965. spin_unlock_bh(&tp->lock);
  6966. return err;
  6967. default:
  6968. /* do nothing */
  6969. break;
  6970. }
  6971. return -EOPNOTSUPP;
  6972. }
  6973. #if TG3_VLAN_TAG_USED
  6974. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  6975. {
  6976. struct tg3 *tp = netdev_priv(dev);
  6977. tg3_full_lock(tp, 0);
  6978. tp->vlgrp = grp;
  6979. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  6980. __tg3_set_rx_mode(dev);
  6981. tg3_full_unlock(tp);
  6982. }
  6983. static void tg3_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  6984. {
  6985. struct tg3 *tp = netdev_priv(dev);
  6986. tg3_full_lock(tp, 0);
  6987. if (tp->vlgrp)
  6988. tp->vlgrp->vlan_devices[vid] = NULL;
  6989. tg3_full_unlock(tp);
  6990. }
  6991. #endif
  6992. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  6993. {
  6994. struct tg3 *tp = netdev_priv(dev);
  6995. memcpy(ec, &tp->coal, sizeof(*ec));
  6996. return 0;
  6997. }
  6998. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  6999. {
  7000. struct tg3 *tp = netdev_priv(dev);
  7001. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  7002. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  7003. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  7004. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  7005. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  7006. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  7007. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  7008. }
  7009. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  7010. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  7011. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  7012. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  7013. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  7014. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  7015. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  7016. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  7017. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  7018. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  7019. return -EINVAL;
  7020. /* No rx interrupts will be generated if both are zero */
  7021. if ((ec->rx_coalesce_usecs == 0) &&
  7022. (ec->rx_max_coalesced_frames == 0))
  7023. return -EINVAL;
  7024. /* No tx interrupts will be generated if both are zero */
  7025. if ((ec->tx_coalesce_usecs == 0) &&
  7026. (ec->tx_max_coalesced_frames == 0))
  7027. return -EINVAL;
  7028. /* Only copy relevant parameters, ignore all others. */
  7029. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  7030. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  7031. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  7032. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  7033. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  7034. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  7035. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  7036. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  7037. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  7038. if (netif_running(dev)) {
  7039. tg3_full_lock(tp, 0);
  7040. __tg3_set_coalesce(tp, &tp->coal);
  7041. tg3_full_unlock(tp);
  7042. }
  7043. return 0;
  7044. }
  7045. static struct ethtool_ops tg3_ethtool_ops = {
  7046. .get_settings = tg3_get_settings,
  7047. .set_settings = tg3_set_settings,
  7048. .get_drvinfo = tg3_get_drvinfo,
  7049. .get_regs_len = tg3_get_regs_len,
  7050. .get_regs = tg3_get_regs,
  7051. .get_wol = tg3_get_wol,
  7052. .set_wol = tg3_set_wol,
  7053. .get_msglevel = tg3_get_msglevel,
  7054. .set_msglevel = tg3_set_msglevel,
  7055. .nway_reset = tg3_nway_reset,
  7056. .get_link = ethtool_op_get_link,
  7057. .get_eeprom_len = tg3_get_eeprom_len,
  7058. .get_eeprom = tg3_get_eeprom,
  7059. .set_eeprom = tg3_set_eeprom,
  7060. .get_ringparam = tg3_get_ringparam,
  7061. .set_ringparam = tg3_set_ringparam,
  7062. .get_pauseparam = tg3_get_pauseparam,
  7063. .set_pauseparam = tg3_set_pauseparam,
  7064. .get_rx_csum = tg3_get_rx_csum,
  7065. .set_rx_csum = tg3_set_rx_csum,
  7066. .get_tx_csum = ethtool_op_get_tx_csum,
  7067. .set_tx_csum = tg3_set_tx_csum,
  7068. .get_sg = ethtool_op_get_sg,
  7069. .set_sg = ethtool_op_set_sg,
  7070. #if TG3_TSO_SUPPORT != 0
  7071. .get_tso = ethtool_op_get_tso,
  7072. .set_tso = tg3_set_tso,
  7073. #endif
  7074. .self_test_count = tg3_get_test_count,
  7075. .self_test = tg3_self_test,
  7076. .get_strings = tg3_get_strings,
  7077. .phys_id = tg3_phys_id,
  7078. .get_stats_count = tg3_get_stats_count,
  7079. .get_ethtool_stats = tg3_get_ethtool_stats,
  7080. .get_coalesce = tg3_get_coalesce,
  7081. .set_coalesce = tg3_set_coalesce,
  7082. .get_perm_addr = ethtool_op_get_perm_addr,
  7083. };
  7084. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  7085. {
  7086. u32 cursize, val;
  7087. tp->nvram_size = EEPROM_CHIP_SIZE;
  7088. if (tg3_nvram_read(tp, 0, &val) != 0)
  7089. return;
  7090. if (swab32(val) != TG3_EEPROM_MAGIC)
  7091. return;
  7092. /*
  7093. * Size the chip by reading offsets at increasing powers of two.
  7094. * When we encounter our validation signature, we know the addressing
  7095. * has wrapped around, and thus have our chip size.
  7096. */
  7097. cursize = 0x800;
  7098. while (cursize < tp->nvram_size) {
  7099. if (tg3_nvram_read(tp, cursize, &val) != 0)
  7100. return;
  7101. if (swab32(val) == TG3_EEPROM_MAGIC)
  7102. break;
  7103. cursize <<= 1;
  7104. }
  7105. tp->nvram_size = cursize;
  7106. }
  7107. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  7108. {
  7109. u32 val;
  7110. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  7111. if (val != 0) {
  7112. tp->nvram_size = (val >> 16) * 1024;
  7113. return;
  7114. }
  7115. }
  7116. tp->nvram_size = 0x20000;
  7117. }
  7118. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  7119. {
  7120. u32 nvcfg1;
  7121. nvcfg1 = tr32(NVRAM_CFG1);
  7122. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  7123. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7124. }
  7125. else {
  7126. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7127. tw32(NVRAM_CFG1, nvcfg1);
  7128. }
  7129. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  7130. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  7131. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  7132. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  7133. tp->nvram_jedecnum = JEDEC_ATMEL;
  7134. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  7135. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7136. break;
  7137. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  7138. tp->nvram_jedecnum = JEDEC_ATMEL;
  7139. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  7140. break;
  7141. case FLASH_VENDOR_ATMEL_EEPROM:
  7142. tp->nvram_jedecnum = JEDEC_ATMEL;
  7143. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7144. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7145. break;
  7146. case FLASH_VENDOR_ST:
  7147. tp->nvram_jedecnum = JEDEC_ST;
  7148. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  7149. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7150. break;
  7151. case FLASH_VENDOR_SAIFUN:
  7152. tp->nvram_jedecnum = JEDEC_SAIFUN;
  7153. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  7154. break;
  7155. case FLASH_VENDOR_SST_SMALL:
  7156. case FLASH_VENDOR_SST_LARGE:
  7157. tp->nvram_jedecnum = JEDEC_SST;
  7158. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  7159. break;
  7160. }
  7161. }
  7162. else {
  7163. tp->nvram_jedecnum = JEDEC_ATMEL;
  7164. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  7165. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7166. }
  7167. }
  7168. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  7169. {
  7170. u32 nvcfg1;
  7171. nvcfg1 = tr32(NVRAM_CFG1);
  7172. /* NVRAM protection for TPM */
  7173. if (nvcfg1 & (1 << 27))
  7174. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  7175. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  7176. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  7177. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  7178. tp->nvram_jedecnum = JEDEC_ATMEL;
  7179. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7180. break;
  7181. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  7182. tp->nvram_jedecnum = JEDEC_ATMEL;
  7183. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7184. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7185. break;
  7186. case FLASH_5752VENDOR_ST_M45PE10:
  7187. case FLASH_5752VENDOR_ST_M45PE20:
  7188. case FLASH_5752VENDOR_ST_M45PE40:
  7189. tp->nvram_jedecnum = JEDEC_ST;
  7190. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7191. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7192. break;
  7193. }
  7194. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  7195. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  7196. case FLASH_5752PAGE_SIZE_256:
  7197. tp->nvram_pagesize = 256;
  7198. break;
  7199. case FLASH_5752PAGE_SIZE_512:
  7200. tp->nvram_pagesize = 512;
  7201. break;
  7202. case FLASH_5752PAGE_SIZE_1K:
  7203. tp->nvram_pagesize = 1024;
  7204. break;
  7205. case FLASH_5752PAGE_SIZE_2K:
  7206. tp->nvram_pagesize = 2048;
  7207. break;
  7208. case FLASH_5752PAGE_SIZE_4K:
  7209. tp->nvram_pagesize = 4096;
  7210. break;
  7211. case FLASH_5752PAGE_SIZE_264:
  7212. tp->nvram_pagesize = 264;
  7213. break;
  7214. }
  7215. }
  7216. else {
  7217. /* For eeprom, set pagesize to maximum eeprom size */
  7218. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7219. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7220. tw32(NVRAM_CFG1, nvcfg1);
  7221. }
  7222. }
  7223. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  7224. static void __devinit tg3_nvram_init(struct tg3 *tp)
  7225. {
  7226. int j;
  7227. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X)
  7228. return;
  7229. tw32_f(GRC_EEPROM_ADDR,
  7230. (EEPROM_ADDR_FSM_RESET |
  7231. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  7232. EEPROM_ADDR_CLKPERD_SHIFT)));
  7233. /* XXX schedule_timeout() ... */
  7234. for (j = 0; j < 100; j++)
  7235. udelay(10);
  7236. /* Enable seeprom accesses. */
  7237. tw32_f(GRC_LOCAL_CTRL,
  7238. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  7239. udelay(100);
  7240. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  7241. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  7242. tp->tg3_flags |= TG3_FLAG_NVRAM;
  7243. tg3_enable_nvram_access(tp);
  7244. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7245. tg3_get_5752_nvram_info(tp);
  7246. else
  7247. tg3_get_nvram_info(tp);
  7248. tg3_get_nvram_size(tp);
  7249. tg3_disable_nvram_access(tp);
  7250. } else {
  7251. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  7252. tg3_get_eeprom_size(tp);
  7253. }
  7254. }
  7255. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  7256. u32 offset, u32 *val)
  7257. {
  7258. u32 tmp;
  7259. int i;
  7260. if (offset > EEPROM_ADDR_ADDR_MASK ||
  7261. (offset % 4) != 0)
  7262. return -EINVAL;
  7263. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  7264. EEPROM_ADDR_DEVID_MASK |
  7265. EEPROM_ADDR_READ);
  7266. tw32(GRC_EEPROM_ADDR,
  7267. tmp |
  7268. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  7269. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  7270. EEPROM_ADDR_ADDR_MASK) |
  7271. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  7272. for (i = 0; i < 10000; i++) {
  7273. tmp = tr32(GRC_EEPROM_ADDR);
  7274. if (tmp & EEPROM_ADDR_COMPLETE)
  7275. break;
  7276. udelay(100);
  7277. }
  7278. if (!(tmp & EEPROM_ADDR_COMPLETE))
  7279. return -EBUSY;
  7280. *val = tr32(GRC_EEPROM_DATA);
  7281. return 0;
  7282. }
  7283. #define NVRAM_CMD_TIMEOUT 10000
  7284. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  7285. {
  7286. int i;
  7287. tw32(NVRAM_CMD, nvram_cmd);
  7288. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  7289. udelay(10);
  7290. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  7291. udelay(10);
  7292. break;
  7293. }
  7294. }
  7295. if (i == NVRAM_CMD_TIMEOUT) {
  7296. return -EBUSY;
  7297. }
  7298. return 0;
  7299. }
  7300. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  7301. {
  7302. int ret;
  7303. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  7304. printk(KERN_ERR PFX "Attempt to do nvram_read on Sun 570X\n");
  7305. return -EINVAL;
  7306. }
  7307. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  7308. return tg3_nvram_read_using_eeprom(tp, offset, val);
  7309. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  7310. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  7311. (tp->nvram_jedecnum == JEDEC_ATMEL)) {
  7312. offset = ((offset / tp->nvram_pagesize) <<
  7313. ATMEL_AT45DB0X1B_PAGE_POS) +
  7314. (offset % tp->nvram_pagesize);
  7315. }
  7316. if (offset > NVRAM_ADDR_MSK)
  7317. return -EINVAL;
  7318. tg3_nvram_lock(tp);
  7319. tg3_enable_nvram_access(tp);
  7320. tw32(NVRAM_ADDR, offset);
  7321. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  7322. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  7323. if (ret == 0)
  7324. *val = swab32(tr32(NVRAM_RDDATA));
  7325. tg3_nvram_unlock(tp);
  7326. tg3_disable_nvram_access(tp);
  7327. return ret;
  7328. }
  7329. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  7330. u32 offset, u32 len, u8 *buf)
  7331. {
  7332. int i, j, rc = 0;
  7333. u32 val;
  7334. for (i = 0; i < len; i += 4) {
  7335. u32 addr, data;
  7336. addr = offset + i;
  7337. memcpy(&data, buf + i, 4);
  7338. tw32(GRC_EEPROM_DATA, cpu_to_le32(data));
  7339. val = tr32(GRC_EEPROM_ADDR);
  7340. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  7341. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  7342. EEPROM_ADDR_READ);
  7343. tw32(GRC_EEPROM_ADDR, val |
  7344. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  7345. (addr & EEPROM_ADDR_ADDR_MASK) |
  7346. EEPROM_ADDR_START |
  7347. EEPROM_ADDR_WRITE);
  7348. for (j = 0; j < 10000; j++) {
  7349. val = tr32(GRC_EEPROM_ADDR);
  7350. if (val & EEPROM_ADDR_COMPLETE)
  7351. break;
  7352. udelay(100);
  7353. }
  7354. if (!(val & EEPROM_ADDR_COMPLETE)) {
  7355. rc = -EBUSY;
  7356. break;
  7357. }
  7358. }
  7359. return rc;
  7360. }
  7361. /* offset and length are dword aligned */
  7362. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  7363. u8 *buf)
  7364. {
  7365. int ret = 0;
  7366. u32 pagesize = tp->nvram_pagesize;
  7367. u32 pagemask = pagesize - 1;
  7368. u32 nvram_cmd;
  7369. u8 *tmp;
  7370. tmp = kmalloc(pagesize, GFP_KERNEL);
  7371. if (tmp == NULL)
  7372. return -ENOMEM;
  7373. while (len) {
  7374. int j;
  7375. u32 phy_addr, page_off, size;
  7376. phy_addr = offset & ~pagemask;
  7377. for (j = 0; j < pagesize; j += 4) {
  7378. if ((ret = tg3_nvram_read(tp, phy_addr + j,
  7379. (u32 *) (tmp + j))))
  7380. break;
  7381. }
  7382. if (ret)
  7383. break;
  7384. page_off = offset & pagemask;
  7385. size = pagesize;
  7386. if (len < size)
  7387. size = len;
  7388. len -= size;
  7389. memcpy(tmp + page_off, buf, size);
  7390. offset = offset + (pagesize - page_off);
  7391. tg3_enable_nvram_access(tp);
  7392. /*
  7393. * Before we can erase the flash page, we need
  7394. * to issue a special "write enable" command.
  7395. */
  7396. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  7397. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  7398. break;
  7399. /* Erase the target page */
  7400. tw32(NVRAM_ADDR, phy_addr);
  7401. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  7402. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  7403. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  7404. break;
  7405. /* Issue another write enable to start the write. */
  7406. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  7407. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  7408. break;
  7409. for (j = 0; j < pagesize; j += 4) {
  7410. u32 data;
  7411. data = *((u32 *) (tmp + j));
  7412. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  7413. tw32(NVRAM_ADDR, phy_addr + j);
  7414. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  7415. NVRAM_CMD_WR;
  7416. if (j == 0)
  7417. nvram_cmd |= NVRAM_CMD_FIRST;
  7418. else if (j == (pagesize - 4))
  7419. nvram_cmd |= NVRAM_CMD_LAST;
  7420. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  7421. break;
  7422. }
  7423. if (ret)
  7424. break;
  7425. }
  7426. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  7427. tg3_nvram_exec_cmd(tp, nvram_cmd);
  7428. kfree(tmp);
  7429. return ret;
  7430. }
  7431. /* offset and length are dword aligned */
  7432. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  7433. u8 *buf)
  7434. {
  7435. int i, ret = 0;
  7436. for (i = 0; i < len; i += 4, offset += 4) {
  7437. u32 data, page_off, phy_addr, nvram_cmd;
  7438. memcpy(&data, buf + i, 4);
  7439. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  7440. page_off = offset % tp->nvram_pagesize;
  7441. if ((tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  7442. (tp->nvram_jedecnum == JEDEC_ATMEL)) {
  7443. phy_addr = ((offset / tp->nvram_pagesize) <<
  7444. ATMEL_AT45DB0X1B_PAGE_POS) + page_off;
  7445. }
  7446. else {
  7447. phy_addr = offset;
  7448. }
  7449. tw32(NVRAM_ADDR, phy_addr);
  7450. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  7451. if ((page_off == 0) || (i == 0))
  7452. nvram_cmd |= NVRAM_CMD_FIRST;
  7453. else if (page_off == (tp->nvram_pagesize - 4))
  7454. nvram_cmd |= NVRAM_CMD_LAST;
  7455. if (i == (len - 4))
  7456. nvram_cmd |= NVRAM_CMD_LAST;
  7457. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
  7458. (tp->nvram_jedecnum == JEDEC_ST) &&
  7459. (nvram_cmd & NVRAM_CMD_FIRST)) {
  7460. if ((ret = tg3_nvram_exec_cmd(tp,
  7461. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  7462. NVRAM_CMD_DONE)))
  7463. break;
  7464. }
  7465. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  7466. /* We always do complete word writes to eeprom. */
  7467. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  7468. }
  7469. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  7470. break;
  7471. }
  7472. return ret;
  7473. }
  7474. /* offset and length are dword aligned */
  7475. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  7476. {
  7477. int ret;
  7478. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  7479. printk(KERN_ERR PFX "Attempt to do nvram_write on Sun 570X\n");
  7480. return -EINVAL;
  7481. }
  7482. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  7483. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  7484. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  7485. udelay(40);
  7486. }
  7487. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  7488. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  7489. }
  7490. else {
  7491. u32 grc_mode;
  7492. tg3_nvram_lock(tp);
  7493. tg3_enable_nvram_access(tp);
  7494. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  7495. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  7496. tw32(NVRAM_WRITE1, 0x406);
  7497. grc_mode = tr32(GRC_MODE);
  7498. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  7499. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  7500. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  7501. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  7502. buf);
  7503. }
  7504. else {
  7505. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  7506. buf);
  7507. }
  7508. grc_mode = tr32(GRC_MODE);
  7509. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  7510. tg3_disable_nvram_access(tp);
  7511. tg3_nvram_unlock(tp);
  7512. }
  7513. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  7514. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7515. udelay(40);
  7516. }
  7517. return ret;
  7518. }
  7519. struct subsys_tbl_ent {
  7520. u16 subsys_vendor, subsys_devid;
  7521. u32 phy_id;
  7522. };
  7523. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  7524. /* Broadcom boards. */
  7525. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  7526. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  7527. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  7528. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  7529. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  7530. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  7531. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  7532. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  7533. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  7534. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  7535. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  7536. /* 3com boards. */
  7537. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  7538. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  7539. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  7540. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  7541. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  7542. /* DELL boards. */
  7543. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  7544. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  7545. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  7546. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  7547. /* Compaq boards. */
  7548. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  7549. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  7550. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  7551. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  7552. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  7553. /* IBM boards. */
  7554. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  7555. };
  7556. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  7557. {
  7558. int i;
  7559. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  7560. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  7561. tp->pdev->subsystem_vendor) &&
  7562. (subsys_id_to_phy_id[i].subsys_devid ==
  7563. tp->pdev->subsystem_device))
  7564. return &subsys_id_to_phy_id[i];
  7565. }
  7566. return NULL;
  7567. }
  7568. /* Since this function may be called in D3-hot power state during
  7569. * tg3_init_one(), only config cycles are allowed.
  7570. */
  7571. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  7572. {
  7573. u32 val;
  7574. /* Make sure register accesses (indirect or otherwise)
  7575. * will function correctly.
  7576. */
  7577. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7578. tp->misc_host_ctrl);
  7579. tp->phy_id = PHY_ID_INVALID;
  7580. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  7581. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  7582. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  7583. u32 nic_cfg, led_cfg;
  7584. u32 nic_phy_id, ver, cfg2 = 0, eeprom_phy_id;
  7585. int eeprom_phy_serdes = 0;
  7586. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  7587. tp->nic_sram_data_cfg = nic_cfg;
  7588. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  7589. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  7590. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  7591. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  7592. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  7593. (ver > 0) && (ver < 0x100))
  7594. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  7595. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  7596. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  7597. eeprom_phy_serdes = 1;
  7598. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  7599. if (nic_phy_id != 0) {
  7600. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  7601. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  7602. eeprom_phy_id = (id1 >> 16) << 10;
  7603. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  7604. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  7605. } else
  7606. eeprom_phy_id = 0;
  7607. tp->phy_id = eeprom_phy_id;
  7608. if (eeprom_phy_serdes) {
  7609. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  7610. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  7611. else
  7612. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  7613. }
  7614. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7615. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  7616. SHASTA_EXT_LED_MODE_MASK);
  7617. else
  7618. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  7619. switch (led_cfg) {
  7620. default:
  7621. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  7622. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  7623. break;
  7624. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  7625. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  7626. break;
  7627. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  7628. tp->led_ctrl = LED_CTRL_MODE_MAC;
  7629. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  7630. * read on some older 5700/5701 bootcode.
  7631. */
  7632. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  7633. ASIC_REV_5700 ||
  7634. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  7635. ASIC_REV_5701)
  7636. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  7637. break;
  7638. case SHASTA_EXT_LED_SHARED:
  7639. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  7640. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  7641. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  7642. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  7643. LED_CTRL_MODE_PHY_2);
  7644. break;
  7645. case SHASTA_EXT_LED_MAC:
  7646. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  7647. break;
  7648. case SHASTA_EXT_LED_COMBO:
  7649. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  7650. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  7651. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  7652. LED_CTRL_MODE_PHY_2);
  7653. break;
  7654. };
  7655. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7656. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  7657. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  7658. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  7659. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  7660. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  7661. (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP))
  7662. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  7663. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  7664. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  7665. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7666. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  7667. }
  7668. if (nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL)
  7669. tp->tg3_flags |= TG3_FLAG_SERDES_WOL_CAP;
  7670. if (cfg2 & (1 << 17))
  7671. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  7672. /* serdes signal pre-emphasis in register 0x590 set by */
  7673. /* bootcode if bit 18 is set */
  7674. if (cfg2 & (1 << 18))
  7675. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  7676. }
  7677. }
  7678. static int __devinit tg3_phy_probe(struct tg3 *tp)
  7679. {
  7680. u32 hw_phy_id_1, hw_phy_id_2;
  7681. u32 hw_phy_id, hw_phy_id_masked;
  7682. int err;
  7683. /* Reading the PHY ID register can conflict with ASF
  7684. * firwmare access to the PHY hardware.
  7685. */
  7686. err = 0;
  7687. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  7688. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  7689. } else {
  7690. /* Now read the physical PHY_ID from the chip and verify
  7691. * that it is sane. If it doesn't look good, we fall back
  7692. * to either the hard-coded table based PHY_ID and failing
  7693. * that the value found in the eeprom area.
  7694. */
  7695. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  7696. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  7697. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  7698. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  7699. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  7700. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  7701. }
  7702. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  7703. tp->phy_id = hw_phy_id;
  7704. if (hw_phy_id_masked == PHY_ID_BCM8002)
  7705. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  7706. else
  7707. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  7708. } else {
  7709. if (tp->phy_id != PHY_ID_INVALID) {
  7710. /* Do nothing, phy ID already set up in
  7711. * tg3_get_eeprom_hw_cfg().
  7712. */
  7713. } else {
  7714. struct subsys_tbl_ent *p;
  7715. /* No eeprom signature? Try the hardcoded
  7716. * subsys device table.
  7717. */
  7718. p = lookup_by_subsys(tp);
  7719. if (!p)
  7720. return -ENODEV;
  7721. tp->phy_id = p->phy_id;
  7722. if (!tp->phy_id ||
  7723. tp->phy_id == PHY_ID_BCM8002)
  7724. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  7725. }
  7726. }
  7727. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  7728. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  7729. u32 bmsr, adv_reg, tg3_ctrl;
  7730. tg3_readphy(tp, MII_BMSR, &bmsr);
  7731. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  7732. (bmsr & BMSR_LSTATUS))
  7733. goto skip_phy_reset;
  7734. err = tg3_phy_reset(tp);
  7735. if (err)
  7736. return err;
  7737. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  7738. ADVERTISE_100HALF | ADVERTISE_100FULL |
  7739. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  7740. tg3_ctrl = 0;
  7741. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  7742. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  7743. MII_TG3_CTRL_ADV_1000_FULL);
  7744. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  7745. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  7746. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  7747. MII_TG3_CTRL_ENABLE_AS_MASTER);
  7748. }
  7749. if (!tg3_copper_is_advertising_all(tp)) {
  7750. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  7751. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7752. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  7753. tg3_writephy(tp, MII_BMCR,
  7754. BMCR_ANENABLE | BMCR_ANRESTART);
  7755. }
  7756. tg3_phy_set_wirespeed(tp);
  7757. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  7758. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7759. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  7760. }
  7761. skip_phy_reset:
  7762. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  7763. err = tg3_init_5401phy_dsp(tp);
  7764. if (err)
  7765. return err;
  7766. }
  7767. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  7768. err = tg3_init_5401phy_dsp(tp);
  7769. }
  7770. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  7771. tp->link_config.advertising =
  7772. (ADVERTISED_1000baseT_Half |
  7773. ADVERTISED_1000baseT_Full |
  7774. ADVERTISED_Autoneg |
  7775. ADVERTISED_FIBRE);
  7776. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  7777. tp->link_config.advertising &=
  7778. ~(ADVERTISED_1000baseT_Half |
  7779. ADVERTISED_1000baseT_Full);
  7780. return err;
  7781. }
  7782. static void __devinit tg3_read_partno(struct tg3 *tp)
  7783. {
  7784. unsigned char vpd_data[256];
  7785. int i;
  7786. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  7787. /* Sun decided not to put the necessary bits in the
  7788. * NVRAM of their onboard tg3 parts :(
  7789. */
  7790. strcpy(tp->board_part_number, "Sun 570X");
  7791. return;
  7792. }
  7793. for (i = 0; i < 256; i += 4) {
  7794. u32 tmp;
  7795. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  7796. goto out_not_found;
  7797. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  7798. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  7799. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  7800. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  7801. }
  7802. /* Now parse and find the part number. */
  7803. for (i = 0; i < 256; ) {
  7804. unsigned char val = vpd_data[i];
  7805. int block_end;
  7806. if (val == 0x82 || val == 0x91) {
  7807. i = (i + 3 +
  7808. (vpd_data[i + 1] +
  7809. (vpd_data[i + 2] << 8)));
  7810. continue;
  7811. }
  7812. if (val != 0x90)
  7813. goto out_not_found;
  7814. block_end = (i + 3 +
  7815. (vpd_data[i + 1] +
  7816. (vpd_data[i + 2] << 8)));
  7817. i += 3;
  7818. while (i < block_end) {
  7819. if (vpd_data[i + 0] == 'P' &&
  7820. vpd_data[i + 1] == 'N') {
  7821. int partno_len = vpd_data[i + 2];
  7822. if (partno_len > 24)
  7823. goto out_not_found;
  7824. memcpy(tp->board_part_number,
  7825. &vpd_data[i + 3],
  7826. partno_len);
  7827. /* Success. */
  7828. return;
  7829. }
  7830. }
  7831. /* Part number not found. */
  7832. goto out_not_found;
  7833. }
  7834. out_not_found:
  7835. strcpy(tp->board_part_number, "none");
  7836. }
  7837. #ifdef CONFIG_SPARC64
  7838. static int __devinit tg3_is_sun_570X(struct tg3 *tp)
  7839. {
  7840. struct pci_dev *pdev = tp->pdev;
  7841. struct pcidev_cookie *pcp = pdev->sysdata;
  7842. if (pcp != NULL) {
  7843. int node = pcp->prom_node;
  7844. u32 venid;
  7845. int err;
  7846. err = prom_getproperty(node, "subsystem-vendor-id",
  7847. (char *) &venid, sizeof(venid));
  7848. if (err == 0 || err == -1)
  7849. return 0;
  7850. if (venid == PCI_VENDOR_ID_SUN)
  7851. return 1;
  7852. }
  7853. return 0;
  7854. }
  7855. #endif
  7856. static int __devinit tg3_get_invariants(struct tg3 *tp)
  7857. {
  7858. static struct pci_device_id write_reorder_chipsets[] = {
  7859. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  7860. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  7861. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  7862. PCI_DEVICE_ID_VIA_8385_0) },
  7863. { },
  7864. };
  7865. u32 misc_ctrl_reg;
  7866. u32 cacheline_sz_reg;
  7867. u32 pci_state_reg, grc_misc_cfg;
  7868. u32 val;
  7869. u16 pci_cmd;
  7870. int err;
  7871. #ifdef CONFIG_SPARC64
  7872. if (tg3_is_sun_570X(tp))
  7873. tp->tg3_flags2 |= TG3_FLG2_SUN_570X;
  7874. #endif
  7875. /* Force memory write invalidate off. If we leave it on,
  7876. * then on 5700_BX chips we have to enable a workaround.
  7877. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  7878. * to match the cacheline size. The Broadcom driver have this
  7879. * workaround but turns MWI off all the times so never uses
  7880. * it. This seems to suggest that the workaround is insufficient.
  7881. */
  7882. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7883. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  7884. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7885. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  7886. * has the register indirect write enable bit set before
  7887. * we try to access any of the MMIO registers. It is also
  7888. * critical that the PCI-X hw workaround situation is decided
  7889. * before that as well.
  7890. */
  7891. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7892. &misc_ctrl_reg);
  7893. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  7894. MISC_HOST_CTRL_CHIPREV_SHIFT);
  7895. /* Wrong chip ID in 5752 A0. This code can be removed later
  7896. * as A0 is not in production.
  7897. */
  7898. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  7899. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  7900. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  7901. * we need to disable memory and use config. cycles
  7902. * only to access all registers. The 5702/03 chips
  7903. * can mistakenly decode the special cycles from the
  7904. * ICH chipsets as memory write cycles, causing corruption
  7905. * of register and memory space. Only certain ICH bridges
  7906. * will drive special cycles with non-zero data during the
  7907. * address phase which can fall within the 5703's address
  7908. * range. This is not an ICH bug as the PCI spec allows
  7909. * non-zero address during special cycles. However, only
  7910. * these ICH bridges are known to drive non-zero addresses
  7911. * during special cycles.
  7912. *
  7913. * Since special cycles do not cross PCI bridges, we only
  7914. * enable this workaround if the 5703 is on the secondary
  7915. * bus of these ICH bridges.
  7916. */
  7917. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  7918. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  7919. static struct tg3_dev_id {
  7920. u32 vendor;
  7921. u32 device;
  7922. u32 rev;
  7923. } ich_chipsets[] = {
  7924. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  7925. PCI_ANY_ID },
  7926. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  7927. PCI_ANY_ID },
  7928. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  7929. 0xa },
  7930. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  7931. PCI_ANY_ID },
  7932. { },
  7933. };
  7934. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  7935. struct pci_dev *bridge = NULL;
  7936. while (pci_id->vendor != 0) {
  7937. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  7938. bridge);
  7939. if (!bridge) {
  7940. pci_id++;
  7941. continue;
  7942. }
  7943. if (pci_id->rev != PCI_ANY_ID) {
  7944. u8 rev;
  7945. pci_read_config_byte(bridge, PCI_REVISION_ID,
  7946. &rev);
  7947. if (rev > pci_id->rev)
  7948. continue;
  7949. }
  7950. if (bridge->subordinate &&
  7951. (bridge->subordinate->number ==
  7952. tp->pdev->bus->number)) {
  7953. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  7954. pci_dev_put(bridge);
  7955. break;
  7956. }
  7957. }
  7958. }
  7959. /* Find msi capability. */
  7960. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  7961. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  7962. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  7963. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  7964. }
  7965. /* Initialize misc host control in PCI block. */
  7966. tp->misc_host_ctrl |= (misc_ctrl_reg &
  7967. MISC_HOST_CTRL_CHIPREV);
  7968. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7969. tp->misc_host_ctrl);
  7970. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  7971. &cacheline_sz_reg);
  7972. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  7973. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  7974. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  7975. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  7976. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  7977. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  7978. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  7979. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  7980. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  7981. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  7982. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  7983. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7984. tp->tg3_flags2 |= TG3_FLG2_HW_TSO;
  7985. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705 &&
  7986. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5750 &&
  7987. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752)
  7988. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  7989. if (pci_find_capability(tp->pdev, PCI_CAP_ID_EXP) != 0)
  7990. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  7991. /* If we have an AMD 762 or VIA K8T800 chipset, write
  7992. * reordering to the mailbox registers done by the host
  7993. * controller can cause major troubles. We read back from
  7994. * every mailbox register write to force the writes to be
  7995. * posted to the chip in order.
  7996. */
  7997. if (pci_dev_present(write_reorder_chipsets) &&
  7998. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  7999. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  8000. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  8001. tp->pci_lat_timer < 64) {
  8002. tp->pci_lat_timer = 64;
  8003. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  8004. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  8005. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  8006. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  8007. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  8008. cacheline_sz_reg);
  8009. }
  8010. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  8011. &pci_state_reg);
  8012. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  8013. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  8014. /* If this is a 5700 BX chipset, and we are in PCI-X
  8015. * mode, enable register write workaround.
  8016. *
  8017. * The workaround is to use indirect register accesses
  8018. * for all chip writes not to mailbox registers.
  8019. */
  8020. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  8021. u32 pm_reg;
  8022. u16 pci_cmd;
  8023. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  8024. /* The chip can have it's power management PCI config
  8025. * space registers clobbered due to this bug.
  8026. * So explicitly force the chip into D0 here.
  8027. */
  8028. pci_read_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  8029. &pm_reg);
  8030. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  8031. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  8032. pci_write_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  8033. pm_reg);
  8034. /* Also, force SERR#/PERR# in PCI command. */
  8035. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8036. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  8037. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8038. }
  8039. }
  8040. /* 5700 BX chips need to have their TX producer index mailboxes
  8041. * written twice to workaround a bug.
  8042. */
  8043. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  8044. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  8045. /* Back to back register writes can cause problems on this chip,
  8046. * the workaround is to read back all reg writes except those to
  8047. * mailbox regs. See tg3_write_indirect_reg32().
  8048. *
  8049. * PCI Express 5750_A0 rev chips need this workaround too.
  8050. */
  8051. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  8052. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  8053. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0))
  8054. tp->tg3_flags |= TG3_FLAG_5701_REG_WRITE_BUG;
  8055. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  8056. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  8057. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  8058. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  8059. /* Chip-specific fixup from Broadcom driver */
  8060. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  8061. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  8062. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  8063. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  8064. }
  8065. /* Default fast path register access methods */
  8066. tp->read32 = tg3_read32;
  8067. tp->write32 = tg3_write32;
  8068. tp->read32_mbox = tg3_read32;
  8069. tp->write32_mbox = tg3_write32;
  8070. tp->write32_tx_mbox = tg3_write32;
  8071. tp->write32_rx_mbox = tg3_write32;
  8072. /* Various workaround register access methods */
  8073. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  8074. tp->write32 = tg3_write_indirect_reg32;
  8075. else if (tp->tg3_flags & TG3_FLAG_5701_REG_WRITE_BUG)
  8076. tp->write32 = tg3_write_flush_reg32;
  8077. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  8078. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  8079. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  8080. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  8081. tp->write32_rx_mbox = tg3_write_flush_reg32;
  8082. }
  8083. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  8084. tp->read32 = tg3_read_indirect_reg32;
  8085. tp->write32 = tg3_write_indirect_reg32;
  8086. tp->read32_mbox = tg3_read_indirect_mbox;
  8087. tp->write32_mbox = tg3_write_indirect_mbox;
  8088. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  8089. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  8090. iounmap(tp->regs);
  8091. tp->regs = NULL;
  8092. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8093. pci_cmd &= ~PCI_COMMAND_MEMORY;
  8094. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8095. }
  8096. /* Get eeprom hw config before calling tg3_set_power_state().
  8097. * In particular, the TG3_FLAG_EEPROM_WRITE_PROT flag must be
  8098. * determined before calling tg3_set_power_state() so that
  8099. * we know whether or not to switch out of Vaux power.
  8100. * When the flag is set, it means that GPIO1 is used for eeprom
  8101. * write protect and also implies that it is a LOM where GPIOs
  8102. * are not used to switch power.
  8103. */
  8104. tg3_get_eeprom_hw_cfg(tp);
  8105. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  8106. * GPIO1 driven high will bring 5700's external PHY out of reset.
  8107. * It is also used as eeprom write protect on LOMs.
  8108. */
  8109. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  8110. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  8111. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  8112. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  8113. GRC_LCLCTRL_GPIO_OUTPUT1);
  8114. /* Unused GPIO3 must be driven as output on 5752 because there
  8115. * are no pull-up resistors on unused GPIO pins.
  8116. */
  8117. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  8118. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  8119. /* Force the chip into D0. */
  8120. err = tg3_set_power_state(tp, 0);
  8121. if (err) {
  8122. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  8123. pci_name(tp->pdev));
  8124. return err;
  8125. }
  8126. /* 5700 B0 chips do not support checksumming correctly due
  8127. * to hardware bugs.
  8128. */
  8129. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  8130. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  8131. /* Pseudo-header checksum is done by hardware logic and not
  8132. * the offload processers, so make the chip do the pseudo-
  8133. * header checksums on receive. For transmit it is more
  8134. * convenient to do the pseudo-header checksum in software
  8135. * as Linux does that on transmit for us in all cases.
  8136. */
  8137. tp->tg3_flags |= TG3_FLAG_NO_TX_PSEUDO_CSUM;
  8138. tp->tg3_flags &= ~TG3_FLAG_NO_RX_PSEUDO_CSUM;
  8139. /* Derive initial jumbo mode from MTU assigned in
  8140. * ether_setup() via the alloc_etherdev() call
  8141. */
  8142. if (tp->dev->mtu > ETH_DATA_LEN &&
  8143. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  8144. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  8145. /* Determine WakeOnLan speed to use. */
  8146. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8147. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  8148. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  8149. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  8150. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  8151. } else {
  8152. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  8153. }
  8154. /* A few boards don't want Ethernet@WireSpeed phy feature */
  8155. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  8156. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  8157. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  8158. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  8159. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  8160. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  8161. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  8162. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  8163. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  8164. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  8165. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  8166. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8167. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  8168. tp->coalesce_mode = 0;
  8169. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  8170. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  8171. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  8172. /* Initialize MAC MI mode, polling disabled. */
  8173. tw32_f(MAC_MI_MODE, tp->mi_mode);
  8174. udelay(80);
  8175. /* Initialize data/descriptor byte/word swapping. */
  8176. val = tr32(GRC_MODE);
  8177. val &= GRC_MODE_HOST_STACKUP;
  8178. tw32(GRC_MODE, val | tp->grc_mode);
  8179. tg3_switch_clocks(tp);
  8180. /* Clear this out for sanity. */
  8181. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8182. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  8183. &pci_state_reg);
  8184. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  8185. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  8186. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  8187. if (chiprevid == CHIPREV_ID_5701_A0 ||
  8188. chiprevid == CHIPREV_ID_5701_B0 ||
  8189. chiprevid == CHIPREV_ID_5701_B2 ||
  8190. chiprevid == CHIPREV_ID_5701_B5) {
  8191. void __iomem *sram_base;
  8192. /* Write some dummy words into the SRAM status block
  8193. * area, see if it reads back correctly. If the return
  8194. * value is bad, force enable the PCIX workaround.
  8195. */
  8196. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  8197. writel(0x00000000, sram_base);
  8198. writel(0x00000000, sram_base + 4);
  8199. writel(0xffffffff, sram_base + 4);
  8200. if (readl(sram_base) != 0x00000000)
  8201. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  8202. }
  8203. }
  8204. udelay(50);
  8205. tg3_nvram_init(tp);
  8206. grc_misc_cfg = tr32(GRC_MISC_CFG);
  8207. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  8208. /* Broadcom's driver says that CIOBE multisplit has a bug */
  8209. #if 0
  8210. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  8211. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5704CIOBE) {
  8212. tp->tg3_flags |= TG3_FLAG_SPLIT_MODE;
  8213. tp->split_mode_max_reqs = SPLIT_MODE_5704_MAX_REQ;
  8214. }
  8215. #endif
  8216. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  8217. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  8218. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  8219. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  8220. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8221. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  8222. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  8223. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  8224. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  8225. HOSTCC_MODE_CLRTICK_TXBD);
  8226. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  8227. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8228. tp->misc_host_ctrl);
  8229. }
  8230. /* these are limited to 10/100 only */
  8231. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  8232. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  8233. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  8234. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  8235. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  8236. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  8237. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  8238. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  8239. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  8240. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F)))
  8241. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  8242. err = tg3_phy_probe(tp);
  8243. if (err) {
  8244. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  8245. pci_name(tp->pdev), err);
  8246. /* ... but do not return immediately ... */
  8247. }
  8248. tg3_read_partno(tp);
  8249. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  8250. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  8251. } else {
  8252. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  8253. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  8254. else
  8255. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  8256. }
  8257. /* 5700 {AX,BX} chips have a broken status block link
  8258. * change bit implementation, so we must use the
  8259. * status register in those cases.
  8260. */
  8261. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  8262. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  8263. else
  8264. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  8265. /* The led_ctrl is set during tg3_phy_probe, here we might
  8266. * have to force the link status polling mechanism based
  8267. * upon subsystem IDs.
  8268. */
  8269. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  8270. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  8271. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  8272. TG3_FLAG_USE_LINKCHG_REG);
  8273. }
  8274. /* For all SERDES we poll the MAC status register. */
  8275. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8276. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  8277. else
  8278. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  8279. /* It seems all chips can get confused if TX buffers
  8280. * straddle the 4GB address boundary in some cases.
  8281. */
  8282. tp->dev->hard_start_xmit = tg3_start_xmit;
  8283. tp->rx_offset = 2;
  8284. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  8285. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  8286. tp->rx_offset = 0;
  8287. /* By default, disable wake-on-lan. User can change this
  8288. * using ETHTOOL_SWOL.
  8289. */
  8290. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8291. return err;
  8292. }
  8293. #ifdef CONFIG_SPARC64
  8294. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  8295. {
  8296. struct net_device *dev = tp->dev;
  8297. struct pci_dev *pdev = tp->pdev;
  8298. struct pcidev_cookie *pcp = pdev->sysdata;
  8299. if (pcp != NULL) {
  8300. int node = pcp->prom_node;
  8301. if (prom_getproplen(node, "local-mac-address") == 6) {
  8302. prom_getproperty(node, "local-mac-address",
  8303. dev->dev_addr, 6);
  8304. memcpy(dev->perm_addr, dev->dev_addr, 6);
  8305. return 0;
  8306. }
  8307. }
  8308. return -ENODEV;
  8309. }
  8310. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  8311. {
  8312. struct net_device *dev = tp->dev;
  8313. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  8314. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  8315. return 0;
  8316. }
  8317. #endif
  8318. static int __devinit tg3_get_device_address(struct tg3 *tp)
  8319. {
  8320. struct net_device *dev = tp->dev;
  8321. u32 hi, lo, mac_offset;
  8322. #ifdef CONFIG_SPARC64
  8323. if (!tg3_get_macaddr_sparc(tp))
  8324. return 0;
  8325. #endif
  8326. mac_offset = 0x7c;
  8327. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  8328. !(tp->tg3_flags & TG3_FLG2_SUN_570X)) ||
  8329. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8330. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  8331. mac_offset = 0xcc;
  8332. if (tg3_nvram_lock(tp))
  8333. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  8334. else
  8335. tg3_nvram_unlock(tp);
  8336. }
  8337. /* First try to get it from MAC address mailbox. */
  8338. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  8339. if ((hi >> 16) == 0x484b) {
  8340. dev->dev_addr[0] = (hi >> 8) & 0xff;
  8341. dev->dev_addr[1] = (hi >> 0) & 0xff;
  8342. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  8343. dev->dev_addr[2] = (lo >> 24) & 0xff;
  8344. dev->dev_addr[3] = (lo >> 16) & 0xff;
  8345. dev->dev_addr[4] = (lo >> 8) & 0xff;
  8346. dev->dev_addr[5] = (lo >> 0) & 0xff;
  8347. }
  8348. /* Next, try NVRAM. */
  8349. else if (!(tp->tg3_flags & TG3_FLG2_SUN_570X) &&
  8350. !tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  8351. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  8352. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  8353. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  8354. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  8355. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  8356. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  8357. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  8358. }
  8359. /* Finally just fetch it out of the MAC control regs. */
  8360. else {
  8361. hi = tr32(MAC_ADDR_0_HIGH);
  8362. lo = tr32(MAC_ADDR_0_LOW);
  8363. dev->dev_addr[5] = lo & 0xff;
  8364. dev->dev_addr[4] = (lo >> 8) & 0xff;
  8365. dev->dev_addr[3] = (lo >> 16) & 0xff;
  8366. dev->dev_addr[2] = (lo >> 24) & 0xff;
  8367. dev->dev_addr[1] = hi & 0xff;
  8368. dev->dev_addr[0] = (hi >> 8) & 0xff;
  8369. }
  8370. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  8371. #ifdef CONFIG_SPARC64
  8372. if (!tg3_get_default_macaddr_sparc(tp))
  8373. return 0;
  8374. #endif
  8375. return -EINVAL;
  8376. }
  8377. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  8378. return 0;
  8379. }
  8380. #define BOUNDARY_SINGLE_CACHELINE 1
  8381. #define BOUNDARY_MULTI_CACHELINE 2
  8382. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  8383. {
  8384. int cacheline_size;
  8385. u8 byte;
  8386. int goal;
  8387. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  8388. if (byte == 0)
  8389. cacheline_size = 1024;
  8390. else
  8391. cacheline_size = (int) byte * 4;
  8392. /* On 5703 and later chips, the boundary bits have no
  8393. * effect.
  8394. */
  8395. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8396. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  8397. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  8398. goto out;
  8399. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  8400. goal = BOUNDARY_MULTI_CACHELINE;
  8401. #else
  8402. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  8403. goal = BOUNDARY_SINGLE_CACHELINE;
  8404. #else
  8405. goal = 0;
  8406. #endif
  8407. #endif
  8408. if (!goal)
  8409. goto out;
  8410. /* PCI controllers on most RISC systems tend to disconnect
  8411. * when a device tries to burst across a cache-line boundary.
  8412. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  8413. *
  8414. * Unfortunately, for PCI-E there are only limited
  8415. * write-side controls for this, and thus for reads
  8416. * we will still get the disconnects. We'll also waste
  8417. * these PCI cycles for both read and write for chips
  8418. * other than 5700 and 5701 which do not implement the
  8419. * boundary bits.
  8420. */
  8421. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  8422. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  8423. switch (cacheline_size) {
  8424. case 16:
  8425. case 32:
  8426. case 64:
  8427. case 128:
  8428. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8429. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  8430. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  8431. } else {
  8432. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  8433. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  8434. }
  8435. break;
  8436. case 256:
  8437. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  8438. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  8439. break;
  8440. default:
  8441. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  8442. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  8443. break;
  8444. };
  8445. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  8446. switch (cacheline_size) {
  8447. case 16:
  8448. case 32:
  8449. case 64:
  8450. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8451. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  8452. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  8453. break;
  8454. }
  8455. /* fallthrough */
  8456. case 128:
  8457. default:
  8458. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  8459. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  8460. break;
  8461. };
  8462. } else {
  8463. switch (cacheline_size) {
  8464. case 16:
  8465. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8466. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  8467. DMA_RWCTRL_WRITE_BNDRY_16);
  8468. break;
  8469. }
  8470. /* fallthrough */
  8471. case 32:
  8472. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8473. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  8474. DMA_RWCTRL_WRITE_BNDRY_32);
  8475. break;
  8476. }
  8477. /* fallthrough */
  8478. case 64:
  8479. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8480. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  8481. DMA_RWCTRL_WRITE_BNDRY_64);
  8482. break;
  8483. }
  8484. /* fallthrough */
  8485. case 128:
  8486. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8487. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  8488. DMA_RWCTRL_WRITE_BNDRY_128);
  8489. break;
  8490. }
  8491. /* fallthrough */
  8492. case 256:
  8493. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  8494. DMA_RWCTRL_WRITE_BNDRY_256);
  8495. break;
  8496. case 512:
  8497. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  8498. DMA_RWCTRL_WRITE_BNDRY_512);
  8499. break;
  8500. case 1024:
  8501. default:
  8502. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  8503. DMA_RWCTRL_WRITE_BNDRY_1024);
  8504. break;
  8505. };
  8506. }
  8507. out:
  8508. return val;
  8509. }
  8510. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  8511. {
  8512. struct tg3_internal_buffer_desc test_desc;
  8513. u32 sram_dma_descs;
  8514. int i, ret;
  8515. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  8516. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  8517. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  8518. tw32(RDMAC_STATUS, 0);
  8519. tw32(WDMAC_STATUS, 0);
  8520. tw32(BUFMGR_MODE, 0);
  8521. tw32(FTQ_RESET, 0);
  8522. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  8523. test_desc.addr_lo = buf_dma & 0xffffffff;
  8524. test_desc.nic_mbuf = 0x00002100;
  8525. test_desc.len = size;
  8526. /*
  8527. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  8528. * the *second* time the tg3 driver was getting loaded after an
  8529. * initial scan.
  8530. *
  8531. * Broadcom tells me:
  8532. * ...the DMA engine is connected to the GRC block and a DMA
  8533. * reset may affect the GRC block in some unpredictable way...
  8534. * The behavior of resets to individual blocks has not been tested.
  8535. *
  8536. * Broadcom noted the GRC reset will also reset all sub-components.
  8537. */
  8538. if (to_device) {
  8539. test_desc.cqid_sqid = (13 << 8) | 2;
  8540. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  8541. udelay(40);
  8542. } else {
  8543. test_desc.cqid_sqid = (16 << 8) | 7;
  8544. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  8545. udelay(40);
  8546. }
  8547. test_desc.flags = 0x00000005;
  8548. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  8549. u32 val;
  8550. val = *(((u32 *)&test_desc) + i);
  8551. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  8552. sram_dma_descs + (i * sizeof(u32)));
  8553. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  8554. }
  8555. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8556. if (to_device) {
  8557. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  8558. } else {
  8559. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  8560. }
  8561. ret = -ENODEV;
  8562. for (i = 0; i < 40; i++) {
  8563. u32 val;
  8564. if (to_device)
  8565. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  8566. else
  8567. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  8568. if ((val & 0xffff) == sram_dma_descs) {
  8569. ret = 0;
  8570. break;
  8571. }
  8572. udelay(100);
  8573. }
  8574. return ret;
  8575. }
  8576. #define TEST_BUFFER_SIZE 0x2000
  8577. static int __devinit tg3_test_dma(struct tg3 *tp)
  8578. {
  8579. dma_addr_t buf_dma;
  8580. u32 *buf, saved_dma_rwctrl;
  8581. int ret;
  8582. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  8583. if (!buf) {
  8584. ret = -ENOMEM;
  8585. goto out_nofree;
  8586. }
  8587. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  8588. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  8589. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  8590. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  8591. /* DMA read watermark not used on PCIE */
  8592. tp->dma_rwctrl |= 0x00180000;
  8593. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  8594. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  8595. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  8596. tp->dma_rwctrl |= 0x003f0000;
  8597. else
  8598. tp->dma_rwctrl |= 0x003f000f;
  8599. } else {
  8600. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  8601. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  8602. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  8603. if (ccval == 0x6 || ccval == 0x7)
  8604. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  8605. /* Set bit 23 to enable PCIX hw bug fix */
  8606. tp->dma_rwctrl |= 0x009f0000;
  8607. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  8608. /* 5780 always in PCIX mode */
  8609. tp->dma_rwctrl |= 0x00144000;
  8610. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  8611. /* 5714 always in PCIX mode */
  8612. tp->dma_rwctrl |= 0x00148000;
  8613. } else {
  8614. tp->dma_rwctrl |= 0x001b000f;
  8615. }
  8616. }
  8617. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  8618. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  8619. tp->dma_rwctrl &= 0xfffffff0;
  8620. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8621. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  8622. /* Remove this if it causes problems for some boards. */
  8623. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  8624. /* On 5700/5701 chips, we need to set this bit.
  8625. * Otherwise the chip will issue cacheline transactions
  8626. * to streamable DMA memory with not all the byte
  8627. * enables turned on. This is an error on several
  8628. * RISC PCI controllers, in particular sparc64.
  8629. *
  8630. * On 5703/5704 chips, this bit has been reassigned
  8631. * a different meaning. In particular, it is used
  8632. * on those chips to enable a PCI-X workaround.
  8633. */
  8634. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  8635. }
  8636. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8637. #if 0
  8638. /* Unneeded, already done by tg3_get_invariants. */
  8639. tg3_switch_clocks(tp);
  8640. #endif
  8641. ret = 0;
  8642. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8643. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  8644. goto out;
  8645. /* It is best to perform DMA test with maximum write burst size
  8646. * to expose the 5700/5701 write DMA bug.
  8647. */
  8648. saved_dma_rwctrl = tp->dma_rwctrl;
  8649. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  8650. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8651. while (1) {
  8652. u32 *p = buf, i;
  8653. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  8654. p[i] = i;
  8655. /* Send the buffer to the chip. */
  8656. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  8657. if (ret) {
  8658. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  8659. break;
  8660. }
  8661. #if 0
  8662. /* validate data reached card RAM correctly. */
  8663. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  8664. u32 val;
  8665. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  8666. if (le32_to_cpu(val) != p[i]) {
  8667. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  8668. /* ret = -ENODEV here? */
  8669. }
  8670. p[i] = 0;
  8671. }
  8672. #endif
  8673. /* Now read it back. */
  8674. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  8675. if (ret) {
  8676. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  8677. break;
  8678. }
  8679. /* Verify it. */
  8680. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  8681. if (p[i] == i)
  8682. continue;
  8683. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  8684. DMA_RWCTRL_WRITE_BNDRY_16) {
  8685. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  8686. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  8687. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8688. break;
  8689. } else {
  8690. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  8691. ret = -ENODEV;
  8692. goto out;
  8693. }
  8694. }
  8695. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  8696. /* Success. */
  8697. ret = 0;
  8698. break;
  8699. }
  8700. }
  8701. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  8702. DMA_RWCTRL_WRITE_BNDRY_16) {
  8703. static struct pci_device_id dma_wait_state_chipsets[] = {
  8704. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  8705. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  8706. { },
  8707. };
  8708. /* DMA test passed without adjusting DMA boundary,
  8709. * now look for chipsets that are known to expose the
  8710. * DMA bug without failing the test.
  8711. */
  8712. if (pci_dev_present(dma_wait_state_chipsets)) {
  8713. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  8714. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  8715. }
  8716. else
  8717. /* Safe to use the calculated DMA boundary. */
  8718. tp->dma_rwctrl = saved_dma_rwctrl;
  8719. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8720. }
  8721. out:
  8722. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  8723. out_nofree:
  8724. return ret;
  8725. }
  8726. static void __devinit tg3_init_link_config(struct tg3 *tp)
  8727. {
  8728. tp->link_config.advertising =
  8729. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  8730. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  8731. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  8732. ADVERTISED_Autoneg | ADVERTISED_MII);
  8733. tp->link_config.speed = SPEED_INVALID;
  8734. tp->link_config.duplex = DUPLEX_INVALID;
  8735. tp->link_config.autoneg = AUTONEG_ENABLE;
  8736. netif_carrier_off(tp->dev);
  8737. tp->link_config.active_speed = SPEED_INVALID;
  8738. tp->link_config.active_duplex = DUPLEX_INVALID;
  8739. tp->link_config.phy_is_low_power = 0;
  8740. tp->link_config.orig_speed = SPEED_INVALID;
  8741. tp->link_config.orig_duplex = DUPLEX_INVALID;
  8742. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  8743. }
  8744. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  8745. {
  8746. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8747. tp->bufmgr_config.mbuf_read_dma_low_water =
  8748. DEFAULT_MB_RDMA_LOW_WATER_5705;
  8749. tp->bufmgr_config.mbuf_mac_rx_low_water =
  8750. DEFAULT_MB_MACRX_LOW_WATER_5705;
  8751. tp->bufmgr_config.mbuf_high_water =
  8752. DEFAULT_MB_HIGH_WATER_5705;
  8753. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  8754. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  8755. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  8756. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  8757. tp->bufmgr_config.mbuf_high_water_jumbo =
  8758. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  8759. } else {
  8760. tp->bufmgr_config.mbuf_read_dma_low_water =
  8761. DEFAULT_MB_RDMA_LOW_WATER;
  8762. tp->bufmgr_config.mbuf_mac_rx_low_water =
  8763. DEFAULT_MB_MACRX_LOW_WATER;
  8764. tp->bufmgr_config.mbuf_high_water =
  8765. DEFAULT_MB_HIGH_WATER;
  8766. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  8767. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  8768. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  8769. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  8770. tp->bufmgr_config.mbuf_high_water_jumbo =
  8771. DEFAULT_MB_HIGH_WATER_JUMBO;
  8772. }
  8773. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  8774. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  8775. }
  8776. static char * __devinit tg3_phy_string(struct tg3 *tp)
  8777. {
  8778. switch (tp->phy_id & PHY_ID_MASK) {
  8779. case PHY_ID_BCM5400: return "5400";
  8780. case PHY_ID_BCM5401: return "5401";
  8781. case PHY_ID_BCM5411: return "5411";
  8782. case PHY_ID_BCM5701: return "5701";
  8783. case PHY_ID_BCM5703: return "5703";
  8784. case PHY_ID_BCM5704: return "5704";
  8785. case PHY_ID_BCM5705: return "5705";
  8786. case PHY_ID_BCM5750: return "5750";
  8787. case PHY_ID_BCM5752: return "5752";
  8788. case PHY_ID_BCM5714: return "5714";
  8789. case PHY_ID_BCM5780: return "5780";
  8790. case PHY_ID_BCM8002: return "8002/serdes";
  8791. case 0: return "serdes";
  8792. default: return "unknown";
  8793. };
  8794. }
  8795. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  8796. {
  8797. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  8798. strcpy(str, "PCI Express");
  8799. return str;
  8800. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  8801. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  8802. strcpy(str, "PCIX:");
  8803. if ((clock_ctrl == 7) ||
  8804. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  8805. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  8806. strcat(str, "133MHz");
  8807. else if (clock_ctrl == 0)
  8808. strcat(str, "33MHz");
  8809. else if (clock_ctrl == 2)
  8810. strcat(str, "50MHz");
  8811. else if (clock_ctrl == 4)
  8812. strcat(str, "66MHz");
  8813. else if (clock_ctrl == 6)
  8814. strcat(str, "100MHz");
  8815. else if (clock_ctrl == 7)
  8816. strcat(str, "133MHz");
  8817. } else {
  8818. strcpy(str, "PCI:");
  8819. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  8820. strcat(str, "66MHz");
  8821. else
  8822. strcat(str, "33MHz");
  8823. }
  8824. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  8825. strcat(str, ":32-bit");
  8826. else
  8827. strcat(str, ":64-bit");
  8828. return str;
  8829. }
  8830. static struct pci_dev * __devinit tg3_find_5704_peer(struct tg3 *tp)
  8831. {
  8832. struct pci_dev *peer;
  8833. unsigned int func, devnr = tp->pdev->devfn & ~7;
  8834. for (func = 0; func < 8; func++) {
  8835. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  8836. if (peer && peer != tp->pdev)
  8837. break;
  8838. pci_dev_put(peer);
  8839. }
  8840. if (!peer || peer == tp->pdev)
  8841. BUG();
  8842. /*
  8843. * We don't need to keep the refcount elevated; there's no way
  8844. * to remove one half of this device without removing the other
  8845. */
  8846. pci_dev_put(peer);
  8847. return peer;
  8848. }
  8849. static void __devinit tg3_init_coal(struct tg3 *tp)
  8850. {
  8851. struct ethtool_coalesce *ec = &tp->coal;
  8852. memset(ec, 0, sizeof(*ec));
  8853. ec->cmd = ETHTOOL_GCOALESCE;
  8854. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  8855. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  8856. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  8857. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  8858. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  8859. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  8860. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  8861. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  8862. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  8863. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  8864. HOSTCC_MODE_CLRTICK_TXBD)) {
  8865. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  8866. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  8867. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  8868. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  8869. }
  8870. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8871. ec->rx_coalesce_usecs_irq = 0;
  8872. ec->tx_coalesce_usecs_irq = 0;
  8873. ec->stats_block_coalesce_usecs = 0;
  8874. }
  8875. }
  8876. static int __devinit tg3_init_one(struct pci_dev *pdev,
  8877. const struct pci_device_id *ent)
  8878. {
  8879. static int tg3_version_printed = 0;
  8880. unsigned long tg3reg_base, tg3reg_len;
  8881. struct net_device *dev;
  8882. struct tg3 *tp;
  8883. int i, err, pci_using_dac, pm_cap;
  8884. char str[40];
  8885. if (tg3_version_printed++ == 0)
  8886. printk(KERN_INFO "%s", version);
  8887. err = pci_enable_device(pdev);
  8888. if (err) {
  8889. printk(KERN_ERR PFX "Cannot enable PCI device, "
  8890. "aborting.\n");
  8891. return err;
  8892. }
  8893. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  8894. printk(KERN_ERR PFX "Cannot find proper PCI device "
  8895. "base address, aborting.\n");
  8896. err = -ENODEV;
  8897. goto err_out_disable_pdev;
  8898. }
  8899. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  8900. if (err) {
  8901. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  8902. "aborting.\n");
  8903. goto err_out_disable_pdev;
  8904. }
  8905. pci_set_master(pdev);
  8906. /* Find power-management capability. */
  8907. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  8908. if (pm_cap == 0) {
  8909. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  8910. "aborting.\n");
  8911. err = -EIO;
  8912. goto err_out_free_res;
  8913. }
  8914. /* Configure DMA attributes. */
  8915. err = pci_set_dma_mask(pdev, 0xffffffffffffffffULL);
  8916. if (!err) {
  8917. pci_using_dac = 1;
  8918. err = pci_set_consistent_dma_mask(pdev, 0xffffffffffffffffULL);
  8919. if (err < 0) {
  8920. printk(KERN_ERR PFX "Unable to obtain 64 bit DMA "
  8921. "for consistent allocations\n");
  8922. goto err_out_free_res;
  8923. }
  8924. } else {
  8925. err = pci_set_dma_mask(pdev, 0xffffffffULL);
  8926. if (err) {
  8927. printk(KERN_ERR PFX "No usable DMA configuration, "
  8928. "aborting.\n");
  8929. goto err_out_free_res;
  8930. }
  8931. pci_using_dac = 0;
  8932. }
  8933. tg3reg_base = pci_resource_start(pdev, 0);
  8934. tg3reg_len = pci_resource_len(pdev, 0);
  8935. dev = alloc_etherdev(sizeof(*tp));
  8936. if (!dev) {
  8937. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  8938. err = -ENOMEM;
  8939. goto err_out_free_res;
  8940. }
  8941. SET_MODULE_OWNER(dev);
  8942. SET_NETDEV_DEV(dev, &pdev->dev);
  8943. if (pci_using_dac)
  8944. dev->features |= NETIF_F_HIGHDMA;
  8945. dev->features |= NETIF_F_LLTX;
  8946. #if TG3_VLAN_TAG_USED
  8947. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  8948. dev->vlan_rx_register = tg3_vlan_rx_register;
  8949. dev->vlan_rx_kill_vid = tg3_vlan_rx_kill_vid;
  8950. #endif
  8951. tp = netdev_priv(dev);
  8952. tp->pdev = pdev;
  8953. tp->dev = dev;
  8954. tp->pm_cap = pm_cap;
  8955. tp->mac_mode = TG3_DEF_MAC_MODE;
  8956. tp->rx_mode = TG3_DEF_RX_MODE;
  8957. tp->tx_mode = TG3_DEF_TX_MODE;
  8958. tp->mi_mode = MAC_MI_MODE_BASE;
  8959. if (tg3_debug > 0)
  8960. tp->msg_enable = tg3_debug;
  8961. else
  8962. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  8963. /* The word/byte swap controls here control register access byte
  8964. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  8965. * setting below.
  8966. */
  8967. tp->misc_host_ctrl =
  8968. MISC_HOST_CTRL_MASK_PCI_INT |
  8969. MISC_HOST_CTRL_WORD_SWAP |
  8970. MISC_HOST_CTRL_INDIR_ACCESS |
  8971. MISC_HOST_CTRL_PCISTATE_RW;
  8972. /* The NONFRM (non-frame) byte/word swap controls take effect
  8973. * on descriptor entries, anything which isn't packet data.
  8974. *
  8975. * The StrongARM chips on the board (one for tx, one for rx)
  8976. * are running in big-endian mode.
  8977. */
  8978. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  8979. GRC_MODE_WSWAP_NONFRM_DATA);
  8980. #ifdef __BIG_ENDIAN
  8981. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  8982. #endif
  8983. spin_lock_init(&tp->lock);
  8984. spin_lock_init(&tp->tx_lock);
  8985. spin_lock_init(&tp->indirect_lock);
  8986. INIT_WORK(&tp->reset_task, tg3_reset_task, tp);
  8987. tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
  8988. if (tp->regs == 0UL) {
  8989. printk(KERN_ERR PFX "Cannot map device registers, "
  8990. "aborting.\n");
  8991. err = -ENOMEM;
  8992. goto err_out_free_dev;
  8993. }
  8994. tg3_init_link_config(tp);
  8995. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  8996. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  8997. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  8998. dev->open = tg3_open;
  8999. dev->stop = tg3_close;
  9000. dev->get_stats = tg3_get_stats;
  9001. dev->set_multicast_list = tg3_set_rx_mode;
  9002. dev->set_mac_address = tg3_set_mac_addr;
  9003. dev->do_ioctl = tg3_ioctl;
  9004. dev->tx_timeout = tg3_tx_timeout;
  9005. dev->poll = tg3_poll;
  9006. dev->ethtool_ops = &tg3_ethtool_ops;
  9007. dev->weight = 64;
  9008. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  9009. dev->change_mtu = tg3_change_mtu;
  9010. dev->irq = pdev->irq;
  9011. #ifdef CONFIG_NET_POLL_CONTROLLER
  9012. dev->poll_controller = tg3_poll_controller;
  9013. #endif
  9014. err = tg3_get_invariants(tp);
  9015. if (err) {
  9016. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  9017. "aborting.\n");
  9018. goto err_out_iounmap;
  9019. }
  9020. tg3_init_bufmgr_config(tp);
  9021. #if TG3_TSO_SUPPORT != 0
  9022. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  9023. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  9024. }
  9025. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9026. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  9027. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  9028. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  9029. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  9030. } else {
  9031. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  9032. }
  9033. /* TSO is off by default, user can enable using ethtool. */
  9034. #if 0
  9035. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)
  9036. dev->features |= NETIF_F_TSO;
  9037. #endif
  9038. #endif
  9039. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  9040. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  9041. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  9042. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  9043. tp->rx_pending = 63;
  9044. }
  9045. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  9046. tp->pdev_peer = tg3_find_5704_peer(tp);
  9047. err = tg3_get_device_address(tp);
  9048. if (err) {
  9049. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  9050. "aborting.\n");
  9051. goto err_out_iounmap;
  9052. }
  9053. /*
  9054. * Reset chip in case UNDI or EFI driver did not shutdown
  9055. * DMA self test will enable WDMAC and we'll see (spurious)
  9056. * pending DMA on the PCI bus at that point.
  9057. */
  9058. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  9059. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  9060. pci_save_state(tp->pdev);
  9061. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  9062. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9063. }
  9064. err = tg3_test_dma(tp);
  9065. if (err) {
  9066. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  9067. goto err_out_iounmap;
  9068. }
  9069. /* Tigon3 can do ipv4 only... and some chips have buggy
  9070. * checksumming.
  9071. */
  9072. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  9073. dev->features |= NETIF_F_SG | NETIF_F_IP_CSUM;
  9074. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  9075. } else
  9076. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  9077. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  9078. dev->features &= ~NETIF_F_HIGHDMA;
  9079. /* flow control autonegotiation is default behavior */
  9080. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  9081. tg3_init_coal(tp);
  9082. /* Now that we have fully setup the chip, save away a snapshot
  9083. * of the PCI config space. We need to restore this after
  9084. * GRC_MISC_CFG core clock resets and some resume events.
  9085. */
  9086. pci_save_state(tp->pdev);
  9087. err = register_netdev(dev);
  9088. if (err) {
  9089. printk(KERN_ERR PFX "Cannot register net device, "
  9090. "aborting.\n");
  9091. goto err_out_iounmap;
  9092. }
  9093. pci_set_drvdata(pdev, dev);
  9094. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] (%s) %sBaseT Ethernet ",
  9095. dev->name,
  9096. tp->board_part_number,
  9097. tp->pci_chip_rev_id,
  9098. tg3_phy_string(tp),
  9099. tg3_bus_string(tp, str),
  9100. (tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100" : "10/100/1000");
  9101. for (i = 0; i < 6; i++)
  9102. printk("%2.2x%c", dev->dev_addr[i],
  9103. i == 5 ? '\n' : ':');
  9104. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  9105. "MIirq[%d] ASF[%d] Split[%d] WireSpeed[%d] "
  9106. "TSOcap[%d] \n",
  9107. dev->name,
  9108. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  9109. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  9110. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  9111. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  9112. (tp->tg3_flags & TG3_FLAG_SPLIT_MODE) != 0,
  9113. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  9114. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  9115. printk(KERN_INFO "%s: dma_rwctrl[%08x]\n",
  9116. dev->name, tp->dma_rwctrl);
  9117. return 0;
  9118. err_out_iounmap:
  9119. if (tp->regs) {
  9120. iounmap(tp->regs);
  9121. tp->regs = NULL;
  9122. }
  9123. err_out_free_dev:
  9124. free_netdev(dev);
  9125. err_out_free_res:
  9126. pci_release_regions(pdev);
  9127. err_out_disable_pdev:
  9128. pci_disable_device(pdev);
  9129. pci_set_drvdata(pdev, NULL);
  9130. return err;
  9131. }
  9132. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  9133. {
  9134. struct net_device *dev = pci_get_drvdata(pdev);
  9135. if (dev) {
  9136. struct tg3 *tp = netdev_priv(dev);
  9137. unregister_netdev(dev);
  9138. if (tp->regs) {
  9139. iounmap(tp->regs);
  9140. tp->regs = NULL;
  9141. }
  9142. free_netdev(dev);
  9143. pci_release_regions(pdev);
  9144. pci_disable_device(pdev);
  9145. pci_set_drvdata(pdev, NULL);
  9146. }
  9147. }
  9148. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  9149. {
  9150. struct net_device *dev = pci_get_drvdata(pdev);
  9151. struct tg3 *tp = netdev_priv(dev);
  9152. int err;
  9153. if (!netif_running(dev))
  9154. return 0;
  9155. tg3_netif_stop(tp);
  9156. del_timer_sync(&tp->timer);
  9157. tg3_full_lock(tp, 1);
  9158. tg3_disable_ints(tp);
  9159. tg3_full_unlock(tp);
  9160. netif_device_detach(dev);
  9161. tg3_full_lock(tp, 0);
  9162. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9163. tg3_full_unlock(tp);
  9164. err = tg3_set_power_state(tp, pci_choose_state(pdev, state));
  9165. if (err) {
  9166. tg3_full_lock(tp, 0);
  9167. tg3_init_hw(tp);
  9168. tp->timer.expires = jiffies + tp->timer_offset;
  9169. add_timer(&tp->timer);
  9170. netif_device_attach(dev);
  9171. tg3_netif_start(tp);
  9172. tg3_full_unlock(tp);
  9173. }
  9174. return err;
  9175. }
  9176. static int tg3_resume(struct pci_dev *pdev)
  9177. {
  9178. struct net_device *dev = pci_get_drvdata(pdev);
  9179. struct tg3 *tp = netdev_priv(dev);
  9180. int err;
  9181. if (!netif_running(dev))
  9182. return 0;
  9183. pci_restore_state(tp->pdev);
  9184. err = tg3_set_power_state(tp, 0);
  9185. if (err)
  9186. return err;
  9187. netif_device_attach(dev);
  9188. tg3_full_lock(tp, 0);
  9189. tg3_init_hw(tp);
  9190. tp->timer.expires = jiffies + tp->timer_offset;
  9191. add_timer(&tp->timer);
  9192. tg3_netif_start(tp);
  9193. tg3_full_unlock(tp);
  9194. return 0;
  9195. }
  9196. static struct pci_driver tg3_driver = {
  9197. .name = DRV_MODULE_NAME,
  9198. .id_table = tg3_pci_tbl,
  9199. .probe = tg3_init_one,
  9200. .remove = __devexit_p(tg3_remove_one),
  9201. .suspend = tg3_suspend,
  9202. .resume = tg3_resume
  9203. };
  9204. static int __init tg3_init(void)
  9205. {
  9206. return pci_module_init(&tg3_driver);
  9207. }
  9208. static void __exit tg3_cleanup(void)
  9209. {
  9210. pci_unregister_driver(&tg3_driver);
  9211. }
  9212. module_init(tg3_init);
  9213. module_exit(tg3_cleanup);