nic.c 59 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988
  1. /****************************************************************************
  2. * Driver for Solarflare Solarstorm network controllers and boards
  3. * Copyright 2005-2006 Fen Systems Ltd.
  4. * Copyright 2006-2011 Solarflare Communications Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation, incorporated herein by reference.
  9. */
  10. #include <linux/bitops.h>
  11. #include <linux/delay.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/pci.h>
  14. #include <linux/module.h>
  15. #include <linux/seq_file.h>
  16. #include "net_driver.h"
  17. #include "bitfield.h"
  18. #include "efx.h"
  19. #include "nic.h"
  20. #include "regs.h"
  21. #include "io.h"
  22. #include "workarounds.h"
  23. /**************************************************************************
  24. *
  25. * Configurable values
  26. *
  27. **************************************************************************
  28. */
  29. /* This is set to 16 for a good reason. In summary, if larger than
  30. * 16, the descriptor cache holds more than a default socket
  31. * buffer's worth of packets (for UDP we can only have at most one
  32. * socket buffer's worth outstanding). This combined with the fact
  33. * that we only get 1 TX event per descriptor cache means the NIC
  34. * goes idle.
  35. */
  36. #define TX_DC_ENTRIES 16
  37. #define TX_DC_ENTRIES_ORDER 1
  38. #define RX_DC_ENTRIES 64
  39. #define RX_DC_ENTRIES_ORDER 3
  40. /* If EFX_MAX_INT_ERRORS internal errors occur within
  41. * EFX_INT_ERROR_EXPIRE seconds, we consider the NIC broken and
  42. * disable it.
  43. */
  44. #define EFX_INT_ERROR_EXPIRE 3600
  45. #define EFX_MAX_INT_ERRORS 5
  46. /* Depth of RX flush request fifo */
  47. #define EFX_RX_FLUSH_COUNT 4
  48. /* Driver generated events */
  49. #define _EFX_CHANNEL_MAGIC_TEST 0x000101
  50. #define _EFX_CHANNEL_MAGIC_FILL 0x000102
  51. #define _EFX_CHANNEL_MAGIC_RX_DRAIN 0x000103
  52. #define _EFX_CHANNEL_MAGIC_TX_DRAIN 0x000104
  53. #define _EFX_CHANNEL_MAGIC(_code, _data) ((_code) << 8 | (_data))
  54. #define _EFX_CHANNEL_MAGIC_CODE(_magic) ((_magic) >> 8)
  55. #define EFX_CHANNEL_MAGIC_TEST(_channel) \
  56. _EFX_CHANNEL_MAGIC(_EFX_CHANNEL_MAGIC_TEST, (_channel)->channel)
  57. #define EFX_CHANNEL_MAGIC_FILL(_rx_queue) \
  58. _EFX_CHANNEL_MAGIC(_EFX_CHANNEL_MAGIC_FILL, \
  59. efx_rx_queue_index(_rx_queue))
  60. #define EFX_CHANNEL_MAGIC_RX_DRAIN(_rx_queue) \
  61. _EFX_CHANNEL_MAGIC(_EFX_CHANNEL_MAGIC_RX_DRAIN, \
  62. efx_rx_queue_index(_rx_queue))
  63. #define EFX_CHANNEL_MAGIC_TX_DRAIN(_tx_queue) \
  64. _EFX_CHANNEL_MAGIC(_EFX_CHANNEL_MAGIC_TX_DRAIN, \
  65. (_tx_queue)->queue)
  66. /**************************************************************************
  67. *
  68. * Solarstorm hardware access
  69. *
  70. **************************************************************************/
  71. static inline void efx_write_buf_tbl(struct efx_nic *efx, efx_qword_t *value,
  72. unsigned int index)
  73. {
  74. efx_sram_writeq(efx, efx->membase + efx->type->buf_tbl_base,
  75. value, index);
  76. }
  77. /* Read the current event from the event queue */
  78. static inline efx_qword_t *efx_event(struct efx_channel *channel,
  79. unsigned int index)
  80. {
  81. return ((efx_qword_t *) (channel->eventq.addr)) +
  82. (index & channel->eventq_mask);
  83. }
  84. /* See if an event is present
  85. *
  86. * We check both the high and low dword of the event for all ones. We
  87. * wrote all ones when we cleared the event, and no valid event can
  88. * have all ones in either its high or low dwords. This approach is
  89. * robust against reordering.
  90. *
  91. * Note that using a single 64-bit comparison is incorrect; even
  92. * though the CPU read will be atomic, the DMA write may not be.
  93. */
  94. static inline int efx_event_present(efx_qword_t *event)
  95. {
  96. return !(EFX_DWORD_IS_ALL_ONES(event->dword[0]) |
  97. EFX_DWORD_IS_ALL_ONES(event->dword[1]));
  98. }
  99. static bool efx_masked_compare_oword(const efx_oword_t *a, const efx_oword_t *b,
  100. const efx_oword_t *mask)
  101. {
  102. return ((a->u64[0] ^ b->u64[0]) & mask->u64[0]) ||
  103. ((a->u64[1] ^ b->u64[1]) & mask->u64[1]);
  104. }
  105. int efx_nic_test_registers(struct efx_nic *efx,
  106. const struct efx_nic_register_test *regs,
  107. size_t n_regs)
  108. {
  109. unsigned address = 0, i, j;
  110. efx_oword_t mask, imask, original, reg, buf;
  111. /* Falcon should be in loopback to isolate the XMAC from the PHY */
  112. WARN_ON(!LOOPBACK_INTERNAL(efx));
  113. for (i = 0; i < n_regs; ++i) {
  114. address = regs[i].address;
  115. mask = imask = regs[i].mask;
  116. EFX_INVERT_OWORD(imask);
  117. efx_reado(efx, &original, address);
  118. /* bit sweep on and off */
  119. for (j = 0; j < 128; j++) {
  120. if (!EFX_EXTRACT_OWORD32(mask, j, j))
  121. continue;
  122. /* Test this testable bit can be set in isolation */
  123. EFX_AND_OWORD(reg, original, mask);
  124. EFX_SET_OWORD32(reg, j, j, 1);
  125. efx_writeo(efx, &reg, address);
  126. efx_reado(efx, &buf, address);
  127. if (efx_masked_compare_oword(&reg, &buf, &mask))
  128. goto fail;
  129. /* Test this testable bit can be cleared in isolation */
  130. EFX_OR_OWORD(reg, original, mask);
  131. EFX_SET_OWORD32(reg, j, j, 0);
  132. efx_writeo(efx, &reg, address);
  133. efx_reado(efx, &buf, address);
  134. if (efx_masked_compare_oword(&reg, &buf, &mask))
  135. goto fail;
  136. }
  137. efx_writeo(efx, &original, address);
  138. }
  139. return 0;
  140. fail:
  141. netif_err(efx, hw, efx->net_dev,
  142. "wrote "EFX_OWORD_FMT" read "EFX_OWORD_FMT
  143. " at address 0x%x mask "EFX_OWORD_FMT"\n", EFX_OWORD_VAL(reg),
  144. EFX_OWORD_VAL(buf), address, EFX_OWORD_VAL(mask));
  145. return -EIO;
  146. }
  147. /**************************************************************************
  148. *
  149. * Special buffer handling
  150. * Special buffers are used for event queues and the TX and RX
  151. * descriptor rings.
  152. *
  153. *************************************************************************/
  154. /*
  155. * Initialise a special buffer
  156. *
  157. * This will define a buffer (previously allocated via
  158. * efx_alloc_special_buffer()) in the buffer table, allowing
  159. * it to be used for event queues, descriptor rings etc.
  160. */
  161. static void
  162. efx_init_special_buffer(struct efx_nic *efx, struct efx_special_buffer *buffer)
  163. {
  164. efx_qword_t buf_desc;
  165. unsigned int index;
  166. dma_addr_t dma_addr;
  167. int i;
  168. EFX_BUG_ON_PARANOID(!buffer->addr);
  169. /* Write buffer descriptors to NIC */
  170. for (i = 0; i < buffer->entries; i++) {
  171. index = buffer->index + i;
  172. dma_addr = buffer->dma_addr + (i * EFX_BUF_SIZE);
  173. netif_dbg(efx, probe, efx->net_dev,
  174. "mapping special buffer %d at %llx\n",
  175. index, (unsigned long long)dma_addr);
  176. EFX_POPULATE_QWORD_3(buf_desc,
  177. FRF_AZ_BUF_ADR_REGION, 0,
  178. FRF_AZ_BUF_ADR_FBUF, dma_addr >> 12,
  179. FRF_AZ_BUF_OWNER_ID_FBUF, 0);
  180. efx_write_buf_tbl(efx, &buf_desc, index);
  181. }
  182. }
  183. /* Unmaps a buffer and clears the buffer table entries */
  184. static void
  185. efx_fini_special_buffer(struct efx_nic *efx, struct efx_special_buffer *buffer)
  186. {
  187. efx_oword_t buf_tbl_upd;
  188. unsigned int start = buffer->index;
  189. unsigned int end = (buffer->index + buffer->entries - 1);
  190. if (!buffer->entries)
  191. return;
  192. netif_dbg(efx, hw, efx->net_dev, "unmapping special buffers %d-%d\n",
  193. buffer->index, buffer->index + buffer->entries - 1);
  194. EFX_POPULATE_OWORD_4(buf_tbl_upd,
  195. FRF_AZ_BUF_UPD_CMD, 0,
  196. FRF_AZ_BUF_CLR_CMD, 1,
  197. FRF_AZ_BUF_CLR_END_ID, end,
  198. FRF_AZ_BUF_CLR_START_ID, start);
  199. efx_writeo(efx, &buf_tbl_upd, FR_AZ_BUF_TBL_UPD);
  200. }
  201. /*
  202. * Allocate a new special buffer
  203. *
  204. * This allocates memory for a new buffer, clears it and allocates a
  205. * new buffer ID range. It does not write into the buffer table.
  206. *
  207. * This call will allocate 4KB buffers, since 8KB buffers can't be
  208. * used for event queues and descriptor rings.
  209. */
  210. static int efx_alloc_special_buffer(struct efx_nic *efx,
  211. struct efx_special_buffer *buffer,
  212. unsigned int len)
  213. {
  214. len = ALIGN(len, EFX_BUF_SIZE);
  215. buffer->addr = dma_alloc_coherent(&efx->pci_dev->dev, len,
  216. &buffer->dma_addr, GFP_KERNEL);
  217. if (!buffer->addr)
  218. return -ENOMEM;
  219. buffer->len = len;
  220. buffer->entries = len / EFX_BUF_SIZE;
  221. BUG_ON(buffer->dma_addr & (EFX_BUF_SIZE - 1));
  222. /* All zeros is a potentially valid event so memset to 0xff */
  223. memset(buffer->addr, 0xff, len);
  224. /* Select new buffer ID */
  225. buffer->index = efx->next_buffer_table;
  226. efx->next_buffer_table += buffer->entries;
  227. netif_dbg(efx, probe, efx->net_dev,
  228. "allocating special buffers %d-%d at %llx+%x "
  229. "(virt %p phys %llx)\n", buffer->index,
  230. buffer->index + buffer->entries - 1,
  231. (u64)buffer->dma_addr, len,
  232. buffer->addr, (u64)virt_to_phys(buffer->addr));
  233. return 0;
  234. }
  235. static void
  236. efx_free_special_buffer(struct efx_nic *efx, struct efx_special_buffer *buffer)
  237. {
  238. if (!buffer->addr)
  239. return;
  240. netif_dbg(efx, hw, efx->net_dev,
  241. "deallocating special buffers %d-%d at %llx+%x "
  242. "(virt %p phys %llx)\n", buffer->index,
  243. buffer->index + buffer->entries - 1,
  244. (u64)buffer->dma_addr, buffer->len,
  245. buffer->addr, (u64)virt_to_phys(buffer->addr));
  246. dma_free_coherent(&efx->pci_dev->dev, buffer->len, buffer->addr,
  247. buffer->dma_addr);
  248. buffer->addr = NULL;
  249. buffer->entries = 0;
  250. }
  251. /**************************************************************************
  252. *
  253. * Generic buffer handling
  254. * These buffers are used for interrupt status and MAC stats
  255. *
  256. **************************************************************************/
  257. int efx_nic_alloc_buffer(struct efx_nic *efx, struct efx_buffer *buffer,
  258. unsigned int len)
  259. {
  260. buffer->addr = pci_alloc_consistent(efx->pci_dev, len,
  261. &buffer->dma_addr);
  262. if (!buffer->addr)
  263. return -ENOMEM;
  264. buffer->len = len;
  265. memset(buffer->addr, 0, len);
  266. return 0;
  267. }
  268. void efx_nic_free_buffer(struct efx_nic *efx, struct efx_buffer *buffer)
  269. {
  270. if (buffer->addr) {
  271. pci_free_consistent(efx->pci_dev, buffer->len,
  272. buffer->addr, buffer->dma_addr);
  273. buffer->addr = NULL;
  274. }
  275. }
  276. /**************************************************************************
  277. *
  278. * TX path
  279. *
  280. **************************************************************************/
  281. /* Returns a pointer to the specified transmit descriptor in the TX
  282. * descriptor queue belonging to the specified channel.
  283. */
  284. static inline efx_qword_t *
  285. efx_tx_desc(struct efx_tx_queue *tx_queue, unsigned int index)
  286. {
  287. return ((efx_qword_t *) (tx_queue->txd.addr)) + index;
  288. }
  289. /* This writes to the TX_DESC_WPTR; write pointer for TX descriptor ring */
  290. static inline void efx_notify_tx_desc(struct efx_tx_queue *tx_queue)
  291. {
  292. unsigned write_ptr;
  293. efx_dword_t reg;
  294. write_ptr = tx_queue->write_count & tx_queue->ptr_mask;
  295. EFX_POPULATE_DWORD_1(reg, FRF_AZ_TX_DESC_WPTR_DWORD, write_ptr);
  296. efx_writed_page(tx_queue->efx, &reg,
  297. FR_AZ_TX_DESC_UPD_DWORD_P0, tx_queue->queue);
  298. }
  299. /* Write pointer and first descriptor for TX descriptor ring */
  300. static inline void efx_push_tx_desc(struct efx_tx_queue *tx_queue,
  301. const efx_qword_t *txd)
  302. {
  303. unsigned write_ptr;
  304. efx_oword_t reg;
  305. BUILD_BUG_ON(FRF_AZ_TX_DESC_LBN != 0);
  306. BUILD_BUG_ON(FR_AA_TX_DESC_UPD_KER != FR_BZ_TX_DESC_UPD_P0);
  307. write_ptr = tx_queue->write_count & tx_queue->ptr_mask;
  308. EFX_POPULATE_OWORD_2(reg, FRF_AZ_TX_DESC_PUSH_CMD, true,
  309. FRF_AZ_TX_DESC_WPTR, write_ptr);
  310. reg.qword[0] = *txd;
  311. efx_writeo_page(tx_queue->efx, &reg,
  312. FR_BZ_TX_DESC_UPD_P0, tx_queue->queue);
  313. }
  314. static inline bool
  315. efx_may_push_tx_desc(struct efx_tx_queue *tx_queue, unsigned int write_count)
  316. {
  317. unsigned empty_read_count = ACCESS_ONCE(tx_queue->empty_read_count);
  318. if (empty_read_count == 0)
  319. return false;
  320. tx_queue->empty_read_count = 0;
  321. return ((empty_read_count ^ write_count) & ~EFX_EMPTY_COUNT_VALID) == 0;
  322. }
  323. /* For each entry inserted into the software descriptor ring, create a
  324. * descriptor in the hardware TX descriptor ring (in host memory), and
  325. * write a doorbell.
  326. */
  327. void efx_nic_push_buffers(struct efx_tx_queue *tx_queue)
  328. {
  329. struct efx_tx_buffer *buffer;
  330. efx_qword_t *txd;
  331. unsigned write_ptr;
  332. unsigned old_write_count = tx_queue->write_count;
  333. BUG_ON(tx_queue->write_count == tx_queue->insert_count);
  334. do {
  335. write_ptr = tx_queue->write_count & tx_queue->ptr_mask;
  336. buffer = &tx_queue->buffer[write_ptr];
  337. txd = efx_tx_desc(tx_queue, write_ptr);
  338. ++tx_queue->write_count;
  339. /* Create TX descriptor ring entry */
  340. EFX_POPULATE_QWORD_4(*txd,
  341. FSF_AZ_TX_KER_CONT, buffer->continuation,
  342. FSF_AZ_TX_KER_BYTE_COUNT, buffer->len,
  343. FSF_AZ_TX_KER_BUF_REGION, 0,
  344. FSF_AZ_TX_KER_BUF_ADDR, buffer->dma_addr);
  345. } while (tx_queue->write_count != tx_queue->insert_count);
  346. wmb(); /* Ensure descriptors are written before they are fetched */
  347. if (efx_may_push_tx_desc(tx_queue, old_write_count)) {
  348. txd = efx_tx_desc(tx_queue,
  349. old_write_count & tx_queue->ptr_mask);
  350. efx_push_tx_desc(tx_queue, txd);
  351. ++tx_queue->pushes;
  352. } else {
  353. efx_notify_tx_desc(tx_queue);
  354. }
  355. }
  356. /* Allocate hardware resources for a TX queue */
  357. int efx_nic_probe_tx(struct efx_tx_queue *tx_queue)
  358. {
  359. struct efx_nic *efx = tx_queue->efx;
  360. unsigned entries;
  361. entries = tx_queue->ptr_mask + 1;
  362. return efx_alloc_special_buffer(efx, &tx_queue->txd,
  363. entries * sizeof(efx_qword_t));
  364. }
  365. void efx_nic_init_tx(struct efx_tx_queue *tx_queue)
  366. {
  367. struct efx_nic *efx = tx_queue->efx;
  368. efx_oword_t reg;
  369. /* Pin TX descriptor ring */
  370. efx_init_special_buffer(efx, &tx_queue->txd);
  371. /* Push TX descriptor ring to card */
  372. EFX_POPULATE_OWORD_10(reg,
  373. FRF_AZ_TX_DESCQ_EN, 1,
  374. FRF_AZ_TX_ISCSI_DDIG_EN, 0,
  375. FRF_AZ_TX_ISCSI_HDIG_EN, 0,
  376. FRF_AZ_TX_DESCQ_BUF_BASE_ID, tx_queue->txd.index,
  377. FRF_AZ_TX_DESCQ_EVQ_ID,
  378. tx_queue->channel->channel,
  379. FRF_AZ_TX_DESCQ_OWNER_ID, 0,
  380. FRF_AZ_TX_DESCQ_LABEL, tx_queue->queue,
  381. FRF_AZ_TX_DESCQ_SIZE,
  382. __ffs(tx_queue->txd.entries),
  383. FRF_AZ_TX_DESCQ_TYPE, 0,
  384. FRF_BZ_TX_NON_IP_DROP_DIS, 1);
  385. if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
  386. int csum = tx_queue->queue & EFX_TXQ_TYPE_OFFLOAD;
  387. EFX_SET_OWORD_FIELD(reg, FRF_BZ_TX_IP_CHKSM_DIS, !csum);
  388. EFX_SET_OWORD_FIELD(reg, FRF_BZ_TX_TCP_CHKSM_DIS,
  389. !csum);
  390. }
  391. efx_writeo_table(efx, &reg, efx->type->txd_ptr_tbl_base,
  392. tx_queue->queue);
  393. if (efx_nic_rev(efx) < EFX_REV_FALCON_B0) {
  394. /* Only 128 bits in this register */
  395. BUILD_BUG_ON(EFX_MAX_TX_QUEUES > 128);
  396. efx_reado(efx, &reg, FR_AA_TX_CHKSM_CFG);
  397. if (tx_queue->queue & EFX_TXQ_TYPE_OFFLOAD)
  398. clear_bit_le(tx_queue->queue, (void *)&reg);
  399. else
  400. set_bit_le(tx_queue->queue, (void *)&reg);
  401. efx_writeo(efx, &reg, FR_AA_TX_CHKSM_CFG);
  402. }
  403. if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
  404. EFX_POPULATE_OWORD_1(reg,
  405. FRF_BZ_TX_PACE,
  406. (tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI) ?
  407. FFE_BZ_TX_PACE_OFF :
  408. FFE_BZ_TX_PACE_RESERVED);
  409. efx_writeo_table(efx, &reg, FR_BZ_TX_PACE_TBL,
  410. tx_queue->queue);
  411. }
  412. }
  413. static void efx_flush_tx_queue(struct efx_tx_queue *tx_queue)
  414. {
  415. struct efx_nic *efx = tx_queue->efx;
  416. efx_oword_t tx_flush_descq;
  417. EFX_POPULATE_OWORD_2(tx_flush_descq,
  418. FRF_AZ_TX_FLUSH_DESCQ_CMD, 1,
  419. FRF_AZ_TX_FLUSH_DESCQ, tx_queue->queue);
  420. efx_writeo(efx, &tx_flush_descq, FR_AZ_TX_FLUSH_DESCQ);
  421. }
  422. void efx_nic_fini_tx(struct efx_tx_queue *tx_queue)
  423. {
  424. struct efx_nic *efx = tx_queue->efx;
  425. efx_oword_t tx_desc_ptr;
  426. /* Remove TX descriptor ring from card */
  427. EFX_ZERO_OWORD(tx_desc_ptr);
  428. efx_writeo_table(efx, &tx_desc_ptr, efx->type->txd_ptr_tbl_base,
  429. tx_queue->queue);
  430. /* Unpin TX descriptor ring */
  431. efx_fini_special_buffer(efx, &tx_queue->txd);
  432. }
  433. /* Free buffers backing TX queue */
  434. void efx_nic_remove_tx(struct efx_tx_queue *tx_queue)
  435. {
  436. efx_free_special_buffer(tx_queue->efx, &tx_queue->txd);
  437. }
  438. /**************************************************************************
  439. *
  440. * RX path
  441. *
  442. **************************************************************************/
  443. /* Returns a pointer to the specified descriptor in the RX descriptor queue */
  444. static inline efx_qword_t *
  445. efx_rx_desc(struct efx_rx_queue *rx_queue, unsigned int index)
  446. {
  447. return ((efx_qword_t *) (rx_queue->rxd.addr)) + index;
  448. }
  449. /* This creates an entry in the RX descriptor queue */
  450. static inline void
  451. efx_build_rx_desc(struct efx_rx_queue *rx_queue, unsigned index)
  452. {
  453. struct efx_rx_buffer *rx_buf;
  454. efx_qword_t *rxd;
  455. rxd = efx_rx_desc(rx_queue, index);
  456. rx_buf = efx_rx_buffer(rx_queue, index);
  457. EFX_POPULATE_QWORD_3(*rxd,
  458. FSF_AZ_RX_KER_BUF_SIZE,
  459. rx_buf->len -
  460. rx_queue->efx->type->rx_buffer_padding,
  461. FSF_AZ_RX_KER_BUF_REGION, 0,
  462. FSF_AZ_RX_KER_BUF_ADDR, rx_buf->dma_addr);
  463. }
  464. /* This writes to the RX_DESC_WPTR register for the specified receive
  465. * descriptor ring.
  466. */
  467. void efx_nic_notify_rx_desc(struct efx_rx_queue *rx_queue)
  468. {
  469. struct efx_nic *efx = rx_queue->efx;
  470. efx_dword_t reg;
  471. unsigned write_ptr;
  472. while (rx_queue->notified_count != rx_queue->added_count) {
  473. efx_build_rx_desc(
  474. rx_queue,
  475. rx_queue->notified_count & rx_queue->ptr_mask);
  476. ++rx_queue->notified_count;
  477. }
  478. wmb();
  479. write_ptr = rx_queue->added_count & rx_queue->ptr_mask;
  480. EFX_POPULATE_DWORD_1(reg, FRF_AZ_RX_DESC_WPTR_DWORD, write_ptr);
  481. efx_writed_page(efx, &reg, FR_AZ_RX_DESC_UPD_DWORD_P0,
  482. efx_rx_queue_index(rx_queue));
  483. }
  484. int efx_nic_probe_rx(struct efx_rx_queue *rx_queue)
  485. {
  486. struct efx_nic *efx = rx_queue->efx;
  487. unsigned entries;
  488. entries = rx_queue->ptr_mask + 1;
  489. return efx_alloc_special_buffer(efx, &rx_queue->rxd,
  490. entries * sizeof(efx_qword_t));
  491. }
  492. void efx_nic_init_rx(struct efx_rx_queue *rx_queue)
  493. {
  494. efx_oword_t rx_desc_ptr;
  495. struct efx_nic *efx = rx_queue->efx;
  496. bool is_b0 = efx_nic_rev(efx) >= EFX_REV_FALCON_B0;
  497. bool iscsi_digest_en = is_b0;
  498. netif_dbg(efx, hw, efx->net_dev,
  499. "RX queue %d ring in special buffers %d-%d\n",
  500. efx_rx_queue_index(rx_queue), rx_queue->rxd.index,
  501. rx_queue->rxd.index + rx_queue->rxd.entries - 1);
  502. /* Pin RX descriptor ring */
  503. efx_init_special_buffer(efx, &rx_queue->rxd);
  504. /* Push RX descriptor ring to card */
  505. EFX_POPULATE_OWORD_10(rx_desc_ptr,
  506. FRF_AZ_RX_ISCSI_DDIG_EN, iscsi_digest_en,
  507. FRF_AZ_RX_ISCSI_HDIG_EN, iscsi_digest_en,
  508. FRF_AZ_RX_DESCQ_BUF_BASE_ID, rx_queue->rxd.index,
  509. FRF_AZ_RX_DESCQ_EVQ_ID,
  510. efx_rx_queue_channel(rx_queue)->channel,
  511. FRF_AZ_RX_DESCQ_OWNER_ID, 0,
  512. FRF_AZ_RX_DESCQ_LABEL,
  513. efx_rx_queue_index(rx_queue),
  514. FRF_AZ_RX_DESCQ_SIZE,
  515. __ffs(rx_queue->rxd.entries),
  516. FRF_AZ_RX_DESCQ_TYPE, 0 /* kernel queue */ ,
  517. /* For >=B0 this is scatter so disable */
  518. FRF_AZ_RX_DESCQ_JUMBO, !is_b0,
  519. FRF_AZ_RX_DESCQ_EN, 1);
  520. efx_writeo_table(efx, &rx_desc_ptr, efx->type->rxd_ptr_tbl_base,
  521. efx_rx_queue_index(rx_queue));
  522. }
  523. static void efx_flush_rx_queue(struct efx_rx_queue *rx_queue)
  524. {
  525. struct efx_nic *efx = rx_queue->efx;
  526. efx_oword_t rx_flush_descq;
  527. EFX_POPULATE_OWORD_2(rx_flush_descq,
  528. FRF_AZ_RX_FLUSH_DESCQ_CMD, 1,
  529. FRF_AZ_RX_FLUSH_DESCQ,
  530. efx_rx_queue_index(rx_queue));
  531. efx_writeo(efx, &rx_flush_descq, FR_AZ_RX_FLUSH_DESCQ);
  532. }
  533. void efx_nic_fini_rx(struct efx_rx_queue *rx_queue)
  534. {
  535. efx_oword_t rx_desc_ptr;
  536. struct efx_nic *efx = rx_queue->efx;
  537. /* Remove RX descriptor ring from card */
  538. EFX_ZERO_OWORD(rx_desc_ptr);
  539. efx_writeo_table(efx, &rx_desc_ptr, efx->type->rxd_ptr_tbl_base,
  540. efx_rx_queue_index(rx_queue));
  541. /* Unpin RX descriptor ring */
  542. efx_fini_special_buffer(efx, &rx_queue->rxd);
  543. }
  544. /* Free buffers backing RX queue */
  545. void efx_nic_remove_rx(struct efx_rx_queue *rx_queue)
  546. {
  547. efx_free_special_buffer(rx_queue->efx, &rx_queue->rxd);
  548. }
  549. /**************************************************************************
  550. *
  551. * Flush handling
  552. *
  553. **************************************************************************/
  554. /* efx_nic_flush_queues() must be woken up when all flushes are completed,
  555. * or more RX flushes can be kicked off.
  556. */
  557. static bool efx_flush_wake(struct efx_nic *efx)
  558. {
  559. /* Ensure that all updates are visible to efx_nic_flush_queues() */
  560. smp_mb();
  561. return (atomic_read(&efx->drain_pending) == 0 ||
  562. (atomic_read(&efx->rxq_flush_outstanding) < EFX_RX_FLUSH_COUNT
  563. && atomic_read(&efx->rxq_flush_pending) > 0));
  564. }
  565. /* Flush all the transmit queues, and continue flushing receive queues until
  566. * they're all flushed. Wait for the DRAIN events to be recieved so that there
  567. * are no more RX and TX events left on any channel. */
  568. int efx_nic_flush_queues(struct efx_nic *efx)
  569. {
  570. unsigned timeout = msecs_to_jiffies(5000); /* 5s for all flushes and drains */
  571. struct efx_channel *channel;
  572. struct efx_rx_queue *rx_queue;
  573. struct efx_tx_queue *tx_queue;
  574. int rc = 0;
  575. efx->fc_disable++;
  576. efx->type->prepare_flush(efx);
  577. efx_for_each_channel(channel, efx) {
  578. efx_for_each_channel_tx_queue(tx_queue, channel) {
  579. atomic_inc(&efx->drain_pending);
  580. efx_flush_tx_queue(tx_queue);
  581. }
  582. efx_for_each_channel_rx_queue(rx_queue, channel) {
  583. atomic_inc(&efx->drain_pending);
  584. rx_queue->flush_pending = true;
  585. atomic_inc(&efx->rxq_flush_pending);
  586. }
  587. }
  588. while (timeout && atomic_read(&efx->drain_pending) > 0) {
  589. /* The hardware supports four concurrent rx flushes, each of
  590. * which may need to be retried if there is an outstanding
  591. * descriptor fetch
  592. */
  593. efx_for_each_channel(channel, efx) {
  594. efx_for_each_channel_rx_queue(rx_queue, channel) {
  595. if (atomic_read(&efx->rxq_flush_outstanding) >=
  596. EFX_RX_FLUSH_COUNT)
  597. break;
  598. if (rx_queue->flush_pending) {
  599. rx_queue->flush_pending = false;
  600. atomic_dec(&efx->rxq_flush_pending);
  601. atomic_inc(&efx->rxq_flush_outstanding);
  602. efx_flush_rx_queue(rx_queue);
  603. }
  604. }
  605. }
  606. timeout = wait_event_timeout(efx->flush_wq, efx_flush_wake(efx),
  607. timeout);
  608. }
  609. if (atomic_read(&efx->drain_pending)) {
  610. netif_err(efx, hw, efx->net_dev, "failed to flush %d queues "
  611. "(rx %d+%d)\n", atomic_read(&efx->drain_pending),
  612. atomic_read(&efx->rxq_flush_outstanding),
  613. atomic_read(&efx->rxq_flush_pending));
  614. rc = -ETIMEDOUT;
  615. atomic_set(&efx->drain_pending, 0);
  616. atomic_set(&efx->rxq_flush_pending, 0);
  617. atomic_set(&efx->rxq_flush_outstanding, 0);
  618. }
  619. efx->fc_disable--;
  620. return rc;
  621. }
  622. /**************************************************************************
  623. *
  624. * Event queue processing
  625. * Event queues are processed by per-channel tasklets.
  626. *
  627. **************************************************************************/
  628. /* Update a channel's event queue's read pointer (RPTR) register
  629. *
  630. * This writes the EVQ_RPTR_REG register for the specified channel's
  631. * event queue.
  632. */
  633. void efx_nic_eventq_read_ack(struct efx_channel *channel)
  634. {
  635. efx_dword_t reg;
  636. struct efx_nic *efx = channel->efx;
  637. EFX_POPULATE_DWORD_1(reg, FRF_AZ_EVQ_RPTR,
  638. channel->eventq_read_ptr & channel->eventq_mask);
  639. efx_writed_table(efx, &reg, efx->type->evq_rptr_tbl_base,
  640. channel->channel);
  641. }
  642. /* Use HW to insert a SW defined event */
  643. void efx_generate_event(struct efx_nic *efx, unsigned int evq,
  644. efx_qword_t *event)
  645. {
  646. efx_oword_t drv_ev_reg;
  647. BUILD_BUG_ON(FRF_AZ_DRV_EV_DATA_LBN != 0 ||
  648. FRF_AZ_DRV_EV_DATA_WIDTH != 64);
  649. drv_ev_reg.u32[0] = event->u32[0];
  650. drv_ev_reg.u32[1] = event->u32[1];
  651. drv_ev_reg.u32[2] = 0;
  652. drv_ev_reg.u32[3] = 0;
  653. EFX_SET_OWORD_FIELD(drv_ev_reg, FRF_AZ_DRV_EV_QID, evq);
  654. efx_writeo(efx, &drv_ev_reg, FR_AZ_DRV_EV);
  655. }
  656. static void efx_magic_event(struct efx_channel *channel, u32 magic)
  657. {
  658. efx_qword_t event;
  659. EFX_POPULATE_QWORD_2(event, FSF_AZ_EV_CODE,
  660. FSE_AZ_EV_CODE_DRV_GEN_EV,
  661. FSF_AZ_DRV_GEN_EV_MAGIC, magic);
  662. efx_generate_event(channel->efx, channel->channel, &event);
  663. }
  664. /* Handle a transmit completion event
  665. *
  666. * The NIC batches TX completion events; the message we receive is of
  667. * the form "complete all TX events up to this index".
  668. */
  669. static int
  670. efx_handle_tx_event(struct efx_channel *channel, efx_qword_t *event)
  671. {
  672. unsigned int tx_ev_desc_ptr;
  673. unsigned int tx_ev_q_label;
  674. struct efx_tx_queue *tx_queue;
  675. struct efx_nic *efx = channel->efx;
  676. int tx_packets = 0;
  677. if (unlikely(ACCESS_ONCE(efx->reset_pending)))
  678. return 0;
  679. if (likely(EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_COMP))) {
  680. /* Transmit completion */
  681. tx_ev_desc_ptr = EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_DESC_PTR);
  682. tx_ev_q_label = EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_Q_LABEL);
  683. tx_queue = efx_channel_get_tx_queue(
  684. channel, tx_ev_q_label % EFX_TXQ_TYPES);
  685. tx_packets = ((tx_ev_desc_ptr - tx_queue->read_count) &
  686. tx_queue->ptr_mask);
  687. channel->irq_mod_score += tx_packets;
  688. efx_xmit_done(tx_queue, tx_ev_desc_ptr);
  689. } else if (EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_WQ_FF_FULL)) {
  690. /* Rewrite the FIFO write pointer */
  691. tx_ev_q_label = EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_Q_LABEL);
  692. tx_queue = efx_channel_get_tx_queue(
  693. channel, tx_ev_q_label % EFX_TXQ_TYPES);
  694. netif_tx_lock(efx->net_dev);
  695. efx_notify_tx_desc(tx_queue);
  696. netif_tx_unlock(efx->net_dev);
  697. } else if (EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_PKT_ERR) &&
  698. EFX_WORKAROUND_10727(efx)) {
  699. efx_schedule_reset(efx, RESET_TYPE_TX_DESC_FETCH);
  700. } else {
  701. netif_err(efx, tx_err, efx->net_dev,
  702. "channel %d unexpected TX event "
  703. EFX_QWORD_FMT"\n", channel->channel,
  704. EFX_QWORD_VAL(*event));
  705. }
  706. return tx_packets;
  707. }
  708. /* Detect errors included in the rx_evt_pkt_ok bit. */
  709. static u16 efx_handle_rx_not_ok(struct efx_rx_queue *rx_queue,
  710. const efx_qword_t *event)
  711. {
  712. struct efx_channel *channel = efx_rx_queue_channel(rx_queue);
  713. struct efx_nic *efx = rx_queue->efx;
  714. bool rx_ev_buf_owner_id_err, rx_ev_ip_hdr_chksum_err;
  715. bool rx_ev_tcp_udp_chksum_err, rx_ev_eth_crc_err;
  716. bool rx_ev_frm_trunc, rx_ev_drib_nib, rx_ev_tobe_disc;
  717. bool rx_ev_other_err, rx_ev_pause_frm;
  718. bool rx_ev_hdr_type, rx_ev_mcast_pkt;
  719. unsigned rx_ev_pkt_type;
  720. rx_ev_hdr_type = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_HDR_TYPE);
  721. rx_ev_mcast_pkt = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_MCAST_PKT);
  722. rx_ev_tobe_disc = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_TOBE_DISC);
  723. rx_ev_pkt_type = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_PKT_TYPE);
  724. rx_ev_buf_owner_id_err = EFX_QWORD_FIELD(*event,
  725. FSF_AZ_RX_EV_BUF_OWNER_ID_ERR);
  726. rx_ev_ip_hdr_chksum_err = EFX_QWORD_FIELD(*event,
  727. FSF_AZ_RX_EV_IP_HDR_CHKSUM_ERR);
  728. rx_ev_tcp_udp_chksum_err = EFX_QWORD_FIELD(*event,
  729. FSF_AZ_RX_EV_TCP_UDP_CHKSUM_ERR);
  730. rx_ev_eth_crc_err = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_ETH_CRC_ERR);
  731. rx_ev_frm_trunc = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_FRM_TRUNC);
  732. rx_ev_drib_nib = ((efx_nic_rev(efx) >= EFX_REV_FALCON_B0) ?
  733. 0 : EFX_QWORD_FIELD(*event, FSF_AA_RX_EV_DRIB_NIB));
  734. rx_ev_pause_frm = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_PAUSE_FRM_ERR);
  735. /* Every error apart from tobe_disc and pause_frm */
  736. rx_ev_other_err = (rx_ev_drib_nib | rx_ev_tcp_udp_chksum_err |
  737. rx_ev_buf_owner_id_err | rx_ev_eth_crc_err |
  738. rx_ev_frm_trunc | rx_ev_ip_hdr_chksum_err);
  739. /* Count errors that are not in MAC stats. Ignore expected
  740. * checksum errors during self-test. */
  741. if (rx_ev_frm_trunc)
  742. ++channel->n_rx_frm_trunc;
  743. else if (rx_ev_tobe_disc)
  744. ++channel->n_rx_tobe_disc;
  745. else if (!efx->loopback_selftest) {
  746. if (rx_ev_ip_hdr_chksum_err)
  747. ++channel->n_rx_ip_hdr_chksum_err;
  748. else if (rx_ev_tcp_udp_chksum_err)
  749. ++channel->n_rx_tcp_udp_chksum_err;
  750. }
  751. /* TOBE_DISC is expected on unicast mismatches; don't print out an
  752. * error message. FRM_TRUNC indicates RXDP dropped the packet due
  753. * to a FIFO overflow.
  754. */
  755. #ifdef DEBUG
  756. if (rx_ev_other_err && net_ratelimit()) {
  757. netif_dbg(efx, rx_err, efx->net_dev,
  758. " RX queue %d unexpected RX event "
  759. EFX_QWORD_FMT "%s%s%s%s%s%s%s%s\n",
  760. efx_rx_queue_index(rx_queue), EFX_QWORD_VAL(*event),
  761. rx_ev_buf_owner_id_err ? " [OWNER_ID_ERR]" : "",
  762. rx_ev_ip_hdr_chksum_err ?
  763. " [IP_HDR_CHKSUM_ERR]" : "",
  764. rx_ev_tcp_udp_chksum_err ?
  765. " [TCP_UDP_CHKSUM_ERR]" : "",
  766. rx_ev_eth_crc_err ? " [ETH_CRC_ERR]" : "",
  767. rx_ev_frm_trunc ? " [FRM_TRUNC]" : "",
  768. rx_ev_drib_nib ? " [DRIB_NIB]" : "",
  769. rx_ev_tobe_disc ? " [TOBE_DISC]" : "",
  770. rx_ev_pause_frm ? " [PAUSE]" : "");
  771. }
  772. #endif
  773. /* The frame must be discarded if any of these are true. */
  774. return (rx_ev_eth_crc_err | rx_ev_frm_trunc | rx_ev_drib_nib |
  775. rx_ev_tobe_disc | rx_ev_pause_frm) ?
  776. EFX_RX_PKT_DISCARD : 0;
  777. }
  778. /* Handle receive events that are not in-order. */
  779. static void
  780. efx_handle_rx_bad_index(struct efx_rx_queue *rx_queue, unsigned index)
  781. {
  782. struct efx_nic *efx = rx_queue->efx;
  783. unsigned expected, dropped;
  784. expected = rx_queue->removed_count & rx_queue->ptr_mask;
  785. dropped = (index - expected) & rx_queue->ptr_mask;
  786. netif_info(efx, rx_err, efx->net_dev,
  787. "dropped %d events (index=%d expected=%d)\n",
  788. dropped, index, expected);
  789. efx_schedule_reset(efx, EFX_WORKAROUND_5676(efx) ?
  790. RESET_TYPE_RX_RECOVERY : RESET_TYPE_DISABLE);
  791. }
  792. /* Handle a packet received event
  793. *
  794. * The NIC gives a "discard" flag if it's a unicast packet with the
  795. * wrong destination address
  796. * Also "is multicast" and "matches multicast filter" flags can be used to
  797. * discard non-matching multicast packets.
  798. */
  799. static void
  800. efx_handle_rx_event(struct efx_channel *channel, const efx_qword_t *event)
  801. {
  802. unsigned int rx_ev_desc_ptr, rx_ev_byte_cnt;
  803. unsigned int rx_ev_hdr_type, rx_ev_mcast_pkt;
  804. unsigned expected_ptr;
  805. bool rx_ev_pkt_ok;
  806. u16 flags;
  807. struct efx_rx_queue *rx_queue;
  808. struct efx_nic *efx = channel->efx;
  809. if (unlikely(ACCESS_ONCE(efx->reset_pending)))
  810. return;
  811. /* Basic packet information */
  812. rx_ev_byte_cnt = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_BYTE_CNT);
  813. rx_ev_pkt_ok = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_PKT_OK);
  814. rx_ev_hdr_type = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_HDR_TYPE);
  815. WARN_ON(EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_JUMBO_CONT));
  816. WARN_ON(EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_SOP) != 1);
  817. WARN_ON(EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_Q_LABEL) !=
  818. channel->channel);
  819. rx_queue = efx_channel_get_rx_queue(channel);
  820. rx_ev_desc_ptr = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_DESC_PTR);
  821. expected_ptr = rx_queue->removed_count & rx_queue->ptr_mask;
  822. if (unlikely(rx_ev_desc_ptr != expected_ptr))
  823. efx_handle_rx_bad_index(rx_queue, rx_ev_desc_ptr);
  824. if (likely(rx_ev_pkt_ok)) {
  825. /* If packet is marked as OK and packet type is TCP/IP or
  826. * UDP/IP, then we can rely on the hardware checksum.
  827. */
  828. flags = (rx_ev_hdr_type == FSE_CZ_RX_EV_HDR_TYPE_IPV4V6_TCP ||
  829. rx_ev_hdr_type == FSE_CZ_RX_EV_HDR_TYPE_IPV4V6_UDP) ?
  830. EFX_RX_PKT_CSUMMED : 0;
  831. } else {
  832. flags = efx_handle_rx_not_ok(rx_queue, event);
  833. }
  834. /* Detect multicast packets that didn't match the filter */
  835. rx_ev_mcast_pkt = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_MCAST_PKT);
  836. if (rx_ev_mcast_pkt) {
  837. unsigned int rx_ev_mcast_hash_match =
  838. EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_MCAST_HASH_MATCH);
  839. if (unlikely(!rx_ev_mcast_hash_match)) {
  840. ++channel->n_rx_mcast_mismatch;
  841. flags |= EFX_RX_PKT_DISCARD;
  842. }
  843. }
  844. channel->irq_mod_score += 2;
  845. /* Handle received packet */
  846. efx_rx_packet(rx_queue, rx_ev_desc_ptr, rx_ev_byte_cnt, flags);
  847. }
  848. /* If this flush done event corresponds to a &struct efx_tx_queue, then
  849. * send an %EFX_CHANNEL_MAGIC_TX_DRAIN event to drain the event queue
  850. * of all transmit completions.
  851. */
  852. static void
  853. efx_handle_tx_flush_done(struct efx_nic *efx, efx_qword_t *event)
  854. {
  855. struct efx_tx_queue *tx_queue;
  856. int qid;
  857. qid = EFX_QWORD_FIELD(*event, FSF_AZ_DRIVER_EV_SUBDATA);
  858. if (qid < EFX_TXQ_TYPES * efx->n_tx_channels) {
  859. tx_queue = efx_get_tx_queue(efx, qid / EFX_TXQ_TYPES,
  860. qid % EFX_TXQ_TYPES);
  861. efx_magic_event(tx_queue->channel,
  862. EFX_CHANNEL_MAGIC_TX_DRAIN(tx_queue));
  863. }
  864. }
  865. /* If this flush done event corresponds to a &struct efx_rx_queue: If the flush
  866. * was succesful then send an %EFX_CHANNEL_MAGIC_RX_DRAIN, otherwise add
  867. * the RX queue back to the mask of RX queues in need of flushing.
  868. */
  869. static void
  870. efx_handle_rx_flush_done(struct efx_nic *efx, efx_qword_t *event)
  871. {
  872. struct efx_channel *channel;
  873. struct efx_rx_queue *rx_queue;
  874. int qid;
  875. bool failed;
  876. qid = EFX_QWORD_FIELD(*event, FSF_AZ_DRIVER_EV_RX_DESCQ_ID);
  877. failed = EFX_QWORD_FIELD(*event, FSF_AZ_DRIVER_EV_RX_FLUSH_FAIL);
  878. if (qid >= efx->n_channels)
  879. return;
  880. channel = efx_get_channel(efx, qid);
  881. if (!efx_channel_has_rx_queue(channel))
  882. return;
  883. rx_queue = efx_channel_get_rx_queue(channel);
  884. if (failed) {
  885. netif_info(efx, hw, efx->net_dev,
  886. "RXQ %d flush retry\n", qid);
  887. rx_queue->flush_pending = true;
  888. atomic_inc(&efx->rxq_flush_pending);
  889. } else {
  890. efx_magic_event(efx_rx_queue_channel(rx_queue),
  891. EFX_CHANNEL_MAGIC_RX_DRAIN(rx_queue));
  892. }
  893. atomic_dec(&efx->rxq_flush_outstanding);
  894. if (efx_flush_wake(efx))
  895. wake_up(&efx->flush_wq);
  896. }
  897. static void
  898. efx_handle_drain_event(struct efx_channel *channel)
  899. {
  900. struct efx_nic *efx = channel->efx;
  901. WARN_ON(atomic_read(&efx->drain_pending) == 0);
  902. atomic_dec(&efx->drain_pending);
  903. if (efx_flush_wake(efx))
  904. wake_up(&efx->flush_wq);
  905. }
  906. static void
  907. efx_handle_generated_event(struct efx_channel *channel, efx_qword_t *event)
  908. {
  909. struct efx_nic *efx = channel->efx;
  910. struct efx_rx_queue *rx_queue =
  911. efx_channel_has_rx_queue(channel) ?
  912. efx_channel_get_rx_queue(channel) : NULL;
  913. unsigned magic, code;
  914. magic = EFX_QWORD_FIELD(*event, FSF_AZ_DRV_GEN_EV_MAGIC);
  915. code = _EFX_CHANNEL_MAGIC_CODE(magic);
  916. if (magic == EFX_CHANNEL_MAGIC_TEST(channel)) {
  917. /* ignore */
  918. } else if (rx_queue && magic == EFX_CHANNEL_MAGIC_FILL(rx_queue)) {
  919. /* The queue must be empty, so we won't receive any rx
  920. * events, so efx_process_channel() won't refill the
  921. * queue. Refill it here */
  922. efx_fast_push_rx_descriptors(rx_queue);
  923. } else if (rx_queue && magic == EFX_CHANNEL_MAGIC_RX_DRAIN(rx_queue)) {
  924. rx_queue->enabled = false;
  925. efx_handle_drain_event(channel);
  926. } else if (code == _EFX_CHANNEL_MAGIC_TX_DRAIN) {
  927. efx_handle_drain_event(channel);
  928. } else {
  929. netif_dbg(efx, hw, efx->net_dev, "channel %d received "
  930. "generated event "EFX_QWORD_FMT"\n",
  931. channel->channel, EFX_QWORD_VAL(*event));
  932. }
  933. }
  934. static void
  935. efx_handle_driver_event(struct efx_channel *channel, efx_qword_t *event)
  936. {
  937. struct efx_nic *efx = channel->efx;
  938. unsigned int ev_sub_code;
  939. unsigned int ev_sub_data;
  940. ev_sub_code = EFX_QWORD_FIELD(*event, FSF_AZ_DRIVER_EV_SUBCODE);
  941. ev_sub_data = EFX_QWORD_FIELD(*event, FSF_AZ_DRIVER_EV_SUBDATA);
  942. switch (ev_sub_code) {
  943. case FSE_AZ_TX_DESCQ_FLS_DONE_EV:
  944. netif_vdbg(efx, hw, efx->net_dev, "channel %d TXQ %d flushed\n",
  945. channel->channel, ev_sub_data);
  946. efx_handle_tx_flush_done(efx, event);
  947. break;
  948. case FSE_AZ_RX_DESCQ_FLS_DONE_EV:
  949. netif_vdbg(efx, hw, efx->net_dev, "channel %d RXQ %d flushed\n",
  950. channel->channel, ev_sub_data);
  951. efx_handle_rx_flush_done(efx, event);
  952. break;
  953. case FSE_AZ_EVQ_INIT_DONE_EV:
  954. netif_dbg(efx, hw, efx->net_dev,
  955. "channel %d EVQ %d initialised\n",
  956. channel->channel, ev_sub_data);
  957. break;
  958. case FSE_AZ_SRM_UPD_DONE_EV:
  959. netif_vdbg(efx, hw, efx->net_dev,
  960. "channel %d SRAM update done\n", channel->channel);
  961. break;
  962. case FSE_AZ_WAKE_UP_EV:
  963. netif_vdbg(efx, hw, efx->net_dev,
  964. "channel %d RXQ %d wakeup event\n",
  965. channel->channel, ev_sub_data);
  966. break;
  967. case FSE_AZ_TIMER_EV:
  968. netif_vdbg(efx, hw, efx->net_dev,
  969. "channel %d RX queue %d timer expired\n",
  970. channel->channel, ev_sub_data);
  971. break;
  972. case FSE_AA_RX_RECOVER_EV:
  973. netif_err(efx, rx_err, efx->net_dev,
  974. "channel %d seen DRIVER RX_RESET event. "
  975. "Resetting.\n", channel->channel);
  976. atomic_inc(&efx->rx_reset);
  977. efx_schedule_reset(efx,
  978. EFX_WORKAROUND_6555(efx) ?
  979. RESET_TYPE_RX_RECOVERY :
  980. RESET_TYPE_DISABLE);
  981. break;
  982. case FSE_BZ_RX_DSC_ERROR_EV:
  983. netif_err(efx, rx_err, efx->net_dev,
  984. "RX DMA Q %d reports descriptor fetch error."
  985. " RX Q %d is disabled.\n", ev_sub_data, ev_sub_data);
  986. efx_schedule_reset(efx, RESET_TYPE_RX_DESC_FETCH);
  987. break;
  988. case FSE_BZ_TX_DSC_ERROR_EV:
  989. netif_err(efx, tx_err, efx->net_dev,
  990. "TX DMA Q %d reports descriptor fetch error."
  991. " TX Q %d is disabled.\n", ev_sub_data, ev_sub_data);
  992. efx_schedule_reset(efx, RESET_TYPE_TX_DESC_FETCH);
  993. break;
  994. default:
  995. netif_vdbg(efx, hw, efx->net_dev,
  996. "channel %d unknown driver event code %d "
  997. "data %04x\n", channel->channel, ev_sub_code,
  998. ev_sub_data);
  999. break;
  1000. }
  1001. }
  1002. int efx_nic_process_eventq(struct efx_channel *channel, int budget)
  1003. {
  1004. struct efx_nic *efx = channel->efx;
  1005. unsigned int read_ptr;
  1006. efx_qword_t event, *p_event;
  1007. int ev_code;
  1008. int tx_packets = 0;
  1009. int spent = 0;
  1010. read_ptr = channel->eventq_read_ptr;
  1011. for (;;) {
  1012. p_event = efx_event(channel, read_ptr);
  1013. event = *p_event;
  1014. if (!efx_event_present(&event))
  1015. /* End of events */
  1016. break;
  1017. netif_vdbg(channel->efx, intr, channel->efx->net_dev,
  1018. "channel %d event is "EFX_QWORD_FMT"\n",
  1019. channel->channel, EFX_QWORD_VAL(event));
  1020. /* Clear this event by marking it all ones */
  1021. EFX_SET_QWORD(*p_event);
  1022. ++read_ptr;
  1023. ev_code = EFX_QWORD_FIELD(event, FSF_AZ_EV_CODE);
  1024. switch (ev_code) {
  1025. case FSE_AZ_EV_CODE_RX_EV:
  1026. efx_handle_rx_event(channel, &event);
  1027. if (++spent == budget)
  1028. goto out;
  1029. break;
  1030. case FSE_AZ_EV_CODE_TX_EV:
  1031. tx_packets += efx_handle_tx_event(channel, &event);
  1032. if (tx_packets > efx->txq_entries) {
  1033. spent = budget;
  1034. goto out;
  1035. }
  1036. break;
  1037. case FSE_AZ_EV_CODE_DRV_GEN_EV:
  1038. efx_handle_generated_event(channel, &event);
  1039. break;
  1040. case FSE_AZ_EV_CODE_DRIVER_EV:
  1041. efx_handle_driver_event(channel, &event);
  1042. break;
  1043. case FSE_CZ_EV_CODE_MCDI_EV:
  1044. efx_mcdi_process_event(channel, &event);
  1045. break;
  1046. case FSE_AZ_EV_CODE_GLOBAL_EV:
  1047. if (efx->type->handle_global_event &&
  1048. efx->type->handle_global_event(channel, &event))
  1049. break;
  1050. /* else fall through */
  1051. default:
  1052. netif_err(channel->efx, hw, channel->efx->net_dev,
  1053. "channel %d unknown event type %d (data "
  1054. EFX_QWORD_FMT ")\n", channel->channel,
  1055. ev_code, EFX_QWORD_VAL(event));
  1056. }
  1057. }
  1058. out:
  1059. channel->eventq_read_ptr = read_ptr;
  1060. return spent;
  1061. }
  1062. /* Check whether an event is present in the eventq at the current
  1063. * read pointer. Only useful for self-test.
  1064. */
  1065. bool efx_nic_event_present(struct efx_channel *channel)
  1066. {
  1067. return efx_event_present(efx_event(channel, channel->eventq_read_ptr));
  1068. }
  1069. /* Allocate buffer table entries for event queue */
  1070. int efx_nic_probe_eventq(struct efx_channel *channel)
  1071. {
  1072. struct efx_nic *efx = channel->efx;
  1073. unsigned entries;
  1074. entries = channel->eventq_mask + 1;
  1075. return efx_alloc_special_buffer(efx, &channel->eventq,
  1076. entries * sizeof(efx_qword_t));
  1077. }
  1078. void efx_nic_init_eventq(struct efx_channel *channel)
  1079. {
  1080. efx_oword_t reg;
  1081. struct efx_nic *efx = channel->efx;
  1082. netif_dbg(efx, hw, efx->net_dev,
  1083. "channel %d event queue in special buffers %d-%d\n",
  1084. channel->channel, channel->eventq.index,
  1085. channel->eventq.index + channel->eventq.entries - 1);
  1086. if (efx_nic_rev(efx) >= EFX_REV_SIENA_A0) {
  1087. EFX_POPULATE_OWORD_3(reg,
  1088. FRF_CZ_TIMER_Q_EN, 1,
  1089. FRF_CZ_HOST_NOTIFY_MODE, 0,
  1090. FRF_CZ_TIMER_MODE, FFE_CZ_TIMER_MODE_DIS);
  1091. efx_writeo_table(efx, &reg, FR_BZ_TIMER_TBL, channel->channel);
  1092. }
  1093. /* Pin event queue buffer */
  1094. efx_init_special_buffer(efx, &channel->eventq);
  1095. /* Fill event queue with all ones (i.e. empty events) */
  1096. memset(channel->eventq.addr, 0xff, channel->eventq.len);
  1097. /* Push event queue to card */
  1098. EFX_POPULATE_OWORD_3(reg,
  1099. FRF_AZ_EVQ_EN, 1,
  1100. FRF_AZ_EVQ_SIZE, __ffs(channel->eventq.entries),
  1101. FRF_AZ_EVQ_BUF_BASE_ID, channel->eventq.index);
  1102. efx_writeo_table(efx, &reg, efx->type->evq_ptr_tbl_base,
  1103. channel->channel);
  1104. efx->type->push_irq_moderation(channel);
  1105. }
  1106. void efx_nic_fini_eventq(struct efx_channel *channel)
  1107. {
  1108. efx_oword_t reg;
  1109. struct efx_nic *efx = channel->efx;
  1110. /* Remove event queue from card */
  1111. EFX_ZERO_OWORD(reg);
  1112. efx_writeo_table(efx, &reg, efx->type->evq_ptr_tbl_base,
  1113. channel->channel);
  1114. if (efx_nic_rev(efx) >= EFX_REV_SIENA_A0)
  1115. efx_writeo_table(efx, &reg, FR_BZ_TIMER_TBL, channel->channel);
  1116. /* Unpin event queue */
  1117. efx_fini_special_buffer(efx, &channel->eventq);
  1118. }
  1119. /* Free buffers backing event queue */
  1120. void efx_nic_remove_eventq(struct efx_channel *channel)
  1121. {
  1122. efx_free_special_buffer(channel->efx, &channel->eventq);
  1123. }
  1124. void efx_nic_generate_test_event(struct efx_channel *channel)
  1125. {
  1126. efx_magic_event(channel, EFX_CHANNEL_MAGIC_TEST(channel));
  1127. }
  1128. void efx_nic_generate_fill_event(struct efx_rx_queue *rx_queue)
  1129. {
  1130. efx_magic_event(efx_rx_queue_channel(rx_queue),
  1131. EFX_CHANNEL_MAGIC_FILL(rx_queue));
  1132. }
  1133. /**************************************************************************
  1134. *
  1135. * Hardware interrupts
  1136. * The hardware interrupt handler does very little work; all the event
  1137. * queue processing is carried out by per-channel tasklets.
  1138. *
  1139. **************************************************************************/
  1140. /* Enable/disable/generate interrupts */
  1141. static inline void efx_nic_interrupts(struct efx_nic *efx,
  1142. bool enabled, bool force)
  1143. {
  1144. efx_oword_t int_en_reg_ker;
  1145. EFX_POPULATE_OWORD_3(int_en_reg_ker,
  1146. FRF_AZ_KER_INT_LEVE_SEL, efx->irq_level,
  1147. FRF_AZ_KER_INT_KER, force,
  1148. FRF_AZ_DRV_INT_EN_KER, enabled);
  1149. efx_writeo(efx, &int_en_reg_ker, FR_AZ_INT_EN_KER);
  1150. }
  1151. void efx_nic_enable_interrupts(struct efx_nic *efx)
  1152. {
  1153. EFX_ZERO_OWORD(*((efx_oword_t *) efx->irq_status.addr));
  1154. wmb(); /* Ensure interrupt vector is clear before interrupts enabled */
  1155. efx_nic_interrupts(efx, true, false);
  1156. }
  1157. void efx_nic_disable_interrupts(struct efx_nic *efx)
  1158. {
  1159. /* Disable interrupts */
  1160. efx_nic_interrupts(efx, false, false);
  1161. }
  1162. /* Generate a test interrupt
  1163. * Interrupt must already have been enabled, otherwise nasty things
  1164. * may happen.
  1165. */
  1166. void efx_nic_generate_interrupt(struct efx_nic *efx)
  1167. {
  1168. efx_nic_interrupts(efx, true, true);
  1169. }
  1170. /* Process a fatal interrupt
  1171. * Disable bus mastering ASAP and schedule a reset
  1172. */
  1173. irqreturn_t efx_nic_fatal_interrupt(struct efx_nic *efx)
  1174. {
  1175. struct falcon_nic_data *nic_data = efx->nic_data;
  1176. efx_oword_t *int_ker = efx->irq_status.addr;
  1177. efx_oword_t fatal_intr;
  1178. int error, mem_perr;
  1179. efx_reado(efx, &fatal_intr, FR_AZ_FATAL_INTR_KER);
  1180. error = EFX_OWORD_FIELD(fatal_intr, FRF_AZ_FATAL_INTR);
  1181. netif_err(efx, hw, efx->net_dev, "SYSTEM ERROR "EFX_OWORD_FMT" status "
  1182. EFX_OWORD_FMT ": %s\n", EFX_OWORD_VAL(*int_ker),
  1183. EFX_OWORD_VAL(fatal_intr),
  1184. error ? "disabling bus mastering" : "no recognised error");
  1185. /* If this is a memory parity error dump which blocks are offending */
  1186. mem_perr = (EFX_OWORD_FIELD(fatal_intr, FRF_AZ_MEM_PERR_INT_KER) ||
  1187. EFX_OWORD_FIELD(fatal_intr, FRF_AZ_SRM_PERR_INT_KER));
  1188. if (mem_perr) {
  1189. efx_oword_t reg;
  1190. efx_reado(efx, &reg, FR_AZ_MEM_STAT);
  1191. netif_err(efx, hw, efx->net_dev,
  1192. "SYSTEM ERROR: memory parity error "EFX_OWORD_FMT"\n",
  1193. EFX_OWORD_VAL(reg));
  1194. }
  1195. /* Disable both devices */
  1196. pci_clear_master(efx->pci_dev);
  1197. if (efx_nic_is_dual_func(efx))
  1198. pci_clear_master(nic_data->pci_dev2);
  1199. efx_nic_disable_interrupts(efx);
  1200. /* Count errors and reset or disable the NIC accordingly */
  1201. if (efx->int_error_count == 0 ||
  1202. time_after(jiffies, efx->int_error_expire)) {
  1203. efx->int_error_count = 0;
  1204. efx->int_error_expire =
  1205. jiffies + EFX_INT_ERROR_EXPIRE * HZ;
  1206. }
  1207. if (++efx->int_error_count < EFX_MAX_INT_ERRORS) {
  1208. netif_err(efx, hw, efx->net_dev,
  1209. "SYSTEM ERROR - reset scheduled\n");
  1210. efx_schedule_reset(efx, RESET_TYPE_INT_ERROR);
  1211. } else {
  1212. netif_err(efx, hw, efx->net_dev,
  1213. "SYSTEM ERROR - max number of errors seen."
  1214. "NIC will be disabled\n");
  1215. efx_schedule_reset(efx, RESET_TYPE_DISABLE);
  1216. }
  1217. return IRQ_HANDLED;
  1218. }
  1219. /* Handle a legacy interrupt
  1220. * Acknowledges the interrupt and schedule event queue processing.
  1221. */
  1222. static irqreturn_t efx_legacy_interrupt(int irq, void *dev_id)
  1223. {
  1224. struct efx_nic *efx = dev_id;
  1225. efx_oword_t *int_ker = efx->irq_status.addr;
  1226. irqreturn_t result = IRQ_NONE;
  1227. struct efx_channel *channel;
  1228. efx_dword_t reg;
  1229. u32 queues;
  1230. int syserr;
  1231. /* Could this be ours? If interrupts are disabled then the
  1232. * channel state may not be valid.
  1233. */
  1234. if (!efx->legacy_irq_enabled)
  1235. return result;
  1236. /* Read the ISR which also ACKs the interrupts */
  1237. efx_readd(efx, &reg, FR_BZ_INT_ISR0);
  1238. queues = EFX_EXTRACT_DWORD(reg, 0, 31);
  1239. /* Handle non-event-queue sources */
  1240. if (queues & (1U << efx->irq_level)) {
  1241. syserr = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_FATAL_INT);
  1242. if (unlikely(syserr))
  1243. return efx_nic_fatal_interrupt(efx);
  1244. efx->last_irq_cpu = raw_smp_processor_id();
  1245. }
  1246. if (queues != 0) {
  1247. if (EFX_WORKAROUND_15783(efx))
  1248. efx->irq_zero_count = 0;
  1249. /* Schedule processing of any interrupting queues */
  1250. efx_for_each_channel(channel, efx) {
  1251. if (queues & 1)
  1252. efx_schedule_channel_irq(channel);
  1253. queues >>= 1;
  1254. }
  1255. result = IRQ_HANDLED;
  1256. } else if (EFX_WORKAROUND_15783(efx)) {
  1257. efx_qword_t *event;
  1258. /* We can't return IRQ_HANDLED more than once on seeing ISR=0
  1259. * because this might be a shared interrupt. */
  1260. if (efx->irq_zero_count++ == 0)
  1261. result = IRQ_HANDLED;
  1262. /* Ensure we schedule or rearm all event queues */
  1263. efx_for_each_channel(channel, efx) {
  1264. event = efx_event(channel, channel->eventq_read_ptr);
  1265. if (efx_event_present(event))
  1266. efx_schedule_channel_irq(channel);
  1267. else
  1268. efx_nic_eventq_read_ack(channel);
  1269. }
  1270. }
  1271. if (result == IRQ_HANDLED)
  1272. netif_vdbg(efx, intr, efx->net_dev,
  1273. "IRQ %d on CPU %d status " EFX_DWORD_FMT "\n",
  1274. irq, raw_smp_processor_id(), EFX_DWORD_VAL(reg));
  1275. return result;
  1276. }
  1277. /* Handle an MSI interrupt
  1278. *
  1279. * Handle an MSI hardware interrupt. This routine schedules event
  1280. * queue processing. No interrupt acknowledgement cycle is necessary.
  1281. * Also, we never need to check that the interrupt is for us, since
  1282. * MSI interrupts cannot be shared.
  1283. */
  1284. static irqreturn_t efx_msi_interrupt(int irq, void *dev_id)
  1285. {
  1286. struct efx_channel *channel = *(struct efx_channel **)dev_id;
  1287. struct efx_nic *efx = channel->efx;
  1288. efx_oword_t *int_ker = efx->irq_status.addr;
  1289. int syserr;
  1290. netif_vdbg(efx, intr, efx->net_dev,
  1291. "IRQ %d on CPU %d status " EFX_OWORD_FMT "\n",
  1292. irq, raw_smp_processor_id(), EFX_OWORD_VAL(*int_ker));
  1293. /* Handle non-event-queue sources */
  1294. if (channel->channel == efx->irq_level) {
  1295. syserr = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_FATAL_INT);
  1296. if (unlikely(syserr))
  1297. return efx_nic_fatal_interrupt(efx);
  1298. efx->last_irq_cpu = raw_smp_processor_id();
  1299. }
  1300. /* Schedule processing of the channel */
  1301. efx_schedule_channel_irq(channel);
  1302. return IRQ_HANDLED;
  1303. }
  1304. /* Setup RSS indirection table.
  1305. * This maps from the hash value of the packet to RXQ
  1306. */
  1307. void efx_nic_push_rx_indir_table(struct efx_nic *efx)
  1308. {
  1309. size_t i = 0;
  1310. efx_dword_t dword;
  1311. if (efx_nic_rev(efx) < EFX_REV_FALCON_B0)
  1312. return;
  1313. BUILD_BUG_ON(ARRAY_SIZE(efx->rx_indir_table) !=
  1314. FR_BZ_RX_INDIRECTION_TBL_ROWS);
  1315. for (i = 0; i < FR_BZ_RX_INDIRECTION_TBL_ROWS; i++) {
  1316. EFX_POPULATE_DWORD_1(dword, FRF_BZ_IT_QUEUE,
  1317. efx->rx_indir_table[i]);
  1318. efx_writed_table(efx, &dword, FR_BZ_RX_INDIRECTION_TBL, i);
  1319. }
  1320. }
  1321. /* Hook interrupt handler(s)
  1322. * Try MSI and then legacy interrupts.
  1323. */
  1324. int efx_nic_init_interrupt(struct efx_nic *efx)
  1325. {
  1326. struct efx_channel *channel;
  1327. int rc;
  1328. if (!EFX_INT_MODE_USE_MSI(efx)) {
  1329. irq_handler_t handler;
  1330. if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
  1331. handler = efx_legacy_interrupt;
  1332. else
  1333. handler = falcon_legacy_interrupt_a1;
  1334. rc = request_irq(efx->legacy_irq, handler, IRQF_SHARED,
  1335. efx->name, efx);
  1336. if (rc) {
  1337. netif_err(efx, drv, efx->net_dev,
  1338. "failed to hook legacy IRQ %d\n",
  1339. efx->pci_dev->irq);
  1340. goto fail1;
  1341. }
  1342. return 0;
  1343. }
  1344. /* Hook MSI or MSI-X interrupt */
  1345. efx_for_each_channel(channel, efx) {
  1346. rc = request_irq(channel->irq, efx_msi_interrupt,
  1347. IRQF_PROBE_SHARED, /* Not shared */
  1348. efx->channel_name[channel->channel],
  1349. &efx->channel[channel->channel]);
  1350. if (rc) {
  1351. netif_err(efx, drv, efx->net_dev,
  1352. "failed to hook IRQ %d\n", channel->irq);
  1353. goto fail2;
  1354. }
  1355. }
  1356. return 0;
  1357. fail2:
  1358. efx_for_each_channel(channel, efx)
  1359. free_irq(channel->irq, &efx->channel[channel->channel]);
  1360. fail1:
  1361. return rc;
  1362. }
  1363. void efx_nic_fini_interrupt(struct efx_nic *efx)
  1364. {
  1365. struct efx_channel *channel;
  1366. efx_oword_t reg;
  1367. /* Disable MSI/MSI-X interrupts */
  1368. efx_for_each_channel(channel, efx) {
  1369. if (channel->irq)
  1370. free_irq(channel->irq, &efx->channel[channel->channel]);
  1371. }
  1372. /* ACK legacy interrupt */
  1373. if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
  1374. efx_reado(efx, &reg, FR_BZ_INT_ISR0);
  1375. else
  1376. falcon_irq_ack_a1(efx);
  1377. /* Disable legacy interrupt */
  1378. if (efx->legacy_irq)
  1379. free_irq(efx->legacy_irq, efx);
  1380. }
  1381. void efx_nic_dimension_resources(struct efx_nic *efx, unsigned sram_lim_qw)
  1382. {
  1383. unsigned vi_count, buftbl_min;
  1384. /* Account for the buffer table entries backing the datapath channels
  1385. * and the descriptor caches for those channels.
  1386. */
  1387. buftbl_min = ((efx->n_rx_channels * EFX_MAX_DMAQ_SIZE +
  1388. efx->n_tx_channels * EFX_TXQ_TYPES * EFX_MAX_DMAQ_SIZE +
  1389. efx->n_channels * EFX_MAX_EVQ_SIZE)
  1390. * sizeof(efx_qword_t) / EFX_BUF_SIZE);
  1391. vi_count = max(efx->n_channels, efx->n_tx_channels * EFX_TXQ_TYPES);
  1392. efx->tx_dc_base = sram_lim_qw - vi_count * TX_DC_ENTRIES;
  1393. efx->rx_dc_base = efx->tx_dc_base - vi_count * RX_DC_ENTRIES;
  1394. }
  1395. u32 efx_nic_fpga_ver(struct efx_nic *efx)
  1396. {
  1397. efx_oword_t altera_build;
  1398. efx_reado(efx, &altera_build, FR_AZ_ALTERA_BUILD);
  1399. return EFX_OWORD_FIELD(altera_build, FRF_AZ_ALTERA_BUILD_VER);
  1400. }
  1401. void efx_nic_init_common(struct efx_nic *efx)
  1402. {
  1403. efx_oword_t temp;
  1404. /* Set positions of descriptor caches in SRAM. */
  1405. EFX_POPULATE_OWORD_1(temp, FRF_AZ_SRM_TX_DC_BASE_ADR, efx->tx_dc_base);
  1406. efx_writeo(efx, &temp, FR_AZ_SRM_TX_DC_CFG);
  1407. EFX_POPULATE_OWORD_1(temp, FRF_AZ_SRM_RX_DC_BASE_ADR, efx->rx_dc_base);
  1408. efx_writeo(efx, &temp, FR_AZ_SRM_RX_DC_CFG);
  1409. /* Set TX descriptor cache size. */
  1410. BUILD_BUG_ON(TX_DC_ENTRIES != (8 << TX_DC_ENTRIES_ORDER));
  1411. EFX_POPULATE_OWORD_1(temp, FRF_AZ_TX_DC_SIZE, TX_DC_ENTRIES_ORDER);
  1412. efx_writeo(efx, &temp, FR_AZ_TX_DC_CFG);
  1413. /* Set RX descriptor cache size. Set low watermark to size-8, as
  1414. * this allows most efficient prefetching.
  1415. */
  1416. BUILD_BUG_ON(RX_DC_ENTRIES != (8 << RX_DC_ENTRIES_ORDER));
  1417. EFX_POPULATE_OWORD_1(temp, FRF_AZ_RX_DC_SIZE, RX_DC_ENTRIES_ORDER);
  1418. efx_writeo(efx, &temp, FR_AZ_RX_DC_CFG);
  1419. EFX_POPULATE_OWORD_1(temp, FRF_AZ_RX_DC_PF_LWM, RX_DC_ENTRIES - 8);
  1420. efx_writeo(efx, &temp, FR_AZ_RX_DC_PF_WM);
  1421. /* Program INT_KER address */
  1422. EFX_POPULATE_OWORD_2(temp,
  1423. FRF_AZ_NORM_INT_VEC_DIS_KER,
  1424. EFX_INT_MODE_USE_MSI(efx),
  1425. FRF_AZ_INT_ADR_KER, efx->irq_status.dma_addr);
  1426. efx_writeo(efx, &temp, FR_AZ_INT_ADR_KER);
  1427. if (EFX_WORKAROUND_17213(efx) && !EFX_INT_MODE_USE_MSI(efx))
  1428. /* Use an interrupt level unused by event queues */
  1429. efx->irq_level = 0x1f;
  1430. else
  1431. /* Use a valid MSI-X vector */
  1432. efx->irq_level = 0;
  1433. /* Enable all the genuinely fatal interrupts. (They are still
  1434. * masked by the overall interrupt mask, controlled by
  1435. * falcon_interrupts()).
  1436. *
  1437. * Note: All other fatal interrupts are enabled
  1438. */
  1439. EFX_POPULATE_OWORD_3(temp,
  1440. FRF_AZ_ILL_ADR_INT_KER_EN, 1,
  1441. FRF_AZ_RBUF_OWN_INT_KER_EN, 1,
  1442. FRF_AZ_TBUF_OWN_INT_KER_EN, 1);
  1443. if (efx_nic_rev(efx) >= EFX_REV_SIENA_A0)
  1444. EFX_SET_OWORD_FIELD(temp, FRF_CZ_SRAM_PERR_INT_P_KER_EN, 1);
  1445. EFX_INVERT_OWORD(temp);
  1446. efx_writeo(efx, &temp, FR_AZ_FATAL_INTR_KER);
  1447. efx_nic_push_rx_indir_table(efx);
  1448. /* Disable the ugly timer-based TX DMA backoff and allow TX DMA to be
  1449. * controlled by the RX FIFO fill level. Set arbitration to one pkt/Q.
  1450. */
  1451. efx_reado(efx, &temp, FR_AZ_TX_RESERVED);
  1452. EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_RX_SPACER, 0xfe);
  1453. EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_RX_SPACER_EN, 1);
  1454. EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_ONE_PKT_PER_Q, 1);
  1455. EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_PUSH_EN, 1);
  1456. EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_DIS_NON_IP_EV, 1);
  1457. /* Enable SW_EV to inherit in char driver - assume harmless here */
  1458. EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_SOFT_EVT_EN, 1);
  1459. /* Prefetch threshold 2 => fetch when descriptor cache half empty */
  1460. EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_PREF_THRESHOLD, 2);
  1461. /* Disable hardware watchdog which can misfire */
  1462. EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_PREF_WD_TMR, 0x3fffff);
  1463. /* Squash TX of packets of 16 bytes or less */
  1464. if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
  1465. EFX_SET_OWORD_FIELD(temp, FRF_BZ_TX_FLUSH_MIN_LEN_EN, 1);
  1466. efx_writeo(efx, &temp, FR_AZ_TX_RESERVED);
  1467. if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
  1468. EFX_POPULATE_OWORD_4(temp,
  1469. /* Default values */
  1470. FRF_BZ_TX_PACE_SB_NOT_AF, 0x15,
  1471. FRF_BZ_TX_PACE_SB_AF, 0xb,
  1472. FRF_BZ_TX_PACE_FB_BASE, 0,
  1473. /* Allow large pace values in the
  1474. * fast bin. */
  1475. FRF_BZ_TX_PACE_BIN_TH,
  1476. FFE_BZ_TX_PACE_RESERVED);
  1477. efx_writeo(efx, &temp, FR_BZ_TX_PACE);
  1478. }
  1479. }
  1480. /* Register dump */
  1481. #define REGISTER_REVISION_A 1
  1482. #define REGISTER_REVISION_B 2
  1483. #define REGISTER_REVISION_C 3
  1484. #define REGISTER_REVISION_Z 3 /* latest revision */
  1485. struct efx_nic_reg {
  1486. u32 offset:24;
  1487. u32 min_revision:2, max_revision:2;
  1488. };
  1489. #define REGISTER(name, min_rev, max_rev) { \
  1490. FR_ ## min_rev ## max_rev ## _ ## name, \
  1491. REGISTER_REVISION_ ## min_rev, REGISTER_REVISION_ ## max_rev \
  1492. }
  1493. #define REGISTER_AA(name) REGISTER(name, A, A)
  1494. #define REGISTER_AB(name) REGISTER(name, A, B)
  1495. #define REGISTER_AZ(name) REGISTER(name, A, Z)
  1496. #define REGISTER_BB(name) REGISTER(name, B, B)
  1497. #define REGISTER_BZ(name) REGISTER(name, B, Z)
  1498. #define REGISTER_CZ(name) REGISTER(name, C, Z)
  1499. static const struct efx_nic_reg efx_nic_regs[] = {
  1500. REGISTER_AZ(ADR_REGION),
  1501. REGISTER_AZ(INT_EN_KER),
  1502. REGISTER_BZ(INT_EN_CHAR),
  1503. REGISTER_AZ(INT_ADR_KER),
  1504. REGISTER_BZ(INT_ADR_CHAR),
  1505. /* INT_ACK_KER is WO */
  1506. /* INT_ISR0 is RC */
  1507. REGISTER_AZ(HW_INIT),
  1508. REGISTER_CZ(USR_EV_CFG),
  1509. REGISTER_AB(EE_SPI_HCMD),
  1510. REGISTER_AB(EE_SPI_HADR),
  1511. REGISTER_AB(EE_SPI_HDATA),
  1512. REGISTER_AB(EE_BASE_PAGE),
  1513. REGISTER_AB(EE_VPD_CFG0),
  1514. /* EE_VPD_SW_CNTL and EE_VPD_SW_DATA are not used */
  1515. /* PMBX_DBG_IADDR and PBMX_DBG_IDATA are indirect */
  1516. /* PCIE_CORE_INDIRECT is indirect */
  1517. REGISTER_AB(NIC_STAT),
  1518. REGISTER_AB(GPIO_CTL),
  1519. REGISTER_AB(GLB_CTL),
  1520. /* FATAL_INTR_KER and FATAL_INTR_CHAR are partly RC */
  1521. REGISTER_BZ(DP_CTRL),
  1522. REGISTER_AZ(MEM_STAT),
  1523. REGISTER_AZ(CS_DEBUG),
  1524. REGISTER_AZ(ALTERA_BUILD),
  1525. REGISTER_AZ(CSR_SPARE),
  1526. REGISTER_AB(PCIE_SD_CTL0123),
  1527. REGISTER_AB(PCIE_SD_CTL45),
  1528. REGISTER_AB(PCIE_PCS_CTL_STAT),
  1529. /* DEBUG_DATA_OUT is not used */
  1530. /* DRV_EV is WO */
  1531. REGISTER_AZ(EVQ_CTL),
  1532. REGISTER_AZ(EVQ_CNT1),
  1533. REGISTER_AZ(EVQ_CNT2),
  1534. REGISTER_AZ(BUF_TBL_CFG),
  1535. REGISTER_AZ(SRM_RX_DC_CFG),
  1536. REGISTER_AZ(SRM_TX_DC_CFG),
  1537. REGISTER_AZ(SRM_CFG),
  1538. /* BUF_TBL_UPD is WO */
  1539. REGISTER_AZ(SRM_UPD_EVQ),
  1540. REGISTER_AZ(SRAM_PARITY),
  1541. REGISTER_AZ(RX_CFG),
  1542. REGISTER_BZ(RX_FILTER_CTL),
  1543. /* RX_FLUSH_DESCQ is WO */
  1544. REGISTER_AZ(RX_DC_CFG),
  1545. REGISTER_AZ(RX_DC_PF_WM),
  1546. REGISTER_BZ(RX_RSS_TKEY),
  1547. /* RX_NODESC_DROP is RC */
  1548. REGISTER_AA(RX_SELF_RST),
  1549. /* RX_DEBUG, RX_PUSH_DROP are not used */
  1550. REGISTER_CZ(RX_RSS_IPV6_REG1),
  1551. REGISTER_CZ(RX_RSS_IPV6_REG2),
  1552. REGISTER_CZ(RX_RSS_IPV6_REG3),
  1553. /* TX_FLUSH_DESCQ is WO */
  1554. REGISTER_AZ(TX_DC_CFG),
  1555. REGISTER_AA(TX_CHKSM_CFG),
  1556. REGISTER_AZ(TX_CFG),
  1557. /* TX_PUSH_DROP is not used */
  1558. REGISTER_AZ(TX_RESERVED),
  1559. REGISTER_BZ(TX_PACE),
  1560. /* TX_PACE_DROP_QID is RC */
  1561. REGISTER_BB(TX_VLAN),
  1562. REGISTER_BZ(TX_IPFIL_PORTEN),
  1563. REGISTER_AB(MD_TXD),
  1564. REGISTER_AB(MD_RXD),
  1565. REGISTER_AB(MD_CS),
  1566. REGISTER_AB(MD_PHY_ADR),
  1567. REGISTER_AB(MD_ID),
  1568. /* MD_STAT is RC */
  1569. REGISTER_AB(MAC_STAT_DMA),
  1570. REGISTER_AB(MAC_CTRL),
  1571. REGISTER_BB(GEN_MODE),
  1572. REGISTER_AB(MAC_MC_HASH_REG0),
  1573. REGISTER_AB(MAC_MC_HASH_REG1),
  1574. REGISTER_AB(GM_CFG1),
  1575. REGISTER_AB(GM_CFG2),
  1576. /* GM_IPG and GM_HD are not used */
  1577. REGISTER_AB(GM_MAX_FLEN),
  1578. /* GM_TEST is not used */
  1579. REGISTER_AB(GM_ADR1),
  1580. REGISTER_AB(GM_ADR2),
  1581. REGISTER_AB(GMF_CFG0),
  1582. REGISTER_AB(GMF_CFG1),
  1583. REGISTER_AB(GMF_CFG2),
  1584. REGISTER_AB(GMF_CFG3),
  1585. REGISTER_AB(GMF_CFG4),
  1586. REGISTER_AB(GMF_CFG5),
  1587. REGISTER_BB(TX_SRC_MAC_CTL),
  1588. REGISTER_AB(XM_ADR_LO),
  1589. REGISTER_AB(XM_ADR_HI),
  1590. REGISTER_AB(XM_GLB_CFG),
  1591. REGISTER_AB(XM_TX_CFG),
  1592. REGISTER_AB(XM_RX_CFG),
  1593. REGISTER_AB(XM_MGT_INT_MASK),
  1594. REGISTER_AB(XM_FC),
  1595. REGISTER_AB(XM_PAUSE_TIME),
  1596. REGISTER_AB(XM_TX_PARAM),
  1597. REGISTER_AB(XM_RX_PARAM),
  1598. /* XM_MGT_INT_MSK (note no 'A') is RC */
  1599. REGISTER_AB(XX_PWR_RST),
  1600. REGISTER_AB(XX_SD_CTL),
  1601. REGISTER_AB(XX_TXDRV_CTL),
  1602. /* XX_PRBS_CTL, XX_PRBS_CHK and XX_PRBS_ERR are not used */
  1603. /* XX_CORE_STAT is partly RC */
  1604. };
  1605. struct efx_nic_reg_table {
  1606. u32 offset:24;
  1607. u32 min_revision:2, max_revision:2;
  1608. u32 step:6, rows:21;
  1609. };
  1610. #define REGISTER_TABLE_DIMENSIONS(_, offset, min_rev, max_rev, step, rows) { \
  1611. offset, \
  1612. REGISTER_REVISION_ ## min_rev, REGISTER_REVISION_ ## max_rev, \
  1613. step, rows \
  1614. }
  1615. #define REGISTER_TABLE(name, min_rev, max_rev) \
  1616. REGISTER_TABLE_DIMENSIONS( \
  1617. name, FR_ ## min_rev ## max_rev ## _ ## name, \
  1618. min_rev, max_rev, \
  1619. FR_ ## min_rev ## max_rev ## _ ## name ## _STEP, \
  1620. FR_ ## min_rev ## max_rev ## _ ## name ## _ROWS)
  1621. #define REGISTER_TABLE_AA(name) REGISTER_TABLE(name, A, A)
  1622. #define REGISTER_TABLE_AZ(name) REGISTER_TABLE(name, A, Z)
  1623. #define REGISTER_TABLE_BB(name) REGISTER_TABLE(name, B, B)
  1624. #define REGISTER_TABLE_BZ(name) REGISTER_TABLE(name, B, Z)
  1625. #define REGISTER_TABLE_BB_CZ(name) \
  1626. REGISTER_TABLE_DIMENSIONS(name, FR_BZ_ ## name, B, B, \
  1627. FR_BZ_ ## name ## _STEP, \
  1628. FR_BB_ ## name ## _ROWS), \
  1629. REGISTER_TABLE_DIMENSIONS(name, FR_BZ_ ## name, C, Z, \
  1630. FR_BZ_ ## name ## _STEP, \
  1631. FR_CZ_ ## name ## _ROWS)
  1632. #define REGISTER_TABLE_CZ(name) REGISTER_TABLE(name, C, Z)
  1633. static const struct efx_nic_reg_table efx_nic_reg_tables[] = {
  1634. /* DRIVER is not used */
  1635. /* EVQ_RPTR, TIMER_COMMAND, USR_EV and {RX,TX}_DESC_UPD are WO */
  1636. REGISTER_TABLE_BB(TX_IPFIL_TBL),
  1637. REGISTER_TABLE_BB(TX_SRC_MAC_TBL),
  1638. REGISTER_TABLE_AA(RX_DESC_PTR_TBL_KER),
  1639. REGISTER_TABLE_BB_CZ(RX_DESC_PTR_TBL),
  1640. REGISTER_TABLE_AA(TX_DESC_PTR_TBL_KER),
  1641. REGISTER_TABLE_BB_CZ(TX_DESC_PTR_TBL),
  1642. REGISTER_TABLE_AA(EVQ_PTR_TBL_KER),
  1643. REGISTER_TABLE_BB_CZ(EVQ_PTR_TBL),
  1644. /* We can't reasonably read all of the buffer table (up to 8MB!).
  1645. * However this driver will only use a few entries. Reading
  1646. * 1K entries allows for some expansion of queue count and
  1647. * size before we need to change the version. */
  1648. REGISTER_TABLE_DIMENSIONS(BUF_FULL_TBL_KER, FR_AA_BUF_FULL_TBL_KER,
  1649. A, A, 8, 1024),
  1650. REGISTER_TABLE_DIMENSIONS(BUF_FULL_TBL, FR_BZ_BUF_FULL_TBL,
  1651. B, Z, 8, 1024),
  1652. REGISTER_TABLE_CZ(RX_MAC_FILTER_TBL0),
  1653. REGISTER_TABLE_BB_CZ(TIMER_TBL),
  1654. REGISTER_TABLE_BB_CZ(TX_PACE_TBL),
  1655. REGISTER_TABLE_BZ(RX_INDIRECTION_TBL),
  1656. /* TX_FILTER_TBL0 is huge and not used by this driver */
  1657. REGISTER_TABLE_CZ(TX_MAC_FILTER_TBL0),
  1658. REGISTER_TABLE_CZ(MC_TREG_SMEM),
  1659. /* MSIX_PBA_TABLE is not mapped */
  1660. /* SRM_DBG is not mapped (and is redundant with BUF_FLL_TBL) */
  1661. REGISTER_TABLE_BZ(RX_FILTER_TBL0),
  1662. };
  1663. size_t efx_nic_get_regs_len(struct efx_nic *efx)
  1664. {
  1665. const struct efx_nic_reg *reg;
  1666. const struct efx_nic_reg_table *table;
  1667. size_t len = 0;
  1668. for (reg = efx_nic_regs;
  1669. reg < efx_nic_regs + ARRAY_SIZE(efx_nic_regs);
  1670. reg++)
  1671. if (efx->type->revision >= reg->min_revision &&
  1672. efx->type->revision <= reg->max_revision)
  1673. len += sizeof(efx_oword_t);
  1674. for (table = efx_nic_reg_tables;
  1675. table < efx_nic_reg_tables + ARRAY_SIZE(efx_nic_reg_tables);
  1676. table++)
  1677. if (efx->type->revision >= table->min_revision &&
  1678. efx->type->revision <= table->max_revision)
  1679. len += table->rows * min_t(size_t, table->step, 16);
  1680. return len;
  1681. }
  1682. void efx_nic_get_regs(struct efx_nic *efx, void *buf)
  1683. {
  1684. const struct efx_nic_reg *reg;
  1685. const struct efx_nic_reg_table *table;
  1686. for (reg = efx_nic_regs;
  1687. reg < efx_nic_regs + ARRAY_SIZE(efx_nic_regs);
  1688. reg++) {
  1689. if (efx->type->revision >= reg->min_revision &&
  1690. efx->type->revision <= reg->max_revision) {
  1691. efx_reado(efx, (efx_oword_t *)buf, reg->offset);
  1692. buf += sizeof(efx_oword_t);
  1693. }
  1694. }
  1695. for (table = efx_nic_reg_tables;
  1696. table < efx_nic_reg_tables + ARRAY_SIZE(efx_nic_reg_tables);
  1697. table++) {
  1698. size_t size, i;
  1699. if (!(efx->type->revision >= table->min_revision &&
  1700. efx->type->revision <= table->max_revision))
  1701. continue;
  1702. size = min_t(size_t, table->step, 16);
  1703. for (i = 0; i < table->rows; i++) {
  1704. switch (table->step) {
  1705. case 4: /* 32-bit register or SRAM */
  1706. efx_readd_table(efx, buf, table->offset, i);
  1707. break;
  1708. case 8: /* 64-bit SRAM */
  1709. efx_sram_readq(efx,
  1710. efx->membase + table->offset,
  1711. buf, i);
  1712. break;
  1713. case 16: /* 128-bit register */
  1714. efx_reado_table(efx, buf, table->offset, i);
  1715. break;
  1716. case 32: /* 128-bit register, interleaved */
  1717. efx_reado_table(efx, buf, table->offset, 2 * i);
  1718. break;
  1719. default:
  1720. WARN_ON(1);
  1721. return;
  1722. }
  1723. buf += size;
  1724. }
  1725. }
  1726. }