nouveau_dp.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660
  1. /*
  2. * Copyright 2009 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs
  23. */
  24. #include "drmP.h"
  25. #include "nouveau_drv.h"
  26. #include "nouveau_i2c.h"
  27. #include "nouveau_connector.h"
  28. #include "nouveau_encoder.h"
  29. #include "nouveau_crtc.h"
  30. /******************************************************************************
  31. * aux channel util functions
  32. *****************************************************************************/
  33. #define AUX_DBG(fmt, args...) do { \
  34. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_AUXCH) { \
  35. NV_PRINTK(KERN_DEBUG, dev, "AUXCH(%d): " fmt, ch, ##args); \
  36. } \
  37. } while (0)
  38. #define AUX_ERR(fmt, args...) NV_ERROR(dev, "AUXCH(%d): " fmt, ch, ##args)
  39. static void
  40. auxch_fini(struct drm_device *dev, int ch)
  41. {
  42. nv_mask(dev, 0x00e4e4 + (ch * 0x50), 0x00310000, 0x00000000);
  43. }
  44. static int
  45. auxch_init(struct drm_device *dev, int ch)
  46. {
  47. const u32 unksel = 1; /* nfi which to use, or if it matters.. */
  48. const u32 ureq = unksel ? 0x00100000 : 0x00200000;
  49. const u32 urep = unksel ? 0x01000000 : 0x02000000;
  50. u32 ctrl, timeout;
  51. /* wait up to 1ms for any previous transaction to be done... */
  52. timeout = 1000;
  53. do {
  54. ctrl = nv_rd32(dev, 0x00e4e4 + (ch * 0x50));
  55. udelay(1);
  56. if (!timeout--) {
  57. AUX_ERR("begin idle timeout 0x%08x", ctrl);
  58. return -EBUSY;
  59. }
  60. } while (ctrl & 0x03010000);
  61. /* set some magic, and wait up to 1ms for it to appear */
  62. nv_mask(dev, 0x00e4e4 + (ch * 0x50), 0x00300000, ureq);
  63. timeout = 1000;
  64. do {
  65. ctrl = nv_rd32(dev, 0x00e4e4 + (ch * 0x50));
  66. udelay(1);
  67. if (!timeout--) {
  68. AUX_ERR("magic wait 0x%08x\n", ctrl);
  69. auxch_fini(dev, ch);
  70. return -EBUSY;
  71. }
  72. } while ((ctrl & 0x03000000) != urep);
  73. return 0;
  74. }
  75. static int
  76. auxch_tx(struct drm_device *dev, int ch, u8 type, u32 addr, u8 *data, u8 size)
  77. {
  78. u32 ctrl, stat, timeout, retries;
  79. u32 xbuf[4] = {};
  80. int ret, i;
  81. AUX_DBG("%d: 0x%08x %d\n", type, addr, size);
  82. ret = auxch_init(dev, ch);
  83. if (ret)
  84. goto out;
  85. stat = nv_rd32(dev, 0x00e4e8 + (ch * 0x50));
  86. if (!(stat & 0x10000000)) {
  87. AUX_DBG("sink not detected\n");
  88. ret = -ENXIO;
  89. goto out;
  90. }
  91. if (!(type & 1)) {
  92. memcpy(xbuf, data, size);
  93. for (i = 0; i < 16; i += 4) {
  94. AUX_DBG("wr 0x%08x\n", xbuf[i / 4]);
  95. nv_wr32(dev, 0x00e4c0 + (ch * 0x50) + i, xbuf[i / 4]);
  96. }
  97. }
  98. ctrl = nv_rd32(dev, 0x00e4e4 + (ch * 0x50));
  99. ctrl &= ~0x0001f0ff;
  100. ctrl |= type << 12;
  101. ctrl |= size - 1;
  102. nv_wr32(dev, 0x00e4e0 + (ch * 0x50), addr);
  103. /* retry transaction a number of times on failure... */
  104. ret = -EREMOTEIO;
  105. for (retries = 0; retries < 32; retries++) {
  106. /* reset, and delay a while if this is a retry */
  107. nv_wr32(dev, 0x00e4e4 + (ch * 0x50), 0x80000000 | ctrl);
  108. nv_wr32(dev, 0x00e4e4 + (ch * 0x50), 0x00000000 | ctrl);
  109. if (retries)
  110. udelay(400);
  111. /* transaction request, wait up to 1ms for it to complete */
  112. nv_wr32(dev, 0x00e4e4 + (ch * 0x50), 0x00010000 | ctrl);
  113. timeout = 1000;
  114. do {
  115. ctrl = nv_rd32(dev, 0x00e4e4 + (ch * 0x50));
  116. udelay(1);
  117. if (!timeout--) {
  118. AUX_ERR("tx req timeout 0x%08x\n", ctrl);
  119. goto out;
  120. }
  121. } while (ctrl & 0x00010000);
  122. /* read status, and check if transaction completed ok */
  123. stat = nv_mask(dev, 0x00e4e8 + (ch * 0x50), 0, 0);
  124. if (!(stat & 0x000f0f00)) {
  125. ret = 0;
  126. break;
  127. }
  128. AUX_DBG("%02d 0x%08x 0x%08x\n", retries, ctrl, stat);
  129. }
  130. if (type & 1) {
  131. for (i = 0; i < 16; i += 4) {
  132. xbuf[i / 4] = nv_rd32(dev, 0x00e4d0 + (ch * 0x50) + i);
  133. AUX_DBG("rd 0x%08x\n", xbuf[i / 4]);
  134. }
  135. memcpy(data, xbuf, size);
  136. }
  137. out:
  138. auxch_fini(dev, ch);
  139. return ret;
  140. }
  141. static int
  142. auxch_rd(struct drm_encoder *encoder, int address, uint8_t *buf, int size)
  143. {
  144. struct drm_device *dev = encoder->dev;
  145. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  146. struct nouveau_i2c_chan *auxch;
  147. int ret;
  148. auxch = nouveau_i2c_find(dev, nv_encoder->dcb->i2c_index);
  149. if (!auxch)
  150. return -ENODEV;
  151. ret = nouveau_dp_auxch(auxch, 9, address, buf, size);
  152. if (ret)
  153. return ret;
  154. return 0;
  155. }
  156. static u32
  157. dp_link_bw_get(struct drm_device *dev, int or, int link)
  158. {
  159. u32 ctrl = nv_rd32(dev, 0x614300 + (or * 0x800));
  160. if (!(ctrl & 0x000c0000))
  161. return 162000;
  162. return 270000;
  163. }
  164. static int
  165. dp_lane_count_get(struct drm_device *dev, int or, int link)
  166. {
  167. u32 ctrl = nv_rd32(dev, NV50_SOR_DP_CTRL(or, link));
  168. switch (ctrl & 0x000f0000) {
  169. case 0x00010000: return 1;
  170. case 0x00030000: return 2;
  171. default:
  172. return 4;
  173. }
  174. }
  175. void
  176. nouveau_dp_tu_update(struct drm_device *dev, int or, int link, u32 clk, u32 bpp)
  177. {
  178. const u32 symbol = 100000;
  179. int bestTU = 0, bestVTUi = 0, bestVTUf = 0, bestVTUa = 0;
  180. int TU, VTUi, VTUf, VTUa;
  181. u64 link_data_rate, link_ratio, unk;
  182. u32 best_diff = 64 * symbol;
  183. u32 link_nr, link_bw, r;
  184. /* calculate packed data rate for each lane */
  185. link_nr = dp_lane_count_get(dev, or, link);
  186. link_data_rate = (clk * bpp / 8) / link_nr;
  187. /* calculate ratio of packed data rate to link symbol rate */
  188. link_bw = dp_link_bw_get(dev, or, link);
  189. link_ratio = link_data_rate * symbol;
  190. r = do_div(link_ratio, link_bw);
  191. for (TU = 64; TU >= 32; TU--) {
  192. /* calculate average number of valid symbols in each TU */
  193. u32 tu_valid = link_ratio * TU;
  194. u32 calc, diff;
  195. /* find a hw representation for the fraction.. */
  196. VTUi = tu_valid / symbol;
  197. calc = VTUi * symbol;
  198. diff = tu_valid - calc;
  199. if (diff) {
  200. if (diff >= (symbol / 2)) {
  201. VTUf = symbol / (symbol - diff);
  202. if (symbol - (VTUf * diff))
  203. VTUf++;
  204. if (VTUf <= 15) {
  205. VTUa = 1;
  206. calc += symbol - (symbol / VTUf);
  207. } else {
  208. VTUa = 0;
  209. VTUf = 1;
  210. calc += symbol;
  211. }
  212. } else {
  213. VTUa = 0;
  214. VTUf = min((int)(symbol / diff), 15);
  215. calc += symbol / VTUf;
  216. }
  217. diff = calc - tu_valid;
  218. } else {
  219. /* no remainder, but the hw doesn't like the fractional
  220. * part to be zero. decrement the integer part and
  221. * have the fraction add a whole symbol back
  222. */
  223. VTUa = 0;
  224. VTUf = 1;
  225. VTUi--;
  226. }
  227. if (diff < best_diff) {
  228. best_diff = diff;
  229. bestTU = TU;
  230. bestVTUa = VTUa;
  231. bestVTUf = VTUf;
  232. bestVTUi = VTUi;
  233. if (diff == 0)
  234. break;
  235. }
  236. }
  237. if (!bestTU) {
  238. NV_ERROR(dev, "DP: unable to find suitable config\n");
  239. return;
  240. }
  241. /* XXX close to vbios numbers, but not right */
  242. unk = (symbol - link_ratio) * bestTU;
  243. unk *= link_ratio;
  244. r = do_div(unk, symbol);
  245. r = do_div(unk, symbol);
  246. unk += 6;
  247. nv_mask(dev, NV50_SOR_DP_CTRL(or, link), 0x000001fc, bestTU << 2);
  248. nv_mask(dev, NV50_SOR_DP_SCFG(or, link), 0x010f7f3f, bestVTUa << 24 |
  249. bestVTUf << 16 |
  250. bestVTUi << 8 |
  251. unk);
  252. }
  253. /******************************************************************************
  254. * link training
  255. *****************************************************************************/
  256. struct dp_state {
  257. struct dcb_entry *dcb;
  258. int auxch;
  259. int crtc;
  260. int or;
  261. int link;
  262. int enh_frame;
  263. int link_nr;
  264. u32 link_bw;
  265. u8 stat[6];
  266. u8 conf[4];
  267. };
  268. static void
  269. dp_set_link_config(struct drm_device *dev, struct dp_state *dp)
  270. {
  271. struct drm_nouveau_private *dev_priv = dev->dev_private;
  272. int or = dp->or, link = dp->link;
  273. u8 *bios, headerlen, sink[2];
  274. u32 dp_ctrl;
  275. NV_DEBUG_KMS(dev, "%d lanes at %d KB/s\n", dp->link_nr, dp->link_bw);
  276. /* set selected link rate on source */
  277. switch (dp->link_bw) {
  278. case 270000:
  279. nv_mask(dev, 0x614300 + (or * 0x800), 0x000c0000, 0x00040000);
  280. sink[0] = DP_LINK_BW_2_7;
  281. break;
  282. default:
  283. nv_mask(dev, 0x614300 + (or * 0x800), 0x000c0000, 0x00000000);
  284. sink[0] = DP_LINK_BW_1_62;
  285. break;
  286. }
  287. /* offset +0x0a of each dp encoder table entry is a pointer to another
  288. * table, that has (among other things) pointers to more scripts that
  289. * need to be executed, this time depending on link speed.
  290. */
  291. bios = nouveau_bios_dp_table(dev, dp->dcb, &headerlen);
  292. if (bios && (bios = ROMPTR(&dev_priv->vbios, bios[10]))) {
  293. u16 script = ROM16(bios[2]);
  294. if (dp->link_bw != 270000)
  295. script = ROM16(bios[6]);
  296. nouveau_bios_run_init_table(dev, script, dp->dcb, dp->crtc);
  297. }
  298. /* configure lane count on the source */
  299. dp_ctrl = ((1 << dp->link_nr) - 1) << 16;
  300. sink[1] = dp->link_nr;
  301. if (dp->enh_frame) {
  302. dp_ctrl |= 0x00004000;
  303. sink[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  304. }
  305. nv_mask(dev, NV50_SOR_DP_CTRL(or, link), 0x001f4000, dp_ctrl);
  306. /* inform the sink of the new configuration */
  307. auxch_tx(dev, dp->auxch, 8, DP_LINK_BW_SET, sink, 2);
  308. }
  309. static void
  310. dp_set_training_pattern(struct drm_device *dev, struct dp_state *dp, u8 tp)
  311. {
  312. NV_DEBUG_KMS(dev, "training pattern %d\n", tp);
  313. nv_mask(dev, NV50_SOR_DP_CTRL(dp->or, dp->link), 0x0f000000, tp << 24);
  314. auxch_tx(dev, dp->auxch, 8, DP_TRAINING_PATTERN_SET, &tp, 1);
  315. }
  316. static int
  317. dp_link_train_commit(struct drm_device *dev, struct dp_state *dp)
  318. {
  319. u32 mask = 0, drv = 0, pre = 0, unk = 0;
  320. u8 shifts[4] = { 16, 8, 0, 24 };
  321. u8 *bios, *last, headerlen;
  322. int link = dp->link;
  323. int or = dp->or;
  324. int i;
  325. bios = nouveau_bios_dp_table(dev, dp->dcb, &headerlen);
  326. last = bios + headerlen + (bios[4] * 5);
  327. for (i = 0; i < dp->link_nr; i++) {
  328. u8 lane = (dp->stat[4 + (i >> 1)] >> ((i & 1) * 4)) & 0xf;
  329. u8 *conf = bios + headerlen;
  330. while (conf < last) {
  331. if ((lane & 3) == conf[0] &&
  332. (lane >> 2) == conf[1])
  333. break;
  334. conf += 5;
  335. }
  336. if (conf == last)
  337. return -EINVAL;
  338. dp->conf[i] = (conf[1] << 3) | conf[0];
  339. if (conf[0] == DP_TRAIN_VOLTAGE_SWING_1200)
  340. dp->conf[i] |= DP_TRAIN_MAX_SWING_REACHED;
  341. if (conf[1] == DP_TRAIN_PRE_EMPHASIS_9_5)
  342. dp->conf[i] |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  343. NV_DEBUG_KMS(dev, "config lane %d %02x\n", i, dp->conf[i]);
  344. mask |= 0xff << shifts[i];
  345. drv |= conf[2] << shifts[i];
  346. pre |= conf[3] << shifts[i];
  347. unk = (unk & ~0x0000ff00) | (conf[4] << 8);
  348. unk |= 1 << (shifts[i] >> 3);
  349. }
  350. nv_mask(dev, NV50_SOR_DP_UNK118(or, link), mask, drv);
  351. nv_mask(dev, NV50_SOR_DP_UNK120(or, link), mask, pre);
  352. nv_mask(dev, NV50_SOR_DP_UNK130(or, link), 0x0000ff0f, unk);
  353. return auxch_tx(dev, dp->auxch, 8, DP_TRAINING_LANE0_SET, dp->conf, 4);
  354. }
  355. static int
  356. dp_link_train_update(struct drm_device *dev, struct dp_state *dp, u32 delay)
  357. {
  358. int ret;
  359. udelay(delay);
  360. ret = auxch_tx(dev, dp->auxch, 9, DP_LANE0_1_STATUS, dp->stat, 6);
  361. if (ret)
  362. return ret;
  363. NV_DEBUG_KMS(dev, "status %02x %02x %02x %02x %02x %02x\n",
  364. dp->stat[0], dp->stat[1], dp->stat[2], dp->stat[3],
  365. dp->stat[4], dp->stat[5]);
  366. return 0;
  367. }
  368. static int
  369. dp_link_train_cr(struct drm_device *dev, struct dp_state *dp)
  370. {
  371. bool cr_done = false, abort = false;
  372. int voltage = dp->conf[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  373. int tries = 0, i;
  374. dp_set_training_pattern(dev, dp, DP_TRAINING_PATTERN_1);
  375. do {
  376. if (dp_link_train_commit(dev, dp) ||
  377. dp_link_train_update(dev, dp, 100))
  378. break;
  379. cr_done = true;
  380. for (i = 0; i < dp->link_nr; i++) {
  381. u8 lane = (dp->stat[i >> 1] >> ((i & 1) * 4)) & 0xf;
  382. if (!(lane & DP_LANE_CR_DONE)) {
  383. cr_done = false;
  384. if (dp->conf[i] & DP_TRAIN_MAX_SWING_REACHED)
  385. abort = true;
  386. break;
  387. }
  388. }
  389. if ((dp->conf[0] & DP_TRAIN_VOLTAGE_SWING_MASK) != voltage) {
  390. voltage = dp->conf[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  391. tries = 0;
  392. }
  393. } while (!cr_done && !abort && ++tries < 5);
  394. return cr_done ? 0 : -1;
  395. }
  396. static int
  397. dp_link_train_eq(struct drm_device *dev, struct dp_state *dp)
  398. {
  399. bool eq_done, cr_done = true;
  400. int tries = 0, i;
  401. dp_set_training_pattern(dev, dp, DP_TRAINING_PATTERN_2);
  402. do {
  403. if (dp_link_train_update(dev, dp, 400))
  404. break;
  405. eq_done = !!(dp->stat[2] & DP_INTERLANE_ALIGN_DONE);
  406. for (i = 0; i < dp->link_nr && eq_done; i++) {
  407. u8 lane = (dp->stat[i >> 1] >> ((i & 1) * 4)) & 0xf;
  408. if (!(lane & DP_LANE_CR_DONE))
  409. cr_done = false;
  410. if (!(lane & DP_LANE_CHANNEL_EQ_DONE) ||
  411. !(lane & DP_LANE_SYMBOL_LOCKED))
  412. eq_done = false;
  413. }
  414. if (dp_link_train_commit(dev, dp))
  415. break;
  416. } while (!eq_done && cr_done && ++tries <= 5);
  417. return eq_done ? 0 : -1;
  418. }
  419. bool
  420. nouveau_dp_link_train(struct drm_encoder *encoder, u32 datarate)
  421. {
  422. struct drm_nouveau_private *dev_priv = encoder->dev->dev_private;
  423. struct nouveau_gpio_engine *pgpio = &dev_priv->engine.gpio;
  424. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  425. struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
  426. struct nouveau_connector *nv_connector =
  427. nouveau_encoder_connector_get(nv_encoder);
  428. struct drm_device *dev = encoder->dev;
  429. struct nouveau_i2c_chan *auxch;
  430. const u32 bw_list[] = { 270000, 162000, 0 };
  431. const u32 *link_bw = bw_list;
  432. struct dp_state dp;
  433. u8 *bios, headerlen;
  434. u16 script;
  435. auxch = nouveau_i2c_find(dev, nv_encoder->dcb->i2c_index);
  436. if (!auxch)
  437. return false;
  438. bios = nouveau_bios_dp_table(dev, nv_encoder->dcb, &headerlen);
  439. if (!bios)
  440. return -EINVAL;
  441. dp.dcb = nv_encoder->dcb;
  442. dp.crtc = nv_crtc->index;
  443. dp.auxch = auxch->rd;
  444. dp.or = nv_encoder->or;
  445. dp.link = !(nv_encoder->dcb->sorconf.link & 1);
  446. dp.enh_frame = nv_encoder->dp.enhanced_frame;
  447. /* some sinks toggle hotplug in response to some of the actions
  448. * we take during link training (DP_SET_POWER is one), we need
  449. * to ignore them for the moment to avoid races.
  450. */
  451. pgpio->irq_enable(dev, nv_connector->dcb->gpio_tag, false);
  452. /* execute pre-train script from vbios */
  453. nouveau_bios_run_init_table(dev, ROM16(bios[6]), dp.dcb, dp.crtc);
  454. /* start off at highest link rate supported by encoder and display */
  455. while (*link_bw > nv_encoder->dp.link_bw)
  456. link_bw++;
  457. while (link_bw[0]) {
  458. /* find minimum required lane count at this link rate */
  459. dp.link_nr = nv_encoder->dp.link_nr;
  460. while ((dp.link_nr >> 1) * link_bw[0] > datarate)
  461. dp.link_nr >>= 1;
  462. /* drop link rate to minimum with this lane count */
  463. while ((link_bw[1] * dp.link_nr) > datarate)
  464. link_bw++;
  465. dp.link_bw = link_bw[0];
  466. /* program selected link configuration */
  467. dp_set_link_config(dev, &dp);
  468. /* attempt to train the link at this configuration */
  469. memset(dp.stat, 0x00, sizeof(dp.stat));
  470. if (!dp_link_train_cr(dev, &dp) &&
  471. !dp_link_train_eq(dev, &dp))
  472. break;
  473. /* retry at lower rate */
  474. link_bw++;
  475. }
  476. /* finish link training */
  477. dp_set_training_pattern(dev, &dp, DP_TRAINING_PATTERN_DISABLE);
  478. /* execute post-train script from vbios */
  479. nouveau_bios_run_init_table(dev, ROM16(bios[8]), dp.dcb, dp.crtc);
  480. /* re-enable hotplug detect */
  481. pgpio->irq_enable(dev, nv_connector->dcb->gpio_tag, true);
  482. return true;
  483. }
  484. bool
  485. nouveau_dp_detect(struct drm_encoder *encoder)
  486. {
  487. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  488. struct drm_device *dev = encoder->dev;
  489. uint8_t dpcd[4];
  490. int ret;
  491. ret = auxch_rd(encoder, 0x0000, dpcd, 4);
  492. if (ret)
  493. return false;
  494. nv_encoder->dp.dpcd_version = dpcd[0];
  495. nv_encoder->dp.link_bw = 27000 * dpcd[1];
  496. nv_encoder->dp.link_nr = dpcd[2] & DP_MAX_LANE_COUNT_MASK;
  497. nv_encoder->dp.enhanced_frame = dpcd[2] & DP_ENHANCED_FRAME_CAP;
  498. NV_DEBUG_KMS(dev, "display: %dx%d dpcd 0x%02x\n",
  499. nv_encoder->dp.link_nr, nv_encoder->dp.link_bw, dpcd[0]);
  500. NV_DEBUG_KMS(dev, "encoder: %dx%d\n",
  501. nv_encoder->dcb->dpconf.link_nr,
  502. nv_encoder->dcb->dpconf.link_bw);
  503. if (nv_encoder->dcb->dpconf.link_nr < nv_encoder->dp.link_nr)
  504. nv_encoder->dp.link_nr = nv_encoder->dcb->dpconf.link_nr;
  505. if (nv_encoder->dcb->dpconf.link_bw < nv_encoder->dp.link_bw)
  506. nv_encoder->dp.link_bw = nv_encoder->dcb->dpconf.link_bw;
  507. NV_DEBUG_KMS(dev, "maximum: %dx%d\n",
  508. nv_encoder->dp.link_nr, nv_encoder->dp.link_bw);
  509. return true;
  510. }
  511. int
  512. nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  513. uint8_t *data, int data_nr)
  514. {
  515. return auxch_tx(auxch->dev, auxch->rd, cmd, addr, data, data_nr);
  516. }
  517. static int
  518. nouveau_dp_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs, int num)
  519. {
  520. struct nouveau_i2c_chan *auxch = (struct nouveau_i2c_chan *)adap;
  521. struct i2c_msg *msg = msgs;
  522. int ret, mcnt = num;
  523. while (mcnt--) {
  524. u8 remaining = msg->len;
  525. u8 *ptr = msg->buf;
  526. while (remaining) {
  527. u8 cnt = (remaining > 16) ? 16 : remaining;
  528. u8 cmd;
  529. if (msg->flags & I2C_M_RD)
  530. cmd = AUX_I2C_READ;
  531. else
  532. cmd = AUX_I2C_WRITE;
  533. if (mcnt || remaining > 16)
  534. cmd |= AUX_I2C_MOT;
  535. ret = nouveau_dp_auxch(auxch, cmd, msg->addr, ptr, cnt);
  536. if (ret < 0)
  537. return ret;
  538. ptr += cnt;
  539. remaining -= cnt;
  540. }
  541. msg++;
  542. }
  543. return num;
  544. }
  545. static u32
  546. nouveau_dp_i2c_func(struct i2c_adapter *adap)
  547. {
  548. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  549. }
  550. const struct i2c_algorithm nouveau_dp_i2c_algo = {
  551. .master_xfer = nouveau_dp_i2c_xfer,
  552. .functionality = nouveau_dp_i2c_func
  553. };