xhci-mem.c 64 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <linux/usb.h>
  23. #include <linux/pci.h>
  24. #include <linux/slab.h>
  25. #include <linux/dmapool.h>
  26. #include "xhci.h"
  27. /*
  28. * Allocates a generic ring segment from the ring pool, sets the dma address,
  29. * initializes the segment to zero, and sets the private next pointer to NULL.
  30. *
  31. * Section 4.11.1.1:
  32. * "All components of all Command and Transfer TRBs shall be initialized to '0'"
  33. */
  34. static struct xhci_segment *xhci_segment_alloc(struct xhci_hcd *xhci, gfp_t flags)
  35. {
  36. struct xhci_segment *seg;
  37. dma_addr_t dma;
  38. seg = kzalloc(sizeof *seg, flags);
  39. if (!seg)
  40. return NULL;
  41. xhci_dbg(xhci, "Allocating priv segment structure at %p\n", seg);
  42. seg->trbs = dma_pool_alloc(xhci->segment_pool, flags, &dma);
  43. if (!seg->trbs) {
  44. kfree(seg);
  45. return NULL;
  46. }
  47. xhci_dbg(xhci, "// Allocating segment at %p (virtual) 0x%llx (DMA)\n",
  48. seg->trbs, (unsigned long long)dma);
  49. memset(seg->trbs, 0, SEGMENT_SIZE);
  50. seg->dma = dma;
  51. seg->next = NULL;
  52. return seg;
  53. }
  54. static void xhci_segment_free(struct xhci_hcd *xhci, struct xhci_segment *seg)
  55. {
  56. if (!seg)
  57. return;
  58. if (seg->trbs) {
  59. xhci_dbg(xhci, "Freeing DMA segment at %p (virtual) 0x%llx (DMA)\n",
  60. seg->trbs, (unsigned long long)seg->dma);
  61. dma_pool_free(xhci->segment_pool, seg->trbs, seg->dma);
  62. seg->trbs = NULL;
  63. }
  64. xhci_dbg(xhci, "Freeing priv segment structure at %p\n", seg);
  65. kfree(seg);
  66. }
  67. /*
  68. * Make the prev segment point to the next segment.
  69. *
  70. * Change the last TRB in the prev segment to be a Link TRB which points to the
  71. * DMA address of the next segment. The caller needs to set any Link TRB
  72. * related flags, such as End TRB, Toggle Cycle, and no snoop.
  73. */
  74. static void xhci_link_segments(struct xhci_hcd *xhci, struct xhci_segment *prev,
  75. struct xhci_segment *next, bool link_trbs)
  76. {
  77. u32 val;
  78. if (!prev || !next)
  79. return;
  80. prev->next = next;
  81. if (link_trbs) {
  82. prev->trbs[TRBS_PER_SEGMENT-1].link.
  83. segment_ptr = cpu_to_le64(next->dma);
  84. /* Set the last TRB in the segment to have a TRB type ID of Link TRB */
  85. val = le32_to_cpu(prev->trbs[TRBS_PER_SEGMENT-1].link.control);
  86. val &= ~TRB_TYPE_BITMASK;
  87. val |= TRB_TYPE(TRB_LINK);
  88. /* Always set the chain bit with 0.95 hardware */
  89. if (xhci_link_trb_quirk(xhci))
  90. val |= TRB_CHAIN;
  91. prev->trbs[TRBS_PER_SEGMENT-1].link.control = cpu_to_le32(val);
  92. }
  93. xhci_dbg(xhci, "Linking segment 0x%llx to segment 0x%llx (DMA)\n",
  94. (unsigned long long)prev->dma,
  95. (unsigned long long)next->dma);
  96. }
  97. /* XXX: Do we need the hcd structure in all these functions? */
  98. void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring)
  99. {
  100. struct xhci_segment *seg;
  101. struct xhci_segment *first_seg;
  102. if (!ring || !ring->first_seg)
  103. return;
  104. first_seg = ring->first_seg;
  105. seg = first_seg->next;
  106. xhci_dbg(xhci, "Freeing ring at %p\n", ring);
  107. while (seg != first_seg) {
  108. struct xhci_segment *next = seg->next;
  109. xhci_segment_free(xhci, seg);
  110. seg = next;
  111. }
  112. xhci_segment_free(xhci, first_seg);
  113. ring->first_seg = NULL;
  114. kfree(ring);
  115. }
  116. static void xhci_initialize_ring_info(struct xhci_ring *ring)
  117. {
  118. /* The ring is empty, so the enqueue pointer == dequeue pointer */
  119. ring->enqueue = ring->first_seg->trbs;
  120. ring->enq_seg = ring->first_seg;
  121. ring->dequeue = ring->enqueue;
  122. ring->deq_seg = ring->first_seg;
  123. /* The ring is initialized to 0. The producer must write 1 to the cycle
  124. * bit to handover ownership of the TRB, so PCS = 1. The consumer must
  125. * compare CCS to the cycle bit to check ownership, so CCS = 1.
  126. */
  127. ring->cycle_state = 1;
  128. /* Not necessary for new rings, but needed for re-initialized rings */
  129. ring->enq_updates = 0;
  130. ring->deq_updates = 0;
  131. }
  132. /**
  133. * Create a new ring with zero or more segments.
  134. *
  135. * Link each segment together into a ring.
  136. * Set the end flag and the cycle toggle bit on the last segment.
  137. * See section 4.9.1 and figures 15 and 16.
  138. */
  139. static struct xhci_ring *xhci_ring_alloc(struct xhci_hcd *xhci,
  140. unsigned int num_segs, bool link_trbs, gfp_t flags)
  141. {
  142. struct xhci_ring *ring;
  143. struct xhci_segment *prev;
  144. ring = kzalloc(sizeof *(ring), flags);
  145. xhci_dbg(xhci, "Allocating ring at %p\n", ring);
  146. if (!ring)
  147. return NULL;
  148. INIT_LIST_HEAD(&ring->td_list);
  149. if (num_segs == 0)
  150. return ring;
  151. ring->first_seg = xhci_segment_alloc(xhci, flags);
  152. if (!ring->first_seg)
  153. goto fail;
  154. num_segs--;
  155. prev = ring->first_seg;
  156. while (num_segs > 0) {
  157. struct xhci_segment *next;
  158. next = xhci_segment_alloc(xhci, flags);
  159. if (!next)
  160. goto fail;
  161. xhci_link_segments(xhci, prev, next, link_trbs);
  162. prev = next;
  163. num_segs--;
  164. }
  165. xhci_link_segments(xhci, prev, ring->first_seg, link_trbs);
  166. if (link_trbs) {
  167. /* See section 4.9.2.1 and 6.4.4.1 */
  168. prev->trbs[TRBS_PER_SEGMENT-1].link.
  169. control |= cpu_to_le32(LINK_TOGGLE);
  170. xhci_dbg(xhci, "Wrote link toggle flag to"
  171. " segment %p (virtual), 0x%llx (DMA)\n",
  172. prev, (unsigned long long)prev->dma);
  173. }
  174. xhci_initialize_ring_info(ring);
  175. return ring;
  176. fail:
  177. xhci_ring_free(xhci, ring);
  178. return NULL;
  179. }
  180. void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci,
  181. struct xhci_virt_device *virt_dev,
  182. unsigned int ep_index)
  183. {
  184. int rings_cached;
  185. rings_cached = virt_dev->num_rings_cached;
  186. if (rings_cached < XHCI_MAX_RINGS_CACHED) {
  187. virt_dev->num_rings_cached++;
  188. rings_cached = virt_dev->num_rings_cached;
  189. virt_dev->ring_cache[rings_cached] =
  190. virt_dev->eps[ep_index].ring;
  191. xhci_dbg(xhci, "Cached old ring, "
  192. "%d ring%s cached\n",
  193. rings_cached,
  194. (rings_cached > 1) ? "s" : "");
  195. } else {
  196. xhci_ring_free(xhci, virt_dev->eps[ep_index].ring);
  197. xhci_dbg(xhci, "Ring cache full (%d rings), "
  198. "freeing ring\n",
  199. virt_dev->num_rings_cached);
  200. }
  201. virt_dev->eps[ep_index].ring = NULL;
  202. }
  203. /* Zero an endpoint ring (except for link TRBs) and move the enqueue and dequeue
  204. * pointers to the beginning of the ring.
  205. */
  206. static void xhci_reinit_cached_ring(struct xhci_hcd *xhci,
  207. struct xhci_ring *ring)
  208. {
  209. struct xhci_segment *seg = ring->first_seg;
  210. do {
  211. memset(seg->trbs, 0,
  212. sizeof(union xhci_trb)*TRBS_PER_SEGMENT);
  213. /* All endpoint rings have link TRBs */
  214. xhci_link_segments(xhci, seg, seg->next, 1);
  215. seg = seg->next;
  216. } while (seg != ring->first_seg);
  217. xhci_initialize_ring_info(ring);
  218. /* td list should be empty since all URBs have been cancelled,
  219. * but just in case...
  220. */
  221. INIT_LIST_HEAD(&ring->td_list);
  222. }
  223. #define CTX_SIZE(_hcc) (HCC_64BYTE_CONTEXT(_hcc) ? 64 : 32)
  224. static struct xhci_container_ctx *xhci_alloc_container_ctx(struct xhci_hcd *xhci,
  225. int type, gfp_t flags)
  226. {
  227. struct xhci_container_ctx *ctx = kzalloc(sizeof(*ctx), flags);
  228. if (!ctx)
  229. return NULL;
  230. BUG_ON((type != XHCI_CTX_TYPE_DEVICE) && (type != XHCI_CTX_TYPE_INPUT));
  231. ctx->type = type;
  232. ctx->size = HCC_64BYTE_CONTEXT(xhci->hcc_params) ? 2048 : 1024;
  233. if (type == XHCI_CTX_TYPE_INPUT)
  234. ctx->size += CTX_SIZE(xhci->hcc_params);
  235. ctx->bytes = dma_pool_alloc(xhci->device_pool, flags, &ctx->dma);
  236. memset(ctx->bytes, 0, ctx->size);
  237. return ctx;
  238. }
  239. static void xhci_free_container_ctx(struct xhci_hcd *xhci,
  240. struct xhci_container_ctx *ctx)
  241. {
  242. if (!ctx)
  243. return;
  244. dma_pool_free(xhci->device_pool, ctx->bytes, ctx->dma);
  245. kfree(ctx);
  246. }
  247. struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_hcd *xhci,
  248. struct xhci_container_ctx *ctx)
  249. {
  250. BUG_ON(ctx->type != XHCI_CTX_TYPE_INPUT);
  251. return (struct xhci_input_control_ctx *)ctx->bytes;
  252. }
  253. struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci,
  254. struct xhci_container_ctx *ctx)
  255. {
  256. if (ctx->type == XHCI_CTX_TYPE_DEVICE)
  257. return (struct xhci_slot_ctx *)ctx->bytes;
  258. return (struct xhci_slot_ctx *)
  259. (ctx->bytes + CTX_SIZE(xhci->hcc_params));
  260. }
  261. struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci,
  262. struct xhci_container_ctx *ctx,
  263. unsigned int ep_index)
  264. {
  265. /* increment ep index by offset of start of ep ctx array */
  266. ep_index++;
  267. if (ctx->type == XHCI_CTX_TYPE_INPUT)
  268. ep_index++;
  269. return (struct xhci_ep_ctx *)
  270. (ctx->bytes + (ep_index * CTX_SIZE(xhci->hcc_params)));
  271. }
  272. /***************** Streams structures manipulation *************************/
  273. static void xhci_free_stream_ctx(struct xhci_hcd *xhci,
  274. unsigned int num_stream_ctxs,
  275. struct xhci_stream_ctx *stream_ctx, dma_addr_t dma)
  276. {
  277. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  278. if (num_stream_ctxs > MEDIUM_STREAM_ARRAY_SIZE)
  279. pci_free_consistent(pdev,
  280. sizeof(struct xhci_stream_ctx)*num_stream_ctxs,
  281. stream_ctx, dma);
  282. else if (num_stream_ctxs <= SMALL_STREAM_ARRAY_SIZE)
  283. return dma_pool_free(xhci->small_streams_pool,
  284. stream_ctx, dma);
  285. else
  286. return dma_pool_free(xhci->medium_streams_pool,
  287. stream_ctx, dma);
  288. }
  289. /*
  290. * The stream context array for each endpoint with bulk streams enabled can
  291. * vary in size, based on:
  292. * - how many streams the endpoint supports,
  293. * - the maximum primary stream array size the host controller supports,
  294. * - and how many streams the device driver asks for.
  295. *
  296. * The stream context array must be a power of 2, and can be as small as
  297. * 64 bytes or as large as 1MB.
  298. */
  299. static struct xhci_stream_ctx *xhci_alloc_stream_ctx(struct xhci_hcd *xhci,
  300. unsigned int num_stream_ctxs, dma_addr_t *dma,
  301. gfp_t mem_flags)
  302. {
  303. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  304. if (num_stream_ctxs > MEDIUM_STREAM_ARRAY_SIZE)
  305. return pci_alloc_consistent(pdev,
  306. sizeof(struct xhci_stream_ctx)*num_stream_ctxs,
  307. dma);
  308. else if (num_stream_ctxs <= SMALL_STREAM_ARRAY_SIZE)
  309. return dma_pool_alloc(xhci->small_streams_pool,
  310. mem_flags, dma);
  311. else
  312. return dma_pool_alloc(xhci->medium_streams_pool,
  313. mem_flags, dma);
  314. }
  315. struct xhci_ring *xhci_dma_to_transfer_ring(
  316. struct xhci_virt_ep *ep,
  317. u64 address)
  318. {
  319. if (ep->ep_state & EP_HAS_STREAMS)
  320. return radix_tree_lookup(&ep->stream_info->trb_address_map,
  321. address >> SEGMENT_SHIFT);
  322. return ep->ring;
  323. }
  324. /* Only use this when you know stream_info is valid */
  325. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  326. static struct xhci_ring *dma_to_stream_ring(
  327. struct xhci_stream_info *stream_info,
  328. u64 address)
  329. {
  330. return radix_tree_lookup(&stream_info->trb_address_map,
  331. address >> SEGMENT_SHIFT);
  332. }
  333. #endif /* CONFIG_USB_XHCI_HCD_DEBUGGING */
  334. struct xhci_ring *xhci_stream_id_to_ring(
  335. struct xhci_virt_device *dev,
  336. unsigned int ep_index,
  337. unsigned int stream_id)
  338. {
  339. struct xhci_virt_ep *ep = &dev->eps[ep_index];
  340. if (stream_id == 0)
  341. return ep->ring;
  342. if (!ep->stream_info)
  343. return NULL;
  344. if (stream_id > ep->stream_info->num_streams)
  345. return NULL;
  346. return ep->stream_info->stream_rings[stream_id];
  347. }
  348. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  349. static int xhci_test_radix_tree(struct xhci_hcd *xhci,
  350. unsigned int num_streams,
  351. struct xhci_stream_info *stream_info)
  352. {
  353. u32 cur_stream;
  354. struct xhci_ring *cur_ring;
  355. u64 addr;
  356. for (cur_stream = 1; cur_stream < num_streams; cur_stream++) {
  357. struct xhci_ring *mapped_ring;
  358. int trb_size = sizeof(union xhci_trb);
  359. cur_ring = stream_info->stream_rings[cur_stream];
  360. for (addr = cur_ring->first_seg->dma;
  361. addr < cur_ring->first_seg->dma + SEGMENT_SIZE;
  362. addr += trb_size) {
  363. mapped_ring = dma_to_stream_ring(stream_info, addr);
  364. if (cur_ring != mapped_ring) {
  365. xhci_warn(xhci, "WARN: DMA address 0x%08llx "
  366. "didn't map to stream ID %u; "
  367. "mapped to ring %p\n",
  368. (unsigned long long) addr,
  369. cur_stream,
  370. mapped_ring);
  371. return -EINVAL;
  372. }
  373. }
  374. /* One TRB after the end of the ring segment shouldn't return a
  375. * pointer to the current ring (although it may be a part of a
  376. * different ring).
  377. */
  378. mapped_ring = dma_to_stream_ring(stream_info, addr);
  379. if (mapped_ring != cur_ring) {
  380. /* One TRB before should also fail */
  381. addr = cur_ring->first_seg->dma - trb_size;
  382. mapped_ring = dma_to_stream_ring(stream_info, addr);
  383. }
  384. if (mapped_ring == cur_ring) {
  385. xhci_warn(xhci, "WARN: Bad DMA address 0x%08llx "
  386. "mapped to valid stream ID %u; "
  387. "mapped ring = %p\n",
  388. (unsigned long long) addr,
  389. cur_stream,
  390. mapped_ring);
  391. return -EINVAL;
  392. }
  393. }
  394. return 0;
  395. }
  396. #endif /* CONFIG_USB_XHCI_HCD_DEBUGGING */
  397. /*
  398. * Change an endpoint's internal structure so it supports stream IDs. The
  399. * number of requested streams includes stream 0, which cannot be used by device
  400. * drivers.
  401. *
  402. * The number of stream contexts in the stream context array may be bigger than
  403. * the number of streams the driver wants to use. This is because the number of
  404. * stream context array entries must be a power of two.
  405. *
  406. * We need a radix tree for mapping physical addresses of TRBs to which stream
  407. * ID they belong to. We need to do this because the host controller won't tell
  408. * us which stream ring the TRB came from. We could store the stream ID in an
  409. * event data TRB, but that doesn't help us for the cancellation case, since the
  410. * endpoint may stop before it reaches that event data TRB.
  411. *
  412. * The radix tree maps the upper portion of the TRB DMA address to a ring
  413. * segment that has the same upper portion of DMA addresses. For example, say I
  414. * have segments of size 1KB, that are always 64-byte aligned. A segment may
  415. * start at 0x10c91000 and end at 0x10c913f0. If I use the upper 10 bits, the
  416. * key to the stream ID is 0x43244. I can use the DMA address of the TRB to
  417. * pass the radix tree a key to get the right stream ID:
  418. *
  419. * 0x10c90fff >> 10 = 0x43243
  420. * 0x10c912c0 >> 10 = 0x43244
  421. * 0x10c91400 >> 10 = 0x43245
  422. *
  423. * Obviously, only those TRBs with DMA addresses that are within the segment
  424. * will make the radix tree return the stream ID for that ring.
  425. *
  426. * Caveats for the radix tree:
  427. *
  428. * The radix tree uses an unsigned long as a key pair. On 32-bit systems, an
  429. * unsigned long will be 32-bits; on a 64-bit system an unsigned long will be
  430. * 64-bits. Since we only request 32-bit DMA addresses, we can use that as the
  431. * key on 32-bit or 64-bit systems (it would also be fine if we asked for 64-bit
  432. * PCI DMA addresses on a 64-bit system). There might be a problem on 32-bit
  433. * extended systems (where the DMA address can be bigger than 32-bits),
  434. * if we allow the PCI dma mask to be bigger than 32-bits. So don't do that.
  435. */
  436. struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
  437. unsigned int num_stream_ctxs,
  438. unsigned int num_streams, gfp_t mem_flags)
  439. {
  440. struct xhci_stream_info *stream_info;
  441. u32 cur_stream;
  442. struct xhci_ring *cur_ring;
  443. unsigned long key;
  444. u64 addr;
  445. int ret;
  446. xhci_dbg(xhci, "Allocating %u streams and %u "
  447. "stream context array entries.\n",
  448. num_streams, num_stream_ctxs);
  449. if (xhci->cmd_ring_reserved_trbs == MAX_RSVD_CMD_TRBS) {
  450. xhci_dbg(xhci, "Command ring has no reserved TRBs available\n");
  451. return NULL;
  452. }
  453. xhci->cmd_ring_reserved_trbs++;
  454. stream_info = kzalloc(sizeof(struct xhci_stream_info), mem_flags);
  455. if (!stream_info)
  456. goto cleanup_trbs;
  457. stream_info->num_streams = num_streams;
  458. stream_info->num_stream_ctxs = num_stream_ctxs;
  459. /* Initialize the array of virtual pointers to stream rings. */
  460. stream_info->stream_rings = kzalloc(
  461. sizeof(struct xhci_ring *)*num_streams,
  462. mem_flags);
  463. if (!stream_info->stream_rings)
  464. goto cleanup_info;
  465. /* Initialize the array of DMA addresses for stream rings for the HW. */
  466. stream_info->stream_ctx_array = xhci_alloc_stream_ctx(xhci,
  467. num_stream_ctxs, &stream_info->ctx_array_dma,
  468. mem_flags);
  469. if (!stream_info->stream_ctx_array)
  470. goto cleanup_ctx;
  471. memset(stream_info->stream_ctx_array, 0,
  472. sizeof(struct xhci_stream_ctx)*num_stream_ctxs);
  473. /* Allocate everything needed to free the stream rings later */
  474. stream_info->free_streams_command =
  475. xhci_alloc_command(xhci, true, true, mem_flags);
  476. if (!stream_info->free_streams_command)
  477. goto cleanup_ctx;
  478. INIT_RADIX_TREE(&stream_info->trb_address_map, GFP_ATOMIC);
  479. /* Allocate rings for all the streams that the driver will use,
  480. * and add their segment DMA addresses to the radix tree.
  481. * Stream 0 is reserved.
  482. */
  483. for (cur_stream = 1; cur_stream < num_streams; cur_stream++) {
  484. stream_info->stream_rings[cur_stream] =
  485. xhci_ring_alloc(xhci, 1, true, mem_flags);
  486. cur_ring = stream_info->stream_rings[cur_stream];
  487. if (!cur_ring)
  488. goto cleanup_rings;
  489. cur_ring->stream_id = cur_stream;
  490. /* Set deq ptr, cycle bit, and stream context type */
  491. addr = cur_ring->first_seg->dma |
  492. SCT_FOR_CTX(SCT_PRI_TR) |
  493. cur_ring->cycle_state;
  494. stream_info->stream_ctx_array[cur_stream].
  495. stream_ring = cpu_to_le64(addr);
  496. xhci_dbg(xhci, "Setting stream %d ring ptr to 0x%08llx\n",
  497. cur_stream, (unsigned long long) addr);
  498. key = (unsigned long)
  499. (cur_ring->first_seg->dma >> SEGMENT_SHIFT);
  500. ret = radix_tree_insert(&stream_info->trb_address_map,
  501. key, cur_ring);
  502. if (ret) {
  503. xhci_ring_free(xhci, cur_ring);
  504. stream_info->stream_rings[cur_stream] = NULL;
  505. goto cleanup_rings;
  506. }
  507. }
  508. /* Leave the other unused stream ring pointers in the stream context
  509. * array initialized to zero. This will cause the xHC to give us an
  510. * error if the device asks for a stream ID we don't have setup (if it
  511. * was any other way, the host controller would assume the ring is
  512. * "empty" and wait forever for data to be queued to that stream ID).
  513. */
  514. #if XHCI_DEBUG
  515. /* Do a little test on the radix tree to make sure it returns the
  516. * correct values.
  517. */
  518. if (xhci_test_radix_tree(xhci, num_streams, stream_info))
  519. goto cleanup_rings;
  520. #endif
  521. return stream_info;
  522. cleanup_rings:
  523. for (cur_stream = 1; cur_stream < num_streams; cur_stream++) {
  524. cur_ring = stream_info->stream_rings[cur_stream];
  525. if (cur_ring) {
  526. addr = cur_ring->first_seg->dma;
  527. radix_tree_delete(&stream_info->trb_address_map,
  528. addr >> SEGMENT_SHIFT);
  529. xhci_ring_free(xhci, cur_ring);
  530. stream_info->stream_rings[cur_stream] = NULL;
  531. }
  532. }
  533. xhci_free_command(xhci, stream_info->free_streams_command);
  534. cleanup_ctx:
  535. kfree(stream_info->stream_rings);
  536. cleanup_info:
  537. kfree(stream_info);
  538. cleanup_trbs:
  539. xhci->cmd_ring_reserved_trbs--;
  540. return NULL;
  541. }
  542. /*
  543. * Sets the MaxPStreams field and the Linear Stream Array field.
  544. * Sets the dequeue pointer to the stream context array.
  545. */
  546. void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
  547. struct xhci_ep_ctx *ep_ctx,
  548. struct xhci_stream_info *stream_info)
  549. {
  550. u32 max_primary_streams;
  551. /* MaxPStreams is the number of stream context array entries, not the
  552. * number we're actually using. Must be in 2^(MaxPstreams + 1) format.
  553. * fls(0) = 0, fls(0x1) = 1, fls(0x10) = 2, fls(0x100) = 3, etc.
  554. */
  555. max_primary_streams = fls(stream_info->num_stream_ctxs) - 2;
  556. xhci_dbg(xhci, "Setting number of stream ctx array entries to %u\n",
  557. 1 << (max_primary_streams + 1));
  558. ep_ctx->ep_info &= cpu_to_le32(~EP_MAXPSTREAMS_MASK);
  559. ep_ctx->ep_info |= cpu_to_le32(EP_MAXPSTREAMS(max_primary_streams)
  560. | EP_HAS_LSA);
  561. ep_ctx->deq = cpu_to_le64(stream_info->ctx_array_dma);
  562. }
  563. /*
  564. * Sets the MaxPStreams field and the Linear Stream Array field to 0.
  565. * Reinstalls the "normal" endpoint ring (at its previous dequeue mark,
  566. * not at the beginning of the ring).
  567. */
  568. void xhci_setup_no_streams_ep_input_ctx(struct xhci_hcd *xhci,
  569. struct xhci_ep_ctx *ep_ctx,
  570. struct xhci_virt_ep *ep)
  571. {
  572. dma_addr_t addr;
  573. ep_ctx->ep_info &= cpu_to_le32(~(EP_MAXPSTREAMS_MASK | EP_HAS_LSA));
  574. addr = xhci_trb_virt_to_dma(ep->ring->deq_seg, ep->ring->dequeue);
  575. ep_ctx->deq = cpu_to_le64(addr | ep->ring->cycle_state);
  576. }
  577. /* Frees all stream contexts associated with the endpoint,
  578. *
  579. * Caller should fix the endpoint context streams fields.
  580. */
  581. void xhci_free_stream_info(struct xhci_hcd *xhci,
  582. struct xhci_stream_info *stream_info)
  583. {
  584. int cur_stream;
  585. struct xhci_ring *cur_ring;
  586. dma_addr_t addr;
  587. if (!stream_info)
  588. return;
  589. for (cur_stream = 1; cur_stream < stream_info->num_streams;
  590. cur_stream++) {
  591. cur_ring = stream_info->stream_rings[cur_stream];
  592. if (cur_ring) {
  593. addr = cur_ring->first_seg->dma;
  594. radix_tree_delete(&stream_info->trb_address_map,
  595. addr >> SEGMENT_SHIFT);
  596. xhci_ring_free(xhci, cur_ring);
  597. stream_info->stream_rings[cur_stream] = NULL;
  598. }
  599. }
  600. xhci_free_command(xhci, stream_info->free_streams_command);
  601. xhci->cmd_ring_reserved_trbs--;
  602. if (stream_info->stream_ctx_array)
  603. xhci_free_stream_ctx(xhci,
  604. stream_info->num_stream_ctxs,
  605. stream_info->stream_ctx_array,
  606. stream_info->ctx_array_dma);
  607. if (stream_info)
  608. kfree(stream_info->stream_rings);
  609. kfree(stream_info);
  610. }
  611. /***************** Device context manipulation *************************/
  612. static void xhci_init_endpoint_timer(struct xhci_hcd *xhci,
  613. struct xhci_virt_ep *ep)
  614. {
  615. init_timer(&ep->stop_cmd_timer);
  616. ep->stop_cmd_timer.data = (unsigned long) ep;
  617. ep->stop_cmd_timer.function = xhci_stop_endpoint_command_watchdog;
  618. ep->xhci = xhci;
  619. }
  620. /* All the xhci_tds in the ring's TD list should be freed at this point */
  621. void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id)
  622. {
  623. struct xhci_virt_device *dev;
  624. int i;
  625. /* Slot ID 0 is reserved */
  626. if (slot_id == 0 || !xhci->devs[slot_id])
  627. return;
  628. dev = xhci->devs[slot_id];
  629. xhci->dcbaa->dev_context_ptrs[slot_id] = 0;
  630. if (!dev)
  631. return;
  632. for (i = 0; i < 31; ++i) {
  633. if (dev->eps[i].ring)
  634. xhci_ring_free(xhci, dev->eps[i].ring);
  635. if (dev->eps[i].stream_info)
  636. xhci_free_stream_info(xhci,
  637. dev->eps[i].stream_info);
  638. }
  639. if (dev->ring_cache) {
  640. for (i = 0; i < dev->num_rings_cached; i++)
  641. xhci_ring_free(xhci, dev->ring_cache[i]);
  642. kfree(dev->ring_cache);
  643. }
  644. if (dev->in_ctx)
  645. xhci_free_container_ctx(xhci, dev->in_ctx);
  646. if (dev->out_ctx)
  647. xhci_free_container_ctx(xhci, dev->out_ctx);
  648. kfree(xhci->devs[slot_id]);
  649. xhci->devs[slot_id] = NULL;
  650. }
  651. int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id,
  652. struct usb_device *udev, gfp_t flags)
  653. {
  654. struct xhci_virt_device *dev;
  655. int i;
  656. /* Slot ID 0 is reserved */
  657. if (slot_id == 0 || xhci->devs[slot_id]) {
  658. xhci_warn(xhci, "Bad Slot ID %d\n", slot_id);
  659. return 0;
  660. }
  661. xhci->devs[slot_id] = kzalloc(sizeof(*xhci->devs[slot_id]), flags);
  662. if (!xhci->devs[slot_id])
  663. return 0;
  664. dev = xhci->devs[slot_id];
  665. /* Allocate the (output) device context that will be used in the HC. */
  666. dev->out_ctx = xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_DEVICE, flags);
  667. if (!dev->out_ctx)
  668. goto fail;
  669. xhci_dbg(xhci, "Slot %d output ctx = 0x%llx (dma)\n", slot_id,
  670. (unsigned long long)dev->out_ctx->dma);
  671. /* Allocate the (input) device context for address device command */
  672. dev->in_ctx = xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_INPUT, flags);
  673. if (!dev->in_ctx)
  674. goto fail;
  675. xhci_dbg(xhci, "Slot %d input ctx = 0x%llx (dma)\n", slot_id,
  676. (unsigned long long)dev->in_ctx->dma);
  677. /* Initialize the cancellation list and watchdog timers for each ep */
  678. for (i = 0; i < 31; i++) {
  679. xhci_init_endpoint_timer(xhci, &dev->eps[i]);
  680. INIT_LIST_HEAD(&dev->eps[i].cancelled_td_list);
  681. }
  682. /* Allocate endpoint 0 ring */
  683. dev->eps[0].ring = xhci_ring_alloc(xhci, 1, true, flags);
  684. if (!dev->eps[0].ring)
  685. goto fail;
  686. /* Allocate pointers to the ring cache */
  687. dev->ring_cache = kzalloc(
  688. sizeof(struct xhci_ring *)*XHCI_MAX_RINGS_CACHED,
  689. flags);
  690. if (!dev->ring_cache)
  691. goto fail;
  692. dev->num_rings_cached = 0;
  693. init_completion(&dev->cmd_completion);
  694. INIT_LIST_HEAD(&dev->cmd_list);
  695. dev->udev = udev;
  696. /* Point to output device context in dcbaa. */
  697. xhci->dcbaa->dev_context_ptrs[slot_id] = cpu_to_le64(dev->out_ctx->dma);
  698. xhci_dbg(xhci, "Set slot id %d dcbaa entry %p to 0x%llx\n",
  699. slot_id,
  700. &xhci->dcbaa->dev_context_ptrs[slot_id],
  701. (unsigned long long) le64_to_cpu(xhci->dcbaa->dev_context_ptrs[slot_id]));
  702. return 1;
  703. fail:
  704. xhci_free_virt_device(xhci, slot_id);
  705. return 0;
  706. }
  707. void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
  708. struct usb_device *udev)
  709. {
  710. struct xhci_virt_device *virt_dev;
  711. struct xhci_ep_ctx *ep0_ctx;
  712. struct xhci_ring *ep_ring;
  713. virt_dev = xhci->devs[udev->slot_id];
  714. ep0_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, 0);
  715. ep_ring = virt_dev->eps[0].ring;
  716. /*
  717. * FIXME we don't keep track of the dequeue pointer very well after a
  718. * Set TR dequeue pointer, so we're setting the dequeue pointer of the
  719. * host to our enqueue pointer. This should only be called after a
  720. * configured device has reset, so all control transfers should have
  721. * been completed or cancelled before the reset.
  722. */
  723. ep0_ctx->deq = cpu_to_le64(xhci_trb_virt_to_dma(ep_ring->enq_seg,
  724. ep_ring->enqueue)
  725. | ep_ring->cycle_state);
  726. }
  727. /*
  728. * The xHCI roothub may have ports of differing speeds in any order in the port
  729. * status registers. xhci->port_array provides an array of the port speed for
  730. * each offset into the port status registers.
  731. *
  732. * The xHCI hardware wants to know the roothub port number that the USB device
  733. * is attached to (or the roothub port its ancestor hub is attached to). All we
  734. * know is the index of that port under either the USB 2.0 or the USB 3.0
  735. * roothub, but that doesn't give us the real index into the HW port status
  736. * registers. Scan through the xHCI roothub port array, looking for the Nth
  737. * entry of the correct port speed. Return the port number of that entry.
  738. */
  739. static u32 xhci_find_real_port_number(struct xhci_hcd *xhci,
  740. struct usb_device *udev)
  741. {
  742. struct usb_device *top_dev;
  743. unsigned int num_similar_speed_ports;
  744. unsigned int faked_port_num;
  745. int i;
  746. for (top_dev = udev; top_dev->parent && top_dev->parent->parent;
  747. top_dev = top_dev->parent)
  748. /* Found device below root hub */;
  749. faked_port_num = top_dev->portnum;
  750. for (i = 0, num_similar_speed_ports = 0;
  751. i < HCS_MAX_PORTS(xhci->hcs_params1); i++) {
  752. u8 port_speed = xhci->port_array[i];
  753. /*
  754. * Skip ports that don't have known speeds, or have duplicate
  755. * Extended Capabilities port speed entries.
  756. */
  757. if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
  758. continue;
  759. /*
  760. * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
  761. * 1.1 ports are under the USB 2.0 hub. If the port speed
  762. * matches the device speed, it's a similar speed port.
  763. */
  764. if ((port_speed == 0x03) == (udev->speed == USB_SPEED_SUPER))
  765. num_similar_speed_ports++;
  766. if (num_similar_speed_ports == faked_port_num)
  767. /* Roothub ports are numbered from 1 to N */
  768. return i+1;
  769. }
  770. return 0;
  771. }
  772. /* Setup an xHCI virtual device for a Set Address command */
  773. int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev)
  774. {
  775. struct xhci_virt_device *dev;
  776. struct xhci_ep_ctx *ep0_ctx;
  777. struct xhci_slot_ctx *slot_ctx;
  778. struct xhci_input_control_ctx *ctrl_ctx;
  779. u32 port_num;
  780. struct usb_device *top_dev;
  781. dev = xhci->devs[udev->slot_id];
  782. /* Slot ID 0 is reserved */
  783. if (udev->slot_id == 0 || !dev) {
  784. xhci_warn(xhci, "Slot ID %d is not assigned to this device\n",
  785. udev->slot_id);
  786. return -EINVAL;
  787. }
  788. ep0_ctx = xhci_get_ep_ctx(xhci, dev->in_ctx, 0);
  789. ctrl_ctx = xhci_get_input_control_ctx(xhci, dev->in_ctx);
  790. slot_ctx = xhci_get_slot_ctx(xhci, dev->in_ctx);
  791. /* 2) New slot context and endpoint 0 context are valid*/
  792. ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG | EP0_FLAG);
  793. /* 3) Only the control endpoint is valid - one endpoint context */
  794. slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1) | (u32) udev->route);
  795. switch (udev->speed) {
  796. case USB_SPEED_SUPER:
  797. slot_ctx->dev_info |= cpu_to_le32((u32) SLOT_SPEED_SS);
  798. break;
  799. case USB_SPEED_HIGH:
  800. slot_ctx->dev_info |= cpu_to_le32((u32) SLOT_SPEED_HS);
  801. break;
  802. case USB_SPEED_FULL:
  803. slot_ctx->dev_info |= cpu_to_le32((u32) SLOT_SPEED_FS);
  804. break;
  805. case USB_SPEED_LOW:
  806. slot_ctx->dev_info |= cpu_to_le32((u32) SLOT_SPEED_LS);
  807. break;
  808. case USB_SPEED_WIRELESS:
  809. xhci_dbg(xhci, "FIXME xHCI doesn't support wireless speeds\n");
  810. return -EINVAL;
  811. break;
  812. default:
  813. /* Speed was set earlier, this shouldn't happen. */
  814. BUG();
  815. }
  816. /* Find the root hub port this device is under */
  817. port_num = xhci_find_real_port_number(xhci, udev);
  818. if (!port_num)
  819. return -EINVAL;
  820. slot_ctx->dev_info2 |= cpu_to_le32((u32) ROOT_HUB_PORT(port_num));
  821. /* Set the port number in the virtual_device to the faked port number */
  822. for (top_dev = udev; top_dev->parent && top_dev->parent->parent;
  823. top_dev = top_dev->parent)
  824. /* Found device below root hub */;
  825. dev->port = top_dev->portnum;
  826. xhci_dbg(xhci, "Set root hub portnum to %d\n", port_num);
  827. xhci_dbg(xhci, "Set fake root hub portnum to %d\n", dev->port);
  828. /* Is this a LS/FS device under an external HS hub? */
  829. if (udev->tt && udev->tt->hub->parent) {
  830. slot_ctx->tt_info = cpu_to_le32(udev->tt->hub->slot_id |
  831. (udev->ttport << 8));
  832. if (udev->tt->multi)
  833. slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
  834. }
  835. xhci_dbg(xhci, "udev->tt = %p\n", udev->tt);
  836. xhci_dbg(xhci, "udev->ttport = 0x%x\n", udev->ttport);
  837. /* Step 4 - ring already allocated */
  838. /* Step 5 */
  839. ep0_ctx->ep_info2 = cpu_to_le32(EP_TYPE(CTRL_EP));
  840. /*
  841. * XXX: Not sure about wireless USB devices.
  842. */
  843. switch (udev->speed) {
  844. case USB_SPEED_SUPER:
  845. ep0_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(512));
  846. break;
  847. case USB_SPEED_HIGH:
  848. /* USB core guesses at a 64-byte max packet first for FS devices */
  849. case USB_SPEED_FULL:
  850. ep0_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(64));
  851. break;
  852. case USB_SPEED_LOW:
  853. ep0_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(8));
  854. break;
  855. case USB_SPEED_WIRELESS:
  856. xhci_dbg(xhci, "FIXME xHCI doesn't support wireless speeds\n");
  857. return -EINVAL;
  858. break;
  859. default:
  860. /* New speed? */
  861. BUG();
  862. }
  863. /* EP 0 can handle "burst" sizes of 1, so Max Burst Size field is 0 */
  864. ep0_ctx->ep_info2 |= cpu_to_le32(MAX_BURST(0) | ERROR_COUNT(3));
  865. ep0_ctx->deq = cpu_to_le64(dev->eps[0].ring->first_seg->dma |
  866. dev->eps[0].ring->cycle_state);
  867. /* Steps 7 and 8 were done in xhci_alloc_virt_device() */
  868. return 0;
  869. }
  870. /*
  871. * Convert interval expressed as 2^(bInterval - 1) == interval into
  872. * straight exponent value 2^n == interval.
  873. *
  874. */
  875. static unsigned int xhci_parse_exponent_interval(struct usb_device *udev,
  876. struct usb_host_endpoint *ep)
  877. {
  878. unsigned int interval;
  879. interval = clamp_val(ep->desc.bInterval, 1, 16) - 1;
  880. if (interval != ep->desc.bInterval - 1)
  881. dev_warn(&udev->dev,
  882. "ep %#x - rounding interval to %d microframes\n",
  883. ep->desc.bEndpointAddress,
  884. 1 << interval);
  885. return interval;
  886. }
  887. /*
  888. * Convert bInterval expressed in frames (in 1-255 range) to exponent of
  889. * microframes, rounded down to nearest power of 2.
  890. */
  891. static unsigned int xhci_parse_frame_interval(struct usb_device *udev,
  892. struct usb_host_endpoint *ep)
  893. {
  894. unsigned int interval;
  895. interval = fls(8 * ep->desc.bInterval) - 1;
  896. interval = clamp_val(interval, 3, 10);
  897. if ((1 << interval) != 8 * ep->desc.bInterval)
  898. dev_warn(&udev->dev,
  899. "ep %#x - rounding interval to %d microframes, ep desc says %d microframes\n",
  900. ep->desc.bEndpointAddress,
  901. 1 << interval,
  902. 8 * ep->desc.bInterval);
  903. return interval;
  904. }
  905. /* Return the polling or NAK interval.
  906. *
  907. * The polling interval is expressed in "microframes". If xHCI's Interval field
  908. * is set to N, it will service the endpoint every 2^(Interval)*125us.
  909. *
  910. * The NAK interval is one NAK per 1 to 255 microframes, or no NAKs if interval
  911. * is set to 0.
  912. */
  913. static unsigned int xhci_get_endpoint_interval(struct usb_device *udev,
  914. struct usb_host_endpoint *ep)
  915. {
  916. unsigned int interval = 0;
  917. switch (udev->speed) {
  918. case USB_SPEED_HIGH:
  919. /* Max NAK rate */
  920. if (usb_endpoint_xfer_control(&ep->desc) ||
  921. usb_endpoint_xfer_bulk(&ep->desc)) {
  922. interval = ep->desc.bInterval;
  923. break;
  924. }
  925. /* Fall through - SS and HS isoc/int have same decoding */
  926. case USB_SPEED_SUPER:
  927. if (usb_endpoint_xfer_int(&ep->desc) ||
  928. usb_endpoint_xfer_isoc(&ep->desc)) {
  929. interval = xhci_parse_exponent_interval(udev, ep);
  930. }
  931. break;
  932. case USB_SPEED_FULL:
  933. if (usb_endpoint_xfer_int(&ep->desc)) {
  934. interval = xhci_parse_exponent_interval(udev, ep);
  935. break;
  936. }
  937. /*
  938. * Fall through for isochronous endpoint interval decoding
  939. * since it uses the same rules as low speed interrupt
  940. * endpoints.
  941. */
  942. case USB_SPEED_LOW:
  943. if (usb_endpoint_xfer_int(&ep->desc) ||
  944. usb_endpoint_xfer_isoc(&ep->desc)) {
  945. interval = xhci_parse_frame_interval(udev, ep);
  946. }
  947. break;
  948. default:
  949. BUG();
  950. }
  951. return EP_INTERVAL(interval);
  952. }
  953. /* The "Mult" field in the endpoint context is only set for SuperSpeed isoc eps.
  954. * High speed endpoint descriptors can define "the number of additional
  955. * transaction opportunities per microframe", but that goes in the Max Burst
  956. * endpoint context field.
  957. */
  958. static u32 xhci_get_endpoint_mult(struct usb_device *udev,
  959. struct usb_host_endpoint *ep)
  960. {
  961. if (udev->speed != USB_SPEED_SUPER ||
  962. !usb_endpoint_xfer_isoc(&ep->desc))
  963. return 0;
  964. return ep->ss_ep_comp.bmAttributes;
  965. }
  966. static u32 xhci_get_endpoint_type(struct usb_device *udev,
  967. struct usb_host_endpoint *ep)
  968. {
  969. int in;
  970. u32 type;
  971. in = usb_endpoint_dir_in(&ep->desc);
  972. if (usb_endpoint_xfer_control(&ep->desc)) {
  973. type = EP_TYPE(CTRL_EP);
  974. } else if (usb_endpoint_xfer_bulk(&ep->desc)) {
  975. if (in)
  976. type = EP_TYPE(BULK_IN_EP);
  977. else
  978. type = EP_TYPE(BULK_OUT_EP);
  979. } else if (usb_endpoint_xfer_isoc(&ep->desc)) {
  980. if (in)
  981. type = EP_TYPE(ISOC_IN_EP);
  982. else
  983. type = EP_TYPE(ISOC_OUT_EP);
  984. } else if (usb_endpoint_xfer_int(&ep->desc)) {
  985. if (in)
  986. type = EP_TYPE(INT_IN_EP);
  987. else
  988. type = EP_TYPE(INT_OUT_EP);
  989. } else {
  990. BUG();
  991. }
  992. return type;
  993. }
  994. /* Return the maximum endpoint service interval time (ESIT) payload.
  995. * Basically, this is the maxpacket size, multiplied by the burst size
  996. * and mult size.
  997. */
  998. static u32 xhci_get_max_esit_payload(struct xhci_hcd *xhci,
  999. struct usb_device *udev,
  1000. struct usb_host_endpoint *ep)
  1001. {
  1002. int max_burst;
  1003. int max_packet;
  1004. /* Only applies for interrupt or isochronous endpoints */
  1005. if (usb_endpoint_xfer_control(&ep->desc) ||
  1006. usb_endpoint_xfer_bulk(&ep->desc))
  1007. return 0;
  1008. if (udev->speed == USB_SPEED_SUPER)
  1009. return ep->ss_ep_comp.wBytesPerInterval;
  1010. max_packet = GET_MAX_PACKET(le16_to_cpu(ep->desc.wMaxPacketSize));
  1011. max_burst = (le16_to_cpu(ep->desc.wMaxPacketSize) & 0x1800) >> 11;
  1012. /* A 0 in max burst means 1 transfer per ESIT */
  1013. return max_packet * (max_burst + 1);
  1014. }
  1015. /* Set up an endpoint with one ring segment. Do not allocate stream rings.
  1016. * Drivers will have to call usb_alloc_streams() to do that.
  1017. */
  1018. int xhci_endpoint_init(struct xhci_hcd *xhci,
  1019. struct xhci_virt_device *virt_dev,
  1020. struct usb_device *udev,
  1021. struct usb_host_endpoint *ep,
  1022. gfp_t mem_flags)
  1023. {
  1024. unsigned int ep_index;
  1025. struct xhci_ep_ctx *ep_ctx;
  1026. struct xhci_ring *ep_ring;
  1027. unsigned int max_packet;
  1028. unsigned int max_burst;
  1029. u32 max_esit_payload;
  1030. ep_index = xhci_get_endpoint_index(&ep->desc);
  1031. ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, ep_index);
  1032. /* Set up the endpoint ring */
  1033. /*
  1034. * Isochronous endpoint ring needs bigger size because one isoc URB
  1035. * carries multiple packets and it will insert multiple tds to the
  1036. * ring.
  1037. * This should be replaced with dynamic ring resizing in the future.
  1038. */
  1039. if (usb_endpoint_xfer_isoc(&ep->desc))
  1040. virt_dev->eps[ep_index].new_ring =
  1041. xhci_ring_alloc(xhci, 8, true, mem_flags);
  1042. else
  1043. virt_dev->eps[ep_index].new_ring =
  1044. xhci_ring_alloc(xhci, 1, true, mem_flags);
  1045. if (!virt_dev->eps[ep_index].new_ring) {
  1046. /* Attempt to use the ring cache */
  1047. if (virt_dev->num_rings_cached == 0)
  1048. return -ENOMEM;
  1049. virt_dev->eps[ep_index].new_ring =
  1050. virt_dev->ring_cache[virt_dev->num_rings_cached];
  1051. virt_dev->ring_cache[virt_dev->num_rings_cached] = NULL;
  1052. virt_dev->num_rings_cached--;
  1053. xhci_reinit_cached_ring(xhci, virt_dev->eps[ep_index].new_ring);
  1054. }
  1055. virt_dev->eps[ep_index].skip = false;
  1056. ep_ring = virt_dev->eps[ep_index].new_ring;
  1057. ep_ctx->deq = cpu_to_le64(ep_ring->first_seg->dma | ep_ring->cycle_state);
  1058. ep_ctx->ep_info = cpu_to_le32(xhci_get_endpoint_interval(udev, ep)
  1059. | EP_MULT(xhci_get_endpoint_mult(udev, ep)));
  1060. /* FIXME dig Mult and streams info out of ep companion desc */
  1061. /* Allow 3 retries for everything but isoc;
  1062. * error count = 0 means infinite retries.
  1063. */
  1064. if (!usb_endpoint_xfer_isoc(&ep->desc))
  1065. ep_ctx->ep_info2 = cpu_to_le32(ERROR_COUNT(3));
  1066. else
  1067. ep_ctx->ep_info2 = cpu_to_le32(ERROR_COUNT(1));
  1068. ep_ctx->ep_info2 |= cpu_to_le32(xhci_get_endpoint_type(udev, ep));
  1069. /* Set the max packet size and max burst */
  1070. switch (udev->speed) {
  1071. case USB_SPEED_SUPER:
  1072. max_packet = le16_to_cpu(ep->desc.wMaxPacketSize);
  1073. ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet));
  1074. /* dig out max burst from ep companion desc */
  1075. max_packet = ep->ss_ep_comp.bMaxBurst;
  1076. if (!max_packet)
  1077. xhci_warn(xhci, "WARN no SS endpoint bMaxBurst\n");
  1078. ep_ctx->ep_info2 |= cpu_to_le32(MAX_BURST(max_packet));
  1079. break;
  1080. case USB_SPEED_HIGH:
  1081. /* bits 11:12 specify the number of additional transaction
  1082. * opportunities per microframe (USB 2.0, section 9.6.6)
  1083. */
  1084. if (usb_endpoint_xfer_isoc(&ep->desc) ||
  1085. usb_endpoint_xfer_int(&ep->desc)) {
  1086. max_burst = (le16_to_cpu(ep->desc.wMaxPacketSize)
  1087. & 0x1800) >> 11;
  1088. ep_ctx->ep_info2 |= cpu_to_le32(MAX_BURST(max_burst));
  1089. }
  1090. /* Fall through */
  1091. case USB_SPEED_FULL:
  1092. case USB_SPEED_LOW:
  1093. max_packet = GET_MAX_PACKET(le16_to_cpu(ep->desc.wMaxPacketSize));
  1094. ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet));
  1095. break;
  1096. default:
  1097. BUG();
  1098. }
  1099. max_esit_payload = xhci_get_max_esit_payload(xhci, udev, ep);
  1100. ep_ctx->tx_info = cpu_to_le32(MAX_ESIT_PAYLOAD_FOR_EP(max_esit_payload));
  1101. /*
  1102. * XXX no idea how to calculate the average TRB buffer length for bulk
  1103. * endpoints, as the driver gives us no clue how big each scatter gather
  1104. * list entry (or buffer) is going to be.
  1105. *
  1106. * For isochronous and interrupt endpoints, we set it to the max
  1107. * available, until we have new API in the USB core to allow drivers to
  1108. * declare how much bandwidth they actually need.
  1109. *
  1110. * Normally, it would be calculated by taking the total of the buffer
  1111. * lengths in the TD and then dividing by the number of TRBs in a TD,
  1112. * including link TRBs, No-op TRBs, and Event data TRBs. Since we don't
  1113. * use Event Data TRBs, and we don't chain in a link TRB on short
  1114. * transfers, we're basically dividing by 1.
  1115. */
  1116. ep_ctx->tx_info |= cpu_to_le32(AVG_TRB_LENGTH_FOR_EP(max_esit_payload));
  1117. /* FIXME Debug endpoint context */
  1118. return 0;
  1119. }
  1120. void xhci_endpoint_zero(struct xhci_hcd *xhci,
  1121. struct xhci_virt_device *virt_dev,
  1122. struct usb_host_endpoint *ep)
  1123. {
  1124. unsigned int ep_index;
  1125. struct xhci_ep_ctx *ep_ctx;
  1126. ep_index = xhci_get_endpoint_index(&ep->desc);
  1127. ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, ep_index);
  1128. ep_ctx->ep_info = 0;
  1129. ep_ctx->ep_info2 = 0;
  1130. ep_ctx->deq = 0;
  1131. ep_ctx->tx_info = 0;
  1132. /* Don't free the endpoint ring until the set interface or configuration
  1133. * request succeeds.
  1134. */
  1135. }
  1136. /* Copy output xhci_ep_ctx to the input xhci_ep_ctx copy.
  1137. * Useful when you want to change one particular aspect of the endpoint and then
  1138. * issue a configure endpoint command.
  1139. */
  1140. void xhci_endpoint_copy(struct xhci_hcd *xhci,
  1141. struct xhci_container_ctx *in_ctx,
  1142. struct xhci_container_ctx *out_ctx,
  1143. unsigned int ep_index)
  1144. {
  1145. struct xhci_ep_ctx *out_ep_ctx;
  1146. struct xhci_ep_ctx *in_ep_ctx;
  1147. out_ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
  1148. in_ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
  1149. in_ep_ctx->ep_info = out_ep_ctx->ep_info;
  1150. in_ep_ctx->ep_info2 = out_ep_ctx->ep_info2;
  1151. in_ep_ctx->deq = out_ep_ctx->deq;
  1152. in_ep_ctx->tx_info = out_ep_ctx->tx_info;
  1153. }
  1154. /* Copy output xhci_slot_ctx to the input xhci_slot_ctx.
  1155. * Useful when you want to change one particular aspect of the endpoint and then
  1156. * issue a configure endpoint command. Only the context entries field matters,
  1157. * but we'll copy the whole thing anyway.
  1158. */
  1159. void xhci_slot_copy(struct xhci_hcd *xhci,
  1160. struct xhci_container_ctx *in_ctx,
  1161. struct xhci_container_ctx *out_ctx)
  1162. {
  1163. struct xhci_slot_ctx *in_slot_ctx;
  1164. struct xhci_slot_ctx *out_slot_ctx;
  1165. in_slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
  1166. out_slot_ctx = xhci_get_slot_ctx(xhci, out_ctx);
  1167. in_slot_ctx->dev_info = out_slot_ctx->dev_info;
  1168. in_slot_ctx->dev_info2 = out_slot_ctx->dev_info2;
  1169. in_slot_ctx->tt_info = out_slot_ctx->tt_info;
  1170. in_slot_ctx->dev_state = out_slot_ctx->dev_state;
  1171. }
  1172. /* Set up the scratchpad buffer array and scratchpad buffers, if needed. */
  1173. static int scratchpad_alloc(struct xhci_hcd *xhci, gfp_t flags)
  1174. {
  1175. int i;
  1176. struct device *dev = xhci_to_hcd(xhci)->self.controller;
  1177. int num_sp = HCS_MAX_SCRATCHPAD(xhci->hcs_params2);
  1178. xhci_dbg(xhci, "Allocating %d scratchpad buffers\n", num_sp);
  1179. if (!num_sp)
  1180. return 0;
  1181. xhci->scratchpad = kzalloc(sizeof(*xhci->scratchpad), flags);
  1182. if (!xhci->scratchpad)
  1183. goto fail_sp;
  1184. xhci->scratchpad->sp_array =
  1185. pci_alloc_consistent(to_pci_dev(dev),
  1186. num_sp * sizeof(u64),
  1187. &xhci->scratchpad->sp_dma);
  1188. if (!xhci->scratchpad->sp_array)
  1189. goto fail_sp2;
  1190. xhci->scratchpad->sp_buffers = kzalloc(sizeof(void *) * num_sp, flags);
  1191. if (!xhci->scratchpad->sp_buffers)
  1192. goto fail_sp3;
  1193. xhci->scratchpad->sp_dma_buffers =
  1194. kzalloc(sizeof(dma_addr_t) * num_sp, flags);
  1195. if (!xhci->scratchpad->sp_dma_buffers)
  1196. goto fail_sp4;
  1197. xhci->dcbaa->dev_context_ptrs[0] = cpu_to_le64(xhci->scratchpad->sp_dma);
  1198. for (i = 0; i < num_sp; i++) {
  1199. dma_addr_t dma;
  1200. void *buf = pci_alloc_consistent(to_pci_dev(dev),
  1201. xhci->page_size, &dma);
  1202. if (!buf)
  1203. goto fail_sp5;
  1204. xhci->scratchpad->sp_array[i] = dma;
  1205. xhci->scratchpad->sp_buffers[i] = buf;
  1206. xhci->scratchpad->sp_dma_buffers[i] = dma;
  1207. }
  1208. return 0;
  1209. fail_sp5:
  1210. for (i = i - 1; i >= 0; i--) {
  1211. pci_free_consistent(to_pci_dev(dev), xhci->page_size,
  1212. xhci->scratchpad->sp_buffers[i],
  1213. xhci->scratchpad->sp_dma_buffers[i]);
  1214. }
  1215. kfree(xhci->scratchpad->sp_dma_buffers);
  1216. fail_sp4:
  1217. kfree(xhci->scratchpad->sp_buffers);
  1218. fail_sp3:
  1219. pci_free_consistent(to_pci_dev(dev), num_sp * sizeof(u64),
  1220. xhci->scratchpad->sp_array,
  1221. xhci->scratchpad->sp_dma);
  1222. fail_sp2:
  1223. kfree(xhci->scratchpad);
  1224. xhci->scratchpad = NULL;
  1225. fail_sp:
  1226. return -ENOMEM;
  1227. }
  1228. static void scratchpad_free(struct xhci_hcd *xhci)
  1229. {
  1230. int num_sp;
  1231. int i;
  1232. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  1233. if (!xhci->scratchpad)
  1234. return;
  1235. num_sp = HCS_MAX_SCRATCHPAD(xhci->hcs_params2);
  1236. for (i = 0; i < num_sp; i++) {
  1237. pci_free_consistent(pdev, xhci->page_size,
  1238. xhci->scratchpad->sp_buffers[i],
  1239. xhci->scratchpad->sp_dma_buffers[i]);
  1240. }
  1241. kfree(xhci->scratchpad->sp_dma_buffers);
  1242. kfree(xhci->scratchpad->sp_buffers);
  1243. pci_free_consistent(pdev, num_sp * sizeof(u64),
  1244. xhci->scratchpad->sp_array,
  1245. xhci->scratchpad->sp_dma);
  1246. kfree(xhci->scratchpad);
  1247. xhci->scratchpad = NULL;
  1248. }
  1249. struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
  1250. bool allocate_in_ctx, bool allocate_completion,
  1251. gfp_t mem_flags)
  1252. {
  1253. struct xhci_command *command;
  1254. command = kzalloc(sizeof(*command), mem_flags);
  1255. if (!command)
  1256. return NULL;
  1257. if (allocate_in_ctx) {
  1258. command->in_ctx =
  1259. xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_INPUT,
  1260. mem_flags);
  1261. if (!command->in_ctx) {
  1262. kfree(command);
  1263. return NULL;
  1264. }
  1265. }
  1266. if (allocate_completion) {
  1267. command->completion =
  1268. kzalloc(sizeof(struct completion), mem_flags);
  1269. if (!command->completion) {
  1270. xhci_free_container_ctx(xhci, command->in_ctx);
  1271. kfree(command);
  1272. return NULL;
  1273. }
  1274. init_completion(command->completion);
  1275. }
  1276. command->status = 0;
  1277. INIT_LIST_HEAD(&command->cmd_list);
  1278. return command;
  1279. }
  1280. void xhci_urb_free_priv(struct xhci_hcd *xhci, struct urb_priv *urb_priv)
  1281. {
  1282. int last;
  1283. if (!urb_priv)
  1284. return;
  1285. last = urb_priv->length - 1;
  1286. if (last >= 0) {
  1287. int i;
  1288. for (i = 0; i <= last; i++)
  1289. kfree(urb_priv->td[i]);
  1290. }
  1291. kfree(urb_priv);
  1292. }
  1293. void xhci_free_command(struct xhci_hcd *xhci,
  1294. struct xhci_command *command)
  1295. {
  1296. xhci_free_container_ctx(xhci,
  1297. command->in_ctx);
  1298. kfree(command->completion);
  1299. kfree(command);
  1300. }
  1301. void xhci_mem_cleanup(struct xhci_hcd *xhci)
  1302. {
  1303. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  1304. int size;
  1305. int i;
  1306. /* Free the Event Ring Segment Table and the actual Event Ring */
  1307. if (xhci->ir_set) {
  1308. xhci_writel(xhci, 0, &xhci->ir_set->erst_size);
  1309. xhci_write_64(xhci, 0, &xhci->ir_set->erst_base);
  1310. xhci_write_64(xhci, 0, &xhci->ir_set->erst_dequeue);
  1311. }
  1312. size = sizeof(struct xhci_erst_entry)*(xhci->erst.num_entries);
  1313. if (xhci->erst.entries)
  1314. pci_free_consistent(pdev, size,
  1315. xhci->erst.entries, xhci->erst.erst_dma_addr);
  1316. xhci->erst.entries = NULL;
  1317. xhci_dbg(xhci, "Freed ERST\n");
  1318. if (xhci->event_ring)
  1319. xhci_ring_free(xhci, xhci->event_ring);
  1320. xhci->event_ring = NULL;
  1321. xhci_dbg(xhci, "Freed event ring\n");
  1322. xhci_write_64(xhci, 0, &xhci->op_regs->cmd_ring);
  1323. if (xhci->cmd_ring)
  1324. xhci_ring_free(xhci, xhci->cmd_ring);
  1325. xhci->cmd_ring = NULL;
  1326. xhci_dbg(xhci, "Freed command ring\n");
  1327. for (i = 1; i < MAX_HC_SLOTS; ++i)
  1328. xhci_free_virt_device(xhci, i);
  1329. if (xhci->segment_pool)
  1330. dma_pool_destroy(xhci->segment_pool);
  1331. xhci->segment_pool = NULL;
  1332. xhci_dbg(xhci, "Freed segment pool\n");
  1333. if (xhci->device_pool)
  1334. dma_pool_destroy(xhci->device_pool);
  1335. xhci->device_pool = NULL;
  1336. xhci_dbg(xhci, "Freed device context pool\n");
  1337. if (xhci->small_streams_pool)
  1338. dma_pool_destroy(xhci->small_streams_pool);
  1339. xhci->small_streams_pool = NULL;
  1340. xhci_dbg(xhci, "Freed small stream array pool\n");
  1341. if (xhci->medium_streams_pool)
  1342. dma_pool_destroy(xhci->medium_streams_pool);
  1343. xhci->medium_streams_pool = NULL;
  1344. xhci_dbg(xhci, "Freed medium stream array pool\n");
  1345. xhci_write_64(xhci, 0, &xhci->op_regs->dcbaa_ptr);
  1346. if (xhci->dcbaa)
  1347. pci_free_consistent(pdev, sizeof(*xhci->dcbaa),
  1348. xhci->dcbaa, xhci->dcbaa->dma);
  1349. xhci->dcbaa = NULL;
  1350. scratchpad_free(xhci);
  1351. xhci->num_usb2_ports = 0;
  1352. xhci->num_usb3_ports = 0;
  1353. kfree(xhci->usb2_ports);
  1354. kfree(xhci->usb3_ports);
  1355. kfree(xhci->port_array);
  1356. xhci->page_size = 0;
  1357. xhci->page_shift = 0;
  1358. xhci->bus_state[0].bus_suspended = 0;
  1359. xhci->bus_state[1].bus_suspended = 0;
  1360. }
  1361. static int xhci_test_trb_in_td(struct xhci_hcd *xhci,
  1362. struct xhci_segment *input_seg,
  1363. union xhci_trb *start_trb,
  1364. union xhci_trb *end_trb,
  1365. dma_addr_t input_dma,
  1366. struct xhci_segment *result_seg,
  1367. char *test_name, int test_number)
  1368. {
  1369. unsigned long long start_dma;
  1370. unsigned long long end_dma;
  1371. struct xhci_segment *seg;
  1372. start_dma = xhci_trb_virt_to_dma(input_seg, start_trb);
  1373. end_dma = xhci_trb_virt_to_dma(input_seg, end_trb);
  1374. seg = trb_in_td(input_seg, start_trb, end_trb, input_dma);
  1375. if (seg != result_seg) {
  1376. xhci_warn(xhci, "WARN: %s TRB math test %d failed!\n",
  1377. test_name, test_number);
  1378. xhci_warn(xhci, "Tested TRB math w/ seg %p and "
  1379. "input DMA 0x%llx\n",
  1380. input_seg,
  1381. (unsigned long long) input_dma);
  1382. xhci_warn(xhci, "starting TRB %p (0x%llx DMA), "
  1383. "ending TRB %p (0x%llx DMA)\n",
  1384. start_trb, start_dma,
  1385. end_trb, end_dma);
  1386. xhci_warn(xhci, "Expected seg %p, got seg %p\n",
  1387. result_seg, seg);
  1388. return -1;
  1389. }
  1390. return 0;
  1391. }
  1392. /* TRB math checks for xhci_trb_in_td(), using the command and event rings. */
  1393. static int xhci_check_trb_in_td_math(struct xhci_hcd *xhci, gfp_t mem_flags)
  1394. {
  1395. struct {
  1396. dma_addr_t input_dma;
  1397. struct xhci_segment *result_seg;
  1398. } simple_test_vector [] = {
  1399. /* A zeroed DMA field should fail */
  1400. { 0, NULL },
  1401. /* One TRB before the ring start should fail */
  1402. { xhci->event_ring->first_seg->dma - 16, NULL },
  1403. /* One byte before the ring start should fail */
  1404. { xhci->event_ring->first_seg->dma - 1, NULL },
  1405. /* Starting TRB should succeed */
  1406. { xhci->event_ring->first_seg->dma, xhci->event_ring->first_seg },
  1407. /* Ending TRB should succeed */
  1408. { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 1)*16,
  1409. xhci->event_ring->first_seg },
  1410. /* One byte after the ring end should fail */
  1411. { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 1)*16 + 1, NULL },
  1412. /* One TRB after the ring end should fail */
  1413. { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT)*16, NULL },
  1414. /* An address of all ones should fail */
  1415. { (dma_addr_t) (~0), NULL },
  1416. };
  1417. struct {
  1418. struct xhci_segment *input_seg;
  1419. union xhci_trb *start_trb;
  1420. union xhci_trb *end_trb;
  1421. dma_addr_t input_dma;
  1422. struct xhci_segment *result_seg;
  1423. } complex_test_vector [] = {
  1424. /* Test feeding a valid DMA address from a different ring */
  1425. { .input_seg = xhci->event_ring->first_seg,
  1426. .start_trb = xhci->event_ring->first_seg->trbs,
  1427. .end_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
  1428. .input_dma = xhci->cmd_ring->first_seg->dma,
  1429. .result_seg = NULL,
  1430. },
  1431. /* Test feeding a valid end TRB from a different ring */
  1432. { .input_seg = xhci->event_ring->first_seg,
  1433. .start_trb = xhci->event_ring->first_seg->trbs,
  1434. .end_trb = &xhci->cmd_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
  1435. .input_dma = xhci->cmd_ring->first_seg->dma,
  1436. .result_seg = NULL,
  1437. },
  1438. /* Test feeding a valid start and end TRB from a different ring */
  1439. { .input_seg = xhci->event_ring->first_seg,
  1440. .start_trb = xhci->cmd_ring->first_seg->trbs,
  1441. .end_trb = &xhci->cmd_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
  1442. .input_dma = xhci->cmd_ring->first_seg->dma,
  1443. .result_seg = NULL,
  1444. },
  1445. /* TRB in this ring, but after this TD */
  1446. { .input_seg = xhci->event_ring->first_seg,
  1447. .start_trb = &xhci->event_ring->first_seg->trbs[0],
  1448. .end_trb = &xhci->event_ring->first_seg->trbs[3],
  1449. .input_dma = xhci->event_ring->first_seg->dma + 4*16,
  1450. .result_seg = NULL,
  1451. },
  1452. /* TRB in this ring, but before this TD */
  1453. { .input_seg = xhci->event_ring->first_seg,
  1454. .start_trb = &xhci->event_ring->first_seg->trbs[3],
  1455. .end_trb = &xhci->event_ring->first_seg->trbs[6],
  1456. .input_dma = xhci->event_ring->first_seg->dma + 2*16,
  1457. .result_seg = NULL,
  1458. },
  1459. /* TRB in this ring, but after this wrapped TD */
  1460. { .input_seg = xhci->event_ring->first_seg,
  1461. .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
  1462. .end_trb = &xhci->event_ring->first_seg->trbs[1],
  1463. .input_dma = xhci->event_ring->first_seg->dma + 2*16,
  1464. .result_seg = NULL,
  1465. },
  1466. /* TRB in this ring, but before this wrapped TD */
  1467. { .input_seg = xhci->event_ring->first_seg,
  1468. .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
  1469. .end_trb = &xhci->event_ring->first_seg->trbs[1],
  1470. .input_dma = xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 4)*16,
  1471. .result_seg = NULL,
  1472. },
  1473. /* TRB not in this ring, and we have a wrapped TD */
  1474. { .input_seg = xhci->event_ring->first_seg,
  1475. .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
  1476. .end_trb = &xhci->event_ring->first_seg->trbs[1],
  1477. .input_dma = xhci->cmd_ring->first_seg->dma + 2*16,
  1478. .result_seg = NULL,
  1479. },
  1480. };
  1481. unsigned int num_tests;
  1482. int i, ret;
  1483. num_tests = ARRAY_SIZE(simple_test_vector);
  1484. for (i = 0; i < num_tests; i++) {
  1485. ret = xhci_test_trb_in_td(xhci,
  1486. xhci->event_ring->first_seg,
  1487. xhci->event_ring->first_seg->trbs,
  1488. &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
  1489. simple_test_vector[i].input_dma,
  1490. simple_test_vector[i].result_seg,
  1491. "Simple", i);
  1492. if (ret < 0)
  1493. return ret;
  1494. }
  1495. num_tests = ARRAY_SIZE(complex_test_vector);
  1496. for (i = 0; i < num_tests; i++) {
  1497. ret = xhci_test_trb_in_td(xhci,
  1498. complex_test_vector[i].input_seg,
  1499. complex_test_vector[i].start_trb,
  1500. complex_test_vector[i].end_trb,
  1501. complex_test_vector[i].input_dma,
  1502. complex_test_vector[i].result_seg,
  1503. "Complex", i);
  1504. if (ret < 0)
  1505. return ret;
  1506. }
  1507. xhci_dbg(xhci, "TRB math tests passed.\n");
  1508. return 0;
  1509. }
  1510. static void xhci_set_hc_event_deq(struct xhci_hcd *xhci)
  1511. {
  1512. u64 temp;
  1513. dma_addr_t deq;
  1514. deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
  1515. xhci->event_ring->dequeue);
  1516. if (deq == 0 && !in_interrupt())
  1517. xhci_warn(xhci, "WARN something wrong with SW event ring "
  1518. "dequeue ptr.\n");
  1519. /* Update HC event ring dequeue pointer */
  1520. temp = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  1521. temp &= ERST_PTR_MASK;
  1522. /* Don't clear the EHB bit (which is RW1C) because
  1523. * there might be more events to service.
  1524. */
  1525. temp &= ~ERST_EHB;
  1526. xhci_dbg(xhci, "// Write event ring dequeue pointer, "
  1527. "preserving EHB bit\n");
  1528. xhci_write_64(xhci, ((u64) deq & (u64) ~ERST_PTR_MASK) | temp,
  1529. &xhci->ir_set->erst_dequeue);
  1530. }
  1531. static void xhci_add_in_port(struct xhci_hcd *xhci, unsigned int num_ports,
  1532. __le32 __iomem *addr, u8 major_revision)
  1533. {
  1534. u32 temp, port_offset, port_count;
  1535. int i;
  1536. if (major_revision > 0x03) {
  1537. xhci_warn(xhci, "Ignoring unknown port speed, "
  1538. "Ext Cap %p, revision = 0x%x\n",
  1539. addr, major_revision);
  1540. /* Ignoring port protocol we can't understand. FIXME */
  1541. return;
  1542. }
  1543. /* Port offset and count in the third dword, see section 7.2 */
  1544. temp = xhci_readl(xhci, addr + 2);
  1545. port_offset = XHCI_EXT_PORT_OFF(temp);
  1546. port_count = XHCI_EXT_PORT_COUNT(temp);
  1547. xhci_dbg(xhci, "Ext Cap %p, port offset = %u, "
  1548. "count = %u, revision = 0x%x\n",
  1549. addr, port_offset, port_count, major_revision);
  1550. /* Port count includes the current port offset */
  1551. if (port_offset == 0 || (port_offset + port_count - 1) > num_ports)
  1552. /* WTF? "Valid values are ‘1’ to MaxPorts" */
  1553. return;
  1554. port_offset--;
  1555. for (i = port_offset; i < (port_offset + port_count); i++) {
  1556. /* Duplicate entry. Ignore the port if the revisions differ. */
  1557. if (xhci->port_array[i] != 0) {
  1558. xhci_warn(xhci, "Duplicate port entry, Ext Cap %p,"
  1559. " port %u\n", addr, i);
  1560. xhci_warn(xhci, "Port was marked as USB %u, "
  1561. "duplicated as USB %u\n",
  1562. xhci->port_array[i], major_revision);
  1563. /* Only adjust the roothub port counts if we haven't
  1564. * found a similar duplicate.
  1565. */
  1566. if (xhci->port_array[i] != major_revision &&
  1567. xhci->port_array[i] != DUPLICATE_ENTRY) {
  1568. if (xhci->port_array[i] == 0x03)
  1569. xhci->num_usb3_ports--;
  1570. else
  1571. xhci->num_usb2_ports--;
  1572. xhci->port_array[i] = DUPLICATE_ENTRY;
  1573. }
  1574. /* FIXME: Should we disable the port? */
  1575. continue;
  1576. }
  1577. xhci->port_array[i] = major_revision;
  1578. if (major_revision == 0x03)
  1579. xhci->num_usb3_ports++;
  1580. else
  1581. xhci->num_usb2_ports++;
  1582. }
  1583. /* FIXME: Should we disable ports not in the Extended Capabilities? */
  1584. }
  1585. /*
  1586. * Scan the Extended Capabilities for the "Supported Protocol Capabilities" that
  1587. * specify what speeds each port is supposed to be. We can't count on the port
  1588. * speed bits in the PORTSC register being correct until a device is connected,
  1589. * but we need to set up the two fake roothubs with the correct number of USB
  1590. * 3.0 and USB 2.0 ports at host controller initialization time.
  1591. */
  1592. static int xhci_setup_port_arrays(struct xhci_hcd *xhci, gfp_t flags)
  1593. {
  1594. __le32 __iomem *addr;
  1595. u32 offset;
  1596. unsigned int num_ports;
  1597. int i, port_index;
  1598. addr = &xhci->cap_regs->hcc_params;
  1599. offset = XHCI_HCC_EXT_CAPS(xhci_readl(xhci, addr));
  1600. if (offset == 0) {
  1601. xhci_err(xhci, "No Extended Capability registers, "
  1602. "unable to set up roothub.\n");
  1603. return -ENODEV;
  1604. }
  1605. num_ports = HCS_MAX_PORTS(xhci->hcs_params1);
  1606. xhci->port_array = kzalloc(sizeof(*xhci->port_array)*num_ports, flags);
  1607. if (!xhci->port_array)
  1608. return -ENOMEM;
  1609. /*
  1610. * For whatever reason, the first capability offset is from the
  1611. * capability register base, not from the HCCPARAMS register.
  1612. * See section 5.3.6 for offset calculation.
  1613. */
  1614. addr = &xhci->cap_regs->hc_capbase + offset;
  1615. while (1) {
  1616. u32 cap_id;
  1617. cap_id = xhci_readl(xhci, addr);
  1618. if (XHCI_EXT_CAPS_ID(cap_id) == XHCI_EXT_CAPS_PROTOCOL)
  1619. xhci_add_in_port(xhci, num_ports, addr,
  1620. (u8) XHCI_EXT_PORT_MAJOR(cap_id));
  1621. offset = XHCI_EXT_CAPS_NEXT(cap_id);
  1622. if (!offset || (xhci->num_usb2_ports + xhci->num_usb3_ports)
  1623. == num_ports)
  1624. break;
  1625. /*
  1626. * Once you're into the Extended Capabilities, the offset is
  1627. * always relative to the register holding the offset.
  1628. */
  1629. addr += offset;
  1630. }
  1631. if (xhci->num_usb2_ports == 0 && xhci->num_usb3_ports == 0) {
  1632. xhci_warn(xhci, "No ports on the roothubs?\n");
  1633. return -ENODEV;
  1634. }
  1635. xhci_dbg(xhci, "Found %u USB 2.0 ports and %u USB 3.0 ports.\n",
  1636. xhci->num_usb2_ports, xhci->num_usb3_ports);
  1637. /* Place limits on the number of roothub ports so that the hub
  1638. * descriptors aren't longer than the USB core will allocate.
  1639. */
  1640. if (xhci->num_usb3_ports > 15) {
  1641. xhci_dbg(xhci, "Limiting USB 3.0 roothub ports to 15.\n");
  1642. xhci->num_usb3_ports = 15;
  1643. }
  1644. if (xhci->num_usb2_ports > USB_MAXCHILDREN) {
  1645. xhci_dbg(xhci, "Limiting USB 2.0 roothub ports to %u.\n",
  1646. USB_MAXCHILDREN);
  1647. xhci->num_usb2_ports = USB_MAXCHILDREN;
  1648. }
  1649. /*
  1650. * Note we could have all USB 3.0 ports, or all USB 2.0 ports.
  1651. * Not sure how the USB core will handle a hub with no ports...
  1652. */
  1653. if (xhci->num_usb2_ports) {
  1654. xhci->usb2_ports = kmalloc(sizeof(*xhci->usb2_ports)*
  1655. xhci->num_usb2_ports, flags);
  1656. if (!xhci->usb2_ports)
  1657. return -ENOMEM;
  1658. port_index = 0;
  1659. for (i = 0; i < num_ports; i++) {
  1660. if (xhci->port_array[i] == 0x03 ||
  1661. xhci->port_array[i] == 0 ||
  1662. xhci->port_array[i] == DUPLICATE_ENTRY)
  1663. continue;
  1664. xhci->usb2_ports[port_index] =
  1665. &xhci->op_regs->port_status_base +
  1666. NUM_PORT_REGS*i;
  1667. xhci_dbg(xhci, "USB 2.0 port at index %u, "
  1668. "addr = %p\n", i,
  1669. xhci->usb2_ports[port_index]);
  1670. port_index++;
  1671. if (port_index == xhci->num_usb2_ports)
  1672. break;
  1673. }
  1674. }
  1675. if (xhci->num_usb3_ports) {
  1676. xhci->usb3_ports = kmalloc(sizeof(*xhci->usb3_ports)*
  1677. xhci->num_usb3_ports, flags);
  1678. if (!xhci->usb3_ports)
  1679. return -ENOMEM;
  1680. port_index = 0;
  1681. for (i = 0; i < num_ports; i++)
  1682. if (xhci->port_array[i] == 0x03) {
  1683. xhci->usb3_ports[port_index] =
  1684. &xhci->op_regs->port_status_base +
  1685. NUM_PORT_REGS*i;
  1686. xhci_dbg(xhci, "USB 3.0 port at index %u, "
  1687. "addr = %p\n", i,
  1688. xhci->usb3_ports[port_index]);
  1689. port_index++;
  1690. if (port_index == xhci->num_usb3_ports)
  1691. break;
  1692. }
  1693. }
  1694. return 0;
  1695. }
  1696. int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags)
  1697. {
  1698. dma_addr_t dma;
  1699. struct device *dev = xhci_to_hcd(xhci)->self.controller;
  1700. unsigned int val, val2;
  1701. u64 val_64;
  1702. struct xhci_segment *seg;
  1703. u32 page_size;
  1704. int i;
  1705. page_size = xhci_readl(xhci, &xhci->op_regs->page_size);
  1706. xhci_dbg(xhci, "Supported page size register = 0x%x\n", page_size);
  1707. for (i = 0; i < 16; i++) {
  1708. if ((0x1 & page_size) != 0)
  1709. break;
  1710. page_size = page_size >> 1;
  1711. }
  1712. if (i < 16)
  1713. xhci_dbg(xhci, "Supported page size of %iK\n", (1 << (i+12)) / 1024);
  1714. else
  1715. xhci_warn(xhci, "WARN: no supported page size\n");
  1716. /* Use 4K pages, since that's common and the minimum the HC supports */
  1717. xhci->page_shift = 12;
  1718. xhci->page_size = 1 << xhci->page_shift;
  1719. xhci_dbg(xhci, "HCD page size set to %iK\n", xhci->page_size / 1024);
  1720. /*
  1721. * Program the Number of Device Slots Enabled field in the CONFIG
  1722. * register with the max value of slots the HC can handle.
  1723. */
  1724. val = HCS_MAX_SLOTS(xhci_readl(xhci, &xhci->cap_regs->hcs_params1));
  1725. xhci_dbg(xhci, "// xHC can handle at most %d device slots.\n",
  1726. (unsigned int) val);
  1727. val2 = xhci_readl(xhci, &xhci->op_regs->config_reg);
  1728. val |= (val2 & ~HCS_SLOTS_MASK);
  1729. xhci_dbg(xhci, "// Setting Max device slots reg = 0x%x.\n",
  1730. (unsigned int) val);
  1731. xhci_writel(xhci, val, &xhci->op_regs->config_reg);
  1732. /*
  1733. * Section 5.4.8 - doorbell array must be
  1734. * "physically contiguous and 64-byte (cache line) aligned".
  1735. */
  1736. xhci->dcbaa = pci_alloc_consistent(to_pci_dev(dev),
  1737. sizeof(*xhci->dcbaa), &dma);
  1738. if (!xhci->dcbaa)
  1739. goto fail;
  1740. memset(xhci->dcbaa, 0, sizeof *(xhci->dcbaa));
  1741. xhci->dcbaa->dma = dma;
  1742. xhci_dbg(xhci, "// Device context base array address = 0x%llx (DMA), %p (virt)\n",
  1743. (unsigned long long)xhci->dcbaa->dma, xhci->dcbaa);
  1744. xhci_write_64(xhci, dma, &xhci->op_regs->dcbaa_ptr);
  1745. /*
  1746. * Initialize the ring segment pool. The ring must be a contiguous
  1747. * structure comprised of TRBs. The TRBs must be 16 byte aligned,
  1748. * however, the command ring segment needs 64-byte aligned segments,
  1749. * so we pick the greater alignment need.
  1750. */
  1751. xhci->segment_pool = dma_pool_create("xHCI ring segments", dev,
  1752. SEGMENT_SIZE, 64, xhci->page_size);
  1753. /* See Table 46 and Note on Figure 55 */
  1754. xhci->device_pool = dma_pool_create("xHCI input/output contexts", dev,
  1755. 2112, 64, xhci->page_size);
  1756. if (!xhci->segment_pool || !xhci->device_pool)
  1757. goto fail;
  1758. /* Linear stream context arrays don't have any boundary restrictions,
  1759. * and only need to be 16-byte aligned.
  1760. */
  1761. xhci->small_streams_pool =
  1762. dma_pool_create("xHCI 256 byte stream ctx arrays",
  1763. dev, SMALL_STREAM_ARRAY_SIZE, 16, 0);
  1764. xhci->medium_streams_pool =
  1765. dma_pool_create("xHCI 1KB stream ctx arrays",
  1766. dev, MEDIUM_STREAM_ARRAY_SIZE, 16, 0);
  1767. /* Any stream context array bigger than MEDIUM_STREAM_ARRAY_SIZE
  1768. * will be allocated with pci_alloc_consistent()
  1769. */
  1770. if (!xhci->small_streams_pool || !xhci->medium_streams_pool)
  1771. goto fail;
  1772. /* Set up the command ring to have one segments for now. */
  1773. xhci->cmd_ring = xhci_ring_alloc(xhci, 1, true, flags);
  1774. if (!xhci->cmd_ring)
  1775. goto fail;
  1776. xhci_dbg(xhci, "Allocated command ring at %p\n", xhci->cmd_ring);
  1777. xhci_dbg(xhci, "First segment DMA is 0x%llx\n",
  1778. (unsigned long long)xhci->cmd_ring->first_seg->dma);
  1779. /* Set the address in the Command Ring Control register */
  1780. val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
  1781. val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
  1782. (xhci->cmd_ring->first_seg->dma & (u64) ~CMD_RING_RSVD_BITS) |
  1783. xhci->cmd_ring->cycle_state;
  1784. xhci_dbg(xhci, "// Setting command ring address to 0x%x\n", val);
  1785. xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
  1786. xhci_dbg_cmd_ptrs(xhci);
  1787. val = xhci_readl(xhci, &xhci->cap_regs->db_off);
  1788. val &= DBOFF_MASK;
  1789. xhci_dbg(xhci, "// Doorbell array is located at offset 0x%x"
  1790. " from cap regs base addr\n", val);
  1791. xhci->dba = (void __iomem *) xhci->cap_regs + val;
  1792. xhci_dbg_regs(xhci);
  1793. xhci_print_run_regs(xhci);
  1794. /* Set ir_set to interrupt register set 0 */
  1795. xhci->ir_set = &xhci->run_regs->ir_set[0];
  1796. /*
  1797. * Event ring setup: Allocate a normal ring, but also setup
  1798. * the event ring segment table (ERST). Section 4.9.3.
  1799. */
  1800. xhci_dbg(xhci, "// Allocating event ring\n");
  1801. xhci->event_ring = xhci_ring_alloc(xhci, ERST_NUM_SEGS, false, flags);
  1802. if (!xhci->event_ring)
  1803. goto fail;
  1804. if (xhci_check_trb_in_td_math(xhci, flags) < 0)
  1805. goto fail;
  1806. xhci->erst.entries = pci_alloc_consistent(to_pci_dev(dev),
  1807. sizeof(struct xhci_erst_entry)*ERST_NUM_SEGS, &dma);
  1808. if (!xhci->erst.entries)
  1809. goto fail;
  1810. xhci_dbg(xhci, "// Allocated event ring segment table at 0x%llx\n",
  1811. (unsigned long long)dma);
  1812. memset(xhci->erst.entries, 0, sizeof(struct xhci_erst_entry)*ERST_NUM_SEGS);
  1813. xhci->erst.num_entries = ERST_NUM_SEGS;
  1814. xhci->erst.erst_dma_addr = dma;
  1815. xhci_dbg(xhci, "Set ERST to 0; private num segs = %i, virt addr = %p, dma addr = 0x%llx\n",
  1816. xhci->erst.num_entries,
  1817. xhci->erst.entries,
  1818. (unsigned long long)xhci->erst.erst_dma_addr);
  1819. /* set ring base address and size for each segment table entry */
  1820. for (val = 0, seg = xhci->event_ring->first_seg; val < ERST_NUM_SEGS; val++) {
  1821. struct xhci_erst_entry *entry = &xhci->erst.entries[val];
  1822. entry->seg_addr = cpu_to_le64(seg->dma);
  1823. entry->seg_size = cpu_to_le32(TRBS_PER_SEGMENT);
  1824. entry->rsvd = 0;
  1825. seg = seg->next;
  1826. }
  1827. /* set ERST count with the number of entries in the segment table */
  1828. val = xhci_readl(xhci, &xhci->ir_set->erst_size);
  1829. val &= ERST_SIZE_MASK;
  1830. val |= ERST_NUM_SEGS;
  1831. xhci_dbg(xhci, "// Write ERST size = %i to ir_set 0 (some bits preserved)\n",
  1832. val);
  1833. xhci_writel(xhci, val, &xhci->ir_set->erst_size);
  1834. xhci_dbg(xhci, "// Set ERST entries to point to event ring.\n");
  1835. /* set the segment table base address */
  1836. xhci_dbg(xhci, "// Set ERST base address for ir_set 0 = 0x%llx\n",
  1837. (unsigned long long)xhci->erst.erst_dma_addr);
  1838. val_64 = xhci_read_64(xhci, &xhci->ir_set->erst_base);
  1839. val_64 &= ERST_PTR_MASK;
  1840. val_64 |= (xhci->erst.erst_dma_addr & (u64) ~ERST_PTR_MASK);
  1841. xhci_write_64(xhci, val_64, &xhci->ir_set->erst_base);
  1842. /* Set the event ring dequeue address */
  1843. xhci_set_hc_event_deq(xhci);
  1844. xhci_dbg(xhci, "Wrote ERST address to ir_set 0.\n");
  1845. xhci_print_ir_set(xhci, 0);
  1846. /*
  1847. * XXX: Might need to set the Interrupter Moderation Register to
  1848. * something other than the default (~1ms minimum between interrupts).
  1849. * See section 5.5.1.2.
  1850. */
  1851. init_completion(&xhci->addr_dev);
  1852. for (i = 0; i < MAX_HC_SLOTS; ++i)
  1853. xhci->devs[i] = NULL;
  1854. for (i = 0; i < USB_MAXCHILDREN; ++i) {
  1855. xhci->bus_state[0].resume_done[i] = 0;
  1856. xhci->bus_state[1].resume_done[i] = 0;
  1857. }
  1858. if (scratchpad_alloc(xhci, flags))
  1859. goto fail;
  1860. if (xhci_setup_port_arrays(xhci, flags))
  1861. goto fail;
  1862. return 0;
  1863. fail:
  1864. xhci_warn(xhci, "Couldn't initialize memory\n");
  1865. xhci_mem_cleanup(xhci);
  1866. return -ENOMEM;
  1867. }