perf-list.txt 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122
  1. perf-list(1)
  2. ============
  3. NAME
  4. ----
  5. perf-list - List all symbolic event types
  6. SYNOPSIS
  7. --------
  8. [verse]
  9. 'perf list' [hw|sw|cache|tracepoint|pmu|event_glob]
  10. DESCRIPTION
  11. -----------
  12. This command displays the symbolic event types which can be selected in the
  13. various perf commands with the -e option.
  14. [[EVENT_MODIFIERS]]
  15. EVENT MODIFIERS
  16. ---------------
  17. Events can optionally have a modifer by appending a colon and one or
  18. more modifiers. Modifiers allow the user to restrict the events to be
  19. counted. The following modifiers exist:
  20. u - user-space counting
  21. k - kernel counting
  22. h - hypervisor counting
  23. G - guest counting (in KVM guests)
  24. H - host counting (not in KVM guests)
  25. p - precise level
  26. S - read sample value (PERF_SAMPLE_READ)
  27. D - pin the event to the PMU
  28. The 'p' modifier can be used for specifying how precise the instruction
  29. address should be. The 'p' modifier can be specified multiple times:
  30. 0 - SAMPLE_IP can have arbitrary skid
  31. 1 - SAMPLE_IP must have constant skid
  32. 2 - SAMPLE_IP requested to have 0 skid
  33. 3 - SAMPLE_IP must have 0 skid
  34. For Intel systems precise event sampling is implemented with PEBS
  35. which supports up to precise-level 2.
  36. On AMD systems it is implemented using IBS (up to precise-level 2).
  37. The precise modifier works with event types 0x76 (cpu-cycles, CPU
  38. clocks not halted) and 0xC1 (micro-ops retired). Both events map to
  39. IBS execution sampling (IBS op) with the IBS Op Counter Control bit
  40. (IbsOpCntCtl) set respectively (see AMD64 Architecture Programmer’s
  41. Manual Volume 2: System Programming, 13.3 Instruction-Based
  42. Sampling). Examples to use IBS:
  43. perf record -a -e cpu-cycles:p ... # use ibs op counting cycles
  44. perf record -a -e r076:p ... # same as -e cpu-cycles:p
  45. perf record -a -e r0C1:p ... # use ibs op counting micro-ops
  46. RAW HARDWARE EVENT DESCRIPTOR
  47. -----------------------------
  48. Even when an event is not available in a symbolic form within perf right now,
  49. it can be encoded in a per processor specific way.
  50. For instance For x86 CPUs NNN represents the raw register encoding with the
  51. layout of IA32_PERFEVTSELx MSRs (see [Intel® 64 and IA-32 Architectures Software Developer's Manual Volume 3B: System Programming Guide] Figure 30-1 Layout
  52. of IA32_PERFEVTSELx MSRs) or AMD's PerfEvtSeln (see [AMD64 Architecture Programmer’s Manual Volume 2: System Programming], Page 344,
  53. Figure 13-7 Performance Event-Select Register (PerfEvtSeln)).
  54. Note: Only the following bit fields can be set in x86 counter
  55. registers: event, umask, edge, inv, cmask. Esp. guest/host only and
  56. OS/user mode flags must be setup using <<EVENT_MODIFIERS, EVENT
  57. MODIFIERS>>.
  58. Example:
  59. If the Intel docs for a QM720 Core i7 describe an event as:
  60. Event Umask Event Mask
  61. Num. Value Mnemonic Description Comment
  62. A8H 01H LSD.UOPS Counts the number of micro-ops Use cmask=1 and
  63. delivered by loop stream detector invert to count
  64. cycles
  65. raw encoding of 0x1A8 can be used:
  66. perf stat -e r1a8 -a sleep 1
  67. perf record -e r1a8 ...
  68. You should refer to the processor specific documentation for getting these
  69. details. Some of them are referenced in the SEE ALSO section below.
  70. OPTIONS
  71. -------
  72. Without options all known events will be listed.
  73. To limit the list use:
  74. . 'hw' or 'hardware' to list hardware events such as cache-misses, etc.
  75. . 'sw' or 'software' to list software events such as context switches, etc.
  76. . 'cache' or 'hwcache' to list hardware cache events such as L1-dcache-loads, etc.
  77. . 'tracepoint' to list all tracepoint events, alternatively use
  78. 'subsys_glob:event_glob' to filter by tracepoint subsystems such as sched,
  79. block, etc.
  80. . 'pmu' to print the kernel supplied PMU events.
  81. . If none of the above is matched, it will apply the supplied glob to all
  82. events, printing the ones that match.
  83. One or more types can be used at the same time, listing the events for the
  84. types specified.
  85. SEE ALSO
  86. --------
  87. linkperf:perf-stat[1], linkperf:perf-top[1],
  88. linkperf:perf-record[1],
  89. http://www.intel.com/Assets/PDF/manual/253669.pdf[Intel® 64 and IA-32 Architectures Software Developer's Manual Volume 3B: System Programming Guide],
  90. http://support.amd.com/us/Processor_TechDocs/24593_APM_v2.pdf[AMD64 Architecture Programmer’s Manual Volume 2: System Programming]