rme96.c 72 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559
  1. /*
  2. * ALSA driver for RME Digi96, Digi96/8 and Digi96/8 PRO/PAD/PST audio
  3. * interfaces
  4. *
  5. * Copyright (c) 2000, 2001 Anders Torger <torger@ludd.luth.se>
  6. *
  7. * Thanks to Henk Hesselink <henk@anda.nl> for the analog volume control
  8. * code.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. *
  24. */
  25. #include <linux/delay.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/pci.h>
  29. #include <linux/module.h>
  30. #include <linux/vmalloc.h>
  31. #include <sound/core.h>
  32. #include <sound/info.h>
  33. #include <sound/control.h>
  34. #include <sound/pcm.h>
  35. #include <sound/pcm_params.h>
  36. #include <sound/asoundef.h>
  37. #include <sound/initval.h>
  38. #include <asm/io.h>
  39. /* note, two last pcis should be equal, it is not a bug */
  40. MODULE_AUTHOR("Anders Torger <torger@ludd.luth.se>");
  41. MODULE_DESCRIPTION("RME Digi96, Digi96/8, Digi96/8 PRO, Digi96/8 PST, "
  42. "Digi96/8 PAD");
  43. MODULE_LICENSE("GPL");
  44. MODULE_SUPPORTED_DEVICE("{{RME,Digi96},"
  45. "{RME,Digi96/8},"
  46. "{RME,Digi96/8 PRO},"
  47. "{RME,Digi96/8 PST},"
  48. "{RME,Digi96/8 PAD}}");
  49. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
  50. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
  51. static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; /* Enable this card */
  52. module_param_array(index, int, NULL, 0444);
  53. MODULE_PARM_DESC(index, "Index value for RME Digi96 soundcard.");
  54. module_param_array(id, charp, NULL, 0444);
  55. MODULE_PARM_DESC(id, "ID string for RME Digi96 soundcard.");
  56. module_param_array(enable, bool, NULL, 0444);
  57. MODULE_PARM_DESC(enable, "Enable RME Digi96 soundcard.");
  58. /*
  59. * Defines for RME Digi96 series, from internal RME reference documents
  60. * dated 12.01.00
  61. */
  62. #define RME96_SPDIF_NCHANNELS 2
  63. /* Playback and capture buffer size */
  64. #define RME96_BUFFER_SIZE 0x10000
  65. /* IO area size */
  66. #define RME96_IO_SIZE 0x60000
  67. /* IO area offsets */
  68. #define RME96_IO_PLAY_BUFFER 0x0
  69. #define RME96_IO_REC_BUFFER 0x10000
  70. #define RME96_IO_CONTROL_REGISTER 0x20000
  71. #define RME96_IO_ADDITIONAL_REG 0x20004
  72. #define RME96_IO_CONFIRM_PLAY_IRQ 0x20008
  73. #define RME96_IO_CONFIRM_REC_IRQ 0x2000C
  74. #define RME96_IO_SET_PLAY_POS 0x40000
  75. #define RME96_IO_RESET_PLAY_POS 0x4FFFC
  76. #define RME96_IO_SET_REC_POS 0x50000
  77. #define RME96_IO_RESET_REC_POS 0x5FFFC
  78. #define RME96_IO_GET_PLAY_POS 0x20000
  79. #define RME96_IO_GET_REC_POS 0x30000
  80. /* Write control register bits */
  81. #define RME96_WCR_START (1 << 0)
  82. #define RME96_WCR_START_2 (1 << 1)
  83. #define RME96_WCR_GAIN_0 (1 << 2)
  84. #define RME96_WCR_GAIN_1 (1 << 3)
  85. #define RME96_WCR_MODE24 (1 << 4)
  86. #define RME96_WCR_MODE24_2 (1 << 5)
  87. #define RME96_WCR_BM (1 << 6)
  88. #define RME96_WCR_BM_2 (1 << 7)
  89. #define RME96_WCR_ADAT (1 << 8)
  90. #define RME96_WCR_FREQ_0 (1 << 9)
  91. #define RME96_WCR_FREQ_1 (1 << 10)
  92. #define RME96_WCR_DS (1 << 11)
  93. #define RME96_WCR_PRO (1 << 12)
  94. #define RME96_WCR_EMP (1 << 13)
  95. #define RME96_WCR_SEL (1 << 14)
  96. #define RME96_WCR_MASTER (1 << 15)
  97. #define RME96_WCR_PD (1 << 16)
  98. #define RME96_WCR_INP_0 (1 << 17)
  99. #define RME96_WCR_INP_1 (1 << 18)
  100. #define RME96_WCR_THRU_0 (1 << 19)
  101. #define RME96_WCR_THRU_1 (1 << 20)
  102. #define RME96_WCR_THRU_2 (1 << 21)
  103. #define RME96_WCR_THRU_3 (1 << 22)
  104. #define RME96_WCR_THRU_4 (1 << 23)
  105. #define RME96_WCR_THRU_5 (1 << 24)
  106. #define RME96_WCR_THRU_6 (1 << 25)
  107. #define RME96_WCR_THRU_7 (1 << 26)
  108. #define RME96_WCR_DOLBY (1 << 27)
  109. #define RME96_WCR_MONITOR_0 (1 << 28)
  110. #define RME96_WCR_MONITOR_1 (1 << 29)
  111. #define RME96_WCR_ISEL (1 << 30)
  112. #define RME96_WCR_IDIS (1 << 31)
  113. #define RME96_WCR_BITPOS_GAIN_0 2
  114. #define RME96_WCR_BITPOS_GAIN_1 3
  115. #define RME96_WCR_BITPOS_FREQ_0 9
  116. #define RME96_WCR_BITPOS_FREQ_1 10
  117. #define RME96_WCR_BITPOS_INP_0 17
  118. #define RME96_WCR_BITPOS_INP_1 18
  119. #define RME96_WCR_BITPOS_MONITOR_0 28
  120. #define RME96_WCR_BITPOS_MONITOR_1 29
  121. /* Read control register bits */
  122. #define RME96_RCR_AUDIO_ADDR_MASK 0xFFFF
  123. #define RME96_RCR_IRQ_2 (1 << 16)
  124. #define RME96_RCR_T_OUT (1 << 17)
  125. #define RME96_RCR_DEV_ID_0 (1 << 21)
  126. #define RME96_RCR_DEV_ID_1 (1 << 22)
  127. #define RME96_RCR_LOCK (1 << 23)
  128. #define RME96_RCR_VERF (1 << 26)
  129. #define RME96_RCR_F0 (1 << 27)
  130. #define RME96_RCR_F1 (1 << 28)
  131. #define RME96_RCR_F2 (1 << 29)
  132. #define RME96_RCR_AUTOSYNC (1 << 30)
  133. #define RME96_RCR_IRQ (1 << 31)
  134. #define RME96_RCR_BITPOS_F0 27
  135. #define RME96_RCR_BITPOS_F1 28
  136. #define RME96_RCR_BITPOS_F2 29
  137. /* Additional register bits */
  138. #define RME96_AR_WSEL (1 << 0)
  139. #define RME96_AR_ANALOG (1 << 1)
  140. #define RME96_AR_FREQPAD_0 (1 << 2)
  141. #define RME96_AR_FREQPAD_1 (1 << 3)
  142. #define RME96_AR_FREQPAD_2 (1 << 4)
  143. #define RME96_AR_PD2 (1 << 5)
  144. #define RME96_AR_DAC_EN (1 << 6)
  145. #define RME96_AR_CLATCH (1 << 7)
  146. #define RME96_AR_CCLK (1 << 8)
  147. #define RME96_AR_CDATA (1 << 9)
  148. #define RME96_AR_BITPOS_F0 2
  149. #define RME96_AR_BITPOS_F1 3
  150. #define RME96_AR_BITPOS_F2 4
  151. /* Monitor tracks */
  152. #define RME96_MONITOR_TRACKS_1_2 0
  153. #define RME96_MONITOR_TRACKS_3_4 1
  154. #define RME96_MONITOR_TRACKS_5_6 2
  155. #define RME96_MONITOR_TRACKS_7_8 3
  156. /* Attenuation */
  157. #define RME96_ATTENUATION_0 0
  158. #define RME96_ATTENUATION_6 1
  159. #define RME96_ATTENUATION_12 2
  160. #define RME96_ATTENUATION_18 3
  161. /* Input types */
  162. #define RME96_INPUT_OPTICAL 0
  163. #define RME96_INPUT_COAXIAL 1
  164. #define RME96_INPUT_INTERNAL 2
  165. #define RME96_INPUT_XLR 3
  166. #define RME96_INPUT_ANALOG 4
  167. /* Clock modes */
  168. #define RME96_CLOCKMODE_SLAVE 0
  169. #define RME96_CLOCKMODE_MASTER 1
  170. #define RME96_CLOCKMODE_WORDCLOCK 2
  171. /* Block sizes in bytes */
  172. #define RME96_SMALL_BLOCK_SIZE 2048
  173. #define RME96_LARGE_BLOCK_SIZE 8192
  174. /* Volume control */
  175. #define RME96_AD1852_VOL_BITS 14
  176. #define RME96_AD1855_VOL_BITS 10
  177. /* Defines for snd_rme96_trigger */
  178. #define RME96_TB_START_PLAYBACK 1
  179. #define RME96_TB_START_CAPTURE 2
  180. #define RME96_TB_STOP_PLAYBACK 4
  181. #define RME96_TB_STOP_CAPTURE 8
  182. #define RME96_TB_RESET_PLAYPOS 16
  183. #define RME96_TB_RESET_CAPTUREPOS 32
  184. #define RME96_TB_CLEAR_PLAYBACK_IRQ 64
  185. #define RME96_TB_CLEAR_CAPTURE_IRQ 128
  186. #define RME96_RESUME_PLAYBACK (RME96_TB_START_PLAYBACK)
  187. #define RME96_RESUME_CAPTURE (RME96_TB_START_CAPTURE)
  188. #define RME96_RESUME_BOTH (RME96_RESUME_PLAYBACK \
  189. | RME96_RESUME_CAPTURE)
  190. #define RME96_START_PLAYBACK (RME96_TB_START_PLAYBACK \
  191. | RME96_TB_RESET_PLAYPOS)
  192. #define RME96_START_CAPTURE (RME96_TB_START_CAPTURE \
  193. | RME96_TB_RESET_CAPTUREPOS)
  194. #define RME96_START_BOTH (RME96_START_PLAYBACK \
  195. | RME96_START_CAPTURE)
  196. #define RME96_STOP_PLAYBACK (RME96_TB_STOP_PLAYBACK \
  197. | RME96_TB_CLEAR_PLAYBACK_IRQ)
  198. #define RME96_STOP_CAPTURE (RME96_TB_STOP_CAPTURE \
  199. | RME96_TB_CLEAR_CAPTURE_IRQ)
  200. #define RME96_STOP_BOTH (RME96_STOP_PLAYBACK \
  201. | RME96_STOP_CAPTURE)
  202. struct rme96 {
  203. spinlock_t lock;
  204. int irq;
  205. unsigned long port;
  206. void __iomem *iobase;
  207. u32 wcreg; /* cached write control register value */
  208. u32 wcreg_spdif; /* S/PDIF setup */
  209. u32 wcreg_spdif_stream; /* S/PDIF setup (temporary) */
  210. u32 rcreg; /* cached read control register value */
  211. u32 areg; /* cached additional register value */
  212. u16 vol[2]; /* cached volume of analog output */
  213. u8 rev; /* card revision number */
  214. #ifdef CONFIG_PM
  215. u32 playback_pointer;
  216. u32 capture_pointer;
  217. void *playback_suspend_buffer;
  218. void *capture_suspend_buffer;
  219. #endif
  220. struct snd_pcm_substream *playback_substream;
  221. struct snd_pcm_substream *capture_substream;
  222. int playback_frlog; /* log2 of framesize */
  223. int capture_frlog;
  224. size_t playback_periodsize; /* in bytes, zero if not used */
  225. size_t capture_periodsize; /* in bytes, zero if not used */
  226. struct snd_card *card;
  227. struct snd_pcm *spdif_pcm;
  228. struct snd_pcm *adat_pcm;
  229. struct pci_dev *pci;
  230. struct snd_kcontrol *spdif_ctl;
  231. };
  232. static DEFINE_PCI_DEVICE_TABLE(snd_rme96_ids) = {
  233. { PCI_VDEVICE(XILINX, PCI_DEVICE_ID_RME_DIGI96), 0, },
  234. { PCI_VDEVICE(XILINX, PCI_DEVICE_ID_RME_DIGI96_8), 0, },
  235. { PCI_VDEVICE(XILINX, PCI_DEVICE_ID_RME_DIGI96_8_PRO), 0, },
  236. { PCI_VDEVICE(XILINX, PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST), 0, },
  237. { 0, }
  238. };
  239. MODULE_DEVICE_TABLE(pci, snd_rme96_ids);
  240. #define RME96_ISPLAYING(rme96) ((rme96)->wcreg & RME96_WCR_START)
  241. #define RME96_ISRECORDING(rme96) ((rme96)->wcreg & RME96_WCR_START_2)
  242. #define RME96_HAS_ANALOG_IN(rme96) ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST)
  243. #define RME96_HAS_ANALOG_OUT(rme96) ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PRO || \
  244. (rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST)
  245. #define RME96_DAC_IS_1852(rme96) (RME96_HAS_ANALOG_OUT(rme96) && (rme96)->rev >= 4)
  246. #define RME96_DAC_IS_1855(rme96) (((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST && (rme96)->rev < 4) || \
  247. ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PRO && (rme96)->rev == 2))
  248. #define RME96_185X_MAX_OUT(rme96) ((1 << (RME96_DAC_IS_1852(rme96) ? RME96_AD1852_VOL_BITS : RME96_AD1855_VOL_BITS)) - 1)
  249. static int
  250. snd_rme96_playback_prepare(struct snd_pcm_substream *substream);
  251. static int
  252. snd_rme96_capture_prepare(struct snd_pcm_substream *substream);
  253. static int
  254. snd_rme96_playback_trigger(struct snd_pcm_substream *substream,
  255. int cmd);
  256. static int
  257. snd_rme96_capture_trigger(struct snd_pcm_substream *substream,
  258. int cmd);
  259. static snd_pcm_uframes_t
  260. snd_rme96_playback_pointer(struct snd_pcm_substream *substream);
  261. static snd_pcm_uframes_t
  262. snd_rme96_capture_pointer(struct snd_pcm_substream *substream);
  263. static void snd_rme96_proc_init(struct rme96 *rme96);
  264. static int
  265. snd_rme96_create_switches(struct snd_card *card,
  266. struct rme96 *rme96);
  267. static int
  268. snd_rme96_getinputtype(struct rme96 *rme96);
  269. static inline unsigned int
  270. snd_rme96_playback_ptr(struct rme96 *rme96)
  271. {
  272. return (readl(rme96->iobase + RME96_IO_GET_PLAY_POS)
  273. & RME96_RCR_AUDIO_ADDR_MASK) >> rme96->playback_frlog;
  274. }
  275. static inline unsigned int
  276. snd_rme96_capture_ptr(struct rme96 *rme96)
  277. {
  278. return (readl(rme96->iobase + RME96_IO_GET_REC_POS)
  279. & RME96_RCR_AUDIO_ADDR_MASK) >> rme96->capture_frlog;
  280. }
  281. static int
  282. snd_rme96_playback_silence(struct snd_pcm_substream *substream,
  283. int channel, /* not used (interleaved data) */
  284. snd_pcm_uframes_t pos,
  285. snd_pcm_uframes_t count)
  286. {
  287. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  288. count <<= rme96->playback_frlog;
  289. pos <<= rme96->playback_frlog;
  290. memset_io(rme96->iobase + RME96_IO_PLAY_BUFFER + pos,
  291. 0, count);
  292. return 0;
  293. }
  294. static int
  295. snd_rme96_playback_copy(struct snd_pcm_substream *substream,
  296. int channel, /* not used (interleaved data) */
  297. snd_pcm_uframes_t pos,
  298. void __user *src,
  299. snd_pcm_uframes_t count)
  300. {
  301. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  302. count <<= rme96->playback_frlog;
  303. pos <<= rme96->playback_frlog;
  304. copy_from_user_toio(rme96->iobase + RME96_IO_PLAY_BUFFER + pos, src,
  305. count);
  306. return 0;
  307. }
  308. static int
  309. snd_rme96_capture_copy(struct snd_pcm_substream *substream,
  310. int channel, /* not used (interleaved data) */
  311. snd_pcm_uframes_t pos,
  312. void __user *dst,
  313. snd_pcm_uframes_t count)
  314. {
  315. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  316. count <<= rme96->capture_frlog;
  317. pos <<= rme96->capture_frlog;
  318. copy_to_user_fromio(dst, rme96->iobase + RME96_IO_REC_BUFFER + pos,
  319. count);
  320. return 0;
  321. }
  322. /*
  323. * Digital output capabilities (S/PDIF)
  324. */
  325. static struct snd_pcm_hardware snd_rme96_playback_spdif_info =
  326. {
  327. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  328. SNDRV_PCM_INFO_MMAP_VALID |
  329. SNDRV_PCM_INFO_SYNC_START |
  330. SNDRV_PCM_INFO_RESUME |
  331. SNDRV_PCM_INFO_INTERLEAVED |
  332. SNDRV_PCM_INFO_PAUSE),
  333. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  334. SNDRV_PCM_FMTBIT_S32_LE),
  335. .rates = (SNDRV_PCM_RATE_32000 |
  336. SNDRV_PCM_RATE_44100 |
  337. SNDRV_PCM_RATE_48000 |
  338. SNDRV_PCM_RATE_64000 |
  339. SNDRV_PCM_RATE_88200 |
  340. SNDRV_PCM_RATE_96000),
  341. .rate_min = 32000,
  342. .rate_max = 96000,
  343. .channels_min = 2,
  344. .channels_max = 2,
  345. .buffer_bytes_max = RME96_BUFFER_SIZE,
  346. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  347. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  348. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  349. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  350. .fifo_size = 0,
  351. };
  352. /*
  353. * Digital input capabilities (S/PDIF)
  354. */
  355. static struct snd_pcm_hardware snd_rme96_capture_spdif_info =
  356. {
  357. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  358. SNDRV_PCM_INFO_MMAP_VALID |
  359. SNDRV_PCM_INFO_SYNC_START |
  360. SNDRV_PCM_INFO_RESUME |
  361. SNDRV_PCM_INFO_INTERLEAVED |
  362. SNDRV_PCM_INFO_PAUSE),
  363. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  364. SNDRV_PCM_FMTBIT_S32_LE),
  365. .rates = (SNDRV_PCM_RATE_32000 |
  366. SNDRV_PCM_RATE_44100 |
  367. SNDRV_PCM_RATE_48000 |
  368. SNDRV_PCM_RATE_64000 |
  369. SNDRV_PCM_RATE_88200 |
  370. SNDRV_PCM_RATE_96000),
  371. .rate_min = 32000,
  372. .rate_max = 96000,
  373. .channels_min = 2,
  374. .channels_max = 2,
  375. .buffer_bytes_max = RME96_BUFFER_SIZE,
  376. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  377. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  378. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  379. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  380. .fifo_size = 0,
  381. };
  382. /*
  383. * Digital output capabilities (ADAT)
  384. */
  385. static struct snd_pcm_hardware snd_rme96_playback_adat_info =
  386. {
  387. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  388. SNDRV_PCM_INFO_MMAP_VALID |
  389. SNDRV_PCM_INFO_SYNC_START |
  390. SNDRV_PCM_INFO_RESUME |
  391. SNDRV_PCM_INFO_INTERLEAVED |
  392. SNDRV_PCM_INFO_PAUSE),
  393. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  394. SNDRV_PCM_FMTBIT_S32_LE),
  395. .rates = (SNDRV_PCM_RATE_44100 |
  396. SNDRV_PCM_RATE_48000),
  397. .rate_min = 44100,
  398. .rate_max = 48000,
  399. .channels_min = 8,
  400. .channels_max = 8,
  401. .buffer_bytes_max = RME96_BUFFER_SIZE,
  402. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  403. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  404. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  405. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  406. .fifo_size = 0,
  407. };
  408. /*
  409. * Digital input capabilities (ADAT)
  410. */
  411. static struct snd_pcm_hardware snd_rme96_capture_adat_info =
  412. {
  413. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  414. SNDRV_PCM_INFO_MMAP_VALID |
  415. SNDRV_PCM_INFO_SYNC_START |
  416. SNDRV_PCM_INFO_RESUME |
  417. SNDRV_PCM_INFO_INTERLEAVED |
  418. SNDRV_PCM_INFO_PAUSE),
  419. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  420. SNDRV_PCM_FMTBIT_S32_LE),
  421. .rates = (SNDRV_PCM_RATE_44100 |
  422. SNDRV_PCM_RATE_48000),
  423. .rate_min = 44100,
  424. .rate_max = 48000,
  425. .channels_min = 8,
  426. .channels_max = 8,
  427. .buffer_bytes_max = RME96_BUFFER_SIZE,
  428. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  429. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  430. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  431. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  432. .fifo_size = 0,
  433. };
  434. /*
  435. * The CDATA, CCLK and CLATCH bits can be used to write to the SPI interface
  436. * of the AD1852 or AD1852 D/A converter on the board. CDATA must be set up
  437. * on the falling edge of CCLK and be stable on the rising edge. The rising
  438. * edge of CLATCH after the last data bit clocks in the whole data word.
  439. * A fast processor could probably drive the SPI interface faster than the
  440. * DAC can handle (3MHz for the 1855, unknown for the 1852). The udelay(1)
  441. * limits the data rate to 500KHz and only causes a delay of 33 microsecs.
  442. *
  443. * NOTE: increased delay from 1 to 10, since there where problems setting
  444. * the volume.
  445. */
  446. static void
  447. snd_rme96_write_SPI(struct rme96 *rme96, u16 val)
  448. {
  449. int i;
  450. for (i = 0; i < 16; i++) {
  451. if (val & 0x8000) {
  452. rme96->areg |= RME96_AR_CDATA;
  453. } else {
  454. rme96->areg &= ~RME96_AR_CDATA;
  455. }
  456. rme96->areg &= ~(RME96_AR_CCLK | RME96_AR_CLATCH);
  457. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  458. udelay(10);
  459. rme96->areg |= RME96_AR_CCLK;
  460. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  461. udelay(10);
  462. val <<= 1;
  463. }
  464. rme96->areg &= ~(RME96_AR_CCLK | RME96_AR_CDATA);
  465. rme96->areg |= RME96_AR_CLATCH;
  466. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  467. udelay(10);
  468. rme96->areg &= ~RME96_AR_CLATCH;
  469. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  470. }
  471. static void
  472. snd_rme96_apply_dac_volume(struct rme96 *rme96)
  473. {
  474. if (RME96_DAC_IS_1852(rme96)) {
  475. snd_rme96_write_SPI(rme96, (rme96->vol[0] << 2) | 0x0);
  476. snd_rme96_write_SPI(rme96, (rme96->vol[1] << 2) | 0x2);
  477. } else if (RME96_DAC_IS_1855(rme96)) {
  478. snd_rme96_write_SPI(rme96, (rme96->vol[0] & 0x3FF) | 0x000);
  479. snd_rme96_write_SPI(rme96, (rme96->vol[1] & 0x3FF) | 0x400);
  480. }
  481. }
  482. static void
  483. snd_rme96_reset_dac(struct rme96 *rme96)
  484. {
  485. writel(rme96->wcreg | RME96_WCR_PD,
  486. rme96->iobase + RME96_IO_CONTROL_REGISTER);
  487. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  488. }
  489. static int
  490. snd_rme96_getmontracks(struct rme96 *rme96)
  491. {
  492. return ((rme96->wcreg >> RME96_WCR_BITPOS_MONITOR_0) & 1) +
  493. (((rme96->wcreg >> RME96_WCR_BITPOS_MONITOR_1) & 1) << 1);
  494. }
  495. static int
  496. snd_rme96_setmontracks(struct rme96 *rme96,
  497. int montracks)
  498. {
  499. if (montracks & 1) {
  500. rme96->wcreg |= RME96_WCR_MONITOR_0;
  501. } else {
  502. rme96->wcreg &= ~RME96_WCR_MONITOR_0;
  503. }
  504. if (montracks & 2) {
  505. rme96->wcreg |= RME96_WCR_MONITOR_1;
  506. } else {
  507. rme96->wcreg &= ~RME96_WCR_MONITOR_1;
  508. }
  509. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  510. return 0;
  511. }
  512. static int
  513. snd_rme96_getattenuation(struct rme96 *rme96)
  514. {
  515. return ((rme96->wcreg >> RME96_WCR_BITPOS_GAIN_0) & 1) +
  516. (((rme96->wcreg >> RME96_WCR_BITPOS_GAIN_1) & 1) << 1);
  517. }
  518. static int
  519. snd_rme96_setattenuation(struct rme96 *rme96,
  520. int attenuation)
  521. {
  522. switch (attenuation) {
  523. case 0:
  524. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_GAIN_0) &
  525. ~RME96_WCR_GAIN_1;
  526. break;
  527. case 1:
  528. rme96->wcreg = (rme96->wcreg | RME96_WCR_GAIN_0) &
  529. ~RME96_WCR_GAIN_1;
  530. break;
  531. case 2:
  532. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_GAIN_0) |
  533. RME96_WCR_GAIN_1;
  534. break;
  535. case 3:
  536. rme96->wcreg = (rme96->wcreg | RME96_WCR_GAIN_0) |
  537. RME96_WCR_GAIN_1;
  538. break;
  539. default:
  540. return -EINVAL;
  541. }
  542. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  543. return 0;
  544. }
  545. static int
  546. snd_rme96_capture_getrate(struct rme96 *rme96,
  547. int *is_adat)
  548. {
  549. int n, rate;
  550. *is_adat = 0;
  551. if (rme96->areg & RME96_AR_ANALOG) {
  552. /* Analog input, overrides S/PDIF setting */
  553. n = ((rme96->areg >> RME96_AR_BITPOS_F0) & 1) +
  554. (((rme96->areg >> RME96_AR_BITPOS_F1) & 1) << 1);
  555. switch (n) {
  556. case 1:
  557. rate = 32000;
  558. break;
  559. case 2:
  560. rate = 44100;
  561. break;
  562. case 3:
  563. rate = 48000;
  564. break;
  565. default:
  566. return -1;
  567. }
  568. return (rme96->areg & RME96_AR_BITPOS_F2) ? rate << 1 : rate;
  569. }
  570. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  571. if (rme96->rcreg & RME96_RCR_LOCK) {
  572. /* ADAT rate */
  573. *is_adat = 1;
  574. if (rme96->rcreg & RME96_RCR_T_OUT) {
  575. return 48000;
  576. }
  577. return 44100;
  578. }
  579. if (rme96->rcreg & RME96_RCR_VERF) {
  580. return -1;
  581. }
  582. /* S/PDIF rate */
  583. n = ((rme96->rcreg >> RME96_RCR_BITPOS_F0) & 1) +
  584. (((rme96->rcreg >> RME96_RCR_BITPOS_F1) & 1) << 1) +
  585. (((rme96->rcreg >> RME96_RCR_BITPOS_F2) & 1) << 2);
  586. switch (n) {
  587. case 0:
  588. if (rme96->rcreg & RME96_RCR_T_OUT) {
  589. return 64000;
  590. }
  591. return -1;
  592. case 3: return 96000;
  593. case 4: return 88200;
  594. case 5: return 48000;
  595. case 6: return 44100;
  596. case 7: return 32000;
  597. default:
  598. break;
  599. }
  600. return -1;
  601. }
  602. static int
  603. snd_rme96_playback_getrate(struct rme96 *rme96)
  604. {
  605. int rate, dummy;
  606. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  607. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  608. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  609. {
  610. /* slave clock */
  611. return rate;
  612. }
  613. rate = ((rme96->wcreg >> RME96_WCR_BITPOS_FREQ_0) & 1) +
  614. (((rme96->wcreg >> RME96_WCR_BITPOS_FREQ_1) & 1) << 1);
  615. switch (rate) {
  616. case 1:
  617. rate = 32000;
  618. break;
  619. case 2:
  620. rate = 44100;
  621. break;
  622. case 3:
  623. rate = 48000;
  624. break;
  625. default:
  626. return -1;
  627. }
  628. return (rme96->wcreg & RME96_WCR_DS) ? rate << 1 : rate;
  629. }
  630. static int
  631. snd_rme96_playback_setrate(struct rme96 *rme96,
  632. int rate)
  633. {
  634. int ds;
  635. ds = rme96->wcreg & RME96_WCR_DS;
  636. switch (rate) {
  637. case 32000:
  638. rme96->wcreg &= ~RME96_WCR_DS;
  639. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) &
  640. ~RME96_WCR_FREQ_1;
  641. break;
  642. case 44100:
  643. rme96->wcreg &= ~RME96_WCR_DS;
  644. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_1) &
  645. ~RME96_WCR_FREQ_0;
  646. break;
  647. case 48000:
  648. rme96->wcreg &= ~RME96_WCR_DS;
  649. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) |
  650. RME96_WCR_FREQ_1;
  651. break;
  652. case 64000:
  653. rme96->wcreg |= RME96_WCR_DS;
  654. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) &
  655. ~RME96_WCR_FREQ_1;
  656. break;
  657. case 88200:
  658. rme96->wcreg |= RME96_WCR_DS;
  659. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_1) &
  660. ~RME96_WCR_FREQ_0;
  661. break;
  662. case 96000:
  663. rme96->wcreg |= RME96_WCR_DS;
  664. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) |
  665. RME96_WCR_FREQ_1;
  666. break;
  667. default:
  668. return -EINVAL;
  669. }
  670. if ((!ds && rme96->wcreg & RME96_WCR_DS) ||
  671. (ds && !(rme96->wcreg & RME96_WCR_DS)))
  672. {
  673. /* change to/from double-speed: reset the DAC (if available) */
  674. snd_rme96_reset_dac(rme96);
  675. } else {
  676. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  677. }
  678. return 0;
  679. }
  680. static int
  681. snd_rme96_capture_analog_setrate(struct rme96 *rme96,
  682. int rate)
  683. {
  684. switch (rate) {
  685. case 32000:
  686. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) &
  687. ~RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  688. break;
  689. case 44100:
  690. rme96->areg = ((rme96->areg & ~RME96_AR_FREQPAD_0) |
  691. RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  692. break;
  693. case 48000:
  694. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) |
  695. RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  696. break;
  697. case 64000:
  698. if (rme96->rev < 4) {
  699. return -EINVAL;
  700. }
  701. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) &
  702. ~RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  703. break;
  704. case 88200:
  705. if (rme96->rev < 4) {
  706. return -EINVAL;
  707. }
  708. rme96->areg = ((rme96->areg & ~RME96_AR_FREQPAD_0) |
  709. RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  710. break;
  711. case 96000:
  712. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) |
  713. RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  714. break;
  715. default:
  716. return -EINVAL;
  717. }
  718. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  719. return 0;
  720. }
  721. static int
  722. snd_rme96_setclockmode(struct rme96 *rme96,
  723. int mode)
  724. {
  725. switch (mode) {
  726. case RME96_CLOCKMODE_SLAVE:
  727. /* AutoSync */
  728. rme96->wcreg &= ~RME96_WCR_MASTER;
  729. rme96->areg &= ~RME96_AR_WSEL;
  730. break;
  731. case RME96_CLOCKMODE_MASTER:
  732. /* Internal */
  733. rme96->wcreg |= RME96_WCR_MASTER;
  734. rme96->areg &= ~RME96_AR_WSEL;
  735. break;
  736. case RME96_CLOCKMODE_WORDCLOCK:
  737. /* Word clock is a master mode */
  738. rme96->wcreg |= RME96_WCR_MASTER;
  739. rme96->areg |= RME96_AR_WSEL;
  740. break;
  741. default:
  742. return -EINVAL;
  743. }
  744. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  745. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  746. return 0;
  747. }
  748. static int
  749. snd_rme96_getclockmode(struct rme96 *rme96)
  750. {
  751. if (rme96->areg & RME96_AR_WSEL) {
  752. return RME96_CLOCKMODE_WORDCLOCK;
  753. }
  754. return (rme96->wcreg & RME96_WCR_MASTER) ? RME96_CLOCKMODE_MASTER :
  755. RME96_CLOCKMODE_SLAVE;
  756. }
  757. static int
  758. snd_rme96_setinputtype(struct rme96 *rme96,
  759. int type)
  760. {
  761. int n;
  762. switch (type) {
  763. case RME96_INPUT_OPTICAL:
  764. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_INP_0) &
  765. ~RME96_WCR_INP_1;
  766. break;
  767. case RME96_INPUT_COAXIAL:
  768. rme96->wcreg = (rme96->wcreg | RME96_WCR_INP_0) &
  769. ~RME96_WCR_INP_1;
  770. break;
  771. case RME96_INPUT_INTERNAL:
  772. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_INP_0) |
  773. RME96_WCR_INP_1;
  774. break;
  775. case RME96_INPUT_XLR:
  776. if ((rme96->pci->device != PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST &&
  777. rme96->pci->device != PCI_DEVICE_ID_RME_DIGI96_8_PRO) ||
  778. (rme96->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST &&
  779. rme96->rev > 4))
  780. {
  781. /* Only Digi96/8 PRO and Digi96/8 PAD supports XLR */
  782. return -EINVAL;
  783. }
  784. rme96->wcreg = (rme96->wcreg | RME96_WCR_INP_0) |
  785. RME96_WCR_INP_1;
  786. break;
  787. case RME96_INPUT_ANALOG:
  788. if (!RME96_HAS_ANALOG_IN(rme96)) {
  789. return -EINVAL;
  790. }
  791. rme96->areg |= RME96_AR_ANALOG;
  792. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  793. if (rme96->rev < 4) {
  794. /*
  795. * Revision less than 004 does not support 64 and
  796. * 88.2 kHz
  797. */
  798. if (snd_rme96_capture_getrate(rme96, &n) == 88200) {
  799. snd_rme96_capture_analog_setrate(rme96, 44100);
  800. }
  801. if (snd_rme96_capture_getrate(rme96, &n) == 64000) {
  802. snd_rme96_capture_analog_setrate(rme96, 32000);
  803. }
  804. }
  805. return 0;
  806. default:
  807. return -EINVAL;
  808. }
  809. if (type != RME96_INPUT_ANALOG && RME96_HAS_ANALOG_IN(rme96)) {
  810. rme96->areg &= ~RME96_AR_ANALOG;
  811. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  812. }
  813. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  814. return 0;
  815. }
  816. static int
  817. snd_rme96_getinputtype(struct rme96 *rme96)
  818. {
  819. if (rme96->areg & RME96_AR_ANALOG) {
  820. return RME96_INPUT_ANALOG;
  821. }
  822. return ((rme96->wcreg >> RME96_WCR_BITPOS_INP_0) & 1) +
  823. (((rme96->wcreg >> RME96_WCR_BITPOS_INP_1) & 1) << 1);
  824. }
  825. static void
  826. snd_rme96_setframelog(struct rme96 *rme96,
  827. int n_channels,
  828. int is_playback)
  829. {
  830. int frlog;
  831. if (n_channels == 2) {
  832. frlog = 1;
  833. } else {
  834. /* assume 8 channels */
  835. frlog = 3;
  836. }
  837. if (is_playback) {
  838. frlog += (rme96->wcreg & RME96_WCR_MODE24) ? 2 : 1;
  839. rme96->playback_frlog = frlog;
  840. } else {
  841. frlog += (rme96->wcreg & RME96_WCR_MODE24_2) ? 2 : 1;
  842. rme96->capture_frlog = frlog;
  843. }
  844. }
  845. static int
  846. snd_rme96_playback_setformat(struct rme96 *rme96,
  847. int format)
  848. {
  849. switch (format) {
  850. case SNDRV_PCM_FORMAT_S16_LE:
  851. rme96->wcreg &= ~RME96_WCR_MODE24;
  852. break;
  853. case SNDRV_PCM_FORMAT_S32_LE:
  854. rme96->wcreg |= RME96_WCR_MODE24;
  855. break;
  856. default:
  857. return -EINVAL;
  858. }
  859. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  860. return 0;
  861. }
  862. static int
  863. snd_rme96_capture_setformat(struct rme96 *rme96,
  864. int format)
  865. {
  866. switch (format) {
  867. case SNDRV_PCM_FORMAT_S16_LE:
  868. rme96->wcreg &= ~RME96_WCR_MODE24_2;
  869. break;
  870. case SNDRV_PCM_FORMAT_S32_LE:
  871. rme96->wcreg |= RME96_WCR_MODE24_2;
  872. break;
  873. default:
  874. return -EINVAL;
  875. }
  876. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  877. return 0;
  878. }
  879. static void
  880. snd_rme96_set_period_properties(struct rme96 *rme96,
  881. size_t period_bytes)
  882. {
  883. switch (period_bytes) {
  884. case RME96_LARGE_BLOCK_SIZE:
  885. rme96->wcreg &= ~RME96_WCR_ISEL;
  886. break;
  887. case RME96_SMALL_BLOCK_SIZE:
  888. rme96->wcreg |= RME96_WCR_ISEL;
  889. break;
  890. default:
  891. snd_BUG();
  892. break;
  893. }
  894. rme96->wcreg &= ~RME96_WCR_IDIS;
  895. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  896. }
  897. static int
  898. snd_rme96_playback_hw_params(struct snd_pcm_substream *substream,
  899. struct snd_pcm_hw_params *params)
  900. {
  901. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  902. struct snd_pcm_runtime *runtime = substream->runtime;
  903. int err, rate, dummy;
  904. runtime->dma_area = (void __force *)(rme96->iobase +
  905. RME96_IO_PLAY_BUFFER);
  906. runtime->dma_addr = rme96->port + RME96_IO_PLAY_BUFFER;
  907. runtime->dma_bytes = RME96_BUFFER_SIZE;
  908. spin_lock_irq(&rme96->lock);
  909. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  910. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  911. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  912. {
  913. /* slave clock */
  914. if ((int)params_rate(params) != rate) {
  915. spin_unlock_irq(&rme96->lock);
  916. return -EIO;
  917. }
  918. } else if ((err = snd_rme96_playback_setrate(rme96, params_rate(params))) < 0) {
  919. spin_unlock_irq(&rme96->lock);
  920. return err;
  921. }
  922. if ((err = snd_rme96_playback_setformat(rme96, params_format(params))) < 0) {
  923. spin_unlock_irq(&rme96->lock);
  924. return err;
  925. }
  926. snd_rme96_setframelog(rme96, params_channels(params), 1);
  927. if (rme96->capture_periodsize != 0) {
  928. if (params_period_size(params) << rme96->playback_frlog !=
  929. rme96->capture_periodsize)
  930. {
  931. spin_unlock_irq(&rme96->lock);
  932. return -EBUSY;
  933. }
  934. }
  935. rme96->playback_periodsize =
  936. params_period_size(params) << rme96->playback_frlog;
  937. snd_rme96_set_period_properties(rme96, rme96->playback_periodsize);
  938. /* S/PDIF setup */
  939. if ((rme96->wcreg & RME96_WCR_ADAT) == 0) {
  940. rme96->wcreg &= ~(RME96_WCR_PRO | RME96_WCR_DOLBY | RME96_WCR_EMP);
  941. writel(rme96->wcreg |= rme96->wcreg_spdif_stream, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  942. }
  943. spin_unlock_irq(&rme96->lock);
  944. return 0;
  945. }
  946. static int
  947. snd_rme96_capture_hw_params(struct snd_pcm_substream *substream,
  948. struct snd_pcm_hw_params *params)
  949. {
  950. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  951. struct snd_pcm_runtime *runtime = substream->runtime;
  952. int err, isadat, rate;
  953. runtime->dma_area = (void __force *)(rme96->iobase +
  954. RME96_IO_REC_BUFFER);
  955. runtime->dma_addr = rme96->port + RME96_IO_REC_BUFFER;
  956. runtime->dma_bytes = RME96_BUFFER_SIZE;
  957. spin_lock_irq(&rme96->lock);
  958. if ((err = snd_rme96_capture_setformat(rme96, params_format(params))) < 0) {
  959. spin_unlock_irq(&rme96->lock);
  960. return err;
  961. }
  962. if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  963. if ((err = snd_rme96_capture_analog_setrate(rme96,
  964. params_rate(params))) < 0)
  965. {
  966. spin_unlock_irq(&rme96->lock);
  967. return err;
  968. }
  969. } else if ((rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0) {
  970. if ((int)params_rate(params) != rate) {
  971. spin_unlock_irq(&rme96->lock);
  972. return -EIO;
  973. }
  974. if ((isadat && runtime->hw.channels_min == 2) ||
  975. (!isadat && runtime->hw.channels_min == 8))
  976. {
  977. spin_unlock_irq(&rme96->lock);
  978. return -EIO;
  979. }
  980. }
  981. snd_rme96_setframelog(rme96, params_channels(params), 0);
  982. if (rme96->playback_periodsize != 0) {
  983. if (params_period_size(params) << rme96->capture_frlog !=
  984. rme96->playback_periodsize)
  985. {
  986. spin_unlock_irq(&rme96->lock);
  987. return -EBUSY;
  988. }
  989. }
  990. rme96->capture_periodsize =
  991. params_period_size(params) << rme96->capture_frlog;
  992. snd_rme96_set_period_properties(rme96, rme96->capture_periodsize);
  993. spin_unlock_irq(&rme96->lock);
  994. return 0;
  995. }
  996. static void
  997. snd_rme96_trigger(struct rme96 *rme96,
  998. int op)
  999. {
  1000. if (op & RME96_TB_RESET_PLAYPOS)
  1001. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  1002. if (op & RME96_TB_RESET_CAPTUREPOS)
  1003. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  1004. if (op & RME96_TB_CLEAR_PLAYBACK_IRQ) {
  1005. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1006. if (rme96->rcreg & RME96_RCR_IRQ)
  1007. writel(0, rme96->iobase + RME96_IO_CONFIRM_PLAY_IRQ);
  1008. }
  1009. if (op & RME96_TB_CLEAR_CAPTURE_IRQ) {
  1010. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1011. if (rme96->rcreg & RME96_RCR_IRQ_2)
  1012. writel(0, rme96->iobase + RME96_IO_CONFIRM_REC_IRQ);
  1013. }
  1014. if (op & RME96_TB_START_PLAYBACK)
  1015. rme96->wcreg |= RME96_WCR_START;
  1016. if (op & RME96_TB_STOP_PLAYBACK)
  1017. rme96->wcreg &= ~RME96_WCR_START;
  1018. if (op & RME96_TB_START_CAPTURE)
  1019. rme96->wcreg |= RME96_WCR_START_2;
  1020. if (op & RME96_TB_STOP_CAPTURE)
  1021. rme96->wcreg &= ~RME96_WCR_START_2;
  1022. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1023. }
  1024. static irqreturn_t
  1025. snd_rme96_interrupt(int irq,
  1026. void *dev_id)
  1027. {
  1028. struct rme96 *rme96 = (struct rme96 *)dev_id;
  1029. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1030. /* fastpath out, to ease interrupt sharing */
  1031. if (!((rme96->rcreg & RME96_RCR_IRQ) ||
  1032. (rme96->rcreg & RME96_RCR_IRQ_2)))
  1033. {
  1034. return IRQ_NONE;
  1035. }
  1036. if (rme96->rcreg & RME96_RCR_IRQ) {
  1037. /* playback */
  1038. snd_pcm_period_elapsed(rme96->playback_substream);
  1039. writel(0, rme96->iobase + RME96_IO_CONFIRM_PLAY_IRQ);
  1040. }
  1041. if (rme96->rcreg & RME96_RCR_IRQ_2) {
  1042. /* capture */
  1043. snd_pcm_period_elapsed(rme96->capture_substream);
  1044. writel(0, rme96->iobase + RME96_IO_CONFIRM_REC_IRQ);
  1045. }
  1046. return IRQ_HANDLED;
  1047. }
  1048. static unsigned int period_bytes[] = { RME96_SMALL_BLOCK_SIZE, RME96_LARGE_BLOCK_SIZE };
  1049. static struct snd_pcm_hw_constraint_list hw_constraints_period_bytes = {
  1050. .count = ARRAY_SIZE(period_bytes),
  1051. .list = period_bytes,
  1052. .mask = 0
  1053. };
  1054. static void
  1055. rme96_set_buffer_size_constraint(struct rme96 *rme96,
  1056. struct snd_pcm_runtime *runtime)
  1057. {
  1058. unsigned int size;
  1059. snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
  1060. RME96_BUFFER_SIZE, RME96_BUFFER_SIZE);
  1061. if ((size = rme96->playback_periodsize) != 0 ||
  1062. (size = rme96->capture_periodsize) != 0)
  1063. snd_pcm_hw_constraint_minmax(runtime,
  1064. SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1065. size, size);
  1066. else
  1067. snd_pcm_hw_constraint_list(runtime, 0,
  1068. SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1069. &hw_constraints_period_bytes);
  1070. }
  1071. static int
  1072. snd_rme96_playback_spdif_open(struct snd_pcm_substream *substream)
  1073. {
  1074. int rate, dummy;
  1075. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1076. struct snd_pcm_runtime *runtime = substream->runtime;
  1077. snd_pcm_set_sync(substream);
  1078. spin_lock_irq(&rme96->lock);
  1079. if (rme96->playback_substream != NULL) {
  1080. spin_unlock_irq(&rme96->lock);
  1081. return -EBUSY;
  1082. }
  1083. rme96->wcreg &= ~RME96_WCR_ADAT;
  1084. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1085. rme96->playback_substream = substream;
  1086. spin_unlock_irq(&rme96->lock);
  1087. runtime->hw = snd_rme96_playback_spdif_info;
  1088. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  1089. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1090. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  1091. {
  1092. /* slave clock */
  1093. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1094. runtime->hw.rate_min = rate;
  1095. runtime->hw.rate_max = rate;
  1096. }
  1097. rme96_set_buffer_size_constraint(rme96, runtime);
  1098. rme96->wcreg_spdif_stream = rme96->wcreg_spdif;
  1099. rme96->spdif_ctl->vd[0].access &= ~SNDRV_CTL_ELEM_ACCESS_INACTIVE;
  1100. snd_ctl_notify(rme96->card, SNDRV_CTL_EVENT_MASK_VALUE |
  1101. SNDRV_CTL_EVENT_MASK_INFO, &rme96->spdif_ctl->id);
  1102. return 0;
  1103. }
  1104. static int
  1105. snd_rme96_capture_spdif_open(struct snd_pcm_substream *substream)
  1106. {
  1107. int isadat, rate;
  1108. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1109. struct snd_pcm_runtime *runtime = substream->runtime;
  1110. snd_pcm_set_sync(substream);
  1111. runtime->hw = snd_rme96_capture_spdif_info;
  1112. if (snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1113. (rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0)
  1114. {
  1115. if (isadat) {
  1116. return -EIO;
  1117. }
  1118. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1119. runtime->hw.rate_min = rate;
  1120. runtime->hw.rate_max = rate;
  1121. }
  1122. spin_lock_irq(&rme96->lock);
  1123. if (rme96->capture_substream != NULL) {
  1124. spin_unlock_irq(&rme96->lock);
  1125. return -EBUSY;
  1126. }
  1127. rme96->capture_substream = substream;
  1128. spin_unlock_irq(&rme96->lock);
  1129. rme96_set_buffer_size_constraint(rme96, runtime);
  1130. return 0;
  1131. }
  1132. static int
  1133. snd_rme96_playback_adat_open(struct snd_pcm_substream *substream)
  1134. {
  1135. int rate, dummy;
  1136. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1137. struct snd_pcm_runtime *runtime = substream->runtime;
  1138. snd_pcm_set_sync(substream);
  1139. spin_lock_irq(&rme96->lock);
  1140. if (rme96->playback_substream != NULL) {
  1141. spin_unlock_irq(&rme96->lock);
  1142. return -EBUSY;
  1143. }
  1144. rme96->wcreg |= RME96_WCR_ADAT;
  1145. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1146. rme96->playback_substream = substream;
  1147. spin_unlock_irq(&rme96->lock);
  1148. runtime->hw = snd_rme96_playback_adat_info;
  1149. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  1150. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1151. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  1152. {
  1153. /* slave clock */
  1154. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1155. runtime->hw.rate_min = rate;
  1156. runtime->hw.rate_max = rate;
  1157. }
  1158. rme96_set_buffer_size_constraint(rme96, runtime);
  1159. return 0;
  1160. }
  1161. static int
  1162. snd_rme96_capture_adat_open(struct snd_pcm_substream *substream)
  1163. {
  1164. int isadat, rate;
  1165. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1166. struct snd_pcm_runtime *runtime = substream->runtime;
  1167. snd_pcm_set_sync(substream);
  1168. runtime->hw = snd_rme96_capture_adat_info;
  1169. if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  1170. /* makes no sense to use analog input. Note that analog
  1171. expension cards AEB4/8-I are RME96_INPUT_INTERNAL */
  1172. return -EIO;
  1173. }
  1174. if ((rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0) {
  1175. if (!isadat) {
  1176. return -EIO;
  1177. }
  1178. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1179. runtime->hw.rate_min = rate;
  1180. runtime->hw.rate_max = rate;
  1181. }
  1182. spin_lock_irq(&rme96->lock);
  1183. if (rme96->capture_substream != NULL) {
  1184. spin_unlock_irq(&rme96->lock);
  1185. return -EBUSY;
  1186. }
  1187. rme96->capture_substream = substream;
  1188. spin_unlock_irq(&rme96->lock);
  1189. rme96_set_buffer_size_constraint(rme96, runtime);
  1190. return 0;
  1191. }
  1192. static int
  1193. snd_rme96_playback_close(struct snd_pcm_substream *substream)
  1194. {
  1195. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1196. int spdif = 0;
  1197. spin_lock_irq(&rme96->lock);
  1198. if (RME96_ISPLAYING(rme96)) {
  1199. snd_rme96_trigger(rme96, RME96_STOP_PLAYBACK);
  1200. }
  1201. rme96->playback_substream = NULL;
  1202. rme96->playback_periodsize = 0;
  1203. spdif = (rme96->wcreg & RME96_WCR_ADAT) == 0;
  1204. spin_unlock_irq(&rme96->lock);
  1205. if (spdif) {
  1206. rme96->spdif_ctl->vd[0].access |= SNDRV_CTL_ELEM_ACCESS_INACTIVE;
  1207. snd_ctl_notify(rme96->card, SNDRV_CTL_EVENT_MASK_VALUE |
  1208. SNDRV_CTL_EVENT_MASK_INFO, &rme96->spdif_ctl->id);
  1209. }
  1210. return 0;
  1211. }
  1212. static int
  1213. snd_rme96_capture_close(struct snd_pcm_substream *substream)
  1214. {
  1215. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1216. spin_lock_irq(&rme96->lock);
  1217. if (RME96_ISRECORDING(rme96)) {
  1218. snd_rme96_trigger(rme96, RME96_STOP_CAPTURE);
  1219. }
  1220. rme96->capture_substream = NULL;
  1221. rme96->capture_periodsize = 0;
  1222. spin_unlock_irq(&rme96->lock);
  1223. return 0;
  1224. }
  1225. static int
  1226. snd_rme96_playback_prepare(struct snd_pcm_substream *substream)
  1227. {
  1228. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1229. spin_lock_irq(&rme96->lock);
  1230. if (RME96_ISPLAYING(rme96)) {
  1231. snd_rme96_trigger(rme96, RME96_STOP_PLAYBACK);
  1232. }
  1233. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  1234. spin_unlock_irq(&rme96->lock);
  1235. return 0;
  1236. }
  1237. static int
  1238. snd_rme96_capture_prepare(struct snd_pcm_substream *substream)
  1239. {
  1240. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1241. spin_lock_irq(&rme96->lock);
  1242. if (RME96_ISRECORDING(rme96)) {
  1243. snd_rme96_trigger(rme96, RME96_STOP_CAPTURE);
  1244. }
  1245. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  1246. spin_unlock_irq(&rme96->lock);
  1247. return 0;
  1248. }
  1249. static int
  1250. snd_rme96_playback_trigger(struct snd_pcm_substream *substream,
  1251. int cmd)
  1252. {
  1253. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1254. struct snd_pcm_substream *s;
  1255. bool sync;
  1256. snd_pcm_group_for_each_entry(s, substream) {
  1257. if (snd_pcm_substream_chip(s) == rme96)
  1258. snd_pcm_trigger_done(s, substream);
  1259. }
  1260. sync = (rme96->playback_substream && rme96->capture_substream) &&
  1261. (rme96->playback_substream->group ==
  1262. rme96->capture_substream->group);
  1263. switch (cmd) {
  1264. case SNDRV_PCM_TRIGGER_START:
  1265. if (!RME96_ISPLAYING(rme96)) {
  1266. if (substream != rme96->playback_substream)
  1267. return -EBUSY;
  1268. snd_rme96_trigger(rme96, sync ? RME96_START_BOTH
  1269. : RME96_START_PLAYBACK);
  1270. }
  1271. break;
  1272. case SNDRV_PCM_TRIGGER_SUSPEND:
  1273. case SNDRV_PCM_TRIGGER_STOP:
  1274. if (RME96_ISPLAYING(rme96)) {
  1275. if (substream != rme96->playback_substream)
  1276. return -EBUSY;
  1277. snd_rme96_trigger(rme96, sync ? RME96_STOP_BOTH
  1278. : RME96_STOP_PLAYBACK);
  1279. }
  1280. break;
  1281. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1282. if (RME96_ISPLAYING(rme96))
  1283. snd_rme96_trigger(rme96, sync ? RME96_STOP_BOTH
  1284. : RME96_STOP_PLAYBACK);
  1285. break;
  1286. case SNDRV_PCM_TRIGGER_RESUME:
  1287. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1288. if (!RME96_ISPLAYING(rme96))
  1289. snd_rme96_trigger(rme96, sync ? RME96_RESUME_BOTH
  1290. : RME96_RESUME_PLAYBACK);
  1291. break;
  1292. default:
  1293. return -EINVAL;
  1294. }
  1295. return 0;
  1296. }
  1297. static int
  1298. snd_rme96_capture_trigger(struct snd_pcm_substream *substream,
  1299. int cmd)
  1300. {
  1301. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1302. struct snd_pcm_substream *s;
  1303. bool sync;
  1304. snd_pcm_group_for_each_entry(s, substream) {
  1305. if (snd_pcm_substream_chip(s) == rme96)
  1306. snd_pcm_trigger_done(s, substream);
  1307. }
  1308. sync = (rme96->playback_substream && rme96->capture_substream) &&
  1309. (rme96->playback_substream->group ==
  1310. rme96->capture_substream->group);
  1311. switch (cmd) {
  1312. case SNDRV_PCM_TRIGGER_START:
  1313. if (!RME96_ISRECORDING(rme96)) {
  1314. if (substream != rme96->capture_substream)
  1315. return -EBUSY;
  1316. snd_rme96_trigger(rme96, sync ? RME96_START_BOTH
  1317. : RME96_START_CAPTURE);
  1318. }
  1319. break;
  1320. case SNDRV_PCM_TRIGGER_SUSPEND:
  1321. case SNDRV_PCM_TRIGGER_STOP:
  1322. if (RME96_ISRECORDING(rme96)) {
  1323. if (substream != rme96->capture_substream)
  1324. return -EBUSY;
  1325. snd_rme96_trigger(rme96, sync ? RME96_STOP_BOTH
  1326. : RME96_STOP_CAPTURE);
  1327. }
  1328. break;
  1329. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1330. if (RME96_ISRECORDING(rme96))
  1331. snd_rme96_trigger(rme96, sync ? RME96_STOP_BOTH
  1332. : RME96_STOP_CAPTURE);
  1333. break;
  1334. case SNDRV_PCM_TRIGGER_RESUME:
  1335. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1336. if (!RME96_ISRECORDING(rme96))
  1337. snd_rme96_trigger(rme96, sync ? RME96_RESUME_BOTH
  1338. : RME96_RESUME_CAPTURE);
  1339. break;
  1340. default:
  1341. return -EINVAL;
  1342. }
  1343. return 0;
  1344. }
  1345. static snd_pcm_uframes_t
  1346. snd_rme96_playback_pointer(struct snd_pcm_substream *substream)
  1347. {
  1348. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1349. return snd_rme96_playback_ptr(rme96);
  1350. }
  1351. static snd_pcm_uframes_t
  1352. snd_rme96_capture_pointer(struct snd_pcm_substream *substream)
  1353. {
  1354. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1355. return snd_rme96_capture_ptr(rme96);
  1356. }
  1357. static struct snd_pcm_ops snd_rme96_playback_spdif_ops = {
  1358. .open = snd_rme96_playback_spdif_open,
  1359. .close = snd_rme96_playback_close,
  1360. .ioctl = snd_pcm_lib_ioctl,
  1361. .hw_params = snd_rme96_playback_hw_params,
  1362. .prepare = snd_rme96_playback_prepare,
  1363. .trigger = snd_rme96_playback_trigger,
  1364. .pointer = snd_rme96_playback_pointer,
  1365. .copy = snd_rme96_playback_copy,
  1366. .silence = snd_rme96_playback_silence,
  1367. .mmap = snd_pcm_lib_mmap_iomem,
  1368. };
  1369. static struct snd_pcm_ops snd_rme96_capture_spdif_ops = {
  1370. .open = snd_rme96_capture_spdif_open,
  1371. .close = snd_rme96_capture_close,
  1372. .ioctl = snd_pcm_lib_ioctl,
  1373. .hw_params = snd_rme96_capture_hw_params,
  1374. .prepare = snd_rme96_capture_prepare,
  1375. .trigger = snd_rme96_capture_trigger,
  1376. .pointer = snd_rme96_capture_pointer,
  1377. .copy = snd_rme96_capture_copy,
  1378. .mmap = snd_pcm_lib_mmap_iomem,
  1379. };
  1380. static struct snd_pcm_ops snd_rme96_playback_adat_ops = {
  1381. .open = snd_rme96_playback_adat_open,
  1382. .close = snd_rme96_playback_close,
  1383. .ioctl = snd_pcm_lib_ioctl,
  1384. .hw_params = snd_rme96_playback_hw_params,
  1385. .prepare = snd_rme96_playback_prepare,
  1386. .trigger = snd_rme96_playback_trigger,
  1387. .pointer = snd_rme96_playback_pointer,
  1388. .copy = snd_rme96_playback_copy,
  1389. .silence = snd_rme96_playback_silence,
  1390. .mmap = snd_pcm_lib_mmap_iomem,
  1391. };
  1392. static struct snd_pcm_ops snd_rme96_capture_adat_ops = {
  1393. .open = snd_rme96_capture_adat_open,
  1394. .close = snd_rme96_capture_close,
  1395. .ioctl = snd_pcm_lib_ioctl,
  1396. .hw_params = snd_rme96_capture_hw_params,
  1397. .prepare = snd_rme96_capture_prepare,
  1398. .trigger = snd_rme96_capture_trigger,
  1399. .pointer = snd_rme96_capture_pointer,
  1400. .copy = snd_rme96_capture_copy,
  1401. .mmap = snd_pcm_lib_mmap_iomem,
  1402. };
  1403. static void
  1404. snd_rme96_free(void *private_data)
  1405. {
  1406. struct rme96 *rme96 = (struct rme96 *)private_data;
  1407. if (rme96 == NULL) {
  1408. return;
  1409. }
  1410. if (rme96->irq >= 0) {
  1411. snd_rme96_trigger(rme96, RME96_STOP_BOTH);
  1412. rme96->areg &= ~RME96_AR_DAC_EN;
  1413. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1414. free_irq(rme96->irq, (void *)rme96);
  1415. rme96->irq = -1;
  1416. }
  1417. if (rme96->iobase) {
  1418. iounmap(rme96->iobase);
  1419. rme96->iobase = NULL;
  1420. }
  1421. if (rme96->port) {
  1422. pci_release_regions(rme96->pci);
  1423. rme96->port = 0;
  1424. }
  1425. #ifdef CONFIG_PM
  1426. vfree(rme96->playback_suspend_buffer);
  1427. vfree(rme96->capture_suspend_buffer);
  1428. #endif
  1429. pci_disable_device(rme96->pci);
  1430. }
  1431. static void
  1432. snd_rme96_free_spdif_pcm(struct snd_pcm *pcm)
  1433. {
  1434. struct rme96 *rme96 = pcm->private_data;
  1435. rme96->spdif_pcm = NULL;
  1436. }
  1437. static void
  1438. snd_rme96_free_adat_pcm(struct snd_pcm *pcm)
  1439. {
  1440. struct rme96 *rme96 = pcm->private_data;
  1441. rme96->adat_pcm = NULL;
  1442. }
  1443. static int
  1444. snd_rme96_create(struct rme96 *rme96)
  1445. {
  1446. struct pci_dev *pci = rme96->pci;
  1447. int err;
  1448. rme96->irq = -1;
  1449. spin_lock_init(&rme96->lock);
  1450. if ((err = pci_enable_device(pci)) < 0)
  1451. return err;
  1452. if ((err = pci_request_regions(pci, "RME96")) < 0)
  1453. return err;
  1454. rme96->port = pci_resource_start(rme96->pci, 0);
  1455. rme96->iobase = ioremap_nocache(rme96->port, RME96_IO_SIZE);
  1456. if (!rme96->iobase) {
  1457. snd_printk(KERN_ERR "unable to remap memory region 0x%lx-0x%lx\n", rme96->port, rme96->port + RME96_IO_SIZE - 1);
  1458. return -ENOMEM;
  1459. }
  1460. if (request_irq(pci->irq, snd_rme96_interrupt, IRQF_SHARED,
  1461. KBUILD_MODNAME, rme96)) {
  1462. snd_printk(KERN_ERR "unable to grab IRQ %d\n", pci->irq);
  1463. return -EBUSY;
  1464. }
  1465. rme96->irq = pci->irq;
  1466. /* read the card's revision number */
  1467. pci_read_config_byte(pci, 8, &rme96->rev);
  1468. /* set up ALSA pcm device for S/PDIF */
  1469. if ((err = snd_pcm_new(rme96->card, "Digi96 IEC958", 0,
  1470. 1, 1, &rme96->spdif_pcm)) < 0)
  1471. {
  1472. return err;
  1473. }
  1474. rme96->spdif_pcm->private_data = rme96;
  1475. rme96->spdif_pcm->private_free = snd_rme96_free_spdif_pcm;
  1476. strcpy(rme96->spdif_pcm->name, "Digi96 IEC958");
  1477. snd_pcm_set_ops(rme96->spdif_pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_rme96_playback_spdif_ops);
  1478. snd_pcm_set_ops(rme96->spdif_pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_rme96_capture_spdif_ops);
  1479. rme96->spdif_pcm->info_flags = 0;
  1480. /* set up ALSA pcm device for ADAT */
  1481. if (pci->device == PCI_DEVICE_ID_RME_DIGI96) {
  1482. /* ADAT is not available on the base model */
  1483. rme96->adat_pcm = NULL;
  1484. } else {
  1485. if ((err = snd_pcm_new(rme96->card, "Digi96 ADAT", 1,
  1486. 1, 1, &rme96->adat_pcm)) < 0)
  1487. {
  1488. return err;
  1489. }
  1490. rme96->adat_pcm->private_data = rme96;
  1491. rme96->adat_pcm->private_free = snd_rme96_free_adat_pcm;
  1492. strcpy(rme96->adat_pcm->name, "Digi96 ADAT");
  1493. snd_pcm_set_ops(rme96->adat_pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_rme96_playback_adat_ops);
  1494. snd_pcm_set_ops(rme96->adat_pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_rme96_capture_adat_ops);
  1495. rme96->adat_pcm->info_flags = 0;
  1496. }
  1497. rme96->playback_periodsize = 0;
  1498. rme96->capture_periodsize = 0;
  1499. /* make sure playback/capture is stopped, if by some reason active */
  1500. snd_rme96_trigger(rme96, RME96_STOP_BOTH);
  1501. /* set default values in registers */
  1502. rme96->wcreg =
  1503. RME96_WCR_FREQ_1 | /* set 44.1 kHz playback */
  1504. RME96_WCR_SEL | /* normal playback */
  1505. RME96_WCR_MASTER | /* set to master clock mode */
  1506. RME96_WCR_INP_0; /* set coaxial input */
  1507. rme96->areg = RME96_AR_FREQPAD_1; /* set 44.1 kHz analog capture */
  1508. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1509. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1510. /* reset the ADC */
  1511. writel(rme96->areg | RME96_AR_PD2,
  1512. rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1513. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1514. /* reset and enable the DAC (order is important). */
  1515. snd_rme96_reset_dac(rme96);
  1516. rme96->areg |= RME96_AR_DAC_EN;
  1517. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1518. /* reset playback and record buffer pointers */
  1519. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  1520. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  1521. /* reset volume */
  1522. rme96->vol[0] = rme96->vol[1] = 0;
  1523. if (RME96_HAS_ANALOG_OUT(rme96)) {
  1524. snd_rme96_apply_dac_volume(rme96);
  1525. }
  1526. /* init switch interface */
  1527. if ((err = snd_rme96_create_switches(rme96->card, rme96)) < 0) {
  1528. return err;
  1529. }
  1530. /* init proc interface */
  1531. snd_rme96_proc_init(rme96);
  1532. return 0;
  1533. }
  1534. /*
  1535. * proc interface
  1536. */
  1537. static void
  1538. snd_rme96_proc_read(struct snd_info_entry *entry, struct snd_info_buffer *buffer)
  1539. {
  1540. int n;
  1541. struct rme96 *rme96 = entry->private_data;
  1542. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1543. snd_iprintf(buffer, rme96->card->longname);
  1544. snd_iprintf(buffer, " (index #%d)\n", rme96->card->number + 1);
  1545. snd_iprintf(buffer, "\nGeneral settings\n");
  1546. if (rme96->wcreg & RME96_WCR_IDIS) {
  1547. snd_iprintf(buffer, " period size: N/A (interrupts "
  1548. "disabled)\n");
  1549. } else if (rme96->wcreg & RME96_WCR_ISEL) {
  1550. snd_iprintf(buffer, " period size: 2048 bytes\n");
  1551. } else {
  1552. snd_iprintf(buffer, " period size: 8192 bytes\n");
  1553. }
  1554. snd_iprintf(buffer, "\nInput settings\n");
  1555. switch (snd_rme96_getinputtype(rme96)) {
  1556. case RME96_INPUT_OPTICAL:
  1557. snd_iprintf(buffer, " input: optical");
  1558. break;
  1559. case RME96_INPUT_COAXIAL:
  1560. snd_iprintf(buffer, " input: coaxial");
  1561. break;
  1562. case RME96_INPUT_INTERNAL:
  1563. snd_iprintf(buffer, " input: internal");
  1564. break;
  1565. case RME96_INPUT_XLR:
  1566. snd_iprintf(buffer, " input: XLR");
  1567. break;
  1568. case RME96_INPUT_ANALOG:
  1569. snd_iprintf(buffer, " input: analog");
  1570. break;
  1571. }
  1572. if (snd_rme96_capture_getrate(rme96, &n) < 0) {
  1573. snd_iprintf(buffer, "\n sample rate: no valid signal\n");
  1574. } else {
  1575. if (n) {
  1576. snd_iprintf(buffer, " (8 channels)\n");
  1577. } else {
  1578. snd_iprintf(buffer, " (2 channels)\n");
  1579. }
  1580. snd_iprintf(buffer, " sample rate: %d Hz\n",
  1581. snd_rme96_capture_getrate(rme96, &n));
  1582. }
  1583. if (rme96->wcreg & RME96_WCR_MODE24_2) {
  1584. snd_iprintf(buffer, " sample format: 24 bit\n");
  1585. } else {
  1586. snd_iprintf(buffer, " sample format: 16 bit\n");
  1587. }
  1588. snd_iprintf(buffer, "\nOutput settings\n");
  1589. if (rme96->wcreg & RME96_WCR_SEL) {
  1590. snd_iprintf(buffer, " output signal: normal playback\n");
  1591. } else {
  1592. snd_iprintf(buffer, " output signal: same as input\n");
  1593. }
  1594. snd_iprintf(buffer, " sample rate: %d Hz\n",
  1595. snd_rme96_playback_getrate(rme96));
  1596. if (rme96->wcreg & RME96_WCR_MODE24) {
  1597. snd_iprintf(buffer, " sample format: 24 bit\n");
  1598. } else {
  1599. snd_iprintf(buffer, " sample format: 16 bit\n");
  1600. }
  1601. if (rme96->areg & RME96_AR_WSEL) {
  1602. snd_iprintf(buffer, " sample clock source: word clock\n");
  1603. } else if (rme96->wcreg & RME96_WCR_MASTER) {
  1604. snd_iprintf(buffer, " sample clock source: internal\n");
  1605. } else if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  1606. snd_iprintf(buffer, " sample clock source: autosync (internal anyway due to analog input setting)\n");
  1607. } else if (snd_rme96_capture_getrate(rme96, &n) < 0) {
  1608. snd_iprintf(buffer, " sample clock source: autosync (internal anyway due to no valid signal)\n");
  1609. } else {
  1610. snd_iprintf(buffer, " sample clock source: autosync\n");
  1611. }
  1612. if (rme96->wcreg & RME96_WCR_PRO) {
  1613. snd_iprintf(buffer, " format: AES/EBU (professional)\n");
  1614. } else {
  1615. snd_iprintf(buffer, " format: IEC958 (consumer)\n");
  1616. }
  1617. if (rme96->wcreg & RME96_WCR_EMP) {
  1618. snd_iprintf(buffer, " emphasis: on\n");
  1619. } else {
  1620. snd_iprintf(buffer, " emphasis: off\n");
  1621. }
  1622. if (rme96->wcreg & RME96_WCR_DOLBY) {
  1623. snd_iprintf(buffer, " non-audio (dolby): on\n");
  1624. } else {
  1625. snd_iprintf(buffer, " non-audio (dolby): off\n");
  1626. }
  1627. if (RME96_HAS_ANALOG_IN(rme96)) {
  1628. snd_iprintf(buffer, "\nAnalog output settings\n");
  1629. switch (snd_rme96_getmontracks(rme96)) {
  1630. case RME96_MONITOR_TRACKS_1_2:
  1631. snd_iprintf(buffer, " monitored ADAT tracks: 1+2\n");
  1632. break;
  1633. case RME96_MONITOR_TRACKS_3_4:
  1634. snd_iprintf(buffer, " monitored ADAT tracks: 3+4\n");
  1635. break;
  1636. case RME96_MONITOR_TRACKS_5_6:
  1637. snd_iprintf(buffer, " monitored ADAT tracks: 5+6\n");
  1638. break;
  1639. case RME96_MONITOR_TRACKS_7_8:
  1640. snd_iprintf(buffer, " monitored ADAT tracks: 7+8\n");
  1641. break;
  1642. }
  1643. switch (snd_rme96_getattenuation(rme96)) {
  1644. case RME96_ATTENUATION_0:
  1645. snd_iprintf(buffer, " attenuation: 0 dB\n");
  1646. break;
  1647. case RME96_ATTENUATION_6:
  1648. snd_iprintf(buffer, " attenuation: -6 dB\n");
  1649. break;
  1650. case RME96_ATTENUATION_12:
  1651. snd_iprintf(buffer, " attenuation: -12 dB\n");
  1652. break;
  1653. case RME96_ATTENUATION_18:
  1654. snd_iprintf(buffer, " attenuation: -18 dB\n");
  1655. break;
  1656. }
  1657. snd_iprintf(buffer, " volume left: %u\n", rme96->vol[0]);
  1658. snd_iprintf(buffer, " volume right: %u\n", rme96->vol[1]);
  1659. }
  1660. }
  1661. static void snd_rme96_proc_init(struct rme96 *rme96)
  1662. {
  1663. struct snd_info_entry *entry;
  1664. if (! snd_card_proc_new(rme96->card, "rme96", &entry))
  1665. snd_info_set_text_ops(entry, rme96, snd_rme96_proc_read);
  1666. }
  1667. /*
  1668. * control interface
  1669. */
  1670. #define snd_rme96_info_loopback_control snd_ctl_boolean_mono_info
  1671. static int
  1672. snd_rme96_get_loopback_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1673. {
  1674. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1675. spin_lock_irq(&rme96->lock);
  1676. ucontrol->value.integer.value[0] = rme96->wcreg & RME96_WCR_SEL ? 0 : 1;
  1677. spin_unlock_irq(&rme96->lock);
  1678. return 0;
  1679. }
  1680. static int
  1681. snd_rme96_put_loopback_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1682. {
  1683. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1684. unsigned int val;
  1685. int change;
  1686. val = ucontrol->value.integer.value[0] ? 0 : RME96_WCR_SEL;
  1687. spin_lock_irq(&rme96->lock);
  1688. val = (rme96->wcreg & ~RME96_WCR_SEL) | val;
  1689. change = val != rme96->wcreg;
  1690. rme96->wcreg = val;
  1691. writel(val, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1692. spin_unlock_irq(&rme96->lock);
  1693. return change;
  1694. }
  1695. static int
  1696. snd_rme96_info_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1697. {
  1698. static char *_texts[5] = { "Optical", "Coaxial", "Internal", "XLR", "Analog" };
  1699. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1700. char *texts[5] = { _texts[0], _texts[1], _texts[2], _texts[3], _texts[4] };
  1701. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1702. uinfo->count = 1;
  1703. switch (rme96->pci->device) {
  1704. case PCI_DEVICE_ID_RME_DIGI96:
  1705. case PCI_DEVICE_ID_RME_DIGI96_8:
  1706. uinfo->value.enumerated.items = 3;
  1707. break;
  1708. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1709. uinfo->value.enumerated.items = 4;
  1710. break;
  1711. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1712. if (rme96->rev > 4) {
  1713. /* PST */
  1714. uinfo->value.enumerated.items = 4;
  1715. texts[3] = _texts[4]; /* Analog instead of XLR */
  1716. } else {
  1717. /* PAD */
  1718. uinfo->value.enumerated.items = 5;
  1719. }
  1720. break;
  1721. default:
  1722. snd_BUG();
  1723. break;
  1724. }
  1725. if (uinfo->value.enumerated.item > uinfo->value.enumerated.items - 1) {
  1726. uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
  1727. }
  1728. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1729. return 0;
  1730. }
  1731. static int
  1732. snd_rme96_get_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1733. {
  1734. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1735. unsigned int items = 3;
  1736. spin_lock_irq(&rme96->lock);
  1737. ucontrol->value.enumerated.item[0] = snd_rme96_getinputtype(rme96);
  1738. switch (rme96->pci->device) {
  1739. case PCI_DEVICE_ID_RME_DIGI96:
  1740. case PCI_DEVICE_ID_RME_DIGI96_8:
  1741. items = 3;
  1742. break;
  1743. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1744. items = 4;
  1745. break;
  1746. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1747. if (rme96->rev > 4) {
  1748. /* for handling PST case, (INPUT_ANALOG is moved to INPUT_XLR */
  1749. if (ucontrol->value.enumerated.item[0] == RME96_INPUT_ANALOG) {
  1750. ucontrol->value.enumerated.item[0] = RME96_INPUT_XLR;
  1751. }
  1752. items = 4;
  1753. } else {
  1754. items = 5;
  1755. }
  1756. break;
  1757. default:
  1758. snd_BUG();
  1759. break;
  1760. }
  1761. if (ucontrol->value.enumerated.item[0] >= items) {
  1762. ucontrol->value.enumerated.item[0] = items - 1;
  1763. }
  1764. spin_unlock_irq(&rme96->lock);
  1765. return 0;
  1766. }
  1767. static int
  1768. snd_rme96_put_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1769. {
  1770. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1771. unsigned int val;
  1772. int change, items = 3;
  1773. switch (rme96->pci->device) {
  1774. case PCI_DEVICE_ID_RME_DIGI96:
  1775. case PCI_DEVICE_ID_RME_DIGI96_8:
  1776. items = 3;
  1777. break;
  1778. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1779. items = 4;
  1780. break;
  1781. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1782. if (rme96->rev > 4) {
  1783. items = 4;
  1784. } else {
  1785. items = 5;
  1786. }
  1787. break;
  1788. default:
  1789. snd_BUG();
  1790. break;
  1791. }
  1792. val = ucontrol->value.enumerated.item[0] % items;
  1793. /* special case for PST */
  1794. if (rme96->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST && rme96->rev > 4) {
  1795. if (val == RME96_INPUT_XLR) {
  1796. val = RME96_INPUT_ANALOG;
  1797. }
  1798. }
  1799. spin_lock_irq(&rme96->lock);
  1800. change = (int)val != snd_rme96_getinputtype(rme96);
  1801. snd_rme96_setinputtype(rme96, val);
  1802. spin_unlock_irq(&rme96->lock);
  1803. return change;
  1804. }
  1805. static int
  1806. snd_rme96_info_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1807. {
  1808. static char *texts[3] = { "AutoSync", "Internal", "Word" };
  1809. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1810. uinfo->count = 1;
  1811. uinfo->value.enumerated.items = 3;
  1812. if (uinfo->value.enumerated.item > 2) {
  1813. uinfo->value.enumerated.item = 2;
  1814. }
  1815. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1816. return 0;
  1817. }
  1818. static int
  1819. snd_rme96_get_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1820. {
  1821. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1822. spin_lock_irq(&rme96->lock);
  1823. ucontrol->value.enumerated.item[0] = snd_rme96_getclockmode(rme96);
  1824. spin_unlock_irq(&rme96->lock);
  1825. return 0;
  1826. }
  1827. static int
  1828. snd_rme96_put_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1829. {
  1830. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1831. unsigned int val;
  1832. int change;
  1833. val = ucontrol->value.enumerated.item[0] % 3;
  1834. spin_lock_irq(&rme96->lock);
  1835. change = (int)val != snd_rme96_getclockmode(rme96);
  1836. snd_rme96_setclockmode(rme96, val);
  1837. spin_unlock_irq(&rme96->lock);
  1838. return change;
  1839. }
  1840. static int
  1841. snd_rme96_info_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1842. {
  1843. static char *texts[4] = { "0 dB", "-6 dB", "-12 dB", "-18 dB" };
  1844. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1845. uinfo->count = 1;
  1846. uinfo->value.enumerated.items = 4;
  1847. if (uinfo->value.enumerated.item > 3) {
  1848. uinfo->value.enumerated.item = 3;
  1849. }
  1850. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1851. return 0;
  1852. }
  1853. static int
  1854. snd_rme96_get_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1855. {
  1856. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1857. spin_lock_irq(&rme96->lock);
  1858. ucontrol->value.enumerated.item[0] = snd_rme96_getattenuation(rme96);
  1859. spin_unlock_irq(&rme96->lock);
  1860. return 0;
  1861. }
  1862. static int
  1863. snd_rme96_put_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1864. {
  1865. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1866. unsigned int val;
  1867. int change;
  1868. val = ucontrol->value.enumerated.item[0] % 4;
  1869. spin_lock_irq(&rme96->lock);
  1870. change = (int)val != snd_rme96_getattenuation(rme96);
  1871. snd_rme96_setattenuation(rme96, val);
  1872. spin_unlock_irq(&rme96->lock);
  1873. return change;
  1874. }
  1875. static int
  1876. snd_rme96_info_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1877. {
  1878. static char *texts[4] = { "1+2", "3+4", "5+6", "7+8" };
  1879. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1880. uinfo->count = 1;
  1881. uinfo->value.enumerated.items = 4;
  1882. if (uinfo->value.enumerated.item > 3) {
  1883. uinfo->value.enumerated.item = 3;
  1884. }
  1885. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1886. return 0;
  1887. }
  1888. static int
  1889. snd_rme96_get_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1890. {
  1891. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1892. spin_lock_irq(&rme96->lock);
  1893. ucontrol->value.enumerated.item[0] = snd_rme96_getmontracks(rme96);
  1894. spin_unlock_irq(&rme96->lock);
  1895. return 0;
  1896. }
  1897. static int
  1898. snd_rme96_put_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1899. {
  1900. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1901. unsigned int val;
  1902. int change;
  1903. val = ucontrol->value.enumerated.item[0] % 4;
  1904. spin_lock_irq(&rme96->lock);
  1905. change = (int)val != snd_rme96_getmontracks(rme96);
  1906. snd_rme96_setmontracks(rme96, val);
  1907. spin_unlock_irq(&rme96->lock);
  1908. return change;
  1909. }
  1910. static u32 snd_rme96_convert_from_aes(struct snd_aes_iec958 *aes)
  1911. {
  1912. u32 val = 0;
  1913. val |= (aes->status[0] & IEC958_AES0_PROFESSIONAL) ? RME96_WCR_PRO : 0;
  1914. val |= (aes->status[0] & IEC958_AES0_NONAUDIO) ? RME96_WCR_DOLBY : 0;
  1915. if (val & RME96_WCR_PRO)
  1916. val |= (aes->status[0] & IEC958_AES0_PRO_EMPHASIS_5015) ? RME96_WCR_EMP : 0;
  1917. else
  1918. val |= (aes->status[0] & IEC958_AES0_CON_EMPHASIS_5015) ? RME96_WCR_EMP : 0;
  1919. return val;
  1920. }
  1921. static void snd_rme96_convert_to_aes(struct snd_aes_iec958 *aes, u32 val)
  1922. {
  1923. aes->status[0] = ((val & RME96_WCR_PRO) ? IEC958_AES0_PROFESSIONAL : 0) |
  1924. ((val & RME96_WCR_DOLBY) ? IEC958_AES0_NONAUDIO : 0);
  1925. if (val & RME96_WCR_PRO)
  1926. aes->status[0] |= (val & RME96_WCR_EMP) ? IEC958_AES0_PRO_EMPHASIS_5015 : 0;
  1927. else
  1928. aes->status[0] |= (val & RME96_WCR_EMP) ? IEC958_AES0_CON_EMPHASIS_5015 : 0;
  1929. }
  1930. static int snd_rme96_control_spdif_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1931. {
  1932. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1933. uinfo->count = 1;
  1934. return 0;
  1935. }
  1936. static int snd_rme96_control_spdif_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1937. {
  1938. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1939. snd_rme96_convert_to_aes(&ucontrol->value.iec958, rme96->wcreg_spdif);
  1940. return 0;
  1941. }
  1942. static int snd_rme96_control_spdif_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1943. {
  1944. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1945. int change;
  1946. u32 val;
  1947. val = snd_rme96_convert_from_aes(&ucontrol->value.iec958);
  1948. spin_lock_irq(&rme96->lock);
  1949. change = val != rme96->wcreg_spdif;
  1950. rme96->wcreg_spdif = val;
  1951. spin_unlock_irq(&rme96->lock);
  1952. return change;
  1953. }
  1954. static int snd_rme96_control_spdif_stream_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1955. {
  1956. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1957. uinfo->count = 1;
  1958. return 0;
  1959. }
  1960. static int snd_rme96_control_spdif_stream_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1961. {
  1962. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1963. snd_rme96_convert_to_aes(&ucontrol->value.iec958, rme96->wcreg_spdif_stream);
  1964. return 0;
  1965. }
  1966. static int snd_rme96_control_spdif_stream_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1967. {
  1968. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1969. int change;
  1970. u32 val;
  1971. val = snd_rme96_convert_from_aes(&ucontrol->value.iec958);
  1972. spin_lock_irq(&rme96->lock);
  1973. change = val != rme96->wcreg_spdif_stream;
  1974. rme96->wcreg_spdif_stream = val;
  1975. rme96->wcreg &= ~(RME96_WCR_PRO | RME96_WCR_DOLBY | RME96_WCR_EMP);
  1976. rme96->wcreg |= val;
  1977. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1978. spin_unlock_irq(&rme96->lock);
  1979. return change;
  1980. }
  1981. static int snd_rme96_control_spdif_mask_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1982. {
  1983. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1984. uinfo->count = 1;
  1985. return 0;
  1986. }
  1987. static int snd_rme96_control_spdif_mask_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1988. {
  1989. ucontrol->value.iec958.status[0] = kcontrol->private_value;
  1990. return 0;
  1991. }
  1992. static int
  1993. snd_rme96_dac_volume_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1994. {
  1995. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1996. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  1997. uinfo->count = 2;
  1998. uinfo->value.integer.min = 0;
  1999. uinfo->value.integer.max = RME96_185X_MAX_OUT(rme96);
  2000. return 0;
  2001. }
  2002. static int
  2003. snd_rme96_dac_volume_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *u)
  2004. {
  2005. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  2006. spin_lock_irq(&rme96->lock);
  2007. u->value.integer.value[0] = rme96->vol[0];
  2008. u->value.integer.value[1] = rme96->vol[1];
  2009. spin_unlock_irq(&rme96->lock);
  2010. return 0;
  2011. }
  2012. static int
  2013. snd_rme96_dac_volume_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *u)
  2014. {
  2015. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  2016. int change = 0;
  2017. unsigned int vol, maxvol;
  2018. if (!RME96_HAS_ANALOG_OUT(rme96))
  2019. return -EINVAL;
  2020. maxvol = RME96_185X_MAX_OUT(rme96);
  2021. spin_lock_irq(&rme96->lock);
  2022. vol = u->value.integer.value[0];
  2023. if (vol != rme96->vol[0] && vol <= maxvol) {
  2024. rme96->vol[0] = vol;
  2025. change = 1;
  2026. }
  2027. vol = u->value.integer.value[1];
  2028. if (vol != rme96->vol[1] && vol <= maxvol) {
  2029. rme96->vol[1] = vol;
  2030. change = 1;
  2031. }
  2032. if (change)
  2033. snd_rme96_apply_dac_volume(rme96);
  2034. spin_unlock_irq(&rme96->lock);
  2035. return change;
  2036. }
  2037. static struct snd_kcontrol_new snd_rme96_controls[] = {
  2038. {
  2039. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2040. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,DEFAULT),
  2041. .info = snd_rme96_control_spdif_info,
  2042. .get = snd_rme96_control_spdif_get,
  2043. .put = snd_rme96_control_spdif_put
  2044. },
  2045. {
  2046. .access = SNDRV_CTL_ELEM_ACCESS_READWRITE | SNDRV_CTL_ELEM_ACCESS_INACTIVE,
  2047. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2048. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,PCM_STREAM),
  2049. .info = snd_rme96_control_spdif_stream_info,
  2050. .get = snd_rme96_control_spdif_stream_get,
  2051. .put = snd_rme96_control_spdif_stream_put
  2052. },
  2053. {
  2054. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  2055. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2056. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,CON_MASK),
  2057. .info = snd_rme96_control_spdif_mask_info,
  2058. .get = snd_rme96_control_spdif_mask_get,
  2059. .private_value = IEC958_AES0_NONAUDIO |
  2060. IEC958_AES0_PROFESSIONAL |
  2061. IEC958_AES0_CON_EMPHASIS
  2062. },
  2063. {
  2064. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  2065. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2066. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,PRO_MASK),
  2067. .info = snd_rme96_control_spdif_mask_info,
  2068. .get = snd_rme96_control_spdif_mask_get,
  2069. .private_value = IEC958_AES0_NONAUDIO |
  2070. IEC958_AES0_PROFESSIONAL |
  2071. IEC958_AES0_PRO_EMPHASIS
  2072. },
  2073. {
  2074. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2075. .name = "Input Connector",
  2076. .info = snd_rme96_info_inputtype_control,
  2077. .get = snd_rme96_get_inputtype_control,
  2078. .put = snd_rme96_put_inputtype_control
  2079. },
  2080. {
  2081. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2082. .name = "Loopback Input",
  2083. .info = snd_rme96_info_loopback_control,
  2084. .get = snd_rme96_get_loopback_control,
  2085. .put = snd_rme96_put_loopback_control
  2086. },
  2087. {
  2088. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2089. .name = "Sample Clock Source",
  2090. .info = snd_rme96_info_clockmode_control,
  2091. .get = snd_rme96_get_clockmode_control,
  2092. .put = snd_rme96_put_clockmode_control
  2093. },
  2094. {
  2095. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2096. .name = "Monitor Tracks",
  2097. .info = snd_rme96_info_montracks_control,
  2098. .get = snd_rme96_get_montracks_control,
  2099. .put = snd_rme96_put_montracks_control
  2100. },
  2101. {
  2102. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2103. .name = "Attenuation",
  2104. .info = snd_rme96_info_attenuation_control,
  2105. .get = snd_rme96_get_attenuation_control,
  2106. .put = snd_rme96_put_attenuation_control
  2107. },
  2108. {
  2109. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2110. .name = "DAC Playback Volume",
  2111. .info = snd_rme96_dac_volume_info,
  2112. .get = snd_rme96_dac_volume_get,
  2113. .put = snd_rme96_dac_volume_put
  2114. }
  2115. };
  2116. static int
  2117. snd_rme96_create_switches(struct snd_card *card,
  2118. struct rme96 *rme96)
  2119. {
  2120. int idx, err;
  2121. struct snd_kcontrol *kctl;
  2122. for (idx = 0; idx < 7; idx++) {
  2123. if ((err = snd_ctl_add(card, kctl = snd_ctl_new1(&snd_rme96_controls[idx], rme96))) < 0)
  2124. return err;
  2125. if (idx == 1) /* IEC958 (S/PDIF) Stream */
  2126. rme96->spdif_ctl = kctl;
  2127. }
  2128. if (RME96_HAS_ANALOG_OUT(rme96)) {
  2129. for (idx = 7; idx < 10; idx++)
  2130. if ((err = snd_ctl_add(card, snd_ctl_new1(&snd_rme96_controls[idx], rme96))) < 0)
  2131. return err;
  2132. }
  2133. return 0;
  2134. }
  2135. /*
  2136. * Card initialisation
  2137. */
  2138. #ifdef CONFIG_PM
  2139. static int
  2140. snd_rme96_suspend(struct pci_dev *pci,
  2141. pm_message_t state)
  2142. {
  2143. struct snd_card *card = pci_get_drvdata(pci);
  2144. struct rme96 *rme96 = card->private_data;
  2145. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  2146. snd_pcm_suspend(rme96->playback_substream);
  2147. snd_pcm_suspend(rme96->capture_substream);
  2148. /* save capture & playback pointers */
  2149. rme96->playback_pointer = readl(rme96->iobase + RME96_IO_GET_PLAY_POS)
  2150. & RME96_RCR_AUDIO_ADDR_MASK;
  2151. rme96->capture_pointer = readl(rme96->iobase + RME96_IO_GET_REC_POS)
  2152. & RME96_RCR_AUDIO_ADDR_MASK;
  2153. /* save playback and capture buffers */
  2154. memcpy_fromio(rme96->playback_suspend_buffer,
  2155. rme96->iobase + RME96_IO_PLAY_BUFFER, RME96_BUFFER_SIZE);
  2156. memcpy_fromio(rme96->capture_suspend_buffer,
  2157. rme96->iobase + RME96_IO_REC_BUFFER, RME96_BUFFER_SIZE);
  2158. /* disable the DAC */
  2159. rme96->areg &= ~RME96_AR_DAC_EN;
  2160. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  2161. pci_disable_device(pci);
  2162. pci_save_state(pci);
  2163. return 0;
  2164. }
  2165. static int
  2166. snd_rme96_resume(struct pci_dev *pci)
  2167. {
  2168. struct snd_card *card = pci_get_drvdata(pci);
  2169. struct rme96 *rme96 = card->private_data;
  2170. pci_restore_state(pci);
  2171. if (pci_enable_device(pci) < 0) {
  2172. printk(KERN_ERR "rme96: pci_enable_device failed, disabling device\n");
  2173. snd_card_disconnect(card);
  2174. return -EIO;
  2175. }
  2176. /* reset playback and record buffer pointers */
  2177. writel(0, rme96->iobase + RME96_IO_SET_PLAY_POS
  2178. + rme96->playback_pointer);
  2179. writel(0, rme96->iobase + RME96_IO_SET_REC_POS
  2180. + rme96->capture_pointer);
  2181. /* restore playback and capture buffers */
  2182. memcpy_toio(rme96->iobase + RME96_IO_PLAY_BUFFER,
  2183. rme96->playback_suspend_buffer, RME96_BUFFER_SIZE);
  2184. memcpy_toio(rme96->iobase + RME96_IO_REC_BUFFER,
  2185. rme96->capture_suspend_buffer, RME96_BUFFER_SIZE);
  2186. /* reset the ADC */
  2187. writel(rme96->areg | RME96_AR_PD2,
  2188. rme96->iobase + RME96_IO_ADDITIONAL_REG);
  2189. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  2190. /* reset and enable DAC, restore analog volume */
  2191. snd_rme96_reset_dac(rme96);
  2192. rme96->areg |= RME96_AR_DAC_EN;
  2193. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  2194. if (RME96_HAS_ANALOG_OUT(rme96)) {
  2195. usleep_range(3000, 10000);
  2196. snd_rme96_apply_dac_volume(rme96);
  2197. }
  2198. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  2199. return 0;
  2200. }
  2201. #endif
  2202. static void snd_rme96_card_free(struct snd_card *card)
  2203. {
  2204. snd_rme96_free(card->private_data);
  2205. }
  2206. static int
  2207. snd_rme96_probe(struct pci_dev *pci,
  2208. const struct pci_device_id *pci_id)
  2209. {
  2210. static int dev;
  2211. struct rme96 *rme96;
  2212. struct snd_card *card;
  2213. int err;
  2214. u8 val;
  2215. if (dev >= SNDRV_CARDS) {
  2216. return -ENODEV;
  2217. }
  2218. if (!enable[dev]) {
  2219. dev++;
  2220. return -ENOENT;
  2221. }
  2222. err = snd_card_create(index[dev], id[dev], THIS_MODULE,
  2223. sizeof(struct rme96), &card);
  2224. if (err < 0)
  2225. return err;
  2226. card->private_free = snd_rme96_card_free;
  2227. rme96 = card->private_data;
  2228. rme96->card = card;
  2229. rme96->pci = pci;
  2230. snd_card_set_dev(card, &pci->dev);
  2231. if ((err = snd_rme96_create(rme96)) < 0) {
  2232. snd_card_free(card);
  2233. return err;
  2234. }
  2235. #ifdef CONFIG_PM
  2236. rme96->playback_suspend_buffer = vmalloc(RME96_BUFFER_SIZE);
  2237. if (!rme96->playback_suspend_buffer) {
  2238. snd_printk(KERN_ERR
  2239. "Failed to allocate playback suspend buffer!\n");
  2240. snd_card_free(card);
  2241. return -ENOMEM;
  2242. }
  2243. rme96->capture_suspend_buffer = vmalloc(RME96_BUFFER_SIZE);
  2244. if (!rme96->capture_suspend_buffer) {
  2245. snd_printk(KERN_ERR
  2246. "Failed to allocate capture suspend buffer!\n");
  2247. snd_card_free(card);
  2248. return -ENOMEM;
  2249. }
  2250. #endif
  2251. strcpy(card->driver, "Digi96");
  2252. switch (rme96->pci->device) {
  2253. case PCI_DEVICE_ID_RME_DIGI96:
  2254. strcpy(card->shortname, "RME Digi96");
  2255. break;
  2256. case PCI_DEVICE_ID_RME_DIGI96_8:
  2257. strcpy(card->shortname, "RME Digi96/8");
  2258. break;
  2259. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  2260. strcpy(card->shortname, "RME Digi96/8 PRO");
  2261. break;
  2262. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  2263. pci_read_config_byte(rme96->pci, 8, &val);
  2264. if (val < 5) {
  2265. strcpy(card->shortname, "RME Digi96/8 PAD");
  2266. } else {
  2267. strcpy(card->shortname, "RME Digi96/8 PST");
  2268. }
  2269. break;
  2270. }
  2271. sprintf(card->longname, "%s at 0x%lx, irq %d", card->shortname,
  2272. rme96->port, rme96->irq);
  2273. if ((err = snd_card_register(card)) < 0) {
  2274. snd_card_free(card);
  2275. return err;
  2276. }
  2277. pci_set_drvdata(pci, card);
  2278. dev++;
  2279. return 0;
  2280. }
  2281. static void snd_rme96_remove(struct pci_dev *pci)
  2282. {
  2283. snd_card_free(pci_get_drvdata(pci));
  2284. }
  2285. static struct pci_driver rme96_driver = {
  2286. .name = KBUILD_MODNAME,
  2287. .id_table = snd_rme96_ids,
  2288. .probe = snd_rme96_probe,
  2289. .remove = snd_rme96_remove,
  2290. #ifdef CONFIG_PM
  2291. .suspend = snd_rme96_suspend,
  2292. .resume = snd_rme96_resume,
  2293. #endif
  2294. };
  2295. module_pci_driver(rme96_driver);