dss.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DSS"
  23. #include <linux/kernel.h>
  24. #include <linux/io.h>
  25. #include <linux/export.h>
  26. #include <linux/err.h>
  27. #include <linux/delay.h>
  28. #include <linux/seq_file.h>
  29. #include <linux/clk.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/pm_runtime.h>
  32. #include <linux/gfp.h>
  33. #include <linux/sizes.h>
  34. #include <video/omapdss.h>
  35. #include "dss.h"
  36. #include "dss_features.h"
  37. #define DSS_SZ_REGS SZ_512
  38. struct dss_reg {
  39. u16 idx;
  40. };
  41. #define DSS_REG(idx) ((const struct dss_reg) { idx })
  42. #define DSS_REVISION DSS_REG(0x0000)
  43. #define DSS_SYSCONFIG DSS_REG(0x0010)
  44. #define DSS_SYSSTATUS DSS_REG(0x0014)
  45. #define DSS_CONTROL DSS_REG(0x0040)
  46. #define DSS_SDI_CONTROL DSS_REG(0x0044)
  47. #define DSS_PLL_CONTROL DSS_REG(0x0048)
  48. #define DSS_SDI_STATUS DSS_REG(0x005C)
  49. #define REG_GET(idx, start, end) \
  50. FLD_GET(dss_read_reg(idx), start, end)
  51. #define REG_FLD_MOD(idx, val, start, end) \
  52. dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
  53. static int dss_runtime_get(void);
  54. static void dss_runtime_put(void);
  55. struct dss_features {
  56. u8 fck_div_max;
  57. u8 dss_fck_multiplier;
  58. const char *clk_name;
  59. int (*dpi_select_source)(enum omap_channel channel);
  60. };
  61. static struct {
  62. struct platform_device *pdev;
  63. void __iomem *base;
  64. struct clk *dpll4_m4_ck;
  65. struct clk *dss_clk;
  66. unsigned long dss_clk_rate;
  67. unsigned long cache_req_pck;
  68. unsigned long cache_prate;
  69. struct dss_clock_info cache_dss_cinfo;
  70. struct dispc_clock_info cache_dispc_cinfo;
  71. enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
  72. enum omap_dss_clk_source dispc_clk_source;
  73. enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
  74. bool ctx_valid;
  75. u32 ctx[DSS_SZ_REGS / sizeof(u32)];
  76. const struct dss_features *feat;
  77. } dss;
  78. static const char * const dss_generic_clk_source_names[] = {
  79. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
  80. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
  81. [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
  82. [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC] = "DSI_PLL2_HSDIV_DISPC",
  83. [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI] = "DSI_PLL2_HSDIV_DSI",
  84. };
  85. static inline void dss_write_reg(const struct dss_reg idx, u32 val)
  86. {
  87. __raw_writel(val, dss.base + idx.idx);
  88. }
  89. static inline u32 dss_read_reg(const struct dss_reg idx)
  90. {
  91. return __raw_readl(dss.base + idx.idx);
  92. }
  93. #define SR(reg) \
  94. dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
  95. #define RR(reg) \
  96. dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
  97. static void dss_save_context(void)
  98. {
  99. DSSDBG("dss_save_context\n");
  100. SR(CONTROL);
  101. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  102. OMAP_DISPLAY_TYPE_SDI) {
  103. SR(SDI_CONTROL);
  104. SR(PLL_CONTROL);
  105. }
  106. dss.ctx_valid = true;
  107. DSSDBG("context saved\n");
  108. }
  109. static void dss_restore_context(void)
  110. {
  111. DSSDBG("dss_restore_context\n");
  112. if (!dss.ctx_valid)
  113. return;
  114. RR(CONTROL);
  115. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  116. OMAP_DISPLAY_TYPE_SDI) {
  117. RR(SDI_CONTROL);
  118. RR(PLL_CONTROL);
  119. }
  120. DSSDBG("context restored\n");
  121. }
  122. #undef SR
  123. #undef RR
  124. int dss_get_ctx_loss_count(void)
  125. {
  126. struct platform_device *core_pdev = dss_get_core_pdev();
  127. struct omap_dss_board_info *board_data = core_pdev->dev.platform_data;
  128. int cnt;
  129. if (!board_data->get_context_loss_count)
  130. return -ENOENT;
  131. cnt = board_data->get_context_loss_count(&dss.pdev->dev);
  132. WARN_ONCE(cnt < 0, "get_context_loss_count failed: %d\n", cnt);
  133. return cnt;
  134. }
  135. void dss_sdi_init(int datapairs)
  136. {
  137. u32 l;
  138. BUG_ON(datapairs > 3 || datapairs < 1);
  139. l = dss_read_reg(DSS_SDI_CONTROL);
  140. l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
  141. l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
  142. l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
  143. dss_write_reg(DSS_SDI_CONTROL, l);
  144. l = dss_read_reg(DSS_PLL_CONTROL);
  145. l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
  146. l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
  147. l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
  148. dss_write_reg(DSS_PLL_CONTROL, l);
  149. }
  150. int dss_sdi_enable(void)
  151. {
  152. unsigned long timeout;
  153. dispc_pck_free_enable(1);
  154. /* Reset SDI PLL */
  155. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
  156. udelay(1); /* wait 2x PCLK */
  157. /* Lock SDI PLL */
  158. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
  159. /* Waiting for PLL lock request to complete */
  160. timeout = jiffies + msecs_to_jiffies(500);
  161. while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
  162. if (time_after_eq(jiffies, timeout)) {
  163. DSSERR("PLL lock request timed out\n");
  164. goto err1;
  165. }
  166. }
  167. /* Clearing PLL_GO bit */
  168. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
  169. /* Waiting for PLL to lock */
  170. timeout = jiffies + msecs_to_jiffies(500);
  171. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
  172. if (time_after_eq(jiffies, timeout)) {
  173. DSSERR("PLL lock timed out\n");
  174. goto err1;
  175. }
  176. }
  177. dispc_lcd_enable_signal(1);
  178. /* Waiting for SDI reset to complete */
  179. timeout = jiffies + msecs_to_jiffies(500);
  180. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
  181. if (time_after_eq(jiffies, timeout)) {
  182. DSSERR("SDI reset timed out\n");
  183. goto err2;
  184. }
  185. }
  186. return 0;
  187. err2:
  188. dispc_lcd_enable_signal(0);
  189. err1:
  190. /* Reset SDI PLL */
  191. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  192. dispc_pck_free_enable(0);
  193. return -ETIMEDOUT;
  194. }
  195. void dss_sdi_disable(void)
  196. {
  197. dispc_lcd_enable_signal(0);
  198. dispc_pck_free_enable(0);
  199. /* Reset SDI PLL */
  200. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  201. }
  202. const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
  203. {
  204. return dss_generic_clk_source_names[clk_src];
  205. }
  206. void dss_dump_clocks(struct seq_file *s)
  207. {
  208. unsigned long dpll4_ck_rate;
  209. unsigned long dpll4_m4_ck_rate;
  210. const char *fclk_name, *fclk_real_name;
  211. unsigned long fclk_rate;
  212. if (dss_runtime_get())
  213. return;
  214. seq_printf(s, "- DSS -\n");
  215. fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  216. fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  217. fclk_rate = clk_get_rate(dss.dss_clk);
  218. if (dss.dpll4_m4_ck) {
  219. dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  220. dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
  221. seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
  222. seq_printf(s, "%s (%s) = %lu / %lu * %d = %lu\n",
  223. fclk_name, fclk_real_name, dpll4_ck_rate,
  224. dpll4_ck_rate / dpll4_m4_ck_rate,
  225. dss.feat->dss_fck_multiplier, fclk_rate);
  226. } else {
  227. seq_printf(s, "%s (%s) = %lu\n",
  228. fclk_name, fclk_real_name,
  229. fclk_rate);
  230. }
  231. dss_runtime_put();
  232. }
  233. static void dss_dump_regs(struct seq_file *s)
  234. {
  235. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
  236. if (dss_runtime_get())
  237. return;
  238. DUMPREG(DSS_REVISION);
  239. DUMPREG(DSS_SYSCONFIG);
  240. DUMPREG(DSS_SYSSTATUS);
  241. DUMPREG(DSS_CONTROL);
  242. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  243. OMAP_DISPLAY_TYPE_SDI) {
  244. DUMPREG(DSS_SDI_CONTROL);
  245. DUMPREG(DSS_PLL_CONTROL);
  246. DUMPREG(DSS_SDI_STATUS);
  247. }
  248. dss_runtime_put();
  249. #undef DUMPREG
  250. }
  251. static void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
  252. {
  253. struct platform_device *dsidev;
  254. int b;
  255. u8 start, end;
  256. switch (clk_src) {
  257. case OMAP_DSS_CLK_SRC_FCK:
  258. b = 0;
  259. break;
  260. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  261. b = 1;
  262. dsidev = dsi_get_dsidev_from_id(0);
  263. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  264. break;
  265. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  266. b = 2;
  267. dsidev = dsi_get_dsidev_from_id(1);
  268. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  269. break;
  270. default:
  271. BUG();
  272. return;
  273. }
  274. dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
  275. REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
  276. dss.dispc_clk_source = clk_src;
  277. }
  278. void dss_select_dsi_clk_source(int dsi_module,
  279. enum omap_dss_clk_source clk_src)
  280. {
  281. struct platform_device *dsidev;
  282. int b, pos;
  283. switch (clk_src) {
  284. case OMAP_DSS_CLK_SRC_FCK:
  285. b = 0;
  286. break;
  287. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
  288. BUG_ON(dsi_module != 0);
  289. b = 1;
  290. dsidev = dsi_get_dsidev_from_id(0);
  291. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  292. break;
  293. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
  294. BUG_ON(dsi_module != 1);
  295. b = 1;
  296. dsidev = dsi_get_dsidev_from_id(1);
  297. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  298. break;
  299. default:
  300. BUG();
  301. return;
  302. }
  303. pos = dsi_module == 0 ? 1 : 10;
  304. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
  305. dss.dsi_clk_source[dsi_module] = clk_src;
  306. }
  307. void dss_select_lcd_clk_source(enum omap_channel channel,
  308. enum omap_dss_clk_source clk_src)
  309. {
  310. struct platform_device *dsidev;
  311. int b, ix, pos;
  312. if (!dss_has_feature(FEAT_LCD_CLK_SRC)) {
  313. dss_select_dispc_clk_source(clk_src);
  314. return;
  315. }
  316. switch (clk_src) {
  317. case OMAP_DSS_CLK_SRC_FCK:
  318. b = 0;
  319. break;
  320. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  321. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
  322. b = 1;
  323. dsidev = dsi_get_dsidev_from_id(0);
  324. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  325. break;
  326. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  327. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2 &&
  328. channel != OMAP_DSS_CHANNEL_LCD3);
  329. b = 1;
  330. dsidev = dsi_get_dsidev_from_id(1);
  331. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  332. break;
  333. default:
  334. BUG();
  335. return;
  336. }
  337. pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  338. (channel == OMAP_DSS_CHANNEL_LCD2 ? 12 : 19);
  339. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
  340. ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  341. (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
  342. dss.lcd_clk_source[ix] = clk_src;
  343. }
  344. enum omap_dss_clk_source dss_get_dispc_clk_source(void)
  345. {
  346. return dss.dispc_clk_source;
  347. }
  348. enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
  349. {
  350. return dss.dsi_clk_source[dsi_module];
  351. }
  352. enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
  353. {
  354. if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
  355. int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  356. (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
  357. return dss.lcd_clk_source[ix];
  358. } else {
  359. /* LCD_CLK source is the same as DISPC_FCLK source for
  360. * OMAP2 and OMAP3 */
  361. return dss.dispc_clk_source;
  362. }
  363. }
  364. /* calculate clock rates using dividers in cinfo */
  365. int dss_calc_clock_rates(struct dss_clock_info *cinfo)
  366. {
  367. if (dss.dpll4_m4_ck) {
  368. unsigned long prate;
  369. if (cinfo->fck_div > dss.feat->fck_div_max ||
  370. cinfo->fck_div == 0)
  371. return -EINVAL;
  372. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  373. cinfo->fck = prate / cinfo->fck_div *
  374. dss.feat->dss_fck_multiplier;
  375. } else {
  376. if (cinfo->fck_div != 0)
  377. return -EINVAL;
  378. cinfo->fck = clk_get_rate(dss.dss_clk);
  379. }
  380. return 0;
  381. }
  382. bool dss_div_calc(unsigned long fck_min, dss_div_calc_func func, void *data)
  383. {
  384. int fckd, fckd_start, fckd_stop;
  385. unsigned long fck;
  386. unsigned long fck_hw_max;
  387. unsigned long fckd_hw_max;
  388. unsigned long prate;
  389. unsigned m;
  390. if (dss.dpll4_m4_ck == NULL) {
  391. /*
  392. * TODO: dss1_fclk can be changed on OMAP2, but the available
  393. * dividers are not continuous. We just use the pre-set rate for
  394. * now.
  395. */
  396. fck = clk_get_rate(dss.dss_clk);
  397. fckd = 1;
  398. return func(fckd, fck, data);
  399. }
  400. fck_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  401. fckd_hw_max = dss.feat->fck_div_max;
  402. m = dss.feat->dss_fck_multiplier;
  403. prate = dss_get_dpll4_rate();
  404. fck_min = fck_min ? fck_min : 1;
  405. fckd_start = min(prate * m / fck_min, fckd_hw_max);
  406. fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
  407. for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
  408. fck = prate / fckd * m;
  409. if (func(fckd, fck, data))
  410. return true;
  411. }
  412. return false;
  413. }
  414. int dss_set_clock_div(struct dss_clock_info *cinfo)
  415. {
  416. if (dss.dpll4_m4_ck) {
  417. unsigned long prate;
  418. int r;
  419. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  420. DSSDBG("dpll4_m4 = %ld\n", prate);
  421. r = clk_set_rate(dss.dpll4_m4_ck,
  422. DIV_ROUND_UP(prate, cinfo->fck_div));
  423. if (r)
  424. return r;
  425. } else {
  426. if (cinfo->fck_div != 0)
  427. return -EINVAL;
  428. }
  429. dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
  430. WARN_ONCE(dss.dss_clk_rate != cinfo->fck,
  431. "clk rate mismatch: %lu != %lu", dss.dss_clk_rate,
  432. cinfo->fck);
  433. DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
  434. return 0;
  435. }
  436. unsigned long dss_get_dpll4_rate(void)
  437. {
  438. if (dss.dpll4_m4_ck)
  439. return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  440. else
  441. return 0;
  442. }
  443. unsigned long dss_get_dispc_clk_rate(void)
  444. {
  445. return dss.dss_clk_rate;
  446. }
  447. static int dss_setup_default_clock(void)
  448. {
  449. unsigned long max_dss_fck, prate;
  450. unsigned fck_div;
  451. struct dss_clock_info dss_cinfo = { 0 };
  452. int r;
  453. if (dss.dpll4_m4_ck == NULL)
  454. return 0;
  455. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  456. prate = dss_get_dpll4_rate();
  457. fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
  458. max_dss_fck);
  459. dss_cinfo.fck_div = fck_div;
  460. r = dss_calc_clock_rates(&dss_cinfo);
  461. if (r)
  462. return r;
  463. r = dss_set_clock_div(&dss_cinfo);
  464. if (r)
  465. return r;
  466. return 0;
  467. }
  468. void dss_set_venc_output(enum omap_dss_venc_type type)
  469. {
  470. int l = 0;
  471. if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
  472. l = 0;
  473. else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
  474. l = 1;
  475. else
  476. BUG();
  477. /* venc out selection. 0 = comp, 1 = svideo */
  478. REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
  479. }
  480. void dss_set_dac_pwrdn_bgz(bool enable)
  481. {
  482. REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
  483. }
  484. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
  485. {
  486. enum omap_display_type dp;
  487. dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  488. /* Complain about invalid selections */
  489. WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
  490. WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));
  491. /* Select only if we have options */
  492. if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
  493. REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
  494. }
  495. enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
  496. {
  497. enum omap_display_type displays;
  498. displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  499. if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
  500. return DSS_VENC_TV_CLK;
  501. if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
  502. return DSS_HDMI_M_PCLK;
  503. return REG_GET(DSS_CONTROL, 15, 15);
  504. }
  505. static int dss_dpi_select_source_omap2_omap3(enum omap_channel channel)
  506. {
  507. if (channel != OMAP_DSS_CHANNEL_LCD)
  508. return -EINVAL;
  509. return 0;
  510. }
  511. static int dss_dpi_select_source_omap4(enum omap_channel channel)
  512. {
  513. int val;
  514. switch (channel) {
  515. case OMAP_DSS_CHANNEL_LCD2:
  516. val = 0;
  517. break;
  518. case OMAP_DSS_CHANNEL_DIGIT:
  519. val = 1;
  520. break;
  521. default:
  522. return -EINVAL;
  523. }
  524. REG_FLD_MOD(DSS_CONTROL, val, 17, 17);
  525. return 0;
  526. }
  527. static int dss_dpi_select_source_omap5(enum omap_channel channel)
  528. {
  529. int val;
  530. switch (channel) {
  531. case OMAP_DSS_CHANNEL_LCD:
  532. val = 1;
  533. break;
  534. case OMAP_DSS_CHANNEL_LCD2:
  535. val = 2;
  536. break;
  537. case OMAP_DSS_CHANNEL_LCD3:
  538. val = 3;
  539. break;
  540. case OMAP_DSS_CHANNEL_DIGIT:
  541. val = 0;
  542. break;
  543. default:
  544. return -EINVAL;
  545. }
  546. REG_FLD_MOD(DSS_CONTROL, val, 17, 16);
  547. return 0;
  548. }
  549. int dss_dpi_select_source(enum omap_channel channel)
  550. {
  551. return dss.feat->dpi_select_source(channel);
  552. }
  553. static int dss_get_clocks(void)
  554. {
  555. struct clk *clk;
  556. clk = devm_clk_get(&dss.pdev->dev, "fck");
  557. if (IS_ERR(clk)) {
  558. DSSERR("can't get clock fck\n");
  559. return PTR_ERR(clk);
  560. }
  561. dss.dss_clk = clk;
  562. if (dss.feat->clk_name) {
  563. clk = clk_get(NULL, dss.feat->clk_name);
  564. if (IS_ERR(clk)) {
  565. DSSERR("Failed to get %s\n", dss.feat->clk_name);
  566. return PTR_ERR(clk);
  567. }
  568. } else {
  569. clk = NULL;
  570. }
  571. dss.dpll4_m4_ck = clk;
  572. return 0;
  573. }
  574. static void dss_put_clocks(void)
  575. {
  576. if (dss.dpll4_m4_ck)
  577. clk_put(dss.dpll4_m4_ck);
  578. }
  579. static int dss_runtime_get(void)
  580. {
  581. int r;
  582. DSSDBG("dss_runtime_get\n");
  583. r = pm_runtime_get_sync(&dss.pdev->dev);
  584. WARN_ON(r < 0);
  585. return r < 0 ? r : 0;
  586. }
  587. static void dss_runtime_put(void)
  588. {
  589. int r;
  590. DSSDBG("dss_runtime_put\n");
  591. r = pm_runtime_put_sync(&dss.pdev->dev);
  592. WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
  593. }
  594. /* DEBUGFS */
  595. #if defined(CONFIG_OMAP2_DSS_DEBUGFS)
  596. void dss_debug_dump_clocks(struct seq_file *s)
  597. {
  598. dss_dump_clocks(s);
  599. dispc_dump_clocks(s);
  600. #ifdef CONFIG_OMAP2_DSS_DSI
  601. dsi_dump_clocks(s);
  602. #endif
  603. }
  604. #endif
  605. static const struct dss_features omap24xx_dss_feats __initconst = {
  606. .fck_div_max = 16,
  607. .dss_fck_multiplier = 2,
  608. .clk_name = NULL,
  609. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  610. };
  611. static const struct dss_features omap34xx_dss_feats __initconst = {
  612. .fck_div_max = 16,
  613. .dss_fck_multiplier = 2,
  614. .clk_name = "dpll4_m4_ck",
  615. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  616. };
  617. static const struct dss_features omap3630_dss_feats __initconst = {
  618. .fck_div_max = 32,
  619. .dss_fck_multiplier = 1,
  620. .clk_name = "dpll4_m4_ck",
  621. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  622. };
  623. static const struct dss_features omap44xx_dss_feats __initconst = {
  624. .fck_div_max = 32,
  625. .dss_fck_multiplier = 1,
  626. .clk_name = "dpll_per_m5x2_ck",
  627. .dpi_select_source = &dss_dpi_select_source_omap4,
  628. };
  629. static const struct dss_features omap54xx_dss_feats __initconst = {
  630. .fck_div_max = 64,
  631. .dss_fck_multiplier = 1,
  632. .clk_name = "dpll_per_h12x2_ck",
  633. .dpi_select_source = &dss_dpi_select_source_omap5,
  634. };
  635. static int __init dss_init_features(struct platform_device *pdev)
  636. {
  637. const struct dss_features *src;
  638. struct dss_features *dst;
  639. dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
  640. if (!dst) {
  641. dev_err(&pdev->dev, "Failed to allocate local DSS Features\n");
  642. return -ENOMEM;
  643. }
  644. switch (omapdss_get_version()) {
  645. case OMAPDSS_VER_OMAP24xx:
  646. src = &omap24xx_dss_feats;
  647. break;
  648. case OMAPDSS_VER_OMAP34xx_ES1:
  649. case OMAPDSS_VER_OMAP34xx_ES3:
  650. case OMAPDSS_VER_AM35xx:
  651. src = &omap34xx_dss_feats;
  652. break;
  653. case OMAPDSS_VER_OMAP3630:
  654. src = &omap3630_dss_feats;
  655. break;
  656. case OMAPDSS_VER_OMAP4430_ES1:
  657. case OMAPDSS_VER_OMAP4430_ES2:
  658. case OMAPDSS_VER_OMAP4:
  659. src = &omap44xx_dss_feats;
  660. break;
  661. case OMAPDSS_VER_OMAP5:
  662. src = &omap54xx_dss_feats;
  663. break;
  664. default:
  665. return -ENODEV;
  666. }
  667. memcpy(dst, src, sizeof(*dst));
  668. dss.feat = dst;
  669. return 0;
  670. }
  671. /* DSS HW IP initialisation */
  672. static int __init omap_dsshw_probe(struct platform_device *pdev)
  673. {
  674. struct resource *dss_mem;
  675. u32 rev;
  676. int r;
  677. dss.pdev = pdev;
  678. r = dss_init_features(dss.pdev);
  679. if (r)
  680. return r;
  681. dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
  682. if (!dss_mem) {
  683. DSSERR("can't get IORESOURCE_MEM DSS\n");
  684. return -EINVAL;
  685. }
  686. dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
  687. resource_size(dss_mem));
  688. if (!dss.base) {
  689. DSSERR("can't ioremap DSS\n");
  690. return -ENOMEM;
  691. }
  692. r = dss_get_clocks();
  693. if (r)
  694. return r;
  695. r = dss_setup_default_clock();
  696. if (r)
  697. goto err_setup_clocks;
  698. pm_runtime_enable(&pdev->dev);
  699. r = dss_runtime_get();
  700. if (r)
  701. goto err_runtime_get;
  702. dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
  703. /* Select DPLL */
  704. REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
  705. dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
  706. #ifdef CONFIG_OMAP2_DSS_VENC
  707. REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
  708. REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
  709. REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
  710. #endif
  711. dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  712. dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  713. dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
  714. dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  715. dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  716. rev = dss_read_reg(DSS_REVISION);
  717. printk(KERN_INFO "OMAP DSS rev %d.%d\n",
  718. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  719. dss_runtime_put();
  720. dss_debugfs_create_file("dss", dss_dump_regs);
  721. return 0;
  722. err_runtime_get:
  723. pm_runtime_disable(&pdev->dev);
  724. err_setup_clocks:
  725. dss_put_clocks();
  726. return r;
  727. }
  728. static int __exit omap_dsshw_remove(struct platform_device *pdev)
  729. {
  730. pm_runtime_disable(&pdev->dev);
  731. dss_put_clocks();
  732. return 0;
  733. }
  734. static int dss_runtime_suspend(struct device *dev)
  735. {
  736. dss_save_context();
  737. dss_set_min_bus_tput(dev, 0);
  738. return 0;
  739. }
  740. static int dss_runtime_resume(struct device *dev)
  741. {
  742. int r;
  743. /*
  744. * Set an arbitrarily high tput request to ensure OPP100.
  745. * What we should really do is to make a request to stay in OPP100,
  746. * without any tput requirements, but that is not currently possible
  747. * via the PM layer.
  748. */
  749. r = dss_set_min_bus_tput(dev, 1000000000);
  750. if (r)
  751. return r;
  752. dss_restore_context();
  753. return 0;
  754. }
  755. static const struct dev_pm_ops dss_pm_ops = {
  756. .runtime_suspend = dss_runtime_suspend,
  757. .runtime_resume = dss_runtime_resume,
  758. };
  759. static struct platform_driver omap_dsshw_driver = {
  760. .remove = __exit_p(omap_dsshw_remove),
  761. .driver = {
  762. .name = "omapdss_dss",
  763. .owner = THIS_MODULE,
  764. .pm = &dss_pm_ops,
  765. },
  766. };
  767. int __init dss_init_platform_driver(void)
  768. {
  769. return platform_driver_probe(&omap_dsshw_driver, omap_dsshw_probe);
  770. }
  771. void dss_uninit_platform_driver(void)
  772. {
  773. platform_driver_unregister(&omap_dsshw_driver);
  774. }