dispc.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897
  1. /*
  2. * linux/drivers/video/omap2/dss/dispc.h
  3. *
  4. * Copyright (C) 2011 Texas Instruments
  5. * Author: Archit Taneja <archit@ti.com>
  6. *
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License version 2 as published by
  10. * the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program. If not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #ifndef __OMAP2_DISPC_REG_H
  21. #define __OMAP2_DISPC_REG_H
  22. /* DISPC common registers */
  23. #define DISPC_REVISION 0x0000
  24. #define DISPC_SYSCONFIG 0x0010
  25. #define DISPC_SYSSTATUS 0x0014
  26. #define DISPC_IRQSTATUS 0x0018
  27. #define DISPC_IRQENABLE 0x001C
  28. #define DISPC_CONTROL 0x0040
  29. #define DISPC_CONFIG 0x0044
  30. #define DISPC_CAPABLE 0x0048
  31. #define DISPC_LINE_STATUS 0x005C
  32. #define DISPC_LINE_NUMBER 0x0060
  33. #define DISPC_GLOBAL_ALPHA 0x0074
  34. #define DISPC_CONTROL2 0x0238
  35. #define DISPC_CONFIG2 0x0620
  36. #define DISPC_DIVISOR 0x0804
  37. #define DISPC_GLOBAL_BUFFER 0x0800
  38. #define DISPC_CONTROL3 0x0848
  39. #define DISPC_CONFIG3 0x084C
  40. #define DISPC_MSTANDBY_CTRL 0x0858
  41. /* DISPC overlay registers */
  42. #define DISPC_OVL_BA0(n) (DISPC_OVL_BASE(n) + \
  43. DISPC_BA0_OFFSET(n))
  44. #define DISPC_OVL_BA1(n) (DISPC_OVL_BASE(n) + \
  45. DISPC_BA1_OFFSET(n))
  46. #define DISPC_OVL_BA0_UV(n) (DISPC_OVL_BASE(n) + \
  47. DISPC_BA0_UV_OFFSET(n))
  48. #define DISPC_OVL_BA1_UV(n) (DISPC_OVL_BASE(n) + \
  49. DISPC_BA1_UV_OFFSET(n))
  50. #define DISPC_OVL_POSITION(n) (DISPC_OVL_BASE(n) + \
  51. DISPC_POS_OFFSET(n))
  52. #define DISPC_OVL_SIZE(n) (DISPC_OVL_BASE(n) + \
  53. DISPC_SIZE_OFFSET(n))
  54. #define DISPC_OVL_ATTRIBUTES(n) (DISPC_OVL_BASE(n) + \
  55. DISPC_ATTR_OFFSET(n))
  56. #define DISPC_OVL_ATTRIBUTES2(n) (DISPC_OVL_BASE(n) + \
  57. DISPC_ATTR2_OFFSET(n))
  58. #define DISPC_OVL_FIFO_THRESHOLD(n) (DISPC_OVL_BASE(n) + \
  59. DISPC_FIFO_THRESH_OFFSET(n))
  60. #define DISPC_OVL_FIFO_SIZE_STATUS(n) (DISPC_OVL_BASE(n) + \
  61. DISPC_FIFO_SIZE_STATUS_OFFSET(n))
  62. #define DISPC_OVL_ROW_INC(n) (DISPC_OVL_BASE(n) + \
  63. DISPC_ROW_INC_OFFSET(n))
  64. #define DISPC_OVL_PIXEL_INC(n) (DISPC_OVL_BASE(n) + \
  65. DISPC_PIX_INC_OFFSET(n))
  66. #define DISPC_OVL_WINDOW_SKIP(n) (DISPC_OVL_BASE(n) + \
  67. DISPC_WINDOW_SKIP_OFFSET(n))
  68. #define DISPC_OVL_TABLE_BA(n) (DISPC_OVL_BASE(n) + \
  69. DISPC_TABLE_BA_OFFSET(n))
  70. #define DISPC_OVL_FIR(n) (DISPC_OVL_BASE(n) + \
  71. DISPC_FIR_OFFSET(n))
  72. #define DISPC_OVL_FIR2(n) (DISPC_OVL_BASE(n) + \
  73. DISPC_FIR2_OFFSET(n))
  74. #define DISPC_OVL_PICTURE_SIZE(n) (DISPC_OVL_BASE(n) + \
  75. DISPC_PIC_SIZE_OFFSET(n))
  76. #define DISPC_OVL_ACCU0(n) (DISPC_OVL_BASE(n) + \
  77. DISPC_ACCU0_OFFSET(n))
  78. #define DISPC_OVL_ACCU1(n) (DISPC_OVL_BASE(n) + \
  79. DISPC_ACCU1_OFFSET(n))
  80. #define DISPC_OVL_ACCU2_0(n) (DISPC_OVL_BASE(n) + \
  81. DISPC_ACCU2_0_OFFSET(n))
  82. #define DISPC_OVL_ACCU2_1(n) (DISPC_OVL_BASE(n) + \
  83. DISPC_ACCU2_1_OFFSET(n))
  84. #define DISPC_OVL_FIR_COEF_H(n, i) (DISPC_OVL_BASE(n) + \
  85. DISPC_FIR_COEF_H_OFFSET(n, i))
  86. #define DISPC_OVL_FIR_COEF_HV(n, i) (DISPC_OVL_BASE(n) + \
  87. DISPC_FIR_COEF_HV_OFFSET(n, i))
  88. #define DISPC_OVL_FIR_COEF_H2(n, i) (DISPC_OVL_BASE(n) + \
  89. DISPC_FIR_COEF_H2_OFFSET(n, i))
  90. #define DISPC_OVL_FIR_COEF_HV2(n, i) (DISPC_OVL_BASE(n) + \
  91. DISPC_FIR_COEF_HV2_OFFSET(n, i))
  92. #define DISPC_OVL_CONV_COEF(n, i) (DISPC_OVL_BASE(n) + \
  93. DISPC_CONV_COEF_OFFSET(n, i))
  94. #define DISPC_OVL_FIR_COEF_V(n, i) (DISPC_OVL_BASE(n) + \
  95. DISPC_FIR_COEF_V_OFFSET(n, i))
  96. #define DISPC_OVL_FIR_COEF_V2(n, i) (DISPC_OVL_BASE(n) + \
  97. DISPC_FIR_COEF_V2_OFFSET(n, i))
  98. #define DISPC_OVL_PRELOAD(n) (DISPC_OVL_BASE(n) + \
  99. DISPC_PRELOAD_OFFSET(n))
  100. /* DISPC up/downsampling FIR filter coefficient structure */
  101. struct dispc_coef {
  102. s8 hc4_vc22;
  103. s8 hc3_vc2;
  104. u8 hc2_vc1;
  105. s8 hc1_vc0;
  106. s8 hc0_vc00;
  107. };
  108. const struct dispc_coef *dispc_ovl_get_scale_coef(int inc, int five_taps);
  109. /* DISPC manager/channel specific registers */
  110. static inline u16 DISPC_DEFAULT_COLOR(enum omap_channel channel)
  111. {
  112. switch (channel) {
  113. case OMAP_DSS_CHANNEL_LCD:
  114. return 0x004C;
  115. case OMAP_DSS_CHANNEL_DIGIT:
  116. return 0x0050;
  117. case OMAP_DSS_CHANNEL_LCD2:
  118. return 0x03AC;
  119. case OMAP_DSS_CHANNEL_LCD3:
  120. return 0x0814;
  121. default:
  122. BUG();
  123. return 0;
  124. }
  125. }
  126. static inline u16 DISPC_TRANS_COLOR(enum omap_channel channel)
  127. {
  128. switch (channel) {
  129. case OMAP_DSS_CHANNEL_LCD:
  130. return 0x0054;
  131. case OMAP_DSS_CHANNEL_DIGIT:
  132. return 0x0058;
  133. case OMAP_DSS_CHANNEL_LCD2:
  134. return 0x03B0;
  135. case OMAP_DSS_CHANNEL_LCD3:
  136. return 0x0818;
  137. default:
  138. BUG();
  139. return 0;
  140. }
  141. }
  142. static inline u16 DISPC_TIMING_H(enum omap_channel channel)
  143. {
  144. switch (channel) {
  145. case OMAP_DSS_CHANNEL_LCD:
  146. return 0x0064;
  147. case OMAP_DSS_CHANNEL_DIGIT:
  148. BUG();
  149. return 0;
  150. case OMAP_DSS_CHANNEL_LCD2:
  151. return 0x0400;
  152. case OMAP_DSS_CHANNEL_LCD3:
  153. return 0x0840;
  154. default:
  155. BUG();
  156. return 0;
  157. }
  158. }
  159. static inline u16 DISPC_TIMING_V(enum omap_channel channel)
  160. {
  161. switch (channel) {
  162. case OMAP_DSS_CHANNEL_LCD:
  163. return 0x0068;
  164. case OMAP_DSS_CHANNEL_DIGIT:
  165. BUG();
  166. return 0;
  167. case OMAP_DSS_CHANNEL_LCD2:
  168. return 0x0404;
  169. case OMAP_DSS_CHANNEL_LCD3:
  170. return 0x0844;
  171. default:
  172. BUG();
  173. return 0;
  174. }
  175. }
  176. static inline u16 DISPC_POL_FREQ(enum omap_channel channel)
  177. {
  178. switch (channel) {
  179. case OMAP_DSS_CHANNEL_LCD:
  180. return 0x006C;
  181. case OMAP_DSS_CHANNEL_DIGIT:
  182. BUG();
  183. return 0;
  184. case OMAP_DSS_CHANNEL_LCD2:
  185. return 0x0408;
  186. case OMAP_DSS_CHANNEL_LCD3:
  187. return 0x083C;
  188. default:
  189. BUG();
  190. return 0;
  191. }
  192. }
  193. static inline u16 DISPC_DIVISORo(enum omap_channel channel)
  194. {
  195. switch (channel) {
  196. case OMAP_DSS_CHANNEL_LCD:
  197. return 0x0070;
  198. case OMAP_DSS_CHANNEL_DIGIT:
  199. BUG();
  200. return 0;
  201. case OMAP_DSS_CHANNEL_LCD2:
  202. return 0x040C;
  203. case OMAP_DSS_CHANNEL_LCD3:
  204. return 0x0838;
  205. default:
  206. BUG();
  207. return 0;
  208. }
  209. }
  210. /* Named as DISPC_SIZE_LCD, DISPC_SIZE_DIGIT and DISPC_SIZE_LCD2 in TRM */
  211. static inline u16 DISPC_SIZE_MGR(enum omap_channel channel)
  212. {
  213. switch (channel) {
  214. case OMAP_DSS_CHANNEL_LCD:
  215. return 0x007C;
  216. case OMAP_DSS_CHANNEL_DIGIT:
  217. return 0x0078;
  218. case OMAP_DSS_CHANNEL_LCD2:
  219. return 0x03CC;
  220. case OMAP_DSS_CHANNEL_LCD3:
  221. return 0x0834;
  222. default:
  223. BUG();
  224. return 0;
  225. }
  226. }
  227. static inline u16 DISPC_DATA_CYCLE1(enum omap_channel channel)
  228. {
  229. switch (channel) {
  230. case OMAP_DSS_CHANNEL_LCD:
  231. return 0x01D4;
  232. case OMAP_DSS_CHANNEL_DIGIT:
  233. BUG();
  234. return 0;
  235. case OMAP_DSS_CHANNEL_LCD2:
  236. return 0x03C0;
  237. case OMAP_DSS_CHANNEL_LCD3:
  238. return 0x0828;
  239. default:
  240. BUG();
  241. return 0;
  242. }
  243. }
  244. static inline u16 DISPC_DATA_CYCLE2(enum omap_channel channel)
  245. {
  246. switch (channel) {
  247. case OMAP_DSS_CHANNEL_LCD:
  248. return 0x01D8;
  249. case OMAP_DSS_CHANNEL_DIGIT:
  250. BUG();
  251. return 0;
  252. case OMAP_DSS_CHANNEL_LCD2:
  253. return 0x03C4;
  254. case OMAP_DSS_CHANNEL_LCD3:
  255. return 0x082C;
  256. default:
  257. BUG();
  258. return 0;
  259. }
  260. }
  261. static inline u16 DISPC_DATA_CYCLE3(enum omap_channel channel)
  262. {
  263. switch (channel) {
  264. case OMAP_DSS_CHANNEL_LCD:
  265. return 0x01DC;
  266. case OMAP_DSS_CHANNEL_DIGIT:
  267. BUG();
  268. return 0;
  269. case OMAP_DSS_CHANNEL_LCD2:
  270. return 0x03C8;
  271. case OMAP_DSS_CHANNEL_LCD3:
  272. return 0x0830;
  273. default:
  274. BUG();
  275. return 0;
  276. }
  277. }
  278. static inline u16 DISPC_CPR_COEF_R(enum omap_channel channel)
  279. {
  280. switch (channel) {
  281. case OMAP_DSS_CHANNEL_LCD:
  282. return 0x0220;
  283. case OMAP_DSS_CHANNEL_DIGIT:
  284. BUG();
  285. return 0;
  286. case OMAP_DSS_CHANNEL_LCD2:
  287. return 0x03BC;
  288. case OMAP_DSS_CHANNEL_LCD3:
  289. return 0x0824;
  290. default:
  291. BUG();
  292. return 0;
  293. }
  294. }
  295. static inline u16 DISPC_CPR_COEF_G(enum omap_channel channel)
  296. {
  297. switch (channel) {
  298. case OMAP_DSS_CHANNEL_LCD:
  299. return 0x0224;
  300. case OMAP_DSS_CHANNEL_DIGIT:
  301. BUG();
  302. return 0;
  303. case OMAP_DSS_CHANNEL_LCD2:
  304. return 0x03B8;
  305. case OMAP_DSS_CHANNEL_LCD3:
  306. return 0x0820;
  307. default:
  308. BUG();
  309. return 0;
  310. }
  311. }
  312. static inline u16 DISPC_CPR_COEF_B(enum omap_channel channel)
  313. {
  314. switch (channel) {
  315. case OMAP_DSS_CHANNEL_LCD:
  316. return 0x0228;
  317. case OMAP_DSS_CHANNEL_DIGIT:
  318. BUG();
  319. return 0;
  320. case OMAP_DSS_CHANNEL_LCD2:
  321. return 0x03B4;
  322. case OMAP_DSS_CHANNEL_LCD3:
  323. return 0x081C;
  324. default:
  325. BUG();
  326. return 0;
  327. }
  328. }
  329. /* DISPC overlay register base addresses */
  330. static inline u16 DISPC_OVL_BASE(enum omap_plane plane)
  331. {
  332. switch (plane) {
  333. case OMAP_DSS_GFX:
  334. return 0x0080;
  335. case OMAP_DSS_VIDEO1:
  336. return 0x00BC;
  337. case OMAP_DSS_VIDEO2:
  338. return 0x014C;
  339. case OMAP_DSS_VIDEO3:
  340. return 0x0300;
  341. case OMAP_DSS_WB:
  342. return 0x0500;
  343. default:
  344. BUG();
  345. return 0;
  346. }
  347. }
  348. /* DISPC overlay register offsets */
  349. static inline u16 DISPC_BA0_OFFSET(enum omap_plane plane)
  350. {
  351. switch (plane) {
  352. case OMAP_DSS_GFX:
  353. case OMAP_DSS_VIDEO1:
  354. case OMAP_DSS_VIDEO2:
  355. return 0x0000;
  356. case OMAP_DSS_VIDEO3:
  357. case OMAP_DSS_WB:
  358. return 0x0008;
  359. default:
  360. BUG();
  361. return 0;
  362. }
  363. }
  364. static inline u16 DISPC_BA1_OFFSET(enum omap_plane plane)
  365. {
  366. switch (plane) {
  367. case OMAP_DSS_GFX:
  368. case OMAP_DSS_VIDEO1:
  369. case OMAP_DSS_VIDEO2:
  370. return 0x0004;
  371. case OMAP_DSS_VIDEO3:
  372. case OMAP_DSS_WB:
  373. return 0x000C;
  374. default:
  375. BUG();
  376. return 0;
  377. }
  378. }
  379. static inline u16 DISPC_BA0_UV_OFFSET(enum omap_plane plane)
  380. {
  381. switch (plane) {
  382. case OMAP_DSS_GFX:
  383. BUG();
  384. return 0;
  385. case OMAP_DSS_VIDEO1:
  386. return 0x0544;
  387. case OMAP_DSS_VIDEO2:
  388. return 0x04BC;
  389. case OMAP_DSS_VIDEO3:
  390. return 0x0310;
  391. case OMAP_DSS_WB:
  392. return 0x0118;
  393. default:
  394. BUG();
  395. return 0;
  396. }
  397. }
  398. static inline u16 DISPC_BA1_UV_OFFSET(enum omap_plane plane)
  399. {
  400. switch (plane) {
  401. case OMAP_DSS_GFX:
  402. BUG();
  403. return 0;
  404. case OMAP_DSS_VIDEO1:
  405. return 0x0548;
  406. case OMAP_DSS_VIDEO2:
  407. return 0x04C0;
  408. case OMAP_DSS_VIDEO3:
  409. return 0x0314;
  410. case OMAP_DSS_WB:
  411. return 0x011C;
  412. default:
  413. BUG();
  414. return 0;
  415. }
  416. }
  417. static inline u16 DISPC_POS_OFFSET(enum omap_plane plane)
  418. {
  419. switch (plane) {
  420. case OMAP_DSS_GFX:
  421. case OMAP_DSS_VIDEO1:
  422. case OMAP_DSS_VIDEO2:
  423. return 0x0008;
  424. case OMAP_DSS_VIDEO3:
  425. return 0x009C;
  426. default:
  427. BUG();
  428. return 0;
  429. }
  430. }
  431. static inline u16 DISPC_SIZE_OFFSET(enum omap_plane plane)
  432. {
  433. switch (plane) {
  434. case OMAP_DSS_GFX:
  435. case OMAP_DSS_VIDEO1:
  436. case OMAP_DSS_VIDEO2:
  437. return 0x000C;
  438. case OMAP_DSS_VIDEO3:
  439. case OMAP_DSS_WB:
  440. return 0x00A8;
  441. default:
  442. BUG();
  443. return 0;
  444. }
  445. }
  446. static inline u16 DISPC_ATTR_OFFSET(enum omap_plane plane)
  447. {
  448. switch (plane) {
  449. case OMAP_DSS_GFX:
  450. return 0x0020;
  451. case OMAP_DSS_VIDEO1:
  452. case OMAP_DSS_VIDEO2:
  453. return 0x0010;
  454. case OMAP_DSS_VIDEO3:
  455. case OMAP_DSS_WB:
  456. return 0x0070;
  457. default:
  458. BUG();
  459. return 0;
  460. }
  461. }
  462. static inline u16 DISPC_ATTR2_OFFSET(enum omap_plane plane)
  463. {
  464. switch (plane) {
  465. case OMAP_DSS_GFX:
  466. BUG();
  467. return 0;
  468. case OMAP_DSS_VIDEO1:
  469. return 0x0568;
  470. case OMAP_DSS_VIDEO2:
  471. return 0x04DC;
  472. case OMAP_DSS_VIDEO3:
  473. return 0x032C;
  474. case OMAP_DSS_WB:
  475. return 0x0310;
  476. default:
  477. BUG();
  478. return 0;
  479. }
  480. }
  481. static inline u16 DISPC_FIFO_THRESH_OFFSET(enum omap_plane plane)
  482. {
  483. switch (plane) {
  484. case OMAP_DSS_GFX:
  485. return 0x0024;
  486. case OMAP_DSS_VIDEO1:
  487. case OMAP_DSS_VIDEO2:
  488. return 0x0014;
  489. case OMAP_DSS_VIDEO3:
  490. case OMAP_DSS_WB:
  491. return 0x008C;
  492. default:
  493. BUG();
  494. return 0;
  495. }
  496. }
  497. static inline u16 DISPC_FIFO_SIZE_STATUS_OFFSET(enum omap_plane plane)
  498. {
  499. switch (plane) {
  500. case OMAP_DSS_GFX:
  501. return 0x0028;
  502. case OMAP_DSS_VIDEO1:
  503. case OMAP_DSS_VIDEO2:
  504. return 0x0018;
  505. case OMAP_DSS_VIDEO3:
  506. case OMAP_DSS_WB:
  507. return 0x0088;
  508. default:
  509. BUG();
  510. return 0;
  511. }
  512. }
  513. static inline u16 DISPC_ROW_INC_OFFSET(enum omap_plane plane)
  514. {
  515. switch (plane) {
  516. case OMAP_DSS_GFX:
  517. return 0x002C;
  518. case OMAP_DSS_VIDEO1:
  519. case OMAP_DSS_VIDEO2:
  520. return 0x001C;
  521. case OMAP_DSS_VIDEO3:
  522. case OMAP_DSS_WB:
  523. return 0x00A4;
  524. default:
  525. BUG();
  526. return 0;
  527. }
  528. }
  529. static inline u16 DISPC_PIX_INC_OFFSET(enum omap_plane plane)
  530. {
  531. switch (plane) {
  532. case OMAP_DSS_GFX:
  533. return 0x0030;
  534. case OMAP_DSS_VIDEO1:
  535. case OMAP_DSS_VIDEO2:
  536. return 0x0020;
  537. case OMAP_DSS_VIDEO3:
  538. case OMAP_DSS_WB:
  539. return 0x0098;
  540. default:
  541. BUG();
  542. return 0;
  543. }
  544. }
  545. static inline u16 DISPC_WINDOW_SKIP_OFFSET(enum omap_plane plane)
  546. {
  547. switch (plane) {
  548. case OMAP_DSS_GFX:
  549. return 0x0034;
  550. case OMAP_DSS_VIDEO1:
  551. case OMAP_DSS_VIDEO2:
  552. case OMAP_DSS_VIDEO3:
  553. BUG();
  554. return 0;
  555. default:
  556. BUG();
  557. return 0;
  558. }
  559. }
  560. static inline u16 DISPC_TABLE_BA_OFFSET(enum omap_plane plane)
  561. {
  562. switch (plane) {
  563. case OMAP_DSS_GFX:
  564. return 0x0038;
  565. case OMAP_DSS_VIDEO1:
  566. case OMAP_DSS_VIDEO2:
  567. case OMAP_DSS_VIDEO3:
  568. BUG();
  569. return 0;
  570. default:
  571. BUG();
  572. return 0;
  573. }
  574. }
  575. static inline u16 DISPC_FIR_OFFSET(enum omap_plane plane)
  576. {
  577. switch (plane) {
  578. case OMAP_DSS_GFX:
  579. BUG();
  580. return 0;
  581. case OMAP_DSS_VIDEO1:
  582. case OMAP_DSS_VIDEO2:
  583. return 0x0024;
  584. case OMAP_DSS_VIDEO3:
  585. case OMAP_DSS_WB:
  586. return 0x0090;
  587. default:
  588. BUG();
  589. return 0;
  590. }
  591. }
  592. static inline u16 DISPC_FIR2_OFFSET(enum omap_plane plane)
  593. {
  594. switch (plane) {
  595. case OMAP_DSS_GFX:
  596. BUG();
  597. return 0;
  598. case OMAP_DSS_VIDEO1:
  599. return 0x0580;
  600. case OMAP_DSS_VIDEO2:
  601. return 0x055C;
  602. case OMAP_DSS_VIDEO3:
  603. return 0x0424;
  604. case OMAP_DSS_WB:
  605. return 0x290;
  606. default:
  607. BUG();
  608. return 0;
  609. }
  610. }
  611. static inline u16 DISPC_PIC_SIZE_OFFSET(enum omap_plane plane)
  612. {
  613. switch (plane) {
  614. case OMAP_DSS_GFX:
  615. BUG();
  616. return 0;
  617. case OMAP_DSS_VIDEO1:
  618. case OMAP_DSS_VIDEO2:
  619. return 0x0028;
  620. case OMAP_DSS_VIDEO3:
  621. case OMAP_DSS_WB:
  622. return 0x0094;
  623. default:
  624. BUG();
  625. return 0;
  626. }
  627. }
  628. static inline u16 DISPC_ACCU0_OFFSET(enum omap_plane plane)
  629. {
  630. switch (plane) {
  631. case OMAP_DSS_GFX:
  632. BUG();
  633. return 0;
  634. case OMAP_DSS_VIDEO1:
  635. case OMAP_DSS_VIDEO2:
  636. return 0x002C;
  637. case OMAP_DSS_VIDEO3:
  638. case OMAP_DSS_WB:
  639. return 0x0000;
  640. default:
  641. BUG();
  642. return 0;
  643. }
  644. }
  645. static inline u16 DISPC_ACCU2_0_OFFSET(enum omap_plane plane)
  646. {
  647. switch (plane) {
  648. case OMAP_DSS_GFX:
  649. BUG();
  650. return 0;
  651. case OMAP_DSS_VIDEO1:
  652. return 0x0584;
  653. case OMAP_DSS_VIDEO2:
  654. return 0x0560;
  655. case OMAP_DSS_VIDEO3:
  656. return 0x0428;
  657. case OMAP_DSS_WB:
  658. return 0x0294;
  659. default:
  660. BUG();
  661. return 0;
  662. }
  663. }
  664. static inline u16 DISPC_ACCU1_OFFSET(enum omap_plane plane)
  665. {
  666. switch (plane) {
  667. case OMAP_DSS_GFX:
  668. BUG();
  669. return 0;
  670. case OMAP_DSS_VIDEO1:
  671. case OMAP_DSS_VIDEO2:
  672. return 0x0030;
  673. case OMAP_DSS_VIDEO3:
  674. case OMAP_DSS_WB:
  675. return 0x0004;
  676. default:
  677. BUG();
  678. return 0;
  679. }
  680. }
  681. static inline u16 DISPC_ACCU2_1_OFFSET(enum omap_plane plane)
  682. {
  683. switch (plane) {
  684. case OMAP_DSS_GFX:
  685. BUG();
  686. return 0;
  687. case OMAP_DSS_VIDEO1:
  688. return 0x0588;
  689. case OMAP_DSS_VIDEO2:
  690. return 0x0564;
  691. case OMAP_DSS_VIDEO3:
  692. return 0x042C;
  693. case OMAP_DSS_WB:
  694. return 0x0298;
  695. default:
  696. BUG();
  697. return 0;
  698. }
  699. }
  700. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  701. static inline u16 DISPC_FIR_COEF_H_OFFSET(enum omap_plane plane, u16 i)
  702. {
  703. switch (plane) {
  704. case OMAP_DSS_GFX:
  705. BUG();
  706. return 0;
  707. case OMAP_DSS_VIDEO1:
  708. case OMAP_DSS_VIDEO2:
  709. return 0x0034 + i * 0x8;
  710. case OMAP_DSS_VIDEO3:
  711. case OMAP_DSS_WB:
  712. return 0x0010 + i * 0x8;
  713. default:
  714. BUG();
  715. return 0;
  716. }
  717. }
  718. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  719. static inline u16 DISPC_FIR_COEF_H2_OFFSET(enum omap_plane plane, u16 i)
  720. {
  721. switch (plane) {
  722. case OMAP_DSS_GFX:
  723. BUG();
  724. return 0;
  725. case OMAP_DSS_VIDEO1:
  726. return 0x058C + i * 0x8;
  727. case OMAP_DSS_VIDEO2:
  728. return 0x0568 + i * 0x8;
  729. case OMAP_DSS_VIDEO3:
  730. return 0x0430 + i * 0x8;
  731. case OMAP_DSS_WB:
  732. return 0x02A0 + i * 0x8;
  733. default:
  734. BUG();
  735. return 0;
  736. }
  737. }
  738. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  739. static inline u16 DISPC_FIR_COEF_HV_OFFSET(enum omap_plane plane, u16 i)
  740. {
  741. switch (plane) {
  742. case OMAP_DSS_GFX:
  743. BUG();
  744. return 0;
  745. case OMAP_DSS_VIDEO1:
  746. case OMAP_DSS_VIDEO2:
  747. return 0x0038 + i * 0x8;
  748. case OMAP_DSS_VIDEO3:
  749. case OMAP_DSS_WB:
  750. return 0x0014 + i * 0x8;
  751. default:
  752. BUG();
  753. return 0;
  754. }
  755. }
  756. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  757. static inline u16 DISPC_FIR_COEF_HV2_OFFSET(enum omap_plane plane, u16 i)
  758. {
  759. switch (plane) {
  760. case OMAP_DSS_GFX:
  761. BUG();
  762. return 0;
  763. case OMAP_DSS_VIDEO1:
  764. return 0x0590 + i * 8;
  765. case OMAP_DSS_VIDEO2:
  766. return 0x056C + i * 0x8;
  767. case OMAP_DSS_VIDEO3:
  768. return 0x0434 + i * 0x8;
  769. case OMAP_DSS_WB:
  770. return 0x02A4 + i * 0x8;
  771. default:
  772. BUG();
  773. return 0;
  774. }
  775. }
  776. /* coef index i = {0, 1, 2, 3, 4,} */
  777. static inline u16 DISPC_CONV_COEF_OFFSET(enum omap_plane plane, u16 i)
  778. {
  779. switch (plane) {
  780. case OMAP_DSS_GFX:
  781. BUG();
  782. return 0;
  783. case OMAP_DSS_VIDEO1:
  784. case OMAP_DSS_VIDEO2:
  785. case OMAP_DSS_VIDEO3:
  786. case OMAP_DSS_WB:
  787. return 0x0074 + i * 0x4;
  788. default:
  789. BUG();
  790. return 0;
  791. }
  792. }
  793. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  794. static inline u16 DISPC_FIR_COEF_V_OFFSET(enum omap_plane plane, u16 i)
  795. {
  796. switch (plane) {
  797. case OMAP_DSS_GFX:
  798. BUG();
  799. return 0;
  800. case OMAP_DSS_VIDEO1:
  801. return 0x0124 + i * 0x4;
  802. case OMAP_DSS_VIDEO2:
  803. return 0x00B4 + i * 0x4;
  804. case OMAP_DSS_VIDEO3:
  805. case OMAP_DSS_WB:
  806. return 0x0050 + i * 0x4;
  807. default:
  808. BUG();
  809. return 0;
  810. }
  811. }
  812. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  813. static inline u16 DISPC_FIR_COEF_V2_OFFSET(enum omap_plane plane, u16 i)
  814. {
  815. switch (plane) {
  816. case OMAP_DSS_GFX:
  817. BUG();
  818. return 0;
  819. case OMAP_DSS_VIDEO1:
  820. return 0x05CC + i * 0x4;
  821. case OMAP_DSS_VIDEO2:
  822. return 0x05A8 + i * 0x4;
  823. case OMAP_DSS_VIDEO3:
  824. return 0x0470 + i * 0x4;
  825. case OMAP_DSS_WB:
  826. return 0x02E0 + i * 0x4;
  827. default:
  828. BUG();
  829. return 0;
  830. }
  831. }
  832. static inline u16 DISPC_PRELOAD_OFFSET(enum omap_plane plane)
  833. {
  834. switch (plane) {
  835. case OMAP_DSS_GFX:
  836. return 0x01AC;
  837. case OMAP_DSS_VIDEO1:
  838. return 0x0174;
  839. case OMAP_DSS_VIDEO2:
  840. return 0x00E8;
  841. case OMAP_DSS_VIDEO3:
  842. return 0x00A0;
  843. default:
  844. BUG();
  845. return 0;
  846. }
  847. }
  848. #endif