dispc.c 92 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764
  1. /*
  2. * linux/drivers/video/omap2/dss/dispc.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DISPC"
  23. #include <linux/kernel.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/vmalloc.h>
  26. #include <linux/export.h>
  27. #include <linux/clk.h>
  28. #include <linux/io.h>
  29. #include <linux/jiffies.h>
  30. #include <linux/seq_file.h>
  31. #include <linux/delay.h>
  32. #include <linux/workqueue.h>
  33. #include <linux/hardirq.h>
  34. #include <linux/platform_device.h>
  35. #include <linux/pm_runtime.h>
  36. #include <linux/sizes.h>
  37. #include <video/omapdss.h>
  38. #include "dss.h"
  39. #include "dss_features.h"
  40. #include "dispc.h"
  41. /* DISPC */
  42. #define DISPC_SZ_REGS SZ_4K
  43. enum omap_burst_size {
  44. BURST_SIZE_X2 = 0,
  45. BURST_SIZE_X4 = 1,
  46. BURST_SIZE_X8 = 2,
  47. };
  48. #define REG_GET(idx, start, end) \
  49. FLD_GET(dispc_read_reg(idx), start, end)
  50. #define REG_FLD_MOD(idx, val, start, end) \
  51. dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
  52. struct dispc_features {
  53. u8 sw_start;
  54. u8 fp_start;
  55. u8 bp_start;
  56. u16 sw_max;
  57. u16 vp_max;
  58. u16 hp_max;
  59. u8 mgr_width_start;
  60. u8 mgr_height_start;
  61. u16 mgr_width_max;
  62. u16 mgr_height_max;
  63. unsigned long max_lcd_pclk;
  64. unsigned long max_tv_pclk;
  65. int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
  66. const struct omap_video_timings *mgr_timings,
  67. u16 width, u16 height, u16 out_width, u16 out_height,
  68. enum omap_color_mode color_mode, bool *five_taps,
  69. int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
  70. u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
  71. unsigned long (*calc_core_clk) (unsigned long pclk,
  72. u16 width, u16 height, u16 out_width, u16 out_height,
  73. bool mem_to_mem);
  74. u8 num_fifos;
  75. /* swap GFX & WB fifos */
  76. bool gfx_fifo_workaround:1;
  77. /* no DISPC_IRQ_FRAMEDONETV on this SoC */
  78. bool no_framedone_tv:1;
  79. /* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
  80. bool mstandby_workaround:1;
  81. };
  82. #define DISPC_MAX_NR_FIFOS 5
  83. static struct {
  84. struct platform_device *pdev;
  85. void __iomem *base;
  86. int ctx_loss_cnt;
  87. int irq;
  88. unsigned long core_clk_rate;
  89. unsigned long tv_pclk_rate;
  90. u32 fifo_size[DISPC_MAX_NR_FIFOS];
  91. /* maps which plane is using a fifo. fifo-id -> plane-id */
  92. int fifo_assignment[DISPC_MAX_NR_FIFOS];
  93. bool ctx_valid;
  94. u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
  95. const struct dispc_features *feat;
  96. } dispc;
  97. enum omap_color_component {
  98. /* used for all color formats for OMAP3 and earlier
  99. * and for RGB and Y color component on OMAP4
  100. */
  101. DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
  102. /* used for UV component for
  103. * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
  104. * color formats on OMAP4
  105. */
  106. DISPC_COLOR_COMPONENT_UV = 1 << 1,
  107. };
  108. enum mgr_reg_fields {
  109. DISPC_MGR_FLD_ENABLE,
  110. DISPC_MGR_FLD_STNTFT,
  111. DISPC_MGR_FLD_GO,
  112. DISPC_MGR_FLD_TFTDATALINES,
  113. DISPC_MGR_FLD_STALLMODE,
  114. DISPC_MGR_FLD_TCKENABLE,
  115. DISPC_MGR_FLD_TCKSELECTION,
  116. DISPC_MGR_FLD_CPR,
  117. DISPC_MGR_FLD_FIFOHANDCHECK,
  118. /* used to maintain a count of the above fields */
  119. DISPC_MGR_FLD_NUM,
  120. };
  121. static const struct {
  122. const char *name;
  123. u32 vsync_irq;
  124. u32 framedone_irq;
  125. u32 sync_lost_irq;
  126. struct reg_field reg_desc[DISPC_MGR_FLD_NUM];
  127. } mgr_desc[] = {
  128. [OMAP_DSS_CHANNEL_LCD] = {
  129. .name = "LCD",
  130. .vsync_irq = DISPC_IRQ_VSYNC,
  131. .framedone_irq = DISPC_IRQ_FRAMEDONE,
  132. .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
  133. .reg_desc = {
  134. [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
  135. [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
  136. [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
  137. [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
  138. [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
  139. [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
  140. [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
  141. [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
  142. [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
  143. },
  144. },
  145. [OMAP_DSS_CHANNEL_DIGIT] = {
  146. .name = "DIGIT",
  147. .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
  148. .framedone_irq = DISPC_IRQ_FRAMEDONETV,
  149. .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
  150. .reg_desc = {
  151. [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
  152. [DISPC_MGR_FLD_STNTFT] = { },
  153. [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
  154. [DISPC_MGR_FLD_TFTDATALINES] = { },
  155. [DISPC_MGR_FLD_STALLMODE] = { },
  156. [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
  157. [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
  158. [DISPC_MGR_FLD_CPR] = { },
  159. [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
  160. },
  161. },
  162. [OMAP_DSS_CHANNEL_LCD2] = {
  163. .name = "LCD2",
  164. .vsync_irq = DISPC_IRQ_VSYNC2,
  165. .framedone_irq = DISPC_IRQ_FRAMEDONE2,
  166. .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
  167. .reg_desc = {
  168. [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
  169. [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
  170. [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
  171. [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
  172. [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
  173. [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
  174. [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
  175. [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
  176. [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
  177. },
  178. },
  179. [OMAP_DSS_CHANNEL_LCD3] = {
  180. .name = "LCD3",
  181. .vsync_irq = DISPC_IRQ_VSYNC3,
  182. .framedone_irq = DISPC_IRQ_FRAMEDONE3,
  183. .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
  184. .reg_desc = {
  185. [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
  186. [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
  187. [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
  188. [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
  189. [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
  190. [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
  191. [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
  192. [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
  193. [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
  194. },
  195. },
  196. };
  197. struct color_conv_coef {
  198. int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
  199. int full_range;
  200. };
  201. static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
  202. static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
  203. static inline void dispc_write_reg(const u16 idx, u32 val)
  204. {
  205. __raw_writel(val, dispc.base + idx);
  206. }
  207. static inline u32 dispc_read_reg(const u16 idx)
  208. {
  209. return __raw_readl(dispc.base + idx);
  210. }
  211. static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
  212. {
  213. const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
  214. return REG_GET(rfld.reg, rfld.high, rfld.low);
  215. }
  216. static void mgr_fld_write(enum omap_channel channel,
  217. enum mgr_reg_fields regfld, int val) {
  218. const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
  219. REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
  220. }
  221. #define SR(reg) \
  222. dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
  223. #define RR(reg) \
  224. dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
  225. static void dispc_save_context(void)
  226. {
  227. int i, j;
  228. DSSDBG("dispc_save_context\n");
  229. SR(IRQENABLE);
  230. SR(CONTROL);
  231. SR(CONFIG);
  232. SR(LINE_NUMBER);
  233. if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
  234. dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
  235. SR(GLOBAL_ALPHA);
  236. if (dss_has_feature(FEAT_MGR_LCD2)) {
  237. SR(CONTROL2);
  238. SR(CONFIG2);
  239. }
  240. if (dss_has_feature(FEAT_MGR_LCD3)) {
  241. SR(CONTROL3);
  242. SR(CONFIG3);
  243. }
  244. for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
  245. SR(DEFAULT_COLOR(i));
  246. SR(TRANS_COLOR(i));
  247. SR(SIZE_MGR(i));
  248. if (i == OMAP_DSS_CHANNEL_DIGIT)
  249. continue;
  250. SR(TIMING_H(i));
  251. SR(TIMING_V(i));
  252. SR(POL_FREQ(i));
  253. SR(DIVISORo(i));
  254. SR(DATA_CYCLE1(i));
  255. SR(DATA_CYCLE2(i));
  256. SR(DATA_CYCLE3(i));
  257. if (dss_has_feature(FEAT_CPR)) {
  258. SR(CPR_COEF_R(i));
  259. SR(CPR_COEF_G(i));
  260. SR(CPR_COEF_B(i));
  261. }
  262. }
  263. for (i = 0; i < dss_feat_get_num_ovls(); i++) {
  264. SR(OVL_BA0(i));
  265. SR(OVL_BA1(i));
  266. SR(OVL_POSITION(i));
  267. SR(OVL_SIZE(i));
  268. SR(OVL_ATTRIBUTES(i));
  269. SR(OVL_FIFO_THRESHOLD(i));
  270. SR(OVL_ROW_INC(i));
  271. SR(OVL_PIXEL_INC(i));
  272. if (dss_has_feature(FEAT_PRELOAD))
  273. SR(OVL_PRELOAD(i));
  274. if (i == OMAP_DSS_GFX) {
  275. SR(OVL_WINDOW_SKIP(i));
  276. SR(OVL_TABLE_BA(i));
  277. continue;
  278. }
  279. SR(OVL_FIR(i));
  280. SR(OVL_PICTURE_SIZE(i));
  281. SR(OVL_ACCU0(i));
  282. SR(OVL_ACCU1(i));
  283. for (j = 0; j < 8; j++)
  284. SR(OVL_FIR_COEF_H(i, j));
  285. for (j = 0; j < 8; j++)
  286. SR(OVL_FIR_COEF_HV(i, j));
  287. for (j = 0; j < 5; j++)
  288. SR(OVL_CONV_COEF(i, j));
  289. if (dss_has_feature(FEAT_FIR_COEF_V)) {
  290. for (j = 0; j < 8; j++)
  291. SR(OVL_FIR_COEF_V(i, j));
  292. }
  293. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  294. SR(OVL_BA0_UV(i));
  295. SR(OVL_BA1_UV(i));
  296. SR(OVL_FIR2(i));
  297. SR(OVL_ACCU2_0(i));
  298. SR(OVL_ACCU2_1(i));
  299. for (j = 0; j < 8; j++)
  300. SR(OVL_FIR_COEF_H2(i, j));
  301. for (j = 0; j < 8; j++)
  302. SR(OVL_FIR_COEF_HV2(i, j));
  303. for (j = 0; j < 8; j++)
  304. SR(OVL_FIR_COEF_V2(i, j));
  305. }
  306. if (dss_has_feature(FEAT_ATTR2))
  307. SR(OVL_ATTRIBUTES2(i));
  308. }
  309. if (dss_has_feature(FEAT_CORE_CLK_DIV))
  310. SR(DIVISOR);
  311. dispc.ctx_loss_cnt = dss_get_ctx_loss_count();
  312. dispc.ctx_valid = true;
  313. DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
  314. }
  315. static void dispc_restore_context(void)
  316. {
  317. int i, j, ctx;
  318. DSSDBG("dispc_restore_context\n");
  319. if (!dispc.ctx_valid)
  320. return;
  321. ctx = dss_get_ctx_loss_count();
  322. if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
  323. return;
  324. DSSDBG("ctx_loss_count: saved %d, current %d\n",
  325. dispc.ctx_loss_cnt, ctx);
  326. /*RR(IRQENABLE);*/
  327. /*RR(CONTROL);*/
  328. RR(CONFIG);
  329. RR(LINE_NUMBER);
  330. if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
  331. dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
  332. RR(GLOBAL_ALPHA);
  333. if (dss_has_feature(FEAT_MGR_LCD2))
  334. RR(CONFIG2);
  335. if (dss_has_feature(FEAT_MGR_LCD3))
  336. RR(CONFIG3);
  337. for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
  338. RR(DEFAULT_COLOR(i));
  339. RR(TRANS_COLOR(i));
  340. RR(SIZE_MGR(i));
  341. if (i == OMAP_DSS_CHANNEL_DIGIT)
  342. continue;
  343. RR(TIMING_H(i));
  344. RR(TIMING_V(i));
  345. RR(POL_FREQ(i));
  346. RR(DIVISORo(i));
  347. RR(DATA_CYCLE1(i));
  348. RR(DATA_CYCLE2(i));
  349. RR(DATA_CYCLE3(i));
  350. if (dss_has_feature(FEAT_CPR)) {
  351. RR(CPR_COEF_R(i));
  352. RR(CPR_COEF_G(i));
  353. RR(CPR_COEF_B(i));
  354. }
  355. }
  356. for (i = 0; i < dss_feat_get_num_ovls(); i++) {
  357. RR(OVL_BA0(i));
  358. RR(OVL_BA1(i));
  359. RR(OVL_POSITION(i));
  360. RR(OVL_SIZE(i));
  361. RR(OVL_ATTRIBUTES(i));
  362. RR(OVL_FIFO_THRESHOLD(i));
  363. RR(OVL_ROW_INC(i));
  364. RR(OVL_PIXEL_INC(i));
  365. if (dss_has_feature(FEAT_PRELOAD))
  366. RR(OVL_PRELOAD(i));
  367. if (i == OMAP_DSS_GFX) {
  368. RR(OVL_WINDOW_SKIP(i));
  369. RR(OVL_TABLE_BA(i));
  370. continue;
  371. }
  372. RR(OVL_FIR(i));
  373. RR(OVL_PICTURE_SIZE(i));
  374. RR(OVL_ACCU0(i));
  375. RR(OVL_ACCU1(i));
  376. for (j = 0; j < 8; j++)
  377. RR(OVL_FIR_COEF_H(i, j));
  378. for (j = 0; j < 8; j++)
  379. RR(OVL_FIR_COEF_HV(i, j));
  380. for (j = 0; j < 5; j++)
  381. RR(OVL_CONV_COEF(i, j));
  382. if (dss_has_feature(FEAT_FIR_COEF_V)) {
  383. for (j = 0; j < 8; j++)
  384. RR(OVL_FIR_COEF_V(i, j));
  385. }
  386. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  387. RR(OVL_BA0_UV(i));
  388. RR(OVL_BA1_UV(i));
  389. RR(OVL_FIR2(i));
  390. RR(OVL_ACCU2_0(i));
  391. RR(OVL_ACCU2_1(i));
  392. for (j = 0; j < 8; j++)
  393. RR(OVL_FIR_COEF_H2(i, j));
  394. for (j = 0; j < 8; j++)
  395. RR(OVL_FIR_COEF_HV2(i, j));
  396. for (j = 0; j < 8; j++)
  397. RR(OVL_FIR_COEF_V2(i, j));
  398. }
  399. if (dss_has_feature(FEAT_ATTR2))
  400. RR(OVL_ATTRIBUTES2(i));
  401. }
  402. if (dss_has_feature(FEAT_CORE_CLK_DIV))
  403. RR(DIVISOR);
  404. /* enable last, because LCD & DIGIT enable are here */
  405. RR(CONTROL);
  406. if (dss_has_feature(FEAT_MGR_LCD2))
  407. RR(CONTROL2);
  408. if (dss_has_feature(FEAT_MGR_LCD3))
  409. RR(CONTROL3);
  410. /* clear spurious SYNC_LOST_DIGIT interrupts */
  411. dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
  412. /*
  413. * enable last so IRQs won't trigger before
  414. * the context is fully restored
  415. */
  416. RR(IRQENABLE);
  417. DSSDBG("context restored\n");
  418. }
  419. #undef SR
  420. #undef RR
  421. int dispc_runtime_get(void)
  422. {
  423. int r;
  424. DSSDBG("dispc_runtime_get\n");
  425. r = pm_runtime_get_sync(&dispc.pdev->dev);
  426. WARN_ON(r < 0);
  427. return r < 0 ? r : 0;
  428. }
  429. EXPORT_SYMBOL(dispc_runtime_get);
  430. void dispc_runtime_put(void)
  431. {
  432. int r;
  433. DSSDBG("dispc_runtime_put\n");
  434. r = pm_runtime_put_sync(&dispc.pdev->dev);
  435. WARN_ON(r < 0 && r != -ENOSYS);
  436. }
  437. EXPORT_SYMBOL(dispc_runtime_put);
  438. u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
  439. {
  440. return mgr_desc[channel].vsync_irq;
  441. }
  442. EXPORT_SYMBOL(dispc_mgr_get_vsync_irq);
  443. u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
  444. {
  445. if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
  446. return 0;
  447. return mgr_desc[channel].framedone_irq;
  448. }
  449. EXPORT_SYMBOL(dispc_mgr_get_framedone_irq);
  450. u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
  451. {
  452. return mgr_desc[channel].sync_lost_irq;
  453. }
  454. EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq);
  455. u32 dispc_wb_get_framedone_irq(void)
  456. {
  457. return DISPC_IRQ_FRAMEDONEWB;
  458. }
  459. bool dispc_mgr_go_busy(enum omap_channel channel)
  460. {
  461. return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
  462. }
  463. EXPORT_SYMBOL(dispc_mgr_go_busy);
  464. void dispc_mgr_go(enum omap_channel channel)
  465. {
  466. WARN_ON(dispc_mgr_is_enabled(channel) == false);
  467. WARN_ON(dispc_mgr_go_busy(channel));
  468. DSSDBG("GO %s\n", mgr_desc[channel].name);
  469. mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
  470. }
  471. EXPORT_SYMBOL(dispc_mgr_go);
  472. bool dispc_wb_go_busy(void)
  473. {
  474. return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
  475. }
  476. void dispc_wb_go(void)
  477. {
  478. enum omap_plane plane = OMAP_DSS_WB;
  479. bool enable, go;
  480. enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
  481. if (!enable)
  482. return;
  483. go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
  484. if (go) {
  485. DSSERR("GO bit not down for WB\n");
  486. return;
  487. }
  488. REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
  489. }
  490. static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
  491. {
  492. dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
  493. }
  494. static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
  495. {
  496. dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
  497. }
  498. static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
  499. {
  500. dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
  501. }
  502. static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
  503. {
  504. BUG_ON(plane == OMAP_DSS_GFX);
  505. dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
  506. }
  507. static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
  508. u32 value)
  509. {
  510. BUG_ON(plane == OMAP_DSS_GFX);
  511. dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
  512. }
  513. static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
  514. {
  515. BUG_ON(plane == OMAP_DSS_GFX);
  516. dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
  517. }
  518. static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
  519. int fir_vinc, int five_taps,
  520. enum omap_color_component color_comp)
  521. {
  522. const struct dispc_coef *h_coef, *v_coef;
  523. int i;
  524. h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
  525. v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
  526. for (i = 0; i < 8; i++) {
  527. u32 h, hv;
  528. h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
  529. | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
  530. | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
  531. | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
  532. hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
  533. | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
  534. | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
  535. | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
  536. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
  537. dispc_ovl_write_firh_reg(plane, i, h);
  538. dispc_ovl_write_firhv_reg(plane, i, hv);
  539. } else {
  540. dispc_ovl_write_firh2_reg(plane, i, h);
  541. dispc_ovl_write_firhv2_reg(plane, i, hv);
  542. }
  543. }
  544. if (five_taps) {
  545. for (i = 0; i < 8; i++) {
  546. u32 v;
  547. v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
  548. | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
  549. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
  550. dispc_ovl_write_firv_reg(plane, i, v);
  551. else
  552. dispc_ovl_write_firv2_reg(plane, i, v);
  553. }
  554. }
  555. }
  556. static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
  557. const struct color_conv_coef *ct)
  558. {
  559. #define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
  560. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
  561. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
  562. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
  563. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
  564. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
  565. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
  566. #undef CVAL
  567. }
  568. static void dispc_setup_color_conv_coef(void)
  569. {
  570. int i;
  571. int num_ovl = dss_feat_get_num_ovls();
  572. int num_wb = dss_feat_get_num_wbs();
  573. const struct color_conv_coef ctbl_bt601_5_ovl = {
  574. 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
  575. };
  576. const struct color_conv_coef ctbl_bt601_5_wb = {
  577. 66, 112, -38, 129, -94, -74, 25, -18, 112, 0,
  578. };
  579. for (i = 1; i < num_ovl; i++)
  580. dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
  581. for (; i < num_wb; i++)
  582. dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_wb);
  583. }
  584. static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
  585. {
  586. dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
  587. }
  588. static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
  589. {
  590. dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
  591. }
  592. static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
  593. {
  594. dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
  595. }
  596. static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
  597. {
  598. dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
  599. }
  600. static void dispc_ovl_set_pos(enum omap_plane plane,
  601. enum omap_overlay_caps caps, int x, int y)
  602. {
  603. u32 val;
  604. if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
  605. return;
  606. val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
  607. dispc_write_reg(DISPC_OVL_POSITION(plane), val);
  608. }
  609. static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
  610. int height)
  611. {
  612. u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  613. if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
  614. dispc_write_reg(DISPC_OVL_SIZE(plane), val);
  615. else
  616. dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
  617. }
  618. static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
  619. int height)
  620. {
  621. u32 val;
  622. BUG_ON(plane == OMAP_DSS_GFX);
  623. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  624. if (plane == OMAP_DSS_WB)
  625. dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
  626. else
  627. dispc_write_reg(DISPC_OVL_SIZE(plane), val);
  628. }
  629. static void dispc_ovl_set_zorder(enum omap_plane plane,
  630. enum omap_overlay_caps caps, u8 zorder)
  631. {
  632. if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
  633. return;
  634. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
  635. }
  636. static void dispc_ovl_enable_zorder_planes(void)
  637. {
  638. int i;
  639. if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
  640. return;
  641. for (i = 0; i < dss_feat_get_num_ovls(); i++)
  642. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
  643. }
  644. static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
  645. enum omap_overlay_caps caps, bool enable)
  646. {
  647. if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
  648. return;
  649. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
  650. }
  651. static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
  652. enum omap_overlay_caps caps, u8 global_alpha)
  653. {
  654. static const unsigned shifts[] = { 0, 8, 16, 24, };
  655. int shift;
  656. if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
  657. return;
  658. shift = shifts[plane];
  659. REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
  660. }
  661. static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
  662. {
  663. dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
  664. }
  665. static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
  666. {
  667. dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
  668. }
  669. static void dispc_ovl_set_color_mode(enum omap_plane plane,
  670. enum omap_color_mode color_mode)
  671. {
  672. u32 m = 0;
  673. if (plane != OMAP_DSS_GFX) {
  674. switch (color_mode) {
  675. case OMAP_DSS_COLOR_NV12:
  676. m = 0x0; break;
  677. case OMAP_DSS_COLOR_RGBX16:
  678. m = 0x1; break;
  679. case OMAP_DSS_COLOR_RGBA16:
  680. m = 0x2; break;
  681. case OMAP_DSS_COLOR_RGB12U:
  682. m = 0x4; break;
  683. case OMAP_DSS_COLOR_ARGB16:
  684. m = 0x5; break;
  685. case OMAP_DSS_COLOR_RGB16:
  686. m = 0x6; break;
  687. case OMAP_DSS_COLOR_ARGB16_1555:
  688. m = 0x7; break;
  689. case OMAP_DSS_COLOR_RGB24U:
  690. m = 0x8; break;
  691. case OMAP_DSS_COLOR_RGB24P:
  692. m = 0x9; break;
  693. case OMAP_DSS_COLOR_YUV2:
  694. m = 0xa; break;
  695. case OMAP_DSS_COLOR_UYVY:
  696. m = 0xb; break;
  697. case OMAP_DSS_COLOR_ARGB32:
  698. m = 0xc; break;
  699. case OMAP_DSS_COLOR_RGBA32:
  700. m = 0xd; break;
  701. case OMAP_DSS_COLOR_RGBX32:
  702. m = 0xe; break;
  703. case OMAP_DSS_COLOR_XRGB16_1555:
  704. m = 0xf; break;
  705. default:
  706. BUG(); return;
  707. }
  708. } else {
  709. switch (color_mode) {
  710. case OMAP_DSS_COLOR_CLUT1:
  711. m = 0x0; break;
  712. case OMAP_DSS_COLOR_CLUT2:
  713. m = 0x1; break;
  714. case OMAP_DSS_COLOR_CLUT4:
  715. m = 0x2; break;
  716. case OMAP_DSS_COLOR_CLUT8:
  717. m = 0x3; break;
  718. case OMAP_DSS_COLOR_RGB12U:
  719. m = 0x4; break;
  720. case OMAP_DSS_COLOR_ARGB16:
  721. m = 0x5; break;
  722. case OMAP_DSS_COLOR_RGB16:
  723. m = 0x6; break;
  724. case OMAP_DSS_COLOR_ARGB16_1555:
  725. m = 0x7; break;
  726. case OMAP_DSS_COLOR_RGB24U:
  727. m = 0x8; break;
  728. case OMAP_DSS_COLOR_RGB24P:
  729. m = 0x9; break;
  730. case OMAP_DSS_COLOR_RGBX16:
  731. m = 0xa; break;
  732. case OMAP_DSS_COLOR_RGBA16:
  733. m = 0xb; break;
  734. case OMAP_DSS_COLOR_ARGB32:
  735. m = 0xc; break;
  736. case OMAP_DSS_COLOR_RGBA32:
  737. m = 0xd; break;
  738. case OMAP_DSS_COLOR_RGBX32:
  739. m = 0xe; break;
  740. case OMAP_DSS_COLOR_XRGB16_1555:
  741. m = 0xf; break;
  742. default:
  743. BUG(); return;
  744. }
  745. }
  746. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
  747. }
  748. static void dispc_ovl_configure_burst_type(enum omap_plane plane,
  749. enum omap_dss_rotation_type rotation_type)
  750. {
  751. if (dss_has_feature(FEAT_BURST_2D) == 0)
  752. return;
  753. if (rotation_type == OMAP_DSS_ROT_TILER)
  754. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
  755. else
  756. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
  757. }
  758. void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
  759. {
  760. int shift;
  761. u32 val;
  762. int chan = 0, chan2 = 0;
  763. switch (plane) {
  764. case OMAP_DSS_GFX:
  765. shift = 8;
  766. break;
  767. case OMAP_DSS_VIDEO1:
  768. case OMAP_DSS_VIDEO2:
  769. case OMAP_DSS_VIDEO3:
  770. shift = 16;
  771. break;
  772. default:
  773. BUG();
  774. return;
  775. }
  776. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  777. if (dss_has_feature(FEAT_MGR_LCD2)) {
  778. switch (channel) {
  779. case OMAP_DSS_CHANNEL_LCD:
  780. chan = 0;
  781. chan2 = 0;
  782. break;
  783. case OMAP_DSS_CHANNEL_DIGIT:
  784. chan = 1;
  785. chan2 = 0;
  786. break;
  787. case OMAP_DSS_CHANNEL_LCD2:
  788. chan = 0;
  789. chan2 = 1;
  790. break;
  791. case OMAP_DSS_CHANNEL_LCD3:
  792. if (dss_has_feature(FEAT_MGR_LCD3)) {
  793. chan = 0;
  794. chan2 = 2;
  795. } else {
  796. BUG();
  797. return;
  798. }
  799. break;
  800. default:
  801. BUG();
  802. return;
  803. }
  804. val = FLD_MOD(val, chan, shift, shift);
  805. val = FLD_MOD(val, chan2, 31, 30);
  806. } else {
  807. val = FLD_MOD(val, channel, shift, shift);
  808. }
  809. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
  810. }
  811. EXPORT_SYMBOL(dispc_ovl_set_channel_out);
  812. static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
  813. {
  814. int shift;
  815. u32 val;
  816. enum omap_channel channel;
  817. switch (plane) {
  818. case OMAP_DSS_GFX:
  819. shift = 8;
  820. break;
  821. case OMAP_DSS_VIDEO1:
  822. case OMAP_DSS_VIDEO2:
  823. case OMAP_DSS_VIDEO3:
  824. shift = 16;
  825. break;
  826. default:
  827. BUG();
  828. return 0;
  829. }
  830. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  831. if (dss_has_feature(FEAT_MGR_LCD3)) {
  832. if (FLD_GET(val, 31, 30) == 0)
  833. channel = FLD_GET(val, shift, shift);
  834. else if (FLD_GET(val, 31, 30) == 1)
  835. channel = OMAP_DSS_CHANNEL_LCD2;
  836. else
  837. channel = OMAP_DSS_CHANNEL_LCD3;
  838. } else if (dss_has_feature(FEAT_MGR_LCD2)) {
  839. if (FLD_GET(val, 31, 30) == 0)
  840. channel = FLD_GET(val, shift, shift);
  841. else
  842. channel = OMAP_DSS_CHANNEL_LCD2;
  843. } else {
  844. channel = FLD_GET(val, shift, shift);
  845. }
  846. return channel;
  847. }
  848. void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
  849. {
  850. enum omap_plane plane = OMAP_DSS_WB;
  851. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
  852. }
  853. static void dispc_ovl_set_burst_size(enum omap_plane plane,
  854. enum omap_burst_size burst_size)
  855. {
  856. static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
  857. int shift;
  858. shift = shifts[plane];
  859. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
  860. }
  861. static void dispc_configure_burst_sizes(void)
  862. {
  863. int i;
  864. const int burst_size = BURST_SIZE_X8;
  865. /* Configure burst size always to maximum size */
  866. for (i = 0; i < dss_feat_get_num_ovls(); ++i)
  867. dispc_ovl_set_burst_size(i, burst_size);
  868. }
  869. static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
  870. {
  871. unsigned unit = dss_feat_get_burst_size_unit();
  872. /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
  873. return unit * 8;
  874. }
  875. void dispc_enable_gamma_table(bool enable)
  876. {
  877. /*
  878. * This is partially implemented to support only disabling of
  879. * the gamma table.
  880. */
  881. if (enable) {
  882. DSSWARN("Gamma table enabling for TV not yet supported");
  883. return;
  884. }
  885. REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
  886. }
  887. static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
  888. {
  889. if (channel == OMAP_DSS_CHANNEL_DIGIT)
  890. return;
  891. mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
  892. }
  893. static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
  894. const struct omap_dss_cpr_coefs *coefs)
  895. {
  896. u32 coef_r, coef_g, coef_b;
  897. if (!dss_mgr_is_lcd(channel))
  898. return;
  899. coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
  900. FLD_VAL(coefs->rb, 9, 0);
  901. coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
  902. FLD_VAL(coefs->gb, 9, 0);
  903. coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
  904. FLD_VAL(coefs->bb, 9, 0);
  905. dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
  906. dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
  907. dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
  908. }
  909. static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
  910. {
  911. u32 val;
  912. BUG_ON(plane == OMAP_DSS_GFX);
  913. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  914. val = FLD_MOD(val, enable, 9, 9);
  915. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
  916. }
  917. static void dispc_ovl_enable_replication(enum omap_plane plane,
  918. enum omap_overlay_caps caps, bool enable)
  919. {
  920. static const unsigned shifts[] = { 5, 10, 10, 10 };
  921. int shift;
  922. if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
  923. return;
  924. shift = shifts[plane];
  925. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
  926. }
  927. static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
  928. u16 height)
  929. {
  930. u32 val;
  931. val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
  932. FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
  933. dispc_write_reg(DISPC_SIZE_MGR(channel), val);
  934. }
  935. static void dispc_init_fifos(void)
  936. {
  937. u32 size;
  938. int fifo;
  939. u8 start, end;
  940. u32 unit;
  941. unit = dss_feat_get_buffer_size_unit();
  942. dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
  943. for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
  944. size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
  945. size *= unit;
  946. dispc.fifo_size[fifo] = size;
  947. /*
  948. * By default fifos are mapped directly to overlays, fifo 0 to
  949. * ovl 0, fifo 1 to ovl 1, etc.
  950. */
  951. dispc.fifo_assignment[fifo] = fifo;
  952. }
  953. /*
  954. * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
  955. * causes problems with certain use cases, like using the tiler in 2D
  956. * mode. The below hack swaps the fifos of GFX and WB planes, thus
  957. * giving GFX plane a larger fifo. WB but should work fine with a
  958. * smaller fifo.
  959. */
  960. if (dispc.feat->gfx_fifo_workaround) {
  961. u32 v;
  962. v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
  963. v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
  964. v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
  965. v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
  966. v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
  967. dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
  968. dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
  969. dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
  970. }
  971. }
  972. static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
  973. {
  974. int fifo;
  975. u32 size = 0;
  976. for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
  977. if (dispc.fifo_assignment[fifo] == plane)
  978. size += dispc.fifo_size[fifo];
  979. }
  980. return size;
  981. }
  982. void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
  983. {
  984. u8 hi_start, hi_end, lo_start, lo_end;
  985. u32 unit;
  986. unit = dss_feat_get_buffer_size_unit();
  987. WARN_ON(low % unit != 0);
  988. WARN_ON(high % unit != 0);
  989. low /= unit;
  990. high /= unit;
  991. dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
  992. dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
  993. DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
  994. plane,
  995. REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
  996. lo_start, lo_end) * unit,
  997. REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
  998. hi_start, hi_end) * unit,
  999. low * unit, high * unit);
  1000. dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
  1001. FLD_VAL(high, hi_start, hi_end) |
  1002. FLD_VAL(low, lo_start, lo_end));
  1003. }
  1004. void dispc_enable_fifomerge(bool enable)
  1005. {
  1006. if (!dss_has_feature(FEAT_FIFO_MERGE)) {
  1007. WARN_ON(enable);
  1008. return;
  1009. }
  1010. DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
  1011. REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
  1012. }
  1013. void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
  1014. u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
  1015. bool manual_update)
  1016. {
  1017. /*
  1018. * All sizes are in bytes. Both the buffer and burst are made of
  1019. * buffer_units, and the fifo thresholds must be buffer_unit aligned.
  1020. */
  1021. unsigned buf_unit = dss_feat_get_buffer_size_unit();
  1022. unsigned ovl_fifo_size, total_fifo_size, burst_size;
  1023. int i;
  1024. burst_size = dispc_ovl_get_burst_size(plane);
  1025. ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
  1026. if (use_fifomerge) {
  1027. total_fifo_size = 0;
  1028. for (i = 0; i < dss_feat_get_num_ovls(); ++i)
  1029. total_fifo_size += dispc_ovl_get_fifo_size(i);
  1030. } else {
  1031. total_fifo_size = ovl_fifo_size;
  1032. }
  1033. /*
  1034. * We use the same low threshold for both fifomerge and non-fifomerge
  1035. * cases, but for fifomerge we calculate the high threshold using the
  1036. * combined fifo size
  1037. */
  1038. if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
  1039. *fifo_low = ovl_fifo_size - burst_size * 2;
  1040. *fifo_high = total_fifo_size - burst_size;
  1041. } else if (plane == OMAP_DSS_WB) {
  1042. /*
  1043. * Most optimal configuration for writeback is to push out data
  1044. * to the interconnect the moment writeback pushes enough pixels
  1045. * in the FIFO to form a burst
  1046. */
  1047. *fifo_low = 0;
  1048. *fifo_high = burst_size;
  1049. } else {
  1050. *fifo_low = ovl_fifo_size - burst_size;
  1051. *fifo_high = total_fifo_size - buf_unit;
  1052. }
  1053. }
  1054. static void dispc_ovl_set_fir(enum omap_plane plane,
  1055. int hinc, int vinc,
  1056. enum omap_color_component color_comp)
  1057. {
  1058. u32 val;
  1059. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
  1060. u8 hinc_start, hinc_end, vinc_start, vinc_end;
  1061. dss_feat_get_reg_field(FEAT_REG_FIRHINC,
  1062. &hinc_start, &hinc_end);
  1063. dss_feat_get_reg_field(FEAT_REG_FIRVINC,
  1064. &vinc_start, &vinc_end);
  1065. val = FLD_VAL(vinc, vinc_start, vinc_end) |
  1066. FLD_VAL(hinc, hinc_start, hinc_end);
  1067. dispc_write_reg(DISPC_OVL_FIR(plane), val);
  1068. } else {
  1069. val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
  1070. dispc_write_reg(DISPC_OVL_FIR2(plane), val);
  1071. }
  1072. }
  1073. static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
  1074. {
  1075. u32 val;
  1076. u8 hor_start, hor_end, vert_start, vert_end;
  1077. dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
  1078. dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
  1079. val = FLD_VAL(vaccu, vert_start, vert_end) |
  1080. FLD_VAL(haccu, hor_start, hor_end);
  1081. dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
  1082. }
  1083. static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
  1084. {
  1085. u32 val;
  1086. u8 hor_start, hor_end, vert_start, vert_end;
  1087. dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
  1088. dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
  1089. val = FLD_VAL(vaccu, vert_start, vert_end) |
  1090. FLD_VAL(haccu, hor_start, hor_end);
  1091. dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
  1092. }
  1093. static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
  1094. int vaccu)
  1095. {
  1096. u32 val;
  1097. val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
  1098. dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
  1099. }
  1100. static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
  1101. int vaccu)
  1102. {
  1103. u32 val;
  1104. val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
  1105. dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
  1106. }
  1107. static void dispc_ovl_set_scale_param(enum omap_plane plane,
  1108. u16 orig_width, u16 orig_height,
  1109. u16 out_width, u16 out_height,
  1110. bool five_taps, u8 rotation,
  1111. enum omap_color_component color_comp)
  1112. {
  1113. int fir_hinc, fir_vinc;
  1114. fir_hinc = 1024 * orig_width / out_width;
  1115. fir_vinc = 1024 * orig_height / out_height;
  1116. dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
  1117. color_comp);
  1118. dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
  1119. }
  1120. static void dispc_ovl_set_accu_uv(enum omap_plane plane,
  1121. u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
  1122. bool ilace, enum omap_color_mode color_mode, u8 rotation)
  1123. {
  1124. int h_accu2_0, h_accu2_1;
  1125. int v_accu2_0, v_accu2_1;
  1126. int chroma_hinc, chroma_vinc;
  1127. int idx;
  1128. struct accu {
  1129. s8 h0_m, h0_n;
  1130. s8 h1_m, h1_n;
  1131. s8 v0_m, v0_n;
  1132. s8 v1_m, v1_n;
  1133. };
  1134. const struct accu *accu_table;
  1135. const struct accu *accu_val;
  1136. static const struct accu accu_nv12[4] = {
  1137. { 0, 1, 0, 1 , -1, 2, 0, 1 },
  1138. { 1, 2, -3, 4 , 0, 1, 0, 1 },
  1139. { -1, 1, 0, 1 , -1, 2, 0, 1 },
  1140. { -1, 2, -1, 2 , -1, 1, 0, 1 },
  1141. };
  1142. static const struct accu accu_nv12_ilace[4] = {
  1143. { 0, 1, 0, 1 , -3, 4, -1, 4 },
  1144. { -1, 4, -3, 4 , 0, 1, 0, 1 },
  1145. { -1, 1, 0, 1 , -1, 4, -3, 4 },
  1146. { -3, 4, -3, 4 , -1, 1, 0, 1 },
  1147. };
  1148. static const struct accu accu_yuv[4] = {
  1149. { 0, 1, 0, 1, 0, 1, 0, 1 },
  1150. { 0, 1, 0, 1, 0, 1, 0, 1 },
  1151. { -1, 1, 0, 1, 0, 1, 0, 1 },
  1152. { 0, 1, 0, 1, -1, 1, 0, 1 },
  1153. };
  1154. switch (rotation) {
  1155. case OMAP_DSS_ROT_0:
  1156. idx = 0;
  1157. break;
  1158. case OMAP_DSS_ROT_90:
  1159. idx = 1;
  1160. break;
  1161. case OMAP_DSS_ROT_180:
  1162. idx = 2;
  1163. break;
  1164. case OMAP_DSS_ROT_270:
  1165. idx = 3;
  1166. break;
  1167. default:
  1168. BUG();
  1169. return;
  1170. }
  1171. switch (color_mode) {
  1172. case OMAP_DSS_COLOR_NV12:
  1173. if (ilace)
  1174. accu_table = accu_nv12_ilace;
  1175. else
  1176. accu_table = accu_nv12;
  1177. break;
  1178. case OMAP_DSS_COLOR_YUV2:
  1179. case OMAP_DSS_COLOR_UYVY:
  1180. accu_table = accu_yuv;
  1181. break;
  1182. default:
  1183. BUG();
  1184. return;
  1185. }
  1186. accu_val = &accu_table[idx];
  1187. chroma_hinc = 1024 * orig_width / out_width;
  1188. chroma_vinc = 1024 * orig_height / out_height;
  1189. h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
  1190. h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
  1191. v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
  1192. v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
  1193. dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
  1194. dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
  1195. }
  1196. static void dispc_ovl_set_scaling_common(enum omap_plane plane,
  1197. u16 orig_width, u16 orig_height,
  1198. u16 out_width, u16 out_height,
  1199. bool ilace, bool five_taps,
  1200. bool fieldmode, enum omap_color_mode color_mode,
  1201. u8 rotation)
  1202. {
  1203. int accu0 = 0;
  1204. int accu1 = 0;
  1205. u32 l;
  1206. dispc_ovl_set_scale_param(plane, orig_width, orig_height,
  1207. out_width, out_height, five_taps,
  1208. rotation, DISPC_COLOR_COMPONENT_RGB_Y);
  1209. l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  1210. /* RESIZEENABLE and VERTICALTAPS */
  1211. l &= ~((0x3 << 5) | (0x1 << 21));
  1212. l |= (orig_width != out_width) ? (1 << 5) : 0;
  1213. l |= (orig_height != out_height) ? (1 << 6) : 0;
  1214. l |= five_taps ? (1 << 21) : 0;
  1215. /* VRESIZECONF and HRESIZECONF */
  1216. if (dss_has_feature(FEAT_RESIZECONF)) {
  1217. l &= ~(0x3 << 7);
  1218. l |= (orig_width <= out_width) ? 0 : (1 << 7);
  1219. l |= (orig_height <= out_height) ? 0 : (1 << 8);
  1220. }
  1221. /* LINEBUFFERSPLIT */
  1222. if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
  1223. l &= ~(0x1 << 22);
  1224. l |= five_taps ? (1 << 22) : 0;
  1225. }
  1226. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
  1227. /*
  1228. * field 0 = even field = bottom field
  1229. * field 1 = odd field = top field
  1230. */
  1231. if (ilace && !fieldmode) {
  1232. accu1 = 0;
  1233. accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
  1234. if (accu0 >= 1024/2) {
  1235. accu1 = 1024/2;
  1236. accu0 -= accu1;
  1237. }
  1238. }
  1239. dispc_ovl_set_vid_accu0(plane, 0, accu0);
  1240. dispc_ovl_set_vid_accu1(plane, 0, accu1);
  1241. }
  1242. static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
  1243. u16 orig_width, u16 orig_height,
  1244. u16 out_width, u16 out_height,
  1245. bool ilace, bool five_taps,
  1246. bool fieldmode, enum omap_color_mode color_mode,
  1247. u8 rotation)
  1248. {
  1249. int scale_x = out_width != orig_width;
  1250. int scale_y = out_height != orig_height;
  1251. bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
  1252. if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
  1253. return;
  1254. if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
  1255. color_mode != OMAP_DSS_COLOR_UYVY &&
  1256. color_mode != OMAP_DSS_COLOR_NV12)) {
  1257. /* reset chroma resampling for RGB formats */
  1258. if (plane != OMAP_DSS_WB)
  1259. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
  1260. return;
  1261. }
  1262. dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
  1263. out_height, ilace, color_mode, rotation);
  1264. switch (color_mode) {
  1265. case OMAP_DSS_COLOR_NV12:
  1266. if (chroma_upscale) {
  1267. /* UV is subsampled by 2 horizontally and vertically */
  1268. orig_height >>= 1;
  1269. orig_width >>= 1;
  1270. } else {
  1271. /* UV is downsampled by 2 horizontally and vertically */
  1272. orig_height <<= 1;
  1273. orig_width <<= 1;
  1274. }
  1275. break;
  1276. case OMAP_DSS_COLOR_YUV2:
  1277. case OMAP_DSS_COLOR_UYVY:
  1278. /* For YUV422 with 90/270 rotation, we don't upsample chroma */
  1279. if (rotation == OMAP_DSS_ROT_0 ||
  1280. rotation == OMAP_DSS_ROT_180) {
  1281. if (chroma_upscale)
  1282. /* UV is subsampled by 2 horizontally */
  1283. orig_width >>= 1;
  1284. else
  1285. /* UV is downsampled by 2 horizontally */
  1286. orig_width <<= 1;
  1287. }
  1288. /* must use FIR for YUV422 if rotated */
  1289. if (rotation != OMAP_DSS_ROT_0)
  1290. scale_x = scale_y = true;
  1291. break;
  1292. default:
  1293. BUG();
  1294. return;
  1295. }
  1296. if (out_width != orig_width)
  1297. scale_x = true;
  1298. if (out_height != orig_height)
  1299. scale_y = true;
  1300. dispc_ovl_set_scale_param(plane, orig_width, orig_height,
  1301. out_width, out_height, five_taps,
  1302. rotation, DISPC_COLOR_COMPONENT_UV);
  1303. if (plane != OMAP_DSS_WB)
  1304. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
  1305. (scale_x || scale_y) ? 1 : 0, 8, 8);
  1306. /* set H scaling */
  1307. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
  1308. /* set V scaling */
  1309. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
  1310. }
  1311. static void dispc_ovl_set_scaling(enum omap_plane plane,
  1312. u16 orig_width, u16 orig_height,
  1313. u16 out_width, u16 out_height,
  1314. bool ilace, bool five_taps,
  1315. bool fieldmode, enum omap_color_mode color_mode,
  1316. u8 rotation)
  1317. {
  1318. BUG_ON(plane == OMAP_DSS_GFX);
  1319. dispc_ovl_set_scaling_common(plane,
  1320. orig_width, orig_height,
  1321. out_width, out_height,
  1322. ilace, five_taps,
  1323. fieldmode, color_mode,
  1324. rotation);
  1325. dispc_ovl_set_scaling_uv(plane,
  1326. orig_width, orig_height,
  1327. out_width, out_height,
  1328. ilace, five_taps,
  1329. fieldmode, color_mode,
  1330. rotation);
  1331. }
  1332. static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
  1333. enum omap_dss_rotation_type rotation_type,
  1334. bool mirroring, enum omap_color_mode color_mode)
  1335. {
  1336. bool row_repeat = false;
  1337. int vidrot = 0;
  1338. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1339. color_mode == OMAP_DSS_COLOR_UYVY) {
  1340. if (mirroring) {
  1341. switch (rotation) {
  1342. case OMAP_DSS_ROT_0:
  1343. vidrot = 2;
  1344. break;
  1345. case OMAP_DSS_ROT_90:
  1346. vidrot = 1;
  1347. break;
  1348. case OMAP_DSS_ROT_180:
  1349. vidrot = 0;
  1350. break;
  1351. case OMAP_DSS_ROT_270:
  1352. vidrot = 3;
  1353. break;
  1354. }
  1355. } else {
  1356. switch (rotation) {
  1357. case OMAP_DSS_ROT_0:
  1358. vidrot = 0;
  1359. break;
  1360. case OMAP_DSS_ROT_90:
  1361. vidrot = 1;
  1362. break;
  1363. case OMAP_DSS_ROT_180:
  1364. vidrot = 2;
  1365. break;
  1366. case OMAP_DSS_ROT_270:
  1367. vidrot = 3;
  1368. break;
  1369. }
  1370. }
  1371. if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
  1372. row_repeat = true;
  1373. else
  1374. row_repeat = false;
  1375. }
  1376. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
  1377. if (dss_has_feature(FEAT_ROWREPEATENABLE))
  1378. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
  1379. row_repeat ? 1 : 0, 18, 18);
  1380. if (color_mode == OMAP_DSS_COLOR_NV12) {
  1381. bool doublestride = (rotation_type == OMAP_DSS_ROT_TILER) &&
  1382. (rotation == OMAP_DSS_ROT_0 ||
  1383. rotation == OMAP_DSS_ROT_180);
  1384. /* DOUBLESTRIDE */
  1385. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
  1386. }
  1387. }
  1388. static int color_mode_to_bpp(enum omap_color_mode color_mode)
  1389. {
  1390. switch (color_mode) {
  1391. case OMAP_DSS_COLOR_CLUT1:
  1392. return 1;
  1393. case OMAP_DSS_COLOR_CLUT2:
  1394. return 2;
  1395. case OMAP_DSS_COLOR_CLUT4:
  1396. return 4;
  1397. case OMAP_DSS_COLOR_CLUT8:
  1398. case OMAP_DSS_COLOR_NV12:
  1399. return 8;
  1400. case OMAP_DSS_COLOR_RGB12U:
  1401. case OMAP_DSS_COLOR_RGB16:
  1402. case OMAP_DSS_COLOR_ARGB16:
  1403. case OMAP_DSS_COLOR_YUV2:
  1404. case OMAP_DSS_COLOR_UYVY:
  1405. case OMAP_DSS_COLOR_RGBA16:
  1406. case OMAP_DSS_COLOR_RGBX16:
  1407. case OMAP_DSS_COLOR_ARGB16_1555:
  1408. case OMAP_DSS_COLOR_XRGB16_1555:
  1409. return 16;
  1410. case OMAP_DSS_COLOR_RGB24P:
  1411. return 24;
  1412. case OMAP_DSS_COLOR_RGB24U:
  1413. case OMAP_DSS_COLOR_ARGB32:
  1414. case OMAP_DSS_COLOR_RGBA32:
  1415. case OMAP_DSS_COLOR_RGBX32:
  1416. return 32;
  1417. default:
  1418. BUG();
  1419. return 0;
  1420. }
  1421. }
  1422. static s32 pixinc(int pixels, u8 ps)
  1423. {
  1424. if (pixels == 1)
  1425. return 1;
  1426. else if (pixels > 1)
  1427. return 1 + (pixels - 1) * ps;
  1428. else if (pixels < 0)
  1429. return 1 - (-pixels + 1) * ps;
  1430. else
  1431. BUG();
  1432. return 0;
  1433. }
  1434. static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
  1435. u16 screen_width,
  1436. u16 width, u16 height,
  1437. enum omap_color_mode color_mode, bool fieldmode,
  1438. unsigned int field_offset,
  1439. unsigned *offset0, unsigned *offset1,
  1440. s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
  1441. {
  1442. u8 ps;
  1443. /* FIXME CLUT formats */
  1444. switch (color_mode) {
  1445. case OMAP_DSS_COLOR_CLUT1:
  1446. case OMAP_DSS_COLOR_CLUT2:
  1447. case OMAP_DSS_COLOR_CLUT4:
  1448. case OMAP_DSS_COLOR_CLUT8:
  1449. BUG();
  1450. return;
  1451. case OMAP_DSS_COLOR_YUV2:
  1452. case OMAP_DSS_COLOR_UYVY:
  1453. ps = 4;
  1454. break;
  1455. default:
  1456. ps = color_mode_to_bpp(color_mode) / 8;
  1457. break;
  1458. }
  1459. DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
  1460. width, height);
  1461. /*
  1462. * field 0 = even field = bottom field
  1463. * field 1 = odd field = top field
  1464. */
  1465. switch (rotation + mirror * 4) {
  1466. case OMAP_DSS_ROT_0:
  1467. case OMAP_DSS_ROT_180:
  1468. /*
  1469. * If the pixel format is YUV or UYVY divide the width
  1470. * of the image by 2 for 0 and 180 degree rotation.
  1471. */
  1472. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1473. color_mode == OMAP_DSS_COLOR_UYVY)
  1474. width = width >> 1;
  1475. case OMAP_DSS_ROT_90:
  1476. case OMAP_DSS_ROT_270:
  1477. *offset1 = 0;
  1478. if (field_offset)
  1479. *offset0 = field_offset * screen_width * ps;
  1480. else
  1481. *offset0 = 0;
  1482. *row_inc = pixinc(1 +
  1483. (y_predecim * screen_width - x_predecim * width) +
  1484. (fieldmode ? screen_width : 0), ps);
  1485. *pix_inc = pixinc(x_predecim, ps);
  1486. break;
  1487. case OMAP_DSS_ROT_0 + 4:
  1488. case OMAP_DSS_ROT_180 + 4:
  1489. /* If the pixel format is YUV or UYVY divide the width
  1490. * of the image by 2 for 0 degree and 180 degree
  1491. */
  1492. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1493. color_mode == OMAP_DSS_COLOR_UYVY)
  1494. width = width >> 1;
  1495. case OMAP_DSS_ROT_90 + 4:
  1496. case OMAP_DSS_ROT_270 + 4:
  1497. *offset1 = 0;
  1498. if (field_offset)
  1499. *offset0 = field_offset * screen_width * ps;
  1500. else
  1501. *offset0 = 0;
  1502. *row_inc = pixinc(1 -
  1503. (y_predecim * screen_width + x_predecim * width) -
  1504. (fieldmode ? screen_width : 0), ps);
  1505. *pix_inc = pixinc(x_predecim, ps);
  1506. break;
  1507. default:
  1508. BUG();
  1509. return;
  1510. }
  1511. }
  1512. static void calc_dma_rotation_offset(u8 rotation, bool mirror,
  1513. u16 screen_width,
  1514. u16 width, u16 height,
  1515. enum omap_color_mode color_mode, bool fieldmode,
  1516. unsigned int field_offset,
  1517. unsigned *offset0, unsigned *offset1,
  1518. s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
  1519. {
  1520. u8 ps;
  1521. u16 fbw, fbh;
  1522. /* FIXME CLUT formats */
  1523. switch (color_mode) {
  1524. case OMAP_DSS_COLOR_CLUT1:
  1525. case OMAP_DSS_COLOR_CLUT2:
  1526. case OMAP_DSS_COLOR_CLUT4:
  1527. case OMAP_DSS_COLOR_CLUT8:
  1528. BUG();
  1529. return;
  1530. default:
  1531. ps = color_mode_to_bpp(color_mode) / 8;
  1532. break;
  1533. }
  1534. DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
  1535. width, height);
  1536. /* width & height are overlay sizes, convert to fb sizes */
  1537. if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
  1538. fbw = width;
  1539. fbh = height;
  1540. } else {
  1541. fbw = height;
  1542. fbh = width;
  1543. }
  1544. /*
  1545. * field 0 = even field = bottom field
  1546. * field 1 = odd field = top field
  1547. */
  1548. switch (rotation + mirror * 4) {
  1549. case OMAP_DSS_ROT_0:
  1550. *offset1 = 0;
  1551. if (field_offset)
  1552. *offset0 = *offset1 + field_offset * screen_width * ps;
  1553. else
  1554. *offset0 = *offset1;
  1555. *row_inc = pixinc(1 +
  1556. (y_predecim * screen_width - fbw * x_predecim) +
  1557. (fieldmode ? screen_width : 0), ps);
  1558. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1559. color_mode == OMAP_DSS_COLOR_UYVY)
  1560. *pix_inc = pixinc(x_predecim, 2 * ps);
  1561. else
  1562. *pix_inc = pixinc(x_predecim, ps);
  1563. break;
  1564. case OMAP_DSS_ROT_90:
  1565. *offset1 = screen_width * (fbh - 1) * ps;
  1566. if (field_offset)
  1567. *offset0 = *offset1 + field_offset * ps;
  1568. else
  1569. *offset0 = *offset1;
  1570. *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
  1571. y_predecim + (fieldmode ? 1 : 0), ps);
  1572. *pix_inc = pixinc(-x_predecim * screen_width, ps);
  1573. break;
  1574. case OMAP_DSS_ROT_180:
  1575. *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
  1576. if (field_offset)
  1577. *offset0 = *offset1 - field_offset * screen_width * ps;
  1578. else
  1579. *offset0 = *offset1;
  1580. *row_inc = pixinc(-1 -
  1581. (y_predecim * screen_width - fbw * x_predecim) -
  1582. (fieldmode ? screen_width : 0), ps);
  1583. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1584. color_mode == OMAP_DSS_COLOR_UYVY)
  1585. *pix_inc = pixinc(-x_predecim, 2 * ps);
  1586. else
  1587. *pix_inc = pixinc(-x_predecim, ps);
  1588. break;
  1589. case OMAP_DSS_ROT_270:
  1590. *offset1 = (fbw - 1) * ps;
  1591. if (field_offset)
  1592. *offset0 = *offset1 - field_offset * ps;
  1593. else
  1594. *offset0 = *offset1;
  1595. *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
  1596. y_predecim - (fieldmode ? 1 : 0), ps);
  1597. *pix_inc = pixinc(x_predecim * screen_width, ps);
  1598. break;
  1599. /* mirroring */
  1600. case OMAP_DSS_ROT_0 + 4:
  1601. *offset1 = (fbw - 1) * ps;
  1602. if (field_offset)
  1603. *offset0 = *offset1 + field_offset * screen_width * ps;
  1604. else
  1605. *offset0 = *offset1;
  1606. *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
  1607. (fieldmode ? screen_width : 0),
  1608. ps);
  1609. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1610. color_mode == OMAP_DSS_COLOR_UYVY)
  1611. *pix_inc = pixinc(-x_predecim, 2 * ps);
  1612. else
  1613. *pix_inc = pixinc(-x_predecim, ps);
  1614. break;
  1615. case OMAP_DSS_ROT_90 + 4:
  1616. *offset1 = 0;
  1617. if (field_offset)
  1618. *offset0 = *offset1 + field_offset * ps;
  1619. else
  1620. *offset0 = *offset1;
  1621. *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
  1622. y_predecim + (fieldmode ? 1 : 0),
  1623. ps);
  1624. *pix_inc = pixinc(x_predecim * screen_width, ps);
  1625. break;
  1626. case OMAP_DSS_ROT_180 + 4:
  1627. *offset1 = screen_width * (fbh - 1) * ps;
  1628. if (field_offset)
  1629. *offset0 = *offset1 - field_offset * screen_width * ps;
  1630. else
  1631. *offset0 = *offset1;
  1632. *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
  1633. (fieldmode ? screen_width : 0),
  1634. ps);
  1635. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1636. color_mode == OMAP_DSS_COLOR_UYVY)
  1637. *pix_inc = pixinc(x_predecim, 2 * ps);
  1638. else
  1639. *pix_inc = pixinc(x_predecim, ps);
  1640. break;
  1641. case OMAP_DSS_ROT_270 + 4:
  1642. *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
  1643. if (field_offset)
  1644. *offset0 = *offset1 - field_offset * ps;
  1645. else
  1646. *offset0 = *offset1;
  1647. *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
  1648. y_predecim - (fieldmode ? 1 : 0),
  1649. ps);
  1650. *pix_inc = pixinc(-x_predecim * screen_width, ps);
  1651. break;
  1652. default:
  1653. BUG();
  1654. return;
  1655. }
  1656. }
  1657. static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
  1658. enum omap_color_mode color_mode, bool fieldmode,
  1659. unsigned int field_offset, unsigned *offset0, unsigned *offset1,
  1660. s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
  1661. {
  1662. u8 ps;
  1663. switch (color_mode) {
  1664. case OMAP_DSS_COLOR_CLUT1:
  1665. case OMAP_DSS_COLOR_CLUT2:
  1666. case OMAP_DSS_COLOR_CLUT4:
  1667. case OMAP_DSS_COLOR_CLUT8:
  1668. BUG();
  1669. return;
  1670. default:
  1671. ps = color_mode_to_bpp(color_mode) / 8;
  1672. break;
  1673. }
  1674. DSSDBG("scrw %d, width %d\n", screen_width, width);
  1675. /*
  1676. * field 0 = even field = bottom field
  1677. * field 1 = odd field = top field
  1678. */
  1679. *offset1 = 0;
  1680. if (field_offset)
  1681. *offset0 = *offset1 + field_offset * screen_width * ps;
  1682. else
  1683. *offset0 = *offset1;
  1684. *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
  1685. (fieldmode ? screen_width : 0), ps);
  1686. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1687. color_mode == OMAP_DSS_COLOR_UYVY)
  1688. *pix_inc = pixinc(x_predecim, 2 * ps);
  1689. else
  1690. *pix_inc = pixinc(x_predecim, ps);
  1691. }
  1692. /*
  1693. * This function is used to avoid synclosts in OMAP3, because of some
  1694. * undocumented horizontal position and timing related limitations.
  1695. */
  1696. static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
  1697. const struct omap_video_timings *t, u16 pos_x,
  1698. u16 width, u16 height, u16 out_width, u16 out_height)
  1699. {
  1700. const int ds = DIV_ROUND_UP(height, out_height);
  1701. unsigned long nonactive;
  1702. static const u8 limits[3] = { 8, 10, 20 };
  1703. u64 val, blank;
  1704. int i;
  1705. nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
  1706. i = 0;
  1707. if (out_height < height)
  1708. i++;
  1709. if (out_width < width)
  1710. i++;
  1711. blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
  1712. DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
  1713. if (blank <= limits[i])
  1714. return -EINVAL;
  1715. /*
  1716. * Pixel data should be prepared before visible display point starts.
  1717. * So, atleast DS-2 lines must have already been fetched by DISPC
  1718. * during nonactive - pos_x period.
  1719. */
  1720. val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
  1721. DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
  1722. val, max(0, ds - 2) * width);
  1723. if (val < max(0, ds - 2) * width)
  1724. return -EINVAL;
  1725. /*
  1726. * All lines need to be refilled during the nonactive period of which
  1727. * only one line can be loaded during the active period. So, atleast
  1728. * DS - 1 lines should be loaded during nonactive period.
  1729. */
  1730. val = div_u64((u64)nonactive * lclk, pclk);
  1731. DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
  1732. val, max(0, ds - 1) * width);
  1733. if (val < max(0, ds - 1) * width)
  1734. return -EINVAL;
  1735. return 0;
  1736. }
  1737. static unsigned long calc_core_clk_five_taps(unsigned long pclk,
  1738. const struct omap_video_timings *mgr_timings, u16 width,
  1739. u16 height, u16 out_width, u16 out_height,
  1740. enum omap_color_mode color_mode)
  1741. {
  1742. u32 core_clk = 0;
  1743. u64 tmp;
  1744. if (height <= out_height && width <= out_width)
  1745. return (unsigned long) pclk;
  1746. if (height > out_height) {
  1747. unsigned int ppl = mgr_timings->x_res;
  1748. tmp = pclk * height * out_width;
  1749. do_div(tmp, 2 * out_height * ppl);
  1750. core_clk = tmp;
  1751. if (height > 2 * out_height) {
  1752. if (ppl == out_width)
  1753. return 0;
  1754. tmp = pclk * (height - 2 * out_height) * out_width;
  1755. do_div(tmp, 2 * out_height * (ppl - out_width));
  1756. core_clk = max_t(u32, core_clk, tmp);
  1757. }
  1758. }
  1759. if (width > out_width) {
  1760. tmp = pclk * width;
  1761. do_div(tmp, out_width);
  1762. core_clk = max_t(u32, core_clk, tmp);
  1763. if (color_mode == OMAP_DSS_COLOR_RGB24U)
  1764. core_clk <<= 1;
  1765. }
  1766. return core_clk;
  1767. }
  1768. static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
  1769. u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
  1770. {
  1771. if (height > out_height && width > out_width)
  1772. return pclk * 4;
  1773. else
  1774. return pclk * 2;
  1775. }
  1776. static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
  1777. u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
  1778. {
  1779. unsigned int hf, vf;
  1780. /*
  1781. * FIXME how to determine the 'A' factor
  1782. * for the no downscaling case ?
  1783. */
  1784. if (width > 3 * out_width)
  1785. hf = 4;
  1786. else if (width > 2 * out_width)
  1787. hf = 3;
  1788. else if (width > out_width)
  1789. hf = 2;
  1790. else
  1791. hf = 1;
  1792. if (height > out_height)
  1793. vf = 2;
  1794. else
  1795. vf = 1;
  1796. return pclk * vf * hf;
  1797. }
  1798. static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
  1799. u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
  1800. {
  1801. /*
  1802. * If the overlay/writeback is in mem to mem mode, there are no
  1803. * downscaling limitations with respect to pixel clock, return 1 as
  1804. * required core clock to represent that we have sufficient enough
  1805. * core clock to do maximum downscaling
  1806. */
  1807. if (mem_to_mem)
  1808. return 1;
  1809. if (width > out_width)
  1810. return DIV_ROUND_UP(pclk, out_width) * width;
  1811. else
  1812. return pclk;
  1813. }
  1814. static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
  1815. const struct omap_video_timings *mgr_timings,
  1816. u16 width, u16 height, u16 out_width, u16 out_height,
  1817. enum omap_color_mode color_mode, bool *five_taps,
  1818. int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
  1819. u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
  1820. {
  1821. int error;
  1822. u16 in_width, in_height;
  1823. int min_factor = min(*decim_x, *decim_y);
  1824. const int maxsinglelinewidth =
  1825. dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
  1826. *five_taps = false;
  1827. do {
  1828. in_height = DIV_ROUND_UP(height, *decim_y);
  1829. in_width = DIV_ROUND_UP(width, *decim_x);
  1830. *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
  1831. in_height, out_width, out_height, mem_to_mem);
  1832. error = (in_width > maxsinglelinewidth || !*core_clk ||
  1833. *core_clk > dispc_core_clk_rate());
  1834. if (error) {
  1835. if (*decim_x == *decim_y) {
  1836. *decim_x = min_factor;
  1837. ++*decim_y;
  1838. } else {
  1839. swap(*decim_x, *decim_y);
  1840. if (*decim_x < *decim_y)
  1841. ++*decim_x;
  1842. }
  1843. }
  1844. } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
  1845. if (in_width > maxsinglelinewidth) {
  1846. DSSERR("Cannot scale max input width exceeded");
  1847. return -EINVAL;
  1848. }
  1849. return 0;
  1850. }
  1851. static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
  1852. const struct omap_video_timings *mgr_timings,
  1853. u16 width, u16 height, u16 out_width, u16 out_height,
  1854. enum omap_color_mode color_mode, bool *five_taps,
  1855. int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
  1856. u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
  1857. {
  1858. int error;
  1859. u16 in_width, in_height;
  1860. int min_factor = min(*decim_x, *decim_y);
  1861. const int maxsinglelinewidth =
  1862. dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
  1863. do {
  1864. in_height = DIV_ROUND_UP(height, *decim_y);
  1865. in_width = DIV_ROUND_UP(width, *decim_x);
  1866. *core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
  1867. in_width, in_height, out_width, out_height, color_mode);
  1868. error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
  1869. pos_x, in_width, in_height, out_width,
  1870. out_height);
  1871. if (in_width > maxsinglelinewidth)
  1872. if (in_height > out_height &&
  1873. in_height < out_height * 2)
  1874. *five_taps = false;
  1875. if (!*five_taps)
  1876. *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
  1877. in_height, out_width, out_height,
  1878. mem_to_mem);
  1879. error = (error || in_width > maxsinglelinewidth * 2 ||
  1880. (in_width > maxsinglelinewidth && *five_taps) ||
  1881. !*core_clk || *core_clk > dispc_core_clk_rate());
  1882. if (error) {
  1883. if (*decim_x == *decim_y) {
  1884. *decim_x = min_factor;
  1885. ++*decim_y;
  1886. } else {
  1887. swap(*decim_x, *decim_y);
  1888. if (*decim_x < *decim_y)
  1889. ++*decim_x;
  1890. }
  1891. }
  1892. } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
  1893. if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, width,
  1894. height, out_width, out_height)){
  1895. DSSERR("horizontal timing too tight\n");
  1896. return -EINVAL;
  1897. }
  1898. if (in_width > (maxsinglelinewidth * 2)) {
  1899. DSSERR("Cannot setup scaling");
  1900. DSSERR("width exceeds maximum width possible");
  1901. return -EINVAL;
  1902. }
  1903. if (in_width > maxsinglelinewidth && *five_taps) {
  1904. DSSERR("cannot setup scaling with five taps");
  1905. return -EINVAL;
  1906. }
  1907. return 0;
  1908. }
  1909. static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
  1910. const struct omap_video_timings *mgr_timings,
  1911. u16 width, u16 height, u16 out_width, u16 out_height,
  1912. enum omap_color_mode color_mode, bool *five_taps,
  1913. int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
  1914. u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
  1915. {
  1916. u16 in_width, in_width_max;
  1917. int decim_x_min = *decim_x;
  1918. u16 in_height = DIV_ROUND_UP(height, *decim_y);
  1919. const int maxsinglelinewidth =
  1920. dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
  1921. const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
  1922. if (mem_to_mem) {
  1923. in_width_max = out_width * maxdownscale;
  1924. } else {
  1925. in_width_max = dispc_core_clk_rate() /
  1926. DIV_ROUND_UP(pclk, out_width);
  1927. }
  1928. *decim_x = DIV_ROUND_UP(width, in_width_max);
  1929. *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
  1930. if (*decim_x > *x_predecim)
  1931. return -EINVAL;
  1932. do {
  1933. in_width = DIV_ROUND_UP(width, *decim_x);
  1934. } while (*decim_x <= *x_predecim &&
  1935. in_width > maxsinglelinewidth && ++*decim_x);
  1936. if (in_width > maxsinglelinewidth) {
  1937. DSSERR("Cannot scale width exceeds max line width");
  1938. return -EINVAL;
  1939. }
  1940. *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
  1941. out_width, out_height, mem_to_mem);
  1942. return 0;
  1943. }
  1944. static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
  1945. enum omap_overlay_caps caps,
  1946. const struct omap_video_timings *mgr_timings,
  1947. u16 width, u16 height, u16 out_width, u16 out_height,
  1948. enum omap_color_mode color_mode, bool *five_taps,
  1949. int *x_predecim, int *y_predecim, u16 pos_x,
  1950. enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
  1951. {
  1952. const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
  1953. const int max_decim_limit = 16;
  1954. unsigned long core_clk = 0;
  1955. int decim_x, decim_y, ret;
  1956. if (width == out_width && height == out_height)
  1957. return 0;
  1958. if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
  1959. return -EINVAL;
  1960. if (mem_to_mem) {
  1961. *x_predecim = *y_predecim = 1;
  1962. } else {
  1963. *x_predecim = max_decim_limit;
  1964. *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
  1965. dss_has_feature(FEAT_BURST_2D)) ?
  1966. 2 : max_decim_limit;
  1967. }
  1968. if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
  1969. color_mode == OMAP_DSS_COLOR_CLUT2 ||
  1970. color_mode == OMAP_DSS_COLOR_CLUT4 ||
  1971. color_mode == OMAP_DSS_COLOR_CLUT8) {
  1972. *x_predecim = 1;
  1973. *y_predecim = 1;
  1974. *five_taps = false;
  1975. return 0;
  1976. }
  1977. decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
  1978. decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
  1979. if (decim_x > *x_predecim || out_width > width * 8)
  1980. return -EINVAL;
  1981. if (decim_y > *y_predecim || out_height > height * 8)
  1982. return -EINVAL;
  1983. ret = dispc.feat->calc_scaling(pclk, lclk, mgr_timings, width, height,
  1984. out_width, out_height, color_mode, five_taps,
  1985. x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
  1986. mem_to_mem);
  1987. if (ret)
  1988. return ret;
  1989. DSSDBG("required core clk rate = %lu Hz\n", core_clk);
  1990. DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
  1991. if (!core_clk || core_clk > dispc_core_clk_rate()) {
  1992. DSSERR("failed to set up scaling, "
  1993. "required core clk rate = %lu Hz, "
  1994. "current core clk rate = %lu Hz\n",
  1995. core_clk, dispc_core_clk_rate());
  1996. return -EINVAL;
  1997. }
  1998. *x_predecim = decim_x;
  1999. *y_predecim = decim_y;
  2000. return 0;
  2001. }
  2002. int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
  2003. const struct omap_overlay_info *oi,
  2004. const struct omap_video_timings *timings,
  2005. int *x_predecim, int *y_predecim)
  2006. {
  2007. enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
  2008. bool five_taps = true;
  2009. bool fieldmode = 0;
  2010. u16 in_height = oi->height;
  2011. u16 in_width = oi->width;
  2012. bool ilace = timings->interlace;
  2013. u16 out_width, out_height;
  2014. int pos_x = oi->pos_x;
  2015. unsigned long pclk = dispc_mgr_pclk_rate(channel);
  2016. unsigned long lclk = dispc_mgr_lclk_rate(channel);
  2017. out_width = oi->out_width == 0 ? oi->width : oi->out_width;
  2018. out_height = oi->out_height == 0 ? oi->height : oi->out_height;
  2019. if (ilace && oi->height == out_height)
  2020. fieldmode = 1;
  2021. if (ilace) {
  2022. if (fieldmode)
  2023. in_height /= 2;
  2024. out_height /= 2;
  2025. DSSDBG("adjusting for ilace: height %d, out_height %d\n",
  2026. in_height, out_height);
  2027. }
  2028. if (!dss_feat_color_mode_supported(plane, oi->color_mode))
  2029. return -EINVAL;
  2030. return dispc_ovl_calc_scaling(pclk, lclk, caps, timings, in_width,
  2031. in_height, out_width, out_height, oi->color_mode,
  2032. &five_taps, x_predecim, y_predecim, pos_x,
  2033. oi->rotation_type, false);
  2034. }
  2035. EXPORT_SYMBOL(dispc_ovl_check);
  2036. static int dispc_ovl_setup_common(enum omap_plane plane,
  2037. enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
  2038. u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
  2039. u16 out_width, u16 out_height, enum omap_color_mode color_mode,
  2040. u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
  2041. u8 global_alpha, enum omap_dss_rotation_type rotation_type,
  2042. bool replication, const struct omap_video_timings *mgr_timings,
  2043. bool mem_to_mem)
  2044. {
  2045. bool five_taps = true;
  2046. bool fieldmode = 0;
  2047. int r, cconv = 0;
  2048. unsigned offset0, offset1;
  2049. s32 row_inc;
  2050. s32 pix_inc;
  2051. u16 frame_width, frame_height;
  2052. unsigned int field_offset = 0;
  2053. u16 in_height = height;
  2054. u16 in_width = width;
  2055. int x_predecim = 1, y_predecim = 1;
  2056. bool ilace = mgr_timings->interlace;
  2057. unsigned long pclk = dispc_plane_pclk_rate(plane);
  2058. unsigned long lclk = dispc_plane_lclk_rate(plane);
  2059. if (paddr == 0)
  2060. return -EINVAL;
  2061. out_width = out_width == 0 ? width : out_width;
  2062. out_height = out_height == 0 ? height : out_height;
  2063. if (ilace && height == out_height)
  2064. fieldmode = 1;
  2065. if (ilace) {
  2066. if (fieldmode)
  2067. in_height /= 2;
  2068. pos_y /= 2;
  2069. out_height /= 2;
  2070. DSSDBG("adjusting for ilace: height %d, pos_y %d, "
  2071. "out_height %d\n", in_height, pos_y,
  2072. out_height);
  2073. }
  2074. if (!dss_feat_color_mode_supported(plane, color_mode))
  2075. return -EINVAL;
  2076. r = dispc_ovl_calc_scaling(pclk, lclk, caps, mgr_timings, in_width,
  2077. in_height, out_width, out_height, color_mode,
  2078. &five_taps, &x_predecim, &y_predecim, pos_x,
  2079. rotation_type, mem_to_mem);
  2080. if (r)
  2081. return r;
  2082. in_width = DIV_ROUND_UP(in_width, x_predecim);
  2083. in_height = DIV_ROUND_UP(in_height, y_predecim);
  2084. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  2085. color_mode == OMAP_DSS_COLOR_UYVY ||
  2086. color_mode == OMAP_DSS_COLOR_NV12)
  2087. cconv = 1;
  2088. if (ilace && !fieldmode) {
  2089. /*
  2090. * when downscaling the bottom field may have to start several
  2091. * source lines below the top field. Unfortunately ACCUI
  2092. * registers will only hold the fractional part of the offset
  2093. * so the integer part must be added to the base address of the
  2094. * bottom field.
  2095. */
  2096. if (!in_height || in_height == out_height)
  2097. field_offset = 0;
  2098. else
  2099. field_offset = in_height / out_height / 2;
  2100. }
  2101. /* Fields are independent but interleaved in memory. */
  2102. if (fieldmode)
  2103. field_offset = 1;
  2104. offset0 = 0;
  2105. offset1 = 0;
  2106. row_inc = 0;
  2107. pix_inc = 0;
  2108. if (plane == OMAP_DSS_WB) {
  2109. frame_width = out_width;
  2110. frame_height = out_height;
  2111. } else {
  2112. frame_width = in_width;
  2113. frame_height = height;
  2114. }
  2115. if (rotation_type == OMAP_DSS_ROT_TILER)
  2116. calc_tiler_rotation_offset(screen_width, frame_width,
  2117. color_mode, fieldmode, field_offset,
  2118. &offset0, &offset1, &row_inc, &pix_inc,
  2119. x_predecim, y_predecim);
  2120. else if (rotation_type == OMAP_DSS_ROT_DMA)
  2121. calc_dma_rotation_offset(rotation, mirror, screen_width,
  2122. frame_width, frame_height,
  2123. color_mode, fieldmode, field_offset,
  2124. &offset0, &offset1, &row_inc, &pix_inc,
  2125. x_predecim, y_predecim);
  2126. else
  2127. calc_vrfb_rotation_offset(rotation, mirror,
  2128. screen_width, frame_width, frame_height,
  2129. color_mode, fieldmode, field_offset,
  2130. &offset0, &offset1, &row_inc, &pix_inc,
  2131. x_predecim, y_predecim);
  2132. DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
  2133. offset0, offset1, row_inc, pix_inc);
  2134. dispc_ovl_set_color_mode(plane, color_mode);
  2135. dispc_ovl_configure_burst_type(plane, rotation_type);
  2136. dispc_ovl_set_ba0(plane, paddr + offset0);
  2137. dispc_ovl_set_ba1(plane, paddr + offset1);
  2138. if (OMAP_DSS_COLOR_NV12 == color_mode) {
  2139. dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
  2140. dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
  2141. }
  2142. dispc_ovl_set_row_inc(plane, row_inc);
  2143. dispc_ovl_set_pix_inc(plane, pix_inc);
  2144. DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
  2145. in_height, out_width, out_height);
  2146. dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
  2147. dispc_ovl_set_input_size(plane, in_width, in_height);
  2148. if (caps & OMAP_DSS_OVL_CAP_SCALE) {
  2149. dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
  2150. out_height, ilace, five_taps, fieldmode,
  2151. color_mode, rotation);
  2152. dispc_ovl_set_output_size(plane, out_width, out_height);
  2153. dispc_ovl_set_vid_color_conv(plane, cconv);
  2154. }
  2155. dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
  2156. color_mode);
  2157. dispc_ovl_set_zorder(plane, caps, zorder);
  2158. dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
  2159. dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
  2160. dispc_ovl_enable_replication(plane, caps, replication);
  2161. return 0;
  2162. }
  2163. int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
  2164. bool replication, const struct omap_video_timings *mgr_timings,
  2165. bool mem_to_mem)
  2166. {
  2167. int r;
  2168. enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
  2169. enum omap_channel channel;
  2170. channel = dispc_ovl_get_channel_out(plane);
  2171. DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
  2172. "%dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
  2173. plane, oi->paddr, oi->p_uv_addr, oi->screen_width, oi->pos_x,
  2174. oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
  2175. oi->color_mode, oi->rotation, oi->mirror, channel, replication);
  2176. r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
  2177. oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
  2178. oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
  2179. oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
  2180. oi->rotation_type, replication, mgr_timings, mem_to_mem);
  2181. return r;
  2182. }
  2183. EXPORT_SYMBOL(dispc_ovl_setup);
  2184. int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
  2185. bool mem_to_mem, const struct omap_video_timings *mgr_timings)
  2186. {
  2187. int r;
  2188. u32 l;
  2189. enum omap_plane plane = OMAP_DSS_WB;
  2190. const int pos_x = 0, pos_y = 0;
  2191. const u8 zorder = 0, global_alpha = 0;
  2192. const bool replication = false;
  2193. bool truncation;
  2194. int in_width = mgr_timings->x_res;
  2195. int in_height = mgr_timings->y_res;
  2196. enum omap_overlay_caps caps =
  2197. OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
  2198. DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
  2199. "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
  2200. in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
  2201. wi->mirror);
  2202. r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
  2203. wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
  2204. wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
  2205. wi->pre_mult_alpha, global_alpha, wi->rotation_type,
  2206. replication, mgr_timings, mem_to_mem);
  2207. switch (wi->color_mode) {
  2208. case OMAP_DSS_COLOR_RGB16:
  2209. case OMAP_DSS_COLOR_RGB24P:
  2210. case OMAP_DSS_COLOR_ARGB16:
  2211. case OMAP_DSS_COLOR_RGBA16:
  2212. case OMAP_DSS_COLOR_RGB12U:
  2213. case OMAP_DSS_COLOR_ARGB16_1555:
  2214. case OMAP_DSS_COLOR_XRGB16_1555:
  2215. case OMAP_DSS_COLOR_RGBX16:
  2216. truncation = true;
  2217. break;
  2218. default:
  2219. truncation = false;
  2220. break;
  2221. }
  2222. /* setup extra DISPC_WB_ATTRIBUTES */
  2223. l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  2224. l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
  2225. l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
  2226. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
  2227. return r;
  2228. }
  2229. int dispc_ovl_enable(enum omap_plane plane, bool enable)
  2230. {
  2231. DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
  2232. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
  2233. return 0;
  2234. }
  2235. EXPORT_SYMBOL(dispc_ovl_enable);
  2236. bool dispc_ovl_enabled(enum omap_plane plane)
  2237. {
  2238. return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
  2239. }
  2240. EXPORT_SYMBOL(dispc_ovl_enabled);
  2241. void dispc_mgr_enable(enum omap_channel channel, bool enable)
  2242. {
  2243. mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
  2244. /* flush posted write */
  2245. mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
  2246. }
  2247. EXPORT_SYMBOL(dispc_mgr_enable);
  2248. bool dispc_mgr_is_enabled(enum omap_channel channel)
  2249. {
  2250. return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
  2251. }
  2252. EXPORT_SYMBOL(dispc_mgr_is_enabled);
  2253. void dispc_wb_enable(bool enable)
  2254. {
  2255. dispc_ovl_enable(OMAP_DSS_WB, enable);
  2256. }
  2257. bool dispc_wb_is_enabled(void)
  2258. {
  2259. return dispc_ovl_enabled(OMAP_DSS_WB);
  2260. }
  2261. static void dispc_lcd_enable_signal_polarity(bool act_high)
  2262. {
  2263. if (!dss_has_feature(FEAT_LCDENABLEPOL))
  2264. return;
  2265. REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
  2266. }
  2267. void dispc_lcd_enable_signal(bool enable)
  2268. {
  2269. if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
  2270. return;
  2271. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
  2272. }
  2273. void dispc_pck_free_enable(bool enable)
  2274. {
  2275. if (!dss_has_feature(FEAT_PCKFREEENABLE))
  2276. return;
  2277. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
  2278. }
  2279. static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
  2280. {
  2281. mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
  2282. }
  2283. static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
  2284. {
  2285. mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
  2286. }
  2287. void dispc_set_loadmode(enum omap_dss_load_mode mode)
  2288. {
  2289. REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
  2290. }
  2291. static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
  2292. {
  2293. dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
  2294. }
  2295. static void dispc_mgr_set_trans_key(enum omap_channel ch,
  2296. enum omap_dss_trans_key_type type,
  2297. u32 trans_key)
  2298. {
  2299. mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
  2300. dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
  2301. }
  2302. static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
  2303. {
  2304. mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
  2305. }
  2306. static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
  2307. bool enable)
  2308. {
  2309. if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
  2310. return;
  2311. if (ch == OMAP_DSS_CHANNEL_LCD)
  2312. REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
  2313. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  2314. REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
  2315. }
  2316. void dispc_mgr_setup(enum omap_channel channel,
  2317. const struct omap_overlay_manager_info *info)
  2318. {
  2319. dispc_mgr_set_default_color(channel, info->default_color);
  2320. dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
  2321. dispc_mgr_enable_trans_key(channel, info->trans_enabled);
  2322. dispc_mgr_enable_alpha_fixed_zorder(channel,
  2323. info->partial_alpha_enabled);
  2324. if (dss_has_feature(FEAT_CPR)) {
  2325. dispc_mgr_enable_cpr(channel, info->cpr_enable);
  2326. dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
  2327. }
  2328. }
  2329. EXPORT_SYMBOL(dispc_mgr_setup);
  2330. static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
  2331. {
  2332. int code;
  2333. switch (data_lines) {
  2334. case 12:
  2335. code = 0;
  2336. break;
  2337. case 16:
  2338. code = 1;
  2339. break;
  2340. case 18:
  2341. code = 2;
  2342. break;
  2343. case 24:
  2344. code = 3;
  2345. break;
  2346. default:
  2347. BUG();
  2348. return;
  2349. }
  2350. mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
  2351. }
  2352. static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
  2353. {
  2354. u32 l;
  2355. int gpout0, gpout1;
  2356. switch (mode) {
  2357. case DSS_IO_PAD_MODE_RESET:
  2358. gpout0 = 0;
  2359. gpout1 = 0;
  2360. break;
  2361. case DSS_IO_PAD_MODE_RFBI:
  2362. gpout0 = 1;
  2363. gpout1 = 0;
  2364. break;
  2365. case DSS_IO_PAD_MODE_BYPASS:
  2366. gpout0 = 1;
  2367. gpout1 = 1;
  2368. break;
  2369. default:
  2370. BUG();
  2371. return;
  2372. }
  2373. l = dispc_read_reg(DISPC_CONTROL);
  2374. l = FLD_MOD(l, gpout0, 15, 15);
  2375. l = FLD_MOD(l, gpout1, 16, 16);
  2376. dispc_write_reg(DISPC_CONTROL, l);
  2377. }
  2378. static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
  2379. {
  2380. mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
  2381. }
  2382. void dispc_mgr_set_lcd_config(enum omap_channel channel,
  2383. const struct dss_lcd_mgr_config *config)
  2384. {
  2385. dispc_mgr_set_io_pad_mode(config->io_pad_mode);
  2386. dispc_mgr_enable_stallmode(channel, config->stallmode);
  2387. dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
  2388. dispc_mgr_set_clock_div(channel, &config->clock_info);
  2389. dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
  2390. dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
  2391. dispc_mgr_set_lcd_type_tft(channel);
  2392. }
  2393. EXPORT_SYMBOL(dispc_mgr_set_lcd_config);
  2394. static bool _dispc_mgr_size_ok(u16 width, u16 height)
  2395. {
  2396. return width <= dispc.feat->mgr_width_max &&
  2397. height <= dispc.feat->mgr_height_max;
  2398. }
  2399. static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
  2400. int vsw, int vfp, int vbp)
  2401. {
  2402. if (hsw < 1 || hsw > dispc.feat->sw_max ||
  2403. hfp < 1 || hfp > dispc.feat->hp_max ||
  2404. hbp < 1 || hbp > dispc.feat->hp_max ||
  2405. vsw < 1 || vsw > dispc.feat->sw_max ||
  2406. vfp < 0 || vfp > dispc.feat->vp_max ||
  2407. vbp < 0 || vbp > dispc.feat->vp_max)
  2408. return false;
  2409. return true;
  2410. }
  2411. static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
  2412. unsigned long pclk)
  2413. {
  2414. if (dss_mgr_is_lcd(channel))
  2415. return pclk <= dispc.feat->max_lcd_pclk ? true : false;
  2416. else
  2417. return pclk <= dispc.feat->max_tv_pclk ? true : false;
  2418. }
  2419. bool dispc_mgr_timings_ok(enum omap_channel channel,
  2420. const struct omap_video_timings *timings)
  2421. {
  2422. bool timings_ok;
  2423. timings_ok = _dispc_mgr_size_ok(timings->x_res, timings->y_res);
  2424. timings_ok &= _dispc_mgr_pclk_ok(channel, timings->pixel_clock * 1000);
  2425. if (dss_mgr_is_lcd(channel)) {
  2426. timings_ok &= _dispc_lcd_timings_ok(timings->hsw, timings->hfp,
  2427. timings->hbp, timings->vsw, timings->vfp,
  2428. timings->vbp);
  2429. }
  2430. return timings_ok;
  2431. }
  2432. static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
  2433. int hfp, int hbp, int vsw, int vfp, int vbp,
  2434. enum omap_dss_signal_level vsync_level,
  2435. enum omap_dss_signal_level hsync_level,
  2436. enum omap_dss_signal_edge data_pclk_edge,
  2437. enum omap_dss_signal_level de_level,
  2438. enum omap_dss_signal_edge sync_pclk_edge)
  2439. {
  2440. u32 timing_h, timing_v, l;
  2441. bool onoff, rf, ipc;
  2442. timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
  2443. FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
  2444. FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
  2445. timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
  2446. FLD_VAL(vfp, dispc.feat->fp_start, 8) |
  2447. FLD_VAL(vbp, dispc.feat->bp_start, 20);
  2448. dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
  2449. dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
  2450. switch (data_pclk_edge) {
  2451. case OMAPDSS_DRIVE_SIG_RISING_EDGE:
  2452. ipc = false;
  2453. break;
  2454. case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
  2455. ipc = true;
  2456. break;
  2457. case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
  2458. default:
  2459. BUG();
  2460. }
  2461. switch (sync_pclk_edge) {
  2462. case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
  2463. onoff = false;
  2464. rf = false;
  2465. break;
  2466. case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
  2467. onoff = true;
  2468. rf = false;
  2469. break;
  2470. case OMAPDSS_DRIVE_SIG_RISING_EDGE:
  2471. onoff = true;
  2472. rf = true;
  2473. break;
  2474. default:
  2475. BUG();
  2476. };
  2477. l = dispc_read_reg(DISPC_POL_FREQ(channel));
  2478. l |= FLD_VAL(onoff, 17, 17);
  2479. l |= FLD_VAL(rf, 16, 16);
  2480. l |= FLD_VAL(de_level, 15, 15);
  2481. l |= FLD_VAL(ipc, 14, 14);
  2482. l |= FLD_VAL(hsync_level, 13, 13);
  2483. l |= FLD_VAL(vsync_level, 12, 12);
  2484. dispc_write_reg(DISPC_POL_FREQ(channel), l);
  2485. }
  2486. /* change name to mode? */
  2487. void dispc_mgr_set_timings(enum omap_channel channel,
  2488. const struct omap_video_timings *timings)
  2489. {
  2490. unsigned xtot, ytot;
  2491. unsigned long ht, vt;
  2492. struct omap_video_timings t = *timings;
  2493. DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
  2494. if (!dispc_mgr_timings_ok(channel, &t)) {
  2495. BUG();
  2496. return;
  2497. }
  2498. if (dss_mgr_is_lcd(channel)) {
  2499. _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
  2500. t.vfp, t.vbp, t.vsync_level, t.hsync_level,
  2501. t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
  2502. xtot = t.x_res + t.hfp + t.hsw + t.hbp;
  2503. ytot = t.y_res + t.vfp + t.vsw + t.vbp;
  2504. ht = (timings->pixel_clock * 1000) / xtot;
  2505. vt = (timings->pixel_clock * 1000) / xtot / ytot;
  2506. DSSDBG("pck %u\n", timings->pixel_clock);
  2507. DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
  2508. t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
  2509. DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
  2510. t.vsync_level, t.hsync_level, t.data_pclk_edge,
  2511. t.de_level, t.sync_pclk_edge);
  2512. DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
  2513. } else {
  2514. if (t.interlace == true)
  2515. t.y_res /= 2;
  2516. }
  2517. dispc_mgr_set_size(channel, t.x_res, t.y_res);
  2518. }
  2519. EXPORT_SYMBOL(dispc_mgr_set_timings);
  2520. static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
  2521. u16 pck_div)
  2522. {
  2523. BUG_ON(lck_div < 1);
  2524. BUG_ON(pck_div < 1);
  2525. dispc_write_reg(DISPC_DIVISORo(channel),
  2526. FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
  2527. if (dss_has_feature(FEAT_CORE_CLK_DIV) == false &&
  2528. channel == OMAP_DSS_CHANNEL_LCD)
  2529. dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
  2530. }
  2531. static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
  2532. int *pck_div)
  2533. {
  2534. u32 l;
  2535. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2536. *lck_div = FLD_GET(l, 23, 16);
  2537. *pck_div = FLD_GET(l, 7, 0);
  2538. }
  2539. unsigned long dispc_fclk_rate(void)
  2540. {
  2541. struct platform_device *dsidev;
  2542. unsigned long r = 0;
  2543. switch (dss_get_dispc_clk_source()) {
  2544. case OMAP_DSS_CLK_SRC_FCK:
  2545. r = dss_get_dispc_clk_rate();
  2546. break;
  2547. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  2548. dsidev = dsi_get_dsidev_from_id(0);
  2549. r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  2550. break;
  2551. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  2552. dsidev = dsi_get_dsidev_from_id(1);
  2553. r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  2554. break;
  2555. default:
  2556. BUG();
  2557. return 0;
  2558. }
  2559. return r;
  2560. }
  2561. unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
  2562. {
  2563. struct platform_device *dsidev;
  2564. int lcd;
  2565. unsigned long r;
  2566. u32 l;
  2567. if (dss_mgr_is_lcd(channel)) {
  2568. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2569. lcd = FLD_GET(l, 23, 16);
  2570. switch (dss_get_lcd_clk_source(channel)) {
  2571. case OMAP_DSS_CLK_SRC_FCK:
  2572. r = dss_get_dispc_clk_rate();
  2573. break;
  2574. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  2575. dsidev = dsi_get_dsidev_from_id(0);
  2576. r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  2577. break;
  2578. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  2579. dsidev = dsi_get_dsidev_from_id(1);
  2580. r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  2581. break;
  2582. default:
  2583. BUG();
  2584. return 0;
  2585. }
  2586. return r / lcd;
  2587. } else {
  2588. return dispc_fclk_rate();
  2589. }
  2590. }
  2591. unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
  2592. {
  2593. unsigned long r;
  2594. if (dss_mgr_is_lcd(channel)) {
  2595. int pcd;
  2596. u32 l;
  2597. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2598. pcd = FLD_GET(l, 7, 0);
  2599. r = dispc_mgr_lclk_rate(channel);
  2600. return r / pcd;
  2601. } else {
  2602. return dispc.tv_pclk_rate;
  2603. }
  2604. }
  2605. void dispc_set_tv_pclk(unsigned long pclk)
  2606. {
  2607. dispc.tv_pclk_rate = pclk;
  2608. }
  2609. unsigned long dispc_core_clk_rate(void)
  2610. {
  2611. return dispc.core_clk_rate;
  2612. }
  2613. static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
  2614. {
  2615. enum omap_channel channel;
  2616. if (plane == OMAP_DSS_WB)
  2617. return 0;
  2618. channel = dispc_ovl_get_channel_out(plane);
  2619. return dispc_mgr_pclk_rate(channel);
  2620. }
  2621. static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
  2622. {
  2623. enum omap_channel channel;
  2624. if (plane == OMAP_DSS_WB)
  2625. return 0;
  2626. channel = dispc_ovl_get_channel_out(plane);
  2627. return dispc_mgr_lclk_rate(channel);
  2628. }
  2629. static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
  2630. {
  2631. int lcd, pcd;
  2632. enum omap_dss_clk_source lcd_clk_src;
  2633. seq_printf(s, "- %s -\n", mgr_desc[channel].name);
  2634. lcd_clk_src = dss_get_lcd_clk_source(channel);
  2635. seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
  2636. dss_get_generic_clk_source_name(lcd_clk_src),
  2637. dss_feat_get_clk_source_name(lcd_clk_src));
  2638. dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
  2639. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2640. dispc_mgr_lclk_rate(channel), lcd);
  2641. seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
  2642. dispc_mgr_pclk_rate(channel), pcd);
  2643. }
  2644. void dispc_dump_clocks(struct seq_file *s)
  2645. {
  2646. int lcd;
  2647. u32 l;
  2648. enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
  2649. if (dispc_runtime_get())
  2650. return;
  2651. seq_printf(s, "- DISPC -\n");
  2652. seq_printf(s, "dispc fclk source = %s (%s)\n",
  2653. dss_get_generic_clk_source_name(dispc_clk_src),
  2654. dss_feat_get_clk_source_name(dispc_clk_src));
  2655. seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
  2656. if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
  2657. seq_printf(s, "- DISPC-CORE-CLK -\n");
  2658. l = dispc_read_reg(DISPC_DIVISOR);
  2659. lcd = FLD_GET(l, 23, 16);
  2660. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2661. (dispc_fclk_rate()/lcd), lcd);
  2662. }
  2663. dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
  2664. if (dss_has_feature(FEAT_MGR_LCD2))
  2665. dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
  2666. if (dss_has_feature(FEAT_MGR_LCD3))
  2667. dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
  2668. dispc_runtime_put();
  2669. }
  2670. static void dispc_dump_regs(struct seq_file *s)
  2671. {
  2672. int i, j;
  2673. const char *mgr_names[] = {
  2674. [OMAP_DSS_CHANNEL_LCD] = "LCD",
  2675. [OMAP_DSS_CHANNEL_DIGIT] = "TV",
  2676. [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
  2677. [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
  2678. };
  2679. const char *ovl_names[] = {
  2680. [OMAP_DSS_GFX] = "GFX",
  2681. [OMAP_DSS_VIDEO1] = "VID1",
  2682. [OMAP_DSS_VIDEO2] = "VID2",
  2683. [OMAP_DSS_VIDEO3] = "VID3",
  2684. };
  2685. const char **p_names;
  2686. #define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
  2687. if (dispc_runtime_get())
  2688. return;
  2689. /* DISPC common registers */
  2690. DUMPREG(DISPC_REVISION);
  2691. DUMPREG(DISPC_SYSCONFIG);
  2692. DUMPREG(DISPC_SYSSTATUS);
  2693. DUMPREG(DISPC_IRQSTATUS);
  2694. DUMPREG(DISPC_IRQENABLE);
  2695. DUMPREG(DISPC_CONTROL);
  2696. DUMPREG(DISPC_CONFIG);
  2697. DUMPREG(DISPC_CAPABLE);
  2698. DUMPREG(DISPC_LINE_STATUS);
  2699. DUMPREG(DISPC_LINE_NUMBER);
  2700. if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
  2701. dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
  2702. DUMPREG(DISPC_GLOBAL_ALPHA);
  2703. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2704. DUMPREG(DISPC_CONTROL2);
  2705. DUMPREG(DISPC_CONFIG2);
  2706. }
  2707. if (dss_has_feature(FEAT_MGR_LCD3)) {
  2708. DUMPREG(DISPC_CONTROL3);
  2709. DUMPREG(DISPC_CONFIG3);
  2710. }
  2711. #undef DUMPREG
  2712. #define DISPC_REG(i, name) name(i)
  2713. #define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
  2714. (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
  2715. dispc_read_reg(DISPC_REG(i, r)))
  2716. p_names = mgr_names;
  2717. /* DISPC channel specific registers */
  2718. for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
  2719. DUMPREG(i, DISPC_DEFAULT_COLOR);
  2720. DUMPREG(i, DISPC_TRANS_COLOR);
  2721. DUMPREG(i, DISPC_SIZE_MGR);
  2722. if (i == OMAP_DSS_CHANNEL_DIGIT)
  2723. continue;
  2724. DUMPREG(i, DISPC_DEFAULT_COLOR);
  2725. DUMPREG(i, DISPC_TRANS_COLOR);
  2726. DUMPREG(i, DISPC_TIMING_H);
  2727. DUMPREG(i, DISPC_TIMING_V);
  2728. DUMPREG(i, DISPC_POL_FREQ);
  2729. DUMPREG(i, DISPC_DIVISORo);
  2730. DUMPREG(i, DISPC_SIZE_MGR);
  2731. DUMPREG(i, DISPC_DATA_CYCLE1);
  2732. DUMPREG(i, DISPC_DATA_CYCLE2);
  2733. DUMPREG(i, DISPC_DATA_CYCLE3);
  2734. if (dss_has_feature(FEAT_CPR)) {
  2735. DUMPREG(i, DISPC_CPR_COEF_R);
  2736. DUMPREG(i, DISPC_CPR_COEF_G);
  2737. DUMPREG(i, DISPC_CPR_COEF_B);
  2738. }
  2739. }
  2740. p_names = ovl_names;
  2741. for (i = 0; i < dss_feat_get_num_ovls(); i++) {
  2742. DUMPREG(i, DISPC_OVL_BA0);
  2743. DUMPREG(i, DISPC_OVL_BA1);
  2744. DUMPREG(i, DISPC_OVL_POSITION);
  2745. DUMPREG(i, DISPC_OVL_SIZE);
  2746. DUMPREG(i, DISPC_OVL_ATTRIBUTES);
  2747. DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
  2748. DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
  2749. DUMPREG(i, DISPC_OVL_ROW_INC);
  2750. DUMPREG(i, DISPC_OVL_PIXEL_INC);
  2751. if (dss_has_feature(FEAT_PRELOAD))
  2752. DUMPREG(i, DISPC_OVL_PRELOAD);
  2753. if (i == OMAP_DSS_GFX) {
  2754. DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
  2755. DUMPREG(i, DISPC_OVL_TABLE_BA);
  2756. continue;
  2757. }
  2758. DUMPREG(i, DISPC_OVL_FIR);
  2759. DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
  2760. DUMPREG(i, DISPC_OVL_ACCU0);
  2761. DUMPREG(i, DISPC_OVL_ACCU1);
  2762. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  2763. DUMPREG(i, DISPC_OVL_BA0_UV);
  2764. DUMPREG(i, DISPC_OVL_BA1_UV);
  2765. DUMPREG(i, DISPC_OVL_FIR2);
  2766. DUMPREG(i, DISPC_OVL_ACCU2_0);
  2767. DUMPREG(i, DISPC_OVL_ACCU2_1);
  2768. }
  2769. if (dss_has_feature(FEAT_ATTR2))
  2770. DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
  2771. if (dss_has_feature(FEAT_PRELOAD))
  2772. DUMPREG(i, DISPC_OVL_PRELOAD);
  2773. }
  2774. #undef DISPC_REG
  2775. #undef DUMPREG
  2776. #define DISPC_REG(plane, name, i) name(plane, i)
  2777. #define DUMPREG(plane, name, i) \
  2778. seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
  2779. (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
  2780. dispc_read_reg(DISPC_REG(plane, name, i)))
  2781. /* Video pipeline coefficient registers */
  2782. /* start from OMAP_DSS_VIDEO1 */
  2783. for (i = 1; i < dss_feat_get_num_ovls(); i++) {
  2784. for (j = 0; j < 8; j++)
  2785. DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
  2786. for (j = 0; j < 8; j++)
  2787. DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
  2788. for (j = 0; j < 5; j++)
  2789. DUMPREG(i, DISPC_OVL_CONV_COEF, j);
  2790. if (dss_has_feature(FEAT_FIR_COEF_V)) {
  2791. for (j = 0; j < 8; j++)
  2792. DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
  2793. }
  2794. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  2795. for (j = 0; j < 8; j++)
  2796. DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
  2797. for (j = 0; j < 8; j++)
  2798. DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
  2799. for (j = 0; j < 8; j++)
  2800. DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
  2801. }
  2802. }
  2803. dispc_runtime_put();
  2804. #undef DISPC_REG
  2805. #undef DUMPREG
  2806. }
  2807. /* calculate clock rates using dividers in cinfo */
  2808. int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
  2809. struct dispc_clock_info *cinfo)
  2810. {
  2811. if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
  2812. return -EINVAL;
  2813. if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
  2814. return -EINVAL;
  2815. cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
  2816. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2817. return 0;
  2818. }
  2819. bool dispc_div_calc(unsigned long dispc,
  2820. unsigned long pck_min, unsigned long pck_max,
  2821. dispc_div_calc_func func, void *data)
  2822. {
  2823. int lckd, lckd_start, lckd_stop;
  2824. int pckd, pckd_start, pckd_stop;
  2825. unsigned long pck, lck;
  2826. unsigned long lck_max;
  2827. unsigned long pckd_hw_min, pckd_hw_max;
  2828. unsigned min_fck_per_pck;
  2829. unsigned long fck;
  2830. #ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
  2831. min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
  2832. #else
  2833. min_fck_per_pck = 0;
  2834. #endif
  2835. pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
  2836. pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
  2837. lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  2838. pck_min = pck_min ? pck_min : 1;
  2839. pck_max = pck_max ? pck_max : ULONG_MAX;
  2840. lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
  2841. lckd_stop = min(dispc / pck_min, 255ul);
  2842. for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
  2843. lck = dispc / lckd;
  2844. pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
  2845. pckd_stop = min(lck / pck_min, pckd_hw_max);
  2846. for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
  2847. pck = lck / pckd;
  2848. /*
  2849. * For OMAP2/3 the DISPC fclk is the same as LCD's logic
  2850. * clock, which means we're configuring DISPC fclk here
  2851. * also. Thus we need to use the calculated lck. For
  2852. * OMAP4+ the DISPC fclk is a separate clock.
  2853. */
  2854. if (dss_has_feature(FEAT_CORE_CLK_DIV))
  2855. fck = dispc_core_clk_rate();
  2856. else
  2857. fck = lck;
  2858. if (fck < pck * min_fck_per_pck)
  2859. continue;
  2860. if (func(lckd, pckd, lck, pck, data))
  2861. return true;
  2862. }
  2863. }
  2864. return false;
  2865. }
  2866. void dispc_mgr_set_clock_div(enum omap_channel channel,
  2867. const struct dispc_clock_info *cinfo)
  2868. {
  2869. DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
  2870. DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
  2871. dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
  2872. }
  2873. int dispc_mgr_get_clock_div(enum omap_channel channel,
  2874. struct dispc_clock_info *cinfo)
  2875. {
  2876. unsigned long fck;
  2877. fck = dispc_fclk_rate();
  2878. cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
  2879. cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
  2880. cinfo->lck = fck / cinfo->lck_div;
  2881. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2882. return 0;
  2883. }
  2884. u32 dispc_read_irqstatus(void)
  2885. {
  2886. return dispc_read_reg(DISPC_IRQSTATUS);
  2887. }
  2888. EXPORT_SYMBOL(dispc_read_irqstatus);
  2889. void dispc_clear_irqstatus(u32 mask)
  2890. {
  2891. dispc_write_reg(DISPC_IRQSTATUS, mask);
  2892. }
  2893. EXPORT_SYMBOL(dispc_clear_irqstatus);
  2894. u32 dispc_read_irqenable(void)
  2895. {
  2896. return dispc_read_reg(DISPC_IRQENABLE);
  2897. }
  2898. EXPORT_SYMBOL(dispc_read_irqenable);
  2899. void dispc_write_irqenable(u32 mask)
  2900. {
  2901. u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
  2902. /* clear the irqstatus for newly enabled irqs */
  2903. dispc_clear_irqstatus((mask ^ old_mask) & mask);
  2904. dispc_write_reg(DISPC_IRQENABLE, mask);
  2905. }
  2906. EXPORT_SYMBOL(dispc_write_irqenable);
  2907. void dispc_enable_sidle(void)
  2908. {
  2909. REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
  2910. }
  2911. void dispc_disable_sidle(void)
  2912. {
  2913. REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
  2914. }
  2915. static void _omap_dispc_initial_config(void)
  2916. {
  2917. u32 l;
  2918. /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
  2919. if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
  2920. l = dispc_read_reg(DISPC_DIVISOR);
  2921. /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
  2922. l = FLD_MOD(l, 1, 0, 0);
  2923. l = FLD_MOD(l, 1, 23, 16);
  2924. dispc_write_reg(DISPC_DIVISOR, l);
  2925. dispc.core_clk_rate = dispc_fclk_rate();
  2926. }
  2927. /* FUNCGATED */
  2928. if (dss_has_feature(FEAT_FUNCGATED))
  2929. REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
  2930. dispc_setup_color_conv_coef();
  2931. dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
  2932. dispc_init_fifos();
  2933. dispc_configure_burst_sizes();
  2934. dispc_ovl_enable_zorder_planes();
  2935. if (dispc.feat->mstandby_workaround)
  2936. REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
  2937. }
  2938. static const struct dispc_features omap24xx_dispc_feats __initconst = {
  2939. .sw_start = 5,
  2940. .fp_start = 15,
  2941. .bp_start = 27,
  2942. .sw_max = 64,
  2943. .vp_max = 255,
  2944. .hp_max = 256,
  2945. .mgr_width_start = 10,
  2946. .mgr_height_start = 26,
  2947. .mgr_width_max = 2048,
  2948. .mgr_height_max = 2048,
  2949. .max_lcd_pclk = 66500000,
  2950. .calc_scaling = dispc_ovl_calc_scaling_24xx,
  2951. .calc_core_clk = calc_core_clk_24xx,
  2952. .num_fifos = 3,
  2953. .no_framedone_tv = true,
  2954. };
  2955. static const struct dispc_features omap34xx_rev1_0_dispc_feats __initconst = {
  2956. .sw_start = 5,
  2957. .fp_start = 15,
  2958. .bp_start = 27,
  2959. .sw_max = 64,
  2960. .vp_max = 255,
  2961. .hp_max = 256,
  2962. .mgr_width_start = 10,
  2963. .mgr_height_start = 26,
  2964. .mgr_width_max = 2048,
  2965. .mgr_height_max = 2048,
  2966. .max_lcd_pclk = 173000000,
  2967. .max_tv_pclk = 59000000,
  2968. .calc_scaling = dispc_ovl_calc_scaling_34xx,
  2969. .calc_core_clk = calc_core_clk_34xx,
  2970. .num_fifos = 3,
  2971. .no_framedone_tv = true,
  2972. };
  2973. static const struct dispc_features omap34xx_rev3_0_dispc_feats __initconst = {
  2974. .sw_start = 7,
  2975. .fp_start = 19,
  2976. .bp_start = 31,
  2977. .sw_max = 256,
  2978. .vp_max = 4095,
  2979. .hp_max = 4096,
  2980. .mgr_width_start = 10,
  2981. .mgr_height_start = 26,
  2982. .mgr_width_max = 2048,
  2983. .mgr_height_max = 2048,
  2984. .max_lcd_pclk = 173000000,
  2985. .max_tv_pclk = 59000000,
  2986. .calc_scaling = dispc_ovl_calc_scaling_34xx,
  2987. .calc_core_clk = calc_core_clk_34xx,
  2988. .num_fifos = 3,
  2989. .no_framedone_tv = true,
  2990. };
  2991. static const struct dispc_features omap44xx_dispc_feats __initconst = {
  2992. .sw_start = 7,
  2993. .fp_start = 19,
  2994. .bp_start = 31,
  2995. .sw_max = 256,
  2996. .vp_max = 4095,
  2997. .hp_max = 4096,
  2998. .mgr_width_start = 10,
  2999. .mgr_height_start = 26,
  3000. .mgr_width_max = 2048,
  3001. .mgr_height_max = 2048,
  3002. .max_lcd_pclk = 170000000,
  3003. .max_tv_pclk = 185625000,
  3004. .calc_scaling = dispc_ovl_calc_scaling_44xx,
  3005. .calc_core_clk = calc_core_clk_44xx,
  3006. .num_fifos = 5,
  3007. .gfx_fifo_workaround = true,
  3008. };
  3009. static const struct dispc_features omap54xx_dispc_feats __initconst = {
  3010. .sw_start = 7,
  3011. .fp_start = 19,
  3012. .bp_start = 31,
  3013. .sw_max = 256,
  3014. .vp_max = 4095,
  3015. .hp_max = 4096,
  3016. .mgr_width_start = 11,
  3017. .mgr_height_start = 27,
  3018. .mgr_width_max = 4096,
  3019. .mgr_height_max = 4096,
  3020. .max_lcd_pclk = 170000000,
  3021. .max_tv_pclk = 186000000,
  3022. .calc_scaling = dispc_ovl_calc_scaling_44xx,
  3023. .calc_core_clk = calc_core_clk_44xx,
  3024. .num_fifos = 5,
  3025. .gfx_fifo_workaround = true,
  3026. .mstandby_workaround = true,
  3027. };
  3028. static int __init dispc_init_features(struct platform_device *pdev)
  3029. {
  3030. const struct dispc_features *src;
  3031. struct dispc_features *dst;
  3032. dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
  3033. if (!dst) {
  3034. dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
  3035. return -ENOMEM;
  3036. }
  3037. switch (omapdss_get_version()) {
  3038. case OMAPDSS_VER_OMAP24xx:
  3039. src = &omap24xx_dispc_feats;
  3040. break;
  3041. case OMAPDSS_VER_OMAP34xx_ES1:
  3042. src = &omap34xx_rev1_0_dispc_feats;
  3043. break;
  3044. case OMAPDSS_VER_OMAP34xx_ES3:
  3045. case OMAPDSS_VER_OMAP3630:
  3046. case OMAPDSS_VER_AM35xx:
  3047. src = &omap34xx_rev3_0_dispc_feats;
  3048. break;
  3049. case OMAPDSS_VER_OMAP4430_ES1:
  3050. case OMAPDSS_VER_OMAP4430_ES2:
  3051. case OMAPDSS_VER_OMAP4:
  3052. src = &omap44xx_dispc_feats;
  3053. break;
  3054. case OMAPDSS_VER_OMAP5:
  3055. src = &omap54xx_dispc_feats;
  3056. break;
  3057. default:
  3058. return -ENODEV;
  3059. }
  3060. memcpy(dst, src, sizeof(*dst));
  3061. dispc.feat = dst;
  3062. return 0;
  3063. }
  3064. int dispc_request_irq(irq_handler_t handler, void *dev_id)
  3065. {
  3066. return devm_request_irq(&dispc.pdev->dev, dispc.irq, handler,
  3067. IRQF_SHARED, "OMAP DISPC", dev_id);
  3068. }
  3069. EXPORT_SYMBOL(dispc_request_irq);
  3070. void dispc_free_irq(void *dev_id)
  3071. {
  3072. devm_free_irq(&dispc.pdev->dev, dispc.irq, dev_id);
  3073. }
  3074. EXPORT_SYMBOL(dispc_free_irq);
  3075. /* DISPC HW IP initialisation */
  3076. static int __init omap_dispchw_probe(struct platform_device *pdev)
  3077. {
  3078. u32 rev;
  3079. int r = 0;
  3080. struct resource *dispc_mem;
  3081. dispc.pdev = pdev;
  3082. r = dispc_init_features(dispc.pdev);
  3083. if (r)
  3084. return r;
  3085. dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
  3086. if (!dispc_mem) {
  3087. DSSERR("can't get IORESOURCE_MEM DISPC\n");
  3088. return -EINVAL;
  3089. }
  3090. dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
  3091. resource_size(dispc_mem));
  3092. if (!dispc.base) {
  3093. DSSERR("can't ioremap DISPC\n");
  3094. return -ENOMEM;
  3095. }
  3096. dispc.irq = platform_get_irq(dispc.pdev, 0);
  3097. if (dispc.irq < 0) {
  3098. DSSERR("platform_get_irq failed\n");
  3099. return -ENODEV;
  3100. }
  3101. pm_runtime_enable(&pdev->dev);
  3102. pm_runtime_irq_safe(&pdev->dev);
  3103. r = dispc_runtime_get();
  3104. if (r)
  3105. goto err_runtime_get;
  3106. _omap_dispc_initial_config();
  3107. rev = dispc_read_reg(DISPC_REVISION);
  3108. dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
  3109. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  3110. dispc_runtime_put();
  3111. dss_init_overlay_managers();
  3112. dss_debugfs_create_file("dispc", dispc_dump_regs);
  3113. return 0;
  3114. err_runtime_get:
  3115. pm_runtime_disable(&pdev->dev);
  3116. return r;
  3117. }
  3118. static int __exit omap_dispchw_remove(struct platform_device *pdev)
  3119. {
  3120. pm_runtime_disable(&pdev->dev);
  3121. dss_uninit_overlay_managers();
  3122. return 0;
  3123. }
  3124. static int dispc_runtime_suspend(struct device *dev)
  3125. {
  3126. dispc_save_context();
  3127. return 0;
  3128. }
  3129. static int dispc_runtime_resume(struct device *dev)
  3130. {
  3131. dispc_restore_context();
  3132. return 0;
  3133. }
  3134. static const struct dev_pm_ops dispc_pm_ops = {
  3135. .runtime_suspend = dispc_runtime_suspend,
  3136. .runtime_resume = dispc_runtime_resume,
  3137. };
  3138. static struct platform_driver omap_dispchw_driver = {
  3139. .remove = __exit_p(omap_dispchw_remove),
  3140. .driver = {
  3141. .name = "omapdss_dispc",
  3142. .owner = THIS_MODULE,
  3143. .pm = &dispc_pm_ops,
  3144. },
  3145. };
  3146. int __init dispc_init_platform_driver(void)
  3147. {
  3148. return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
  3149. }
  3150. void __exit dispc_uninit_platform_driver(void)
  3151. {
  3152. platform_driver_unregister(&omap_dispchw_driver);
  3153. }