apply.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697
  1. /*
  2. * Copyright (C) 2011 Texas Instruments
  3. * Author: Tomi Valkeinen <tomi.valkeinen@ti.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #define DSS_SUBSYS_NAME "APPLY"
  18. #include <linux/kernel.h>
  19. #include <linux/module.h>
  20. #include <linux/slab.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/jiffies.h>
  23. #include <video/omapdss.h>
  24. #include "dss.h"
  25. #include "dss_features.h"
  26. #include "dispc-compat.h"
  27. /*
  28. * We have 4 levels of cache for the dispc settings. First two are in SW and
  29. * the latter two in HW.
  30. *
  31. * set_info()
  32. * v
  33. * +--------------------+
  34. * | user_info |
  35. * +--------------------+
  36. * v
  37. * apply()
  38. * v
  39. * +--------------------+
  40. * | info |
  41. * +--------------------+
  42. * v
  43. * write_regs()
  44. * v
  45. * +--------------------+
  46. * | shadow registers |
  47. * +--------------------+
  48. * v
  49. * VFP or lcd/digit_enable
  50. * v
  51. * +--------------------+
  52. * | registers |
  53. * +--------------------+
  54. */
  55. struct ovl_priv_data {
  56. bool user_info_dirty;
  57. struct omap_overlay_info user_info;
  58. bool info_dirty;
  59. struct omap_overlay_info info;
  60. bool shadow_info_dirty;
  61. bool extra_info_dirty;
  62. bool shadow_extra_info_dirty;
  63. bool enabled;
  64. u32 fifo_low, fifo_high;
  65. /*
  66. * True if overlay is to be enabled. Used to check and calculate configs
  67. * for the overlay before it is enabled in the HW.
  68. */
  69. bool enabling;
  70. };
  71. struct mgr_priv_data {
  72. bool user_info_dirty;
  73. struct omap_overlay_manager_info user_info;
  74. bool info_dirty;
  75. struct omap_overlay_manager_info info;
  76. bool shadow_info_dirty;
  77. /* If true, GO bit is up and shadow registers cannot be written.
  78. * Never true for manual update displays */
  79. bool busy;
  80. /* If true, dispc output is enabled */
  81. bool updating;
  82. /* If true, a display is enabled using this manager */
  83. bool enabled;
  84. bool extra_info_dirty;
  85. bool shadow_extra_info_dirty;
  86. struct omap_video_timings timings;
  87. struct dss_lcd_mgr_config lcd_config;
  88. void (*framedone_handler)(void *);
  89. void *framedone_handler_data;
  90. };
  91. static struct {
  92. struct ovl_priv_data ovl_priv_data_array[MAX_DSS_OVERLAYS];
  93. struct mgr_priv_data mgr_priv_data_array[MAX_DSS_MANAGERS];
  94. bool irq_enabled;
  95. } dss_data;
  96. /* protects dss_data */
  97. static spinlock_t data_lock;
  98. /* lock for blocking functions */
  99. static DEFINE_MUTEX(apply_lock);
  100. static DECLARE_COMPLETION(extra_updated_completion);
  101. static void dss_register_vsync_isr(void);
  102. static struct ovl_priv_data *get_ovl_priv(struct omap_overlay *ovl)
  103. {
  104. return &dss_data.ovl_priv_data_array[ovl->id];
  105. }
  106. static struct mgr_priv_data *get_mgr_priv(struct omap_overlay_manager *mgr)
  107. {
  108. return &dss_data.mgr_priv_data_array[mgr->id];
  109. }
  110. static void apply_init_priv(void)
  111. {
  112. const int num_ovls = dss_feat_get_num_ovls();
  113. struct mgr_priv_data *mp;
  114. int i;
  115. spin_lock_init(&data_lock);
  116. for (i = 0; i < num_ovls; ++i) {
  117. struct ovl_priv_data *op;
  118. op = &dss_data.ovl_priv_data_array[i];
  119. op->info.global_alpha = 255;
  120. switch (i) {
  121. case 0:
  122. op->info.zorder = 0;
  123. break;
  124. case 1:
  125. op->info.zorder =
  126. dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 3 : 0;
  127. break;
  128. case 2:
  129. op->info.zorder =
  130. dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 2 : 0;
  131. break;
  132. case 3:
  133. op->info.zorder =
  134. dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 1 : 0;
  135. break;
  136. }
  137. op->user_info = op->info;
  138. }
  139. /*
  140. * Initialize some of the lcd_config fields for TV manager, this lets
  141. * us prevent checking if the manager is LCD or TV at some places
  142. */
  143. mp = &dss_data.mgr_priv_data_array[OMAP_DSS_CHANNEL_DIGIT];
  144. mp->lcd_config.video_port_width = 24;
  145. mp->lcd_config.clock_info.lck_div = 1;
  146. mp->lcd_config.clock_info.pck_div = 1;
  147. }
  148. /*
  149. * A LCD manager's stallmode decides whether it is in manual or auto update. TV
  150. * manager is always auto update, stallmode field for TV manager is false by
  151. * default
  152. */
  153. static bool ovl_manual_update(struct omap_overlay *ovl)
  154. {
  155. struct mgr_priv_data *mp = get_mgr_priv(ovl->manager);
  156. return mp->lcd_config.stallmode;
  157. }
  158. static bool mgr_manual_update(struct omap_overlay_manager *mgr)
  159. {
  160. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  161. return mp->lcd_config.stallmode;
  162. }
  163. static int dss_check_settings_low(struct omap_overlay_manager *mgr,
  164. bool applying)
  165. {
  166. struct omap_overlay_info *oi;
  167. struct omap_overlay_manager_info *mi;
  168. struct omap_overlay *ovl;
  169. struct omap_overlay_info *ois[MAX_DSS_OVERLAYS];
  170. struct ovl_priv_data *op;
  171. struct mgr_priv_data *mp;
  172. mp = get_mgr_priv(mgr);
  173. if (!mp->enabled)
  174. return 0;
  175. if (applying && mp->user_info_dirty)
  176. mi = &mp->user_info;
  177. else
  178. mi = &mp->info;
  179. /* collect the infos to be tested into the array */
  180. list_for_each_entry(ovl, &mgr->overlays, list) {
  181. op = get_ovl_priv(ovl);
  182. if (!op->enabled && !op->enabling)
  183. oi = NULL;
  184. else if (applying && op->user_info_dirty)
  185. oi = &op->user_info;
  186. else
  187. oi = &op->info;
  188. ois[ovl->id] = oi;
  189. }
  190. return dss_mgr_check(mgr, mi, &mp->timings, &mp->lcd_config, ois);
  191. }
  192. /*
  193. * check manager and overlay settings using overlay_info from data->info
  194. */
  195. static int dss_check_settings(struct omap_overlay_manager *mgr)
  196. {
  197. return dss_check_settings_low(mgr, false);
  198. }
  199. /*
  200. * check manager and overlay settings using overlay_info from ovl->info if
  201. * dirty and from data->info otherwise
  202. */
  203. static int dss_check_settings_apply(struct omap_overlay_manager *mgr)
  204. {
  205. return dss_check_settings_low(mgr, true);
  206. }
  207. static bool need_isr(void)
  208. {
  209. const int num_mgrs = dss_feat_get_num_mgrs();
  210. int i;
  211. for (i = 0; i < num_mgrs; ++i) {
  212. struct omap_overlay_manager *mgr;
  213. struct mgr_priv_data *mp;
  214. struct omap_overlay *ovl;
  215. mgr = omap_dss_get_overlay_manager(i);
  216. mp = get_mgr_priv(mgr);
  217. if (!mp->enabled)
  218. continue;
  219. if (mgr_manual_update(mgr)) {
  220. /* to catch FRAMEDONE */
  221. if (mp->updating)
  222. return true;
  223. } else {
  224. /* to catch GO bit going down */
  225. if (mp->busy)
  226. return true;
  227. /* to write new values to registers */
  228. if (mp->info_dirty)
  229. return true;
  230. /* to set GO bit */
  231. if (mp->shadow_info_dirty)
  232. return true;
  233. /*
  234. * NOTE: we don't check extra_info flags for disabled
  235. * managers, once the manager is enabled, the extra_info
  236. * related manager changes will be taken in by HW.
  237. */
  238. /* to write new values to registers */
  239. if (mp->extra_info_dirty)
  240. return true;
  241. /* to set GO bit */
  242. if (mp->shadow_extra_info_dirty)
  243. return true;
  244. list_for_each_entry(ovl, &mgr->overlays, list) {
  245. struct ovl_priv_data *op;
  246. op = get_ovl_priv(ovl);
  247. /*
  248. * NOTE: we check extra_info flags even for
  249. * disabled overlays, as extra_infos need to be
  250. * always written.
  251. */
  252. /* to write new values to registers */
  253. if (op->extra_info_dirty)
  254. return true;
  255. /* to set GO bit */
  256. if (op->shadow_extra_info_dirty)
  257. return true;
  258. if (!op->enabled)
  259. continue;
  260. /* to write new values to registers */
  261. if (op->info_dirty)
  262. return true;
  263. /* to set GO bit */
  264. if (op->shadow_info_dirty)
  265. return true;
  266. }
  267. }
  268. }
  269. return false;
  270. }
  271. static bool need_go(struct omap_overlay_manager *mgr)
  272. {
  273. struct omap_overlay *ovl;
  274. struct mgr_priv_data *mp;
  275. struct ovl_priv_data *op;
  276. mp = get_mgr_priv(mgr);
  277. if (mp->shadow_info_dirty || mp->shadow_extra_info_dirty)
  278. return true;
  279. list_for_each_entry(ovl, &mgr->overlays, list) {
  280. op = get_ovl_priv(ovl);
  281. if (op->shadow_info_dirty || op->shadow_extra_info_dirty)
  282. return true;
  283. }
  284. return false;
  285. }
  286. /* returns true if an extra_info field is currently being updated */
  287. static bool extra_info_update_ongoing(void)
  288. {
  289. const int num_mgrs = dss_feat_get_num_mgrs();
  290. int i;
  291. for (i = 0; i < num_mgrs; ++i) {
  292. struct omap_overlay_manager *mgr;
  293. struct omap_overlay *ovl;
  294. struct mgr_priv_data *mp;
  295. mgr = omap_dss_get_overlay_manager(i);
  296. mp = get_mgr_priv(mgr);
  297. if (!mp->enabled)
  298. continue;
  299. if (!mp->updating)
  300. continue;
  301. if (mp->extra_info_dirty || mp->shadow_extra_info_dirty)
  302. return true;
  303. list_for_each_entry(ovl, &mgr->overlays, list) {
  304. struct ovl_priv_data *op = get_ovl_priv(ovl);
  305. if (op->extra_info_dirty || op->shadow_extra_info_dirty)
  306. return true;
  307. }
  308. }
  309. return false;
  310. }
  311. /* wait until no extra_info updates are pending */
  312. static void wait_pending_extra_info_updates(void)
  313. {
  314. bool updating;
  315. unsigned long flags;
  316. unsigned long t;
  317. int r;
  318. spin_lock_irqsave(&data_lock, flags);
  319. updating = extra_info_update_ongoing();
  320. if (!updating) {
  321. spin_unlock_irqrestore(&data_lock, flags);
  322. return;
  323. }
  324. init_completion(&extra_updated_completion);
  325. spin_unlock_irqrestore(&data_lock, flags);
  326. t = msecs_to_jiffies(500);
  327. r = wait_for_completion_timeout(&extra_updated_completion, t);
  328. if (r == 0)
  329. DSSWARN("timeout in wait_pending_extra_info_updates\n");
  330. }
  331. static struct omap_dss_device *dss_mgr_get_device(struct omap_overlay_manager *mgr)
  332. {
  333. struct omap_dss_device *dssdev;
  334. dssdev = mgr->output;
  335. if (dssdev == NULL)
  336. return NULL;
  337. while (dssdev->dst)
  338. dssdev = dssdev->dst;
  339. if (dssdev->driver)
  340. return dssdev;
  341. else
  342. return NULL;
  343. }
  344. static struct omap_dss_device *dss_ovl_get_device(struct omap_overlay *ovl)
  345. {
  346. return ovl->manager ? dss_mgr_get_device(ovl->manager) : NULL;
  347. }
  348. static int dss_mgr_wait_for_vsync(struct omap_overlay_manager *mgr)
  349. {
  350. unsigned long timeout = msecs_to_jiffies(500);
  351. u32 irq;
  352. int r;
  353. if (mgr->output == NULL)
  354. return -ENODEV;
  355. r = dispc_runtime_get();
  356. if (r)
  357. return r;
  358. switch (mgr->output->id) {
  359. case OMAP_DSS_OUTPUT_VENC:
  360. irq = DISPC_IRQ_EVSYNC_ODD;
  361. break;
  362. case OMAP_DSS_OUTPUT_HDMI:
  363. irq = DISPC_IRQ_EVSYNC_EVEN;
  364. break;
  365. default:
  366. irq = dispc_mgr_get_vsync_irq(mgr->id);
  367. break;
  368. }
  369. r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
  370. dispc_runtime_put();
  371. return r;
  372. }
  373. static int dss_mgr_wait_for_go(struct omap_overlay_manager *mgr)
  374. {
  375. unsigned long timeout = msecs_to_jiffies(500);
  376. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  377. u32 irq;
  378. unsigned long flags;
  379. int r;
  380. int i;
  381. spin_lock_irqsave(&data_lock, flags);
  382. if (mgr_manual_update(mgr)) {
  383. spin_unlock_irqrestore(&data_lock, flags);
  384. return 0;
  385. }
  386. if (!mp->enabled) {
  387. spin_unlock_irqrestore(&data_lock, flags);
  388. return 0;
  389. }
  390. spin_unlock_irqrestore(&data_lock, flags);
  391. r = dispc_runtime_get();
  392. if (r)
  393. return r;
  394. irq = dispc_mgr_get_vsync_irq(mgr->id);
  395. i = 0;
  396. while (1) {
  397. bool shadow_dirty, dirty;
  398. spin_lock_irqsave(&data_lock, flags);
  399. dirty = mp->info_dirty;
  400. shadow_dirty = mp->shadow_info_dirty;
  401. spin_unlock_irqrestore(&data_lock, flags);
  402. if (!dirty && !shadow_dirty) {
  403. r = 0;
  404. break;
  405. }
  406. /* 4 iterations is the worst case:
  407. * 1 - initial iteration, dirty = true (between VFP and VSYNC)
  408. * 2 - first VSYNC, dirty = true
  409. * 3 - dirty = false, shadow_dirty = true
  410. * 4 - shadow_dirty = false */
  411. if (i++ == 3) {
  412. DSSERR("mgr(%d)->wait_for_go() not finishing\n",
  413. mgr->id);
  414. r = 0;
  415. break;
  416. }
  417. r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
  418. if (r == -ERESTARTSYS)
  419. break;
  420. if (r) {
  421. DSSERR("mgr(%d)->wait_for_go() timeout\n", mgr->id);
  422. break;
  423. }
  424. }
  425. dispc_runtime_put();
  426. return r;
  427. }
  428. static int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl)
  429. {
  430. unsigned long timeout = msecs_to_jiffies(500);
  431. struct ovl_priv_data *op;
  432. struct mgr_priv_data *mp;
  433. u32 irq;
  434. unsigned long flags;
  435. int r;
  436. int i;
  437. if (!ovl->manager)
  438. return 0;
  439. mp = get_mgr_priv(ovl->manager);
  440. spin_lock_irqsave(&data_lock, flags);
  441. if (ovl_manual_update(ovl)) {
  442. spin_unlock_irqrestore(&data_lock, flags);
  443. return 0;
  444. }
  445. if (!mp->enabled) {
  446. spin_unlock_irqrestore(&data_lock, flags);
  447. return 0;
  448. }
  449. spin_unlock_irqrestore(&data_lock, flags);
  450. r = dispc_runtime_get();
  451. if (r)
  452. return r;
  453. irq = dispc_mgr_get_vsync_irq(ovl->manager->id);
  454. op = get_ovl_priv(ovl);
  455. i = 0;
  456. while (1) {
  457. bool shadow_dirty, dirty;
  458. spin_lock_irqsave(&data_lock, flags);
  459. dirty = op->info_dirty;
  460. shadow_dirty = op->shadow_info_dirty;
  461. spin_unlock_irqrestore(&data_lock, flags);
  462. if (!dirty && !shadow_dirty) {
  463. r = 0;
  464. break;
  465. }
  466. /* 4 iterations is the worst case:
  467. * 1 - initial iteration, dirty = true (between VFP and VSYNC)
  468. * 2 - first VSYNC, dirty = true
  469. * 3 - dirty = false, shadow_dirty = true
  470. * 4 - shadow_dirty = false */
  471. if (i++ == 3) {
  472. DSSERR("ovl(%d)->wait_for_go() not finishing\n",
  473. ovl->id);
  474. r = 0;
  475. break;
  476. }
  477. r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
  478. if (r == -ERESTARTSYS)
  479. break;
  480. if (r) {
  481. DSSERR("ovl(%d)->wait_for_go() timeout\n", ovl->id);
  482. break;
  483. }
  484. }
  485. dispc_runtime_put();
  486. return r;
  487. }
  488. static void dss_ovl_write_regs(struct omap_overlay *ovl)
  489. {
  490. struct ovl_priv_data *op = get_ovl_priv(ovl);
  491. struct omap_overlay_info *oi;
  492. bool replication;
  493. struct mgr_priv_data *mp;
  494. int r;
  495. DSSDBG("writing ovl %d regs", ovl->id);
  496. if (!op->enabled || !op->info_dirty)
  497. return;
  498. oi = &op->info;
  499. mp = get_mgr_priv(ovl->manager);
  500. replication = dss_ovl_use_replication(mp->lcd_config, oi->color_mode);
  501. r = dispc_ovl_setup(ovl->id, oi, replication, &mp->timings, false);
  502. if (r) {
  503. /*
  504. * We can't do much here, as this function can be called from
  505. * vsync interrupt.
  506. */
  507. DSSERR("dispc_ovl_setup failed for ovl %d\n", ovl->id);
  508. /* This will leave fifo configurations in a nonoptimal state */
  509. op->enabled = false;
  510. dispc_ovl_enable(ovl->id, false);
  511. return;
  512. }
  513. op->info_dirty = false;
  514. if (mp->updating)
  515. op->shadow_info_dirty = true;
  516. }
  517. static void dss_ovl_write_regs_extra(struct omap_overlay *ovl)
  518. {
  519. struct ovl_priv_data *op = get_ovl_priv(ovl);
  520. struct mgr_priv_data *mp;
  521. DSSDBG("writing ovl %d regs extra", ovl->id);
  522. if (!op->extra_info_dirty)
  523. return;
  524. /* note: write also when op->enabled == false, so that the ovl gets
  525. * disabled */
  526. dispc_ovl_enable(ovl->id, op->enabled);
  527. dispc_ovl_set_fifo_threshold(ovl->id, op->fifo_low, op->fifo_high);
  528. mp = get_mgr_priv(ovl->manager);
  529. op->extra_info_dirty = false;
  530. if (mp->updating)
  531. op->shadow_extra_info_dirty = true;
  532. }
  533. static void dss_mgr_write_regs(struct omap_overlay_manager *mgr)
  534. {
  535. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  536. struct omap_overlay *ovl;
  537. DSSDBG("writing mgr %d regs", mgr->id);
  538. if (!mp->enabled)
  539. return;
  540. WARN_ON(mp->busy);
  541. /* Commit overlay settings */
  542. list_for_each_entry(ovl, &mgr->overlays, list) {
  543. dss_ovl_write_regs(ovl);
  544. dss_ovl_write_regs_extra(ovl);
  545. }
  546. if (mp->info_dirty) {
  547. dispc_mgr_setup(mgr->id, &mp->info);
  548. mp->info_dirty = false;
  549. if (mp->updating)
  550. mp->shadow_info_dirty = true;
  551. }
  552. }
  553. static void dss_mgr_write_regs_extra(struct omap_overlay_manager *mgr)
  554. {
  555. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  556. DSSDBG("writing mgr %d regs extra", mgr->id);
  557. if (!mp->extra_info_dirty)
  558. return;
  559. dispc_mgr_set_timings(mgr->id, &mp->timings);
  560. /* lcd_config parameters */
  561. if (dss_mgr_is_lcd(mgr->id))
  562. dispc_mgr_set_lcd_config(mgr->id, &mp->lcd_config);
  563. mp->extra_info_dirty = false;
  564. if (mp->updating)
  565. mp->shadow_extra_info_dirty = true;
  566. }
  567. static void dss_write_regs(void)
  568. {
  569. const int num_mgrs = omap_dss_get_num_overlay_managers();
  570. int i;
  571. for (i = 0; i < num_mgrs; ++i) {
  572. struct omap_overlay_manager *mgr;
  573. struct mgr_priv_data *mp;
  574. int r;
  575. mgr = omap_dss_get_overlay_manager(i);
  576. mp = get_mgr_priv(mgr);
  577. if (!mp->enabled || mgr_manual_update(mgr) || mp->busy)
  578. continue;
  579. r = dss_check_settings(mgr);
  580. if (r) {
  581. DSSERR("cannot write registers for manager %s: "
  582. "illegal configuration\n", mgr->name);
  583. continue;
  584. }
  585. dss_mgr_write_regs(mgr);
  586. dss_mgr_write_regs_extra(mgr);
  587. }
  588. }
  589. static void dss_set_go_bits(void)
  590. {
  591. const int num_mgrs = omap_dss_get_num_overlay_managers();
  592. int i;
  593. for (i = 0; i < num_mgrs; ++i) {
  594. struct omap_overlay_manager *mgr;
  595. struct mgr_priv_data *mp;
  596. mgr = omap_dss_get_overlay_manager(i);
  597. mp = get_mgr_priv(mgr);
  598. if (!mp->enabled || mgr_manual_update(mgr) || mp->busy)
  599. continue;
  600. if (!need_go(mgr))
  601. continue;
  602. mp->busy = true;
  603. if (!dss_data.irq_enabled && need_isr())
  604. dss_register_vsync_isr();
  605. dispc_mgr_go(mgr->id);
  606. }
  607. }
  608. static void mgr_clear_shadow_dirty(struct omap_overlay_manager *mgr)
  609. {
  610. struct omap_overlay *ovl;
  611. struct mgr_priv_data *mp;
  612. struct ovl_priv_data *op;
  613. mp = get_mgr_priv(mgr);
  614. mp->shadow_info_dirty = false;
  615. mp->shadow_extra_info_dirty = false;
  616. list_for_each_entry(ovl, &mgr->overlays, list) {
  617. op = get_ovl_priv(ovl);
  618. op->shadow_info_dirty = false;
  619. op->shadow_extra_info_dirty = false;
  620. }
  621. }
  622. static int dss_mgr_connect_compat(struct omap_overlay_manager *mgr,
  623. struct omap_dss_device *dst)
  624. {
  625. return mgr->set_output(mgr, dst);
  626. }
  627. static void dss_mgr_disconnect_compat(struct omap_overlay_manager *mgr,
  628. struct omap_dss_device *dst)
  629. {
  630. mgr->unset_output(mgr);
  631. }
  632. static void dss_mgr_start_update_compat(struct omap_overlay_manager *mgr)
  633. {
  634. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  635. unsigned long flags;
  636. int r;
  637. spin_lock_irqsave(&data_lock, flags);
  638. WARN_ON(mp->updating);
  639. r = dss_check_settings(mgr);
  640. if (r) {
  641. DSSERR("cannot start manual update: illegal configuration\n");
  642. spin_unlock_irqrestore(&data_lock, flags);
  643. return;
  644. }
  645. dss_mgr_write_regs(mgr);
  646. dss_mgr_write_regs_extra(mgr);
  647. mp->updating = true;
  648. if (!dss_data.irq_enabled && need_isr())
  649. dss_register_vsync_isr();
  650. dispc_mgr_enable_sync(mgr->id);
  651. spin_unlock_irqrestore(&data_lock, flags);
  652. }
  653. static void dss_apply_irq_handler(void *data, u32 mask);
  654. static void dss_register_vsync_isr(void)
  655. {
  656. const int num_mgrs = dss_feat_get_num_mgrs();
  657. u32 mask;
  658. int r, i;
  659. mask = 0;
  660. for (i = 0; i < num_mgrs; ++i)
  661. mask |= dispc_mgr_get_vsync_irq(i);
  662. for (i = 0; i < num_mgrs; ++i)
  663. mask |= dispc_mgr_get_framedone_irq(i);
  664. r = omap_dispc_register_isr(dss_apply_irq_handler, NULL, mask);
  665. WARN_ON(r);
  666. dss_data.irq_enabled = true;
  667. }
  668. static void dss_unregister_vsync_isr(void)
  669. {
  670. const int num_mgrs = dss_feat_get_num_mgrs();
  671. u32 mask;
  672. int r, i;
  673. mask = 0;
  674. for (i = 0; i < num_mgrs; ++i)
  675. mask |= dispc_mgr_get_vsync_irq(i);
  676. for (i = 0; i < num_mgrs; ++i)
  677. mask |= dispc_mgr_get_framedone_irq(i);
  678. r = omap_dispc_unregister_isr(dss_apply_irq_handler, NULL, mask);
  679. WARN_ON(r);
  680. dss_data.irq_enabled = false;
  681. }
  682. static void dss_apply_irq_handler(void *data, u32 mask)
  683. {
  684. const int num_mgrs = dss_feat_get_num_mgrs();
  685. int i;
  686. bool extra_updating;
  687. spin_lock(&data_lock);
  688. /* clear busy, updating flags, shadow_dirty flags */
  689. for (i = 0; i < num_mgrs; i++) {
  690. struct omap_overlay_manager *mgr;
  691. struct mgr_priv_data *mp;
  692. mgr = omap_dss_get_overlay_manager(i);
  693. mp = get_mgr_priv(mgr);
  694. if (!mp->enabled)
  695. continue;
  696. mp->updating = dispc_mgr_is_enabled(i);
  697. if (!mgr_manual_update(mgr)) {
  698. bool was_busy = mp->busy;
  699. mp->busy = dispc_mgr_go_busy(i);
  700. if (was_busy && !mp->busy)
  701. mgr_clear_shadow_dirty(mgr);
  702. }
  703. }
  704. dss_write_regs();
  705. dss_set_go_bits();
  706. extra_updating = extra_info_update_ongoing();
  707. if (!extra_updating)
  708. complete_all(&extra_updated_completion);
  709. /* call framedone handlers for manual update displays */
  710. for (i = 0; i < num_mgrs; i++) {
  711. struct omap_overlay_manager *mgr;
  712. struct mgr_priv_data *mp;
  713. mgr = omap_dss_get_overlay_manager(i);
  714. mp = get_mgr_priv(mgr);
  715. if (!mgr_manual_update(mgr) || !mp->framedone_handler)
  716. continue;
  717. if (mask & dispc_mgr_get_framedone_irq(i))
  718. mp->framedone_handler(mp->framedone_handler_data);
  719. }
  720. if (!need_isr())
  721. dss_unregister_vsync_isr();
  722. spin_unlock(&data_lock);
  723. }
  724. static void omap_dss_mgr_apply_ovl(struct omap_overlay *ovl)
  725. {
  726. struct ovl_priv_data *op;
  727. op = get_ovl_priv(ovl);
  728. if (!op->user_info_dirty)
  729. return;
  730. op->user_info_dirty = false;
  731. op->info_dirty = true;
  732. op->info = op->user_info;
  733. }
  734. static void omap_dss_mgr_apply_mgr(struct omap_overlay_manager *mgr)
  735. {
  736. struct mgr_priv_data *mp;
  737. mp = get_mgr_priv(mgr);
  738. if (!mp->user_info_dirty)
  739. return;
  740. mp->user_info_dirty = false;
  741. mp->info_dirty = true;
  742. mp->info = mp->user_info;
  743. }
  744. static int omap_dss_mgr_apply(struct omap_overlay_manager *mgr)
  745. {
  746. unsigned long flags;
  747. struct omap_overlay *ovl;
  748. int r;
  749. DSSDBG("omap_dss_mgr_apply(%s)\n", mgr->name);
  750. spin_lock_irqsave(&data_lock, flags);
  751. r = dss_check_settings_apply(mgr);
  752. if (r) {
  753. spin_unlock_irqrestore(&data_lock, flags);
  754. DSSERR("failed to apply settings: illegal configuration.\n");
  755. return r;
  756. }
  757. /* Configure overlays */
  758. list_for_each_entry(ovl, &mgr->overlays, list)
  759. omap_dss_mgr_apply_ovl(ovl);
  760. /* Configure manager */
  761. omap_dss_mgr_apply_mgr(mgr);
  762. dss_write_regs();
  763. dss_set_go_bits();
  764. spin_unlock_irqrestore(&data_lock, flags);
  765. return 0;
  766. }
  767. static void dss_apply_ovl_enable(struct omap_overlay *ovl, bool enable)
  768. {
  769. struct ovl_priv_data *op;
  770. op = get_ovl_priv(ovl);
  771. if (op->enabled == enable)
  772. return;
  773. op->enabled = enable;
  774. op->extra_info_dirty = true;
  775. }
  776. static void dss_apply_ovl_fifo_thresholds(struct omap_overlay *ovl,
  777. u32 fifo_low, u32 fifo_high)
  778. {
  779. struct ovl_priv_data *op = get_ovl_priv(ovl);
  780. if (op->fifo_low == fifo_low && op->fifo_high == fifo_high)
  781. return;
  782. op->fifo_low = fifo_low;
  783. op->fifo_high = fifo_high;
  784. op->extra_info_dirty = true;
  785. }
  786. static void dss_ovl_setup_fifo(struct omap_overlay *ovl)
  787. {
  788. struct ovl_priv_data *op = get_ovl_priv(ovl);
  789. u32 fifo_low, fifo_high;
  790. bool use_fifo_merge = false;
  791. if (!op->enabled && !op->enabling)
  792. return;
  793. dispc_ovl_compute_fifo_thresholds(ovl->id, &fifo_low, &fifo_high,
  794. use_fifo_merge, ovl_manual_update(ovl));
  795. dss_apply_ovl_fifo_thresholds(ovl, fifo_low, fifo_high);
  796. }
  797. static void dss_mgr_setup_fifos(struct omap_overlay_manager *mgr)
  798. {
  799. struct omap_overlay *ovl;
  800. struct mgr_priv_data *mp;
  801. mp = get_mgr_priv(mgr);
  802. if (!mp->enabled)
  803. return;
  804. list_for_each_entry(ovl, &mgr->overlays, list)
  805. dss_ovl_setup_fifo(ovl);
  806. }
  807. static void dss_setup_fifos(void)
  808. {
  809. const int num_mgrs = omap_dss_get_num_overlay_managers();
  810. struct omap_overlay_manager *mgr;
  811. int i;
  812. for (i = 0; i < num_mgrs; ++i) {
  813. mgr = omap_dss_get_overlay_manager(i);
  814. dss_mgr_setup_fifos(mgr);
  815. }
  816. }
  817. static int dss_mgr_enable_compat(struct omap_overlay_manager *mgr)
  818. {
  819. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  820. unsigned long flags;
  821. int r;
  822. mutex_lock(&apply_lock);
  823. if (mp->enabled)
  824. goto out;
  825. spin_lock_irqsave(&data_lock, flags);
  826. mp->enabled = true;
  827. r = dss_check_settings(mgr);
  828. if (r) {
  829. DSSERR("failed to enable manager %d: check_settings failed\n",
  830. mgr->id);
  831. goto err;
  832. }
  833. dss_setup_fifos();
  834. dss_write_regs();
  835. dss_set_go_bits();
  836. if (!mgr_manual_update(mgr))
  837. mp->updating = true;
  838. if (!dss_data.irq_enabled && need_isr())
  839. dss_register_vsync_isr();
  840. spin_unlock_irqrestore(&data_lock, flags);
  841. if (!mgr_manual_update(mgr))
  842. dispc_mgr_enable_sync(mgr->id);
  843. out:
  844. mutex_unlock(&apply_lock);
  845. return 0;
  846. err:
  847. mp->enabled = false;
  848. spin_unlock_irqrestore(&data_lock, flags);
  849. mutex_unlock(&apply_lock);
  850. return r;
  851. }
  852. static void dss_mgr_disable_compat(struct omap_overlay_manager *mgr)
  853. {
  854. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  855. unsigned long flags;
  856. mutex_lock(&apply_lock);
  857. if (!mp->enabled)
  858. goto out;
  859. if (!mgr_manual_update(mgr))
  860. dispc_mgr_disable_sync(mgr->id);
  861. spin_lock_irqsave(&data_lock, flags);
  862. mp->updating = false;
  863. mp->enabled = false;
  864. spin_unlock_irqrestore(&data_lock, flags);
  865. out:
  866. mutex_unlock(&apply_lock);
  867. }
  868. static int dss_mgr_set_info(struct omap_overlay_manager *mgr,
  869. struct omap_overlay_manager_info *info)
  870. {
  871. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  872. unsigned long flags;
  873. int r;
  874. r = dss_mgr_simple_check(mgr, info);
  875. if (r)
  876. return r;
  877. spin_lock_irqsave(&data_lock, flags);
  878. mp->user_info = *info;
  879. mp->user_info_dirty = true;
  880. spin_unlock_irqrestore(&data_lock, flags);
  881. return 0;
  882. }
  883. static void dss_mgr_get_info(struct omap_overlay_manager *mgr,
  884. struct omap_overlay_manager_info *info)
  885. {
  886. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  887. unsigned long flags;
  888. spin_lock_irqsave(&data_lock, flags);
  889. *info = mp->user_info;
  890. spin_unlock_irqrestore(&data_lock, flags);
  891. }
  892. static int dss_mgr_set_output(struct omap_overlay_manager *mgr,
  893. struct omap_dss_device *output)
  894. {
  895. int r;
  896. mutex_lock(&apply_lock);
  897. if (mgr->output) {
  898. DSSERR("manager %s is already connected to an output\n",
  899. mgr->name);
  900. r = -EINVAL;
  901. goto err;
  902. }
  903. if ((mgr->supported_outputs & output->id) == 0) {
  904. DSSERR("output does not support manager %s\n",
  905. mgr->name);
  906. r = -EINVAL;
  907. goto err;
  908. }
  909. output->manager = mgr;
  910. mgr->output = output;
  911. mutex_unlock(&apply_lock);
  912. return 0;
  913. err:
  914. mutex_unlock(&apply_lock);
  915. return r;
  916. }
  917. static int dss_mgr_unset_output(struct omap_overlay_manager *mgr)
  918. {
  919. int r;
  920. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  921. unsigned long flags;
  922. mutex_lock(&apply_lock);
  923. if (!mgr->output) {
  924. DSSERR("failed to unset output, output not set\n");
  925. r = -EINVAL;
  926. goto err;
  927. }
  928. spin_lock_irqsave(&data_lock, flags);
  929. if (mp->enabled) {
  930. DSSERR("output can't be unset when manager is enabled\n");
  931. r = -EINVAL;
  932. goto err1;
  933. }
  934. spin_unlock_irqrestore(&data_lock, flags);
  935. mgr->output->manager = NULL;
  936. mgr->output = NULL;
  937. mutex_unlock(&apply_lock);
  938. return 0;
  939. err1:
  940. spin_unlock_irqrestore(&data_lock, flags);
  941. err:
  942. mutex_unlock(&apply_lock);
  943. return r;
  944. }
  945. static void dss_apply_mgr_timings(struct omap_overlay_manager *mgr,
  946. const struct omap_video_timings *timings)
  947. {
  948. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  949. mp->timings = *timings;
  950. mp->extra_info_dirty = true;
  951. }
  952. static void dss_mgr_set_timings_compat(struct omap_overlay_manager *mgr,
  953. const struct omap_video_timings *timings)
  954. {
  955. unsigned long flags;
  956. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  957. spin_lock_irqsave(&data_lock, flags);
  958. if (mp->updating) {
  959. DSSERR("cannot set timings for %s: manager needs to be disabled\n",
  960. mgr->name);
  961. goto out;
  962. }
  963. dss_apply_mgr_timings(mgr, timings);
  964. out:
  965. spin_unlock_irqrestore(&data_lock, flags);
  966. }
  967. static void dss_apply_mgr_lcd_config(struct omap_overlay_manager *mgr,
  968. const struct dss_lcd_mgr_config *config)
  969. {
  970. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  971. mp->lcd_config = *config;
  972. mp->extra_info_dirty = true;
  973. }
  974. static void dss_mgr_set_lcd_config_compat(struct omap_overlay_manager *mgr,
  975. const struct dss_lcd_mgr_config *config)
  976. {
  977. unsigned long flags;
  978. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  979. spin_lock_irqsave(&data_lock, flags);
  980. if (mp->enabled) {
  981. DSSERR("cannot apply lcd config for %s: manager needs to be disabled\n",
  982. mgr->name);
  983. goto out;
  984. }
  985. dss_apply_mgr_lcd_config(mgr, config);
  986. out:
  987. spin_unlock_irqrestore(&data_lock, flags);
  988. }
  989. static int dss_ovl_set_info(struct omap_overlay *ovl,
  990. struct omap_overlay_info *info)
  991. {
  992. struct ovl_priv_data *op = get_ovl_priv(ovl);
  993. unsigned long flags;
  994. int r;
  995. r = dss_ovl_simple_check(ovl, info);
  996. if (r)
  997. return r;
  998. spin_lock_irqsave(&data_lock, flags);
  999. op->user_info = *info;
  1000. op->user_info_dirty = true;
  1001. spin_unlock_irqrestore(&data_lock, flags);
  1002. return 0;
  1003. }
  1004. static void dss_ovl_get_info(struct omap_overlay *ovl,
  1005. struct omap_overlay_info *info)
  1006. {
  1007. struct ovl_priv_data *op = get_ovl_priv(ovl);
  1008. unsigned long flags;
  1009. spin_lock_irqsave(&data_lock, flags);
  1010. *info = op->user_info;
  1011. spin_unlock_irqrestore(&data_lock, flags);
  1012. }
  1013. static int dss_ovl_set_manager(struct omap_overlay *ovl,
  1014. struct omap_overlay_manager *mgr)
  1015. {
  1016. struct ovl_priv_data *op = get_ovl_priv(ovl);
  1017. unsigned long flags;
  1018. int r;
  1019. if (!mgr)
  1020. return -EINVAL;
  1021. mutex_lock(&apply_lock);
  1022. if (ovl->manager) {
  1023. DSSERR("overlay '%s' already has a manager '%s'\n",
  1024. ovl->name, ovl->manager->name);
  1025. r = -EINVAL;
  1026. goto err;
  1027. }
  1028. r = dispc_runtime_get();
  1029. if (r)
  1030. goto err;
  1031. spin_lock_irqsave(&data_lock, flags);
  1032. if (op->enabled) {
  1033. spin_unlock_irqrestore(&data_lock, flags);
  1034. DSSERR("overlay has to be disabled to change the manager\n");
  1035. r = -EINVAL;
  1036. goto err1;
  1037. }
  1038. dispc_ovl_set_channel_out(ovl->id, mgr->id);
  1039. ovl->manager = mgr;
  1040. list_add_tail(&ovl->list, &mgr->overlays);
  1041. spin_unlock_irqrestore(&data_lock, flags);
  1042. dispc_runtime_put();
  1043. mutex_unlock(&apply_lock);
  1044. return 0;
  1045. err1:
  1046. dispc_runtime_put();
  1047. err:
  1048. mutex_unlock(&apply_lock);
  1049. return r;
  1050. }
  1051. static int dss_ovl_unset_manager(struct omap_overlay *ovl)
  1052. {
  1053. struct ovl_priv_data *op = get_ovl_priv(ovl);
  1054. unsigned long flags;
  1055. int r;
  1056. mutex_lock(&apply_lock);
  1057. if (!ovl->manager) {
  1058. DSSERR("failed to detach overlay: manager not set\n");
  1059. r = -EINVAL;
  1060. goto err;
  1061. }
  1062. spin_lock_irqsave(&data_lock, flags);
  1063. if (op->enabled) {
  1064. spin_unlock_irqrestore(&data_lock, flags);
  1065. DSSERR("overlay has to be disabled to unset the manager\n");
  1066. r = -EINVAL;
  1067. goto err;
  1068. }
  1069. spin_unlock_irqrestore(&data_lock, flags);
  1070. /* wait for pending extra_info updates to ensure the ovl is disabled */
  1071. wait_pending_extra_info_updates();
  1072. /*
  1073. * For a manual update display, there is no guarantee that the overlay
  1074. * is really disabled in HW, we may need an extra update from this
  1075. * manager before the configurations can go in. Return an error if the
  1076. * overlay needed an update from the manager.
  1077. *
  1078. * TODO: Instead of returning an error, try to do a dummy manager update
  1079. * here to disable the overlay in hardware. Use the *GATED fields in
  1080. * the DISPC_CONFIG registers to do a dummy update.
  1081. */
  1082. spin_lock_irqsave(&data_lock, flags);
  1083. if (ovl_manual_update(ovl) && op->extra_info_dirty) {
  1084. spin_unlock_irqrestore(&data_lock, flags);
  1085. DSSERR("need an update to change the manager\n");
  1086. r = -EINVAL;
  1087. goto err;
  1088. }
  1089. ovl->manager = NULL;
  1090. list_del(&ovl->list);
  1091. spin_unlock_irqrestore(&data_lock, flags);
  1092. mutex_unlock(&apply_lock);
  1093. return 0;
  1094. err:
  1095. mutex_unlock(&apply_lock);
  1096. return r;
  1097. }
  1098. static bool dss_ovl_is_enabled(struct omap_overlay *ovl)
  1099. {
  1100. struct ovl_priv_data *op = get_ovl_priv(ovl);
  1101. unsigned long flags;
  1102. bool e;
  1103. spin_lock_irqsave(&data_lock, flags);
  1104. e = op->enabled;
  1105. spin_unlock_irqrestore(&data_lock, flags);
  1106. return e;
  1107. }
  1108. static int dss_ovl_enable(struct omap_overlay *ovl)
  1109. {
  1110. struct ovl_priv_data *op = get_ovl_priv(ovl);
  1111. unsigned long flags;
  1112. int r;
  1113. mutex_lock(&apply_lock);
  1114. if (op->enabled) {
  1115. r = 0;
  1116. goto err1;
  1117. }
  1118. if (ovl->manager == NULL || ovl->manager->output == NULL) {
  1119. r = -EINVAL;
  1120. goto err1;
  1121. }
  1122. spin_lock_irqsave(&data_lock, flags);
  1123. op->enabling = true;
  1124. r = dss_check_settings(ovl->manager);
  1125. if (r) {
  1126. DSSERR("failed to enable overlay %d: check_settings failed\n",
  1127. ovl->id);
  1128. goto err2;
  1129. }
  1130. dss_setup_fifos();
  1131. op->enabling = false;
  1132. dss_apply_ovl_enable(ovl, true);
  1133. dss_write_regs();
  1134. dss_set_go_bits();
  1135. spin_unlock_irqrestore(&data_lock, flags);
  1136. mutex_unlock(&apply_lock);
  1137. return 0;
  1138. err2:
  1139. op->enabling = false;
  1140. spin_unlock_irqrestore(&data_lock, flags);
  1141. err1:
  1142. mutex_unlock(&apply_lock);
  1143. return r;
  1144. }
  1145. static int dss_ovl_disable(struct omap_overlay *ovl)
  1146. {
  1147. struct ovl_priv_data *op = get_ovl_priv(ovl);
  1148. unsigned long flags;
  1149. int r;
  1150. mutex_lock(&apply_lock);
  1151. if (!op->enabled) {
  1152. r = 0;
  1153. goto err;
  1154. }
  1155. if (ovl->manager == NULL || ovl->manager->output == NULL) {
  1156. r = -EINVAL;
  1157. goto err;
  1158. }
  1159. spin_lock_irqsave(&data_lock, flags);
  1160. dss_apply_ovl_enable(ovl, false);
  1161. dss_write_regs();
  1162. dss_set_go_bits();
  1163. spin_unlock_irqrestore(&data_lock, flags);
  1164. mutex_unlock(&apply_lock);
  1165. return 0;
  1166. err:
  1167. mutex_unlock(&apply_lock);
  1168. return r;
  1169. }
  1170. static int dss_mgr_register_framedone_handler_compat(struct omap_overlay_manager *mgr,
  1171. void (*handler)(void *), void *data)
  1172. {
  1173. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  1174. if (mp->framedone_handler)
  1175. return -EBUSY;
  1176. mp->framedone_handler = handler;
  1177. mp->framedone_handler_data = data;
  1178. return 0;
  1179. }
  1180. static void dss_mgr_unregister_framedone_handler_compat(struct omap_overlay_manager *mgr,
  1181. void (*handler)(void *), void *data)
  1182. {
  1183. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  1184. WARN_ON(mp->framedone_handler != handler ||
  1185. mp->framedone_handler_data != data);
  1186. mp->framedone_handler = NULL;
  1187. mp->framedone_handler_data = NULL;
  1188. }
  1189. static const struct dss_mgr_ops apply_mgr_ops = {
  1190. .connect = dss_mgr_connect_compat,
  1191. .disconnect = dss_mgr_disconnect_compat,
  1192. .start_update = dss_mgr_start_update_compat,
  1193. .enable = dss_mgr_enable_compat,
  1194. .disable = dss_mgr_disable_compat,
  1195. .set_timings = dss_mgr_set_timings_compat,
  1196. .set_lcd_config = dss_mgr_set_lcd_config_compat,
  1197. .register_framedone_handler = dss_mgr_register_framedone_handler_compat,
  1198. .unregister_framedone_handler = dss_mgr_unregister_framedone_handler_compat,
  1199. };
  1200. static int compat_refcnt;
  1201. static DEFINE_MUTEX(compat_init_lock);
  1202. int omapdss_compat_init(void)
  1203. {
  1204. struct platform_device *pdev = dss_get_core_pdev();
  1205. int i, r;
  1206. mutex_lock(&compat_init_lock);
  1207. if (compat_refcnt++ > 0)
  1208. goto out;
  1209. apply_init_priv();
  1210. dss_init_overlay_managers_sysfs(pdev);
  1211. dss_init_overlays(pdev);
  1212. for (i = 0; i < omap_dss_get_num_overlay_managers(); i++) {
  1213. struct omap_overlay_manager *mgr;
  1214. mgr = omap_dss_get_overlay_manager(i);
  1215. mgr->set_output = &dss_mgr_set_output;
  1216. mgr->unset_output = &dss_mgr_unset_output;
  1217. mgr->apply = &omap_dss_mgr_apply;
  1218. mgr->set_manager_info = &dss_mgr_set_info;
  1219. mgr->get_manager_info = &dss_mgr_get_info;
  1220. mgr->wait_for_go = &dss_mgr_wait_for_go;
  1221. mgr->wait_for_vsync = &dss_mgr_wait_for_vsync;
  1222. mgr->get_device = &dss_mgr_get_device;
  1223. }
  1224. for (i = 0; i < omap_dss_get_num_overlays(); i++) {
  1225. struct omap_overlay *ovl = omap_dss_get_overlay(i);
  1226. ovl->is_enabled = &dss_ovl_is_enabled;
  1227. ovl->enable = &dss_ovl_enable;
  1228. ovl->disable = &dss_ovl_disable;
  1229. ovl->set_manager = &dss_ovl_set_manager;
  1230. ovl->unset_manager = &dss_ovl_unset_manager;
  1231. ovl->set_overlay_info = &dss_ovl_set_info;
  1232. ovl->get_overlay_info = &dss_ovl_get_info;
  1233. ovl->wait_for_go = &dss_mgr_wait_for_go_ovl;
  1234. ovl->get_device = &dss_ovl_get_device;
  1235. }
  1236. r = dss_install_mgr_ops(&apply_mgr_ops);
  1237. if (r)
  1238. goto err_mgr_ops;
  1239. r = display_init_sysfs(pdev);
  1240. if (r)
  1241. goto err_disp_sysfs;
  1242. dispc_runtime_get();
  1243. r = dss_dispc_initialize_irq();
  1244. if (r)
  1245. goto err_init_irq;
  1246. dispc_runtime_put();
  1247. out:
  1248. mutex_unlock(&compat_init_lock);
  1249. return 0;
  1250. err_init_irq:
  1251. dispc_runtime_put();
  1252. display_uninit_sysfs(pdev);
  1253. err_disp_sysfs:
  1254. dss_uninstall_mgr_ops();
  1255. err_mgr_ops:
  1256. dss_uninit_overlay_managers_sysfs(pdev);
  1257. dss_uninit_overlays(pdev);
  1258. compat_refcnt--;
  1259. mutex_unlock(&compat_init_lock);
  1260. return r;
  1261. }
  1262. EXPORT_SYMBOL(omapdss_compat_init);
  1263. void omapdss_compat_uninit(void)
  1264. {
  1265. struct platform_device *pdev = dss_get_core_pdev();
  1266. mutex_lock(&compat_init_lock);
  1267. if (--compat_refcnt > 0)
  1268. goto out;
  1269. dss_dispc_uninitialize_irq();
  1270. display_uninit_sysfs(pdev);
  1271. dss_uninstall_mgr_ops();
  1272. dss_uninit_overlay_managers_sysfs(pdev);
  1273. dss_uninit_overlays(pdev);
  1274. out:
  1275. mutex_unlock(&compat_init_lock);
  1276. }
  1277. EXPORT_SYMBOL(omapdss_compat_uninit);