pwm-samsung.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618
  1. /*
  2. * Copyright (c) 2007 Ben Dooks
  3. * Copyright (c) 2008 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>, <ben-linux@fluff.org>
  5. * Copyright (c) 2013 Tomasz Figa <tomasz.figa@gmail.com>
  6. *
  7. * PWM driver for Samsung SoCs
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License.
  12. */
  13. #include <linux/bitops.h>
  14. #include <linux/clk.h>
  15. #include <linux/export.h>
  16. #include <linux/err.h>
  17. #include <linux/io.h>
  18. #include <linux/kernel.h>
  19. #include <linux/module.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/pwm.h>
  22. #include <linux/slab.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/time.h>
  25. /* For struct samsung_timer_variant and samsung_pwm_lock. */
  26. #include <clocksource/samsung_pwm.h>
  27. #define REG_TCFG0 0x00
  28. #define REG_TCFG1 0x04
  29. #define REG_TCON 0x08
  30. #define REG_TCNTB(chan) (0x0c + ((chan) * 0xc))
  31. #define REG_TCMPB(chan) (0x10 + ((chan) * 0xc))
  32. #define TCFG0_PRESCALER_MASK 0xff
  33. #define TCFG0_PRESCALER1_SHIFT 8
  34. #define TCFG1_MUX_MASK 0xf
  35. #define TCFG1_SHIFT(chan) (4 * (chan))
  36. /*
  37. * Each channel occupies 4 bits in TCON register, but there is a gap of 4
  38. * bits (one channel) after channel 0, so channels have different numbering
  39. * when accessing TCON register. See to_tcon_channel() function.
  40. *
  41. * In addition, the location of autoreload bit for channel 4 (TCON channel 5)
  42. * in its set of bits is 2 as opposed to 3 for other channels.
  43. */
  44. #define TCON_START(chan) BIT(4 * (chan) + 0)
  45. #define TCON_MANUALUPDATE(chan) BIT(4 * (chan) + 1)
  46. #define TCON_INVERT(chan) BIT(4 * (chan) + 2)
  47. #define _TCON_AUTORELOAD(chan) BIT(4 * (chan) + 3)
  48. #define _TCON_AUTORELOAD4(chan) BIT(4 * (chan) + 2)
  49. #define TCON_AUTORELOAD(chan) \
  50. ((chan < 5) ? _TCON_AUTORELOAD(chan) : _TCON_AUTORELOAD4(chan))
  51. /**
  52. * struct samsung_pwm_channel - private data of PWM channel
  53. * @period_ns: current period in nanoseconds programmed to the hardware
  54. * @duty_ns: current duty time in nanoseconds programmed to the hardware
  55. * @tin_ns: time of one timer tick in nanoseconds with current timer rate
  56. */
  57. struct samsung_pwm_channel {
  58. u32 period_ns;
  59. u32 duty_ns;
  60. u32 tin_ns;
  61. };
  62. /**
  63. * struct samsung_pwm_chip - private data of PWM chip
  64. * @chip: generic PWM chip
  65. * @variant: local copy of hardware variant data
  66. * @inverter_mask: inverter status for all channels - one bit per channel
  67. * @base: base address of mapped PWM registers
  68. * @base_clk: base clock used to drive the timers
  69. * @tclk0: external clock 0 (can be ERR_PTR if not present)
  70. * @tclk1: external clock 1 (can be ERR_PTR if not present)
  71. */
  72. struct samsung_pwm_chip {
  73. struct pwm_chip chip;
  74. struct samsung_pwm_variant variant;
  75. u8 inverter_mask;
  76. void __iomem *base;
  77. struct clk *base_clk;
  78. struct clk *tclk0;
  79. struct clk *tclk1;
  80. };
  81. #ifndef CONFIG_CLKSRC_SAMSUNG_PWM
  82. /*
  83. * PWM block is shared between pwm-samsung and samsung_pwm_timer drivers
  84. * and some registers need access synchronization. If both drivers are
  85. * compiled in, the spinlock is defined in the clocksource driver,
  86. * otherwise following definition is used.
  87. *
  88. * Currently we do not need any more complex synchronization method
  89. * because all the supported SoCs contain only one instance of the PWM
  90. * IP. Should this change, both drivers will need to be modified to
  91. * properly synchronize accesses to particular instances.
  92. */
  93. static DEFINE_SPINLOCK(samsung_pwm_lock);
  94. #endif
  95. static inline
  96. struct samsung_pwm_chip *to_samsung_pwm_chip(struct pwm_chip *chip)
  97. {
  98. return container_of(chip, struct samsung_pwm_chip, chip);
  99. }
  100. static inline unsigned int to_tcon_channel(unsigned int channel)
  101. {
  102. /* TCON register has a gap of 4 bits (1 channel) after channel 0 */
  103. return (channel == 0) ? 0 : (channel + 1);
  104. }
  105. static void pwm_samsung_set_divisor(struct samsung_pwm_chip *pwm,
  106. unsigned int channel, u8 divisor)
  107. {
  108. u8 shift = TCFG1_SHIFT(channel);
  109. unsigned long flags;
  110. u32 reg;
  111. u8 bits;
  112. bits = (fls(divisor) - 1) - pwm->variant.div_base;
  113. spin_lock_irqsave(&samsung_pwm_lock, flags);
  114. reg = readl(pwm->base + REG_TCFG1);
  115. reg &= ~(TCFG1_MUX_MASK << shift);
  116. reg |= bits << shift;
  117. writel(reg, pwm->base + REG_TCFG1);
  118. spin_unlock_irqrestore(&samsung_pwm_lock, flags);
  119. }
  120. static int pwm_samsung_is_tdiv(struct samsung_pwm_chip *chip, unsigned int chan)
  121. {
  122. struct samsung_pwm_variant *variant = &chip->variant;
  123. u32 reg;
  124. reg = readl(chip->base + REG_TCFG1);
  125. reg >>= TCFG1_SHIFT(chan);
  126. reg &= TCFG1_MUX_MASK;
  127. return (BIT(reg) & variant->tclk_mask) == 0;
  128. }
  129. static unsigned long pwm_samsung_get_tin_rate(struct samsung_pwm_chip *chip,
  130. unsigned int chan)
  131. {
  132. unsigned long rate;
  133. u32 reg;
  134. rate = clk_get_rate(chip->base_clk);
  135. reg = readl(chip->base + REG_TCFG0);
  136. if (chan >= 2)
  137. reg >>= TCFG0_PRESCALER1_SHIFT;
  138. reg &= TCFG0_PRESCALER_MASK;
  139. return rate / (reg + 1);
  140. }
  141. static unsigned long pwm_samsung_calc_tin(struct samsung_pwm_chip *chip,
  142. unsigned int chan, unsigned long freq)
  143. {
  144. struct samsung_pwm_variant *variant = &chip->variant;
  145. unsigned long rate;
  146. struct clk *clk;
  147. u8 div;
  148. if (!pwm_samsung_is_tdiv(chip, chan)) {
  149. clk = (chan < 2) ? chip->tclk0 : chip->tclk1;
  150. if (!IS_ERR(clk)) {
  151. rate = clk_get_rate(clk);
  152. if (rate)
  153. return rate;
  154. }
  155. dev_warn(chip->chip.dev,
  156. "tclk of PWM %d is inoperational, using tdiv\n", chan);
  157. }
  158. rate = pwm_samsung_get_tin_rate(chip, chan);
  159. dev_dbg(chip->chip.dev, "tin parent at %lu\n", rate);
  160. /*
  161. * Compare minimum PWM frequency that can be achieved with possible
  162. * divider settings and choose the lowest divisor that can generate
  163. * frequencies lower than requested.
  164. */
  165. for (div = variant->div_base; div < 4; ++div)
  166. if ((rate >> (variant->bits + div)) < freq)
  167. break;
  168. pwm_samsung_set_divisor(chip, chan, BIT(div));
  169. return rate >> div;
  170. }
  171. static int pwm_samsung_request(struct pwm_chip *chip, struct pwm_device *pwm)
  172. {
  173. struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
  174. struct samsung_pwm_channel *our_chan;
  175. if (!(our_chip->variant.output_mask & BIT(pwm->hwpwm))) {
  176. dev_warn(chip->dev,
  177. "tried to request PWM channel %d without output\n",
  178. pwm->hwpwm);
  179. return -EINVAL;
  180. }
  181. our_chan = devm_kzalloc(chip->dev, sizeof(*our_chan), GFP_KERNEL);
  182. if (!our_chan)
  183. return -ENOMEM;
  184. pwm_set_chip_data(pwm, our_chan);
  185. return 0;
  186. }
  187. static void pwm_samsung_free(struct pwm_chip *chip, struct pwm_device *pwm)
  188. {
  189. pwm_set_chip_data(pwm, NULL);
  190. devm_kfree(chip->dev, pwm_get_chip_data(pwm));
  191. }
  192. static int pwm_samsung_enable(struct pwm_chip *chip, struct pwm_device *pwm)
  193. {
  194. struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
  195. unsigned int tcon_chan = to_tcon_channel(pwm->hwpwm);
  196. unsigned long flags;
  197. u32 tcon;
  198. spin_lock_irqsave(&samsung_pwm_lock, flags);
  199. tcon = readl(our_chip->base + REG_TCON);
  200. tcon &= ~TCON_START(tcon_chan);
  201. tcon |= TCON_MANUALUPDATE(tcon_chan);
  202. writel(tcon, our_chip->base + REG_TCON);
  203. tcon &= ~TCON_MANUALUPDATE(tcon_chan);
  204. tcon |= TCON_START(tcon_chan) | TCON_AUTORELOAD(tcon_chan);
  205. writel(tcon, our_chip->base + REG_TCON);
  206. spin_unlock_irqrestore(&samsung_pwm_lock, flags);
  207. return 0;
  208. }
  209. static void pwm_samsung_disable(struct pwm_chip *chip, struct pwm_device *pwm)
  210. {
  211. struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
  212. unsigned int tcon_chan = to_tcon_channel(pwm->hwpwm);
  213. unsigned long flags;
  214. u32 tcon;
  215. spin_lock_irqsave(&samsung_pwm_lock, flags);
  216. tcon = readl(our_chip->base + REG_TCON);
  217. tcon &= ~TCON_AUTORELOAD(tcon_chan);
  218. writel(tcon, our_chip->base + REG_TCON);
  219. spin_unlock_irqrestore(&samsung_pwm_lock, flags);
  220. }
  221. static int pwm_samsung_config(struct pwm_chip *chip, struct pwm_device *pwm,
  222. int duty_ns, int period_ns)
  223. {
  224. struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
  225. struct samsung_pwm_channel *chan = pwm_get_chip_data(pwm);
  226. u32 tin_ns = chan->tin_ns, tcnt, tcmp;
  227. /*
  228. * We currently avoid using 64bit arithmetic by using the
  229. * fact that anything faster than 1Hz is easily representable
  230. * by 32bits.
  231. */
  232. if (period_ns > NSEC_PER_SEC)
  233. return -ERANGE;
  234. if (period_ns == chan->period_ns && duty_ns == chan->duty_ns)
  235. return 0;
  236. tcnt = readl(our_chip->base + REG_TCNTB(pwm->hwpwm));
  237. /* We need tick count for calculation, not last tick. */
  238. ++tcnt;
  239. /* Check to see if we are changing the clock rate of the PWM. */
  240. if (chan->period_ns != period_ns) {
  241. unsigned long tin_rate;
  242. u32 period;
  243. period = NSEC_PER_SEC / period_ns;
  244. dev_dbg(our_chip->chip.dev, "duty_ns=%d, period_ns=%d (%u)\n",
  245. duty_ns, period_ns, period);
  246. tin_rate = pwm_samsung_calc_tin(our_chip, pwm->hwpwm, period);
  247. dev_dbg(our_chip->chip.dev, "tin_rate=%lu\n", tin_rate);
  248. tin_ns = NSEC_PER_SEC / tin_rate;
  249. tcnt = period_ns / tin_ns;
  250. }
  251. /* Period is too short. */
  252. if (tcnt <= 1)
  253. return -ERANGE;
  254. /* Note that counters count down. */
  255. tcmp = duty_ns / tin_ns;
  256. /* 0% duty is not available */
  257. if (!tcmp)
  258. ++tcmp;
  259. tcmp = tcnt - tcmp;
  260. /* Decrement to get tick numbers, instead of tick counts. */
  261. --tcnt;
  262. /* -1UL will give 100% duty. */
  263. --tcmp;
  264. dev_dbg(our_chip->chip.dev,
  265. "tin_ns=%u, tcmp=%u/%u\n", tin_ns, tcmp, tcnt);
  266. /* Update PWM registers. */
  267. writel(tcnt, our_chip->base + REG_TCNTB(pwm->hwpwm));
  268. writel(tcmp, our_chip->base + REG_TCMPB(pwm->hwpwm));
  269. if (test_bit(PWMF_ENABLED, &pwm->flags))
  270. pwm_samsung_enable(chip, pwm);
  271. chan->period_ns = period_ns;
  272. chan->tin_ns = tin_ns;
  273. chan->duty_ns = duty_ns;
  274. return 0;
  275. }
  276. static void pwm_samsung_set_invert(struct samsung_pwm_chip *chip,
  277. unsigned int channel, bool invert)
  278. {
  279. unsigned int tcon_chan = to_tcon_channel(channel);
  280. unsigned long flags;
  281. u32 tcon;
  282. spin_lock_irqsave(&samsung_pwm_lock, flags);
  283. tcon = readl(chip->base + REG_TCON);
  284. if (invert) {
  285. chip->inverter_mask |= BIT(channel);
  286. tcon |= TCON_INVERT(tcon_chan);
  287. } else {
  288. chip->inverter_mask &= ~BIT(channel);
  289. tcon &= ~TCON_INVERT(tcon_chan);
  290. }
  291. writel(tcon, chip->base + REG_TCON);
  292. spin_unlock_irqrestore(&samsung_pwm_lock, flags);
  293. }
  294. static int pwm_samsung_set_polarity(struct pwm_chip *chip,
  295. struct pwm_device *pwm,
  296. enum pwm_polarity polarity)
  297. {
  298. struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
  299. bool invert = (polarity == PWM_POLARITY_NORMAL);
  300. /* Inverted means normal in the hardware. */
  301. pwm_samsung_set_invert(our_chip, pwm->hwpwm, invert);
  302. return 0;
  303. }
  304. static const struct pwm_ops pwm_samsung_ops = {
  305. .request = pwm_samsung_request,
  306. .free = pwm_samsung_free,
  307. .enable = pwm_samsung_enable,
  308. .disable = pwm_samsung_disable,
  309. .config = pwm_samsung_config,
  310. .set_polarity = pwm_samsung_set_polarity,
  311. .owner = THIS_MODULE,
  312. };
  313. #ifdef CONFIG_OF
  314. static const struct samsung_pwm_variant s3c24xx_variant = {
  315. .bits = 16,
  316. .div_base = 1,
  317. .has_tint_cstat = false,
  318. .tclk_mask = BIT(4),
  319. };
  320. static const struct samsung_pwm_variant s3c64xx_variant = {
  321. .bits = 32,
  322. .div_base = 0,
  323. .has_tint_cstat = true,
  324. .tclk_mask = BIT(7) | BIT(6) | BIT(5),
  325. };
  326. static const struct samsung_pwm_variant s5p64x0_variant = {
  327. .bits = 32,
  328. .div_base = 0,
  329. .has_tint_cstat = true,
  330. .tclk_mask = 0,
  331. };
  332. static const struct samsung_pwm_variant s5pc100_variant = {
  333. .bits = 32,
  334. .div_base = 0,
  335. .has_tint_cstat = true,
  336. .tclk_mask = BIT(5),
  337. };
  338. static const struct of_device_id samsung_pwm_matches[] = {
  339. { .compatible = "samsung,s3c2410-pwm", .data = &s3c24xx_variant },
  340. { .compatible = "samsung,s3c6400-pwm", .data = &s3c64xx_variant },
  341. { .compatible = "samsung,s5p6440-pwm", .data = &s5p64x0_variant },
  342. { .compatible = "samsung,s5pc100-pwm", .data = &s5pc100_variant },
  343. { .compatible = "samsung,exynos4210-pwm", .data = &s5p64x0_variant },
  344. {},
  345. };
  346. static int pwm_samsung_parse_dt(struct samsung_pwm_chip *chip)
  347. {
  348. struct device_node *np = chip->chip.dev->of_node;
  349. const struct of_device_id *match;
  350. struct property *prop;
  351. const __be32 *cur;
  352. u32 val;
  353. match = of_match_node(samsung_pwm_matches, np);
  354. if (!match)
  355. return -ENODEV;
  356. memcpy(&chip->variant, match->data, sizeof(chip->variant));
  357. of_property_for_each_u32(np, "samsung,pwm-outputs", prop, cur, val) {
  358. if (val >= SAMSUNG_PWM_NUM) {
  359. dev_err(chip->chip.dev,
  360. "%s: invalid channel index in samsung,pwm-outputs property\n",
  361. __func__);
  362. continue;
  363. }
  364. chip->variant.output_mask |= BIT(val);
  365. }
  366. return 0;
  367. }
  368. #else
  369. static int pwm_samsung_parse_dt(struct samsung_pwm_chip *chip)
  370. {
  371. return -ENODEV;
  372. }
  373. #endif
  374. static int pwm_samsung_probe(struct platform_device *pdev)
  375. {
  376. struct device *dev = &pdev->dev;
  377. struct samsung_pwm_chip *chip;
  378. struct resource *res;
  379. unsigned int chan;
  380. int ret;
  381. chip = devm_kzalloc(&pdev->dev, sizeof(*chip), GFP_KERNEL);
  382. if (chip == NULL)
  383. return -ENOMEM;
  384. chip->chip.dev = &pdev->dev;
  385. chip->chip.ops = &pwm_samsung_ops;
  386. chip->chip.base = -1;
  387. chip->chip.npwm = SAMSUNG_PWM_NUM;
  388. chip->inverter_mask = BIT(SAMSUNG_PWM_NUM) - 1;
  389. if (IS_ENABLED(CONFIG_OF) && pdev->dev.of_node) {
  390. ret = pwm_samsung_parse_dt(chip);
  391. if (ret)
  392. return ret;
  393. chip->chip.of_xlate = of_pwm_xlate_with_flags;
  394. chip->chip.of_pwm_n_cells = 3;
  395. } else {
  396. if (!pdev->dev.platform_data) {
  397. dev_err(&pdev->dev, "no platform data specified\n");
  398. return -EINVAL;
  399. }
  400. memcpy(&chip->variant, pdev->dev.platform_data,
  401. sizeof(chip->variant));
  402. }
  403. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  404. chip->base = devm_ioremap_resource(&pdev->dev, res);
  405. if (IS_ERR(chip->base))
  406. return PTR_ERR(chip->base);
  407. chip->base_clk = devm_clk_get(&pdev->dev, "timers");
  408. if (IS_ERR(chip->base_clk)) {
  409. dev_err(dev, "failed to get timer base clk\n");
  410. return PTR_ERR(chip->base_clk);
  411. }
  412. ret = clk_prepare_enable(chip->base_clk);
  413. if (ret < 0) {
  414. dev_err(dev, "failed to enable base clock\n");
  415. return ret;
  416. }
  417. for (chan = 0; chan < SAMSUNG_PWM_NUM; ++chan)
  418. if (chip->variant.output_mask & BIT(chan))
  419. pwm_samsung_set_invert(chip, chan, true);
  420. /* Following clocks are optional. */
  421. chip->tclk0 = devm_clk_get(&pdev->dev, "pwm-tclk0");
  422. chip->tclk1 = devm_clk_get(&pdev->dev, "pwm-tclk1");
  423. platform_set_drvdata(pdev, chip);
  424. ret = pwmchip_add(&chip->chip);
  425. if (ret < 0) {
  426. dev_err(dev, "failed to register PWM chip\n");
  427. clk_disable_unprepare(chip->base_clk);
  428. return ret;
  429. }
  430. dev_dbg(dev, "base_clk at %lu, tclk0 at %lu, tclk1 at %lu\n",
  431. clk_get_rate(chip->base_clk),
  432. !IS_ERR(chip->tclk0) ? clk_get_rate(chip->tclk0) : 0,
  433. !IS_ERR(chip->tclk1) ? clk_get_rate(chip->tclk1) : 0);
  434. return 0;
  435. }
  436. static int pwm_samsung_remove(struct platform_device *pdev)
  437. {
  438. struct samsung_pwm_chip *chip = platform_get_drvdata(pdev);
  439. int ret;
  440. ret = pwmchip_remove(&chip->chip);
  441. if (ret < 0)
  442. return ret;
  443. clk_disable_unprepare(chip->base_clk);
  444. return 0;
  445. }
  446. #ifdef CONFIG_PM_SLEEP
  447. static int pwm_samsung_suspend(struct device *dev)
  448. {
  449. struct samsung_pwm_chip *chip = dev_get_drvdata(dev);
  450. unsigned int i;
  451. /*
  452. * No one preserves these values during suspend so reset them.
  453. * Otherwise driver leaves PWM unconfigured if same values are
  454. * passed to pwm_config() next time.
  455. */
  456. for (i = 0; i < SAMSUNG_PWM_NUM; ++i) {
  457. struct pwm_device *pwm = &chip->chip.pwms[i];
  458. struct samsung_pwm_channel *chan = pwm_get_chip_data(pwm);
  459. if (!chan)
  460. continue;
  461. chan->period_ns = 0;
  462. chan->duty_ns = 0;
  463. }
  464. return 0;
  465. }
  466. static int pwm_samsung_resume(struct device *dev)
  467. {
  468. struct samsung_pwm_chip *chip = dev_get_drvdata(dev);
  469. unsigned int chan;
  470. /*
  471. * Inverter setting must be preserved across suspend/resume
  472. * as nobody really seems to configure it more than once.
  473. */
  474. for (chan = 0; chan < SAMSUNG_PWM_NUM; ++chan) {
  475. if (chip->variant.output_mask & BIT(chan))
  476. pwm_samsung_set_invert(chip, chan,
  477. chip->inverter_mask & BIT(chan));
  478. }
  479. return 0;
  480. }
  481. #endif
  482. static const struct dev_pm_ops pwm_samsung_pm_ops = {
  483. SET_SYSTEM_SLEEP_PM_OPS(pwm_samsung_suspend, pwm_samsung_resume)
  484. };
  485. static struct platform_driver pwm_samsung_driver = {
  486. .driver = {
  487. .name = "samsung-pwm",
  488. .owner = THIS_MODULE,
  489. .pm = &pwm_samsung_pm_ops,
  490. .of_match_table = of_match_ptr(samsung_pwm_matches),
  491. },
  492. .probe = pwm_samsung_probe,
  493. .remove = pwm_samsung_remove,
  494. };
  495. module_platform_driver(pwm_samsung_driver);
  496. MODULE_LICENSE("GPL");
  497. MODULE_AUTHOR("Tomasz Figa <tomasz.figa@gmail.com>");
  498. MODULE_ALIAS("platform:samsung-pwm");