pinctrl-prima2.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887
  1. /*
  2. * pinctrl pads, groups, functions for CSR SiRFprimaII
  3. *
  4. * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
  5. *
  6. * Licensed under GPLv2 or later.
  7. */
  8. #include <linux/pinctrl/pinctrl.h>
  9. #include <linux/bitops.h>
  10. #include "pinctrl-sirf.h"
  11. /*
  12. * pad list for the pinmux subsystem
  13. * refer to CS-131858-DC-6A.xls
  14. */
  15. static const struct pinctrl_pin_desc sirfsoc_pads[] = {
  16. PINCTRL_PIN(0, "gpio0-0"),
  17. PINCTRL_PIN(1, "gpio0-1"),
  18. PINCTRL_PIN(2, "gpio0-2"),
  19. PINCTRL_PIN(3, "gpio0-3"),
  20. PINCTRL_PIN(4, "pwm0"),
  21. PINCTRL_PIN(5, "pwm1"),
  22. PINCTRL_PIN(6, "pwm2"),
  23. PINCTRL_PIN(7, "pwm3"),
  24. PINCTRL_PIN(8, "warm_rst_b"),
  25. PINCTRL_PIN(9, "odo_0"),
  26. PINCTRL_PIN(10, "odo_1"),
  27. PINCTRL_PIN(11, "dr_dir"),
  28. PINCTRL_PIN(12, "viprom_fa"),
  29. PINCTRL_PIN(13, "scl_1"),
  30. PINCTRL_PIN(14, "ntrst"),
  31. PINCTRL_PIN(15, "sda_1"),
  32. PINCTRL_PIN(16, "x_ldd[16]"),
  33. PINCTRL_PIN(17, "x_ldd[17]"),
  34. PINCTRL_PIN(18, "x_ldd[18]"),
  35. PINCTRL_PIN(19, "x_ldd[19]"),
  36. PINCTRL_PIN(20, "x_ldd[20]"),
  37. PINCTRL_PIN(21, "x_ldd[21]"),
  38. PINCTRL_PIN(22, "x_ldd[22]"),
  39. PINCTRL_PIN(23, "x_ldd[23], lcdrom_frdy"),
  40. PINCTRL_PIN(24, "gps_sgn"),
  41. PINCTRL_PIN(25, "gps_mag"),
  42. PINCTRL_PIN(26, "gps_clk"),
  43. PINCTRL_PIN(27, "sd_cd_b_1"),
  44. PINCTRL_PIN(28, "sd_vcc_on_1"),
  45. PINCTRL_PIN(29, "sd_wp_b_1"),
  46. PINCTRL_PIN(30, "sd_clk_3"),
  47. PINCTRL_PIN(31, "sd_cmd_3"),
  48. PINCTRL_PIN(32, "x_sd_dat_3[0]"),
  49. PINCTRL_PIN(33, "x_sd_dat_3[1]"),
  50. PINCTRL_PIN(34, "x_sd_dat_3[2]"),
  51. PINCTRL_PIN(35, "x_sd_dat_3[3]"),
  52. PINCTRL_PIN(36, "x_sd_clk_4"),
  53. PINCTRL_PIN(37, "x_sd_cmd_4"),
  54. PINCTRL_PIN(38, "x_sd_dat_4[0]"),
  55. PINCTRL_PIN(39, "x_sd_dat_4[1]"),
  56. PINCTRL_PIN(40, "x_sd_dat_4[2]"),
  57. PINCTRL_PIN(41, "x_sd_dat_4[3]"),
  58. PINCTRL_PIN(42, "x_cko_1"),
  59. PINCTRL_PIN(43, "x_ac97_bit_clk"),
  60. PINCTRL_PIN(44, "x_ac97_dout"),
  61. PINCTRL_PIN(45, "x_ac97_din"),
  62. PINCTRL_PIN(46, "x_ac97_sync"),
  63. PINCTRL_PIN(47, "x_txd_1"),
  64. PINCTRL_PIN(48, "x_txd_2"),
  65. PINCTRL_PIN(49, "x_rxd_1"),
  66. PINCTRL_PIN(50, "x_rxd_2"),
  67. PINCTRL_PIN(51, "x_usclk_0"),
  68. PINCTRL_PIN(52, "x_utxd_0"),
  69. PINCTRL_PIN(53, "x_urxd_0"),
  70. PINCTRL_PIN(54, "x_utfs_0"),
  71. PINCTRL_PIN(55, "x_urfs_0"),
  72. PINCTRL_PIN(56, "x_usclk_1"),
  73. PINCTRL_PIN(57, "x_utxd_1"),
  74. PINCTRL_PIN(58, "x_urxd_1"),
  75. PINCTRL_PIN(59, "x_utfs_1"),
  76. PINCTRL_PIN(60, "x_urfs_1"),
  77. PINCTRL_PIN(61, "x_usclk_2"),
  78. PINCTRL_PIN(62, "x_utxd_2"),
  79. PINCTRL_PIN(63, "x_urxd_2"),
  80. PINCTRL_PIN(64, "x_utfs_2"),
  81. PINCTRL_PIN(65, "x_urfs_2"),
  82. PINCTRL_PIN(66, "x_df_we_b"),
  83. PINCTRL_PIN(67, "x_df_re_b"),
  84. PINCTRL_PIN(68, "x_txd_0"),
  85. PINCTRL_PIN(69, "x_rxd_0"),
  86. PINCTRL_PIN(78, "x_cko_0"),
  87. PINCTRL_PIN(79, "x_vip_pxd[7]"),
  88. PINCTRL_PIN(80, "x_vip_pxd[6]"),
  89. PINCTRL_PIN(81, "x_vip_pxd[5]"),
  90. PINCTRL_PIN(82, "x_vip_pxd[4]"),
  91. PINCTRL_PIN(83, "x_vip_pxd[3]"),
  92. PINCTRL_PIN(84, "x_vip_pxd[2]"),
  93. PINCTRL_PIN(85, "x_vip_pxd[1]"),
  94. PINCTRL_PIN(86, "x_vip_pxd[0]"),
  95. PINCTRL_PIN(87, "x_vip_vsync"),
  96. PINCTRL_PIN(88, "x_vip_hsync"),
  97. PINCTRL_PIN(89, "x_vip_pxclk"),
  98. PINCTRL_PIN(90, "x_sda_0"),
  99. PINCTRL_PIN(91, "x_scl_0"),
  100. PINCTRL_PIN(92, "x_df_ry_by"),
  101. PINCTRL_PIN(93, "x_df_cs_b[1]"),
  102. PINCTRL_PIN(94, "x_df_cs_b[0]"),
  103. PINCTRL_PIN(95, "x_l_pclk"),
  104. PINCTRL_PIN(96, "x_l_lck"),
  105. PINCTRL_PIN(97, "x_l_fck"),
  106. PINCTRL_PIN(98, "x_l_de"),
  107. PINCTRL_PIN(99, "x_ldd[0]"),
  108. PINCTRL_PIN(100, "x_ldd[1]"),
  109. PINCTRL_PIN(101, "x_ldd[2]"),
  110. PINCTRL_PIN(102, "x_ldd[3]"),
  111. PINCTRL_PIN(103, "x_ldd[4]"),
  112. PINCTRL_PIN(104, "x_ldd[5]"),
  113. PINCTRL_PIN(105, "x_ldd[6]"),
  114. PINCTRL_PIN(106, "x_ldd[7]"),
  115. PINCTRL_PIN(107, "x_ldd[8]"),
  116. PINCTRL_PIN(108, "x_ldd[9]"),
  117. PINCTRL_PIN(109, "x_ldd[10]"),
  118. PINCTRL_PIN(110, "x_ldd[11]"),
  119. PINCTRL_PIN(111, "x_ldd[12]"),
  120. PINCTRL_PIN(112, "x_ldd[13]"),
  121. PINCTRL_PIN(113, "x_ldd[14]"),
  122. PINCTRL_PIN(114, "x_ldd[15]"),
  123. };
  124. static const struct sirfsoc_muxmask lcd_16bits_sirfsoc_muxmask[] = {
  125. {
  126. .group = 3,
  127. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) |
  128. BIT(9) | BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(15) | BIT(16) |
  129. BIT(17) | BIT(18),
  130. }, {
  131. .group = 2,
  132. .mask = BIT(31),
  133. },
  134. };
  135. static const struct sirfsoc_padmux lcd_16bits_padmux = {
  136. .muxmask_counts = ARRAY_SIZE(lcd_16bits_sirfsoc_muxmask),
  137. .muxmask = lcd_16bits_sirfsoc_muxmask,
  138. .funcmask = BIT(4),
  139. .funcval = 0,
  140. };
  141. static const unsigned lcd_16bits_pins[] = { 95, 96, 97, 98, 99, 100, 101, 102, 103, 104,
  142. 105, 106, 107, 108, 109, 110, 111, 112, 113, 114 };
  143. static const struct sirfsoc_muxmask lcd_18bits_muxmask[] = {
  144. {
  145. .group = 3,
  146. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) |
  147. BIT(9) | BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(15) | BIT(16) |
  148. BIT(17) | BIT(18),
  149. }, {
  150. .group = 2,
  151. .mask = BIT(31),
  152. }, {
  153. .group = 0,
  154. .mask = BIT(16) | BIT(17),
  155. },
  156. };
  157. static const struct sirfsoc_padmux lcd_18bits_padmux = {
  158. .muxmask_counts = ARRAY_SIZE(lcd_18bits_muxmask),
  159. .muxmask = lcd_18bits_muxmask,
  160. .funcmask = BIT(4),
  161. .funcval = 0,
  162. };
  163. static const unsigned lcd_18bits_pins[] = { 16, 17, 95, 96, 97, 98, 99, 100, 101, 102, 103, 104,
  164. 105, 106, 107, 108, 109, 110, 111, 112, 113, 114};
  165. static const struct sirfsoc_muxmask lcd_24bits_muxmask[] = {
  166. {
  167. .group = 3,
  168. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) |
  169. BIT(9) | BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(15) | BIT(16) |
  170. BIT(17) | BIT(18),
  171. }, {
  172. .group = 2,
  173. .mask = BIT(31),
  174. }, {
  175. .group = 0,
  176. .mask = BIT(16) | BIT(17) | BIT(18) | BIT(19) | BIT(20) | BIT(21) | BIT(22) | BIT(23),
  177. },
  178. };
  179. static const struct sirfsoc_padmux lcd_24bits_padmux = {
  180. .muxmask_counts = ARRAY_SIZE(lcd_24bits_muxmask),
  181. .muxmask = lcd_24bits_muxmask,
  182. .funcmask = BIT(4),
  183. .funcval = 0,
  184. };
  185. static const unsigned lcd_24bits_pins[] = { 16, 17, 18, 19, 20, 21, 22, 23, 95, 96, 97, 98, 99, 100, 101, 102, 103, 104,
  186. 105, 106, 107, 108, 109, 110, 111, 112, 113, 114 };
  187. static const struct sirfsoc_muxmask lcdrom_muxmask[] = {
  188. {
  189. .group = 3,
  190. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) |
  191. BIT(9) | BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(15) | BIT(16) |
  192. BIT(17) | BIT(18),
  193. }, {
  194. .group = 2,
  195. .mask = BIT(31),
  196. }, {
  197. .group = 0,
  198. .mask = BIT(23),
  199. },
  200. };
  201. static const struct sirfsoc_padmux lcdrom_padmux = {
  202. .muxmask_counts = ARRAY_SIZE(lcdrom_muxmask),
  203. .muxmask = lcdrom_muxmask,
  204. .funcmask = BIT(4),
  205. .funcval = BIT(4),
  206. };
  207. static const unsigned lcdrom_pins[] = { 23, 95, 96, 97, 98, 99, 100, 101, 102, 103, 104,
  208. 105, 106, 107, 108, 109, 110, 111, 112, 113, 114 };
  209. static const struct sirfsoc_muxmask uart0_muxmask[] = {
  210. {
  211. .group = 2,
  212. .mask = BIT(4) | BIT(5),
  213. }, {
  214. .group = 1,
  215. .mask = BIT(23) | BIT(28),
  216. },
  217. };
  218. static const struct sirfsoc_padmux uart0_padmux = {
  219. .muxmask_counts = ARRAY_SIZE(uart0_muxmask),
  220. .muxmask = uart0_muxmask,
  221. .funcmask = BIT(9),
  222. .funcval = BIT(9),
  223. };
  224. static const unsigned uart0_pins[] = { 55, 60, 68, 69 };
  225. static const struct sirfsoc_muxmask uart0_nostreamctrl_muxmask[] = {
  226. {
  227. .group = 2,
  228. .mask = BIT(4) | BIT(5),
  229. },
  230. };
  231. static const struct sirfsoc_padmux uart0_nostreamctrl_padmux = {
  232. .muxmask_counts = ARRAY_SIZE(uart0_nostreamctrl_muxmask),
  233. .muxmask = uart0_nostreamctrl_muxmask,
  234. };
  235. static const unsigned uart0_nostreamctrl_pins[] = { 68, 69 };
  236. static const struct sirfsoc_muxmask uart1_muxmask[] = {
  237. {
  238. .group = 1,
  239. .mask = BIT(15) | BIT(17),
  240. },
  241. };
  242. static const struct sirfsoc_padmux uart1_padmux = {
  243. .muxmask_counts = ARRAY_SIZE(uart1_muxmask),
  244. .muxmask = uart1_muxmask,
  245. };
  246. static const unsigned uart1_pins[] = { 47, 49 };
  247. static const struct sirfsoc_muxmask uart2_muxmask[] = {
  248. {
  249. .group = 1,
  250. .mask = BIT(16) | BIT(18) | BIT(24) | BIT(27),
  251. },
  252. };
  253. static const struct sirfsoc_padmux uart2_padmux = {
  254. .muxmask_counts = ARRAY_SIZE(uart2_muxmask),
  255. .muxmask = uart2_muxmask,
  256. .funcmask = BIT(10),
  257. .funcval = BIT(10),
  258. };
  259. static const unsigned uart2_pins[] = { 48, 50, 56, 59 };
  260. static const struct sirfsoc_muxmask uart2_nostreamctrl_muxmask[] = {
  261. {
  262. .group = 1,
  263. .mask = BIT(16) | BIT(18),
  264. },
  265. };
  266. static const struct sirfsoc_padmux uart2_nostreamctrl_padmux = {
  267. .muxmask_counts = ARRAY_SIZE(uart2_nostreamctrl_muxmask),
  268. .muxmask = uart2_nostreamctrl_muxmask,
  269. };
  270. static const unsigned uart2_nostreamctrl_pins[] = { 48, 50 };
  271. static const struct sirfsoc_muxmask sdmmc3_muxmask[] = {
  272. {
  273. .group = 0,
  274. .mask = BIT(30) | BIT(31),
  275. }, {
  276. .group = 1,
  277. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3),
  278. },
  279. };
  280. static const struct sirfsoc_padmux sdmmc3_padmux = {
  281. .muxmask_counts = ARRAY_SIZE(sdmmc3_muxmask),
  282. .muxmask = sdmmc3_muxmask,
  283. .funcmask = BIT(7),
  284. .funcval = 0,
  285. };
  286. static const unsigned sdmmc3_pins[] = { 30, 31, 32, 33, 34, 35 };
  287. static const struct sirfsoc_muxmask spi0_muxmask[] = {
  288. {
  289. .group = 1,
  290. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3),
  291. },
  292. };
  293. static const struct sirfsoc_padmux spi0_padmux = {
  294. .muxmask_counts = ARRAY_SIZE(spi0_muxmask),
  295. .muxmask = spi0_muxmask,
  296. .funcmask = BIT(7),
  297. .funcval = BIT(7),
  298. };
  299. static const unsigned spi0_pins[] = { 32, 33, 34, 35 };
  300. static const struct sirfsoc_muxmask sdmmc4_muxmask[] = {
  301. {
  302. .group = 1,
  303. .mask = BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) | BIT(9),
  304. },
  305. };
  306. static const struct sirfsoc_padmux sdmmc4_padmux = {
  307. .muxmask_counts = ARRAY_SIZE(sdmmc4_muxmask),
  308. .muxmask = sdmmc4_muxmask,
  309. };
  310. static const unsigned sdmmc4_pins[] = { 36, 37, 38, 39, 40, 41 };
  311. static const struct sirfsoc_muxmask cko1_muxmask[] = {
  312. {
  313. .group = 1,
  314. .mask = BIT(10),
  315. },
  316. };
  317. static const struct sirfsoc_padmux cko1_padmux = {
  318. .muxmask_counts = ARRAY_SIZE(cko1_muxmask),
  319. .muxmask = cko1_muxmask,
  320. .funcmask = BIT(3),
  321. .funcval = 0,
  322. };
  323. static const unsigned cko1_pins[] = { 42 };
  324. static const struct sirfsoc_muxmask i2s_muxmask[] = {
  325. {
  326. .group = 1,
  327. .mask =
  328. BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(19)
  329. | BIT(23) | BIT(28),
  330. },
  331. };
  332. static const struct sirfsoc_padmux i2s_padmux = {
  333. .muxmask_counts = ARRAY_SIZE(i2s_muxmask),
  334. .muxmask = i2s_muxmask,
  335. .funcmask = BIT(3) | BIT(9),
  336. .funcval = BIT(3),
  337. };
  338. static const unsigned i2s_pins[] = { 42, 43, 44, 45, 46, 51, 55, 60 };
  339. static const struct sirfsoc_muxmask ac97_muxmask[] = {
  340. {
  341. .group = 1,
  342. .mask = BIT(11) | BIT(12) | BIT(13) | BIT(14),
  343. },
  344. };
  345. static const struct sirfsoc_padmux ac97_padmux = {
  346. .muxmask_counts = ARRAY_SIZE(ac97_muxmask),
  347. .muxmask = ac97_muxmask,
  348. .funcmask = BIT(8),
  349. .funcval = 0,
  350. };
  351. static const unsigned ac97_pins[] = { 33, 34, 35, 36 };
  352. static const struct sirfsoc_muxmask spi1_muxmask[] = {
  353. {
  354. .group = 1,
  355. .mask = BIT(11) | BIT(12) | BIT(13) | BIT(14),
  356. },
  357. };
  358. static const struct sirfsoc_padmux spi1_padmux = {
  359. .muxmask_counts = ARRAY_SIZE(spi1_muxmask),
  360. .muxmask = spi1_muxmask,
  361. .funcmask = BIT(8),
  362. .funcval = BIT(8),
  363. };
  364. static const unsigned spi1_pins[] = { 43, 44, 45, 46 };
  365. static const struct sirfsoc_muxmask sdmmc1_muxmask[] = {
  366. {
  367. .group = 0,
  368. .mask = BIT(27) | BIT(28) | BIT(29),
  369. },
  370. };
  371. static const struct sirfsoc_padmux sdmmc1_padmux = {
  372. .muxmask_counts = ARRAY_SIZE(sdmmc1_muxmask),
  373. .muxmask = sdmmc1_muxmask,
  374. };
  375. static const unsigned sdmmc1_pins[] = { 27, 28, 29 };
  376. static const struct sirfsoc_muxmask gps_muxmask[] = {
  377. {
  378. .group = 0,
  379. .mask = BIT(24) | BIT(25) | BIT(26),
  380. },
  381. };
  382. static const struct sirfsoc_padmux gps_padmux = {
  383. .muxmask_counts = ARRAY_SIZE(gps_muxmask),
  384. .muxmask = gps_muxmask,
  385. .funcmask = BIT(12) | BIT(13) | BIT(14),
  386. .funcval = BIT(12),
  387. };
  388. static const unsigned gps_pins[] = { 24, 25, 26 };
  389. static const struct sirfsoc_muxmask sdmmc5_muxmask[] = {
  390. {
  391. .group = 0,
  392. .mask = BIT(24) | BIT(25) | BIT(26),
  393. }, {
  394. .group = 1,
  395. .mask = BIT(29),
  396. }, {
  397. .group = 2,
  398. .mask = BIT(0) | BIT(1),
  399. },
  400. };
  401. static const struct sirfsoc_padmux sdmmc5_padmux = {
  402. .muxmask_counts = ARRAY_SIZE(sdmmc5_muxmask),
  403. .muxmask = sdmmc5_muxmask,
  404. .funcmask = BIT(13) | BIT(14),
  405. .funcval = BIT(13) | BIT(14),
  406. };
  407. static const unsigned sdmmc5_pins[] = { 24, 25, 26, 61, 64, 65 };
  408. static const struct sirfsoc_muxmask usp0_muxmask[] = {
  409. {
  410. .group = 1,
  411. .mask = BIT(19) | BIT(20) | BIT(21) | BIT(22) | BIT(23),
  412. },
  413. };
  414. static const struct sirfsoc_padmux usp0_padmux = {
  415. .muxmask_counts = ARRAY_SIZE(usp0_muxmask),
  416. .muxmask = usp0_muxmask,
  417. .funcmask = BIT(1) | BIT(2) | BIT(6) | BIT(9),
  418. .funcval = 0,
  419. };
  420. static const unsigned usp0_pins[] = { 51, 52, 53, 54, 55 };
  421. static const struct sirfsoc_muxmask usp1_muxmask[] = {
  422. {
  423. .group = 1,
  424. .mask = BIT(24) | BIT(25) | BIT(26) | BIT(27) | BIT(28),
  425. },
  426. };
  427. static const struct sirfsoc_padmux usp1_padmux = {
  428. .muxmask_counts = ARRAY_SIZE(usp1_muxmask),
  429. .muxmask = usp1_muxmask,
  430. .funcmask = BIT(1) | BIT(9) | BIT(10) | BIT(11),
  431. .funcval = 0,
  432. };
  433. static const unsigned usp1_pins[] = { 56, 57, 58, 59, 60 };
  434. static const struct sirfsoc_muxmask usp2_muxmask[] = {
  435. {
  436. .group = 1,
  437. .mask = BIT(29) | BIT(30) | BIT(31),
  438. }, {
  439. .group = 2,
  440. .mask = BIT(0) | BIT(1),
  441. },
  442. };
  443. static const struct sirfsoc_padmux usp2_padmux = {
  444. .muxmask_counts = ARRAY_SIZE(usp2_muxmask),
  445. .muxmask = usp2_muxmask,
  446. .funcmask = BIT(13) | BIT(14),
  447. .funcval = 0,
  448. };
  449. static const unsigned usp2_pins[] = { 61, 62, 63, 64, 65 };
  450. static const struct sirfsoc_muxmask nand_muxmask[] = {
  451. {
  452. .group = 2,
  453. .mask = BIT(2) | BIT(3) | BIT(28) | BIT(29) | BIT(30),
  454. },
  455. };
  456. static const struct sirfsoc_padmux nand_padmux = {
  457. .muxmask_counts = ARRAY_SIZE(nand_muxmask),
  458. .muxmask = nand_muxmask,
  459. .funcmask = BIT(5),
  460. .funcval = 0,
  461. };
  462. static const unsigned nand_pins[] = { 64, 65, 92, 93, 94 };
  463. static const struct sirfsoc_padmux sdmmc0_padmux = {
  464. .muxmask_counts = 0,
  465. .funcmask = BIT(5),
  466. .funcval = 0,
  467. };
  468. static const unsigned sdmmc0_pins[] = { };
  469. static const struct sirfsoc_muxmask sdmmc2_muxmask[] = {
  470. {
  471. .group = 2,
  472. .mask = BIT(2) | BIT(3),
  473. },
  474. };
  475. static const struct sirfsoc_padmux sdmmc2_padmux = {
  476. .muxmask_counts = ARRAY_SIZE(sdmmc2_muxmask),
  477. .muxmask = sdmmc2_muxmask,
  478. .funcmask = BIT(5),
  479. .funcval = BIT(5),
  480. };
  481. static const unsigned sdmmc2_pins[] = { 66, 67 };
  482. static const struct sirfsoc_muxmask cko0_muxmask[] = {
  483. {
  484. .group = 2,
  485. .mask = BIT(14),
  486. },
  487. };
  488. static const struct sirfsoc_padmux cko0_padmux = {
  489. .muxmask_counts = ARRAY_SIZE(cko0_muxmask),
  490. .muxmask = cko0_muxmask,
  491. };
  492. static const unsigned cko0_pins[] = { 78 };
  493. static const struct sirfsoc_muxmask vip_muxmask[] = {
  494. {
  495. .group = 2,
  496. .mask = BIT(15) | BIT(16) | BIT(17) | BIT(18) | BIT(19)
  497. | BIT(20) | BIT(21) | BIT(22) | BIT(23) | BIT(24) |
  498. BIT(25),
  499. },
  500. };
  501. static const struct sirfsoc_padmux vip_padmux = {
  502. .muxmask_counts = ARRAY_SIZE(vip_muxmask),
  503. .muxmask = vip_muxmask,
  504. .funcmask = BIT(0),
  505. .funcval = 0,
  506. };
  507. static const unsigned vip_pins[] = { 79, 80, 81, 82, 83, 84, 85, 86, 87, 88, 89 };
  508. static const struct sirfsoc_muxmask i2c0_muxmask[] = {
  509. {
  510. .group = 2,
  511. .mask = BIT(26) | BIT(27),
  512. },
  513. };
  514. static const struct sirfsoc_padmux i2c0_padmux = {
  515. .muxmask_counts = ARRAY_SIZE(i2c0_muxmask),
  516. .muxmask = i2c0_muxmask,
  517. };
  518. static const unsigned i2c0_pins[] = { 90, 91 };
  519. static const struct sirfsoc_muxmask i2c1_muxmask[] = {
  520. {
  521. .group = 0,
  522. .mask = BIT(13) | BIT(15),
  523. },
  524. };
  525. static const struct sirfsoc_padmux i2c1_padmux = {
  526. .muxmask_counts = ARRAY_SIZE(i2c1_muxmask),
  527. .muxmask = i2c1_muxmask,
  528. };
  529. static const unsigned i2c1_pins[] = { 13, 15 };
  530. static const struct sirfsoc_muxmask viprom_muxmask[] = {
  531. {
  532. .group = 2,
  533. .mask = BIT(15) | BIT(16) | BIT(17) | BIT(18) | BIT(19)
  534. | BIT(20) | BIT(21) | BIT(22) | BIT(23) | BIT(24) |
  535. BIT(25),
  536. }, {
  537. .group = 0,
  538. .mask = BIT(12),
  539. },
  540. };
  541. static const struct sirfsoc_padmux viprom_padmux = {
  542. .muxmask_counts = ARRAY_SIZE(viprom_muxmask),
  543. .muxmask = viprom_muxmask,
  544. .funcmask = BIT(0),
  545. .funcval = BIT(0),
  546. };
  547. static const unsigned viprom_pins[] = { 12, 79, 80, 81, 82, 83, 84, 85, 86, 87, 88, 89 };
  548. static const struct sirfsoc_muxmask pwm0_muxmask[] = {
  549. {
  550. .group = 0,
  551. .mask = BIT(4),
  552. },
  553. };
  554. static const struct sirfsoc_padmux pwm0_padmux = {
  555. .muxmask_counts = ARRAY_SIZE(pwm0_muxmask),
  556. .muxmask = pwm0_muxmask,
  557. .funcmask = BIT(12),
  558. .funcval = 0,
  559. };
  560. static const unsigned pwm0_pins[] = { 4 };
  561. static const struct sirfsoc_muxmask pwm1_muxmask[] = {
  562. {
  563. .group = 0,
  564. .mask = BIT(5),
  565. },
  566. };
  567. static const struct sirfsoc_padmux pwm1_padmux = {
  568. .muxmask_counts = ARRAY_SIZE(pwm1_muxmask),
  569. .muxmask = pwm1_muxmask,
  570. };
  571. static const unsigned pwm1_pins[] = { 5 };
  572. static const struct sirfsoc_muxmask pwm2_muxmask[] = {
  573. {
  574. .group = 0,
  575. .mask = BIT(6),
  576. },
  577. };
  578. static const struct sirfsoc_padmux pwm2_padmux = {
  579. .muxmask_counts = ARRAY_SIZE(pwm2_muxmask),
  580. .muxmask = pwm2_muxmask,
  581. };
  582. static const unsigned pwm2_pins[] = { 6 };
  583. static const struct sirfsoc_muxmask pwm3_muxmask[] = {
  584. {
  585. .group = 0,
  586. .mask = BIT(7),
  587. },
  588. };
  589. static const struct sirfsoc_padmux pwm3_padmux = {
  590. .muxmask_counts = ARRAY_SIZE(pwm3_muxmask),
  591. .muxmask = pwm3_muxmask,
  592. };
  593. static const unsigned pwm3_pins[] = { 7 };
  594. static const struct sirfsoc_muxmask warm_rst_muxmask[] = {
  595. {
  596. .group = 0,
  597. .mask = BIT(8),
  598. },
  599. };
  600. static const struct sirfsoc_padmux warm_rst_padmux = {
  601. .muxmask_counts = ARRAY_SIZE(warm_rst_muxmask),
  602. .muxmask = warm_rst_muxmask,
  603. };
  604. static const unsigned warm_rst_pins[] = { 8 };
  605. static const struct sirfsoc_muxmask usb0_utmi_drvbus_muxmask[] = {
  606. {
  607. .group = 1,
  608. .mask = BIT(22),
  609. },
  610. };
  611. static const struct sirfsoc_padmux usb0_utmi_drvbus_padmux = {
  612. .muxmask_counts = ARRAY_SIZE(usb0_utmi_drvbus_muxmask),
  613. .muxmask = usb0_utmi_drvbus_muxmask,
  614. .funcmask = BIT(6),
  615. .funcval = BIT(6), /* refer to PAD_UTMI_DRVVBUS0_ENABLE */
  616. };
  617. static const unsigned usb0_utmi_drvbus_pins[] = { 54 };
  618. static const struct sirfsoc_muxmask usb1_utmi_drvbus_muxmask[] = {
  619. {
  620. .group = 1,
  621. .mask = BIT(27),
  622. },
  623. };
  624. static const struct sirfsoc_padmux usb1_utmi_drvbus_padmux = {
  625. .muxmask_counts = ARRAY_SIZE(usb1_utmi_drvbus_muxmask),
  626. .muxmask = usb1_utmi_drvbus_muxmask,
  627. .funcmask = BIT(11),
  628. .funcval = BIT(11), /* refer to PAD_UTMI_DRVVBUS1_ENABLE */
  629. };
  630. static const unsigned usb1_utmi_drvbus_pins[] = { 59 };
  631. static const struct sirfsoc_muxmask pulse_count_muxmask[] = {
  632. {
  633. .group = 0,
  634. .mask = BIT(9) | BIT(10) | BIT(11),
  635. },
  636. };
  637. static const struct sirfsoc_padmux pulse_count_padmux = {
  638. .muxmask_counts = ARRAY_SIZE(pulse_count_muxmask),
  639. .muxmask = pulse_count_muxmask,
  640. };
  641. static const unsigned pulse_count_pins[] = { 9, 10, 11 };
  642. static const struct sirfsoc_pin_group sirfsoc_pin_groups[] = {
  643. SIRFSOC_PIN_GROUP("lcd_16bitsgrp", lcd_16bits_pins),
  644. SIRFSOC_PIN_GROUP("lcd_18bitsgrp", lcd_18bits_pins),
  645. SIRFSOC_PIN_GROUP("lcd_24bitsgrp", lcd_24bits_pins),
  646. SIRFSOC_PIN_GROUP("lcdrom_grp", lcdrom_pins),
  647. SIRFSOC_PIN_GROUP("uart0grp", uart0_pins),
  648. SIRFSOC_PIN_GROUP("uart1grp", uart1_pins),
  649. SIRFSOC_PIN_GROUP("uart2grp", uart2_pins),
  650. SIRFSOC_PIN_GROUP("uart2_nostreamctrlgrp", uart2_nostreamctrl_pins),
  651. SIRFSOC_PIN_GROUP("usp0grp", usp0_pins),
  652. SIRFSOC_PIN_GROUP("usp1grp", usp1_pins),
  653. SIRFSOC_PIN_GROUP("usp2grp", usp2_pins),
  654. SIRFSOC_PIN_GROUP("i2c0grp", i2c0_pins),
  655. SIRFSOC_PIN_GROUP("i2c1grp", i2c1_pins),
  656. SIRFSOC_PIN_GROUP("pwm0grp", pwm0_pins),
  657. SIRFSOC_PIN_GROUP("pwm1grp", pwm1_pins),
  658. SIRFSOC_PIN_GROUP("pwm2grp", pwm2_pins),
  659. SIRFSOC_PIN_GROUP("pwm3grp", pwm3_pins),
  660. SIRFSOC_PIN_GROUP("vipgrp", vip_pins),
  661. SIRFSOC_PIN_GROUP("vipromgrp", viprom_pins),
  662. SIRFSOC_PIN_GROUP("warm_rstgrp", warm_rst_pins),
  663. SIRFSOC_PIN_GROUP("cko0grp", cko0_pins),
  664. SIRFSOC_PIN_GROUP("cko1grp", cko1_pins),
  665. SIRFSOC_PIN_GROUP("sdmmc0grp", sdmmc0_pins),
  666. SIRFSOC_PIN_GROUP("sdmmc1grp", sdmmc1_pins),
  667. SIRFSOC_PIN_GROUP("sdmmc2grp", sdmmc2_pins),
  668. SIRFSOC_PIN_GROUP("sdmmc3grp", sdmmc3_pins),
  669. SIRFSOC_PIN_GROUP("sdmmc4grp", sdmmc4_pins),
  670. SIRFSOC_PIN_GROUP("sdmmc5grp", sdmmc5_pins),
  671. SIRFSOC_PIN_GROUP("usb0_utmi_drvbusgrp", usb0_utmi_drvbus_pins),
  672. SIRFSOC_PIN_GROUP("usb1_utmi_drvbusgrp", usb1_utmi_drvbus_pins),
  673. SIRFSOC_PIN_GROUP("pulse_countgrp", pulse_count_pins),
  674. SIRFSOC_PIN_GROUP("i2sgrp", i2s_pins),
  675. SIRFSOC_PIN_GROUP("ac97grp", ac97_pins),
  676. SIRFSOC_PIN_GROUP("nandgrp", nand_pins),
  677. SIRFSOC_PIN_GROUP("spi0grp", spi0_pins),
  678. SIRFSOC_PIN_GROUP("spi1grp", spi1_pins),
  679. SIRFSOC_PIN_GROUP("gpsgrp", gps_pins),
  680. };
  681. static const char * const lcd_16bitsgrp[] = { "lcd_16bitsgrp" };
  682. static const char * const lcd_18bitsgrp[] = { "lcd_18bitsgrp" };
  683. static const char * const lcd_24bitsgrp[] = { "lcd_24bitsgrp" };
  684. static const char * const lcdromgrp[] = { "lcdromgrp" };
  685. static const char * const uart0grp[] = { "uart0grp" };
  686. static const char * const uart1grp[] = { "uart1grp" };
  687. static const char * const uart2grp[] = { "uart2grp" };
  688. static const char * const uart2_nostreamctrlgrp[] = { "uart2_nostreamctrlgrp" };
  689. static const char * const usp0grp[] = { "usp0grp" };
  690. static const char * const usp1grp[] = { "usp1grp" };
  691. static const char * const usp2grp[] = { "usp2grp" };
  692. static const char * const i2c0grp[] = { "i2c0grp" };
  693. static const char * const i2c1grp[] = { "i2c1grp" };
  694. static const char * const pwm0grp[] = { "pwm0grp" };
  695. static const char * const pwm1grp[] = { "pwm1grp" };
  696. static const char * const pwm2grp[] = { "pwm2grp" };
  697. static const char * const pwm3grp[] = { "pwm3grp" };
  698. static const char * const vipgrp[] = { "vipgrp" };
  699. static const char * const vipromgrp[] = { "vipromgrp" };
  700. static const char * const warm_rstgrp[] = { "warm_rstgrp" };
  701. static const char * const cko0grp[] = { "cko0grp" };
  702. static const char * const cko1grp[] = { "cko1grp" };
  703. static const char * const sdmmc0grp[] = { "sdmmc0grp" };
  704. static const char * const sdmmc1grp[] = { "sdmmc1grp" };
  705. static const char * const sdmmc2grp[] = { "sdmmc2grp" };
  706. static const char * const sdmmc3grp[] = { "sdmmc3grp" };
  707. static const char * const sdmmc4grp[] = { "sdmmc4grp" };
  708. static const char * const sdmmc5grp[] = { "sdmmc5grp" };
  709. static const char * const usb0_utmi_drvbusgrp[] = { "usb0_utmi_drvbusgrp" };
  710. static const char * const usb1_utmi_drvbusgrp[] = { "usb1_utmi_drvbusgrp" };
  711. static const char * const pulse_countgrp[] = { "pulse_countgrp" };
  712. static const char * const i2sgrp[] = { "i2sgrp" };
  713. static const char * const ac97grp[] = { "ac97grp" };
  714. static const char * const nandgrp[] = { "nandgrp" };
  715. static const char * const spi0grp[] = { "spi0grp" };
  716. static const char * const spi1grp[] = { "spi1grp" };
  717. static const char * const gpsgrp[] = { "gpsgrp" };
  718. static const struct sirfsoc_pmx_func sirfsoc_pmx_functions[] = {
  719. SIRFSOC_PMX_FUNCTION("lcd_16bits", lcd_16bitsgrp, lcd_16bits_padmux),
  720. SIRFSOC_PMX_FUNCTION("lcd_18bits", lcd_18bitsgrp, lcd_18bits_padmux),
  721. SIRFSOC_PMX_FUNCTION("lcd_24bits", lcd_24bitsgrp, lcd_24bits_padmux),
  722. SIRFSOC_PMX_FUNCTION("lcdrom", lcdromgrp, lcdrom_padmux),
  723. SIRFSOC_PMX_FUNCTION("uart0", uart0grp, uart0_padmux),
  724. SIRFSOC_PMX_FUNCTION("uart1", uart1grp, uart1_padmux),
  725. SIRFSOC_PMX_FUNCTION("uart2", uart2grp, uart2_padmux),
  726. SIRFSOC_PMX_FUNCTION("uart2_nostreamctrl", uart2_nostreamctrlgrp, uart2_nostreamctrl_padmux),
  727. SIRFSOC_PMX_FUNCTION("usp0", usp0grp, usp0_padmux),
  728. SIRFSOC_PMX_FUNCTION("usp1", usp1grp, usp1_padmux),
  729. SIRFSOC_PMX_FUNCTION("usp2", usp2grp, usp2_padmux),
  730. SIRFSOC_PMX_FUNCTION("i2c0", i2c0grp, i2c0_padmux),
  731. SIRFSOC_PMX_FUNCTION("i2c1", i2c1grp, i2c1_padmux),
  732. SIRFSOC_PMX_FUNCTION("pwm0", pwm0grp, pwm0_padmux),
  733. SIRFSOC_PMX_FUNCTION("pwm1", pwm1grp, pwm1_padmux),
  734. SIRFSOC_PMX_FUNCTION("pwm2", pwm2grp, pwm2_padmux),
  735. SIRFSOC_PMX_FUNCTION("pwm3", pwm3grp, pwm3_padmux),
  736. SIRFSOC_PMX_FUNCTION("vip", vipgrp, vip_padmux),
  737. SIRFSOC_PMX_FUNCTION("viprom", vipromgrp, viprom_padmux),
  738. SIRFSOC_PMX_FUNCTION("warm_rst", warm_rstgrp, warm_rst_padmux),
  739. SIRFSOC_PMX_FUNCTION("cko0", cko0grp, cko0_padmux),
  740. SIRFSOC_PMX_FUNCTION("cko1", cko1grp, cko1_padmux),
  741. SIRFSOC_PMX_FUNCTION("sdmmc0", sdmmc0grp, sdmmc0_padmux),
  742. SIRFSOC_PMX_FUNCTION("sdmmc1", sdmmc1grp, sdmmc1_padmux),
  743. SIRFSOC_PMX_FUNCTION("sdmmc2", sdmmc2grp, sdmmc2_padmux),
  744. SIRFSOC_PMX_FUNCTION("sdmmc3", sdmmc3grp, sdmmc3_padmux),
  745. SIRFSOC_PMX_FUNCTION("sdmmc4", sdmmc4grp, sdmmc4_padmux),
  746. SIRFSOC_PMX_FUNCTION("sdmmc5", sdmmc5grp, sdmmc5_padmux),
  747. SIRFSOC_PMX_FUNCTION("usb0_utmi_drvbus", usb0_utmi_drvbusgrp, usb0_utmi_drvbus_padmux),
  748. SIRFSOC_PMX_FUNCTION("usb1_utmi_drvbus", usb1_utmi_drvbusgrp, usb1_utmi_drvbus_padmux),
  749. SIRFSOC_PMX_FUNCTION("pulse_count", pulse_countgrp, pulse_count_padmux),
  750. SIRFSOC_PMX_FUNCTION("i2s", i2sgrp, i2s_padmux),
  751. SIRFSOC_PMX_FUNCTION("ac97", ac97grp, ac97_padmux),
  752. SIRFSOC_PMX_FUNCTION("nand", nandgrp, nand_padmux),
  753. SIRFSOC_PMX_FUNCTION("spi0", spi0grp, spi0_padmux),
  754. SIRFSOC_PMX_FUNCTION("spi1", spi1grp, spi1_padmux),
  755. SIRFSOC_PMX_FUNCTION("gps", gpsgrp, gps_padmux),
  756. };
  757. struct sirfsoc_pinctrl_data prima2_pinctrl_data = {
  758. (struct pinctrl_pin_desc *)sirfsoc_pads,
  759. ARRAY_SIZE(sirfsoc_pads),
  760. (struct sirfsoc_pin_group *)sirfsoc_pin_groups,
  761. ARRAY_SIZE(sirfsoc_pin_groups),
  762. (struct sirfsoc_pmx_func *)sirfsoc_pmx_functions,
  763. ARRAY_SIZE(sirfsoc_pmx_functions),
  764. };