pinctrl-atlas6.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971
  1. /*
  2. * pinctrl pads, groups, functions for CSR SiRFatlasVI
  3. *
  4. * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
  5. *
  6. * Licensed under GPLv2 or later.
  7. */
  8. #include <linux/pinctrl/pinctrl.h>
  9. #include <linux/bitops.h>
  10. #include "pinctrl-sirf.h"
  11. /*
  12. * pad list for the pinmux subsystem
  13. * refer to atlasVI_io_table_v0.93.xls
  14. */
  15. static const struct pinctrl_pin_desc sirfsoc_pads[] = {
  16. PINCTRL_PIN(0, "gpio0-0"),
  17. PINCTRL_PIN(1, "gpio0-1"),
  18. PINCTRL_PIN(2, "gpio0-2"),
  19. PINCTRL_PIN(3, "gpio0-3"),
  20. PINCTRL_PIN(4, "pwm0"),
  21. PINCTRL_PIN(5, "pwm1"),
  22. PINCTRL_PIN(6, "pwm2"),
  23. PINCTRL_PIN(7, "pwm3"),
  24. PINCTRL_PIN(8, "warm_rst_b"),
  25. PINCTRL_PIN(9, "odo_0"),
  26. PINCTRL_PIN(10, "odo_1"),
  27. PINCTRL_PIN(11, "dr_dir"),
  28. PINCTRL_PIN(12, "rts_0"),
  29. PINCTRL_PIN(13, "scl_1"),
  30. PINCTRL_PIN(14, "ntrst"),
  31. PINCTRL_PIN(15, "sda_1"),
  32. PINCTRL_PIN(16, "x_ldd[16]"),
  33. PINCTRL_PIN(17, "x_ldd[17]"),
  34. PINCTRL_PIN(18, "x_ldd[18]"),
  35. PINCTRL_PIN(19, "x_ldd[19]"),
  36. PINCTRL_PIN(20, "x_ldd[20]"),
  37. PINCTRL_PIN(21, "x_ldd[21]"),
  38. PINCTRL_PIN(22, "x_ldd[22]"),
  39. PINCTRL_PIN(23, "x_ldd[23]"),
  40. PINCTRL_PIN(24, "gps_sgn"),
  41. PINCTRL_PIN(25, "gps_mag"),
  42. PINCTRL_PIN(26, "gps_clk"),
  43. PINCTRL_PIN(27, "sd_cd_b_2"),
  44. PINCTRL_PIN(28, "sd_vcc_on_2"),
  45. PINCTRL_PIN(29, "sd_wp_b_2"),
  46. PINCTRL_PIN(30, "sd_clk_3"),
  47. PINCTRL_PIN(31, "sd_cmd_3"),
  48. PINCTRL_PIN(32, "x_sd_dat_3[0]"),
  49. PINCTRL_PIN(33, "x_sd_dat_3[1]"),
  50. PINCTRL_PIN(34, "x_sd_dat_3[2]"),
  51. PINCTRL_PIN(35, "x_sd_dat_3[3]"),
  52. PINCTRL_PIN(36, "usb_clk"),
  53. PINCTRL_PIN(37, "usb_dir"),
  54. PINCTRL_PIN(38, "usb_nxt"),
  55. PINCTRL_PIN(39, "usb_stp"),
  56. PINCTRL_PIN(40, "usb_dat[7]"),
  57. PINCTRL_PIN(41, "usb_dat[6]"),
  58. PINCTRL_PIN(42, "x_cko_1"),
  59. PINCTRL_PIN(43, "spi_clk_1"),
  60. PINCTRL_PIN(44, "spi_dout_1"),
  61. PINCTRL_PIN(45, "spi_din_1"),
  62. PINCTRL_PIN(46, "spi_en_1"),
  63. PINCTRL_PIN(47, "x_txd_1"),
  64. PINCTRL_PIN(48, "x_txd_2"),
  65. PINCTRL_PIN(49, "x_rxd_1"),
  66. PINCTRL_PIN(50, "x_rxd_2"),
  67. PINCTRL_PIN(51, "x_usclk_0"),
  68. PINCTRL_PIN(52, "x_utxd_0"),
  69. PINCTRL_PIN(53, "x_urxd_0"),
  70. PINCTRL_PIN(54, "x_utfs_0"),
  71. PINCTRL_PIN(55, "x_urfs_0"),
  72. PINCTRL_PIN(56, "usb_dat5"),
  73. PINCTRL_PIN(57, "usb_dat4"),
  74. PINCTRL_PIN(58, "usb_dat3"),
  75. PINCTRL_PIN(59, "usb_dat2"),
  76. PINCTRL_PIN(60, "usb_dat1"),
  77. PINCTRL_PIN(61, "usb_dat0"),
  78. PINCTRL_PIN(62, "x_ldd[14]"),
  79. PINCTRL_PIN(63, "x_ldd[15]"),
  80. PINCTRL_PIN(64, "x_gps_gpio"),
  81. PINCTRL_PIN(65, "x_ldd[13]"),
  82. PINCTRL_PIN(66, "x_df_we_b"),
  83. PINCTRL_PIN(67, "x_df_re_b"),
  84. PINCTRL_PIN(68, "x_txd_0"),
  85. PINCTRL_PIN(69, "x_rxd_0"),
  86. PINCTRL_PIN(70, "x_l_lck"),
  87. PINCTRL_PIN(71, "x_l_fck"),
  88. PINCTRL_PIN(72, "x_l_de"),
  89. PINCTRL_PIN(73, "x_ldd[0]"),
  90. PINCTRL_PIN(74, "x_ldd[1]"),
  91. PINCTRL_PIN(75, "x_ldd[2]"),
  92. PINCTRL_PIN(76, "x_ldd[3]"),
  93. PINCTRL_PIN(77, "x_ldd[4]"),
  94. PINCTRL_PIN(78, "x_cko_0"),
  95. PINCTRL_PIN(79, "x_ldd[5]"),
  96. PINCTRL_PIN(80, "x_ldd[6]"),
  97. PINCTRL_PIN(81, "x_ldd[7]"),
  98. PINCTRL_PIN(82, "x_ldd[8]"),
  99. PINCTRL_PIN(83, "x_ldd[9]"),
  100. PINCTRL_PIN(84, "x_ldd[10]"),
  101. PINCTRL_PIN(85, "x_ldd[11]"),
  102. PINCTRL_PIN(86, "x_ldd[12]"),
  103. PINCTRL_PIN(87, "x_vip_vsync"),
  104. PINCTRL_PIN(88, "x_vip_hsync"),
  105. PINCTRL_PIN(89, "x_vip_pxclk"),
  106. PINCTRL_PIN(90, "x_sda_0"),
  107. PINCTRL_PIN(91, "x_scl_0"),
  108. PINCTRL_PIN(92, "x_df_ry_by"),
  109. PINCTRL_PIN(93, "x_df_cs_b[1]"),
  110. PINCTRL_PIN(94, "x_df_cs_b[0]"),
  111. PINCTRL_PIN(95, "x_l_pclk"),
  112. PINCTRL_PIN(96, "x_df_dqs"),
  113. PINCTRL_PIN(97, "x_df_wp_b"),
  114. PINCTRL_PIN(98, "ac97_sync"),
  115. PINCTRL_PIN(99, "ac97_bit_clk "),
  116. PINCTRL_PIN(100, "ac97_dout"),
  117. PINCTRL_PIN(101, "ac97_din"),
  118. PINCTRL_PIN(102, "x_rtc_io"),
  119. };
  120. static const struct sirfsoc_muxmask lcd_16bits_sirfsoc_muxmask[] = {
  121. {
  122. .group = 1,
  123. .mask = BIT(30) | BIT(31),
  124. }, {
  125. .group = 2,
  126. .mask = BIT(1) | BIT(6) | BIT(7) | BIT(8) | BIT(9) | BIT(10) | BIT(11) |
  127. BIT(12) | BIT(13) | BIT(15) | BIT(16) | BIT(17) | BIT(18) | BIT(19) |
  128. BIT(20) | BIT(21) | BIT(22) | BIT(31),
  129. },
  130. };
  131. static const struct sirfsoc_padmux lcd_16bits_padmux = {
  132. .muxmask_counts = ARRAY_SIZE(lcd_16bits_sirfsoc_muxmask),
  133. .muxmask = lcd_16bits_sirfsoc_muxmask,
  134. .funcmask = BIT(4),
  135. .funcval = 0,
  136. };
  137. static const unsigned lcd_16bits_pins[] = { 62, 63, 65, 70, 71, 72, 73, 74, 75, 76, 77, 79, 80, 81, 82, 83,
  138. 84, 85, 86, 95 };
  139. static const struct sirfsoc_muxmask lcd_18bits_muxmask[] = {
  140. {
  141. .group = 2,
  142. .mask = BIT(1) | BIT(6) | BIT(7) | BIT(8) | BIT(9) | BIT(10) | BIT(11) |
  143. BIT(12) | BIT(13) | BIT(15) | BIT(16) | BIT(17) | BIT(18) | BIT(19) |
  144. BIT(20) | BIT(21) | BIT(22) | BIT(31),
  145. }, {
  146. .group = 1,
  147. .mask = BIT(30) | BIT(31),
  148. }, {
  149. .group = 0,
  150. .mask = BIT(16) | BIT(17),
  151. },
  152. };
  153. static const struct sirfsoc_padmux lcd_18bits_padmux = {
  154. .muxmask_counts = ARRAY_SIZE(lcd_18bits_muxmask),
  155. .muxmask = lcd_18bits_muxmask,
  156. .funcmask = BIT(4) | BIT(15),
  157. .funcval = 0,
  158. };
  159. static const unsigned lcd_18bits_pins[] = { 16, 17, 62, 63, 65, 70, 71, 72, 73, 74, 75, 76, 77, 79, 80, 81, 82, 83,
  160. 84, 85, 86, 95 };
  161. static const struct sirfsoc_muxmask lcd_24bits_muxmask[] = {
  162. {
  163. .group = 2,
  164. .mask = BIT(1) | BIT(6) | BIT(7) | BIT(8) | BIT(9) | BIT(10) | BIT(11) |
  165. BIT(12) | BIT(13) | BIT(15) | BIT(16) | BIT(17) | BIT(18) | BIT(19) |
  166. BIT(20) | BIT(21) | BIT(22) | BIT(31),
  167. }, {
  168. .group = 1,
  169. .mask = BIT(30) | BIT(31),
  170. }, {
  171. .group = 0,
  172. .mask = BIT(16) | BIT(17) | BIT(18) | BIT(19) | BIT(20) | BIT(21) | BIT(22) | BIT(23),
  173. },
  174. };
  175. static const struct sirfsoc_padmux lcd_24bits_padmux = {
  176. .muxmask_counts = ARRAY_SIZE(lcd_24bits_muxmask),
  177. .muxmask = lcd_24bits_muxmask,
  178. .funcmask = BIT(4) | BIT(15),
  179. .funcval = 0,
  180. };
  181. static const unsigned lcd_24bits_pins[] = { 16, 17, 18, 19, 20, 21, 22, 23, 62, 63, 65, 70, 71, 72, 73, 74, 75, 76, 77, 79,
  182. 80, 81, 82, 83, 84, 85, 86, 95};
  183. static const struct sirfsoc_muxmask lcdrom_muxmask[] = {
  184. {
  185. .group = 2,
  186. .mask = BIT(1) | BIT(6) | BIT(7) | BIT(8) | BIT(9) | BIT(10) | BIT(11) |
  187. BIT(12) | BIT(13) | BIT(15) | BIT(16) | BIT(17) | BIT(18) | BIT(19) |
  188. BIT(20) | BIT(21) | BIT(22) | BIT(31),
  189. }, {
  190. .group = 1,
  191. .mask = BIT(30) | BIT(31),
  192. }, {
  193. .group = 0,
  194. .mask = BIT(8),
  195. },
  196. };
  197. static const struct sirfsoc_padmux lcdrom_padmux = {
  198. .muxmask_counts = ARRAY_SIZE(lcdrom_muxmask),
  199. .muxmask = lcdrom_muxmask,
  200. .funcmask = BIT(4),
  201. .funcval = BIT(4),
  202. };
  203. static const unsigned lcdrom_pins[] = { 8, 62, 63, 65, 70, 71, 72, 73, 74, 75, 76, 77, 79, 80, 81, 82, 83,
  204. 84, 85, 86, 95};
  205. static const struct sirfsoc_muxmask uart0_muxmask[] = {
  206. {
  207. .group = 0,
  208. .mask = BIT(12),
  209. }, {
  210. .group = 1,
  211. .mask = BIT(23),
  212. }, {
  213. .group = 2,
  214. .mask = BIT(4) | BIT(5),
  215. },
  216. };
  217. static const struct sirfsoc_padmux uart0_padmux = {
  218. .muxmask_counts = ARRAY_SIZE(uart0_muxmask),
  219. .muxmask = uart0_muxmask,
  220. .funcmask = BIT(9),
  221. .funcval = BIT(9),
  222. };
  223. static const unsigned uart0_pins[] = { 12, 55, 68, 69 };
  224. static const struct sirfsoc_muxmask uart0_nostreamctrl_muxmask[] = {
  225. {
  226. .group = 2,
  227. .mask = BIT(4) | BIT(5),
  228. },
  229. };
  230. static const struct sirfsoc_padmux uart0_nostreamctrl_padmux = {
  231. .muxmask_counts = ARRAY_SIZE(uart0_nostreamctrl_muxmask),
  232. .muxmask = uart0_nostreamctrl_muxmask,
  233. };
  234. static const unsigned uart0_nostreamctrl_pins[] = { 68, 69 };
  235. static const struct sirfsoc_muxmask uart1_muxmask[] = {
  236. {
  237. .group = 1,
  238. .mask = BIT(15) | BIT(17),
  239. },
  240. };
  241. static const struct sirfsoc_padmux uart1_padmux = {
  242. .muxmask_counts = ARRAY_SIZE(uart1_muxmask),
  243. .muxmask = uart1_muxmask,
  244. };
  245. static const unsigned uart1_pins[] = { 47, 49 };
  246. static const struct sirfsoc_muxmask uart2_muxmask[] = {
  247. {
  248. .group = 0,
  249. .mask = BIT(10) | BIT(14),
  250. }, {
  251. .group = 1,
  252. .mask = BIT(16) | BIT(18),
  253. },
  254. };
  255. static const struct sirfsoc_padmux uart2_padmux = {
  256. .muxmask_counts = ARRAY_SIZE(uart2_muxmask),
  257. .muxmask = uart2_muxmask,
  258. .funcmask = BIT(10),
  259. .funcval = BIT(10),
  260. };
  261. static const unsigned uart2_pins[] = { 10, 14, 48, 50 };
  262. static const struct sirfsoc_muxmask uart2_nostreamctrl_muxmask[] = {
  263. {
  264. .group = 1,
  265. .mask = BIT(16) | BIT(18),
  266. },
  267. };
  268. static const struct sirfsoc_padmux uart2_nostreamctrl_padmux = {
  269. .muxmask_counts = ARRAY_SIZE(uart2_nostreamctrl_muxmask),
  270. .muxmask = uart2_nostreamctrl_muxmask,
  271. };
  272. static const unsigned uart2_nostreamctrl_pins[] = { 48, 50 };
  273. static const struct sirfsoc_muxmask sdmmc3_muxmask[] = {
  274. {
  275. .group = 0,
  276. .mask = BIT(30) | BIT(31),
  277. }, {
  278. .group = 1,
  279. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3),
  280. },
  281. };
  282. static const struct sirfsoc_padmux sdmmc3_padmux = {
  283. .muxmask_counts = ARRAY_SIZE(sdmmc3_muxmask),
  284. .muxmask = sdmmc3_muxmask,
  285. .funcmask = BIT(7),
  286. .funcval = 0,
  287. };
  288. static const unsigned sdmmc3_pins[] = { 30, 31, 32, 33, 34, 35 };
  289. static const struct sirfsoc_muxmask spi0_muxmask[] = {
  290. {
  291. .group = 0,
  292. .mask = BIT(30),
  293. }, {
  294. .group = 1,
  295. .mask = BIT(0) | BIT(2) | BIT(3),
  296. },
  297. };
  298. static const struct sirfsoc_padmux spi0_padmux = {
  299. .muxmask_counts = ARRAY_SIZE(spi0_muxmask),
  300. .muxmask = spi0_muxmask,
  301. .funcmask = BIT(7),
  302. .funcval = BIT(7),
  303. };
  304. static const unsigned spi0_pins[] = { 30, 32, 34, 35 };
  305. static const struct sirfsoc_muxmask cko1_muxmask[] = {
  306. {
  307. .group = 1,
  308. .mask = BIT(10),
  309. },
  310. };
  311. static const struct sirfsoc_padmux cko1_padmux = {
  312. .muxmask_counts = ARRAY_SIZE(cko1_muxmask),
  313. .muxmask = cko1_muxmask,
  314. .funcmask = BIT(3),
  315. .funcval = 0,
  316. };
  317. static const unsigned cko1_pins[] = { 42 };
  318. static const struct sirfsoc_muxmask i2s_muxmask[] = {
  319. {
  320. .group = 1,
  321. .mask = BIT(10),
  322. }, {
  323. .group = 3,
  324. .mask = BIT(2) | BIT(3) | BIT(4) | BIT(5),
  325. },
  326. };
  327. static const struct sirfsoc_padmux i2s_padmux = {
  328. .muxmask_counts = ARRAY_SIZE(i2s_muxmask),
  329. .muxmask = i2s_muxmask,
  330. .funcmask = BIT(3),
  331. .funcval = BIT(3),
  332. };
  333. static const unsigned i2s_pins[] = { 42, 98, 99, 100, 101 };
  334. static const struct sirfsoc_muxmask i2s_no_din_muxmask[] = {
  335. {
  336. .group = 1,
  337. .mask = BIT(10),
  338. }, {
  339. .group = 3,
  340. .mask = BIT(2) | BIT(3) | BIT(4),
  341. },
  342. };
  343. static const struct sirfsoc_padmux i2s_no_din_padmux = {
  344. .muxmask_counts = ARRAY_SIZE(i2s_no_din_muxmask),
  345. .muxmask = i2s_no_din_muxmask,
  346. .funcmask = BIT(3),
  347. .funcval = BIT(3),
  348. };
  349. static const unsigned i2s_no_din_pins[] = { 42, 98, 99, 100 };
  350. static const struct sirfsoc_muxmask i2s_6chn_muxmask[] = {
  351. {
  352. .group = 1,
  353. .mask = BIT(10) | BIT(20) | BIT(23),
  354. }, {
  355. .group = 3,
  356. .mask = BIT(2) | BIT(3) | BIT(4) | BIT(5),
  357. },
  358. };
  359. static const struct sirfsoc_padmux i2s_6chn_padmux = {
  360. .muxmask_counts = ARRAY_SIZE(i2s_6chn_muxmask),
  361. .muxmask = i2s_6chn_muxmask,
  362. .funcmask = BIT(1) | BIT(3) | BIT(9),
  363. .funcval = BIT(1) | BIT(3) | BIT(9),
  364. };
  365. static const unsigned i2s_6chn_pins[] = { 42, 52, 55, 98, 99, 100, 101 };
  366. static const struct sirfsoc_muxmask ac97_muxmask[] = {
  367. {
  368. .group = 3,
  369. .mask = BIT(2) | BIT(3) | BIT(4) | BIT(5),
  370. },
  371. };
  372. static const struct sirfsoc_padmux ac97_padmux = {
  373. .muxmask_counts = ARRAY_SIZE(ac97_muxmask),
  374. .muxmask = ac97_muxmask,
  375. };
  376. static const unsigned ac97_pins[] = { 98, 99, 100, 101 };
  377. static const struct sirfsoc_muxmask spi1_muxmask[] = {
  378. {
  379. .group = 1,
  380. .mask = BIT(11) | BIT(12) | BIT(13) | BIT(14),
  381. },
  382. };
  383. static const struct sirfsoc_padmux spi1_padmux = {
  384. .muxmask_counts = ARRAY_SIZE(spi1_muxmask),
  385. .muxmask = spi1_muxmask,
  386. .funcmask = BIT(16),
  387. .funcval = 0,
  388. };
  389. static const unsigned spi1_pins[] = { 43, 44, 45, 46 };
  390. static const struct sirfsoc_muxmask sdmmc1_muxmask[] = {
  391. {
  392. .group = 2,
  393. .mask = BIT(2) | BIT(3),
  394. },
  395. };
  396. static const struct sirfsoc_padmux sdmmc1_padmux = {
  397. .muxmask_counts = ARRAY_SIZE(sdmmc1_muxmask),
  398. .muxmask = sdmmc1_muxmask,
  399. .funcmask = BIT(5),
  400. .funcval = BIT(5),
  401. };
  402. static const unsigned sdmmc1_pins[] = { 66, 67 };
  403. static const struct sirfsoc_muxmask gps_muxmask[] = {
  404. {
  405. .group = 0,
  406. .mask = BIT(24) | BIT(25) | BIT(26),
  407. },
  408. };
  409. static const struct sirfsoc_padmux gps_padmux = {
  410. .muxmask_counts = ARRAY_SIZE(gps_muxmask),
  411. .muxmask = gps_muxmask,
  412. .funcmask = BIT(13),
  413. .funcval = 0,
  414. };
  415. static const unsigned gps_pins[] = { 24, 25, 26 };
  416. static const struct sirfsoc_muxmask sdmmc5_muxmask[] = {
  417. {
  418. .group = 0,
  419. .mask = BIT(24) | BIT(25) | BIT(26),
  420. },
  421. };
  422. static const struct sirfsoc_padmux sdmmc5_padmux = {
  423. .muxmask_counts = ARRAY_SIZE(sdmmc5_muxmask),
  424. .muxmask = sdmmc5_muxmask,
  425. .funcmask = BIT(13),
  426. .funcval = BIT(13),
  427. };
  428. static const unsigned sdmmc5_pins[] = { 24, 25, 26 };
  429. static const struct sirfsoc_muxmask usp0_muxmask[] = {
  430. {
  431. .group = 1,
  432. .mask = BIT(19) | BIT(20) | BIT(21) | BIT(22) | BIT(23),
  433. },
  434. };
  435. static const struct sirfsoc_padmux usp0_padmux = {
  436. .muxmask_counts = ARRAY_SIZE(usp0_muxmask),
  437. .muxmask = usp0_muxmask,
  438. .funcmask = BIT(1) | BIT(2) | BIT(9),
  439. .funcval = 0,
  440. };
  441. static const unsigned usp0_pins[] = { 51, 52, 53, 54, 55 };
  442. static const struct sirfsoc_muxmask usp0_uart_nostreamctrl_muxmask[] = {
  443. {
  444. .group = 1,
  445. .mask = BIT(20) | BIT(21),
  446. },
  447. };
  448. static const struct sirfsoc_padmux usp0_uart_nostreamctrl_padmux = {
  449. .muxmask_counts = ARRAY_SIZE(usp0_uart_nostreamctrl_muxmask),
  450. .muxmask = usp0_uart_nostreamctrl_muxmask,
  451. };
  452. static const unsigned usp0_uart_nostreamctrl_pins[] = { 52, 53 };
  453. static const struct sirfsoc_muxmask usp1_muxmask[] = {
  454. {
  455. .group = 0,
  456. .mask = BIT(15),
  457. }, {
  458. .group = 1,
  459. .mask = BIT(11) | BIT(12) | BIT(13) | BIT(14),
  460. },
  461. };
  462. static const struct sirfsoc_padmux usp1_padmux = {
  463. .muxmask_counts = ARRAY_SIZE(usp1_muxmask),
  464. .muxmask = usp1_muxmask,
  465. .funcmask = BIT(16),
  466. .funcval = BIT(16),
  467. };
  468. static const unsigned usp1_pins[] = { 15, 43, 44, 45, 46 };
  469. static const struct sirfsoc_muxmask nand_muxmask[] = {
  470. {
  471. .group = 2,
  472. .mask = BIT(2) | BIT(3) | BIT(28) | BIT(29) | BIT(30),
  473. }, {
  474. .group = 3,
  475. .mask = BIT(0) | BIT(1),
  476. },
  477. };
  478. static const struct sirfsoc_padmux nand_padmux = {
  479. .muxmask_counts = ARRAY_SIZE(nand_muxmask),
  480. .muxmask = nand_muxmask,
  481. .funcmask = BIT(5) | BIT(19),
  482. .funcval = 0,
  483. };
  484. static const unsigned nand_pins[] = { 66, 67, 92, 93, 94, 96, 97 };
  485. static const struct sirfsoc_muxmask sdmmc0_muxmask[] = {
  486. {
  487. .group = 3,
  488. .mask = BIT(1),
  489. },
  490. };
  491. static const struct sirfsoc_padmux sdmmc0_padmux = {
  492. .muxmask_counts = ARRAY_SIZE(sdmmc0_muxmask),
  493. .muxmask = sdmmc0_muxmask,
  494. .funcmask = BIT(5) | BIT(19),
  495. .funcval = BIT(19),
  496. };
  497. static const unsigned sdmmc0_pins[] = { 97 };
  498. static const struct sirfsoc_muxmask sdmmc2_muxmask[] = {
  499. {
  500. .group = 0,
  501. .mask = BIT(27) | BIT(28) | BIT(29),
  502. },
  503. };
  504. static const struct sirfsoc_padmux sdmmc2_padmux = {
  505. .muxmask_counts = ARRAY_SIZE(sdmmc2_muxmask),
  506. .muxmask = sdmmc2_muxmask,
  507. .funcmask = BIT(11),
  508. .funcval = 0,
  509. };
  510. static const unsigned sdmmc2_pins[] = { 27, 28, 29 };
  511. static const struct sirfsoc_muxmask sdmmc2_nowp_muxmask[] = {
  512. {
  513. .group = 0,
  514. .mask = BIT(27) | BIT(28),
  515. },
  516. };
  517. static const struct sirfsoc_padmux sdmmc2_nowp_padmux = {
  518. .muxmask_counts = ARRAY_SIZE(sdmmc2_nowp_muxmask),
  519. .muxmask = sdmmc2_nowp_muxmask,
  520. .funcmask = BIT(11),
  521. .funcval = 0,
  522. };
  523. static const unsigned sdmmc2_nowp_pins[] = { 27, 28 };
  524. static const struct sirfsoc_muxmask cko0_muxmask[] = {
  525. {
  526. .group = 2,
  527. .mask = BIT(14),
  528. },
  529. };
  530. static const struct sirfsoc_padmux cko0_padmux = {
  531. .muxmask_counts = ARRAY_SIZE(cko0_muxmask),
  532. .muxmask = cko0_muxmask,
  533. };
  534. static const unsigned cko0_pins[] = { 78 };
  535. static const struct sirfsoc_muxmask vip_muxmask[] = {
  536. {
  537. .group = 1,
  538. .mask = BIT(4) | BIT(5) | BIT(6) | BIT(8) | BIT(9)
  539. | BIT(24) | BIT(25) | BIT(26) | BIT(27) | BIT(28) |
  540. BIT(29),
  541. },
  542. };
  543. static const struct sirfsoc_padmux vip_padmux = {
  544. .muxmask_counts = ARRAY_SIZE(vip_muxmask),
  545. .muxmask = vip_muxmask,
  546. .funcmask = BIT(18),
  547. .funcval = BIT(18),
  548. };
  549. static const unsigned vip_pins[] = { 36, 37, 38, 40, 41, 56, 57, 58, 59, 60, 61 };
  550. static const struct sirfsoc_muxmask vip_noupli_muxmask[] = {
  551. {
  552. .group = 0,
  553. .mask = BIT(16) | BIT(17) | BIT(18) | BIT(19) | BIT(20)
  554. | BIT(21) | BIT(22) | BIT(23),
  555. }, {
  556. .group = 2,
  557. .mask = BIT(23) | BIT(24) | BIT(25),
  558. },
  559. };
  560. static const struct sirfsoc_padmux vip_noupli_padmux = {
  561. .muxmask_counts = ARRAY_SIZE(vip_noupli_muxmask),
  562. .muxmask = vip_noupli_muxmask,
  563. .funcmask = BIT(15),
  564. .funcval = BIT(15),
  565. };
  566. static const unsigned vip_noupli_pins[] = { 16, 17, 18, 19, 20, 21, 22, 23, 87, 88, 89 };
  567. static const struct sirfsoc_muxmask i2c0_muxmask[] = {
  568. {
  569. .group = 2,
  570. .mask = BIT(26) | BIT(27),
  571. },
  572. };
  573. static const struct sirfsoc_padmux i2c0_padmux = {
  574. .muxmask_counts = ARRAY_SIZE(i2c0_muxmask),
  575. .muxmask = i2c0_muxmask,
  576. };
  577. static const unsigned i2c0_pins[] = { 90, 91 };
  578. static const struct sirfsoc_muxmask i2c1_muxmask[] = {
  579. {
  580. .group = 0,
  581. .mask = BIT(13) | BIT(15),
  582. },
  583. };
  584. static const struct sirfsoc_padmux i2c1_padmux = {
  585. .muxmask_counts = ARRAY_SIZE(i2c1_muxmask),
  586. .muxmask = i2c1_muxmask,
  587. .funcmask = BIT(16),
  588. .funcval = 0,
  589. };
  590. static const unsigned i2c1_pins[] = { 13, 15 };
  591. static const struct sirfsoc_muxmask pwm0_muxmask[] = {
  592. {
  593. .group = 0,
  594. .mask = BIT(4),
  595. },
  596. };
  597. static const struct sirfsoc_padmux pwm0_padmux = {
  598. .muxmask_counts = ARRAY_SIZE(pwm0_muxmask),
  599. .muxmask = pwm0_muxmask,
  600. .funcmask = BIT(12),
  601. .funcval = 0,
  602. };
  603. static const unsigned pwm0_pins[] = { 4 };
  604. static const struct sirfsoc_muxmask pwm1_muxmask[] = {
  605. {
  606. .group = 0,
  607. .mask = BIT(5),
  608. },
  609. };
  610. static const struct sirfsoc_padmux pwm1_padmux = {
  611. .muxmask_counts = ARRAY_SIZE(pwm1_muxmask),
  612. .muxmask = pwm1_muxmask,
  613. };
  614. static const unsigned pwm1_pins[] = { 5 };
  615. static const struct sirfsoc_muxmask pwm2_muxmask[] = {
  616. {
  617. .group = 0,
  618. .mask = BIT(6),
  619. },
  620. };
  621. static const struct sirfsoc_padmux pwm2_padmux = {
  622. .muxmask_counts = ARRAY_SIZE(pwm2_muxmask),
  623. .muxmask = pwm2_muxmask,
  624. };
  625. static const unsigned pwm2_pins[] = { 6 };
  626. static const struct sirfsoc_muxmask pwm3_muxmask[] = {
  627. {
  628. .group = 0,
  629. .mask = BIT(7),
  630. },
  631. };
  632. static const struct sirfsoc_padmux pwm3_padmux = {
  633. .muxmask_counts = ARRAY_SIZE(pwm3_muxmask),
  634. .muxmask = pwm3_muxmask,
  635. };
  636. static const unsigned pwm3_pins[] = { 7 };
  637. static const struct sirfsoc_muxmask pwm4_muxmask[] = {
  638. {
  639. .group = 2,
  640. .mask = BIT(14),
  641. },
  642. };
  643. static const struct sirfsoc_padmux pwm4_padmux = {
  644. .muxmask_counts = ARRAY_SIZE(pwm4_muxmask),
  645. .muxmask = pwm4_muxmask,
  646. };
  647. static const unsigned pwm4_pins[] = { 78 };
  648. static const struct sirfsoc_muxmask warm_rst_muxmask[] = {
  649. {
  650. .group = 0,
  651. .mask = BIT(8),
  652. },
  653. };
  654. static const struct sirfsoc_padmux warm_rst_padmux = {
  655. .muxmask_counts = ARRAY_SIZE(warm_rst_muxmask),
  656. .muxmask = warm_rst_muxmask,
  657. .funcmask = BIT(4),
  658. .funcval = 0,
  659. };
  660. static const unsigned warm_rst_pins[] = { 8 };
  661. static const struct sirfsoc_muxmask usb0_upli_drvbus_muxmask[] = {
  662. {
  663. .group = 1,
  664. .mask = BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8)
  665. | BIT(9) | BIT(24) | BIT(25) | BIT(26) |
  666. BIT(27) | BIT(28) | BIT(29),
  667. },
  668. };
  669. static const struct sirfsoc_padmux usb0_upli_drvbus_padmux = {
  670. .muxmask_counts = ARRAY_SIZE(usb0_upli_drvbus_muxmask),
  671. .muxmask = usb0_upli_drvbus_muxmask,
  672. .funcmask = BIT(18),
  673. .funcval = 0,
  674. };
  675. static const unsigned usb0_upli_drvbus_pins[] = { 36, 37, 38, 39, 40, 41, 56, 57, 58, 59, 60, 61 };
  676. static const struct sirfsoc_muxmask usb1_utmi_drvbus_muxmask[] = {
  677. {
  678. .group = 0,
  679. .mask = BIT(28),
  680. },
  681. };
  682. static const struct sirfsoc_padmux usb1_utmi_drvbus_padmux = {
  683. .muxmask_counts = ARRAY_SIZE(usb1_utmi_drvbus_muxmask),
  684. .muxmask = usb1_utmi_drvbus_muxmask,
  685. .funcmask = BIT(11),
  686. .funcval = BIT(11), /* refer to PAD_UTMI_DRVVBUS1_ENABLE */
  687. };
  688. static const unsigned usb1_utmi_drvbus_pins[] = { 28 };
  689. static const struct sirfsoc_muxmask pulse_count_muxmask[] = {
  690. {
  691. .group = 0,
  692. .mask = BIT(9) | BIT(10) | BIT(11),
  693. },
  694. };
  695. static const struct sirfsoc_padmux pulse_count_padmux = {
  696. .muxmask_counts = ARRAY_SIZE(pulse_count_muxmask),
  697. .muxmask = pulse_count_muxmask,
  698. };
  699. static const unsigned pulse_count_pins[] = { 9, 10, 11 };
  700. static const struct sirfsoc_pin_group sirfsoc_pin_groups[] = {
  701. SIRFSOC_PIN_GROUP("lcd_16bitsgrp", lcd_16bits_pins),
  702. SIRFSOC_PIN_GROUP("lcd_18bitsgrp", lcd_18bits_pins),
  703. SIRFSOC_PIN_GROUP("lcd_24bitsgrp", lcd_24bits_pins),
  704. SIRFSOC_PIN_GROUP("lcdrom_grp", lcdrom_pins),
  705. SIRFSOC_PIN_GROUP("uart0grp", uart0_pins),
  706. SIRFSOC_PIN_GROUP("uart0_nostreamctrlgrp", uart0_nostreamctrl_pins),
  707. SIRFSOC_PIN_GROUP("uart1grp", uart1_pins),
  708. SIRFSOC_PIN_GROUP("uart2grp", uart2_pins),
  709. SIRFSOC_PIN_GROUP("uart2_nostreamctrlgrp", uart2_nostreamctrl_pins),
  710. SIRFSOC_PIN_GROUP("usp0grp", usp0_pins),
  711. SIRFSOC_PIN_GROUP("usp0_uart_nostreamctrl_grp",
  712. usp0_uart_nostreamctrl_pins),
  713. SIRFSOC_PIN_GROUP("usp1grp", usp1_pins),
  714. SIRFSOC_PIN_GROUP("i2c0grp", i2c0_pins),
  715. SIRFSOC_PIN_GROUP("i2c1grp", i2c1_pins),
  716. SIRFSOC_PIN_GROUP("pwm0grp", pwm0_pins),
  717. SIRFSOC_PIN_GROUP("pwm1grp", pwm1_pins),
  718. SIRFSOC_PIN_GROUP("pwm2grp", pwm2_pins),
  719. SIRFSOC_PIN_GROUP("pwm3grp", pwm3_pins),
  720. SIRFSOC_PIN_GROUP("pwm4grp", pwm4_pins),
  721. SIRFSOC_PIN_GROUP("vipgrp", vip_pins),
  722. SIRFSOC_PIN_GROUP("vip_noupligrp", vip_noupli_pins),
  723. SIRFSOC_PIN_GROUP("warm_rstgrp", warm_rst_pins),
  724. SIRFSOC_PIN_GROUP("cko0grp", cko0_pins),
  725. SIRFSOC_PIN_GROUP("cko1grp", cko1_pins),
  726. SIRFSOC_PIN_GROUP("sdmmc0grp", sdmmc0_pins),
  727. SIRFSOC_PIN_GROUP("sdmmc1grp", sdmmc1_pins),
  728. SIRFSOC_PIN_GROUP("sdmmc2grp", sdmmc2_pins),
  729. SIRFSOC_PIN_GROUP("sdmmc2_nowpgrp", sdmmc2_nowp_pins),
  730. SIRFSOC_PIN_GROUP("sdmmc3grp", sdmmc3_pins),
  731. SIRFSOC_PIN_GROUP("sdmmc5grp", sdmmc5_pins),
  732. SIRFSOC_PIN_GROUP("usb0_upli_drvbusgrp", usb0_upli_drvbus_pins),
  733. SIRFSOC_PIN_GROUP("usb1_utmi_drvbusgrp", usb1_utmi_drvbus_pins),
  734. SIRFSOC_PIN_GROUP("pulse_countgrp", pulse_count_pins),
  735. SIRFSOC_PIN_GROUP("i2sgrp", i2s_pins),
  736. SIRFSOC_PIN_GROUP("i2s_no_dingrp", i2s_no_din_pins),
  737. SIRFSOC_PIN_GROUP("i2s_6chngrp", i2s_6chn_pins),
  738. SIRFSOC_PIN_GROUP("ac97grp", ac97_pins),
  739. SIRFSOC_PIN_GROUP("nandgrp", nand_pins),
  740. SIRFSOC_PIN_GROUP("spi0grp", spi0_pins),
  741. SIRFSOC_PIN_GROUP("spi1grp", spi1_pins),
  742. SIRFSOC_PIN_GROUP("gpsgrp", gps_pins),
  743. };
  744. static const char * const lcd_16bitsgrp[] = { "lcd_16bitsgrp" };
  745. static const char * const lcd_18bitsgrp[] = { "lcd_18bitsgrp" };
  746. static const char * const lcd_24bitsgrp[] = { "lcd_24bitsgrp" };
  747. static const char * const lcdromgrp[] = { "lcdromgrp" };
  748. static const char * const uart0grp[] = { "uart0grp" };
  749. static const char * const uart0_nostreamctrlgrp[] = { "uart0_nostreamctrlgrp" };
  750. static const char * const uart1grp[] = { "uart1grp" };
  751. static const char * const uart2grp[] = { "uart2grp" };
  752. static const char * const uart2_nostreamctrlgrp[] = { "uart2_nostreamctrlgrp" };
  753. static const char * const usp0_uart_nostreamctrl_grp[] = {
  754. "usp0_uart_nostreamctrl_grp" };
  755. static const char * const usp0grp[] = { "usp0grp" };
  756. static const char * const usp1grp[] = { "usp1grp" };
  757. static const char * const i2c0grp[] = { "i2c0grp" };
  758. static const char * const i2c1grp[] = { "i2c1grp" };
  759. static const char * const pwm0grp[] = { "pwm0grp" };
  760. static const char * const pwm1grp[] = { "pwm1grp" };
  761. static const char * const pwm2grp[] = { "pwm2grp" };
  762. static const char * const pwm3grp[] = { "pwm3grp" };
  763. static const char * const pwm4grp[] = { "pwm4grp" };
  764. static const char * const vipgrp[] = { "vipgrp" };
  765. static const char * const vip_noupligrp[] = { "vip_noupligrp" };
  766. static const char * const warm_rstgrp[] = { "warm_rstgrp" };
  767. static const char * const cko0grp[] = { "cko0grp" };
  768. static const char * const cko1grp[] = { "cko1grp" };
  769. static const char * const sdmmc0grp[] = { "sdmmc0grp" };
  770. static const char * const sdmmc1grp[] = { "sdmmc1grp" };
  771. static const char * const sdmmc2grp[] = { "sdmmc2grp" };
  772. static const char * const sdmmc3grp[] = { "sdmmc3grp" };
  773. static const char * const sdmmc5grp[] = { "sdmmc5grp" };
  774. static const char * const sdmmc2_nowpgrp[] = { "sdmmc2_nowpgrp" };
  775. static const char * const usb0_upli_drvbusgrp[] = { "usb0_upli_drvbusgrp" };
  776. static const char * const usb1_utmi_drvbusgrp[] = { "usb1_utmi_drvbusgrp" };
  777. static const char * const pulse_countgrp[] = { "pulse_countgrp" };
  778. static const char * const i2sgrp[] = { "i2sgrp" };
  779. static const char * const i2s_no_dingrp[] = { "i2s_no_dingrp" };
  780. static const char * const i2s_6chngrp[] = { "i2s_6chngrp" };
  781. static const char * const ac97grp[] = { "ac97grp" };
  782. static const char * const nandgrp[] = { "nandgrp" };
  783. static const char * const spi0grp[] = { "spi0grp" };
  784. static const char * const spi1grp[] = { "spi1grp" };
  785. static const char * const gpsgrp[] = { "gpsgrp" };
  786. static const struct sirfsoc_pmx_func sirfsoc_pmx_functions[] = {
  787. SIRFSOC_PMX_FUNCTION("lcd_16bits", lcd_16bitsgrp, lcd_16bits_padmux),
  788. SIRFSOC_PMX_FUNCTION("lcd_18bits", lcd_18bitsgrp, lcd_18bits_padmux),
  789. SIRFSOC_PMX_FUNCTION("lcd_24bits", lcd_24bitsgrp, lcd_24bits_padmux),
  790. SIRFSOC_PMX_FUNCTION("lcdrom", lcdromgrp, lcdrom_padmux),
  791. SIRFSOC_PMX_FUNCTION("uart0", uart0grp, uart0_padmux),
  792. SIRFSOC_PMX_FUNCTION("uart0_nostreamctrl", uart0_nostreamctrlgrp,
  793. uart0_nostreamctrl_padmux),
  794. SIRFSOC_PMX_FUNCTION("uart1", uart1grp, uart1_padmux),
  795. SIRFSOC_PMX_FUNCTION("uart2", uart2grp, uart2_padmux),
  796. SIRFSOC_PMX_FUNCTION("uart2_nostreamctrl", uart2_nostreamctrlgrp, uart2_nostreamctrl_padmux),
  797. SIRFSOC_PMX_FUNCTION("usp0", usp0grp, usp0_padmux),
  798. SIRFSOC_PMX_FUNCTION("usp0_uart_nostreamctrl",
  799. usp0_uart_nostreamctrl_grp,
  800. usp0_uart_nostreamctrl_padmux),
  801. SIRFSOC_PMX_FUNCTION("usp1", usp1grp, usp1_padmux),
  802. SIRFSOC_PMX_FUNCTION("i2c0", i2c0grp, i2c0_padmux),
  803. SIRFSOC_PMX_FUNCTION("i2c1", i2c1grp, i2c1_padmux),
  804. SIRFSOC_PMX_FUNCTION("pwm0", pwm0grp, pwm0_padmux),
  805. SIRFSOC_PMX_FUNCTION("pwm1", pwm1grp, pwm1_padmux),
  806. SIRFSOC_PMX_FUNCTION("pwm2", pwm2grp, pwm2_padmux),
  807. SIRFSOC_PMX_FUNCTION("pwm3", pwm3grp, pwm3_padmux),
  808. SIRFSOC_PMX_FUNCTION("pwm4", pwm4grp, pwm4_padmux),
  809. SIRFSOC_PMX_FUNCTION("vip", vipgrp, vip_padmux),
  810. SIRFSOC_PMX_FUNCTION("vip_noupli", vip_noupligrp, vip_noupli_padmux),
  811. SIRFSOC_PMX_FUNCTION("warm_rst", warm_rstgrp, warm_rst_padmux),
  812. SIRFSOC_PMX_FUNCTION("cko0", cko0grp, cko0_padmux),
  813. SIRFSOC_PMX_FUNCTION("cko1", cko1grp, cko1_padmux),
  814. SIRFSOC_PMX_FUNCTION("sdmmc0", sdmmc0grp, sdmmc0_padmux),
  815. SIRFSOC_PMX_FUNCTION("sdmmc1", sdmmc1grp, sdmmc1_padmux),
  816. SIRFSOC_PMX_FUNCTION("sdmmc2", sdmmc2grp, sdmmc2_padmux),
  817. SIRFSOC_PMX_FUNCTION("sdmmc3", sdmmc3grp, sdmmc3_padmux),
  818. SIRFSOC_PMX_FUNCTION("sdmmc5", sdmmc5grp, sdmmc5_padmux),
  819. SIRFSOC_PMX_FUNCTION("sdmmc2_nowp", sdmmc2_nowpgrp, sdmmc2_nowp_padmux),
  820. SIRFSOC_PMX_FUNCTION("usb0_upli_drvbus", usb0_upli_drvbusgrp, usb0_upli_drvbus_padmux),
  821. SIRFSOC_PMX_FUNCTION("usb1_utmi_drvbus", usb1_utmi_drvbusgrp, usb1_utmi_drvbus_padmux),
  822. SIRFSOC_PMX_FUNCTION("pulse_count", pulse_countgrp, pulse_count_padmux),
  823. SIRFSOC_PMX_FUNCTION("i2s", i2sgrp, i2s_padmux),
  824. SIRFSOC_PMX_FUNCTION("i2s_no_din", i2s_no_dingrp, i2s_no_din_padmux),
  825. SIRFSOC_PMX_FUNCTION("i2s_6chn", i2s_6chngrp, i2s_6chn_padmux),
  826. SIRFSOC_PMX_FUNCTION("ac97", ac97grp, ac97_padmux),
  827. SIRFSOC_PMX_FUNCTION("nand", nandgrp, nand_padmux),
  828. SIRFSOC_PMX_FUNCTION("spi0", spi0grp, spi0_padmux),
  829. SIRFSOC_PMX_FUNCTION("spi1", spi1grp, spi1_padmux),
  830. SIRFSOC_PMX_FUNCTION("gps", gpsgrp, gps_padmux),
  831. };
  832. struct sirfsoc_pinctrl_data atlas6_pinctrl_data = {
  833. (struct pinctrl_pin_desc *)sirfsoc_pads,
  834. ARRAY_SIZE(sirfsoc_pads),
  835. (struct sirfsoc_pin_group *)sirfsoc_pin_groups,
  836. ARRAY_SIZE(sirfsoc_pin_groups),
  837. (struct sirfsoc_pmx_func *)sirfsoc_pmx_functions,
  838. ARRAY_SIZE(sirfsoc_pmx_functions),
  839. };