pfc-r8a7790.c 155 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458
  1. /*
  2. * R8A7790 processor support
  3. *
  4. * Copyright (C) 2013 Renesas Electronics Corporation
  5. * Copyright (C) 2013 Magnus Damm
  6. * Copyright (C) 2012 Renesas Solutions Corp.
  7. * Copyright (C) 2012 Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; version 2 of the
  12. * License.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/platform_data/gpio-rcar.h>
  25. #include "core.h"
  26. #include "sh_pfc.h"
  27. #define CPU_ALL_PORT(fn, sfx) \
  28. PORT_GP_32(0, fn, sfx), \
  29. PORT_GP_32(1, fn, sfx), \
  30. PORT_GP_32(2, fn, sfx), \
  31. PORT_GP_32(3, fn, sfx), \
  32. PORT_GP_32(4, fn, sfx), \
  33. PORT_GP_32(5, fn, sfx)
  34. enum {
  35. PINMUX_RESERVED = 0,
  36. PINMUX_DATA_BEGIN,
  37. GP_ALL(DATA),
  38. PINMUX_DATA_END,
  39. PINMUX_FUNCTION_BEGIN,
  40. GP_ALL(FN),
  41. /* GPSR0 */
  42. FN_IP0_2_0, FN_IP0_5_3, FN_IP0_8_6, FN_IP0_11_9, FN_IP0_15_12,
  43. FN_IP0_19_16, FN_IP0_22_20, FN_IP0_26_23, FN_IP0_30_27,
  44. FN_IP1_3_0, FN_IP1_7_4, FN_IP1_11_8, FN_IP1_14_12,
  45. FN_IP1_17_15, FN_IP1_21_18, FN_IP1_25_22, FN_IP1_27_26,
  46. FN_IP1_29_28, FN_IP2_2_0, FN_IP2_5_3, FN_IP2_8_6, FN_IP2_11_9,
  47. FN_IP2_14_12, FN_IP2_17_15, FN_IP2_21_18, FN_IP2_25_22,
  48. FN_IP2_28_26, FN_IP3_3_0, FN_IP3_7_4, FN_IP3_11_8,
  49. FN_IP3_14_12, FN_IP3_17_15,
  50. /* GPSR1 */
  51. FN_IP3_19_18, FN_IP3_22_20, FN_IP3_25_23, FN_IP3_28_26,
  52. FN_IP3_31_29, FN_IP4_2_0, FN_IP4_5_3, FN_IP4_8_6, FN_IP4_11_9,
  53. FN_IP4_14_12, FN_IP4_17_15, FN_IP4_20_18, FN_IP4_23_21,
  54. FN_IP4_26_24, FN_IP4_29_27, FN_IP5_2_0, FN_IP5_5_3, FN_IP5_9_6,
  55. FN_IP5_12_10, FN_IP5_14_13, FN_IP5_17_15, FN_IP5_20_18,
  56. FN_IP5_23_21, FN_IP5_26_24, FN_IP5_29_27, FN_IP6_2_0,
  57. FN_IP6_5_3, FN_IP6_8_6, FN_IP6_10_9, FN_IP6_13_11,
  58. /* GPSR2 */
  59. FN_IP7_28_27, FN_IP7_30_29, FN_IP8_1_0, FN_IP8_3_2, FN_IP8_5_4,
  60. FN_IP8_7_6, FN_IP8_9_8, FN_IP8_11_10, FN_IP8_13_12, FN_IP8_15_14,
  61. FN_IP8_17_16, FN_IP8_19_18, FN_IP8_21_20, FN_IP8_23_22,
  62. FN_IP8_25_24, FN_IP8_26, FN_IP8_27, FN_VI1_DATA7_VI1_B7,
  63. FN_IP6_16_14, FN_IP6_19_17, FN_IP6_22_20, FN_IP6_25_23,
  64. FN_IP6_28_26, FN_IP6_31_29, FN_IP7_2_0, FN_IP7_5_3, FN_IP7_7_6,
  65. FN_IP7_9_8, FN_IP7_12_10, FN_IP7_15_13,
  66. /* GPSR3 */
  67. FN_IP8_28, FN_IP8_30_29, FN_IP9_1_0, FN_IP9_3_2, FN_IP9_5_4,
  68. FN_IP9_7_6, FN_IP9_11_8, FN_IP9_15_12, FN_IP9_17_16, FN_IP9_19_18,
  69. FN_IP9_21_20, FN_IP9_23_22, FN_IP9_25_24, FN_IP9_27_26,
  70. FN_IP9_31_28, FN_IP10_3_0, FN_IP10_6_4, FN_IP10_10_7, FN_IP10_14_11,
  71. FN_IP10_18_15, FN_IP10_22_19, FN_IP10_25_23, FN_IP10_29_26,
  72. FN_IP11_3_0, FN_IP11_4, FN_IP11_6_5, FN_IP11_8_7, FN_IP11_10_9,
  73. FN_IP11_12_11, FN_IP11_14_13, FN_IP11_17_15, FN_IP11_21_18,
  74. /* GPSR4 */
  75. FN_IP11_23_22, FN_IP11_26_24, FN_IP11_29_27, FN_IP11_31_30,
  76. FN_IP12_1_0, FN_IP12_3_2, FN_IP12_5_4, FN_IP12_7_6, FN_IP12_10_8,
  77. FN_IP12_13_11, FN_IP12_16_14, FN_IP12_19_17, FN_IP12_22_20,
  78. FN_IP12_24_23, FN_IP12_27_25, FN_IP12_30_28, FN_IP13_2_0,
  79. FN_IP13_6_3, FN_IP13_9_7, FN_IP13_12_10, FN_IP13_15_13,
  80. FN_IP13_18_16, FN_IP13_22_19, FN_IP13_25_23, FN_IP13_28_26,
  81. FN_IP13_30_29, FN_IP14_2_0, FN_IP14_5_3, FN_IP14_8_6, FN_IP14_11_9,
  82. FN_IP14_15_12, FN_IP14_18_16,
  83. /* GPSR5 */
  84. FN_IP14_21_19, FN_IP14_24_22, FN_IP14_27_25, FN_IP14_30_28,
  85. FN_IP15_2_0, FN_IP15_5_3, FN_IP15_8_6, FN_IP15_11_9, FN_IP15_13_12,
  86. FN_IP15_15_14, FN_IP15_17_16, FN_IP15_19_18, FN_IP15_22_20,
  87. FN_IP15_25_23, FN_IP15_27_26, FN_IP15_29_28, FN_IP16_2_0,
  88. FN_IP16_5_3, FN_USB0_PWEN, FN_USB0_OVC_VBUS, FN_IP16_6, FN_IP16_7,
  89. FN_USB2_PWEN, FN_USB2_OVC, FN_AVS1, FN_AVS2, FN_DU_DOTCLKIN0,
  90. FN_IP7_26_25, FN_DU_DOTCLKIN2, FN_IP7_18_16, FN_IP7_21_19, FN_IP7_24_22,
  91. /* IPSR0 */
  92. FN_D0, FN_MSIOF3_SCK_B, FN_VI3_DATA0, FN_VI0_G4, FN_VI0_G4_B,
  93. FN_D1, FN_MSIOF3_SYNC_B, FN_VI3_DATA1, FN_VI0_G5,
  94. FN_VI0_G5_B, FN_D2, FN_MSIOF3_RXD_B, FN_VI3_DATA2,
  95. FN_VI0_G6, FN_VI0_G6_B, FN_D3, FN_MSIOF3_TXD_B,
  96. FN_VI3_DATA3, FN_VI0_G7, FN_VI0_G7_B, FN_D4,
  97. FN_SCIFB1_RXD_F, FN_SCIFB0_RXD_C, FN_VI3_DATA4,
  98. FN_VI0_R0, FN_VI0_R0_B, FN_RX0_B, FN_D5,
  99. FN_SCIFB1_TXD_F, FN_SCIFB0_TXD_C, FN_VI3_DATA5,
  100. FN_VI0_R1, FN_VI0_R1_B, FN_TX0_B, FN_D6,
  101. FN_IIC2_SCL_C, FN_VI3_DATA6, FN_VI0_R2, FN_VI0_R2_B,
  102. FN_I2C2_SCL_C, FN_D7, FN_AD_DI_B, FN_IIC2_SDA_C,
  103. FN_VI3_DATA7, FN_VI0_R3, FN_VI0_R3_B, FN_I2C2_SDA_C, FN_TCLK1,
  104. FN_D8, FN_SCIFA1_SCK_C, FN_AVB_TXD0,
  105. FN_VI0_G0, FN_VI0_G0_B, FN_VI2_DATA0_VI2_B0,
  106. /* IPSR1 */
  107. FN_D9, FN_SCIFA1_RXD_C, FN_AVB_TXD1,
  108. FN_VI0_G1, FN_VI0_G1_B, FN_VI2_DATA1_VI2_B1, FN_D10,
  109. FN_SCIFA1_TXD_C, FN_AVB_TXD2,
  110. FN_VI0_G2, FN_VI0_G2_B, FN_VI2_DATA2_VI2_B2, FN_D11,
  111. FN_SCIFA1_CTS_N_C, FN_AVB_TXD3,
  112. FN_VI0_G3, FN_VI0_G3_B, FN_VI2_DATA3_VI2_B3,
  113. FN_D12, FN_SCIFA1_RTS_N_C, FN_AVB_TXD4,
  114. FN_VI0_HSYNC_N, FN_VI0_HSYNC_N_B, FN_VI2_DATA4_VI2_B4,
  115. FN_D13, FN_AVB_TXD5, FN_VI0_VSYNC_N,
  116. FN_VI0_VSYNC_N_B, FN_VI2_DATA5_VI2_B5, FN_D14,
  117. FN_SCIFB1_RXD_C, FN_AVB_TXD6, FN_RX1_B,
  118. FN_VI0_CLKENB, FN_VI0_CLKENB_B, FN_VI2_DATA6_VI2_B6,
  119. FN_D15, FN_SCIFB1_TXD_C, FN_AVB_TXD7, FN_TX1_B,
  120. FN_VI0_FIELD, FN_VI0_FIELD_B, FN_VI2_DATA7_VI2_B7,
  121. FN_A0, FN_PWM3, FN_A1, FN_PWM4,
  122. /* IPSR2 */
  123. FN_A2, FN_PWM5, FN_MSIOF1_SS1_B, FN_A3,
  124. FN_PWM6, FN_MSIOF1_SS2_B, FN_A4, FN_MSIOF1_TXD_B,
  125. FN_TPU0TO0, FN_A5, FN_SCIFA1_TXD_B, FN_TPU0TO1,
  126. FN_A6, FN_SCIFA1_RTS_N_B, FN_TPU0TO2, FN_A7,
  127. FN_SCIFA1_SCK_B, FN_AUDIO_CLKOUT_B, FN_TPU0TO3,
  128. FN_A8, FN_SCIFA1_RXD_B, FN_SSI_SCK5_B, FN_VI0_R4,
  129. FN_VI0_R4_B, FN_SCIFB2_RXD_C, FN_RX2_B, FN_VI2_DATA0_VI2_B0_B,
  130. FN_A9, FN_SCIFA1_CTS_N_B, FN_SSI_WS5_B, FN_VI0_R5,
  131. FN_VI0_R5_B, FN_SCIFB2_TXD_C, FN_TX2_B, FN_VI2_DATA1_VI2_B1_B,
  132. FN_A10, FN_SSI_SDATA5_B, FN_MSIOF2_SYNC, FN_VI0_R6,
  133. FN_VI0_R6_B, FN_VI2_DATA2_VI2_B2_B,
  134. /* IPSR3 */
  135. FN_A11, FN_SCIFB2_CTS_N_B, FN_MSIOF2_SCK, FN_VI1_R0,
  136. FN_VI1_R0_B, FN_VI2_G0, FN_VI2_DATA3_VI2_B3_B,
  137. FN_A12, FN_SCIFB2_RXD_B, FN_MSIOF2_TXD, FN_VI1_R1,
  138. FN_VI1_R1_B, FN_VI2_G1, FN_VI2_DATA4_VI2_B4_B,
  139. FN_A13, FN_SCIFB2_RTS_N_B, FN_EX_WAIT2,
  140. FN_MSIOF2_RXD, FN_VI1_R2, FN_VI1_R2_B, FN_VI2_G2,
  141. FN_VI2_DATA5_VI2_B5_B, FN_A14, FN_SCIFB2_TXD_B,
  142. FN_ATACS11_N, FN_MSIOF2_SS1, FN_A15, FN_SCIFB2_SCK_B,
  143. FN_ATARD1_N, FN_MSIOF2_SS2, FN_A16, FN_ATAWR1_N,
  144. FN_A17, FN_AD_DO_B, FN_ATADIR1_N, FN_A18,
  145. FN_AD_CLK_B, FN_ATAG1_N, FN_A19, FN_AD_NCS_N_B,
  146. FN_ATACS01_N, FN_EX_WAIT0_B, FN_A20, FN_SPCLK,
  147. FN_VI1_R3, FN_VI1_R3_B, FN_VI2_G4,
  148. /* IPSR4 */
  149. FN_A21, FN_MOSI_IO0, FN_VI1_R4, FN_VI1_R4_B, FN_VI2_G5,
  150. FN_A22, FN_MISO_IO1, FN_VI1_R5, FN_VI1_R5_B,
  151. FN_VI2_G6, FN_A23, FN_IO2, FN_VI1_G7,
  152. FN_VI1_G7_B, FN_VI2_G7, FN_A24, FN_IO3,
  153. FN_VI1_R7, FN_VI1_R7_B, FN_VI2_CLKENB,
  154. FN_VI2_CLKENB_B, FN_A25, FN_SSL, FN_VI1_G6,
  155. FN_VI1_G6_B, FN_VI2_FIELD, FN_VI2_FIELD_B, FN_CS0_N,
  156. FN_VI1_R6, FN_VI1_R6_B, FN_VI2_G3, FN_MSIOF0_SS2_B,
  157. FN_CS1_N_A26, FN_SPEEDIN, FN_VI0_R7, FN_VI0_R7_B,
  158. FN_VI2_CLK, FN_VI2_CLK_B, FN_EX_CS0_N, FN_HRX1_B,
  159. FN_VI1_G5, FN_VI1_G5_B, FN_VI2_R0, FN_HTX0_B,
  160. FN_MSIOF0_SS1_B, FN_EX_CS1_N, FN_GPS_CLK,
  161. FN_HCTS1_N_B, FN_VI1_FIELD, FN_VI1_FIELD_B,
  162. FN_VI2_R1, FN_EX_CS2_N, FN_GPS_SIGN, FN_HRTS1_N_B,
  163. FN_VI3_CLKENB, FN_VI1_G0, FN_VI1_G0_B, FN_VI2_R2,
  164. /* IPSR5 */
  165. FN_EX_CS3_N, FN_GPS_MAG, FN_VI3_FIELD, FN_VI1_G1, FN_VI1_G1_B,
  166. FN_VI2_R3, FN_EX_CS4_N, FN_MSIOF1_SCK_B, FN_VI3_HSYNC_N,
  167. FN_VI2_HSYNC_N, FN_IIC1_SCL, FN_VI2_HSYNC_N_B,
  168. FN_INTC_EN0_N, FN_I2C1_SCL, FN_EX_CS5_N, FN_CAN0_RX,
  169. FN_MSIOF1_RXD_B, FN_VI3_VSYNC_N, FN_VI1_G2,
  170. FN_VI1_G2_B, FN_VI2_R4, FN_IIC1_SDA, FN_INTC_EN1_N,
  171. FN_I2C1_SDA, FN_BS_N, FN_IETX, FN_HTX1_B,
  172. FN_CAN1_TX, FN_DRACK0, FN_IETX_C, FN_RD_N,
  173. FN_CAN0_TX, FN_SCIFA0_SCK_B, FN_RD_WR_N, FN_VI1_G3,
  174. FN_VI1_G3_B, FN_VI2_R5, FN_SCIFA0_RXD_B,
  175. FN_INTC_IRQ4_N, FN_WE0_N, FN_IECLK, FN_CAN_CLK,
  176. FN_VI2_VSYNC_N, FN_SCIFA0_TXD_B, FN_VI2_VSYNC_N_B,
  177. FN_WE1_N, FN_IERX, FN_CAN1_RX, FN_VI1_G4,
  178. FN_VI1_G4_B, FN_VI2_R6, FN_SCIFA0_CTS_N_B,
  179. FN_IERX_C, FN_EX_WAIT0, FN_IRQ3, FN_INTC_IRQ3_N,
  180. FN_VI3_CLK, FN_SCIFA0_RTS_N_B, FN_HRX0_B,
  181. FN_MSIOF0_SCK_B, FN_DREQ0_N, FN_VI1_HSYNC_N,
  182. FN_VI1_HSYNC_N_B, FN_VI2_R7, FN_SSI_SCK78_C,
  183. FN_SSI_WS78_B,
  184. /* IPSR6 */
  185. FN_DACK0, FN_IRQ0, FN_INTC_IRQ0_N, FN_SSI_SCK6_B,
  186. FN_VI1_VSYNC_N, FN_VI1_VSYNC_N_B, FN_SSI_WS78_C,
  187. FN_DREQ1_N, FN_VI1_CLKENB, FN_VI1_CLKENB_B,
  188. FN_SSI_SDATA7_C, FN_SSI_SCK78_B, FN_DACK1, FN_IRQ1,
  189. FN_INTC_IRQ1_N, FN_SSI_WS6_B, FN_SSI_SDATA8_C,
  190. FN_DREQ2_N, FN_HSCK1_B, FN_HCTS0_N_B,
  191. FN_MSIOF0_TXD_B, FN_DACK2, FN_IRQ2, FN_INTC_IRQ2_N,
  192. FN_SSI_SDATA6_B, FN_HRTS0_N_B, FN_MSIOF0_RXD_B,
  193. FN_ETH_CRS_DV, FN_STP_ISCLK_0_B,
  194. FN_TS_SDEN0_D, FN_GLO_Q0_C, FN_IIC2_SCL_E,
  195. FN_I2C2_SCL_E, FN_ETH_RX_ER,
  196. FN_STP_ISD_0_B, FN_TS_SPSYNC0_D, FN_GLO_Q1_C,
  197. FN_IIC2_SDA_E, FN_I2C2_SDA_E, FN_ETH_RXD0,
  198. FN_STP_ISEN_0_B, FN_TS_SDAT0_D, FN_GLO_I0_C,
  199. FN_SCIFB1_SCK_G, FN_SCK1_E, FN_ETH_RXD1,
  200. FN_HRX0_E, FN_STP_ISSYNC_0_B,
  201. FN_TS_SCK0_D, FN_GLO_I1_C, FN_SCIFB1_RXD_G,
  202. FN_RX1_E, FN_ETH_LINK, FN_HTX0_E,
  203. FN_STP_IVCXO27_0_B, FN_SCIFB1_TXD_G, FN_TX1_E,
  204. FN_ETH_REF_CLK, FN_HCTS0_N_E,
  205. FN_STP_IVCXO27_1_B, FN_HRX0_F,
  206. /* IPSR7 */
  207. FN_ETH_MDIO, FN_HRTS0_N_E,
  208. FN_SIM0_D_C, FN_HCTS0_N_F, FN_ETH_TXD1,
  209. FN_HTX0_F, FN_BPFCLK_G,
  210. FN_ETH_TX_EN, FN_SIM0_CLK_C,
  211. FN_HRTS0_N_F, FN_ETH_MAGIC,
  212. FN_SIM0_RST_C, FN_ETH_TXD0,
  213. FN_STP_ISCLK_1_B, FN_TS_SDEN1_C, FN_GLO_SCLK_C,
  214. FN_ETH_MDC, FN_STP_ISD_1_B,
  215. FN_TS_SPSYNC1_C, FN_GLO_SDATA_C, FN_PWM0,
  216. FN_SCIFA2_SCK_C, FN_STP_ISEN_1_B, FN_TS_SDAT1_C,
  217. FN_GLO_SS_C, FN_PWM1, FN_SCIFA2_TXD_C,
  218. FN_STP_ISSYNC_1_B, FN_TS_SCK1_C, FN_GLO_RFON_C,
  219. FN_PCMOE_N, FN_PWM2, FN_PWMFSW0, FN_SCIFA2_RXD_C,
  220. FN_PCMWE_N, FN_IECLK_C, FN_DU_DOTCLKIN1,
  221. FN_AUDIO_CLKC, FN_AUDIO_CLKOUT_C, FN_VI0_CLK,
  222. FN_ATACS00_N, FN_AVB_RXD1,
  223. FN_VI0_DATA0_VI0_B0, FN_ATACS10_N, FN_AVB_RXD2,
  224. /* IPSR8 */
  225. FN_VI0_DATA1_VI0_B1, FN_ATARD0_N, FN_AVB_RXD3,
  226. FN_VI0_DATA2_VI0_B2, FN_ATAWR0_N,
  227. FN_AVB_RXD4, FN_VI0_DATA3_VI0_B3, FN_ATADIR0_N,
  228. FN_AVB_RXD5, FN_VI0_DATA4_VI0_B4, FN_ATAG0_N,
  229. FN_AVB_RXD6, FN_VI0_DATA5_VI0_B5, FN_EX_WAIT1,
  230. FN_AVB_RXD7, FN_VI0_DATA6_VI0_B6, FN_AVB_RX_ER,
  231. FN_VI0_DATA7_VI0_B7, FN_AVB_RX_CLK,
  232. FN_VI1_CLK, FN_AVB_RX_DV,
  233. FN_VI1_DATA0_VI1_B0, FN_SCIFA1_SCK_D,
  234. FN_AVB_CRS, FN_VI1_DATA1_VI1_B1,
  235. FN_SCIFA1_RXD_D, FN_AVB_MDC,
  236. FN_VI1_DATA2_VI1_B2, FN_SCIFA1_TXD_D, FN_AVB_MDIO,
  237. FN_VI1_DATA3_VI1_B3, FN_SCIFA1_CTS_N_D,
  238. FN_AVB_GTX_CLK, FN_VI1_DATA4_VI1_B4, FN_SCIFA1_RTS_N_D,
  239. FN_AVB_MAGIC, FN_VI1_DATA5_VI1_B5,
  240. FN_AVB_PHY_INT, FN_VI1_DATA6_VI1_B6, FN_AVB_GTXREFCLK,
  241. FN_SD0_CLK, FN_VI1_DATA0_VI1_B0_B, FN_SD0_CMD,
  242. FN_SCIFB1_SCK_B, FN_VI1_DATA1_VI1_B1_B,
  243. /* IPSR9 */
  244. FN_SD0_DAT0, FN_SCIFB1_RXD_B, FN_VI1_DATA2_VI1_B2_B,
  245. FN_SD0_DAT1, FN_SCIFB1_TXD_B, FN_VI1_DATA3_VI1_B3_B,
  246. FN_SD0_DAT2, FN_SCIFB1_CTS_N_B, FN_VI1_DATA4_VI1_B4_B,
  247. FN_SD0_DAT3, FN_SCIFB1_RTS_N_B, FN_VI1_DATA5_VI1_B5_B,
  248. FN_SD0_CD, FN_MMC0_D6, FN_TS_SDEN0_B, FN_USB0_EXTP,
  249. FN_GLO_SCLK, FN_VI1_DATA6_VI1_B6_B, FN_IIC1_SCL_B,
  250. FN_I2C1_SCL_B, FN_VI2_DATA6_VI2_B6_B, FN_SD0_WP,
  251. FN_MMC0_D7, FN_TS_SPSYNC0_B, FN_USB0_IDIN,
  252. FN_GLO_SDATA, FN_VI1_DATA7_VI1_B7_B, FN_IIC1_SDA_B,
  253. FN_I2C1_SDA_B, FN_VI2_DATA7_VI2_B7_B, FN_SD1_CLK,
  254. FN_AVB_TX_EN, FN_SD1_CMD,
  255. FN_AVB_TX_ER, FN_SCIFB0_SCK_B,
  256. FN_SD1_DAT0, FN_AVB_TX_CLK,
  257. FN_SCIFB0_RXD_B, FN_SD1_DAT1, FN_AVB_LINK,
  258. FN_SCIFB0_TXD_B, FN_SD1_DAT2,
  259. FN_AVB_COL, FN_SCIFB0_CTS_N_B,
  260. FN_SD1_DAT3, FN_AVB_RXD0,
  261. FN_SCIFB0_RTS_N_B, FN_SD1_CD, FN_MMC1_D6,
  262. FN_TS_SDEN1, FN_USB1_EXTP, FN_GLO_SS, FN_VI0_CLK_B,
  263. FN_IIC2_SCL_D, FN_I2C2_SCL_D, FN_SIM0_CLK_B,
  264. FN_VI3_CLK_B,
  265. /* IPSR10 */
  266. FN_SD1_WP, FN_MMC1_D7, FN_TS_SPSYNC1, FN_USB1_IDIN,
  267. FN_GLO_RFON, FN_VI1_CLK_B, FN_IIC2_SDA_D, FN_I2C2_SDA_D,
  268. FN_SIM0_D_B, FN_SD2_CLK, FN_MMC0_CLK, FN_SIM0_CLK,
  269. FN_VI0_DATA0_VI0_B0_B, FN_TS_SDEN0_C, FN_GLO_SCLK_B,
  270. FN_VI3_DATA0_B, FN_SD2_CMD, FN_MMC0_CMD, FN_SIM0_D,
  271. FN_VI0_DATA1_VI0_B1_B, FN_SCIFB1_SCK_E, FN_SCK1_D,
  272. FN_TS_SPSYNC0_C, FN_GLO_SDATA_B, FN_VI3_DATA1_B,
  273. FN_SD2_DAT0, FN_MMC0_D0, FN_FMCLK_B,
  274. FN_VI0_DATA2_VI0_B2_B, FN_SCIFB1_RXD_E, FN_RX1_D,
  275. FN_TS_SDAT0_C, FN_GLO_SS_B, FN_VI3_DATA2_B,
  276. FN_SD2_DAT1, FN_MMC0_D1, FN_FMIN_B,
  277. FN_VI0_DATA3_VI0_B3_B, FN_SCIFB1_TXD_E, FN_TX1_D,
  278. FN_TS_SCK0_C, FN_GLO_RFON_B, FN_VI3_DATA3_B,
  279. FN_SD2_DAT2, FN_MMC0_D2, FN_BPFCLK_B,
  280. FN_VI0_DATA4_VI0_B4_B, FN_HRX0_D, FN_TS_SDEN1_B,
  281. FN_GLO_Q0_B, FN_VI3_DATA4_B, FN_SD2_DAT3,
  282. FN_MMC0_D3, FN_SIM0_RST, FN_VI0_DATA5_VI0_B5_B,
  283. FN_HTX0_D, FN_TS_SPSYNC1_B, FN_GLO_Q1_B,
  284. FN_VI3_DATA5_B, FN_SD2_CD, FN_MMC0_D4,
  285. FN_TS_SDAT0_B, FN_USB2_EXTP, FN_GLO_I0,
  286. FN_VI0_DATA6_VI0_B6_B, FN_HCTS0_N_D, FN_TS_SDAT1_B,
  287. FN_GLO_I0_B, FN_VI3_DATA6_B,
  288. /* IPSR11 */
  289. FN_SD2_WP, FN_MMC0_D5, FN_TS_SCK0_B, FN_USB2_IDIN,
  290. FN_GLO_I1, FN_VI0_DATA7_VI0_B7_B, FN_HRTS0_N_D,
  291. FN_TS_SCK1_B, FN_GLO_I1_B, FN_VI3_DATA7_B,
  292. FN_SD3_CLK, FN_MMC1_CLK, FN_SD3_CMD, FN_MMC1_CMD,
  293. FN_MTS_N, FN_SD3_DAT0, FN_MMC1_D0, FN_STM_N,
  294. FN_SD3_DAT1, FN_MMC1_D1, FN_MDATA, FN_SD3_DAT2,
  295. FN_MMC1_D2, FN_SDATA, FN_SD3_DAT3, FN_MMC1_D3,
  296. FN_SCKZ, FN_SD3_CD, FN_MMC1_D4, FN_TS_SDAT1,
  297. FN_VSP, FN_GLO_Q0, FN_SIM0_RST_B, FN_SD3_WP,
  298. FN_MMC1_D5, FN_TS_SCK1, FN_GLO_Q1, FN_FMIN_C,
  299. FN_FMIN_E, FN_FMIN_F,
  300. FN_MLB_CLK, FN_IIC2_SCL_B, FN_I2C2_SCL_B,
  301. FN_MLB_SIG, FN_SCIFB1_RXD_D, FN_RX1_C, FN_IIC2_SDA_B,
  302. FN_I2C2_SDA_B, FN_MLB_DAT,
  303. FN_SCIFB1_TXD_D, FN_TX1_C, FN_BPFCLK_C,
  304. FN_SSI_SCK0129, FN_CAN_CLK_B,
  305. FN_MOUT0,
  306. /* IPSR12 */
  307. FN_SSI_WS0129, FN_CAN0_TX_B, FN_MOUT1,
  308. FN_SSI_SDATA0, FN_CAN0_RX_B, FN_MOUT2,
  309. FN_SSI_SDATA1, FN_CAN1_TX_B, FN_MOUT5,
  310. FN_SSI_SDATA2, FN_CAN1_RX_B, FN_SSI_SCK1, FN_MOUT6,
  311. FN_SSI_SCK34, FN_STP_OPWM_0, FN_SCIFB0_SCK,
  312. FN_MSIOF1_SCK, FN_CAN_DEBUG_HW_TRIGGER, FN_SSI_WS34,
  313. FN_STP_IVCXO27_0, FN_SCIFB0_RXD, FN_MSIOF1_SYNC,
  314. FN_CAN_STEP0, FN_SSI_SDATA3, FN_STP_ISCLK_0,
  315. FN_SCIFB0_TXD, FN_MSIOF1_SS1, FN_CAN_TXCLK,
  316. FN_SSI_SCK4, FN_STP_ISD_0, FN_SCIFB0_CTS_N,
  317. FN_MSIOF1_SS2, FN_SSI_SCK5_C, FN_CAN_DEBUGOUT0,
  318. FN_SSI_WS4, FN_STP_ISEN_0, FN_SCIFB0_RTS_N,
  319. FN_MSIOF1_TXD, FN_SSI_WS5_C, FN_CAN_DEBUGOUT1,
  320. FN_SSI_SDATA4, FN_STP_ISSYNC_0, FN_MSIOF1_RXD,
  321. FN_CAN_DEBUGOUT2, FN_SSI_SCK5, FN_SCIFB1_SCK,
  322. FN_IERX_B, FN_DU2_EXHSYNC_DU2_HSYNC, FN_QSTH_QHS,
  323. FN_CAN_DEBUGOUT3, FN_SSI_WS5, FN_SCIFB1_RXD,
  324. FN_IECLK_B, FN_DU2_EXVSYNC_DU2_VSYNC, FN_QSTB_QHE,
  325. FN_CAN_DEBUGOUT4,
  326. /* IPSR13 */
  327. FN_SSI_SDATA5, FN_SCIFB1_TXD, FN_IETX_B, FN_DU2_DR2,
  328. FN_LCDOUT2, FN_CAN_DEBUGOUT5, FN_SSI_SCK6,
  329. FN_SCIFB1_CTS_N, FN_BPFCLK_D,
  330. FN_DU2_DR3, FN_LCDOUT3, FN_CAN_DEBUGOUT6,
  331. FN_BPFCLK_F, FN_SSI_WS6,
  332. FN_SCIFB1_RTS_N, FN_CAN0_TX_D, FN_DU2_DR4,
  333. FN_LCDOUT4, FN_CAN_DEBUGOUT7, FN_SSI_SDATA6,
  334. FN_FMIN_D, FN_DU2_DR5, FN_LCDOUT5,
  335. FN_CAN_DEBUGOUT8, FN_SSI_SCK78, FN_STP_IVCXO27_1,
  336. FN_SCK1, FN_SCIFA1_SCK, FN_DU2_DR6, FN_LCDOUT6,
  337. FN_CAN_DEBUGOUT9, FN_SSI_WS78, FN_STP_ISCLK_1,
  338. FN_SCIFB2_SCK, FN_SCIFA2_CTS_N, FN_DU2_DR7,
  339. FN_LCDOUT7, FN_CAN_DEBUGOUT10, FN_SSI_SDATA7,
  340. FN_STP_ISD_1, FN_SCIFB2_RXD, FN_SCIFA2_RTS_N,
  341. FN_TCLK2, FN_QSTVA_QVS, FN_CAN_DEBUGOUT11,
  342. FN_BPFCLK_E, FN_SSI_SDATA7_B,
  343. FN_FMIN_G, FN_SSI_SDATA8,
  344. FN_STP_ISEN_1, FN_SCIFB2_TXD, FN_CAN0_TX_C,
  345. FN_CAN_DEBUGOUT12, FN_SSI_SDATA8_B, FN_SSI_SDATA9,
  346. FN_STP_ISSYNC_1, FN_SCIFB2_CTS_N, FN_SSI_WS1,
  347. FN_SSI_SDATA5_C, FN_CAN_DEBUGOUT13, FN_AUDIO_CLKA,
  348. FN_SCIFB2_RTS_N, FN_CAN_DEBUGOUT14,
  349. /* IPSR14 */
  350. FN_AUDIO_CLKB, FN_SCIF_CLK, FN_CAN0_RX_D,
  351. FN_DVC_MUTE, FN_CAN0_RX_C, FN_CAN_DEBUGOUT15,
  352. FN_REMOCON, FN_SCIFA0_SCK, FN_HSCK1, FN_SCK0,
  353. FN_MSIOF3_SS2, FN_DU2_DG2, FN_LCDOUT10, FN_IIC1_SDA_C,
  354. FN_I2C1_SDA_C, FN_SCIFA0_RXD, FN_HRX1, FN_RX0,
  355. FN_DU2_DR0, FN_LCDOUT0, FN_SCIFA0_TXD, FN_HTX1,
  356. FN_TX0, FN_DU2_DR1, FN_LCDOUT1, FN_SCIFA0_CTS_N,
  357. FN_HCTS1_N, FN_CTS0_N, FN_MSIOF3_SYNC, FN_DU2_DG3,
  358. FN_LCDOUT11, FN_PWM0_B, FN_IIC1_SCL_C, FN_I2C1_SCL_C,
  359. FN_SCIFA0_RTS_N, FN_HRTS1_N, FN_RTS0_N,
  360. FN_MSIOF3_SS1, FN_DU2_DG0, FN_LCDOUT8, FN_PWM1_B,
  361. FN_SCIFA1_RXD, FN_AD_DI, FN_RX1,
  362. FN_DU2_EXODDF_DU2_ODDF_DISP_CDE, FN_QCPV_QDE,
  363. FN_SCIFA1_TXD, FN_AD_DO, FN_TX1, FN_DU2_DG1,
  364. FN_LCDOUT9, FN_SCIFA1_CTS_N, FN_AD_CLK,
  365. FN_CTS1_N, FN_MSIOF3_RXD, FN_DU0_DOTCLKOUT, FN_QCLK,
  366. FN_SCIFA1_RTS_N, FN_AD_NCS_N, FN_RTS1_N,
  367. FN_MSIOF3_TXD, FN_DU1_DOTCLKOUT, FN_QSTVB_QVE,
  368. FN_HRTS0_N_C,
  369. /* IPSR15 */
  370. FN_SCIFA2_SCK, FN_FMCLK, FN_SCK2, FN_MSIOF3_SCK, FN_DU2_DG7,
  371. FN_LCDOUT15, FN_SCIF_CLK_B, FN_SCIFA2_RXD, FN_FMIN,
  372. FN_TX2, FN_DU2_DB0, FN_LCDOUT16, FN_IIC2_SCL, FN_I2C2_SCL,
  373. FN_SCIFA2_TXD, FN_BPFCLK, FN_RX2, FN_DU2_DB1, FN_LCDOUT17,
  374. FN_IIC2_SDA, FN_I2C2_SDA, FN_HSCK0, FN_TS_SDEN0,
  375. FN_DU2_DG4, FN_LCDOUT12, FN_HCTS0_N_C, FN_HRX0,
  376. FN_DU2_DB2, FN_LCDOUT18, FN_HTX0, FN_DU2_DB3,
  377. FN_LCDOUT19, FN_HCTS0_N, FN_SSI_SCK9, FN_DU2_DB4,
  378. FN_LCDOUT20, FN_HRTS0_N, FN_SSI_WS9, FN_DU2_DB5,
  379. FN_LCDOUT21, FN_MSIOF0_SCK, FN_TS_SDAT0, FN_ADICLK,
  380. FN_DU2_DB6, FN_LCDOUT22, FN_MSIOF0_SYNC, FN_TS_SCK0,
  381. FN_SSI_SCK2, FN_ADIDATA, FN_DU2_DB7, FN_LCDOUT23,
  382. FN_HRX0_C, FN_MSIOF0_SS1, FN_ADICHS0,
  383. FN_DU2_DG5, FN_LCDOUT13, FN_MSIOF0_TXD, FN_ADICHS1,
  384. FN_DU2_DG6, FN_LCDOUT14,
  385. /* IPSR16 */
  386. FN_MSIOF0_SS2, FN_AUDIO_CLKOUT, FN_ADICHS2,
  387. FN_DU2_DISP, FN_QPOLA, FN_HTX0_C, FN_SCIFA2_TXD_B,
  388. FN_MSIOF0_RXD, FN_TS_SPSYNC0, FN_SSI_WS2,
  389. FN_ADICS_SAMP, FN_DU2_CDE, FN_QPOLB, FN_SCIFA2_RXD_B,
  390. FN_USB1_PWEN, FN_AUDIO_CLKOUT_D, FN_USB1_OVC,
  391. FN_TCLK1_B,
  392. FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
  393. FN_SEL_SCIF1_4,
  394. FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2,
  395. FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1, FN_SEL_SCIFB2_2,
  396. FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1, FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
  397. FN_SEL_SCIFB1_4,
  398. FN_SEL_SCIFB1_5, FN_SEL_SCIFB1_6,
  399. FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2, FN_SEL_SCIFA1_3,
  400. FN_SEL_SCIF0_0, FN_SEL_SCIF0_1,
  401. FN_SEL_SCFA_0, FN_SEL_SCFA_1,
  402. FN_SEL_SOF1_0, FN_SEL_SOF1_1,
  403. FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2,
  404. FN_SEL_SSI6_0, FN_SEL_SSI6_1,
  405. FN_SEL_SSI5_0, FN_SEL_SSI5_1, FN_SEL_SSI5_2,
  406. FN_SEL_VI3_0, FN_SEL_VI3_1,
  407. FN_SEL_VI2_0, FN_SEL_VI2_1,
  408. FN_SEL_VI1_0, FN_SEL_VI1_1,
  409. FN_SEL_VI0_0, FN_SEL_VI0_1,
  410. FN_SEL_TSIF1_0, FN_SEL_TSIF1_1, FN_SEL_TSIF1_2,
  411. FN_SEL_LBS_0, FN_SEL_LBS_1,
  412. FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
  413. FN_SEL_SOF3_0, FN_SEL_SOF3_1,
  414. FN_SEL_SOF0_0, FN_SEL_SOF0_1,
  415. FN_SEL_TMU1_0, FN_SEL_TMU1_1,
  416. FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
  417. FN_SEL_SCIFCLK_0, FN_SEL_SCIFCLK_1,
  418. FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
  419. FN_SEL_CANCLK_0, FN_SEL_CANCLK_1,
  420. FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1, FN_SEL_SCIFA2_2,
  421. FN_SEL_CAN1_0, FN_SEL_CAN1_1,
  422. FN_SEL_SCIF2_0, FN_SEL_SCIF2_1,
  423. FN_SEL_ADI_0, FN_SEL_ADI_1,
  424. FN_SEL_SSP_0, FN_SEL_SSP_1,
  425. FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2, FN_SEL_FM_3,
  426. FN_SEL_FM_4, FN_SEL_FM_5, FN_SEL_FM_6,
  427. FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2, FN_SEL_HSCIF0_3,
  428. FN_SEL_HSCIF0_4, FN_SEL_HSCIF0_5,
  429. FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2,
  430. FN_SEL_SIM_0, FN_SEL_SIM_1, FN_SEL_SIM_2,
  431. FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2,
  432. FN_SEL_IICDVFS_0, FN_SEL_IICDVFS_1,
  433. FN_SEL_IIC0_0, FN_SEL_IIC0_1,
  434. FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2,
  435. FN_SEL_IIC2_0, FN_SEL_IIC2_1, FN_SEL_IIC2_2, FN_SEL_IIC2_3,
  436. FN_SEL_IIC2_4,
  437. FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2,
  438. FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
  439. FN_SEL_I2C2_4,
  440. FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2,
  441. PINMUX_FUNCTION_END,
  442. PINMUX_MARK_BEGIN,
  443. VI1_DATA7_VI1_B7_MARK,
  444. USB0_PWEN_MARK, USB0_OVC_VBUS_MARK,
  445. USB2_PWEN_MARK, USB2_OVC_MARK, AVS1_MARK, AVS2_MARK,
  446. DU_DOTCLKIN0_MARK, DU_DOTCLKIN2_MARK,
  447. D0_MARK, MSIOF3_SCK_B_MARK, VI3_DATA0_MARK, VI0_G4_MARK, VI0_G4_B_MARK,
  448. D1_MARK, MSIOF3_SYNC_B_MARK, VI3_DATA1_MARK, VI0_G5_MARK,
  449. VI0_G5_B_MARK, D2_MARK, MSIOF3_RXD_B_MARK, VI3_DATA2_MARK,
  450. VI0_G6_MARK, VI0_G6_B_MARK, D3_MARK, MSIOF3_TXD_B_MARK,
  451. VI3_DATA3_MARK, VI0_G7_MARK, VI0_G7_B_MARK, D4_MARK,
  452. SCIFB1_RXD_F_MARK, SCIFB0_RXD_C_MARK, VI3_DATA4_MARK,
  453. VI0_R0_MARK, VI0_R0_B_MARK, RX0_B_MARK, D5_MARK,
  454. SCIFB1_TXD_F_MARK, SCIFB0_TXD_C_MARK, VI3_DATA5_MARK,
  455. VI0_R1_MARK, VI0_R1_B_MARK, TX0_B_MARK, D6_MARK,
  456. IIC2_SCL_C_MARK, VI3_DATA6_MARK, VI0_R2_MARK, VI0_R2_B_MARK,
  457. I2C2_SCL_C_MARK, D7_MARK, AD_DI_B_MARK, IIC2_SDA_C_MARK,
  458. VI3_DATA7_MARK, VI0_R3_MARK, VI0_R3_B_MARK, I2C2_SDA_C_MARK, TCLK1_MARK,
  459. D8_MARK, SCIFA1_SCK_C_MARK, AVB_TXD0_MARK,
  460. VI0_G0_MARK, VI0_G0_B_MARK, VI2_DATA0_VI2_B0_MARK,
  461. D9_MARK, SCIFA1_RXD_C_MARK, AVB_TXD1_MARK,
  462. VI0_G1_MARK, VI0_G1_B_MARK, VI2_DATA1_VI2_B1_MARK, D10_MARK,
  463. SCIFA1_TXD_C_MARK, AVB_TXD2_MARK,
  464. VI0_G2_MARK, VI0_G2_B_MARK, VI2_DATA2_VI2_B2_MARK, D11_MARK,
  465. SCIFA1_CTS_N_C_MARK, AVB_TXD3_MARK,
  466. VI0_G3_MARK, VI0_G3_B_MARK, VI2_DATA3_VI2_B3_MARK,
  467. D12_MARK, SCIFA1_RTS_N_C_MARK, AVB_TXD4_MARK,
  468. VI0_HSYNC_N_MARK, VI0_HSYNC_N_B_MARK, VI2_DATA4_VI2_B4_MARK,
  469. D13_MARK, AVB_TXD5_MARK, VI0_VSYNC_N_MARK,
  470. VI0_VSYNC_N_B_MARK, VI2_DATA5_VI2_B5_MARK, D14_MARK,
  471. SCIFB1_RXD_C_MARK, AVB_TXD6_MARK, RX1_B_MARK,
  472. VI0_CLKENB_MARK, VI0_CLKENB_B_MARK, VI2_DATA6_VI2_B6_MARK,
  473. D15_MARK, SCIFB1_TXD_C_MARK, AVB_TXD7_MARK, TX1_B_MARK,
  474. VI0_FIELD_MARK, VI0_FIELD_B_MARK, VI2_DATA7_VI2_B7_MARK,
  475. A0_MARK, PWM3_MARK, A1_MARK, PWM4_MARK,
  476. A2_MARK, PWM5_MARK, MSIOF1_SS1_B_MARK, A3_MARK,
  477. PWM6_MARK, MSIOF1_SS2_B_MARK, A4_MARK, MSIOF1_TXD_B_MARK,
  478. TPU0TO0_MARK, A5_MARK, SCIFA1_TXD_B_MARK, TPU0TO1_MARK,
  479. A6_MARK, SCIFA1_RTS_N_B_MARK, TPU0TO2_MARK, A7_MARK,
  480. SCIFA1_SCK_B_MARK, AUDIO_CLKOUT_B_MARK, TPU0TO3_MARK,
  481. A8_MARK, SCIFA1_RXD_B_MARK, SSI_SCK5_B_MARK, VI0_R4_MARK,
  482. VI0_R4_B_MARK, SCIFB2_RXD_C_MARK, RX2_B_MARK, VI2_DATA0_VI2_B0_B_MARK,
  483. A9_MARK, SCIFA1_CTS_N_B_MARK, SSI_WS5_B_MARK, VI0_R5_MARK,
  484. VI0_R5_B_MARK, SCIFB2_TXD_C_MARK, TX2_B_MARK, VI2_DATA1_VI2_B1_B_MARK,
  485. A10_MARK, SSI_SDATA5_B_MARK, MSIOF2_SYNC_MARK, VI0_R6_MARK,
  486. VI0_R6_B_MARK, VI2_DATA2_VI2_B2_B_MARK,
  487. A11_MARK, SCIFB2_CTS_N_B_MARK, MSIOF2_SCK_MARK, VI1_R0_MARK,
  488. VI1_R0_B_MARK, VI2_G0_MARK, VI2_DATA3_VI2_B3_B_MARK,
  489. A12_MARK, SCIFB2_RXD_B_MARK, MSIOF2_TXD_MARK, VI1_R1_MARK,
  490. VI1_R1_B_MARK, VI2_G1_MARK, VI2_DATA4_VI2_B4_B_MARK,
  491. A13_MARK, SCIFB2_RTS_N_B_MARK, EX_WAIT2_MARK,
  492. MSIOF2_RXD_MARK, VI1_R2_MARK, VI1_R2_B_MARK, VI2_G2_MARK,
  493. VI2_DATA5_VI2_B5_B_MARK, A14_MARK, SCIFB2_TXD_B_MARK,
  494. ATACS11_N_MARK, MSIOF2_SS1_MARK, A15_MARK, SCIFB2_SCK_B_MARK,
  495. ATARD1_N_MARK, MSIOF2_SS2_MARK, A16_MARK, ATAWR1_N_MARK,
  496. A17_MARK, AD_DO_B_MARK, ATADIR1_N_MARK, A18_MARK,
  497. AD_CLK_B_MARK, ATAG1_N_MARK, A19_MARK, AD_NCS_N_B_MARK,
  498. ATACS01_N_MARK, EX_WAIT0_B_MARK, A20_MARK, SPCLK_MARK,
  499. VI1_R3_MARK, VI1_R3_B_MARK, VI2_G4_MARK,
  500. A21_MARK, MOSI_IO0_MARK, VI1_R4_MARK, VI1_R4_B_MARK, VI2_G5_MARK,
  501. A22_MARK, MISO_IO1_MARK, VI1_R5_MARK, VI1_R5_B_MARK,
  502. VI2_G6_MARK, A23_MARK, IO2_MARK, VI1_G7_MARK,
  503. VI1_G7_B_MARK, VI2_G7_MARK, A24_MARK, IO3_MARK,
  504. VI1_R7_MARK, VI1_R7_B_MARK, VI2_CLKENB_MARK,
  505. VI2_CLKENB_B_MARK, A25_MARK, SSL_MARK, VI1_G6_MARK,
  506. VI1_G6_B_MARK, VI2_FIELD_MARK, VI2_FIELD_B_MARK, CS0_N_MARK,
  507. VI1_R6_MARK, VI1_R6_B_MARK, VI2_G3_MARK, MSIOF0_SS2_B_MARK,
  508. CS1_N_A26_MARK, SPEEDIN_MARK, VI0_R7_MARK, VI0_R7_B_MARK,
  509. VI2_CLK_MARK, VI2_CLK_B_MARK, EX_CS0_N_MARK, HRX1_B_MARK,
  510. VI1_G5_MARK, VI1_G5_B_MARK, VI2_R0_MARK, HTX0_B_MARK,
  511. MSIOF0_SS1_B_MARK, EX_CS1_N_MARK, GPS_CLK_MARK,
  512. HCTS1_N_B_MARK, VI1_FIELD_MARK, VI1_FIELD_B_MARK,
  513. VI2_R1_MARK, EX_CS2_N_MARK, GPS_SIGN_MARK, HRTS1_N_B_MARK,
  514. VI3_CLKENB_MARK, VI1_G0_MARK, VI1_G0_B_MARK, VI2_R2_MARK,
  515. EX_CS3_N_MARK, GPS_MAG_MARK, VI3_FIELD_MARK,
  516. VI1_G1_MARK, VI1_G1_B_MARK, VI2_R3_MARK,
  517. EX_CS4_N_MARK, MSIOF1_SCK_B_MARK, VI3_HSYNC_N_MARK,
  518. VI2_HSYNC_N_MARK, IIC1_SCL_MARK, VI2_HSYNC_N_B_MARK,
  519. INTC_EN0_N_MARK, I2C1_SCL_MARK, EX_CS5_N_MARK, CAN0_RX_MARK,
  520. MSIOF1_RXD_B_MARK, VI3_VSYNC_N_MARK, VI1_G2_MARK,
  521. VI1_G2_B_MARK, VI2_R4_MARK, IIC1_SDA_MARK, INTC_EN1_N_MARK,
  522. I2C1_SDA_MARK, BS_N_MARK, IETX_MARK, HTX1_B_MARK,
  523. CAN1_TX_MARK, DRACK0_MARK, IETX_C_MARK, RD_N_MARK,
  524. CAN0_TX_MARK, SCIFA0_SCK_B_MARK, RD_WR_N_MARK, VI1_G3_MARK,
  525. VI1_G3_B_MARK, VI2_R5_MARK, SCIFA0_RXD_B_MARK,
  526. INTC_IRQ4_N_MARK, WE0_N_MARK, IECLK_MARK, CAN_CLK_MARK,
  527. VI2_VSYNC_N_MARK, SCIFA0_TXD_B_MARK, VI2_VSYNC_N_B_MARK,
  528. WE1_N_MARK, IERX_MARK, CAN1_RX_MARK, VI1_G4_MARK,
  529. VI1_G4_B_MARK, VI2_R6_MARK, SCIFA0_CTS_N_B_MARK,
  530. IERX_C_MARK, EX_WAIT0_MARK, IRQ3_MARK, INTC_IRQ3_N_MARK,
  531. VI3_CLK_MARK, SCIFA0_RTS_N_B_MARK, HRX0_B_MARK,
  532. MSIOF0_SCK_B_MARK, DREQ0_N_MARK, VI1_HSYNC_N_MARK,
  533. VI1_HSYNC_N_B_MARK, VI2_R7_MARK, SSI_SCK78_C_MARK,
  534. SSI_WS78_B_MARK,
  535. DACK0_MARK, IRQ0_MARK, INTC_IRQ0_N_MARK, SSI_SCK6_B_MARK,
  536. VI1_VSYNC_N_MARK, VI1_VSYNC_N_B_MARK, SSI_WS78_C_MARK,
  537. DREQ1_N_MARK, VI1_CLKENB_MARK, VI1_CLKENB_B_MARK,
  538. SSI_SDATA7_C_MARK, SSI_SCK78_B_MARK, DACK1_MARK, IRQ1_MARK,
  539. INTC_IRQ1_N_MARK, SSI_WS6_B_MARK, SSI_SDATA8_C_MARK,
  540. DREQ2_N_MARK, HSCK1_B_MARK, HCTS0_N_B_MARK,
  541. MSIOF0_TXD_B_MARK, DACK2_MARK, IRQ2_MARK, INTC_IRQ2_N_MARK,
  542. SSI_SDATA6_B_MARK, HRTS0_N_B_MARK, MSIOF0_RXD_B_MARK,
  543. ETH_CRS_DV_MARK, STP_ISCLK_0_B_MARK,
  544. TS_SDEN0_D_MARK, GLO_Q0_C_MARK, IIC2_SCL_E_MARK,
  545. I2C2_SCL_E_MARK, ETH_RX_ER_MARK,
  546. STP_ISD_0_B_MARK, TS_SPSYNC0_D_MARK, GLO_Q1_C_MARK,
  547. IIC2_SDA_E_MARK, I2C2_SDA_E_MARK, ETH_RXD0_MARK,
  548. STP_ISEN_0_B_MARK, TS_SDAT0_D_MARK, GLO_I0_C_MARK,
  549. SCIFB1_SCK_G_MARK, SCK1_E_MARK, ETH_RXD1_MARK,
  550. HRX0_E_MARK, STP_ISSYNC_0_B_MARK,
  551. TS_SCK0_D_MARK, GLO_I1_C_MARK, SCIFB1_RXD_G_MARK,
  552. RX1_E_MARK, ETH_LINK_MARK, HTX0_E_MARK,
  553. STP_IVCXO27_0_B_MARK, SCIFB1_TXD_G_MARK, TX1_E_MARK,
  554. ETH_REF_CLK_MARK, HCTS0_N_E_MARK,
  555. STP_IVCXO27_1_B_MARK, HRX0_F_MARK,
  556. ETH_MDIO_MARK, HRTS0_N_E_MARK,
  557. SIM0_D_C_MARK, HCTS0_N_F_MARK, ETH_TXD1_MARK,
  558. HTX0_F_MARK, BPFCLK_G_MARK,
  559. ETH_TX_EN_MARK, SIM0_CLK_C_MARK,
  560. HRTS0_N_F_MARK, ETH_MAGIC_MARK,
  561. SIM0_RST_C_MARK, ETH_TXD0_MARK,
  562. STP_ISCLK_1_B_MARK, TS_SDEN1_C_MARK, GLO_SCLK_C_MARK,
  563. ETH_MDC_MARK, STP_ISD_1_B_MARK,
  564. TS_SPSYNC1_C_MARK, GLO_SDATA_C_MARK, PWM0_MARK,
  565. SCIFA2_SCK_C_MARK, STP_ISEN_1_B_MARK, TS_SDAT1_C_MARK,
  566. GLO_SS_C_MARK, PWM1_MARK, SCIFA2_TXD_C_MARK,
  567. STP_ISSYNC_1_B_MARK, TS_SCK1_C_MARK, GLO_RFON_C_MARK,
  568. PCMOE_N_MARK, PWM2_MARK, PWMFSW0_MARK, SCIFA2_RXD_C_MARK,
  569. PCMWE_N_MARK, IECLK_C_MARK, DU_DOTCLKIN1_MARK,
  570. AUDIO_CLKC_MARK, AUDIO_CLKOUT_C_MARK, VI0_CLK_MARK,
  571. ATACS00_N_MARK, AVB_RXD1_MARK,
  572. VI0_DATA0_VI0_B0_MARK, ATACS10_N_MARK, AVB_RXD2_MARK,
  573. VI0_DATA1_VI0_B1_MARK, ATARD0_N_MARK, AVB_RXD3_MARK,
  574. VI0_DATA2_VI0_B2_MARK, ATAWR0_N_MARK,
  575. AVB_RXD4_MARK, VI0_DATA3_VI0_B3_MARK, ATADIR0_N_MARK,
  576. AVB_RXD5_MARK, VI0_DATA4_VI0_B4_MARK, ATAG0_N_MARK,
  577. AVB_RXD6_MARK, VI0_DATA5_VI0_B5_MARK, EX_WAIT1_MARK,
  578. AVB_RXD7_MARK, VI0_DATA6_VI0_B6_MARK, AVB_RX_ER_MARK,
  579. VI0_DATA7_VI0_B7_MARK, AVB_RX_CLK_MARK,
  580. VI1_CLK_MARK, AVB_RX_DV_MARK,
  581. VI1_DATA0_VI1_B0_MARK, SCIFA1_SCK_D_MARK,
  582. AVB_CRS_MARK, VI1_DATA1_VI1_B1_MARK,
  583. SCIFA1_RXD_D_MARK, AVB_MDC_MARK,
  584. VI1_DATA2_VI1_B2_MARK, SCIFA1_TXD_D_MARK, AVB_MDIO_MARK,
  585. VI1_DATA3_VI1_B3_MARK, SCIFA1_CTS_N_D_MARK,
  586. AVB_GTX_CLK_MARK, VI1_DATA4_VI1_B4_MARK, SCIFA1_RTS_N_D_MARK,
  587. AVB_MAGIC_MARK, VI1_DATA5_VI1_B5_MARK,
  588. AVB_PHY_INT_MARK, VI1_DATA6_VI1_B6_MARK, AVB_GTXREFCLK_MARK,
  589. SD0_CLK_MARK, VI1_DATA0_VI1_B0_B_MARK, SD0_CMD_MARK,
  590. SCIFB1_SCK_B_MARK, VI1_DATA1_VI1_B1_B_MARK,
  591. SD0_DAT0_MARK, SCIFB1_RXD_B_MARK, VI1_DATA2_VI1_B2_B_MARK,
  592. SD0_DAT1_MARK, SCIFB1_TXD_B_MARK, VI1_DATA3_VI1_B3_B_MARK,
  593. SD0_DAT2_MARK, SCIFB1_CTS_N_B_MARK, VI1_DATA4_VI1_B4_B_MARK,
  594. SD0_DAT3_MARK, SCIFB1_RTS_N_B_MARK, VI1_DATA5_VI1_B5_B_MARK,
  595. SD0_CD_MARK, MMC0_D6_MARK, TS_SDEN0_B_MARK, USB0_EXTP_MARK,
  596. GLO_SCLK_MARK, VI1_DATA6_VI1_B6_B_MARK, IIC1_SCL_B_MARK,
  597. I2C1_SCL_B_MARK, VI2_DATA6_VI2_B6_B_MARK, SD0_WP_MARK,
  598. MMC0_D7_MARK, TS_SPSYNC0_B_MARK, USB0_IDIN_MARK,
  599. GLO_SDATA_MARK, VI1_DATA7_VI1_B7_B_MARK, IIC1_SDA_B_MARK,
  600. I2C1_SDA_B_MARK, VI2_DATA7_VI2_B7_B_MARK, SD1_CLK_MARK,
  601. AVB_TX_EN_MARK, SD1_CMD_MARK,
  602. AVB_TX_ER_MARK, SCIFB0_SCK_B_MARK,
  603. SD1_DAT0_MARK, AVB_TX_CLK_MARK,
  604. SCIFB0_RXD_B_MARK, SD1_DAT1_MARK, AVB_LINK_MARK,
  605. SCIFB0_TXD_B_MARK, SD1_DAT2_MARK,
  606. AVB_COL_MARK, SCIFB0_CTS_N_B_MARK,
  607. SD1_DAT3_MARK, AVB_RXD0_MARK,
  608. SCIFB0_RTS_N_B_MARK, SD1_CD_MARK, MMC1_D6_MARK,
  609. TS_SDEN1_MARK, USB1_EXTP_MARK, GLO_SS_MARK, VI0_CLK_B_MARK,
  610. IIC2_SCL_D_MARK, I2C2_SCL_D_MARK, SIM0_CLK_B_MARK,
  611. VI3_CLK_B_MARK,
  612. SD1_WP_MARK, MMC1_D7_MARK, TS_SPSYNC1_MARK, USB1_IDIN_MARK,
  613. GLO_RFON_MARK, VI1_CLK_B_MARK, IIC2_SDA_D_MARK, I2C2_SDA_D_MARK,
  614. SIM0_D_B_MARK, SD2_CLK_MARK, MMC0_CLK_MARK, SIM0_CLK_MARK,
  615. VI0_DATA0_VI0_B0_B_MARK, TS_SDEN0_C_MARK, GLO_SCLK_B_MARK,
  616. VI3_DATA0_B_MARK, SD2_CMD_MARK, MMC0_CMD_MARK, SIM0_D_MARK,
  617. VI0_DATA1_VI0_B1_B_MARK, SCIFB1_SCK_E_MARK, SCK1_D_MARK,
  618. TS_SPSYNC0_C_MARK, GLO_SDATA_B_MARK, VI3_DATA1_B_MARK,
  619. SD2_DAT0_MARK, MMC0_D0_MARK, FMCLK_B_MARK,
  620. VI0_DATA2_VI0_B2_B_MARK, SCIFB1_RXD_E_MARK, RX1_D_MARK,
  621. TS_SDAT0_C_MARK, GLO_SS_B_MARK, VI3_DATA2_B_MARK,
  622. SD2_DAT1_MARK, MMC0_D1_MARK, FMIN_B_MARK,
  623. VI0_DATA3_VI0_B3_B_MARK, SCIFB1_TXD_E_MARK, TX1_D_MARK,
  624. TS_SCK0_C_MARK, GLO_RFON_B_MARK, VI3_DATA3_B_MARK,
  625. SD2_DAT2_MARK, MMC0_D2_MARK, BPFCLK_B_MARK,
  626. VI0_DATA4_VI0_B4_B_MARK, HRX0_D_MARK, TS_SDEN1_B_MARK,
  627. GLO_Q0_B_MARK, VI3_DATA4_B_MARK, SD2_DAT3_MARK,
  628. MMC0_D3_MARK, SIM0_RST_MARK, VI0_DATA5_VI0_B5_B_MARK,
  629. HTX0_D_MARK, TS_SPSYNC1_B_MARK, GLO_Q1_B_MARK,
  630. VI3_DATA5_B_MARK, SD2_CD_MARK, MMC0_D4_MARK,
  631. TS_SDAT0_B_MARK, USB2_EXTP_MARK, GLO_I0_MARK,
  632. VI0_DATA6_VI0_B6_B_MARK, HCTS0_N_D_MARK, TS_SDAT1_B_MARK,
  633. GLO_I0_B_MARK, VI3_DATA6_B_MARK,
  634. SD2_WP_MARK, MMC0_D5_MARK, TS_SCK0_B_MARK, USB2_IDIN_MARK,
  635. GLO_I1_MARK, VI0_DATA7_VI0_B7_B_MARK, HRTS0_N_D_MARK,
  636. TS_SCK1_B_MARK, GLO_I1_B_MARK, VI3_DATA7_B_MARK,
  637. SD3_CLK_MARK, MMC1_CLK_MARK, SD3_CMD_MARK, MMC1_CMD_MARK,
  638. MTS_N_MARK, SD3_DAT0_MARK, MMC1_D0_MARK, STM_N_MARK,
  639. SD3_DAT1_MARK, MMC1_D1_MARK, MDATA_MARK, SD3_DAT2_MARK,
  640. MMC1_D2_MARK, SDATA_MARK, SD3_DAT3_MARK, MMC1_D3_MARK,
  641. SCKZ_MARK, SD3_CD_MARK, MMC1_D4_MARK, TS_SDAT1_MARK,
  642. VSP_MARK, GLO_Q0_MARK, SIM0_RST_B_MARK, SD3_WP_MARK,
  643. MMC1_D5_MARK, TS_SCK1_MARK, GLO_Q1_MARK, FMIN_C_MARK,
  644. FMIN_E_MARK, FMIN_F_MARK,
  645. MLB_CLK_MARK, IIC2_SCL_B_MARK, I2C2_SCL_B_MARK,
  646. MLB_SIG_MARK, SCIFB1_RXD_D_MARK, RX1_C_MARK, IIC2_SDA_B_MARK,
  647. I2C2_SDA_B_MARK, MLB_DAT_MARK,
  648. SCIFB1_TXD_D_MARK, TX1_C_MARK, BPFCLK_C_MARK,
  649. SSI_SCK0129_MARK, CAN_CLK_B_MARK,
  650. MOUT0_MARK,
  651. SSI_WS0129_MARK, CAN0_TX_B_MARK, MOUT1_MARK,
  652. SSI_SDATA0_MARK, CAN0_RX_B_MARK, MOUT2_MARK,
  653. SSI_SDATA1_MARK, CAN1_TX_B_MARK, MOUT5_MARK,
  654. SSI_SDATA2_MARK, CAN1_RX_B_MARK, SSI_SCK1_MARK, MOUT6_MARK,
  655. SSI_SCK34_MARK, STP_OPWM_0_MARK, SCIFB0_SCK_MARK,
  656. MSIOF1_SCK_MARK, CAN_DEBUG_HW_TRIGGER_MARK, SSI_WS34_MARK,
  657. STP_IVCXO27_0_MARK, SCIFB0_RXD_MARK, MSIOF1_SYNC_MARK,
  658. CAN_STEP0_MARK, SSI_SDATA3_MARK, STP_ISCLK_0_MARK,
  659. SCIFB0_TXD_MARK, MSIOF1_SS1_MARK, CAN_TXCLK_MARK,
  660. SSI_SCK4_MARK, STP_ISD_0_MARK, SCIFB0_CTS_N_MARK,
  661. MSIOF1_SS2_MARK, SSI_SCK5_C_MARK, CAN_DEBUGOUT0_MARK,
  662. SSI_WS4_MARK, STP_ISEN_0_MARK, SCIFB0_RTS_N_MARK,
  663. MSIOF1_TXD_MARK, SSI_WS5_C_MARK, CAN_DEBUGOUT1_MARK,
  664. SSI_SDATA4_MARK, STP_ISSYNC_0_MARK, MSIOF1_RXD_MARK,
  665. CAN_DEBUGOUT2_MARK, SSI_SCK5_MARK, SCIFB1_SCK_MARK,
  666. IERX_B_MARK, DU2_EXHSYNC_DU2_HSYNC_MARK, QSTH_QHS_MARK,
  667. CAN_DEBUGOUT3_MARK, SSI_WS5_MARK, SCIFB1_RXD_MARK,
  668. IECLK_B_MARK, DU2_EXVSYNC_DU2_VSYNC_MARK, QSTB_QHE_MARK,
  669. CAN_DEBUGOUT4_MARK,
  670. SSI_SDATA5_MARK, SCIFB1_TXD_MARK, IETX_B_MARK, DU2_DR2_MARK,
  671. LCDOUT2_MARK, CAN_DEBUGOUT5_MARK, SSI_SCK6_MARK,
  672. SCIFB1_CTS_N_MARK, BPFCLK_D_MARK,
  673. DU2_DR3_MARK, LCDOUT3_MARK, CAN_DEBUGOUT6_MARK,
  674. BPFCLK_F_MARK, SSI_WS6_MARK,
  675. SCIFB1_RTS_N_MARK, CAN0_TX_D_MARK, DU2_DR4_MARK,
  676. LCDOUT4_MARK, CAN_DEBUGOUT7_MARK, SSI_SDATA6_MARK,
  677. FMIN_D_MARK, DU2_DR5_MARK, LCDOUT5_MARK,
  678. CAN_DEBUGOUT8_MARK, SSI_SCK78_MARK, STP_IVCXO27_1_MARK,
  679. SCK1_MARK, SCIFA1_SCK_MARK, DU2_DR6_MARK, LCDOUT6_MARK,
  680. CAN_DEBUGOUT9_MARK, SSI_WS78_MARK, STP_ISCLK_1_MARK,
  681. SCIFB2_SCK_MARK, SCIFA2_CTS_N_MARK, DU2_DR7_MARK,
  682. LCDOUT7_MARK, CAN_DEBUGOUT10_MARK, SSI_SDATA7_MARK,
  683. STP_ISD_1_MARK, SCIFB2_RXD_MARK, SCIFA2_RTS_N_MARK,
  684. TCLK2_MARK, QSTVA_QVS_MARK, CAN_DEBUGOUT11_MARK,
  685. BPFCLK_E_MARK, SSI_SDATA7_B_MARK,
  686. FMIN_G_MARK, SSI_SDATA8_MARK,
  687. STP_ISEN_1_MARK, SCIFB2_TXD_MARK, CAN0_TX_C_MARK,
  688. CAN_DEBUGOUT12_MARK, SSI_SDATA8_B_MARK, SSI_SDATA9_MARK,
  689. STP_ISSYNC_1_MARK, SCIFB2_CTS_N_MARK, SSI_WS1_MARK,
  690. SSI_SDATA5_C_MARK, CAN_DEBUGOUT13_MARK, AUDIO_CLKA_MARK,
  691. SCIFB2_RTS_N_MARK, CAN_DEBUGOUT14_MARK,
  692. AUDIO_CLKB_MARK, SCIF_CLK_MARK, CAN0_RX_D_MARK,
  693. DVC_MUTE_MARK, CAN0_RX_C_MARK, CAN_DEBUGOUT15_MARK,
  694. REMOCON_MARK, SCIFA0_SCK_MARK, HSCK1_MARK, SCK0_MARK,
  695. MSIOF3_SS2_MARK, DU2_DG2_MARK, LCDOUT10_MARK, IIC1_SDA_C_MARK,
  696. I2C1_SDA_C_MARK, SCIFA0_RXD_MARK, HRX1_MARK, RX0_MARK,
  697. DU2_DR0_MARK, LCDOUT0_MARK, SCIFA0_TXD_MARK, HTX1_MARK,
  698. TX0_MARK, DU2_DR1_MARK, LCDOUT1_MARK, SCIFA0_CTS_N_MARK,
  699. HCTS1_N_MARK, CTS0_N_MARK, MSIOF3_SYNC_MARK, DU2_DG3_MARK,
  700. LCDOUT11_MARK, PWM0_B_MARK, IIC1_SCL_C_MARK, I2C1_SCL_C_MARK,
  701. SCIFA0_RTS_N_MARK, HRTS1_N_MARK, RTS0_N_MARK,
  702. MSIOF3_SS1_MARK, DU2_DG0_MARK, LCDOUT8_MARK, PWM1_B_MARK,
  703. SCIFA1_RXD_MARK, AD_DI_MARK, RX1_MARK,
  704. DU2_EXODDF_DU2_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK,
  705. SCIFA1_TXD_MARK, AD_DO_MARK, TX1_MARK, DU2_DG1_MARK,
  706. LCDOUT9_MARK, SCIFA1_CTS_N_MARK, AD_CLK_MARK,
  707. CTS1_N_MARK, MSIOF3_RXD_MARK, DU0_DOTCLKOUT_MARK, QCLK_MARK,
  708. SCIFA1_RTS_N_MARK, AD_NCS_N_MARK, RTS1_N_MARK,
  709. MSIOF3_TXD_MARK, DU1_DOTCLKOUT_MARK, QSTVB_QVE_MARK,
  710. HRTS0_N_C_MARK,
  711. SCIFA2_SCK_MARK, FMCLK_MARK, SCK2_MARK, MSIOF3_SCK_MARK, DU2_DG7_MARK,
  712. LCDOUT15_MARK, SCIF_CLK_B_MARK, SCIFA2_RXD_MARK, FMIN_MARK,
  713. TX2_MARK, DU2_DB0_MARK, LCDOUT16_MARK, IIC2_SCL_MARK, I2C2_SCL_MARK,
  714. SCIFA2_TXD_MARK, BPFCLK_MARK, RX2_MARK, DU2_DB1_MARK, LCDOUT17_MARK,
  715. IIC2_SDA_MARK, I2C2_SDA_MARK, HSCK0_MARK, TS_SDEN0_MARK,
  716. DU2_DG4_MARK, LCDOUT12_MARK, HCTS0_N_C_MARK, HRX0_MARK,
  717. DU2_DB2_MARK, LCDOUT18_MARK, HTX0_MARK, DU2_DB3_MARK,
  718. LCDOUT19_MARK, HCTS0_N_MARK, SSI_SCK9_MARK, DU2_DB4_MARK,
  719. LCDOUT20_MARK, HRTS0_N_MARK, SSI_WS9_MARK, DU2_DB5_MARK,
  720. LCDOUT21_MARK, MSIOF0_SCK_MARK, TS_SDAT0_MARK, ADICLK_MARK,
  721. DU2_DB6_MARK, LCDOUT22_MARK, MSIOF0_SYNC_MARK, TS_SCK0_MARK,
  722. SSI_SCK2_MARK, ADIDATA_MARK, DU2_DB7_MARK, LCDOUT23_MARK,
  723. HRX0_C_MARK, MSIOF0_SS1_MARK, ADICHS0_MARK,
  724. DU2_DG5_MARK, LCDOUT13_MARK, MSIOF0_TXD_MARK, ADICHS1_MARK,
  725. DU2_DG6_MARK, LCDOUT14_MARK,
  726. MSIOF0_SS2_MARK, AUDIO_CLKOUT_MARK, ADICHS2_MARK,
  727. DU2_DISP_MARK, QPOLA_MARK, HTX0_C_MARK, SCIFA2_TXD_B_MARK,
  728. MSIOF0_RXD_MARK, TS_SPSYNC0_MARK, SSI_WS2_MARK,
  729. ADICS_SAMP_MARK, DU2_CDE_MARK, QPOLB_MARK, SCIFA2_RXD_B_MARK,
  730. USB1_PWEN_MARK, AUDIO_CLKOUT_D_MARK, USB1_OVC_MARK,
  731. TCLK1_B_MARK,
  732. PINMUX_MARK_END,
  733. };
  734. static const u16 pinmux_data[] = {
  735. PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
  736. PINMUX_DATA(VI1_DATA7_VI1_B7_MARK, FN_VI1_DATA7_VI1_B7),
  737. PINMUX_DATA(USB0_PWEN_MARK, FN_USB0_PWEN),
  738. PINMUX_DATA(USB0_OVC_VBUS_MARK, FN_USB0_OVC_VBUS),
  739. PINMUX_DATA(USB2_PWEN_MARK, FN_USB2_PWEN),
  740. PINMUX_DATA(USB2_OVC_MARK, FN_USB2_OVC),
  741. PINMUX_DATA(AVS1_MARK, FN_AVS1),
  742. PINMUX_DATA(AVS2_MARK, FN_AVS2),
  743. PINMUX_DATA(DU_DOTCLKIN0_MARK, FN_DU_DOTCLKIN0),
  744. PINMUX_DATA(DU_DOTCLKIN2_MARK, FN_DU_DOTCLKIN2),
  745. PINMUX_IPSR_DATA(IP0_2_0, D0),
  746. PINMUX_IPSR_MODSEL_DATA(IP0_2_0, MSIOF3_SCK_B, SEL_SOF3_1),
  747. PINMUX_IPSR_MODSEL_DATA(IP0_2_0, VI3_DATA0, SEL_VI3_0),
  748. PINMUX_IPSR_MODSEL_DATA(IP0_2_0, VI0_G4, SEL_VI0_0),
  749. PINMUX_IPSR_MODSEL_DATA(IP0_2_0, VI0_G4_B, SEL_VI0_1),
  750. PINMUX_IPSR_DATA(IP0_5_3, D1),
  751. PINMUX_IPSR_MODSEL_DATA(IP0_5_3, MSIOF3_SYNC_B, SEL_SOF3_1),
  752. PINMUX_IPSR_MODSEL_DATA(IP0_5_3, VI3_DATA1, SEL_VI3_0),
  753. PINMUX_IPSR_MODSEL_DATA(IP0_5_3, VI0_G5, SEL_VI0_0),
  754. PINMUX_IPSR_MODSEL_DATA(IP0_5_3, VI0_G5_B, SEL_VI0_1),
  755. PINMUX_IPSR_DATA(IP0_8_6, D2),
  756. PINMUX_IPSR_MODSEL_DATA(IP0_8_6, MSIOF3_RXD_B, SEL_SOF3_1),
  757. PINMUX_IPSR_MODSEL_DATA(IP0_8_6, VI3_DATA2, SEL_VI3_0),
  758. PINMUX_IPSR_MODSEL_DATA(IP0_8_6, VI0_G6, SEL_VI0_0),
  759. PINMUX_IPSR_MODSEL_DATA(IP0_8_6, VI0_G6_B, SEL_VI0_1),
  760. PINMUX_IPSR_DATA(IP0_11_9, D3),
  761. PINMUX_IPSR_MODSEL_DATA(IP0_11_9, MSIOF3_TXD_B, SEL_SOF3_1),
  762. PINMUX_IPSR_MODSEL_DATA(IP0_11_9, VI3_DATA3, SEL_VI3_0),
  763. PINMUX_IPSR_MODSEL_DATA(IP0_11_9, VI0_G7, SEL_VI0_0),
  764. PINMUX_IPSR_MODSEL_DATA(IP0_11_9, VI0_G7_B, SEL_VI0_1),
  765. PINMUX_IPSR_DATA(IP0_15_12, D4),
  766. PINMUX_IPSR_MODSEL_DATA(IP0_15_12, SCIFB1_RXD_F, SEL_SCIFB1_5),
  767. PINMUX_IPSR_MODSEL_DATA(IP0_15_12, SCIFB0_RXD_C, SEL_SCIFB_2),
  768. PINMUX_IPSR_MODSEL_DATA(IP0_15_12, VI3_DATA4, SEL_VI3_0),
  769. PINMUX_IPSR_MODSEL_DATA(IP0_15_12, VI0_R0, SEL_VI0_0),
  770. PINMUX_IPSR_MODSEL_DATA(IP0_15_12, VI0_R0_B, SEL_VI0_1),
  771. PINMUX_IPSR_MODSEL_DATA(IP0_15_12, RX0_B, SEL_SCIF0_1),
  772. PINMUX_IPSR_DATA(IP0_19_16, D5),
  773. PINMUX_IPSR_MODSEL_DATA(IP0_19_16, SCIFB1_TXD_F, SEL_SCIFB1_5),
  774. PINMUX_IPSR_MODSEL_DATA(IP0_19_16, SCIFB0_TXD_C, SEL_SCIFB_2),
  775. PINMUX_IPSR_MODSEL_DATA(IP0_19_16, VI3_DATA5, SEL_VI3_0),
  776. PINMUX_IPSR_MODSEL_DATA(IP0_19_16, VI0_R1, SEL_VI0_0),
  777. PINMUX_IPSR_MODSEL_DATA(IP0_19_16, VI0_R1_B, SEL_VI0_1),
  778. PINMUX_IPSR_MODSEL_DATA(IP0_19_16, TX0_B, SEL_SCIF0_1),
  779. PINMUX_IPSR_DATA(IP0_22_20, D6),
  780. PINMUX_IPSR_MODSEL_DATA(IP0_22_20, IIC2_SCL_C, SEL_IIC2_2),
  781. PINMUX_IPSR_MODSEL_DATA(IP0_22_20, VI3_DATA6, SEL_VI3_0),
  782. PINMUX_IPSR_MODSEL_DATA(IP0_22_20, VI0_R2, SEL_VI0_0),
  783. PINMUX_IPSR_MODSEL_DATA(IP0_22_20, VI0_R2_B, SEL_VI0_1),
  784. PINMUX_IPSR_MODSEL_DATA(IP0_22_20, I2C2_SCL_C, SEL_I2C2_2),
  785. PINMUX_IPSR_DATA(IP0_26_23, D7),
  786. PINMUX_IPSR_MODSEL_DATA(IP0_26_23, AD_DI_B, SEL_ADI_1),
  787. PINMUX_IPSR_MODSEL_DATA(IP0_26_23, IIC2_SDA_C, SEL_IIC2_2),
  788. PINMUX_IPSR_MODSEL_DATA(IP0_26_23, VI3_DATA7, SEL_VI3_0),
  789. PINMUX_IPSR_MODSEL_DATA(IP0_26_23, VI0_R3, SEL_VI0_0),
  790. PINMUX_IPSR_MODSEL_DATA(IP0_26_23, VI0_R3_B, SEL_VI0_1),
  791. PINMUX_IPSR_MODSEL_DATA(IP0_26_23, I2C2_SDA_C, SEL_I2C2_2),
  792. PINMUX_IPSR_MODSEL_DATA(IP0_26_23, TCLK1, SEL_TMU1_0),
  793. PINMUX_IPSR_DATA(IP0_30_27, D8),
  794. PINMUX_IPSR_MODSEL_DATA(IP0_30_27, SCIFA1_SCK_C, SEL_SCIFA1_2),
  795. PINMUX_IPSR_DATA(IP0_30_27, AVB_TXD0),
  796. PINMUX_IPSR_MODSEL_DATA(IP0_30_27, VI0_G0, SEL_VI0_0),
  797. PINMUX_IPSR_MODSEL_DATA(IP0_30_27, VI0_G0_B, SEL_VI0_1),
  798. PINMUX_IPSR_MODSEL_DATA(IP0_30_27, VI2_DATA0_VI2_B0, SEL_VI2_0),
  799. PINMUX_IPSR_DATA(IP1_3_0, D9),
  800. PINMUX_IPSR_MODSEL_DATA(IP1_3_0, SCIFA1_RXD_C, SEL_SCIFA1_2),
  801. PINMUX_IPSR_DATA(IP1_3_0, AVB_TXD1),
  802. PINMUX_IPSR_MODSEL_DATA(IP1_3_0, VI0_G1, SEL_VI0_0),
  803. PINMUX_IPSR_MODSEL_DATA(IP1_3_0, VI0_G1_B, SEL_VI0_1),
  804. PINMUX_IPSR_MODSEL_DATA(IP1_3_0, VI2_DATA1_VI2_B1, SEL_VI2_0),
  805. PINMUX_IPSR_DATA(IP1_7_4, D10),
  806. PINMUX_IPSR_MODSEL_DATA(IP1_7_4, SCIFA1_TXD_C, SEL_SCIFA1_2),
  807. PINMUX_IPSR_DATA(IP1_7_4, AVB_TXD2),
  808. PINMUX_IPSR_MODSEL_DATA(IP1_7_4, VI0_G2, SEL_VI0_0),
  809. PINMUX_IPSR_MODSEL_DATA(IP1_7_4, VI0_G2_B, SEL_VI0_1),
  810. PINMUX_IPSR_MODSEL_DATA(IP1_7_4, VI2_DATA2_VI2_B2, SEL_VI2_0),
  811. PINMUX_IPSR_DATA(IP1_11_8, D11),
  812. PINMUX_IPSR_MODSEL_DATA(IP1_11_8, SCIFA1_CTS_N_C, SEL_SCIFA1_2),
  813. PINMUX_IPSR_DATA(IP1_11_8, AVB_TXD3),
  814. PINMUX_IPSR_MODSEL_DATA(IP1_11_8, VI0_G3, SEL_VI0_0),
  815. PINMUX_IPSR_MODSEL_DATA(IP1_11_8, VI0_G3_B, SEL_VI0_1),
  816. PINMUX_IPSR_MODSEL_DATA(IP1_11_8, VI2_DATA3_VI2_B3, SEL_VI2_0),
  817. PINMUX_IPSR_DATA(IP1_14_12, D12),
  818. PINMUX_IPSR_MODSEL_DATA(IP1_14_12, SCIFA1_RTS_N_C, SEL_SCIFA1_2),
  819. PINMUX_IPSR_DATA(IP1_14_12, AVB_TXD4),
  820. PINMUX_IPSR_MODSEL_DATA(IP1_14_12, VI0_HSYNC_N, SEL_VI0_0),
  821. PINMUX_IPSR_MODSEL_DATA(IP1_14_12, VI0_HSYNC_N_B, SEL_VI0_1),
  822. PINMUX_IPSR_MODSEL_DATA(IP1_14_12, VI2_DATA4_VI2_B4, SEL_VI2_0),
  823. PINMUX_IPSR_DATA(IP1_17_15, D13),
  824. PINMUX_IPSR_DATA(IP1_17_15, AVB_TXD5),
  825. PINMUX_IPSR_MODSEL_DATA(IP1_17_15, VI0_VSYNC_N, SEL_VI0_0),
  826. PINMUX_IPSR_MODSEL_DATA(IP1_17_15, VI0_VSYNC_N_B, SEL_VI0_1),
  827. PINMUX_IPSR_MODSEL_DATA(IP1_17_15, VI2_DATA5_VI2_B5, SEL_VI2_0),
  828. PINMUX_IPSR_DATA(IP1_21_18, D14),
  829. PINMUX_IPSR_MODSEL_DATA(IP1_21_18, SCIFB1_RXD_C, SEL_SCIFB1_2),
  830. PINMUX_IPSR_DATA(IP1_21_18, AVB_TXD6),
  831. PINMUX_IPSR_MODSEL_DATA(IP1_21_18, RX1_B, SEL_SCIF1_1),
  832. PINMUX_IPSR_MODSEL_DATA(IP1_21_18, VI0_CLKENB, SEL_VI0_0),
  833. PINMUX_IPSR_MODSEL_DATA(IP1_21_18, VI0_CLKENB_B, SEL_VI0_1),
  834. PINMUX_IPSR_MODSEL_DATA(IP1_21_18, VI2_DATA6_VI2_B6, SEL_VI2_0),
  835. PINMUX_IPSR_DATA(IP1_25_22, D15),
  836. PINMUX_IPSR_MODSEL_DATA(IP1_25_22, SCIFB1_TXD_C, SEL_SCIFB1_2),
  837. PINMUX_IPSR_DATA(IP1_25_22, AVB_TXD7),
  838. PINMUX_IPSR_MODSEL_DATA(IP1_25_22, TX1_B, SEL_SCIF1_1),
  839. PINMUX_IPSR_MODSEL_DATA(IP1_25_22, VI0_FIELD, SEL_VI0_0),
  840. PINMUX_IPSR_MODSEL_DATA(IP1_25_22, VI0_FIELD_B, SEL_VI0_1),
  841. PINMUX_IPSR_MODSEL_DATA(IP1_25_22, VI2_DATA7_VI2_B7, SEL_VI2_0),
  842. PINMUX_IPSR_DATA(IP1_27_26, A0),
  843. PINMUX_IPSR_DATA(IP1_27_26, PWM3),
  844. PINMUX_IPSR_DATA(IP1_29_28, A1),
  845. PINMUX_IPSR_DATA(IP1_29_28, PWM4),
  846. PINMUX_IPSR_DATA(IP2_2_0, A2),
  847. PINMUX_IPSR_DATA(IP2_2_0, PWM5),
  848. PINMUX_IPSR_MODSEL_DATA(IP2_2_0, MSIOF1_SS1_B, SEL_SOF1_1),
  849. PINMUX_IPSR_DATA(IP2_5_3, A3),
  850. PINMUX_IPSR_DATA(IP2_5_3, PWM6),
  851. PINMUX_IPSR_MODSEL_DATA(IP2_5_3, MSIOF1_SS2_B, SEL_SOF1_1),
  852. PINMUX_IPSR_DATA(IP2_8_6, A4),
  853. PINMUX_IPSR_MODSEL_DATA(IP2_8_6, MSIOF1_TXD_B, SEL_SOF1_1),
  854. PINMUX_IPSR_DATA(IP2_8_6, TPU0TO0),
  855. PINMUX_IPSR_DATA(IP2_11_9, A5),
  856. PINMUX_IPSR_MODSEL_DATA(IP2_11_9, SCIFA1_TXD_B, SEL_SCIFA1_1),
  857. PINMUX_IPSR_DATA(IP2_11_9, TPU0TO1),
  858. PINMUX_IPSR_DATA(IP2_14_12, A6),
  859. PINMUX_IPSR_MODSEL_DATA(IP2_14_12, SCIFA1_RTS_N_B, SEL_SCIFA1_1),
  860. PINMUX_IPSR_DATA(IP2_14_12, TPU0TO2),
  861. PINMUX_IPSR_DATA(IP2_17_15, A7),
  862. PINMUX_IPSR_MODSEL_DATA(IP2_17_15, SCIFA1_SCK_B, SEL_SCIFA1_1),
  863. PINMUX_IPSR_DATA(IP2_17_15, AUDIO_CLKOUT_B),
  864. PINMUX_IPSR_DATA(IP2_17_15, TPU0TO3),
  865. PINMUX_IPSR_DATA(IP2_21_18, A8),
  866. PINMUX_IPSR_MODSEL_DATA(IP2_21_18, SCIFA1_RXD_B, SEL_SCIFA1_1),
  867. PINMUX_IPSR_MODSEL_DATA(IP2_21_18, SSI_SCK5_B, SEL_SSI5_1),
  868. PINMUX_IPSR_MODSEL_DATA(IP2_21_18, VI0_R4, SEL_VI0_0),
  869. PINMUX_IPSR_MODSEL_DATA(IP2_21_18, VI0_R4_B, SEL_VI0_1),
  870. PINMUX_IPSR_MODSEL_DATA(IP2_21_18, SCIFB2_RXD_C, SEL_SCIFB2_2),
  871. PINMUX_IPSR_MODSEL_DATA(IP2_21_18, RX2_B, SEL_SCIF2_1),
  872. PINMUX_IPSR_MODSEL_DATA(IP2_21_18, VI2_DATA0_VI2_B0_B, SEL_VI2_1),
  873. PINMUX_IPSR_DATA(IP2_25_22, A9),
  874. PINMUX_IPSR_MODSEL_DATA(IP2_25_22, SCIFA1_CTS_N_B, SEL_SCIFA1_1),
  875. PINMUX_IPSR_MODSEL_DATA(IP2_25_22, SSI_WS5_B, SEL_SSI5_1),
  876. PINMUX_IPSR_MODSEL_DATA(IP2_25_22, VI0_R5, SEL_VI0_0),
  877. PINMUX_IPSR_MODSEL_DATA(IP2_25_22, VI0_R5_B, SEL_VI0_1),
  878. PINMUX_IPSR_MODSEL_DATA(IP2_25_22, SCIFB2_TXD_C, SEL_SCIFB2_2),
  879. PINMUX_IPSR_MODSEL_DATA(IP2_25_22, TX2_B, SEL_SCIF2_1),
  880. PINMUX_IPSR_MODSEL_DATA(IP2_25_22, VI2_DATA1_VI2_B1_B, SEL_VI2_1),
  881. PINMUX_IPSR_DATA(IP2_28_26, A10),
  882. PINMUX_IPSR_MODSEL_DATA(IP2_28_26, SSI_SDATA5_B, SEL_SSI5_1),
  883. PINMUX_IPSR_DATA(IP2_28_26, MSIOF2_SYNC),
  884. PINMUX_IPSR_MODSEL_DATA(IP2_28_26, VI0_R6, SEL_VI0_0),
  885. PINMUX_IPSR_MODSEL_DATA(IP2_28_26, VI0_R6_B, SEL_VI0_1),
  886. PINMUX_IPSR_MODSEL_DATA(IP2_28_26, VI2_DATA2_VI2_B2_B, SEL_VI2_1),
  887. PINMUX_IPSR_DATA(IP3_3_0, A11),
  888. PINMUX_IPSR_MODSEL_DATA(IP3_3_0, SCIFB2_CTS_N_B, SEL_SCIFB2_1),
  889. PINMUX_IPSR_DATA(IP3_3_0, MSIOF2_SCK),
  890. PINMUX_IPSR_MODSEL_DATA(IP3_3_0, VI1_R0, SEL_VI1_0),
  891. PINMUX_IPSR_MODSEL_DATA(IP3_3_0, VI1_R0_B, SEL_VI1_1),
  892. PINMUX_IPSR_DATA(IP3_3_0, VI2_G0),
  893. PINMUX_IPSR_MODSEL_DATA(IP3_3_0, VI2_DATA3_VI2_B3_B, SEL_VI2_1),
  894. PINMUX_IPSR_DATA(IP3_7_4, A12),
  895. PINMUX_IPSR_MODSEL_DATA(IP3_7_4, SCIFB2_RXD_B, SEL_SCIFB2_1),
  896. PINMUX_IPSR_DATA(IP3_7_4, MSIOF2_TXD),
  897. PINMUX_IPSR_MODSEL_DATA(IP3_7_4, VI1_R1, SEL_VI1_0),
  898. PINMUX_IPSR_MODSEL_DATA(IP3_7_4, VI1_R1_B, SEL_VI1_1),
  899. PINMUX_IPSR_DATA(IP3_7_4, VI2_G1),
  900. PINMUX_IPSR_MODSEL_DATA(IP3_7_4, VI2_DATA4_VI2_B4_B, SEL_VI2_1),
  901. PINMUX_IPSR_DATA(IP3_11_8, A13),
  902. PINMUX_IPSR_MODSEL_DATA(IP3_11_8, SCIFB2_RTS_N_B, SEL_SCIFB2_1),
  903. PINMUX_IPSR_DATA(IP3_11_8, EX_WAIT2),
  904. PINMUX_IPSR_DATA(IP3_11_8, MSIOF2_RXD),
  905. PINMUX_IPSR_MODSEL_DATA(IP3_11_8, VI1_R2, SEL_VI1_0),
  906. PINMUX_IPSR_MODSEL_DATA(IP3_11_8, VI1_R2_B, SEL_VI1_1),
  907. PINMUX_IPSR_DATA(IP3_11_8, VI2_G2),
  908. PINMUX_IPSR_MODSEL_DATA(IP3_11_8, VI2_DATA5_VI2_B5_B, SEL_VI2_1),
  909. PINMUX_IPSR_DATA(IP3_14_12, A14),
  910. PINMUX_IPSR_MODSEL_DATA(IP3_14_12, SCIFB2_TXD_B, SEL_SCIFB2_1),
  911. PINMUX_IPSR_DATA(IP3_14_12, ATACS11_N),
  912. PINMUX_IPSR_DATA(IP3_14_12, MSIOF2_SS1),
  913. PINMUX_IPSR_DATA(IP3_17_15, A15),
  914. PINMUX_IPSR_MODSEL_DATA(IP3_17_15, SCIFB2_SCK_B, SEL_SCIFB2_1),
  915. PINMUX_IPSR_DATA(IP3_17_15, ATARD1_N),
  916. PINMUX_IPSR_DATA(IP3_17_15, MSIOF2_SS2),
  917. PINMUX_IPSR_DATA(IP3_19_18, A16),
  918. PINMUX_IPSR_DATA(IP3_19_18, ATAWR1_N),
  919. PINMUX_IPSR_DATA(IP3_22_20, A17),
  920. PINMUX_IPSR_MODSEL_DATA(IP3_22_20, AD_DO_B, SEL_ADI_1),
  921. PINMUX_IPSR_DATA(IP3_22_20, ATADIR1_N),
  922. PINMUX_IPSR_DATA(IP3_25_23, A18),
  923. PINMUX_IPSR_MODSEL_DATA(IP3_25_23, AD_CLK_B, SEL_ADI_1),
  924. PINMUX_IPSR_DATA(IP3_25_23, ATAG1_N),
  925. PINMUX_IPSR_DATA(IP3_28_26, A19),
  926. PINMUX_IPSR_MODSEL_DATA(IP3_28_26, AD_NCS_N_B, SEL_ADI_1),
  927. PINMUX_IPSR_DATA(IP3_28_26, ATACS01_N),
  928. PINMUX_IPSR_MODSEL_DATA(IP3_28_26, EX_WAIT0_B, SEL_LBS_1),
  929. PINMUX_IPSR_DATA(IP3_31_29, A20),
  930. PINMUX_IPSR_DATA(IP3_31_29, SPCLK),
  931. PINMUX_IPSR_MODSEL_DATA(IP3_31_29, VI1_R3, SEL_VI1_0),
  932. PINMUX_IPSR_MODSEL_DATA(IP3_31_29, VI1_R3_B, SEL_VI1_1),
  933. PINMUX_IPSR_DATA(IP3_31_29, VI2_G4),
  934. PINMUX_IPSR_DATA(IP4_2_0, A21),
  935. PINMUX_IPSR_DATA(IP4_2_0, MOSI_IO0),
  936. PINMUX_IPSR_MODSEL_DATA(IP4_2_0, VI1_R4, SEL_VI1_0),
  937. PINMUX_IPSR_MODSEL_DATA(IP4_2_0, VI1_R4_B, SEL_VI1_1),
  938. PINMUX_IPSR_DATA(IP4_2_0, VI2_G5),
  939. PINMUX_IPSR_DATA(IP4_5_3, A22),
  940. PINMUX_IPSR_DATA(IP4_5_3, MISO_IO1),
  941. PINMUX_IPSR_MODSEL_DATA(IP4_5_3, VI1_R5, SEL_VI1_0),
  942. PINMUX_IPSR_MODSEL_DATA(IP4_5_3, VI1_R5_B, SEL_VI1_1),
  943. PINMUX_IPSR_DATA(IP4_5_3, VI2_G6),
  944. PINMUX_IPSR_DATA(IP4_8_6, A23),
  945. PINMUX_IPSR_DATA(IP4_8_6, IO2),
  946. PINMUX_IPSR_MODSEL_DATA(IP4_8_6, VI1_G7, SEL_VI1_0),
  947. PINMUX_IPSR_MODSEL_DATA(IP4_8_6, VI1_G7_B, SEL_VI1_1),
  948. PINMUX_IPSR_DATA(IP4_8_6, VI2_G7),
  949. PINMUX_IPSR_DATA(IP4_11_9, A24),
  950. PINMUX_IPSR_DATA(IP4_11_9, IO3),
  951. PINMUX_IPSR_MODSEL_DATA(IP4_11_9, VI1_R7, SEL_VI1_0),
  952. PINMUX_IPSR_MODSEL_DATA(IP4_11_9, VI1_R7_B, SEL_VI1_1),
  953. PINMUX_IPSR_MODSEL_DATA(IP4_11_9, VI2_CLKENB, SEL_VI2_0),
  954. PINMUX_IPSR_MODSEL_DATA(IP4_11_9, VI2_CLKENB_B, SEL_VI2_1),
  955. PINMUX_IPSR_DATA(IP4_14_12, A25),
  956. PINMUX_IPSR_DATA(IP4_14_12, SSL),
  957. PINMUX_IPSR_MODSEL_DATA(IP4_14_12, VI1_G6, SEL_VI1_0),
  958. PINMUX_IPSR_MODSEL_DATA(IP4_14_12, VI1_G6_B, SEL_VI1_1),
  959. PINMUX_IPSR_MODSEL_DATA(IP4_14_12, VI2_FIELD, SEL_VI2_0),
  960. PINMUX_IPSR_MODSEL_DATA(IP4_14_12, VI2_FIELD_B, SEL_VI2_1),
  961. PINMUX_IPSR_DATA(IP4_17_15, CS0_N),
  962. PINMUX_IPSR_MODSEL_DATA(IP4_17_15, VI1_R6, SEL_VI1_0),
  963. PINMUX_IPSR_MODSEL_DATA(IP4_17_15, VI1_R6_B, SEL_VI1_1),
  964. PINMUX_IPSR_DATA(IP4_17_15, VI2_G3),
  965. PINMUX_IPSR_MODSEL_DATA(IP4_17_15, MSIOF0_SS2_B, SEL_SOF0_1),
  966. PINMUX_IPSR_DATA(IP4_20_18, CS1_N_A26),
  967. PINMUX_IPSR_DATA(IP4_20_18, SPEEDIN),
  968. PINMUX_IPSR_MODSEL_DATA(IP4_20_18, VI0_R7, SEL_VI0_0),
  969. PINMUX_IPSR_MODSEL_DATA(IP4_20_18, VI0_R7_B, SEL_VI0_1),
  970. PINMUX_IPSR_MODSEL_DATA(IP4_20_18, VI2_CLK, SEL_VI2_0),
  971. PINMUX_IPSR_MODSEL_DATA(IP4_20_18, VI2_CLK_B, SEL_VI2_1),
  972. PINMUX_IPSR_DATA(IP4_23_21, EX_CS0_N),
  973. PINMUX_IPSR_MODSEL_DATA(IP4_23_21, HRX1_B, SEL_HSCIF1_1),
  974. PINMUX_IPSR_MODSEL_DATA(IP4_23_21, VI1_G5, SEL_VI1_0),
  975. PINMUX_IPSR_MODSEL_DATA(IP4_23_21, VI1_G5_B, SEL_VI1_1),
  976. PINMUX_IPSR_DATA(IP4_23_21, VI2_R0),
  977. PINMUX_IPSR_MODSEL_DATA(IP4_23_21, HTX0_B, SEL_HSCIF0_1),
  978. PINMUX_IPSR_MODSEL_DATA(IP4_23_21, MSIOF0_SS1_B, SEL_SOF0_1),
  979. PINMUX_IPSR_DATA(IP4_26_24, EX_CS1_N),
  980. PINMUX_IPSR_DATA(IP4_26_24, GPS_CLK),
  981. PINMUX_IPSR_MODSEL_DATA(IP4_26_24, HCTS1_N_B, SEL_HSCIF1_1),
  982. PINMUX_IPSR_MODSEL_DATA(IP4_26_24, VI1_FIELD, SEL_VI1_0),
  983. PINMUX_IPSR_MODSEL_DATA(IP4_26_24, VI1_FIELD_B, SEL_VI1_1),
  984. PINMUX_IPSR_DATA(IP4_26_24, VI2_R1),
  985. PINMUX_IPSR_DATA(IP4_29_27, EX_CS2_N),
  986. PINMUX_IPSR_DATA(IP4_29_27, GPS_SIGN),
  987. PINMUX_IPSR_MODSEL_DATA(IP4_29_27, HRTS1_N_B, SEL_HSCIF1_1),
  988. PINMUX_IPSR_DATA(IP4_29_27, VI3_CLKENB),
  989. PINMUX_IPSR_MODSEL_DATA(IP4_29_27, VI1_G0, SEL_VI1_0),
  990. PINMUX_IPSR_MODSEL_DATA(IP4_29_27, VI1_G0_B, SEL_VI1_1),
  991. PINMUX_IPSR_DATA(IP4_29_27, VI2_R2),
  992. PINMUX_IPSR_DATA(IP5_2_0, EX_CS3_N),
  993. PINMUX_IPSR_DATA(IP5_2_0, GPS_MAG),
  994. PINMUX_IPSR_DATA(IP5_2_0, VI3_FIELD),
  995. PINMUX_IPSR_MODSEL_DATA(IP5_2_0, VI1_G1, SEL_VI1_0),
  996. PINMUX_IPSR_MODSEL_DATA(IP5_2_0, VI1_G1_B, SEL_VI1_1),
  997. PINMUX_IPSR_DATA(IP5_2_0, VI2_R3),
  998. PINMUX_IPSR_DATA(IP5_5_3, EX_CS4_N),
  999. PINMUX_IPSR_MODSEL_DATA(IP5_5_3, MSIOF1_SCK_B, SEL_SOF1_1),
  1000. PINMUX_IPSR_DATA(IP5_5_3, VI3_HSYNC_N),
  1001. PINMUX_IPSR_MODSEL_DATA(IP5_5_3, VI2_HSYNC_N, SEL_VI2_0),
  1002. PINMUX_IPSR_MODSEL_DATA(IP5_5_3, IIC1_SCL, SEL_IIC1_0),
  1003. PINMUX_IPSR_MODSEL_DATA(IP5_5_3, VI2_HSYNC_N_B, SEL_VI2_1),
  1004. PINMUX_IPSR_DATA(IP5_5_3, INTC_EN0_N),
  1005. PINMUX_IPSR_MODSEL_DATA(IP5_5_3, I2C1_SCL, SEL_I2C1_0),
  1006. PINMUX_IPSR_DATA(IP5_9_6, EX_CS5_N),
  1007. PINMUX_IPSR_MODSEL_DATA(IP5_9_6, CAN0_RX, SEL_CAN0_0),
  1008. PINMUX_IPSR_MODSEL_DATA(IP5_9_6, MSIOF1_RXD_B, SEL_SOF1_1),
  1009. PINMUX_IPSR_DATA(IP5_9_6, VI3_VSYNC_N),
  1010. PINMUX_IPSR_MODSEL_DATA(IP5_9_6, VI1_G2, SEL_VI1_0),
  1011. PINMUX_IPSR_MODSEL_DATA(IP5_9_6, VI1_G2_B, SEL_VI1_1),
  1012. PINMUX_IPSR_DATA(IP5_9_6, VI2_R4),
  1013. PINMUX_IPSR_MODSEL_DATA(IP5_9_6, IIC1_SDA, SEL_IIC1_0),
  1014. PINMUX_IPSR_DATA(IP5_9_6, INTC_EN1_N),
  1015. PINMUX_IPSR_MODSEL_DATA(IP5_9_6, I2C1_SDA, SEL_I2C1_0),
  1016. PINMUX_IPSR_DATA(IP5_12_10, BS_N),
  1017. PINMUX_IPSR_MODSEL_DATA(IP5_12_10, IETX, SEL_IEB_0),
  1018. PINMUX_IPSR_MODSEL_DATA(IP5_12_10, HTX1_B, SEL_HSCIF1_1),
  1019. PINMUX_IPSR_MODSEL_DATA(IP5_12_10, CAN1_TX, SEL_CAN1_0),
  1020. PINMUX_IPSR_DATA(IP5_12_10, DRACK0),
  1021. PINMUX_IPSR_MODSEL_DATA(IP5_12_10, IETX_C, SEL_IEB_2),
  1022. PINMUX_IPSR_DATA(IP5_14_13, RD_N),
  1023. PINMUX_IPSR_MODSEL_DATA(IP5_14_13, CAN0_TX, SEL_CAN0_0),
  1024. PINMUX_IPSR_MODSEL_DATA(IP5_14_13, SCIFA0_SCK_B, SEL_SCFA_1),
  1025. PINMUX_IPSR_DATA(IP5_17_15, RD_WR_N),
  1026. PINMUX_IPSR_MODSEL_DATA(IP5_17_15, VI1_G3, SEL_VI1_0),
  1027. PINMUX_IPSR_MODSEL_DATA(IP5_17_15, VI1_G3_B, SEL_VI1_1),
  1028. PINMUX_IPSR_DATA(IP5_17_15, VI2_R5),
  1029. PINMUX_IPSR_MODSEL_DATA(IP5_17_15, SCIFA0_RXD_B, SEL_SCFA_1),
  1030. PINMUX_IPSR_DATA(IP5_17_15, INTC_IRQ4_N),
  1031. PINMUX_IPSR_DATA(IP5_20_18, WE0_N),
  1032. PINMUX_IPSR_MODSEL_DATA(IP5_20_18, IECLK, SEL_IEB_0),
  1033. PINMUX_IPSR_MODSEL_DATA(IP5_20_18, CAN_CLK, SEL_CANCLK_0),
  1034. PINMUX_IPSR_MODSEL_DATA(IP5_20_18, VI2_VSYNC_N, SEL_VI2_0),
  1035. PINMUX_IPSR_MODSEL_DATA(IP5_20_18, SCIFA0_TXD_B, SEL_SCFA_1),
  1036. PINMUX_IPSR_MODSEL_DATA(IP5_20_18, VI2_VSYNC_N_B, SEL_VI2_1),
  1037. PINMUX_IPSR_DATA(IP5_23_21, WE1_N),
  1038. PINMUX_IPSR_MODSEL_DATA(IP5_23_21, IERX, SEL_IEB_0),
  1039. PINMUX_IPSR_MODSEL_DATA(IP5_23_21, CAN1_RX, SEL_CAN1_0),
  1040. PINMUX_IPSR_MODSEL_DATA(IP5_23_21, VI1_G4, SEL_VI1_0),
  1041. PINMUX_IPSR_MODSEL_DATA(IP5_23_21, VI1_G4_B, SEL_VI1_1),
  1042. PINMUX_IPSR_DATA(IP5_23_21, VI2_R6),
  1043. PINMUX_IPSR_MODSEL_DATA(IP5_23_21, SCIFA0_CTS_N_B, SEL_SCFA_1),
  1044. PINMUX_IPSR_MODSEL_DATA(IP5_23_21, IERX_C, SEL_IEB_2),
  1045. PINMUX_IPSR_MODSEL_DATA(IP5_26_24, EX_WAIT0, SEL_LBS_0),
  1046. PINMUX_IPSR_DATA(IP5_26_24, IRQ3),
  1047. PINMUX_IPSR_DATA(IP5_26_24, INTC_IRQ3_N),
  1048. PINMUX_IPSR_MODSEL_DATA(IP5_26_24, VI3_CLK, SEL_VI3_0),
  1049. PINMUX_IPSR_MODSEL_DATA(IP5_26_24, SCIFA0_RTS_N_B, SEL_SCFA_1),
  1050. PINMUX_IPSR_MODSEL_DATA(IP5_26_24, HRX0_B, SEL_HSCIF0_1),
  1051. PINMUX_IPSR_MODSEL_DATA(IP5_26_24, MSIOF0_SCK_B, SEL_SOF0_1),
  1052. PINMUX_IPSR_DATA(IP5_29_27, DREQ0_N),
  1053. PINMUX_IPSR_MODSEL_DATA(IP5_29_27, VI1_HSYNC_N, SEL_VI1_0),
  1054. PINMUX_IPSR_MODSEL_DATA(IP5_29_27, VI1_HSYNC_N_B, SEL_VI1_1),
  1055. PINMUX_IPSR_DATA(IP5_29_27, VI2_R7),
  1056. PINMUX_IPSR_MODSEL_DATA(IP5_29_27, SSI_SCK78_C, SEL_SSI7_2),
  1057. PINMUX_IPSR_MODSEL_DATA(IP5_29_27, SSI_WS78_B, SEL_SSI7_1),
  1058. PINMUX_IPSR_DATA(IP6_2_0, DACK0),
  1059. PINMUX_IPSR_DATA(IP6_2_0, IRQ0),
  1060. PINMUX_IPSR_DATA(IP6_2_0, INTC_IRQ0_N),
  1061. PINMUX_IPSR_MODSEL_DATA(IP6_2_0, SSI_SCK6_B, SEL_SSI6_1),
  1062. PINMUX_IPSR_MODSEL_DATA(IP6_2_0, VI1_VSYNC_N, SEL_VI1_0),
  1063. PINMUX_IPSR_MODSEL_DATA(IP6_2_0, VI1_VSYNC_N_B, SEL_VI1_1),
  1064. PINMUX_IPSR_MODSEL_DATA(IP6_2_0, SSI_WS78_C, SEL_SSI7_2),
  1065. PINMUX_IPSR_DATA(IP6_5_3, DREQ1_N),
  1066. PINMUX_IPSR_MODSEL_DATA(IP6_5_3, VI1_CLKENB, SEL_VI1_0),
  1067. PINMUX_IPSR_MODSEL_DATA(IP6_5_3, VI1_CLKENB_B, SEL_VI1_1),
  1068. PINMUX_IPSR_MODSEL_DATA(IP6_5_3, SSI_SDATA7_C, SEL_SSI7_2),
  1069. PINMUX_IPSR_MODSEL_DATA(IP6_5_3, SSI_SCK78_B, SEL_SSI7_1),
  1070. PINMUX_IPSR_DATA(IP6_8_6, DACK1),
  1071. PINMUX_IPSR_DATA(IP6_8_6, IRQ1),
  1072. PINMUX_IPSR_DATA(IP6_8_6, INTC_IRQ1_N),
  1073. PINMUX_IPSR_MODSEL_DATA(IP6_8_6, SSI_WS6_B, SEL_SSI6_1),
  1074. PINMUX_IPSR_MODSEL_DATA(IP6_8_6, SSI_SDATA8_C, SEL_SSI8_2),
  1075. PINMUX_IPSR_DATA(IP6_10_9, DREQ2_N),
  1076. PINMUX_IPSR_MODSEL_DATA(IP6_10_9, HSCK1_B, SEL_HSCIF1_1),
  1077. PINMUX_IPSR_MODSEL_DATA(IP6_10_9, HCTS0_N_B, SEL_HSCIF0_1),
  1078. PINMUX_IPSR_MODSEL_DATA(IP6_10_9, MSIOF0_TXD_B, SEL_SOF0_1),
  1079. PINMUX_IPSR_DATA(IP6_13_11, DACK2),
  1080. PINMUX_IPSR_DATA(IP6_13_11, IRQ2),
  1081. PINMUX_IPSR_DATA(IP6_13_11, INTC_IRQ2_N),
  1082. PINMUX_IPSR_MODSEL_DATA(IP6_13_11, SSI_SDATA6_B, SEL_SSI6_1),
  1083. PINMUX_IPSR_MODSEL_DATA(IP6_13_11, HRTS0_N_B, SEL_HSCIF0_1),
  1084. PINMUX_IPSR_MODSEL_DATA(IP6_13_11, MSIOF0_RXD_B, SEL_SOF0_1),
  1085. PINMUX_IPSR_DATA(IP6_16_14, ETH_CRS_DV),
  1086. PINMUX_IPSR_MODSEL_DATA(IP6_16_14, STP_ISCLK_0_B, SEL_SSP_1),
  1087. PINMUX_IPSR_MODSEL_DATA(IP6_16_14, TS_SDEN0_D, SEL_TSIF0_3),
  1088. PINMUX_IPSR_MODSEL_DATA(IP6_16_14, GLO_Q0_C, SEL_GPS_2),
  1089. PINMUX_IPSR_MODSEL_DATA(IP6_16_14, IIC2_SCL_E, SEL_IIC2_4),
  1090. PINMUX_IPSR_MODSEL_DATA(IP6_16_14, I2C2_SCL_E, SEL_I2C2_4),
  1091. PINMUX_IPSR_DATA(IP6_19_17, ETH_RX_ER),
  1092. PINMUX_IPSR_MODSEL_DATA(IP6_19_17, STP_ISD_0_B, SEL_SSP_1),
  1093. PINMUX_IPSR_MODSEL_DATA(IP6_19_17, TS_SPSYNC0_D, SEL_TSIF0_3),
  1094. PINMUX_IPSR_MODSEL_DATA(IP6_19_17, GLO_Q1_C, SEL_GPS_2),
  1095. PINMUX_IPSR_MODSEL_DATA(IP6_19_17, IIC2_SDA_E, SEL_IIC2_4),
  1096. PINMUX_IPSR_MODSEL_DATA(IP6_19_17, I2C2_SDA_E, SEL_I2C2_4),
  1097. PINMUX_IPSR_DATA(IP6_22_20, ETH_RXD0),
  1098. PINMUX_IPSR_MODSEL_DATA(IP6_22_20, STP_ISEN_0_B, SEL_SSP_1),
  1099. PINMUX_IPSR_MODSEL_DATA(IP6_22_20, TS_SDAT0_D, SEL_TSIF0_3),
  1100. PINMUX_IPSR_MODSEL_DATA(IP6_22_20, GLO_I0_C, SEL_GPS_2),
  1101. PINMUX_IPSR_MODSEL_DATA(IP6_22_20, SCIFB1_SCK_G, SEL_SCIFB1_6),
  1102. PINMUX_IPSR_MODSEL_DATA(IP6_22_20, SCK1_E, SEL_SCIF1_4),
  1103. PINMUX_IPSR_DATA(IP6_25_23, ETH_RXD1),
  1104. PINMUX_IPSR_MODSEL_DATA(IP6_25_23, HRX0_E, SEL_HSCIF0_4),
  1105. PINMUX_IPSR_MODSEL_DATA(IP6_25_23, STP_ISSYNC_0_B, SEL_SSP_1),
  1106. PINMUX_IPSR_MODSEL_DATA(IP6_25_23, TS_SCK0_D, SEL_TSIF0_3),
  1107. PINMUX_IPSR_MODSEL_DATA(IP6_25_23, GLO_I1_C, SEL_GPS_2),
  1108. PINMUX_IPSR_MODSEL_DATA(IP6_25_23, SCIFB1_RXD_G, SEL_SCIFB1_6),
  1109. PINMUX_IPSR_MODSEL_DATA(IP6_25_23, RX1_E, SEL_SCIF1_4),
  1110. PINMUX_IPSR_DATA(IP6_28_26, ETH_LINK),
  1111. PINMUX_IPSR_MODSEL_DATA(IP6_28_26, HTX0_E, SEL_HSCIF0_4),
  1112. PINMUX_IPSR_MODSEL_DATA(IP6_28_26, STP_IVCXO27_0_B, SEL_SSP_1),
  1113. PINMUX_IPSR_MODSEL_DATA(IP6_28_26, SCIFB1_TXD_G, SEL_SCIFB1_6),
  1114. PINMUX_IPSR_MODSEL_DATA(IP6_28_26, TX1_E, SEL_SCIF1_4),
  1115. PINMUX_IPSR_DATA(IP6_31_29, ETH_REF_CLK),
  1116. PINMUX_IPSR_MODSEL_DATA(IP6_31_29, HCTS0_N_E, SEL_HSCIF0_4),
  1117. PINMUX_IPSR_MODSEL_DATA(IP6_31_29, STP_IVCXO27_1_B, SEL_SSP_1),
  1118. PINMUX_IPSR_MODSEL_DATA(IP6_31_29, HRX0_F, SEL_HSCIF0_5),
  1119. PINMUX_IPSR_DATA(IP7_2_0, ETH_MDIO),
  1120. PINMUX_IPSR_MODSEL_DATA(IP7_2_0, HRTS0_N_E, SEL_HSCIF0_4),
  1121. PINMUX_IPSR_MODSEL_DATA(IP7_2_0, SIM0_D_C, SEL_SIM_2),
  1122. PINMUX_IPSR_MODSEL_DATA(IP7_2_0, HCTS0_N_F, SEL_HSCIF0_5),
  1123. PINMUX_IPSR_DATA(IP7_5_3, ETH_TXD1),
  1124. PINMUX_IPSR_MODSEL_DATA(IP7_5_3, HTX0_F, SEL_HSCIF0_5),
  1125. PINMUX_IPSR_MODSEL_DATA(IP7_5_3, BPFCLK_G, SEL_FM_6),
  1126. PINMUX_IPSR_DATA(IP7_7_6, ETH_TX_EN),
  1127. PINMUX_IPSR_MODSEL_DATA(IP7_7_6, SIM0_CLK_C, SEL_SIM_2),
  1128. PINMUX_IPSR_MODSEL_DATA(IP7_7_6, HRTS0_N_F, SEL_HSCIF0_5),
  1129. PINMUX_IPSR_DATA(IP7_9_8, ETH_MAGIC),
  1130. PINMUX_IPSR_MODSEL_DATA(IP7_9_8, SIM0_RST_C, SEL_SIM_2),
  1131. PINMUX_IPSR_DATA(IP7_12_10, ETH_TXD0),
  1132. PINMUX_IPSR_MODSEL_DATA(IP7_12_10, STP_ISCLK_1_B, SEL_SSP_1),
  1133. PINMUX_IPSR_MODSEL_DATA(IP7_12_10, TS_SDEN1_C, SEL_TSIF1_2),
  1134. PINMUX_IPSR_MODSEL_DATA(IP7_12_10, GLO_SCLK_C, SEL_GPS_2),
  1135. PINMUX_IPSR_DATA(IP7_15_13, ETH_MDC),
  1136. PINMUX_IPSR_MODSEL_DATA(IP7_15_13, STP_ISD_1_B, SEL_SSP_1),
  1137. PINMUX_IPSR_MODSEL_DATA(IP7_15_13, TS_SPSYNC1_C, SEL_TSIF1_2),
  1138. PINMUX_IPSR_MODSEL_DATA(IP7_15_13, GLO_SDATA_C, SEL_GPS_2),
  1139. PINMUX_IPSR_DATA(IP7_18_16, PWM0),
  1140. PINMUX_IPSR_MODSEL_DATA(IP7_18_16, SCIFA2_SCK_C, SEL_SCIFA2_2),
  1141. PINMUX_IPSR_MODSEL_DATA(IP7_18_16, STP_ISEN_1_B, SEL_SSP_1),
  1142. PINMUX_IPSR_MODSEL_DATA(IP7_18_16, TS_SDAT1_C, SEL_TSIF1_2),
  1143. PINMUX_IPSR_MODSEL_DATA(IP7_18_16, GLO_SS_C, SEL_GPS_2),
  1144. PINMUX_IPSR_DATA(IP7_21_19, PWM1),
  1145. PINMUX_IPSR_MODSEL_DATA(IP7_21_19, SCIFA2_TXD_C, SEL_SCIFA2_2),
  1146. PINMUX_IPSR_MODSEL_DATA(IP7_21_19, STP_ISSYNC_1_B, SEL_SSP_1),
  1147. PINMUX_IPSR_MODSEL_DATA(IP7_21_19, TS_SCK1_C, SEL_TSIF1_2),
  1148. PINMUX_IPSR_MODSEL_DATA(IP7_21_19, GLO_RFON_C, SEL_GPS_2),
  1149. PINMUX_IPSR_DATA(IP7_21_19, PCMOE_N),
  1150. PINMUX_IPSR_DATA(IP7_24_22, PWM2),
  1151. PINMUX_IPSR_DATA(IP7_24_22, PWMFSW0),
  1152. PINMUX_IPSR_MODSEL_DATA(IP7_24_22, SCIFA2_RXD_C, SEL_SCIFA2_2),
  1153. PINMUX_IPSR_DATA(IP7_24_22, PCMWE_N),
  1154. PINMUX_IPSR_MODSEL_DATA(IP7_24_22, IECLK_C, SEL_IEB_2),
  1155. PINMUX_IPSR_DATA(IP7_26_25, DU_DOTCLKIN1),
  1156. PINMUX_IPSR_DATA(IP7_26_25, AUDIO_CLKC),
  1157. PINMUX_IPSR_DATA(IP7_26_25, AUDIO_CLKOUT_C),
  1158. PINMUX_IPSR_MODSEL_DATA(IP7_28_27, VI0_CLK, SEL_VI0_0),
  1159. PINMUX_IPSR_DATA(IP7_28_27, ATACS00_N),
  1160. PINMUX_IPSR_DATA(IP7_28_27, AVB_RXD1),
  1161. PINMUX_IPSR_MODSEL_DATA(IP7_30_29, VI0_DATA0_VI0_B0, SEL_VI0_0),
  1162. PINMUX_IPSR_DATA(IP7_30_29, ATACS10_N),
  1163. PINMUX_IPSR_DATA(IP7_30_29, AVB_RXD2),
  1164. PINMUX_IPSR_MODSEL_DATA(IP8_1_0, VI0_DATA1_VI0_B1, SEL_VI0_0),
  1165. PINMUX_IPSR_DATA(IP8_1_0, ATARD0_N),
  1166. PINMUX_IPSR_DATA(IP8_1_0, AVB_RXD3),
  1167. PINMUX_IPSR_MODSEL_DATA(IP8_3_2, VI0_DATA2_VI0_B2, SEL_VI0_0),
  1168. PINMUX_IPSR_DATA(IP8_3_2, ATAWR0_N),
  1169. PINMUX_IPSR_DATA(IP8_3_2, AVB_RXD4),
  1170. PINMUX_IPSR_MODSEL_DATA(IP8_5_4, VI0_DATA3_VI0_B3, SEL_VI0_0),
  1171. PINMUX_IPSR_DATA(IP8_5_4, ATADIR0_N),
  1172. PINMUX_IPSR_DATA(IP8_5_4, AVB_RXD5),
  1173. PINMUX_IPSR_MODSEL_DATA(IP8_7_6, VI0_DATA4_VI0_B4, SEL_VI0_0),
  1174. PINMUX_IPSR_DATA(IP8_7_6, ATAG0_N),
  1175. PINMUX_IPSR_DATA(IP8_7_6, AVB_RXD6),
  1176. PINMUX_IPSR_MODSEL_DATA(IP8_9_8, VI0_DATA5_VI0_B5, SEL_VI0_0),
  1177. PINMUX_IPSR_DATA(IP8_9_8, EX_WAIT1),
  1178. PINMUX_IPSR_DATA(IP8_9_8, AVB_RXD7),
  1179. PINMUX_IPSR_MODSEL_DATA(IP8_11_10, VI0_DATA6_VI0_B6, SEL_VI0_0),
  1180. PINMUX_IPSR_DATA(IP8_11_10, AVB_RX_ER),
  1181. PINMUX_IPSR_MODSEL_DATA(IP8_13_12, VI0_DATA7_VI0_B7, SEL_VI0_0),
  1182. PINMUX_IPSR_DATA(IP8_13_12, AVB_RX_CLK),
  1183. PINMUX_IPSR_MODSEL_DATA(IP8_15_14, VI1_CLK, SEL_VI1_0),
  1184. PINMUX_IPSR_DATA(IP8_15_14, AVB_RX_DV),
  1185. PINMUX_IPSR_MODSEL_DATA(IP8_17_16, VI1_DATA0_VI1_B0, SEL_VI1_0),
  1186. PINMUX_IPSR_MODSEL_DATA(IP8_17_16, SCIFA1_SCK_D, SEL_SCIFA1_3),
  1187. PINMUX_IPSR_DATA(IP8_17_16, AVB_CRS),
  1188. PINMUX_IPSR_MODSEL_DATA(IP8_19_18, VI1_DATA1_VI1_B1, SEL_VI1_0),
  1189. PINMUX_IPSR_MODSEL_DATA(IP8_19_18, SCIFA1_RXD_D, SEL_SCIFA1_3),
  1190. PINMUX_IPSR_DATA(IP8_19_18, AVB_MDC),
  1191. PINMUX_IPSR_MODSEL_DATA(IP8_21_20, VI1_DATA2_VI1_B2, SEL_VI1_0),
  1192. PINMUX_IPSR_MODSEL_DATA(IP8_21_20, SCIFA1_TXD_D, SEL_SCIFA1_3),
  1193. PINMUX_IPSR_DATA(IP8_21_20, AVB_MDIO),
  1194. PINMUX_IPSR_MODSEL_DATA(IP8_23_22, VI1_DATA3_VI1_B3, SEL_VI1_0),
  1195. PINMUX_IPSR_MODSEL_DATA(IP8_23_22, SCIFA1_CTS_N_D, SEL_SCIFA1_3),
  1196. PINMUX_IPSR_DATA(IP8_23_22, AVB_GTX_CLK),
  1197. PINMUX_IPSR_MODSEL_DATA(IP8_25_24, VI1_DATA4_VI1_B4, SEL_VI1_0),
  1198. PINMUX_IPSR_MODSEL_DATA(IP8_25_24, SCIFA1_RTS_N_D, SEL_SCIFA1_3),
  1199. PINMUX_IPSR_DATA(IP8_25_24, AVB_MAGIC),
  1200. PINMUX_IPSR_MODSEL_DATA(IP8_26, VI1_DATA5_VI1_B5, SEL_VI1_0),
  1201. PINMUX_IPSR_DATA(IP8_26, AVB_PHY_INT),
  1202. PINMUX_IPSR_MODSEL_DATA(IP8_27, VI1_DATA6_VI1_B6, SEL_VI1_0),
  1203. PINMUX_IPSR_DATA(IP8_27, AVB_GTXREFCLK),
  1204. PINMUX_IPSR_DATA(IP8_28, SD0_CLK),
  1205. PINMUX_IPSR_MODSEL_DATA(IP8_28, VI1_DATA0_VI1_B0_B, SEL_VI1_1),
  1206. PINMUX_IPSR_DATA(IP8_30_29, SD0_CMD),
  1207. PINMUX_IPSR_MODSEL_DATA(IP8_30_29, SCIFB1_SCK_B, SEL_SCIFB1_1),
  1208. PINMUX_IPSR_MODSEL_DATA(IP8_30_29, VI1_DATA1_VI1_B1_B, SEL_VI1_1),
  1209. PINMUX_IPSR_DATA(IP9_1_0, SD0_DAT0),
  1210. PINMUX_IPSR_MODSEL_DATA(IP9_1_0, SCIFB1_RXD_B, SEL_SCIFB1_1),
  1211. PINMUX_IPSR_MODSEL_DATA(IP9_1_0, VI1_DATA2_VI1_B2_B, SEL_VI1_1),
  1212. PINMUX_IPSR_DATA(IP9_3_2, SD0_DAT1),
  1213. PINMUX_IPSR_MODSEL_DATA(IP9_3_2, SCIFB1_TXD_B, SEL_SCIFB1_1),
  1214. PINMUX_IPSR_MODSEL_DATA(IP9_3_2, VI1_DATA3_VI1_B3_B, SEL_VI1_1),
  1215. PINMUX_IPSR_DATA(IP9_5_4, SD0_DAT2),
  1216. PINMUX_IPSR_MODSEL_DATA(IP9_5_4, SCIFB1_CTS_N_B, SEL_SCIFB1_1),
  1217. PINMUX_IPSR_MODSEL_DATA(IP9_5_4, VI1_DATA4_VI1_B4_B, SEL_VI1_1),
  1218. PINMUX_IPSR_DATA(IP9_7_6, SD0_DAT3),
  1219. PINMUX_IPSR_MODSEL_DATA(IP9_7_6, SCIFB1_RTS_N_B, SEL_SCIFB1_1),
  1220. PINMUX_IPSR_MODSEL_DATA(IP9_7_6, VI1_DATA5_VI1_B5_B, SEL_VI1_1),
  1221. PINMUX_IPSR_DATA(IP9_11_8, SD0_CD),
  1222. PINMUX_IPSR_DATA(IP9_11_8, MMC0_D6),
  1223. PINMUX_IPSR_MODSEL_DATA(IP9_11_8, TS_SDEN0_B, SEL_TSIF0_1),
  1224. PINMUX_IPSR_DATA(IP9_11_8, USB0_EXTP),
  1225. PINMUX_IPSR_MODSEL_DATA(IP9_11_8, GLO_SCLK, SEL_GPS_0),
  1226. PINMUX_IPSR_MODSEL_DATA(IP9_11_8, VI1_DATA6_VI1_B6_B, SEL_VI1_1),
  1227. PINMUX_IPSR_MODSEL_DATA(IP9_11_8, IIC1_SCL_B, SEL_IIC1_1),
  1228. PINMUX_IPSR_MODSEL_DATA(IP9_11_8, I2C1_SCL_B, SEL_I2C1_1),
  1229. PINMUX_IPSR_MODSEL_DATA(IP9_11_8, VI2_DATA6_VI2_B6_B, SEL_VI2_1),
  1230. PINMUX_IPSR_DATA(IP9_15_12, SD0_WP),
  1231. PINMUX_IPSR_DATA(IP9_15_12, MMC0_D7),
  1232. PINMUX_IPSR_MODSEL_DATA(IP9_15_12, TS_SPSYNC0_B, SEL_TSIF0_1),
  1233. PINMUX_IPSR_DATA(IP9_15_12, USB0_IDIN),
  1234. PINMUX_IPSR_MODSEL_DATA(IP9_15_12, GLO_SDATA, SEL_GPS_0),
  1235. PINMUX_IPSR_MODSEL_DATA(IP9_15_12, VI1_DATA7_VI1_B7_B, SEL_VI1_1),
  1236. PINMUX_IPSR_MODSEL_DATA(IP9_15_12, IIC1_SDA_B, SEL_IIC1_1),
  1237. PINMUX_IPSR_MODSEL_DATA(IP9_15_12, I2C1_SDA_B, SEL_I2C1_1),
  1238. PINMUX_IPSR_MODSEL_DATA(IP9_15_12, VI2_DATA7_VI2_B7_B, SEL_VI2_1),
  1239. PINMUX_IPSR_DATA(IP9_17_16, SD1_CLK),
  1240. PINMUX_IPSR_DATA(IP9_17_16, AVB_TX_EN),
  1241. PINMUX_IPSR_DATA(IP9_19_18, SD1_CMD),
  1242. PINMUX_IPSR_DATA(IP9_19_18, AVB_TX_ER),
  1243. PINMUX_IPSR_MODSEL_DATA(IP9_19_18, SCIFB0_SCK_B, SEL_SCIFB_1),
  1244. PINMUX_IPSR_DATA(IP9_21_20, SD1_DAT0),
  1245. PINMUX_IPSR_DATA(IP9_21_20, AVB_TX_CLK),
  1246. PINMUX_IPSR_MODSEL_DATA(IP9_21_20, SCIFB0_RXD_B, SEL_SCIFB_1),
  1247. PINMUX_IPSR_DATA(IP9_23_22, SD1_DAT1),
  1248. PINMUX_IPSR_DATA(IP9_23_22, AVB_LINK),
  1249. PINMUX_IPSR_MODSEL_DATA(IP9_23_22, SCIFB0_TXD_B, SEL_SCIFB_1),
  1250. PINMUX_IPSR_DATA(IP9_25_24, SD1_DAT2),
  1251. PINMUX_IPSR_DATA(IP9_25_24, AVB_COL),
  1252. PINMUX_IPSR_MODSEL_DATA(IP9_25_24, SCIFB0_CTS_N_B, SEL_SCIFB_1),
  1253. PINMUX_IPSR_DATA(IP9_27_26, SD1_DAT3),
  1254. PINMUX_IPSR_DATA(IP9_27_26, AVB_RXD0),
  1255. PINMUX_IPSR_MODSEL_DATA(IP9_27_26, SCIFB0_RTS_N_B, SEL_SCIFB_1),
  1256. PINMUX_IPSR_DATA(IP9_31_28, SD1_CD),
  1257. PINMUX_IPSR_DATA(IP9_31_28, MMC1_D6),
  1258. PINMUX_IPSR_MODSEL_DATA(IP9_31_28, TS_SDEN1, SEL_TSIF1_0),
  1259. PINMUX_IPSR_DATA(IP9_31_28, USB1_EXTP),
  1260. PINMUX_IPSR_MODSEL_DATA(IP9_31_28, GLO_SS, SEL_GPS_0),
  1261. PINMUX_IPSR_MODSEL_DATA(IP9_31_28, VI0_CLK_B, SEL_VI0_1),
  1262. PINMUX_IPSR_MODSEL_DATA(IP9_31_28, IIC2_SCL_D, SEL_IIC2_3),
  1263. PINMUX_IPSR_MODSEL_DATA(IP9_31_28, I2C2_SCL_D, SEL_I2C2_3),
  1264. PINMUX_IPSR_MODSEL_DATA(IP9_31_28, SIM0_CLK_B, SEL_SIM_1),
  1265. PINMUX_IPSR_MODSEL_DATA(IP9_31_28, VI3_CLK_B, SEL_VI3_1),
  1266. PINMUX_IPSR_DATA(IP10_3_0, SD1_WP),
  1267. PINMUX_IPSR_DATA(IP10_3_0, MMC1_D7),
  1268. PINMUX_IPSR_MODSEL_DATA(IP10_3_0, TS_SPSYNC1, SEL_TSIF1_0),
  1269. PINMUX_IPSR_DATA(IP10_3_0, USB1_IDIN),
  1270. PINMUX_IPSR_MODSEL_DATA(IP10_3_0, GLO_RFON, SEL_GPS_0),
  1271. PINMUX_IPSR_MODSEL_DATA(IP10_3_0, VI1_CLK_B, SEL_VI1_1),
  1272. PINMUX_IPSR_MODSEL_DATA(IP10_3_0, IIC2_SDA_D, SEL_IIC2_3),
  1273. PINMUX_IPSR_MODSEL_DATA(IP10_3_0, I2C2_SDA_D, SEL_I2C2_3),
  1274. PINMUX_IPSR_MODSEL_DATA(IP10_3_0, SIM0_D_B, SEL_SIM_1),
  1275. PINMUX_IPSR_DATA(IP10_6_4, SD2_CLK),
  1276. PINMUX_IPSR_DATA(IP10_6_4, MMC0_CLK),
  1277. PINMUX_IPSR_MODSEL_DATA(IP10_6_4, SIM0_CLK, SEL_SIM_0),
  1278. PINMUX_IPSR_MODSEL_DATA(IP10_6_4, VI0_DATA0_VI0_B0_B, SEL_VI0_1),
  1279. PINMUX_IPSR_MODSEL_DATA(IP10_6_4, TS_SDEN0_C, SEL_TSIF0_2),
  1280. PINMUX_IPSR_MODSEL_DATA(IP10_6_4, GLO_SCLK_B, SEL_GPS_1),
  1281. PINMUX_IPSR_MODSEL_DATA(IP10_6_4, VI3_DATA0_B, SEL_VI3_1),
  1282. PINMUX_IPSR_DATA(IP10_10_7, SD2_CMD),
  1283. PINMUX_IPSR_DATA(IP10_10_7, MMC0_CMD),
  1284. PINMUX_IPSR_MODSEL_DATA(IP10_10_7, SIM0_D, SEL_SIM_0),
  1285. PINMUX_IPSR_MODSEL_DATA(IP10_10_7, VI0_DATA1_VI0_B1_B, SEL_VI0_1),
  1286. PINMUX_IPSR_MODSEL_DATA(IP10_10_7, SCIFB1_SCK_E, SEL_SCIFB1_4),
  1287. PINMUX_IPSR_MODSEL_DATA(IP10_10_7, SCK1_D, SEL_SCIF1_3),
  1288. PINMUX_IPSR_MODSEL_DATA(IP10_10_7, TS_SPSYNC0_C, SEL_TSIF0_2),
  1289. PINMUX_IPSR_MODSEL_DATA(IP10_10_7, GLO_SDATA_B, SEL_GPS_1),
  1290. PINMUX_IPSR_MODSEL_DATA(IP10_10_7, VI3_DATA1_B, SEL_VI3_1),
  1291. PINMUX_IPSR_DATA(IP10_14_11, SD2_DAT0),
  1292. PINMUX_IPSR_DATA(IP10_14_11, MMC0_D0),
  1293. PINMUX_IPSR_MODSEL_DATA(IP10_14_11, FMCLK_B, SEL_FM_1),
  1294. PINMUX_IPSR_MODSEL_DATA(IP10_14_11, VI0_DATA2_VI0_B2_B, SEL_VI0_1),
  1295. PINMUX_IPSR_MODSEL_DATA(IP10_14_11, SCIFB1_RXD_E, SEL_SCIFB1_4),
  1296. PINMUX_IPSR_MODSEL_DATA(IP10_14_11, RX1_D, SEL_SCIF1_3),
  1297. PINMUX_IPSR_MODSEL_DATA(IP10_14_11, TS_SDAT0_C, SEL_TSIF0_2),
  1298. PINMUX_IPSR_MODSEL_DATA(IP10_14_11, GLO_SS_B, SEL_GPS_1),
  1299. PINMUX_IPSR_MODSEL_DATA(IP10_14_11, VI3_DATA2_B, SEL_VI3_1),
  1300. PINMUX_IPSR_DATA(IP10_18_15, SD2_DAT1),
  1301. PINMUX_IPSR_DATA(IP10_18_15, MMC0_D1),
  1302. PINMUX_IPSR_MODSEL_DATA(IP10_18_15, FMIN_B, SEL_FM_1),
  1303. PINMUX_IPSR_MODSEL_DATA(IP10_18_15, VI0_DATA3_VI0_B3_B, SEL_VI0_1),
  1304. PINMUX_IPSR_MODSEL_DATA(IP10_18_15, SCIFB1_TXD_E, SEL_SCIFB1_4),
  1305. PINMUX_IPSR_MODSEL_DATA(IP10_18_15, TX1_D, SEL_SCIF1_3),
  1306. PINMUX_IPSR_MODSEL_DATA(IP10_18_15, TS_SCK0_C, SEL_TSIF0_2),
  1307. PINMUX_IPSR_MODSEL_DATA(IP10_18_15, GLO_RFON_B, SEL_GPS_1),
  1308. PINMUX_IPSR_MODSEL_DATA(IP10_18_15, VI3_DATA3_B, SEL_VI3_1),
  1309. PINMUX_IPSR_DATA(IP10_22_19, SD2_DAT2),
  1310. PINMUX_IPSR_DATA(IP10_22_19, MMC0_D2),
  1311. PINMUX_IPSR_MODSEL_DATA(IP10_22_19, BPFCLK_B, SEL_FM_1),
  1312. PINMUX_IPSR_MODSEL_DATA(IP10_22_19, VI0_DATA4_VI0_B4_B, SEL_VI0_1),
  1313. PINMUX_IPSR_MODSEL_DATA(IP10_22_19, HRX0_D, SEL_HSCIF0_3),
  1314. PINMUX_IPSR_MODSEL_DATA(IP10_22_19, TS_SDEN1_B, SEL_TSIF1_1),
  1315. PINMUX_IPSR_MODSEL_DATA(IP10_22_19, GLO_Q0_B, SEL_GPS_1),
  1316. PINMUX_IPSR_MODSEL_DATA(IP10_22_19, VI3_DATA4_B, SEL_VI3_1),
  1317. PINMUX_IPSR_DATA(IP10_25_23, SD2_DAT3),
  1318. PINMUX_IPSR_DATA(IP10_25_23, MMC0_D3),
  1319. PINMUX_IPSR_MODSEL_DATA(IP10_25_23, SIM0_RST, SEL_SIM_0),
  1320. PINMUX_IPSR_MODSEL_DATA(IP10_25_23, VI0_DATA5_VI0_B5_B, SEL_VI0_1),
  1321. PINMUX_IPSR_MODSEL_DATA(IP10_25_23, HTX0_D, SEL_HSCIF0_3),
  1322. PINMUX_IPSR_MODSEL_DATA(IP10_25_23, TS_SPSYNC1_B, SEL_TSIF1_1),
  1323. PINMUX_IPSR_MODSEL_DATA(IP10_25_23, GLO_Q1_B, SEL_GPS_1),
  1324. PINMUX_IPSR_MODSEL_DATA(IP10_25_23, VI3_DATA5_B, SEL_VI3_1),
  1325. PINMUX_IPSR_DATA(IP10_29_26, SD2_CD),
  1326. PINMUX_IPSR_DATA(IP10_29_26, MMC0_D4),
  1327. PINMUX_IPSR_MODSEL_DATA(IP10_29_26, TS_SDAT0_B, SEL_TSIF0_1),
  1328. PINMUX_IPSR_DATA(IP10_29_26, USB2_EXTP),
  1329. PINMUX_IPSR_MODSEL_DATA(IP10_29_26, GLO_I0, SEL_GPS_0),
  1330. PINMUX_IPSR_MODSEL_DATA(IP10_29_26, VI0_DATA6_VI0_B6_B, SEL_VI0_1),
  1331. PINMUX_IPSR_MODSEL_DATA(IP10_29_26, HCTS0_N_D, SEL_HSCIF0_3),
  1332. PINMUX_IPSR_MODSEL_DATA(IP10_29_26, TS_SDAT1_B, SEL_TSIF1_1),
  1333. PINMUX_IPSR_MODSEL_DATA(IP10_29_26, GLO_I0_B, SEL_GPS_1),
  1334. PINMUX_IPSR_MODSEL_DATA(IP10_29_26, VI3_DATA6_B, SEL_VI3_1),
  1335. PINMUX_IPSR_DATA(IP11_3_0, SD2_WP),
  1336. PINMUX_IPSR_DATA(IP11_3_0, MMC0_D5),
  1337. PINMUX_IPSR_MODSEL_DATA(IP11_3_0, TS_SCK0_B, SEL_TSIF0_1),
  1338. PINMUX_IPSR_DATA(IP11_3_0, USB2_IDIN),
  1339. PINMUX_IPSR_MODSEL_DATA(IP11_3_0, GLO_I1, SEL_GPS_0),
  1340. PINMUX_IPSR_MODSEL_DATA(IP11_3_0, VI0_DATA7_VI0_B7_B, SEL_VI0_1),
  1341. PINMUX_IPSR_MODSEL_DATA(IP11_3_0, HRTS0_N_D, SEL_HSCIF0_3),
  1342. PINMUX_IPSR_MODSEL_DATA(IP11_3_0, TS_SCK1_B, SEL_TSIF1_1),
  1343. PINMUX_IPSR_MODSEL_DATA(IP11_3_0, GLO_I1_B, SEL_GPS_1),
  1344. PINMUX_IPSR_MODSEL_DATA(IP11_3_0, VI3_DATA7_B, SEL_VI3_1),
  1345. PINMUX_IPSR_DATA(IP11_4, SD3_CLK),
  1346. PINMUX_IPSR_DATA(IP11_4, MMC1_CLK),
  1347. PINMUX_IPSR_DATA(IP11_6_5, SD3_CMD),
  1348. PINMUX_IPSR_DATA(IP11_6_5, MMC1_CMD),
  1349. PINMUX_IPSR_DATA(IP11_6_5, MTS_N),
  1350. PINMUX_IPSR_DATA(IP11_8_7, SD3_DAT0),
  1351. PINMUX_IPSR_DATA(IP11_8_7, MMC1_D0),
  1352. PINMUX_IPSR_DATA(IP11_8_7, STM_N),
  1353. PINMUX_IPSR_DATA(IP11_10_9, SD3_DAT1),
  1354. PINMUX_IPSR_DATA(IP11_10_9, MMC1_D1),
  1355. PINMUX_IPSR_DATA(IP11_10_9, MDATA),
  1356. PINMUX_IPSR_DATA(IP11_12_11, SD3_DAT2),
  1357. PINMUX_IPSR_DATA(IP11_12_11, MMC1_D2),
  1358. PINMUX_IPSR_DATA(IP11_12_11, SDATA),
  1359. PINMUX_IPSR_DATA(IP11_14_13, SD3_DAT3),
  1360. PINMUX_IPSR_DATA(IP11_14_13, MMC1_D3),
  1361. PINMUX_IPSR_DATA(IP11_14_13, SCKZ),
  1362. PINMUX_IPSR_DATA(IP11_17_15, SD3_CD),
  1363. PINMUX_IPSR_DATA(IP11_17_15, MMC1_D4),
  1364. PINMUX_IPSR_MODSEL_DATA(IP11_17_15, TS_SDAT1, SEL_TSIF1_0),
  1365. PINMUX_IPSR_DATA(IP11_17_15, VSP),
  1366. PINMUX_IPSR_MODSEL_DATA(IP11_17_15, GLO_Q0, SEL_GPS_0),
  1367. PINMUX_IPSR_MODSEL_DATA(IP11_17_15, SIM0_RST_B, SEL_SIM_1),
  1368. PINMUX_IPSR_DATA(IP11_21_18, SD3_WP),
  1369. PINMUX_IPSR_DATA(IP11_21_18, MMC1_D5),
  1370. PINMUX_IPSR_MODSEL_DATA(IP11_21_18, TS_SCK1, SEL_TSIF1_0),
  1371. PINMUX_IPSR_MODSEL_DATA(IP11_21_18, GLO_Q1, SEL_GPS_0),
  1372. PINMUX_IPSR_MODSEL_DATA(IP11_21_18, FMIN_C, SEL_FM_2),
  1373. PINMUX_IPSR_MODSEL_DATA(IP11_21_18, FMIN_E, SEL_FM_4),
  1374. PINMUX_IPSR_MODSEL_DATA(IP11_21_18, FMIN_F, SEL_FM_5),
  1375. PINMUX_IPSR_DATA(IP11_23_22, MLB_CLK),
  1376. PINMUX_IPSR_MODSEL_DATA(IP11_23_22, IIC2_SCL_B, SEL_IIC2_1),
  1377. PINMUX_IPSR_MODSEL_DATA(IP11_23_22, I2C2_SCL_B, SEL_I2C2_1),
  1378. PINMUX_IPSR_DATA(IP11_26_24, MLB_SIG),
  1379. PINMUX_IPSR_MODSEL_DATA(IP11_26_24, SCIFB1_RXD_D, SEL_SCIFB1_3),
  1380. PINMUX_IPSR_MODSEL_DATA(IP11_26_24, RX1_C, SEL_SCIF1_2),
  1381. PINMUX_IPSR_MODSEL_DATA(IP11_26_24, IIC2_SDA_B, SEL_IIC2_1),
  1382. PINMUX_IPSR_MODSEL_DATA(IP11_26_24, I2C2_SDA_B, SEL_I2C2_1),
  1383. PINMUX_IPSR_DATA(IP11_29_27, MLB_DAT),
  1384. PINMUX_IPSR_MODSEL_DATA(IP11_29_27, SCIFB1_TXD_D, SEL_SCIFB1_3),
  1385. PINMUX_IPSR_MODSEL_DATA(IP11_29_27, TX1_C, SEL_SCIF1_2),
  1386. PINMUX_IPSR_MODSEL_DATA(IP11_29_27, BPFCLK_C, SEL_FM_2),
  1387. PINMUX_IPSR_DATA(IP11_31_30, SSI_SCK0129),
  1388. PINMUX_IPSR_MODSEL_DATA(IP11_31_30, CAN_CLK_B, SEL_CANCLK_1),
  1389. PINMUX_IPSR_DATA(IP11_31_30, MOUT0),
  1390. PINMUX_IPSR_DATA(IP12_1_0, SSI_WS0129),
  1391. PINMUX_IPSR_MODSEL_DATA(IP12_1_0, CAN0_TX_B, SEL_CAN0_1),
  1392. PINMUX_IPSR_DATA(IP12_1_0, MOUT1),
  1393. PINMUX_IPSR_DATA(IP12_3_2, SSI_SDATA0),
  1394. PINMUX_IPSR_MODSEL_DATA(IP12_3_2, CAN0_RX_B, SEL_CAN0_1),
  1395. PINMUX_IPSR_DATA(IP12_3_2, MOUT2),
  1396. PINMUX_IPSR_DATA(IP12_5_4, SSI_SDATA1),
  1397. PINMUX_IPSR_MODSEL_DATA(IP12_5_4, CAN1_TX_B, SEL_CAN1_1),
  1398. PINMUX_IPSR_DATA(IP12_5_4, MOUT5),
  1399. PINMUX_IPSR_DATA(IP12_7_6, SSI_SDATA2),
  1400. PINMUX_IPSR_MODSEL_DATA(IP12_7_6, CAN1_RX_B, SEL_CAN1_1),
  1401. PINMUX_IPSR_DATA(IP12_7_6, SSI_SCK1),
  1402. PINMUX_IPSR_DATA(IP12_7_6, MOUT6),
  1403. PINMUX_IPSR_DATA(IP12_10_8, SSI_SCK34),
  1404. PINMUX_IPSR_DATA(IP12_10_8, STP_OPWM_0),
  1405. PINMUX_IPSR_MODSEL_DATA(IP12_10_8, SCIFB0_SCK, SEL_SCIFB_0),
  1406. PINMUX_IPSR_MODSEL_DATA(IP12_10_8, MSIOF1_SCK, SEL_SOF1_0),
  1407. PINMUX_IPSR_DATA(IP12_10_8, CAN_DEBUG_HW_TRIGGER),
  1408. PINMUX_IPSR_DATA(IP12_13_11, SSI_WS34),
  1409. PINMUX_IPSR_MODSEL_DATA(IP12_13_11, STP_IVCXO27_0, SEL_SSP_0),
  1410. PINMUX_IPSR_MODSEL_DATA(IP12_13_11, SCIFB0_RXD, SEL_SCIFB_0),
  1411. PINMUX_IPSR_DATA(IP12_13_11, MSIOF1_SYNC),
  1412. PINMUX_IPSR_DATA(IP12_13_11, CAN_STEP0),
  1413. PINMUX_IPSR_DATA(IP12_16_14, SSI_SDATA3),
  1414. PINMUX_IPSR_MODSEL_DATA(IP12_16_14, STP_ISCLK_0, SEL_SSP_0),
  1415. PINMUX_IPSR_MODSEL_DATA(IP12_16_14, SCIFB0_TXD, SEL_SCIFB_0),
  1416. PINMUX_IPSR_MODSEL_DATA(IP12_16_14, MSIOF1_SS1, SEL_SOF1_0),
  1417. PINMUX_IPSR_DATA(IP12_16_14, CAN_TXCLK),
  1418. PINMUX_IPSR_DATA(IP12_19_17, SSI_SCK4),
  1419. PINMUX_IPSR_MODSEL_DATA(IP12_19_17, STP_ISD_0, SEL_SSP_0),
  1420. PINMUX_IPSR_MODSEL_DATA(IP12_19_17, SCIFB0_CTS_N, SEL_SCIFB_0),
  1421. PINMUX_IPSR_MODSEL_DATA(IP12_19_17, MSIOF1_SS2, SEL_SOF1_0),
  1422. PINMUX_IPSR_MODSEL_DATA(IP12_19_17, SSI_SCK5_C, SEL_SSI5_2),
  1423. PINMUX_IPSR_DATA(IP12_19_17, CAN_DEBUGOUT0),
  1424. PINMUX_IPSR_DATA(IP12_22_20, SSI_WS4),
  1425. PINMUX_IPSR_MODSEL_DATA(IP12_22_20, STP_ISEN_0, SEL_SSP_0),
  1426. PINMUX_IPSR_MODSEL_DATA(IP12_22_20, SCIFB0_RTS_N, SEL_SCIFB_0),
  1427. PINMUX_IPSR_MODSEL_DATA(IP12_22_20, MSIOF1_TXD, SEL_SOF1_0),
  1428. PINMUX_IPSR_MODSEL_DATA(IP12_22_20, SSI_WS5_C, SEL_SSI5_2),
  1429. PINMUX_IPSR_DATA(IP12_22_20, CAN_DEBUGOUT1),
  1430. PINMUX_IPSR_DATA(IP12_24_23, SSI_SDATA4),
  1431. PINMUX_IPSR_MODSEL_DATA(IP12_24_23, STP_ISSYNC_0, SEL_SSP_0),
  1432. PINMUX_IPSR_MODSEL_DATA(IP12_24_23, MSIOF1_RXD, SEL_SOF1_0),
  1433. PINMUX_IPSR_DATA(IP12_24_23, CAN_DEBUGOUT2),
  1434. PINMUX_IPSR_MODSEL_DATA(IP12_27_25, SSI_SCK5, SEL_SSI5_0),
  1435. PINMUX_IPSR_MODSEL_DATA(IP12_27_25, SCIFB1_SCK, SEL_SCIFB1_0),
  1436. PINMUX_IPSR_MODSEL_DATA(IP12_27_25, IERX_B, SEL_IEB_1),
  1437. PINMUX_IPSR_DATA(IP12_27_25, DU2_EXHSYNC_DU2_HSYNC),
  1438. PINMUX_IPSR_DATA(IP12_27_25, QSTH_QHS),
  1439. PINMUX_IPSR_DATA(IP12_27_25, CAN_DEBUGOUT3),
  1440. PINMUX_IPSR_MODSEL_DATA(IP12_30_28, SSI_WS5, SEL_SSI5_0),
  1441. PINMUX_IPSR_MODSEL_DATA(IP12_30_28, SCIFB1_RXD, SEL_SCIFB1_0),
  1442. PINMUX_IPSR_MODSEL_DATA(IP12_30_28, IECLK_B, SEL_IEB_1),
  1443. PINMUX_IPSR_DATA(IP12_30_28, DU2_EXVSYNC_DU2_VSYNC),
  1444. PINMUX_IPSR_DATA(IP12_30_28, QSTB_QHE),
  1445. PINMUX_IPSR_DATA(IP12_30_28, CAN_DEBUGOUT4),
  1446. PINMUX_IPSR_MODSEL_DATA(IP13_2_0, SSI_SDATA5, SEL_SSI5_0),
  1447. PINMUX_IPSR_MODSEL_DATA(IP13_2_0, SCIFB1_TXD, SEL_SCIFB1_0),
  1448. PINMUX_IPSR_MODSEL_DATA(IP13_2_0, IETX_B, SEL_IEB_1),
  1449. PINMUX_IPSR_DATA(IP13_2_0, DU2_DR2),
  1450. PINMUX_IPSR_DATA(IP13_2_0, LCDOUT2),
  1451. PINMUX_IPSR_DATA(IP13_2_0, CAN_DEBUGOUT5),
  1452. PINMUX_IPSR_MODSEL_DATA(IP13_6_3, SSI_SCK6, SEL_SSI6_0),
  1453. PINMUX_IPSR_MODSEL_DATA(IP13_6_3, SCIFB1_CTS_N, SEL_SCIFB1_0),
  1454. PINMUX_IPSR_MODSEL_DATA(IP13_6_3, BPFCLK_D, SEL_FM_3),
  1455. PINMUX_IPSR_DATA(IP13_6_3, DU2_DR3),
  1456. PINMUX_IPSR_DATA(IP13_6_3, LCDOUT3),
  1457. PINMUX_IPSR_DATA(IP13_6_3, CAN_DEBUGOUT6),
  1458. PINMUX_IPSR_MODSEL_DATA(IP13_6_3, BPFCLK_F, SEL_FM_5),
  1459. PINMUX_IPSR_MODSEL_DATA(IP13_9_7, SSI_WS6, SEL_SSI6_0),
  1460. PINMUX_IPSR_MODSEL_DATA(IP13_9_7, SCIFB1_RTS_N, SEL_SCIFB1_0),
  1461. PINMUX_IPSR_MODSEL_DATA(IP13_9_7, CAN0_TX_D, SEL_CAN0_3),
  1462. PINMUX_IPSR_DATA(IP13_9_7, DU2_DR4),
  1463. PINMUX_IPSR_DATA(IP13_9_7, LCDOUT4),
  1464. PINMUX_IPSR_DATA(IP13_9_7, CAN_DEBUGOUT7),
  1465. PINMUX_IPSR_MODSEL_DATA(IP13_12_10, SSI_SDATA6, SEL_SSI6_0),
  1466. PINMUX_IPSR_MODSEL_DATA(IP13_12_10, FMIN_D, SEL_FM_3),
  1467. PINMUX_IPSR_DATA(IP13_12_10, DU2_DR5),
  1468. PINMUX_IPSR_DATA(IP13_12_10, LCDOUT5),
  1469. PINMUX_IPSR_DATA(IP13_12_10, CAN_DEBUGOUT8),
  1470. PINMUX_IPSR_MODSEL_DATA(IP13_15_13, SSI_SCK78, SEL_SSI7_0),
  1471. PINMUX_IPSR_MODSEL_DATA(IP13_15_13, STP_IVCXO27_1, SEL_SSP_0),
  1472. PINMUX_IPSR_MODSEL_DATA(IP13_15_13, SCK1, SEL_SCIF1_0),
  1473. PINMUX_IPSR_MODSEL_DATA(IP13_15_13, SCIFA1_SCK, SEL_SCIFA1_0),
  1474. PINMUX_IPSR_DATA(IP13_15_13, DU2_DR6),
  1475. PINMUX_IPSR_DATA(IP13_15_13, LCDOUT6),
  1476. PINMUX_IPSR_DATA(IP13_15_13, CAN_DEBUGOUT9),
  1477. PINMUX_IPSR_MODSEL_DATA(IP13_18_16, SSI_WS78, SEL_SSI7_0),
  1478. PINMUX_IPSR_MODSEL_DATA(IP13_18_16, STP_ISCLK_1, SEL_SSP_0),
  1479. PINMUX_IPSR_MODSEL_DATA(IP13_18_16, SCIFB2_SCK, SEL_SCIFB2_0),
  1480. PINMUX_IPSR_DATA(IP13_18_16, SCIFA2_CTS_N),
  1481. PINMUX_IPSR_DATA(IP13_18_16, DU2_DR7),
  1482. PINMUX_IPSR_DATA(IP13_18_16, LCDOUT7),
  1483. PINMUX_IPSR_DATA(IP13_18_16, CAN_DEBUGOUT10),
  1484. PINMUX_IPSR_MODSEL_DATA(IP13_22_19, SSI_SDATA7, SEL_SSI7_0),
  1485. PINMUX_IPSR_MODSEL_DATA(IP13_22_19, STP_ISD_1, SEL_SSP_0),
  1486. PINMUX_IPSR_MODSEL_DATA(IP13_22_19, SCIFB2_RXD, SEL_SCIFB2_0),
  1487. PINMUX_IPSR_DATA(IP13_22_19, SCIFA2_RTS_N),
  1488. PINMUX_IPSR_DATA(IP13_22_19, TCLK2),
  1489. PINMUX_IPSR_DATA(IP13_22_19, QSTVA_QVS),
  1490. PINMUX_IPSR_DATA(IP13_22_19, CAN_DEBUGOUT11),
  1491. PINMUX_IPSR_MODSEL_DATA(IP13_22_19, BPFCLK_E, SEL_FM_4),
  1492. PINMUX_IPSR_MODSEL_DATA(IP13_22_19, SSI_SDATA7_B, SEL_SSI7_1),
  1493. PINMUX_IPSR_MODSEL_DATA(IP13_22_19, FMIN_G, SEL_FM_6),
  1494. PINMUX_IPSR_MODSEL_DATA(IP13_25_23, SSI_SDATA8, SEL_SSI8_0),
  1495. PINMUX_IPSR_MODSEL_DATA(IP13_25_23, STP_ISEN_1, SEL_SSP_0),
  1496. PINMUX_IPSR_MODSEL_DATA(IP13_25_23, SCIFB2_TXD, SEL_SCIFB2_0),
  1497. PINMUX_IPSR_MODSEL_DATA(IP13_25_23, CAN0_TX_C, SEL_CAN0_2),
  1498. PINMUX_IPSR_DATA(IP13_25_23, CAN_DEBUGOUT12),
  1499. PINMUX_IPSR_MODSEL_DATA(IP13_25_23, SSI_SDATA8_B, SEL_SSI8_1),
  1500. PINMUX_IPSR_DATA(IP13_28_26, SSI_SDATA9),
  1501. PINMUX_IPSR_MODSEL_DATA(IP13_28_26, STP_ISSYNC_1, SEL_SSP_0),
  1502. PINMUX_IPSR_MODSEL_DATA(IP13_28_26, SCIFB2_CTS_N, SEL_SCIFB2_0),
  1503. PINMUX_IPSR_DATA(IP13_28_26, SSI_WS1),
  1504. PINMUX_IPSR_MODSEL_DATA(IP13_28_26, SSI_SDATA5_C, SEL_SSI5_2),
  1505. PINMUX_IPSR_DATA(IP13_28_26, CAN_DEBUGOUT13),
  1506. PINMUX_IPSR_DATA(IP13_30_29, AUDIO_CLKA),
  1507. PINMUX_IPSR_MODSEL_DATA(IP13_30_29, SCIFB2_RTS_N, SEL_SCIFB2_0),
  1508. PINMUX_IPSR_DATA(IP13_30_29, CAN_DEBUGOUT14),
  1509. PINMUX_IPSR_DATA(IP14_2_0, AUDIO_CLKB),
  1510. PINMUX_IPSR_MODSEL_DATA(IP14_2_0, SCIF_CLK, SEL_SCIFCLK_0),
  1511. PINMUX_IPSR_MODSEL_DATA(IP14_2_0, CAN0_RX_D, SEL_CAN0_3),
  1512. PINMUX_IPSR_DATA(IP14_2_0, DVC_MUTE),
  1513. PINMUX_IPSR_MODSEL_DATA(IP14_2_0, CAN0_RX_C, SEL_CAN0_2),
  1514. PINMUX_IPSR_DATA(IP14_2_0, CAN_DEBUGOUT15),
  1515. PINMUX_IPSR_DATA(IP14_2_0, REMOCON),
  1516. PINMUX_IPSR_MODSEL_DATA(IP14_5_3, SCIFA0_SCK, SEL_SCFA_0),
  1517. PINMUX_IPSR_MODSEL_DATA(IP14_5_3, HSCK1, SEL_HSCIF1_0),
  1518. PINMUX_IPSR_DATA(IP14_5_3, SCK0),
  1519. PINMUX_IPSR_DATA(IP14_5_3, MSIOF3_SS2),
  1520. PINMUX_IPSR_DATA(IP14_5_3, DU2_DG2),
  1521. PINMUX_IPSR_DATA(IP14_5_3, LCDOUT10),
  1522. PINMUX_IPSR_MODSEL_DATA(IP14_5_3, IIC1_SDA_C, SEL_IIC1_2),
  1523. PINMUX_IPSR_MODSEL_DATA(IP14_5_3, I2C1_SDA_C, SEL_I2C1_2),
  1524. PINMUX_IPSR_MODSEL_DATA(IP14_8_6, SCIFA0_RXD, SEL_SCFA_0),
  1525. PINMUX_IPSR_MODSEL_DATA(IP14_8_6, HRX1, SEL_HSCIF1_0),
  1526. PINMUX_IPSR_MODSEL_DATA(IP14_8_6, RX0, SEL_SCIF0_0),
  1527. PINMUX_IPSR_DATA(IP14_8_6, DU2_DR0),
  1528. PINMUX_IPSR_DATA(IP14_8_6, LCDOUT0),
  1529. PINMUX_IPSR_MODSEL_DATA(IP14_11_9, SCIFA0_TXD, SEL_SCFA_0),
  1530. PINMUX_IPSR_MODSEL_DATA(IP14_11_9, HTX1, SEL_HSCIF1_0),
  1531. PINMUX_IPSR_MODSEL_DATA(IP14_11_9, TX0, SEL_SCIF0_0),
  1532. PINMUX_IPSR_DATA(IP14_11_9, DU2_DR1),
  1533. PINMUX_IPSR_DATA(IP14_11_9, LCDOUT1),
  1534. PINMUX_IPSR_MODSEL_DATA(IP14_15_12, SCIFA0_CTS_N, SEL_SCFA_0),
  1535. PINMUX_IPSR_MODSEL_DATA(IP14_15_12, HCTS1_N, SEL_HSCIF1_0),
  1536. PINMUX_IPSR_DATA(IP14_15_12, CTS0_N),
  1537. PINMUX_IPSR_MODSEL_DATA(IP14_15_12, MSIOF3_SYNC, SEL_SOF3_0),
  1538. PINMUX_IPSR_DATA(IP14_15_12, DU2_DG3),
  1539. PINMUX_IPSR_DATA(IP14_15_12, LCDOUT11),
  1540. PINMUX_IPSR_DATA(IP14_15_12, PWM0_B),
  1541. PINMUX_IPSR_MODSEL_DATA(IP14_15_12, IIC1_SCL_C, SEL_IIC1_2),
  1542. PINMUX_IPSR_MODSEL_DATA(IP14_15_12, I2C1_SCL_C, SEL_I2C1_2),
  1543. PINMUX_IPSR_MODSEL_DATA(IP14_18_16, SCIFA0_RTS_N, SEL_SCFA_0),
  1544. PINMUX_IPSR_MODSEL_DATA(IP14_18_16, HRTS1_N, SEL_HSCIF1_0),
  1545. PINMUX_IPSR_DATA(IP14_18_16, RTS0_N),
  1546. PINMUX_IPSR_DATA(IP14_18_16, MSIOF3_SS1),
  1547. PINMUX_IPSR_DATA(IP14_18_16, DU2_DG0),
  1548. PINMUX_IPSR_DATA(IP14_18_16, LCDOUT8),
  1549. PINMUX_IPSR_DATA(IP14_18_16, PWM1_B),
  1550. PINMUX_IPSR_MODSEL_DATA(IP14_21_19, SCIFA1_RXD, SEL_SCIFA1_0),
  1551. PINMUX_IPSR_MODSEL_DATA(IP14_21_19, AD_DI, SEL_ADI_0),
  1552. PINMUX_IPSR_MODSEL_DATA(IP14_21_19, RX1, SEL_SCIF1_0),
  1553. PINMUX_IPSR_DATA(IP14_21_19, DU2_EXODDF_DU2_ODDF_DISP_CDE),
  1554. PINMUX_IPSR_DATA(IP14_21_19, QCPV_QDE),
  1555. PINMUX_IPSR_MODSEL_DATA(IP14_24_22, SCIFA1_TXD, SEL_SCIFA1_0),
  1556. PINMUX_IPSR_MODSEL_DATA(IP14_24_22, AD_DO, SEL_ADI_0),
  1557. PINMUX_IPSR_MODSEL_DATA(IP14_24_22, TX1, SEL_SCIF1_0),
  1558. PINMUX_IPSR_DATA(IP14_24_22, DU2_DG1),
  1559. PINMUX_IPSR_DATA(IP14_24_22, LCDOUT9),
  1560. PINMUX_IPSR_MODSEL_DATA(IP14_27_25, SCIFA1_CTS_N, SEL_SCIFA1_0),
  1561. PINMUX_IPSR_MODSEL_DATA(IP14_27_25, AD_CLK, SEL_ADI_0),
  1562. PINMUX_IPSR_DATA(IP14_27_25, CTS1_N),
  1563. PINMUX_IPSR_MODSEL_DATA(IP14_27_25, MSIOF3_RXD, SEL_SOF3_0),
  1564. PINMUX_IPSR_DATA(IP14_27_25, DU0_DOTCLKOUT),
  1565. PINMUX_IPSR_DATA(IP14_27_25, QCLK),
  1566. PINMUX_IPSR_MODSEL_DATA(IP14_30_28, SCIFA1_RTS_N, SEL_SCIFA1_0),
  1567. PINMUX_IPSR_MODSEL_DATA(IP14_30_28, AD_NCS_N, SEL_ADI_0),
  1568. PINMUX_IPSR_DATA(IP14_30_28, RTS1_N),
  1569. PINMUX_IPSR_MODSEL_DATA(IP14_30_28, MSIOF3_TXD, SEL_SOF3_0),
  1570. PINMUX_IPSR_DATA(IP14_30_28, DU1_DOTCLKOUT),
  1571. PINMUX_IPSR_DATA(IP14_30_28, QSTVB_QVE),
  1572. PINMUX_IPSR_MODSEL_DATA(IP14_30_28, HRTS0_N_C, SEL_HSCIF0_2),
  1573. PINMUX_IPSR_MODSEL_DATA(IP15_2_0, SCIFA2_SCK, SEL_SCIFA2_0),
  1574. PINMUX_IPSR_MODSEL_DATA(IP15_2_0, FMCLK, SEL_FM_0),
  1575. PINMUX_IPSR_DATA(IP15_2_0, SCK2),
  1576. PINMUX_IPSR_MODSEL_DATA(IP15_2_0, MSIOF3_SCK, SEL_SOF3_0),
  1577. PINMUX_IPSR_DATA(IP15_2_0, DU2_DG7),
  1578. PINMUX_IPSR_DATA(IP15_2_0, LCDOUT15),
  1579. PINMUX_IPSR_MODSEL_DATA(IP15_2_0, SCIF_CLK_B, SEL_SCIFCLK_1),
  1580. PINMUX_IPSR_MODSEL_DATA(IP15_5_3, SCIFA2_RXD, SEL_SCIFA2_0),
  1581. PINMUX_IPSR_MODSEL_DATA(IP15_5_3, FMIN, SEL_FM_0),
  1582. PINMUX_IPSR_MODSEL_DATA(IP15_5_3, TX2, SEL_SCIF2_0),
  1583. PINMUX_IPSR_DATA(IP15_5_3, DU2_DB0),
  1584. PINMUX_IPSR_DATA(IP15_5_3, LCDOUT16),
  1585. PINMUX_IPSR_MODSEL_DATA(IP15_5_3, IIC2_SCL, SEL_IIC2_0),
  1586. PINMUX_IPSR_MODSEL_DATA(IP15_5_3, I2C2_SCL, SEL_I2C2_0),
  1587. PINMUX_IPSR_MODSEL_DATA(IP15_8_6, SCIFA2_TXD, SEL_SCIFA2_0),
  1588. PINMUX_IPSR_MODSEL_DATA(IP15_8_6, BPFCLK, SEL_FM_0),
  1589. PINMUX_IPSR_MODSEL_DATA(IP15_8_6, RX2, SEL_SCIF2_0),
  1590. PINMUX_IPSR_DATA(IP15_8_6, DU2_DB1),
  1591. PINMUX_IPSR_DATA(IP15_8_6, LCDOUT17),
  1592. PINMUX_IPSR_MODSEL_DATA(IP15_8_6, IIC2_SDA, SEL_IIC2_0),
  1593. PINMUX_IPSR_MODSEL_DATA(IP15_8_6, I2C2_SDA, SEL_I2C2_0),
  1594. PINMUX_IPSR_DATA(IP15_11_9, HSCK0),
  1595. PINMUX_IPSR_MODSEL_DATA(IP15_11_9, TS_SDEN0, SEL_TSIF0_0),
  1596. PINMUX_IPSR_DATA(IP15_11_9, DU2_DG4),
  1597. PINMUX_IPSR_DATA(IP15_11_9, LCDOUT12),
  1598. PINMUX_IPSR_MODSEL_DATA(IP15_11_9, HCTS0_N_C, SEL_HSCIF0_2),
  1599. PINMUX_IPSR_MODSEL_DATA(IP15_13_12, HRX0, SEL_HSCIF0_0),
  1600. PINMUX_IPSR_DATA(IP15_13_12, DU2_DB2),
  1601. PINMUX_IPSR_DATA(IP15_13_12, LCDOUT18),
  1602. PINMUX_IPSR_MODSEL_DATA(IP15_15_14, HTX0, SEL_HSCIF0_0),
  1603. PINMUX_IPSR_DATA(IP15_15_14, DU2_DB3),
  1604. PINMUX_IPSR_DATA(IP15_15_14, LCDOUT19),
  1605. PINMUX_IPSR_MODSEL_DATA(IP15_17_16, HCTS0_N, SEL_HSCIF0_0),
  1606. PINMUX_IPSR_DATA(IP15_17_16, SSI_SCK9),
  1607. PINMUX_IPSR_DATA(IP15_17_16, DU2_DB4),
  1608. PINMUX_IPSR_DATA(IP15_17_16, LCDOUT20),
  1609. PINMUX_IPSR_MODSEL_DATA(IP15_19_18, HRTS0_N, SEL_HSCIF0_0),
  1610. PINMUX_IPSR_DATA(IP15_19_18, SSI_WS9),
  1611. PINMUX_IPSR_DATA(IP15_19_18, DU2_DB5),
  1612. PINMUX_IPSR_DATA(IP15_19_18, LCDOUT21),
  1613. PINMUX_IPSR_MODSEL_DATA(IP15_22_20, MSIOF0_SCK, SEL_SOF0_0),
  1614. PINMUX_IPSR_MODSEL_DATA(IP15_22_20, TS_SDAT0, SEL_TSIF0_0),
  1615. PINMUX_IPSR_DATA(IP15_22_20, ADICLK),
  1616. PINMUX_IPSR_DATA(IP15_22_20, DU2_DB6),
  1617. PINMUX_IPSR_DATA(IP15_22_20, LCDOUT22),
  1618. PINMUX_IPSR_DATA(IP15_25_23, MSIOF0_SYNC),
  1619. PINMUX_IPSR_MODSEL_DATA(IP15_25_23, TS_SCK0, SEL_TSIF0_0),
  1620. PINMUX_IPSR_DATA(IP15_25_23, SSI_SCK2),
  1621. PINMUX_IPSR_DATA(IP15_25_23, ADIDATA),
  1622. PINMUX_IPSR_DATA(IP15_25_23, DU2_DB7),
  1623. PINMUX_IPSR_DATA(IP15_25_23, LCDOUT23),
  1624. PINMUX_IPSR_MODSEL_DATA(IP15_25_23, HRX0_C, SEL_SCIFA2_1),
  1625. PINMUX_IPSR_MODSEL_DATA(IP15_27_26, MSIOF0_SS1, SEL_SOF0_0),
  1626. PINMUX_IPSR_DATA(IP15_27_26, ADICHS0),
  1627. PINMUX_IPSR_DATA(IP15_27_26, DU2_DG5),
  1628. PINMUX_IPSR_DATA(IP15_27_26, LCDOUT13),
  1629. PINMUX_IPSR_MODSEL_DATA(IP15_29_28, MSIOF0_TXD, SEL_SOF0_0),
  1630. PINMUX_IPSR_DATA(IP15_29_28, ADICHS1),
  1631. PINMUX_IPSR_DATA(IP15_29_28, DU2_DG6),
  1632. PINMUX_IPSR_DATA(IP15_29_28, LCDOUT14),
  1633. PINMUX_IPSR_MODSEL_DATA(IP16_2_0, MSIOF0_SS2, SEL_SOF0_0),
  1634. PINMUX_IPSR_DATA(IP16_2_0, AUDIO_CLKOUT),
  1635. PINMUX_IPSR_DATA(IP16_2_0, ADICHS2),
  1636. PINMUX_IPSR_DATA(IP16_2_0, DU2_DISP),
  1637. PINMUX_IPSR_DATA(IP16_2_0, QPOLA),
  1638. PINMUX_IPSR_MODSEL_DATA(IP16_2_0, HTX0_C, SEL_HSCIF0_2),
  1639. PINMUX_IPSR_MODSEL_DATA(IP16_2_0, SCIFA2_TXD_B, SEL_SCIFA2_1),
  1640. PINMUX_IPSR_MODSEL_DATA(IP16_5_3, MSIOF0_RXD, SEL_SOF0_0),
  1641. PINMUX_IPSR_MODSEL_DATA(IP16_5_3, TS_SPSYNC0, SEL_TSIF0_0),
  1642. PINMUX_IPSR_DATA(IP16_5_3, SSI_WS2),
  1643. PINMUX_IPSR_DATA(IP16_5_3, ADICS_SAMP),
  1644. PINMUX_IPSR_DATA(IP16_5_3, DU2_CDE),
  1645. PINMUX_IPSR_DATA(IP16_5_3, QPOLB),
  1646. PINMUX_IPSR_MODSEL_DATA(IP16_5_3, SCIFA2_RXD_B, SEL_HSCIF0_2),
  1647. PINMUX_IPSR_DATA(IP16_6, USB1_PWEN),
  1648. PINMUX_IPSR_DATA(IP16_6, AUDIO_CLKOUT_D),
  1649. PINMUX_IPSR_DATA(IP16_7, USB1_OVC),
  1650. PINMUX_IPSR_MODSEL_DATA(IP16_7, TCLK1_B, SEL_TMU1_1),
  1651. };
  1652. static struct sh_pfc_pin pinmux_pins[] = {
  1653. PINMUX_GPIO_GP_ALL(),
  1654. };
  1655. /* - DU RGB ----------------------------------------------------------------- */
  1656. static const unsigned int du_rgb666_pins[] = {
  1657. /* R[7:2], G[7:2], B[7:2] */
  1658. RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 19),
  1659. RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 16),
  1660. RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 14),
  1661. RCAR_GP_PIN(5, 7), RCAR_GP_PIN(4, 30), RCAR_GP_PIN(4, 27),
  1662. RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 11),
  1663. RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 8),
  1664. };
  1665. static const unsigned int du_rgb666_mux[] = {
  1666. DU2_DR7_MARK, DU2_DR6_MARK, DU2_DR5_MARK, DU2_DR4_MARK,
  1667. DU2_DR3_MARK, DU2_DR2_MARK,
  1668. DU2_DG7_MARK, DU2_DG6_MARK, DU2_DG5_MARK, DU2_DG4_MARK,
  1669. DU2_DG3_MARK, DU2_DG2_MARK,
  1670. DU2_DB7_MARK, DU2_DB6_MARK, DU2_DB5_MARK, DU2_DB4_MARK,
  1671. DU2_DB3_MARK, DU2_DB2_MARK,
  1672. };
  1673. static const unsigned int du_rgb888_pins[] = {
  1674. /* R[7:0], G[7:0], B[7:0] */
  1675. RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 19),
  1676. RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 16),
  1677. RCAR_GP_PIN(4, 29), RCAR_GP_PIN(4, 28), RCAR_GP_PIN(5, 4),
  1678. RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 7),
  1679. RCAR_GP_PIN(4, 30), RCAR_GP_PIN(4, 27), RCAR_GP_PIN(5, 1),
  1680. RCAR_GP_PIN(4, 31), RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 12),
  1681. RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 9),
  1682. RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 5),
  1683. };
  1684. static const unsigned int du_rgb888_mux[] = {
  1685. DU2_DR7_MARK, DU2_DR6_MARK, DU2_DR5_MARK, DU2_DR4_MARK,
  1686. DU2_DR3_MARK, DU2_DR2_MARK, DU2_DR1_MARK, DU2_DR0_MARK,
  1687. DU2_DG7_MARK, DU2_DG6_MARK, DU2_DG5_MARK, DU2_DG4_MARK,
  1688. DU2_DG3_MARK, DU2_DG2_MARK, DU2_DG1_MARK, DU2_DG0_MARK,
  1689. DU2_DB7_MARK, DU2_DB6_MARK, DU2_DB5_MARK, DU2_DB4_MARK,
  1690. DU2_DB3_MARK, DU2_DB2_MARK, DU2_DB1_MARK, DU2_DB0_MARK,
  1691. };
  1692. static const unsigned int du_clk_out_0_pins[] = {
  1693. /* CLKOUT */
  1694. RCAR_GP_PIN(5, 2),
  1695. };
  1696. static const unsigned int du_clk_out_0_mux[] = {
  1697. DU0_DOTCLKOUT_MARK
  1698. };
  1699. static const unsigned int du_clk_out_1_pins[] = {
  1700. /* CLKOUT */
  1701. RCAR_GP_PIN(5, 3),
  1702. };
  1703. static const unsigned int du_clk_out_1_mux[] = {
  1704. DU1_DOTCLKOUT_MARK
  1705. };
  1706. static const unsigned int du_sync_0_pins[] = {
  1707. /* VSYNC, HSYNC, DISP */
  1708. RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 14), RCAR_GP_PIN(5, 0),
  1709. };
  1710. static const unsigned int du_sync_0_mux[] = {
  1711. DU2_EXVSYNC_DU2_VSYNC_MARK, DU2_EXHSYNC_DU2_HSYNC_MARK,
  1712. DU2_EXODDF_DU2_ODDF_DISP_CDE_MARK
  1713. };
  1714. static const unsigned int du_sync_1_pins[] = {
  1715. /* VSYNC, HSYNC, DISP */
  1716. RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 14), RCAR_GP_PIN(5, 16),
  1717. };
  1718. static const unsigned int du_sync_1_mux[] = {
  1719. DU2_EXVSYNC_DU2_VSYNC_MARK, DU2_EXHSYNC_DU2_HSYNC_MARK,
  1720. DU2_DISP_MARK
  1721. };
  1722. static const unsigned int du_cde_pins[] = {
  1723. /* CDE */
  1724. RCAR_GP_PIN(5, 17),
  1725. };
  1726. static const unsigned int du_cde_mux[] = {
  1727. DU2_CDE_MARK,
  1728. };
  1729. /* - DU0 -------------------------------------------------------------------- */
  1730. static const unsigned int du0_clk_in_pins[] = {
  1731. /* CLKIN */
  1732. RCAR_GP_PIN(5, 26),
  1733. };
  1734. static const unsigned int du0_clk_in_mux[] = {
  1735. DU_DOTCLKIN0_MARK
  1736. };
  1737. /* - DU1 -------------------------------------------------------------------- */
  1738. static const unsigned int du1_clk_in_pins[] = {
  1739. /* CLKIN */
  1740. RCAR_GP_PIN(5, 27),
  1741. };
  1742. static const unsigned int du1_clk_in_mux[] = {
  1743. DU_DOTCLKIN1_MARK,
  1744. };
  1745. /* - DU2 -------------------------------------------------------------------- */
  1746. static const unsigned int du2_clk_in_pins[] = {
  1747. /* CLKIN */
  1748. RCAR_GP_PIN(5, 28),
  1749. };
  1750. static const unsigned int du2_clk_in_mux[] = {
  1751. DU_DOTCLKIN2_MARK,
  1752. };
  1753. /* - ETH -------------------------------------------------------------------- */
  1754. static const unsigned int eth_link_pins[] = {
  1755. /* LINK */
  1756. RCAR_GP_PIN(2, 22),
  1757. };
  1758. static const unsigned int eth_link_mux[] = {
  1759. ETH_LINK_MARK,
  1760. };
  1761. static const unsigned int eth_magic_pins[] = {
  1762. /* MAGIC */
  1763. RCAR_GP_PIN(2, 27),
  1764. };
  1765. static const unsigned int eth_magic_mux[] = {
  1766. ETH_MAGIC_MARK,
  1767. };
  1768. static const unsigned int eth_mdio_pins[] = {
  1769. /* MDC, MDIO */
  1770. RCAR_GP_PIN(2, 29), RCAR_GP_PIN(2, 24),
  1771. };
  1772. static const unsigned int eth_mdio_mux[] = {
  1773. ETH_MDC_MARK, ETH_MDIO_MARK,
  1774. };
  1775. static const unsigned int eth_rmii_pins[] = {
  1776. /* RXD[0:1], RX_ER, CRS_DV, TXD[0:1], TX_EN, REF_CLK */
  1777. RCAR_GP_PIN(2, 20), RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 19),
  1778. RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 28), RCAR_GP_PIN(2, 25),
  1779. RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 23),
  1780. };
  1781. static const unsigned int eth_rmii_mux[] = {
  1782. ETH_RXD0_MARK, ETH_RXD1_MARK, ETH_RX_ER_MARK, ETH_CRS_DV_MARK,
  1783. ETH_TXD0_MARK, ETH_TXD1_MARK, ETH_TX_EN_MARK, ETH_REF_CLK_MARK,
  1784. };
  1785. /* - HSCIF0 ----------------------------------------------------------------- */
  1786. static const unsigned int hscif0_data_pins[] = {
  1787. /* RX, TX */
  1788. RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 9),
  1789. };
  1790. static const unsigned int hscif0_data_mux[] = {
  1791. HRX0_MARK, HTX0_MARK,
  1792. };
  1793. static const unsigned int hscif0_clk_pins[] = {
  1794. /* SCK */
  1795. RCAR_GP_PIN(5, 7),
  1796. };
  1797. static const unsigned int hscif0_clk_mux[] = {
  1798. HSCK0_MARK,
  1799. };
  1800. static const unsigned int hscif0_ctrl_pins[] = {
  1801. /* RTS, CTS */
  1802. RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10),
  1803. };
  1804. static const unsigned int hscif0_ctrl_mux[] = {
  1805. HRTS0_N_MARK, HCTS0_N_MARK,
  1806. };
  1807. static const unsigned int hscif0_data_b_pins[] = {
  1808. /* RX, TX */
  1809. RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 12),
  1810. };
  1811. static const unsigned int hscif0_data_b_mux[] = {
  1812. HRX0_B_MARK, HTX0_B_MARK,
  1813. };
  1814. static const unsigned int hscif0_ctrl_b_pins[] = {
  1815. /* RTS, CTS */
  1816. RCAR_GP_PIN(1, 29), RCAR_GP_PIN(1, 28),
  1817. };
  1818. static const unsigned int hscif0_ctrl_b_mux[] = {
  1819. HRTS0_N_B_MARK, HCTS0_N_B_MARK,
  1820. };
  1821. static const unsigned int hscif0_data_c_pins[] = {
  1822. /* RX, TX */
  1823. RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 16),
  1824. };
  1825. static const unsigned int hscif0_data_c_mux[] = {
  1826. HRX0_C_MARK, HTX0_C_MARK,
  1827. };
  1828. static const unsigned int hscif0_ctrl_c_pins[] = {
  1829. /* RTS, CTS */
  1830. RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 7),
  1831. };
  1832. static const unsigned int hscif0_ctrl_c_mux[] = {
  1833. HRTS0_N_C_MARK, HCTS0_N_C_MARK,
  1834. };
  1835. static const unsigned int hscif0_data_d_pins[] = {
  1836. /* RX, TX */
  1837. RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
  1838. };
  1839. static const unsigned int hscif0_data_d_mux[] = {
  1840. HRX0_D_MARK, HTX0_D_MARK,
  1841. };
  1842. static const unsigned int hscif0_ctrl_d_pins[] = {
  1843. /* RTS, CTS */
  1844. RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22),
  1845. };
  1846. static const unsigned int hscif0_ctrl_d_mux[] = {
  1847. HRTS0_N_D_MARK, HCTS0_N_D_MARK,
  1848. };
  1849. static const unsigned int hscif0_data_e_pins[] = {
  1850. /* RX, TX */
  1851. RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
  1852. };
  1853. static const unsigned int hscif0_data_e_mux[] = {
  1854. HRX0_E_MARK, HTX0_E_MARK,
  1855. };
  1856. static const unsigned int hscif0_ctrl_e_pins[] = {
  1857. /* RTS, CTS */
  1858. RCAR_GP_PIN(2, 24), RCAR_GP_PIN(2, 23),
  1859. };
  1860. static const unsigned int hscif0_ctrl_e_mux[] = {
  1861. HRTS0_N_E_MARK, HCTS0_N_E_MARK,
  1862. };
  1863. static const unsigned int hscif0_data_f_pins[] = {
  1864. /* RX, TX */
  1865. RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 25),
  1866. };
  1867. static const unsigned int hscif0_data_f_mux[] = {
  1868. HRX0_F_MARK, HTX0_F_MARK,
  1869. };
  1870. static const unsigned int hscif0_ctrl_f_pins[] = {
  1871. /* RTS, CTS */
  1872. RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 24),
  1873. };
  1874. static const unsigned int hscif0_ctrl_f_mux[] = {
  1875. HRTS0_N_F_MARK, HCTS0_N_F_MARK,
  1876. };
  1877. /* - HSCIF1 ----------------------------------------------------------------- */
  1878. static const unsigned int hscif1_data_pins[] = {
  1879. /* RX, TX */
  1880. RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29),
  1881. };
  1882. static const unsigned int hscif1_data_mux[] = {
  1883. HRX1_MARK, HTX1_MARK,
  1884. };
  1885. static const unsigned int hscif1_clk_pins[] = {
  1886. /* SCK */
  1887. RCAR_GP_PIN(4, 27),
  1888. };
  1889. static const unsigned int hscif1_clk_mux[] = {
  1890. HSCK1_MARK,
  1891. };
  1892. static const unsigned int hscif1_ctrl_pins[] = {
  1893. /* RTS, CTS */
  1894. RCAR_GP_PIN(4, 31), RCAR_GP_PIN(4, 30),
  1895. };
  1896. static const unsigned int hscif1_ctrl_mux[] = {
  1897. HRTS1_N_MARK, HCTS1_N_MARK,
  1898. };
  1899. static const unsigned int hscif1_data_b_pins[] = {
  1900. /* RX, TX */
  1901. RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 18),
  1902. };
  1903. static const unsigned int hscif1_data_b_mux[] = {
  1904. HRX1_B_MARK, HTX1_B_MARK,
  1905. };
  1906. static const unsigned int hscif1_clk_b_pins[] = {
  1907. /* SCK */
  1908. RCAR_GP_PIN(1, 28),
  1909. };
  1910. static const unsigned int hscif1_clk_b_mux[] = {
  1911. HSCK1_B_MARK,
  1912. };
  1913. static const unsigned int hscif1_ctrl_b_pins[] = {
  1914. /* RTS, CTS */
  1915. RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
  1916. };
  1917. static const unsigned int hscif1_ctrl_b_mux[] = {
  1918. HRTS1_N_B_MARK, HCTS1_N_B_MARK,
  1919. };
  1920. /* - INTC ------------------------------------------------------------------- */
  1921. static const unsigned int intc_irq0_pins[] = {
  1922. /* IRQ */
  1923. RCAR_GP_PIN(1, 25),
  1924. };
  1925. static const unsigned int intc_irq0_mux[] = {
  1926. IRQ0_MARK,
  1927. };
  1928. static const unsigned int intc_irq1_pins[] = {
  1929. /* IRQ */
  1930. RCAR_GP_PIN(1, 27),
  1931. };
  1932. static const unsigned int intc_irq1_mux[] = {
  1933. IRQ1_MARK,
  1934. };
  1935. static const unsigned int intc_irq2_pins[] = {
  1936. /* IRQ */
  1937. RCAR_GP_PIN(1, 29),
  1938. };
  1939. static const unsigned int intc_irq2_mux[] = {
  1940. IRQ2_MARK,
  1941. };
  1942. static const unsigned int intc_irq3_pins[] = {
  1943. /* IRQ */
  1944. RCAR_GP_PIN(1, 23),
  1945. };
  1946. static const unsigned int intc_irq3_mux[] = {
  1947. IRQ3_MARK,
  1948. };
  1949. /* - MMCIF0 ----------------------------------------------------------------- */
  1950. static const unsigned int mmc0_data1_pins[] = {
  1951. /* D[0] */
  1952. RCAR_GP_PIN(3, 18),
  1953. };
  1954. static const unsigned int mmc0_data1_mux[] = {
  1955. MMC0_D0_MARK,
  1956. };
  1957. static const unsigned int mmc0_data4_pins[] = {
  1958. /* D[0:3] */
  1959. RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
  1960. RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
  1961. };
  1962. static const unsigned int mmc0_data4_mux[] = {
  1963. MMC0_D0_MARK, MMC0_D1_MARK, MMC0_D2_MARK, MMC0_D3_MARK,
  1964. };
  1965. static const unsigned int mmc0_data8_pins[] = {
  1966. /* D[0:7] */
  1967. RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
  1968. RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
  1969. RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 23),
  1970. RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
  1971. };
  1972. static const unsigned int mmc0_data8_mux[] = {
  1973. MMC0_D0_MARK, MMC0_D1_MARK, MMC0_D2_MARK, MMC0_D3_MARK,
  1974. MMC0_D4_MARK, MMC0_D5_MARK, MMC0_D6_MARK, MMC0_D7_MARK,
  1975. };
  1976. static const unsigned int mmc0_ctrl_pins[] = {
  1977. /* CLK, CMD */
  1978. RCAR_GP_PIN(3, 16), RCAR_GP_PIN(3, 17),
  1979. };
  1980. static const unsigned int mmc0_ctrl_mux[] = {
  1981. MMC0_CLK_MARK, MMC0_CMD_MARK,
  1982. };
  1983. /* - MMCIF1 ----------------------------------------------------------------- */
  1984. static const unsigned int mmc1_data1_pins[] = {
  1985. /* D[0] */
  1986. RCAR_GP_PIN(3, 26),
  1987. };
  1988. static const unsigned int mmc1_data1_mux[] = {
  1989. MMC1_D0_MARK,
  1990. };
  1991. static const unsigned int mmc1_data4_pins[] = {
  1992. /* D[0:3] */
  1993. RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 27),
  1994. RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 29),
  1995. };
  1996. static const unsigned int mmc1_data4_mux[] = {
  1997. MMC1_D0_MARK, MMC1_D1_MARK, MMC1_D2_MARK, MMC1_D3_MARK,
  1998. };
  1999. static const unsigned int mmc1_data8_pins[] = {
  2000. /* D[0:7] */
  2001. RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 27),
  2002. RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 29),
  2003. RCAR_GP_PIN(3, 30), RCAR_GP_PIN(3, 31),
  2004. RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
  2005. };
  2006. static const unsigned int mmc1_data8_mux[] = {
  2007. MMC1_D0_MARK, MMC1_D1_MARK, MMC1_D2_MARK, MMC1_D3_MARK,
  2008. MMC1_D4_MARK, MMC1_D5_MARK, MMC1_D6_MARK, MMC1_D7_MARK,
  2009. };
  2010. static const unsigned int mmc1_ctrl_pins[] = {
  2011. /* CLK, CMD */
  2012. RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 25),
  2013. };
  2014. static const unsigned int mmc1_ctrl_mux[] = {
  2015. MMC1_CLK_MARK, MMC1_CMD_MARK,
  2016. };
  2017. /* - MSIOF0 ----------------------------------------------------------------- */
  2018. static const unsigned int msiof0_clk_pins[] = {
  2019. /* SCK */
  2020. RCAR_GP_PIN(5, 12),
  2021. };
  2022. static const unsigned int msiof0_clk_mux[] = {
  2023. MSIOF0_SCK_MARK,
  2024. };
  2025. static const unsigned int msiof0_sync_pins[] = {
  2026. /* SYNC */
  2027. RCAR_GP_PIN(5, 13),
  2028. };
  2029. static const unsigned int msiof0_sync_mux[] = {
  2030. MSIOF0_SYNC_MARK,
  2031. };
  2032. static const unsigned int msiof0_ss1_pins[] = {
  2033. /* SS1 */
  2034. RCAR_GP_PIN(5, 14),
  2035. };
  2036. static const unsigned int msiof0_ss1_mux[] = {
  2037. MSIOF0_SS1_MARK,
  2038. };
  2039. static const unsigned int msiof0_ss2_pins[] = {
  2040. /* SS2 */
  2041. RCAR_GP_PIN(5, 16),
  2042. };
  2043. static const unsigned int msiof0_ss2_mux[] = {
  2044. MSIOF0_SS2_MARK,
  2045. };
  2046. static const unsigned int msiof0_rx_pins[] = {
  2047. /* RXD */
  2048. RCAR_GP_PIN(5, 17),
  2049. };
  2050. static const unsigned int msiof0_rx_mux[] = {
  2051. MSIOF0_RXD_MARK,
  2052. };
  2053. static const unsigned int msiof0_tx_pins[] = {
  2054. /* TXD */
  2055. RCAR_GP_PIN(5, 15),
  2056. };
  2057. static const unsigned int msiof0_tx_mux[] = {
  2058. MSIOF0_TXD_MARK,
  2059. };
  2060. /* - MSIOF1 ----------------------------------------------------------------- */
  2061. static const unsigned int msiof1_clk_pins[] = {
  2062. /* SCK */
  2063. RCAR_GP_PIN(4, 8),
  2064. };
  2065. static const unsigned int msiof1_clk_mux[] = {
  2066. MSIOF1_SCK_MARK,
  2067. };
  2068. static const unsigned int msiof1_sync_pins[] = {
  2069. /* SYNC */
  2070. RCAR_GP_PIN(4, 9),
  2071. };
  2072. static const unsigned int msiof1_sync_mux[] = {
  2073. MSIOF1_SYNC_MARK,
  2074. };
  2075. static const unsigned int msiof1_ss1_pins[] = {
  2076. /* SS1 */
  2077. RCAR_GP_PIN(4, 10),
  2078. };
  2079. static const unsigned int msiof1_ss1_mux[] = {
  2080. MSIOF1_SS1_MARK,
  2081. };
  2082. static const unsigned int msiof1_ss2_pins[] = {
  2083. /* SS2 */
  2084. RCAR_GP_PIN(4, 11),
  2085. };
  2086. static const unsigned int msiof1_ss2_mux[] = {
  2087. MSIOF1_SS2_MARK,
  2088. };
  2089. static const unsigned int msiof1_rx_pins[] = {
  2090. /* RXD */
  2091. RCAR_GP_PIN(4, 13),
  2092. };
  2093. static const unsigned int msiof1_rx_mux[] = {
  2094. MSIOF1_RXD_MARK,
  2095. };
  2096. static const unsigned int msiof1_tx_pins[] = {
  2097. /* TXD */
  2098. RCAR_GP_PIN(4, 12),
  2099. };
  2100. static const unsigned int msiof1_tx_mux[] = {
  2101. MSIOF1_TXD_MARK,
  2102. };
  2103. /* - MSIOF2 ----------------------------------------------------------------- */
  2104. static const unsigned int msiof2_clk_pins[] = {
  2105. /* SCK */
  2106. RCAR_GP_PIN(0, 27),
  2107. };
  2108. static const unsigned int msiof2_clk_mux[] = {
  2109. MSIOF2_SCK_MARK,
  2110. };
  2111. static const unsigned int msiof2_sync_pins[] = {
  2112. /* SYNC */
  2113. RCAR_GP_PIN(0, 26),
  2114. };
  2115. static const unsigned int msiof2_sync_mux[] = {
  2116. MSIOF2_SYNC_MARK,
  2117. };
  2118. static const unsigned int msiof2_ss1_pins[] = {
  2119. /* SS1 */
  2120. RCAR_GP_PIN(0, 30),
  2121. };
  2122. static const unsigned int msiof2_ss1_mux[] = {
  2123. MSIOF2_SS1_MARK,
  2124. };
  2125. static const unsigned int msiof2_ss2_pins[] = {
  2126. /* SS2 */
  2127. RCAR_GP_PIN(0, 31),
  2128. };
  2129. static const unsigned int msiof2_ss2_mux[] = {
  2130. MSIOF2_SS2_MARK,
  2131. };
  2132. static const unsigned int msiof2_rx_pins[] = {
  2133. /* RXD */
  2134. RCAR_GP_PIN(0, 29),
  2135. };
  2136. static const unsigned int msiof2_rx_mux[] = {
  2137. MSIOF2_RXD_MARK,
  2138. };
  2139. static const unsigned int msiof2_tx_pins[] = {
  2140. /* TXD */
  2141. RCAR_GP_PIN(0, 28),
  2142. };
  2143. static const unsigned int msiof2_tx_mux[] = {
  2144. MSIOF2_TXD_MARK,
  2145. };
  2146. /* - MSIOF3 ----------------------------------------------------------------- */
  2147. static const unsigned int msiof3_clk_pins[] = {
  2148. /* SCK */
  2149. RCAR_GP_PIN(5, 4),
  2150. };
  2151. static const unsigned int msiof3_clk_mux[] = {
  2152. MSIOF3_SCK_MARK,
  2153. };
  2154. static const unsigned int msiof3_sync_pins[] = {
  2155. /* SYNC */
  2156. RCAR_GP_PIN(4, 30),
  2157. };
  2158. static const unsigned int msiof3_sync_mux[] = {
  2159. MSIOF3_SYNC_MARK,
  2160. };
  2161. static const unsigned int msiof3_ss1_pins[] = {
  2162. /* SS1 */
  2163. RCAR_GP_PIN(4, 31),
  2164. };
  2165. static const unsigned int msiof3_ss1_mux[] = {
  2166. MSIOF3_SS1_MARK,
  2167. };
  2168. static const unsigned int msiof3_ss2_pins[] = {
  2169. /* SS2 */
  2170. RCAR_GP_PIN(4, 27),
  2171. };
  2172. static const unsigned int msiof3_ss2_mux[] = {
  2173. MSIOF3_SS2_MARK,
  2174. };
  2175. static const unsigned int msiof3_rx_pins[] = {
  2176. /* RXD */
  2177. RCAR_GP_PIN(5, 2),
  2178. };
  2179. static const unsigned int msiof3_rx_mux[] = {
  2180. MSIOF3_RXD_MARK,
  2181. };
  2182. static const unsigned int msiof3_tx_pins[] = {
  2183. /* TXD */
  2184. RCAR_GP_PIN(5, 3),
  2185. };
  2186. static const unsigned int msiof3_tx_mux[] = {
  2187. MSIOF3_TXD_MARK,
  2188. };
  2189. /* - SCIF0 ------------------------------------------------------------------ */
  2190. static const unsigned int scif0_data_pins[] = {
  2191. /* RX, TX */
  2192. RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29),
  2193. };
  2194. static const unsigned int scif0_data_mux[] = {
  2195. RX0_MARK, TX0_MARK,
  2196. };
  2197. static const unsigned int scif0_clk_pins[] = {
  2198. /* SCK */
  2199. RCAR_GP_PIN(4, 27),
  2200. };
  2201. static const unsigned int scif0_clk_mux[] = {
  2202. SCK0_MARK,
  2203. };
  2204. static const unsigned int scif0_ctrl_pins[] = {
  2205. /* RTS, CTS */
  2206. RCAR_GP_PIN(4, 31), RCAR_GP_PIN(4, 30),
  2207. };
  2208. static const unsigned int scif0_ctrl_mux[] = {
  2209. RTS0_N_MARK, CTS0_N_MARK,
  2210. };
  2211. static const unsigned int scif0_data_b_pins[] = {
  2212. /* RX, TX */
  2213. RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
  2214. };
  2215. static const unsigned int scif0_data_b_mux[] = {
  2216. RX0_B_MARK, TX0_B_MARK,
  2217. };
  2218. /* - SCIF1 ------------------------------------------------------------------ */
  2219. static const unsigned int scif1_data_pins[] = {
  2220. /* RX, TX */
  2221. RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1),
  2222. };
  2223. static const unsigned int scif1_data_mux[] = {
  2224. RX1_MARK, TX1_MARK,
  2225. };
  2226. static const unsigned int scif1_clk_pins[] = {
  2227. /* SCK */
  2228. RCAR_GP_PIN(4, 20),
  2229. };
  2230. static const unsigned int scif1_clk_mux[] = {
  2231. SCK1_MARK,
  2232. };
  2233. static const unsigned int scif1_ctrl_pins[] = {
  2234. /* RTS, CTS */
  2235. RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 2),
  2236. };
  2237. static const unsigned int scif1_ctrl_mux[] = {
  2238. RTS1_N_MARK, CTS1_N_MARK,
  2239. };
  2240. static const unsigned int scif1_data_b_pins[] = {
  2241. /* RX, TX */
  2242. RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
  2243. };
  2244. static const unsigned int scif1_data_b_mux[] = {
  2245. RX1_B_MARK, TX1_B_MARK,
  2246. };
  2247. static const unsigned int scif1_data_c_pins[] = {
  2248. /* RX, TX */
  2249. RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 2),
  2250. };
  2251. static const unsigned int scif1_data_c_mux[] = {
  2252. RX1_C_MARK, TX1_C_MARK,
  2253. };
  2254. static const unsigned int scif1_data_d_pins[] = {
  2255. /* RX, TX */
  2256. RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
  2257. };
  2258. static const unsigned int scif1_data_d_mux[] = {
  2259. RX1_D_MARK, TX1_D_MARK,
  2260. };
  2261. static const unsigned int scif1_clk_d_pins[] = {
  2262. /* SCK */
  2263. RCAR_GP_PIN(3, 17),
  2264. };
  2265. static const unsigned int scif1_clk_d_mux[] = {
  2266. SCK1_D_MARK,
  2267. };
  2268. static const unsigned int scif1_data_e_pins[] = {
  2269. /* RX, TX */
  2270. RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
  2271. };
  2272. static const unsigned int scif1_data_e_mux[] = {
  2273. RX1_E_MARK, TX1_E_MARK,
  2274. };
  2275. static const unsigned int scif1_clk_e_pins[] = {
  2276. /* SCK */
  2277. RCAR_GP_PIN(2, 20),
  2278. };
  2279. static const unsigned int scif1_clk_e_mux[] = {
  2280. SCK1_E_MARK,
  2281. };
  2282. /* - SCIF2 ------------------------------------------------------------------ */
  2283. static const unsigned int scif2_data_pins[] = {
  2284. /* RX, TX */
  2285. RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 5),
  2286. };
  2287. static const unsigned int scif2_data_mux[] = {
  2288. RX2_MARK, TX2_MARK,
  2289. };
  2290. static const unsigned int scif2_clk_pins[] = {
  2291. /* SCK */
  2292. RCAR_GP_PIN(5, 4),
  2293. };
  2294. static const unsigned int scif2_clk_mux[] = {
  2295. SCK2_MARK,
  2296. };
  2297. static const unsigned int scif2_data_b_pins[] = {
  2298. /* RX, TX */
  2299. RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
  2300. };
  2301. static const unsigned int scif2_data_b_mux[] = {
  2302. RX2_B_MARK, TX2_B_MARK,
  2303. };
  2304. /* - SCIFA0 ----------------------------------------------------------------- */
  2305. static const unsigned int scifa0_data_pins[] = {
  2306. /* RXD, TXD */
  2307. RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29),
  2308. };
  2309. static const unsigned int scifa0_data_mux[] = {
  2310. SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
  2311. };
  2312. static const unsigned int scifa0_clk_pins[] = {
  2313. /* SCK */
  2314. RCAR_GP_PIN(4, 27),
  2315. };
  2316. static const unsigned int scifa0_clk_mux[] = {
  2317. SCIFA0_SCK_MARK,
  2318. };
  2319. static const unsigned int scifa0_ctrl_pins[] = {
  2320. /* RTS, CTS */
  2321. RCAR_GP_PIN(4, 31), RCAR_GP_PIN(4, 30),
  2322. };
  2323. static const unsigned int scifa0_ctrl_mux[] = {
  2324. SCIFA0_RTS_N_MARK, SCIFA0_CTS_N_MARK,
  2325. };
  2326. static const unsigned int scifa0_data_b_pins[] = {
  2327. /* RXD, TXD */
  2328. RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 21),
  2329. };
  2330. static const unsigned int scifa0_data_b_mux[] = {
  2331. SCIFA0_RXD_B_MARK, SCIFA0_TXD_B_MARK
  2332. };
  2333. static const unsigned int scifa0_clk_b_pins[] = {
  2334. /* SCK */
  2335. RCAR_GP_PIN(1, 19),
  2336. };
  2337. static const unsigned int scifa0_clk_b_mux[] = {
  2338. SCIFA0_SCK_B_MARK,
  2339. };
  2340. static const unsigned int scifa0_ctrl_b_pins[] = {
  2341. /* RTS, CTS */
  2342. RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 22),
  2343. };
  2344. static const unsigned int scifa0_ctrl_b_mux[] = {
  2345. SCIFA0_RTS_N_B_MARK, SCIFA0_CTS_N_B_MARK,
  2346. };
  2347. /* - SCIFA1 ----------------------------------------------------------------- */
  2348. static const unsigned int scifa1_data_pins[] = {
  2349. /* RXD, TXD */
  2350. RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1),
  2351. };
  2352. static const unsigned int scifa1_data_mux[] = {
  2353. SCIFA1_RXD_MARK, SCIFA1_TXD_MARK,
  2354. };
  2355. static const unsigned int scifa1_clk_pins[] = {
  2356. /* SCK */
  2357. RCAR_GP_PIN(4, 20),
  2358. };
  2359. static const unsigned int scifa1_clk_mux[] = {
  2360. SCIFA1_SCK_MARK,
  2361. };
  2362. static const unsigned int scifa1_ctrl_pins[] = {
  2363. /* RTS, CTS */
  2364. RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 2),
  2365. };
  2366. static const unsigned int scifa1_ctrl_mux[] = {
  2367. SCIFA1_RTS_N_MARK, SCIFA1_CTS_N_MARK,
  2368. };
  2369. static const unsigned int scifa1_data_b_pins[] = {
  2370. /* RXD, TXD */
  2371. RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 21),
  2372. };
  2373. static const unsigned int scifa1_data_b_mux[] = {
  2374. SCIFA1_RXD_B_MARK, SCIFA1_TXD_B_MARK,
  2375. };
  2376. static const unsigned int scifa1_clk_b_pins[] = {
  2377. /* SCK */
  2378. RCAR_GP_PIN(0, 23),
  2379. };
  2380. static const unsigned int scifa1_clk_b_mux[] = {
  2381. SCIFA1_SCK_B_MARK,
  2382. };
  2383. static const unsigned int scifa1_ctrl_b_pins[] = {
  2384. /* RTS, CTS */
  2385. RCAR_GP_PIN(0, 22), RCAR_GP_PIN(0, 25),
  2386. };
  2387. static const unsigned int scifa1_ctrl_b_mux[] = {
  2388. SCIFA1_RTS_N_B_MARK, SCIFA1_CTS_N_B_MARK,
  2389. };
  2390. static const unsigned int scifa1_data_c_pins[] = {
  2391. /* RXD, TXD */
  2392. RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10),
  2393. };
  2394. static const unsigned int scifa1_data_c_mux[] = {
  2395. SCIFA1_RXD_C_MARK, SCIFA1_TXD_C_MARK,
  2396. };
  2397. static const unsigned int scifa1_clk_c_pins[] = {
  2398. /* SCK */
  2399. RCAR_GP_PIN(0, 8),
  2400. };
  2401. static const unsigned int scifa1_clk_c_mux[] = {
  2402. SCIFA1_SCK_C_MARK,
  2403. };
  2404. static const unsigned int scifa1_ctrl_c_pins[] = {
  2405. /* RTS, CTS */
  2406. RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11),
  2407. };
  2408. static const unsigned int scifa1_ctrl_c_mux[] = {
  2409. SCIFA1_RTS_N_C_MARK, SCIFA1_CTS_N_C_MARK,
  2410. };
  2411. static const unsigned int scifa1_data_d_pins[] = {
  2412. /* RXD, TXD */
  2413. RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
  2414. };
  2415. static const unsigned int scifa1_data_d_mux[] = {
  2416. SCIFA1_RXD_D_MARK, SCIFA1_TXD_D_MARK,
  2417. };
  2418. static const unsigned int scifa1_clk_d_pins[] = {
  2419. /* SCK */
  2420. RCAR_GP_PIN(2, 10),
  2421. };
  2422. static const unsigned int scifa1_clk_d_mux[] = {
  2423. SCIFA1_SCK_D_MARK,
  2424. };
  2425. static const unsigned int scifa1_ctrl_d_pins[] = {
  2426. /* RTS, CTS */
  2427. RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
  2428. };
  2429. static const unsigned int scifa1_ctrl_d_mux[] = {
  2430. SCIFA1_RTS_N_D_MARK, SCIFA1_CTS_N_D_MARK,
  2431. };
  2432. /* - SCIFA2 ----------------------------------------------------------------- */
  2433. static const unsigned int scifa2_data_pins[] = {
  2434. /* RXD, TXD */
  2435. RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
  2436. };
  2437. static const unsigned int scifa2_data_mux[] = {
  2438. SCIFA2_RXD_MARK, SCIFA2_TXD_MARK,
  2439. };
  2440. static const unsigned int scifa2_clk_pins[] = {
  2441. /* SCK */
  2442. RCAR_GP_PIN(5, 4),
  2443. };
  2444. static const unsigned int scifa2_clk_mux[] = {
  2445. SCIFA2_SCK_MARK,
  2446. };
  2447. static const unsigned int scifa2_ctrl_pins[] = {
  2448. /* RTS, CTS */
  2449. RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 21),
  2450. };
  2451. static const unsigned int scifa2_ctrl_mux[] = {
  2452. SCIFA2_RTS_N_MARK, SCIFA2_CTS_N_MARK,
  2453. };
  2454. static const unsigned int scifa2_data_b_pins[] = {
  2455. /* RXD, TXD */
  2456. RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 16),
  2457. };
  2458. static const unsigned int scifa2_data_b_mux[] = {
  2459. SCIFA2_RXD_B_MARK, SCIFA2_TXD_B_MARK,
  2460. };
  2461. static const unsigned int scifa2_data_c_pins[] = {
  2462. /* RXD, TXD */
  2463. RCAR_GP_PIN(5, 31), RCAR_GP_PIN(5, 30),
  2464. };
  2465. static const unsigned int scifa2_data_c_mux[] = {
  2466. SCIFA2_RXD_C_MARK, SCIFA2_TXD_C_MARK,
  2467. };
  2468. static const unsigned int scifa2_clk_c_pins[] = {
  2469. /* SCK */
  2470. RCAR_GP_PIN(5, 29),
  2471. };
  2472. static const unsigned int scifa2_clk_c_mux[] = {
  2473. SCIFA2_SCK_C_MARK,
  2474. };
  2475. /* - SCIFB0 ----------------------------------------------------------------- */
  2476. static const unsigned int scifb0_data_pins[] = {
  2477. /* RXD, TXD */
  2478. RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
  2479. };
  2480. static const unsigned int scifb0_data_mux[] = {
  2481. SCIFB0_RXD_MARK, SCIFB0_TXD_MARK,
  2482. };
  2483. static const unsigned int scifb0_clk_pins[] = {
  2484. /* SCK */
  2485. RCAR_GP_PIN(4, 8),
  2486. };
  2487. static const unsigned int scifb0_clk_mux[] = {
  2488. SCIFB0_SCK_MARK,
  2489. };
  2490. static const unsigned int scifb0_ctrl_pins[] = {
  2491. /* RTS, CTS */
  2492. RCAR_GP_PIN(4, 12), RCAR_GP_PIN(4, 11),
  2493. };
  2494. static const unsigned int scifb0_ctrl_mux[] = {
  2495. SCIFB0_RTS_N_MARK, SCIFB0_CTS_N_MARK,
  2496. };
  2497. static const unsigned int scifb0_data_b_pins[] = {
  2498. /* RXD, TXD */
  2499. RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
  2500. };
  2501. static const unsigned int scifb0_data_b_mux[] = {
  2502. SCIFB0_RXD_B_MARK, SCIFB0_TXD_B_MARK,
  2503. };
  2504. static const unsigned int scifb0_clk_b_pins[] = {
  2505. /* SCK */
  2506. RCAR_GP_PIN(3, 9),
  2507. };
  2508. static const unsigned int scifb0_clk_b_mux[] = {
  2509. SCIFB0_SCK_B_MARK,
  2510. };
  2511. static const unsigned int scifb0_ctrl_b_pins[] = {
  2512. /* RTS, CTS */
  2513. RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 12),
  2514. };
  2515. static const unsigned int scifb0_ctrl_b_mux[] = {
  2516. SCIFB0_RTS_N_B_MARK, SCIFB0_CTS_N_B_MARK,
  2517. };
  2518. static const unsigned int scifb0_data_c_pins[] = {
  2519. /* RXD, TXD */
  2520. RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
  2521. };
  2522. static const unsigned int scifb0_data_c_mux[] = {
  2523. SCIFB0_RXD_C_MARK, SCIFB0_TXD_C_MARK,
  2524. };
  2525. /* - SCIFB1 ----------------------------------------------------------------- */
  2526. static const unsigned int scifb1_data_pins[] = {
  2527. /* RXD, TXD */
  2528. RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
  2529. };
  2530. static const unsigned int scifb1_data_mux[] = {
  2531. SCIFB1_RXD_MARK, SCIFB1_TXD_MARK,
  2532. };
  2533. static const unsigned int scifb1_clk_pins[] = {
  2534. /* SCK */
  2535. RCAR_GP_PIN(4, 14),
  2536. };
  2537. static const unsigned int scifb1_clk_mux[] = {
  2538. SCIFB1_SCK_MARK,
  2539. };
  2540. static const unsigned int scifb1_ctrl_pins[] = {
  2541. /* RTS, CTS */
  2542. RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 17),
  2543. };
  2544. static const unsigned int scifb1_ctrl_mux[] = {
  2545. SCIFB1_RTS_N_MARK, SCIFB1_CTS_N_MARK,
  2546. };
  2547. static const unsigned int scifb1_data_b_pins[] = {
  2548. /* RXD, TXD */
  2549. RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
  2550. };
  2551. static const unsigned int scifb1_data_b_mux[] = {
  2552. SCIFB1_RXD_B_MARK, SCIFB1_TXD_B_MARK,
  2553. };
  2554. static const unsigned int scifb1_clk_b_pins[] = {
  2555. /* SCK */
  2556. RCAR_GP_PIN(3, 1),
  2557. };
  2558. static const unsigned int scifb1_clk_b_mux[] = {
  2559. SCIFB1_SCK_B_MARK,
  2560. };
  2561. static const unsigned int scifb1_ctrl_b_pins[] = {
  2562. /* RTS, CTS */
  2563. RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 4),
  2564. };
  2565. static const unsigned int scifb1_ctrl_b_mux[] = {
  2566. SCIFB1_RTS_N_B_MARK, SCIFB1_CTS_N_B_MARK,
  2567. };
  2568. static const unsigned int scifb1_data_c_pins[] = {
  2569. /* RXD, TXD */
  2570. RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
  2571. };
  2572. static const unsigned int scifb1_data_c_mux[] = {
  2573. SCIFB1_RXD_C_MARK, SCIFB1_TXD_C_MARK,
  2574. };
  2575. static const unsigned int scifb1_data_d_pins[] = {
  2576. /* RXD, TXD */
  2577. RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 2),
  2578. };
  2579. static const unsigned int scifb1_data_d_mux[] = {
  2580. SCIFB1_RXD_D_MARK, SCIFB1_TXD_D_MARK,
  2581. };
  2582. static const unsigned int scifb1_data_e_pins[] = {
  2583. /* RXD, TXD */
  2584. RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
  2585. };
  2586. static const unsigned int scifb1_data_e_mux[] = {
  2587. SCIFB1_RXD_E_MARK, SCIFB1_TXD_E_MARK,
  2588. };
  2589. static const unsigned int scifb1_clk_e_pins[] = {
  2590. /* SCK */
  2591. RCAR_GP_PIN(3, 17),
  2592. };
  2593. static const unsigned int scifb1_clk_e_mux[] = {
  2594. SCIFB1_SCK_E_MARK,
  2595. };
  2596. static const unsigned int scifb1_data_f_pins[] = {
  2597. /* RXD, TXD */
  2598. RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
  2599. };
  2600. static const unsigned int scifb1_data_f_mux[] = {
  2601. SCIFB1_RXD_F_MARK, SCIFB1_TXD_F_MARK,
  2602. };
  2603. static const unsigned int scifb1_data_g_pins[] = {
  2604. /* RXD, TXD */
  2605. RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
  2606. };
  2607. static const unsigned int scifb1_data_g_mux[] = {
  2608. SCIFB1_RXD_G_MARK, SCIFB1_TXD_G_MARK,
  2609. };
  2610. static const unsigned int scifb1_clk_g_pins[] = {
  2611. /* SCK */
  2612. RCAR_GP_PIN(2, 20),
  2613. };
  2614. static const unsigned int scifb1_clk_g_mux[] = {
  2615. SCIFB1_SCK_G_MARK,
  2616. };
  2617. /* - SCIFB2 ----------------------------------------------------------------- */
  2618. static const unsigned int scifb2_data_pins[] = {
  2619. /* RXD, TXD */
  2620. RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23),
  2621. };
  2622. static const unsigned int scifb2_data_mux[] = {
  2623. SCIFB2_RXD_MARK, SCIFB2_TXD_MARK,
  2624. };
  2625. static const unsigned int scifb2_clk_pins[] = {
  2626. /* SCK */
  2627. RCAR_GP_PIN(4, 21),
  2628. };
  2629. static const unsigned int scifb2_clk_mux[] = {
  2630. SCIFB2_SCK_MARK,
  2631. };
  2632. static const unsigned int scifb2_ctrl_pins[] = {
  2633. /* RTS, CTS */
  2634. RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 24),
  2635. };
  2636. static const unsigned int scifb2_ctrl_mux[] = {
  2637. SCIFB2_RTS_N_MARK, SCIFB2_CTS_N_MARK,
  2638. };
  2639. static const unsigned int scifb2_data_b_pins[] = {
  2640. /* RXD, TXD */
  2641. RCAR_GP_PIN(0, 28), RCAR_GP_PIN(0, 30),
  2642. };
  2643. static const unsigned int scifb2_data_b_mux[] = {
  2644. SCIFB2_RXD_B_MARK, SCIFB2_TXD_B_MARK,
  2645. };
  2646. static const unsigned int scifb2_clk_b_pins[] = {
  2647. /* SCK */
  2648. RCAR_GP_PIN(0, 31),
  2649. };
  2650. static const unsigned int scifb2_clk_b_mux[] = {
  2651. SCIFB2_SCK_B_MARK,
  2652. };
  2653. static const unsigned int scifb2_ctrl_b_pins[] = {
  2654. /* RTS, CTS */
  2655. RCAR_GP_PIN(0, 29), RCAR_GP_PIN(0, 27),
  2656. };
  2657. static const unsigned int scifb2_ctrl_b_mux[] = {
  2658. SCIFB2_RTS_N_B_MARK, SCIFB2_CTS_N_B_MARK,
  2659. };
  2660. static const unsigned int scifb2_data_c_pins[] = {
  2661. /* RXD, TXD */
  2662. RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
  2663. };
  2664. static const unsigned int scifb2_data_c_mux[] = {
  2665. SCIFB2_RXD_C_MARK, SCIFB2_TXD_C_MARK,
  2666. };
  2667. /* - SDHI0 ------------------------------------------------------------------ */
  2668. static const unsigned int sdhi0_data1_pins[] = {
  2669. /* D0 */
  2670. RCAR_GP_PIN(3, 2),
  2671. };
  2672. static const unsigned int sdhi0_data1_mux[] = {
  2673. SD0_DAT0_MARK,
  2674. };
  2675. static const unsigned int sdhi0_data4_pins[] = {
  2676. /* D[0:3] */
  2677. RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
  2678. };
  2679. static const unsigned int sdhi0_data4_mux[] = {
  2680. SD0_DAT0_MARK, SD0_DAT1_MARK, SD0_DAT2_MARK, SD0_DAT3_MARK,
  2681. };
  2682. static const unsigned int sdhi0_ctrl_pins[] = {
  2683. /* CLK, CMD */
  2684. RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
  2685. };
  2686. static const unsigned int sdhi0_ctrl_mux[] = {
  2687. SD0_CLK_MARK, SD0_CMD_MARK,
  2688. };
  2689. static const unsigned int sdhi0_cd_pins[] = {
  2690. /* CD */
  2691. RCAR_GP_PIN(3, 6),
  2692. };
  2693. static const unsigned int sdhi0_cd_mux[] = {
  2694. SD0_CD_MARK,
  2695. };
  2696. static const unsigned int sdhi0_wp_pins[] = {
  2697. /* WP */
  2698. RCAR_GP_PIN(3, 7),
  2699. };
  2700. static const unsigned int sdhi0_wp_mux[] = {
  2701. SD0_WP_MARK,
  2702. };
  2703. /* - SDHI1 ------------------------------------------------------------------ */
  2704. static const unsigned int sdhi1_data1_pins[] = {
  2705. /* D0 */
  2706. RCAR_GP_PIN(3, 10),
  2707. };
  2708. static const unsigned int sdhi1_data1_mux[] = {
  2709. SD1_DAT0_MARK,
  2710. };
  2711. static const unsigned int sdhi1_data4_pins[] = {
  2712. /* D[0:3] */
  2713. RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
  2714. };
  2715. static const unsigned int sdhi1_data4_mux[] = {
  2716. SD1_DAT0_MARK, SD1_DAT1_MARK, SD1_DAT2_MARK, SD1_DAT3_MARK,
  2717. };
  2718. static const unsigned int sdhi1_ctrl_pins[] = {
  2719. /* CLK, CMD */
  2720. RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
  2721. };
  2722. static const unsigned int sdhi1_ctrl_mux[] = {
  2723. SD1_CLK_MARK, SD1_CMD_MARK,
  2724. };
  2725. static const unsigned int sdhi1_cd_pins[] = {
  2726. /* CD */
  2727. RCAR_GP_PIN(3, 14),
  2728. };
  2729. static const unsigned int sdhi1_cd_mux[] = {
  2730. SD1_CD_MARK,
  2731. };
  2732. static const unsigned int sdhi1_wp_pins[] = {
  2733. /* WP */
  2734. RCAR_GP_PIN(3, 15),
  2735. };
  2736. static const unsigned int sdhi1_wp_mux[] = {
  2737. SD1_WP_MARK,
  2738. };
  2739. /* - SDHI2 ------------------------------------------------------------------ */
  2740. static const unsigned int sdhi2_data1_pins[] = {
  2741. /* D0 */
  2742. RCAR_GP_PIN(3, 18),
  2743. };
  2744. static const unsigned int sdhi2_data1_mux[] = {
  2745. SD2_DAT0_MARK,
  2746. };
  2747. static const unsigned int sdhi2_data4_pins[] = {
  2748. /* D[0:3] */
  2749. RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
  2750. };
  2751. static const unsigned int sdhi2_data4_mux[] = {
  2752. SD2_DAT0_MARK, SD2_DAT1_MARK, SD2_DAT2_MARK, SD2_DAT3_MARK,
  2753. };
  2754. static const unsigned int sdhi2_ctrl_pins[] = {
  2755. /* CLK, CMD */
  2756. RCAR_GP_PIN(3, 16), RCAR_GP_PIN(3, 17),
  2757. };
  2758. static const unsigned int sdhi2_ctrl_mux[] = {
  2759. SD2_CLK_MARK, SD2_CMD_MARK,
  2760. };
  2761. static const unsigned int sdhi2_cd_pins[] = {
  2762. /* CD */
  2763. RCAR_GP_PIN(3, 22),
  2764. };
  2765. static const unsigned int sdhi2_cd_mux[] = {
  2766. SD2_CD_MARK,
  2767. };
  2768. static const unsigned int sdhi2_wp_pins[] = {
  2769. /* WP */
  2770. RCAR_GP_PIN(3, 23),
  2771. };
  2772. static const unsigned int sdhi2_wp_mux[] = {
  2773. SD2_WP_MARK,
  2774. };
  2775. /* - SDHI3 ------------------------------------------------------------------ */
  2776. static const unsigned int sdhi3_data1_pins[] = {
  2777. /* D0 */
  2778. RCAR_GP_PIN(3, 26),
  2779. };
  2780. static const unsigned int sdhi3_data1_mux[] = {
  2781. SD3_DAT0_MARK,
  2782. };
  2783. static const unsigned int sdhi3_data4_pins[] = {
  2784. /* D[0:3] */
  2785. RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 29),
  2786. };
  2787. static const unsigned int sdhi3_data4_mux[] = {
  2788. SD3_DAT0_MARK, SD3_DAT1_MARK, SD3_DAT2_MARK, SD3_DAT3_MARK,
  2789. };
  2790. static const unsigned int sdhi3_ctrl_pins[] = {
  2791. /* CLK, CMD */
  2792. RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 25),
  2793. };
  2794. static const unsigned int sdhi3_ctrl_mux[] = {
  2795. SD3_CLK_MARK, SD3_CMD_MARK,
  2796. };
  2797. static const unsigned int sdhi3_cd_pins[] = {
  2798. /* CD */
  2799. RCAR_GP_PIN(3, 30),
  2800. };
  2801. static const unsigned int sdhi3_cd_mux[] = {
  2802. SD3_CD_MARK,
  2803. };
  2804. static const unsigned int sdhi3_wp_pins[] = {
  2805. /* WP */
  2806. RCAR_GP_PIN(3, 31),
  2807. };
  2808. static const unsigned int sdhi3_wp_mux[] = {
  2809. SD3_WP_MARK,
  2810. };
  2811. /* - TPU0 ------------------------------------------------------------------- */
  2812. static const unsigned int tpu0_to0_pins[] = {
  2813. /* TO */
  2814. RCAR_GP_PIN(0, 20),
  2815. };
  2816. static const unsigned int tpu0_to0_mux[] = {
  2817. TPU0TO0_MARK,
  2818. };
  2819. static const unsigned int tpu0_to1_pins[] = {
  2820. /* TO */
  2821. RCAR_GP_PIN(0, 21),
  2822. };
  2823. static const unsigned int tpu0_to1_mux[] = {
  2824. TPU0TO1_MARK,
  2825. };
  2826. static const unsigned int tpu0_to2_pins[] = {
  2827. /* TO */
  2828. RCAR_GP_PIN(0, 22),
  2829. };
  2830. static const unsigned int tpu0_to2_mux[] = {
  2831. TPU0TO2_MARK,
  2832. };
  2833. static const unsigned int tpu0_to3_pins[] = {
  2834. /* TO */
  2835. RCAR_GP_PIN(0, 23),
  2836. };
  2837. static const unsigned int tpu0_to3_mux[] = {
  2838. TPU0TO3_MARK,
  2839. };
  2840. /* - USB0 ------------------------------------------------------------------- */
  2841. static const unsigned int usb0_pins[] = {
  2842. /* PWEN, OVC/VBUS */
  2843. RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 19),
  2844. };
  2845. static const unsigned int usb0_mux[] = {
  2846. USB0_PWEN_MARK, USB0_OVC_VBUS_MARK,
  2847. };
  2848. /* - USB1 ------------------------------------------------------------------- */
  2849. static const unsigned int usb1_pins[] = {
  2850. /* PWEN, OVC */
  2851. RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 21),
  2852. };
  2853. static const unsigned int usb1_mux[] = {
  2854. USB1_PWEN_MARK, USB1_OVC_MARK,
  2855. };
  2856. /* - USB2 ------------------------------------------------------------------- */
  2857. static const unsigned int usb2_pins[] = {
  2858. /* PWEN, OVC */
  2859. RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 23),
  2860. };
  2861. static const unsigned int usb2_mux[] = {
  2862. USB2_PWEN_MARK, USB2_OVC_MARK,
  2863. };
  2864. /* - VIN0 ------------------------------------------------------------------- */
  2865. static const unsigned int vin0_data_g_pins[] = {
  2866. RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10),
  2867. RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
  2868. RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
  2869. };
  2870. static const unsigned int vin0_data_g_mux[] = {
  2871. VI0_G0_MARK, VI0_G1_MARK, VI0_G2_MARK,
  2872. VI0_G3_MARK, VI0_G4_MARK, VI0_G5_MARK,
  2873. VI0_G6_MARK, VI0_G7_MARK,
  2874. };
  2875. static const unsigned int vin0_data_r_pins[] = {
  2876. RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
  2877. RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
  2878. RCAR_GP_PIN(0, 26), RCAR_GP_PIN(1, 11),
  2879. };
  2880. static const unsigned int vin0_data_r_mux[] = {
  2881. VI0_R0_MARK, VI0_R1_MARK, VI0_R2_MARK,
  2882. VI0_R3_MARK, VI0_R4_MARK, VI0_R5_MARK,
  2883. VI0_R6_MARK, VI0_R7_MARK,
  2884. };
  2885. static const unsigned int vin0_data_b_pins[] = {
  2886. RCAR_GP_PIN(2, 1), RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
  2887. RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 6),
  2888. RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
  2889. };
  2890. static const unsigned int vin0_data_b_mux[] = {
  2891. VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK, VI0_DATA2_VI0_B2_MARK,
  2892. VI0_DATA3_VI0_B3_MARK, VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
  2893. VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
  2894. };
  2895. static const unsigned int vin0_hsync_signal_pins[] = {
  2896. RCAR_GP_PIN(0, 12),
  2897. };
  2898. static const unsigned int vin0_hsync_signal_mux[] = {
  2899. VI0_HSYNC_N_MARK,
  2900. };
  2901. static const unsigned int vin0_vsync_signal_pins[] = {
  2902. RCAR_GP_PIN(0, 13),
  2903. };
  2904. static const unsigned int vin0_vsync_signal_mux[] = {
  2905. VI0_VSYNC_N_MARK,
  2906. };
  2907. static const unsigned int vin0_field_signal_pins[] = {
  2908. RCAR_GP_PIN(0, 15),
  2909. };
  2910. static const unsigned int vin0_field_signal_mux[] = {
  2911. VI0_FIELD_MARK,
  2912. };
  2913. static const unsigned int vin0_data_enable_pins[] = {
  2914. RCAR_GP_PIN(0, 14),
  2915. };
  2916. static const unsigned int vin0_data_enable_mux[] = {
  2917. VI0_CLKENB_MARK,
  2918. };
  2919. static const unsigned int vin0_clk_pins[] = {
  2920. RCAR_GP_PIN(2, 0),
  2921. };
  2922. static const unsigned int vin0_clk_mux[] = {
  2923. VI0_CLK_MARK,
  2924. };
  2925. /* - VIN1 ------------------------------------------------------------------- */
  2926. static const unsigned int vin1_data_pins[] = {
  2927. RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
  2928. RCAR_GP_PIN(2, 13), RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 15),
  2929. RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 17),
  2930. };
  2931. static const unsigned int vin1_data_mux[] = {
  2932. VI1_DATA0_VI1_B0_MARK, VI1_DATA1_VI1_B1_MARK, VI1_DATA2_VI1_B2_MARK,
  2933. VI1_DATA3_VI1_B3_MARK, VI1_DATA4_VI1_B4_MARK, VI1_DATA5_VI1_B5_MARK,
  2934. VI1_DATA6_VI1_B6_MARK, VI1_DATA7_VI1_B7_MARK,
  2935. };
  2936. static const unsigned int vin1_clk_pins[] = {
  2937. RCAR_GP_PIN(2, 9),
  2938. };
  2939. static const unsigned int vin1_clk_mux[] = {
  2940. VI1_CLK_MARK,
  2941. };
  2942. static const struct sh_pfc_pin_group pinmux_groups[] = {
  2943. SH_PFC_PIN_GROUP(du_rgb666),
  2944. SH_PFC_PIN_GROUP(du_rgb888),
  2945. SH_PFC_PIN_GROUP(du_clk_out_0),
  2946. SH_PFC_PIN_GROUP(du_clk_out_1),
  2947. SH_PFC_PIN_GROUP(du_sync_0),
  2948. SH_PFC_PIN_GROUP(du_sync_1),
  2949. SH_PFC_PIN_GROUP(du_cde),
  2950. SH_PFC_PIN_GROUP(du0_clk_in),
  2951. SH_PFC_PIN_GROUP(du1_clk_in),
  2952. SH_PFC_PIN_GROUP(du2_clk_in),
  2953. SH_PFC_PIN_GROUP(eth_link),
  2954. SH_PFC_PIN_GROUP(eth_magic),
  2955. SH_PFC_PIN_GROUP(eth_mdio),
  2956. SH_PFC_PIN_GROUP(eth_rmii),
  2957. SH_PFC_PIN_GROUP(hscif0_data),
  2958. SH_PFC_PIN_GROUP(hscif0_clk),
  2959. SH_PFC_PIN_GROUP(hscif0_ctrl),
  2960. SH_PFC_PIN_GROUP(hscif0_data_b),
  2961. SH_PFC_PIN_GROUP(hscif0_ctrl_b),
  2962. SH_PFC_PIN_GROUP(hscif0_data_c),
  2963. SH_PFC_PIN_GROUP(hscif0_ctrl_c),
  2964. SH_PFC_PIN_GROUP(hscif0_data_d),
  2965. SH_PFC_PIN_GROUP(hscif0_ctrl_d),
  2966. SH_PFC_PIN_GROUP(hscif0_data_e),
  2967. SH_PFC_PIN_GROUP(hscif0_ctrl_e),
  2968. SH_PFC_PIN_GROUP(hscif0_data_f),
  2969. SH_PFC_PIN_GROUP(hscif0_ctrl_f),
  2970. SH_PFC_PIN_GROUP(hscif1_data),
  2971. SH_PFC_PIN_GROUP(hscif1_clk),
  2972. SH_PFC_PIN_GROUP(hscif1_ctrl),
  2973. SH_PFC_PIN_GROUP(hscif1_data_b),
  2974. SH_PFC_PIN_GROUP(hscif1_clk_b),
  2975. SH_PFC_PIN_GROUP(hscif1_ctrl_b),
  2976. SH_PFC_PIN_GROUP(intc_irq0),
  2977. SH_PFC_PIN_GROUP(intc_irq1),
  2978. SH_PFC_PIN_GROUP(intc_irq2),
  2979. SH_PFC_PIN_GROUP(intc_irq3),
  2980. SH_PFC_PIN_GROUP(mmc0_data1),
  2981. SH_PFC_PIN_GROUP(mmc0_data4),
  2982. SH_PFC_PIN_GROUP(mmc0_data8),
  2983. SH_PFC_PIN_GROUP(mmc0_ctrl),
  2984. SH_PFC_PIN_GROUP(mmc1_data1),
  2985. SH_PFC_PIN_GROUP(mmc1_data4),
  2986. SH_PFC_PIN_GROUP(mmc1_data8),
  2987. SH_PFC_PIN_GROUP(mmc1_ctrl),
  2988. SH_PFC_PIN_GROUP(msiof0_clk),
  2989. SH_PFC_PIN_GROUP(msiof0_sync),
  2990. SH_PFC_PIN_GROUP(msiof0_ss1),
  2991. SH_PFC_PIN_GROUP(msiof0_ss2),
  2992. SH_PFC_PIN_GROUP(msiof0_rx),
  2993. SH_PFC_PIN_GROUP(msiof0_tx),
  2994. SH_PFC_PIN_GROUP(msiof1_clk),
  2995. SH_PFC_PIN_GROUP(msiof1_sync),
  2996. SH_PFC_PIN_GROUP(msiof1_ss1),
  2997. SH_PFC_PIN_GROUP(msiof1_ss2),
  2998. SH_PFC_PIN_GROUP(msiof1_rx),
  2999. SH_PFC_PIN_GROUP(msiof1_tx),
  3000. SH_PFC_PIN_GROUP(msiof2_clk),
  3001. SH_PFC_PIN_GROUP(msiof2_sync),
  3002. SH_PFC_PIN_GROUP(msiof2_ss1),
  3003. SH_PFC_PIN_GROUP(msiof2_ss2),
  3004. SH_PFC_PIN_GROUP(msiof2_rx),
  3005. SH_PFC_PIN_GROUP(msiof2_tx),
  3006. SH_PFC_PIN_GROUP(msiof3_clk),
  3007. SH_PFC_PIN_GROUP(msiof3_sync),
  3008. SH_PFC_PIN_GROUP(msiof3_ss1),
  3009. SH_PFC_PIN_GROUP(msiof3_ss2),
  3010. SH_PFC_PIN_GROUP(msiof3_rx),
  3011. SH_PFC_PIN_GROUP(msiof3_tx),
  3012. SH_PFC_PIN_GROUP(scif0_data),
  3013. SH_PFC_PIN_GROUP(scif0_clk),
  3014. SH_PFC_PIN_GROUP(scif0_ctrl),
  3015. SH_PFC_PIN_GROUP(scif0_data_b),
  3016. SH_PFC_PIN_GROUP(scif1_data),
  3017. SH_PFC_PIN_GROUP(scif1_clk),
  3018. SH_PFC_PIN_GROUP(scif1_ctrl),
  3019. SH_PFC_PIN_GROUP(scif1_data_b),
  3020. SH_PFC_PIN_GROUP(scif1_data_c),
  3021. SH_PFC_PIN_GROUP(scif1_data_d),
  3022. SH_PFC_PIN_GROUP(scif1_clk_d),
  3023. SH_PFC_PIN_GROUP(scif1_data_e),
  3024. SH_PFC_PIN_GROUP(scif1_clk_e),
  3025. SH_PFC_PIN_GROUP(scif2_data),
  3026. SH_PFC_PIN_GROUP(scif2_clk),
  3027. SH_PFC_PIN_GROUP(scif2_data_b),
  3028. SH_PFC_PIN_GROUP(scifa0_data),
  3029. SH_PFC_PIN_GROUP(scifa0_clk),
  3030. SH_PFC_PIN_GROUP(scifa0_ctrl),
  3031. SH_PFC_PIN_GROUP(scifa0_data_b),
  3032. SH_PFC_PIN_GROUP(scifa0_clk_b),
  3033. SH_PFC_PIN_GROUP(scifa0_ctrl_b),
  3034. SH_PFC_PIN_GROUP(scifa1_data),
  3035. SH_PFC_PIN_GROUP(scifa1_clk),
  3036. SH_PFC_PIN_GROUP(scifa1_ctrl),
  3037. SH_PFC_PIN_GROUP(scifa1_data_b),
  3038. SH_PFC_PIN_GROUP(scifa1_clk_b),
  3039. SH_PFC_PIN_GROUP(scifa1_ctrl_b),
  3040. SH_PFC_PIN_GROUP(scifa1_data_c),
  3041. SH_PFC_PIN_GROUP(scifa1_clk_c),
  3042. SH_PFC_PIN_GROUP(scifa1_ctrl_c),
  3043. SH_PFC_PIN_GROUP(scifa1_data_d),
  3044. SH_PFC_PIN_GROUP(scifa1_clk_d),
  3045. SH_PFC_PIN_GROUP(scifa1_ctrl_d),
  3046. SH_PFC_PIN_GROUP(scifa2_data),
  3047. SH_PFC_PIN_GROUP(scifa2_clk),
  3048. SH_PFC_PIN_GROUP(scifa2_ctrl),
  3049. SH_PFC_PIN_GROUP(scifa2_data_b),
  3050. SH_PFC_PIN_GROUP(scifa2_data_c),
  3051. SH_PFC_PIN_GROUP(scifa2_clk_c),
  3052. SH_PFC_PIN_GROUP(scifb0_data),
  3053. SH_PFC_PIN_GROUP(scifb0_clk),
  3054. SH_PFC_PIN_GROUP(scifb0_ctrl),
  3055. SH_PFC_PIN_GROUP(scifb0_data_b),
  3056. SH_PFC_PIN_GROUP(scifb0_clk_b),
  3057. SH_PFC_PIN_GROUP(scifb0_ctrl_b),
  3058. SH_PFC_PIN_GROUP(scifb0_data_c),
  3059. SH_PFC_PIN_GROUP(scifb1_data),
  3060. SH_PFC_PIN_GROUP(scifb1_clk),
  3061. SH_PFC_PIN_GROUP(scifb1_ctrl),
  3062. SH_PFC_PIN_GROUP(scifb1_data_b),
  3063. SH_PFC_PIN_GROUP(scifb1_clk_b),
  3064. SH_PFC_PIN_GROUP(scifb1_ctrl_b),
  3065. SH_PFC_PIN_GROUP(scifb1_data_c),
  3066. SH_PFC_PIN_GROUP(scifb1_data_d),
  3067. SH_PFC_PIN_GROUP(scifb1_data_e),
  3068. SH_PFC_PIN_GROUP(scifb1_clk_e),
  3069. SH_PFC_PIN_GROUP(scifb1_data_f),
  3070. SH_PFC_PIN_GROUP(scifb1_data_g),
  3071. SH_PFC_PIN_GROUP(scifb1_clk_g),
  3072. SH_PFC_PIN_GROUP(scifb2_data),
  3073. SH_PFC_PIN_GROUP(scifb2_clk),
  3074. SH_PFC_PIN_GROUP(scifb2_ctrl),
  3075. SH_PFC_PIN_GROUP(scifb2_data_b),
  3076. SH_PFC_PIN_GROUP(scifb2_clk_b),
  3077. SH_PFC_PIN_GROUP(scifb2_ctrl_b),
  3078. SH_PFC_PIN_GROUP(scifb2_data_c),
  3079. SH_PFC_PIN_GROUP(sdhi0_data1),
  3080. SH_PFC_PIN_GROUP(sdhi0_data4),
  3081. SH_PFC_PIN_GROUP(sdhi0_ctrl),
  3082. SH_PFC_PIN_GROUP(sdhi0_cd),
  3083. SH_PFC_PIN_GROUP(sdhi0_wp),
  3084. SH_PFC_PIN_GROUP(sdhi1_data1),
  3085. SH_PFC_PIN_GROUP(sdhi1_data4),
  3086. SH_PFC_PIN_GROUP(sdhi1_ctrl),
  3087. SH_PFC_PIN_GROUP(sdhi1_cd),
  3088. SH_PFC_PIN_GROUP(sdhi1_wp),
  3089. SH_PFC_PIN_GROUP(sdhi2_data1),
  3090. SH_PFC_PIN_GROUP(sdhi2_data4),
  3091. SH_PFC_PIN_GROUP(sdhi2_ctrl),
  3092. SH_PFC_PIN_GROUP(sdhi2_cd),
  3093. SH_PFC_PIN_GROUP(sdhi2_wp),
  3094. SH_PFC_PIN_GROUP(sdhi3_data1),
  3095. SH_PFC_PIN_GROUP(sdhi3_data4),
  3096. SH_PFC_PIN_GROUP(sdhi3_ctrl),
  3097. SH_PFC_PIN_GROUP(sdhi3_cd),
  3098. SH_PFC_PIN_GROUP(sdhi3_wp),
  3099. SH_PFC_PIN_GROUP(tpu0_to0),
  3100. SH_PFC_PIN_GROUP(tpu0_to1),
  3101. SH_PFC_PIN_GROUP(tpu0_to2),
  3102. SH_PFC_PIN_GROUP(tpu0_to3),
  3103. SH_PFC_PIN_GROUP(usb0),
  3104. SH_PFC_PIN_GROUP(usb1),
  3105. SH_PFC_PIN_GROUP(usb2),
  3106. SH_PFC_PIN_GROUP(vin0_data_g),
  3107. SH_PFC_PIN_GROUP(vin0_data_r),
  3108. SH_PFC_PIN_GROUP(vin0_data_b),
  3109. SH_PFC_PIN_GROUP(vin0_hsync_signal),
  3110. SH_PFC_PIN_GROUP(vin0_vsync_signal),
  3111. SH_PFC_PIN_GROUP(vin0_field_signal),
  3112. SH_PFC_PIN_GROUP(vin0_data_enable),
  3113. SH_PFC_PIN_GROUP(vin0_clk),
  3114. SH_PFC_PIN_GROUP(vin1_data),
  3115. SH_PFC_PIN_GROUP(vin1_clk),
  3116. };
  3117. static const char * const du_groups[] = {
  3118. "du_rgb666",
  3119. "du_rgb888",
  3120. "du_clk_out_0",
  3121. "du_clk_out_1",
  3122. "du_sync_0",
  3123. "du_sync_1",
  3124. "du_cde",
  3125. };
  3126. static const char * const du0_groups[] = {
  3127. "du0_clk_in",
  3128. };
  3129. static const char * const du1_groups[] = {
  3130. "du1_clk_in",
  3131. };
  3132. static const char * const du2_groups[] = {
  3133. "du2_clk_in",
  3134. };
  3135. static const char * const eth_groups[] = {
  3136. "eth_link",
  3137. "eth_magic",
  3138. "eth_mdio",
  3139. "eth_rmii",
  3140. };
  3141. static const char * const hscif0_groups[] = {
  3142. "hscif0_data",
  3143. "hscif0_clk",
  3144. "hscif0_ctrl",
  3145. "hscif0_data_b",
  3146. "hscif0_ctrl_b",
  3147. "hscif0_data_c",
  3148. "hscif0_ctrl_c",
  3149. "hscif0_data_d",
  3150. "hscif0_ctrl_d",
  3151. "hscif0_data_e",
  3152. "hscif0_ctrl_e",
  3153. "hscif0_data_f",
  3154. "hscif0_ctrl_f",
  3155. };
  3156. static const char * const hscif1_groups[] = {
  3157. "hscif1_data",
  3158. "hscif1_clk",
  3159. "hscif1_ctrl",
  3160. "hscif1_data_b",
  3161. "hscif1_clk_b",
  3162. "hscif1_ctrl_b",
  3163. };
  3164. static const char * const intc_groups[] = {
  3165. "intc_irq0",
  3166. "intc_irq1",
  3167. "intc_irq2",
  3168. "intc_irq3",
  3169. };
  3170. static const char * const mmc0_groups[] = {
  3171. "mmc0_data1",
  3172. "mmc0_data4",
  3173. "mmc0_data8",
  3174. "mmc0_ctrl",
  3175. };
  3176. static const char * const mmc1_groups[] = {
  3177. "mmc1_data1",
  3178. "mmc1_data4",
  3179. "mmc1_data8",
  3180. "mmc1_ctrl",
  3181. };
  3182. static const char * const msiof0_groups[] = {
  3183. "msiof0_clk",
  3184. "msiof0_sync",
  3185. "msiof0_ss1",
  3186. "msiof0_ss2",
  3187. "msiof0_rx",
  3188. "msiof0_tx",
  3189. };
  3190. static const char * const msiof1_groups[] = {
  3191. "msiof1_clk",
  3192. "msiof1_sync",
  3193. "msiof1_ss1",
  3194. "msiof1_ss2",
  3195. "msiof1_rx",
  3196. "msiof1_tx",
  3197. };
  3198. static const char * const msiof2_groups[] = {
  3199. "msiof2_clk",
  3200. "msiof2_sync",
  3201. "msiof2_ss1",
  3202. "msiof2_ss2",
  3203. "msiof2_rx",
  3204. "msiof2_tx",
  3205. };
  3206. static const char * const msiof3_groups[] = {
  3207. "msiof3_clk",
  3208. "msiof3_sync",
  3209. "msiof3_ss1",
  3210. "msiof3_ss2",
  3211. "msiof3_rx",
  3212. "msiof3_tx",
  3213. };
  3214. static const char * const scif0_groups[] = {
  3215. "scif0_data",
  3216. "scif0_clk",
  3217. "scif0_ctrl",
  3218. "scif0_data_b",
  3219. };
  3220. static const char * const scif1_groups[] = {
  3221. "scif1_data",
  3222. "scif1_clk",
  3223. "scif1_ctrl",
  3224. "scif1_data_b",
  3225. "scif1_data_c",
  3226. "scif1_data_d",
  3227. "scif1_clk_d",
  3228. "scif1_data_e",
  3229. "scif1_clk_e",
  3230. };
  3231. static const char * const scif2_groups[] = {
  3232. "scif2_data",
  3233. "scif2_clk",
  3234. "scif2_data_b",
  3235. };
  3236. static const char * const scifa0_groups[] = {
  3237. "scifa0_data",
  3238. "scifa0_clk",
  3239. "scifa0_ctrl",
  3240. "scifa0_data_b",
  3241. "scifa0_clk_b",
  3242. "scifa0_ctrl_b",
  3243. };
  3244. static const char * const scifa1_groups[] = {
  3245. "scifa1_data",
  3246. "scifa1_clk",
  3247. "scifa1_ctrl",
  3248. "scifa1_data_b",
  3249. "scifa1_clk_b",
  3250. "scifa1_ctrl_b",
  3251. "scifa1_data_c",
  3252. "scifa1_clk_c",
  3253. "scifa1_ctrl_c",
  3254. "scifa1_data_d",
  3255. "scifa1_clk_d",
  3256. "scifa1_ctrl_d",
  3257. };
  3258. static const char * const scifa2_groups[] = {
  3259. "scifa2_data",
  3260. "scifa2_clk",
  3261. "scifa2_ctrl",
  3262. "scifa2_data_b",
  3263. "scifa2_data_c",
  3264. "scifa2_clk_c",
  3265. };
  3266. static const char * const scifb0_groups[] = {
  3267. "scifb0_data",
  3268. "scifb0_clk",
  3269. "scifb0_ctrl",
  3270. "scifb0_data_b",
  3271. "scifb0_clk_b",
  3272. "scifb0_ctrl_b",
  3273. "scifb0_data_c",
  3274. };
  3275. static const char * const scifb1_groups[] = {
  3276. "scifb1_data",
  3277. "scifb1_clk",
  3278. "scifb1_ctrl",
  3279. "scifb1_data_b",
  3280. "scifb1_clk_b",
  3281. "scifb1_ctrl_b",
  3282. "scifb1_data_c",
  3283. "scifb1_data_d",
  3284. "scifb1_data_e",
  3285. "scifb1_clk_e",
  3286. "scifb1_data_f",
  3287. "scifb1_data_g",
  3288. "scifb1_clk_g",
  3289. };
  3290. static const char * const scifb2_groups[] = {
  3291. "scifb2_data",
  3292. "scifb2_clk",
  3293. "scifb2_ctrl",
  3294. "scifb2_data_b",
  3295. "scifb2_clk_b",
  3296. "scifb2_ctrl_b",
  3297. "scifb2_data_c",
  3298. };
  3299. static const char * const sdhi0_groups[] = {
  3300. "sdhi0_data1",
  3301. "sdhi0_data4",
  3302. "sdhi0_ctrl",
  3303. "sdhi0_cd",
  3304. "sdhi0_wp",
  3305. };
  3306. static const char * const sdhi1_groups[] = {
  3307. "sdhi1_data1",
  3308. "sdhi1_data4",
  3309. "sdhi1_ctrl",
  3310. "sdhi1_cd",
  3311. "sdhi1_wp",
  3312. };
  3313. static const char * const sdhi2_groups[] = {
  3314. "sdhi2_data1",
  3315. "sdhi2_data4",
  3316. "sdhi2_ctrl",
  3317. "sdhi2_cd",
  3318. "sdhi2_wp",
  3319. };
  3320. static const char * const sdhi3_groups[] = {
  3321. "sdhi3_data1",
  3322. "sdhi3_data4",
  3323. "sdhi3_ctrl",
  3324. "sdhi3_cd",
  3325. "sdhi3_wp",
  3326. };
  3327. static const char * const tpu0_groups[] = {
  3328. "tpu0_to0",
  3329. "tpu0_to1",
  3330. "tpu0_to2",
  3331. "tpu0_to3",
  3332. };
  3333. static const char * const usb0_groups[] = {
  3334. "usb0",
  3335. };
  3336. static const char * const usb1_groups[] = {
  3337. "usb1",
  3338. };
  3339. static const char * const usb2_groups[] = {
  3340. "usb2",
  3341. };
  3342. static const char * const vin0_groups[] = {
  3343. "vin0_data_g",
  3344. "vin0_data_r",
  3345. "vin0_data_b",
  3346. "vin0_hsync_signal",
  3347. "vin0_vsync_signal",
  3348. "vin0_field_signal",
  3349. "vin0_data_enable",
  3350. "vin0_clk",
  3351. };
  3352. static const char * const vin1_groups[] = {
  3353. "vin1_data",
  3354. "vin1_clk",
  3355. };
  3356. static const struct sh_pfc_function pinmux_functions[] = {
  3357. SH_PFC_FUNCTION(du),
  3358. SH_PFC_FUNCTION(du0),
  3359. SH_PFC_FUNCTION(du1),
  3360. SH_PFC_FUNCTION(du2),
  3361. SH_PFC_FUNCTION(eth),
  3362. SH_PFC_FUNCTION(hscif0),
  3363. SH_PFC_FUNCTION(hscif1),
  3364. SH_PFC_FUNCTION(intc),
  3365. SH_PFC_FUNCTION(mmc0),
  3366. SH_PFC_FUNCTION(mmc1),
  3367. SH_PFC_FUNCTION(msiof0),
  3368. SH_PFC_FUNCTION(msiof1),
  3369. SH_PFC_FUNCTION(msiof2),
  3370. SH_PFC_FUNCTION(msiof3),
  3371. SH_PFC_FUNCTION(scif0),
  3372. SH_PFC_FUNCTION(scif1),
  3373. SH_PFC_FUNCTION(scif2),
  3374. SH_PFC_FUNCTION(scifa0),
  3375. SH_PFC_FUNCTION(scifa1),
  3376. SH_PFC_FUNCTION(scifa2),
  3377. SH_PFC_FUNCTION(scifb0),
  3378. SH_PFC_FUNCTION(scifb1),
  3379. SH_PFC_FUNCTION(scifb2),
  3380. SH_PFC_FUNCTION(sdhi0),
  3381. SH_PFC_FUNCTION(sdhi1),
  3382. SH_PFC_FUNCTION(sdhi2),
  3383. SH_PFC_FUNCTION(sdhi3),
  3384. SH_PFC_FUNCTION(tpu0),
  3385. SH_PFC_FUNCTION(usb0),
  3386. SH_PFC_FUNCTION(usb1),
  3387. SH_PFC_FUNCTION(usb2),
  3388. SH_PFC_FUNCTION(vin0),
  3389. SH_PFC_FUNCTION(vin1),
  3390. };
  3391. static struct pinmux_cfg_reg pinmux_config_regs[] = {
  3392. { PINMUX_CFG_REG("GPSR0", 0xE6060004, 32, 1) {
  3393. GP_0_31_FN, FN_IP3_17_15,
  3394. GP_0_30_FN, FN_IP3_14_12,
  3395. GP_0_29_FN, FN_IP3_11_8,
  3396. GP_0_28_FN, FN_IP3_7_4,
  3397. GP_0_27_FN, FN_IP3_3_0,
  3398. GP_0_26_FN, FN_IP2_28_26,
  3399. GP_0_25_FN, FN_IP2_25_22,
  3400. GP_0_24_FN, FN_IP2_21_18,
  3401. GP_0_23_FN, FN_IP2_17_15,
  3402. GP_0_22_FN, FN_IP2_14_12,
  3403. GP_0_21_FN, FN_IP2_11_9,
  3404. GP_0_20_FN, FN_IP2_8_6,
  3405. GP_0_19_FN, FN_IP2_5_3,
  3406. GP_0_18_FN, FN_IP2_2_0,
  3407. GP_0_17_FN, FN_IP1_29_28,
  3408. GP_0_16_FN, FN_IP1_27_26,
  3409. GP_0_15_FN, FN_IP1_25_22,
  3410. GP_0_14_FN, FN_IP1_21_18,
  3411. GP_0_13_FN, FN_IP1_17_15,
  3412. GP_0_12_FN, FN_IP1_14_12,
  3413. GP_0_11_FN, FN_IP1_11_8,
  3414. GP_0_10_FN, FN_IP1_7_4,
  3415. GP_0_9_FN, FN_IP1_3_0,
  3416. GP_0_8_FN, FN_IP0_30_27,
  3417. GP_0_7_FN, FN_IP0_26_23,
  3418. GP_0_6_FN, FN_IP0_22_20,
  3419. GP_0_5_FN, FN_IP0_19_16,
  3420. GP_0_4_FN, FN_IP0_15_12,
  3421. GP_0_3_FN, FN_IP0_11_9,
  3422. GP_0_2_FN, FN_IP0_8_6,
  3423. GP_0_1_FN, FN_IP0_5_3,
  3424. GP_0_0_FN, FN_IP0_2_0 }
  3425. },
  3426. { PINMUX_CFG_REG("GPSR1", 0xE6060008, 32, 1) {
  3427. 0, 0,
  3428. 0, 0,
  3429. GP_1_29_FN, FN_IP6_13_11,
  3430. GP_1_28_FN, FN_IP6_10_9,
  3431. GP_1_27_FN, FN_IP6_8_6,
  3432. GP_1_26_FN, FN_IP6_5_3,
  3433. GP_1_25_FN, FN_IP6_2_0,
  3434. GP_1_24_FN, FN_IP5_29_27,
  3435. GP_1_23_FN, FN_IP5_26_24,
  3436. GP_1_22_FN, FN_IP5_23_21,
  3437. GP_1_21_FN, FN_IP5_20_18,
  3438. GP_1_20_FN, FN_IP5_17_15,
  3439. GP_1_19_FN, FN_IP5_14_13,
  3440. GP_1_18_FN, FN_IP5_12_10,
  3441. GP_1_17_FN, FN_IP5_9_6,
  3442. GP_1_16_FN, FN_IP5_5_3,
  3443. GP_1_15_FN, FN_IP5_2_0,
  3444. GP_1_14_FN, FN_IP4_29_27,
  3445. GP_1_13_FN, FN_IP4_26_24,
  3446. GP_1_12_FN, FN_IP4_23_21,
  3447. GP_1_11_FN, FN_IP4_20_18,
  3448. GP_1_10_FN, FN_IP4_17_15,
  3449. GP_1_9_FN, FN_IP4_14_12,
  3450. GP_1_8_FN, FN_IP4_11_9,
  3451. GP_1_7_FN, FN_IP4_8_6,
  3452. GP_1_6_FN, FN_IP4_5_3,
  3453. GP_1_5_FN, FN_IP4_2_0,
  3454. GP_1_4_FN, FN_IP3_31_29,
  3455. GP_1_3_FN, FN_IP3_28_26,
  3456. GP_1_2_FN, FN_IP3_25_23,
  3457. GP_1_1_FN, FN_IP3_22_20,
  3458. GP_1_0_FN, FN_IP3_19_18, }
  3459. },
  3460. { PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1) {
  3461. 0, 0,
  3462. 0, 0,
  3463. GP_2_29_FN, FN_IP7_15_13,
  3464. GP_2_28_FN, FN_IP7_12_10,
  3465. GP_2_27_FN, FN_IP7_9_8,
  3466. GP_2_26_FN, FN_IP7_7_6,
  3467. GP_2_25_FN, FN_IP7_5_3,
  3468. GP_2_24_FN, FN_IP7_2_0,
  3469. GP_2_23_FN, FN_IP6_31_29,
  3470. GP_2_22_FN, FN_IP6_28_26,
  3471. GP_2_21_FN, FN_IP6_25_23,
  3472. GP_2_20_FN, FN_IP6_22_20,
  3473. GP_2_19_FN, FN_IP6_19_17,
  3474. GP_2_18_FN, FN_IP6_16_14,
  3475. GP_2_17_FN, FN_VI1_DATA7_VI1_B7,
  3476. GP_2_16_FN, FN_IP8_27,
  3477. GP_2_15_FN, FN_IP8_26,
  3478. GP_2_14_FN, FN_IP8_25_24,
  3479. GP_2_13_FN, FN_IP8_23_22,
  3480. GP_2_12_FN, FN_IP8_21_20,
  3481. GP_2_11_FN, FN_IP8_19_18,
  3482. GP_2_10_FN, FN_IP8_17_16,
  3483. GP_2_9_FN, FN_IP8_15_14,
  3484. GP_2_8_FN, FN_IP8_13_12,
  3485. GP_2_7_FN, FN_IP8_11_10,
  3486. GP_2_6_FN, FN_IP8_9_8,
  3487. GP_2_5_FN, FN_IP8_7_6,
  3488. GP_2_4_FN, FN_IP8_5_4,
  3489. GP_2_3_FN, FN_IP8_3_2,
  3490. GP_2_2_FN, FN_IP8_1_0,
  3491. GP_2_1_FN, FN_IP7_30_29,
  3492. GP_2_0_FN, FN_IP7_28_27 }
  3493. },
  3494. { PINMUX_CFG_REG("GPSR3", 0xE6060010, 32, 1) {
  3495. GP_3_31_FN, FN_IP11_21_18,
  3496. GP_3_30_FN, FN_IP11_17_15,
  3497. GP_3_29_FN, FN_IP11_14_13,
  3498. GP_3_28_FN, FN_IP11_12_11,
  3499. GP_3_27_FN, FN_IP11_10_9,
  3500. GP_3_26_FN, FN_IP11_8_7,
  3501. GP_3_25_FN, FN_IP11_6_5,
  3502. GP_3_24_FN, FN_IP11_4,
  3503. GP_3_23_FN, FN_IP11_3_0,
  3504. GP_3_22_FN, FN_IP10_29_26,
  3505. GP_3_21_FN, FN_IP10_25_23,
  3506. GP_3_20_FN, FN_IP10_22_19,
  3507. GP_3_19_FN, FN_IP10_18_15,
  3508. GP_3_18_FN, FN_IP10_14_11,
  3509. GP_3_17_FN, FN_IP10_10_7,
  3510. GP_3_16_FN, FN_IP10_6_4,
  3511. GP_3_15_FN, FN_IP10_3_0,
  3512. GP_3_14_FN, FN_IP9_31_28,
  3513. GP_3_13_FN, FN_IP9_27_26,
  3514. GP_3_12_FN, FN_IP9_25_24,
  3515. GP_3_11_FN, FN_IP9_23_22,
  3516. GP_3_10_FN, FN_IP9_21_20,
  3517. GP_3_9_FN, FN_IP9_19_18,
  3518. GP_3_8_FN, FN_IP9_17_16,
  3519. GP_3_7_FN, FN_IP9_15_12,
  3520. GP_3_6_FN, FN_IP9_11_8,
  3521. GP_3_5_FN, FN_IP9_7_6,
  3522. GP_3_4_FN, FN_IP9_5_4,
  3523. GP_3_3_FN, FN_IP9_3_2,
  3524. GP_3_2_FN, FN_IP9_1_0,
  3525. GP_3_1_FN, FN_IP8_30_29,
  3526. GP_3_0_FN, FN_IP8_28 }
  3527. },
  3528. { PINMUX_CFG_REG("GPSR4", 0xE6060014, 32, 1) {
  3529. GP_4_31_FN, FN_IP14_18_16,
  3530. GP_4_30_FN, FN_IP14_15_12,
  3531. GP_4_29_FN, FN_IP14_11_9,
  3532. GP_4_28_FN, FN_IP14_8_6,
  3533. GP_4_27_FN, FN_IP14_5_3,
  3534. GP_4_26_FN, FN_IP14_2_0,
  3535. GP_4_25_FN, FN_IP13_30_29,
  3536. GP_4_24_FN, FN_IP13_28_26,
  3537. GP_4_23_FN, FN_IP13_25_23,
  3538. GP_4_22_FN, FN_IP13_22_19,
  3539. GP_4_21_FN, FN_IP13_18_16,
  3540. GP_4_20_FN, FN_IP13_15_13,
  3541. GP_4_19_FN, FN_IP13_12_10,
  3542. GP_4_18_FN, FN_IP13_9_7,
  3543. GP_4_17_FN, FN_IP13_6_3,
  3544. GP_4_16_FN, FN_IP13_2_0,
  3545. GP_4_15_FN, FN_IP12_30_28,
  3546. GP_4_14_FN, FN_IP12_27_25,
  3547. GP_4_13_FN, FN_IP12_24_23,
  3548. GP_4_12_FN, FN_IP12_22_20,
  3549. GP_4_11_FN, FN_IP12_19_17,
  3550. GP_4_10_FN, FN_IP12_16_14,
  3551. GP_4_9_FN, FN_IP12_13_11,
  3552. GP_4_8_FN, FN_IP12_10_8,
  3553. GP_4_7_FN, FN_IP12_7_6,
  3554. GP_4_6_FN, FN_IP12_5_4,
  3555. GP_4_5_FN, FN_IP12_3_2,
  3556. GP_4_4_FN, FN_IP12_1_0,
  3557. GP_4_3_FN, FN_IP11_31_30,
  3558. GP_4_2_FN, FN_IP11_29_27,
  3559. GP_4_1_FN, FN_IP11_26_24,
  3560. GP_4_0_FN, FN_IP11_23_22 }
  3561. },
  3562. { PINMUX_CFG_REG("GPSR5", 0xE6060018, 32, 1) {
  3563. GP_5_31_FN, FN_IP7_24_22,
  3564. GP_5_30_FN, FN_IP7_21_19,
  3565. GP_5_29_FN, FN_IP7_18_16,
  3566. GP_5_28_FN, FN_DU_DOTCLKIN2,
  3567. GP_5_27_FN, FN_IP7_26_25,
  3568. GP_5_26_FN, FN_DU_DOTCLKIN0,
  3569. GP_5_25_FN, FN_AVS2,
  3570. GP_5_24_FN, FN_AVS1,
  3571. GP_5_23_FN, FN_USB2_OVC,
  3572. GP_5_22_FN, FN_USB2_PWEN,
  3573. GP_5_21_FN, FN_IP16_7,
  3574. GP_5_20_FN, FN_IP16_6,
  3575. GP_5_19_FN, FN_USB0_OVC_VBUS,
  3576. GP_5_18_FN, FN_USB0_PWEN,
  3577. GP_5_17_FN, FN_IP16_5_3,
  3578. GP_5_16_FN, FN_IP16_2_0,
  3579. GP_5_15_FN, FN_IP15_29_28,
  3580. GP_5_14_FN, FN_IP15_27_26,
  3581. GP_5_13_FN, FN_IP15_25_23,
  3582. GP_5_12_FN, FN_IP15_22_20,
  3583. GP_5_11_FN, FN_IP15_19_18,
  3584. GP_5_10_FN, FN_IP15_17_16,
  3585. GP_5_9_FN, FN_IP15_15_14,
  3586. GP_5_8_FN, FN_IP15_13_12,
  3587. GP_5_7_FN, FN_IP15_11_9,
  3588. GP_5_6_FN, FN_IP15_8_6,
  3589. GP_5_5_FN, FN_IP15_5_3,
  3590. GP_5_4_FN, FN_IP15_2_0,
  3591. GP_5_3_FN, FN_IP14_30_28,
  3592. GP_5_2_FN, FN_IP14_27_25,
  3593. GP_5_1_FN, FN_IP14_24_22,
  3594. GP_5_0_FN, FN_IP14_21_19 }
  3595. },
  3596. { PINMUX_CFG_REG_VAR("IPSR0", 0xE6060020, 32,
  3597. 1, 4, 4, 3, 4, 4, 3, 3, 3, 3) {
  3598. /* IP0_31 [1] */
  3599. 0, 0,
  3600. /* IP0_30_27 [4] */
  3601. FN_D8, FN_SCIFA1_SCK_C, FN_AVB_TXD0, 0,
  3602. FN_VI0_G0, FN_VI0_G0_B, FN_VI2_DATA0_VI2_B0,
  3603. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3604. /* IP0_26_23 [4] */
  3605. FN_D7, FN_AD_DI_B, FN_IIC2_SDA_C,
  3606. FN_VI3_DATA7, FN_VI0_R3, FN_VI0_R3_B, FN_I2C2_SDA_C,
  3607. FN_TCLK1, 0, 0, 0, 0, 0, 0, 0, 0,
  3608. /* IP0_22_20 [3] */
  3609. FN_D6, FN_IIC2_SCL_C, FN_VI3_DATA6, FN_VI0_R2, FN_VI0_R2_B,
  3610. FN_I2C2_SCL_C, 0, 0,
  3611. /* IP0_19_16 [4] */
  3612. FN_D5, FN_SCIFB1_TXD_F, FN_SCIFB0_TXD_C, FN_VI3_DATA5,
  3613. FN_VI0_R1, FN_VI0_R1_B, FN_TX0_B,
  3614. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3615. /* IP0_15_12 [4] */
  3616. FN_D4, FN_SCIFB1_RXD_F, FN_SCIFB0_RXD_C, FN_VI3_DATA4,
  3617. FN_VI0_R0, FN_VI0_R0_B, FN_RX0_B,
  3618. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3619. /* IP0_11_9 [3] */
  3620. FN_D3, FN_MSIOF3_TXD_B, FN_VI3_DATA3, FN_VI0_G7, FN_VI0_G7_B,
  3621. 0, 0, 0,
  3622. /* IP0_8_6 [3] */
  3623. FN_D2, FN_MSIOF3_RXD_B, FN_VI3_DATA2, FN_VI0_G6, FN_VI0_G6_B,
  3624. 0, 0, 0,
  3625. /* IP0_5_3 [3] */
  3626. FN_D1, FN_MSIOF3_SYNC_B, FN_VI3_DATA1, FN_VI0_G5, FN_VI0_G5_B,
  3627. 0, 0, 0,
  3628. /* IP0_2_0 [3] */
  3629. FN_D0, FN_MSIOF3_SCK_B, FN_VI3_DATA0, FN_VI0_G4, FN_VI0_G4_B,
  3630. 0, 0, 0, }
  3631. },
  3632. { PINMUX_CFG_REG_VAR("IPSR1", 0xE6060024, 32,
  3633. 2, 2, 2, 4, 4, 3, 3, 4, 4, 4) {
  3634. /* IP1_31_30 [2] */
  3635. 0, 0, 0, 0,
  3636. /* IP1_29_28 [2] */
  3637. FN_A1, FN_PWM4, 0, 0,
  3638. /* IP1_27_26 [2] */
  3639. FN_A0, FN_PWM3, 0, 0,
  3640. /* IP1_25_22 [4] */
  3641. FN_D15, FN_SCIFB1_TXD_C, FN_AVB_TXD7, FN_TX1_B,
  3642. FN_VI0_FIELD, FN_VI0_FIELD_B, FN_VI2_DATA7_VI2_B7,
  3643. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3644. /* IP1_21_18 [4] */
  3645. FN_D14, FN_SCIFB1_RXD_C, FN_AVB_TXD6, FN_RX1_B,
  3646. FN_VI0_CLKENB, FN_VI0_CLKENB_B, FN_VI2_DATA6_VI2_B6,
  3647. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3648. /* IP1_17_15 [3] */
  3649. FN_D13, FN_AVB_TXD5, FN_VI0_VSYNC_N,
  3650. FN_VI0_VSYNC_N_B, FN_VI2_DATA5_VI2_B5,
  3651. 0, 0, 0,
  3652. /* IP1_14_12 [3] */
  3653. FN_D12, FN_SCIFA1_RTS_N_C, FN_AVB_TXD4,
  3654. FN_VI0_HSYNC_N, FN_VI0_HSYNC_N_B, FN_VI2_DATA4_VI2_B4,
  3655. 0, 0,
  3656. /* IP1_11_8 [4] */
  3657. FN_D11, FN_SCIFA1_CTS_N_C, FN_AVB_TXD3, 0,
  3658. FN_VI0_G3, FN_VI0_G3_B, FN_VI2_DATA3_VI2_B3,
  3659. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3660. /* IP1_7_4 [4] */
  3661. FN_D10, FN_SCIFA1_TXD_C, FN_AVB_TXD2, 0,
  3662. FN_VI0_G2, FN_VI0_G2_B, FN_VI2_DATA2_VI2_B2,
  3663. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3664. /* IP1_3_0 [4] */
  3665. FN_D9, FN_SCIFA1_RXD_C, FN_AVB_TXD1, 0,
  3666. FN_VI0_G1, FN_VI0_G1_B, FN_VI2_DATA1_VI2_B1,
  3667. 0, 0, 0, 0, 0, 0, 0, 0, 0, }
  3668. },
  3669. { PINMUX_CFG_REG_VAR("IPSR2", 0xE6060028, 32,
  3670. 3, 3, 4, 4, 3, 3, 3, 3, 3, 3) {
  3671. /* IP2_31_29 [3] */
  3672. 0, 0, 0, 0, 0, 0, 0, 0,
  3673. /* IP2_28_26 [3] */
  3674. FN_A10, FN_SSI_SDATA5_B, FN_MSIOF2_SYNC, FN_VI0_R6,
  3675. FN_VI0_R6_B, FN_VI2_DATA2_VI2_B2_B, 0, 0,
  3676. /* IP2_25_22 [4] */
  3677. FN_A9, FN_SCIFA1_CTS_N_B, FN_SSI_WS5_B, FN_VI0_R5,
  3678. FN_VI0_R5_B, FN_SCIFB2_TXD_C, FN_TX2_B, FN_VI2_DATA1_VI2_B1_B,
  3679. 0, 0, 0, 0, 0, 0, 0, 0,
  3680. /* IP2_21_18 [4] */
  3681. FN_A8, FN_SCIFA1_RXD_B, FN_SSI_SCK5_B, FN_VI0_R4,
  3682. FN_VI0_R4_B, FN_SCIFB2_RXD_C, FN_RX2_B, FN_VI2_DATA0_VI2_B0_B,
  3683. 0, 0, 0, 0, 0, 0, 0, 0,
  3684. /* IP2_17_15 [3] */
  3685. FN_A7, FN_SCIFA1_SCK_B, FN_AUDIO_CLKOUT_B, FN_TPU0TO3,
  3686. 0, 0, 0, 0,
  3687. /* IP2_14_12 [3] */
  3688. FN_A6, FN_SCIFA1_RTS_N_B, FN_TPU0TO2, 0, 0, 0, 0, 0,
  3689. /* IP2_11_9 [3] */
  3690. FN_A5, FN_SCIFA1_TXD_B, FN_TPU0TO1, 0, 0, 0, 0, 0,
  3691. /* IP2_8_6 [3] */
  3692. FN_A4, FN_MSIOF1_TXD_B, FN_TPU0TO0, 0, 0, 0, 0, 0,
  3693. /* IP2_5_3 [3] */
  3694. FN_A3, FN_PWM6, FN_MSIOF1_SS2_B, 0, 0, 0, 0, 0,
  3695. /* IP2_2_0 [3] */
  3696. FN_A2, FN_PWM5, FN_MSIOF1_SS1_B, 0, 0, 0, 0, 0, }
  3697. },
  3698. { PINMUX_CFG_REG_VAR("IPSR3", 0xE606002C, 32,
  3699. 3, 3, 3, 3, 2, 3, 3, 4, 4, 4) {
  3700. /* IP3_31_29 [3] */
  3701. FN_A20, FN_SPCLK, FN_VI1_R3, FN_VI1_R3_B, FN_VI2_G4,
  3702. 0, 0, 0,
  3703. /* IP3_28_26 [3] */
  3704. FN_A19, FN_AD_NCS_N_B, FN_ATACS01_N, FN_EX_WAIT0_B,
  3705. 0, 0, 0, 0,
  3706. /* IP3_25_23 [3] */
  3707. FN_A18, FN_AD_CLK_B, FN_ATAG1_N, 0, 0, 0, 0, 0,
  3708. /* IP3_22_20 [3] */
  3709. FN_A17, FN_AD_DO_B, FN_ATADIR1_N, 0, 0, 0, 0, 0,
  3710. /* IP3_19_18 [2] */
  3711. FN_A16, FN_ATAWR1_N, 0, 0,
  3712. /* IP3_17_15 [3] */
  3713. FN_A15, FN_SCIFB2_SCK_B, FN_ATARD1_N, FN_MSIOF2_SS2,
  3714. 0, 0, 0, 0,
  3715. /* IP3_14_12 [3] */
  3716. FN_A14, FN_SCIFB2_TXD_B, FN_ATACS11_N, FN_MSIOF2_SS1,
  3717. 0, 0, 0, 0,
  3718. /* IP3_11_8 [4] */
  3719. FN_A13, FN_SCIFB2_RTS_N_B, FN_EX_WAIT2,
  3720. FN_MSIOF2_RXD, FN_VI1_R2, FN_VI1_R2_B, FN_VI2_G2,
  3721. FN_VI2_DATA5_VI2_B5_B, 0, 0, 0, 0, 0, 0, 0, 0,
  3722. /* IP3_7_4 [4] */
  3723. FN_A12, FN_SCIFB2_RXD_B, FN_MSIOF2_TXD, FN_VI1_R1,
  3724. FN_VI1_R1_B, FN_VI2_G1, FN_VI2_DATA4_VI2_B4_B,
  3725. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3726. /* IP3_3_0 [4] */
  3727. FN_A11, FN_SCIFB2_CTS_N_B, FN_MSIOF2_SCK, FN_VI1_R0,
  3728. FN_VI1_R0_B, FN_VI2_G0, FN_VI2_DATA3_VI2_B3_B, 0,
  3729. 0, 0, 0, 0, 0, 0, 0, 0, }
  3730. },
  3731. { PINMUX_CFG_REG_VAR("IPSR4", 0xE6060030, 32,
  3732. 2, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3) {
  3733. /* IP4_31_30 [2] */
  3734. 0, 0, 0, 0,
  3735. /* IP4_29_27 [3] */
  3736. FN_EX_CS2_N, FN_GPS_SIGN, FN_HRTS1_N_B,
  3737. FN_VI3_CLKENB, FN_VI1_G0, FN_VI1_G0_B, FN_VI2_R2, 0,
  3738. /* IP4_26_24 [3] */
  3739. FN_EX_CS1_N, FN_GPS_CLK, FN_HCTS1_N_B, FN_VI1_FIELD,
  3740. FN_VI1_FIELD_B, FN_VI2_R1, 0, 0,
  3741. /* IP4_23_21 [3] */
  3742. FN_EX_CS0_N, FN_HRX1_B, FN_VI1_G5, FN_VI1_G5_B, FN_VI2_R0,
  3743. FN_HTX0_B, FN_MSIOF0_SS1_B, 0,
  3744. /* IP4_20_18 [3] */
  3745. FN_CS1_N_A26, FN_SPEEDIN, FN_VI0_R7, FN_VI0_R7_B,
  3746. FN_VI2_CLK, FN_VI2_CLK_B, 0, 0,
  3747. /* IP4_17_15 [3] */
  3748. FN_CS0_N, FN_VI1_R6, FN_VI1_R6_B, FN_VI2_G3, FN_MSIOF0_SS2_B,
  3749. 0, 0, 0,
  3750. /* IP4_14_12 [3] */
  3751. FN_A25, FN_SSL, FN_VI1_G6, FN_VI1_G6_B, FN_VI2_FIELD,
  3752. FN_VI2_FIELD_B, 0, 0,
  3753. /* IP4_11_9 [3] */
  3754. FN_A24, FN_IO3, FN_VI1_R7, FN_VI1_R7_B, FN_VI2_CLKENB,
  3755. FN_VI2_CLKENB_B, 0, 0,
  3756. /* IP4_8_6 [3] */
  3757. FN_A23, FN_IO2, FN_VI1_G7, FN_VI1_G7_B, FN_VI2_G7, 0, 0, 0,
  3758. /* IP4_5_3 [3] */
  3759. FN_A22, FN_MISO_IO1, FN_VI1_R5, FN_VI1_R5_B, FN_VI2_G6, 0, 0, 0,
  3760. /* IP4_2_0 [3] */
  3761. FN_A21, FN_MOSI_IO0, FN_VI1_R4, FN_VI1_R4_B, FN_VI2_G5, 0, 0, 0,
  3762. }
  3763. },
  3764. { PINMUX_CFG_REG_VAR("IPSR5", 0xE6060034, 32,
  3765. 2, 3, 3, 3, 3, 3, 2, 3, 4, 3, 3) {
  3766. /* IP5_31_30 [2] */
  3767. 0, 0, 0, 0,
  3768. /* IP5_29_27 [3] */
  3769. FN_DREQ0_N, FN_VI1_HSYNC_N, FN_VI1_HSYNC_N_B, FN_VI2_R7,
  3770. FN_SSI_SCK78_C, FN_SSI_WS78_B, 0, 0,
  3771. /* IP5_26_24 [3] */
  3772. FN_EX_WAIT0, FN_IRQ3, FN_INTC_IRQ3_N,
  3773. FN_VI3_CLK, FN_SCIFA0_RTS_N_B, FN_HRX0_B,
  3774. FN_MSIOF0_SCK_B, 0,
  3775. /* IP5_23_21 [3] */
  3776. FN_WE1_N, FN_IERX, FN_CAN1_RX, FN_VI1_G4,
  3777. FN_VI1_G4_B, FN_VI2_R6, FN_SCIFA0_CTS_N_B,
  3778. FN_IERX_C, 0,
  3779. /* IP5_20_18 [3] */
  3780. FN_WE0_N, FN_IECLK, FN_CAN_CLK,
  3781. FN_VI2_VSYNC_N, FN_SCIFA0_TXD_B, FN_VI2_VSYNC_N_B, 0, 0,
  3782. /* IP5_17_15 [3] */
  3783. FN_RD_WR_N, FN_VI1_G3, FN_VI1_G3_B, FN_VI2_R5, FN_SCIFA0_RXD_B,
  3784. FN_INTC_IRQ4_N, 0, 0,
  3785. /* IP5_14_13 [2] */
  3786. FN_RD_N, FN_CAN0_TX, FN_SCIFA0_SCK_B, 0,
  3787. /* IP5_12_10 [3] */
  3788. FN_BS_N, FN_IETX, FN_HTX1_B, FN_CAN1_TX, FN_DRACK0, FN_IETX_C,
  3789. 0, 0,
  3790. /* IP5_9_6 [4] */
  3791. FN_EX_CS5_N, FN_CAN0_RX, FN_MSIOF1_RXD_B, FN_VI3_VSYNC_N,
  3792. FN_VI1_G2, FN_VI1_G2_B, FN_VI2_R4, FN_IIC1_SDA, FN_INTC_EN1_N,
  3793. FN_I2C1_SDA, 0, 0, 0, 0, 0, 0,
  3794. /* IP5_5_3 [3] */
  3795. FN_EX_CS4_N, FN_MSIOF1_SCK_B, FN_VI3_HSYNC_N,
  3796. FN_VI2_HSYNC_N, FN_IIC1_SCL, FN_VI2_HSYNC_N_B,
  3797. FN_INTC_EN0_N, FN_I2C1_SCL,
  3798. /* IP5_2_0 [3] */
  3799. FN_EX_CS3_N, FN_GPS_MAG, FN_VI3_FIELD, FN_VI1_G1, FN_VI1_G1_B,
  3800. FN_VI2_R3, 0, 0, }
  3801. },
  3802. { PINMUX_CFG_REG_VAR("IPSR6", 0xE6060038, 32,
  3803. 3, 3, 3, 3, 3, 3, 3, 2, 3, 3, 3) {
  3804. /* IP6_31_29 [3] */
  3805. FN_ETH_REF_CLK, 0, FN_HCTS0_N_E,
  3806. FN_STP_IVCXO27_1_B, FN_HRX0_F, 0, 0, 0,
  3807. /* IP6_28_26 [3] */
  3808. FN_ETH_LINK, 0, FN_HTX0_E,
  3809. FN_STP_IVCXO27_0_B, FN_SCIFB1_TXD_G, FN_TX1_E, 0, 0,
  3810. /* IP6_25_23 [3] */
  3811. FN_ETH_RXD1, 0, FN_HRX0_E, FN_STP_ISSYNC_0_B,
  3812. FN_TS_SCK0_D, FN_GLO_I1_C, FN_SCIFB1_RXD_G, FN_RX1_E,
  3813. /* IP6_22_20 [3] */
  3814. FN_ETH_RXD0, 0, FN_STP_ISEN_0_B, FN_TS_SDAT0_D,
  3815. FN_GLO_I0_C, FN_SCIFB1_SCK_G, FN_SCK1_E, 0,
  3816. /* IP6_19_17 [3] */
  3817. FN_ETH_RX_ER, 0, FN_STP_ISD_0_B,
  3818. FN_TS_SPSYNC0_D, FN_GLO_Q1_C, FN_IIC2_SDA_E, FN_I2C2_SDA_E, 0,
  3819. /* IP6_16_14 [3] */
  3820. FN_ETH_CRS_DV, 0, FN_STP_ISCLK_0_B,
  3821. FN_TS_SDEN0_D, FN_GLO_Q0_C, FN_IIC2_SCL_E,
  3822. FN_I2C2_SCL_E, 0,
  3823. /* IP6_13_11 [3] */
  3824. FN_DACK2, FN_IRQ2, FN_INTC_IRQ2_N,
  3825. FN_SSI_SDATA6_B, FN_HRTS0_N_B, FN_MSIOF0_RXD_B, 0, 0,
  3826. /* IP6_10_9 [2] */
  3827. FN_DREQ2_N, FN_HSCK1_B, FN_HCTS0_N_B, FN_MSIOF0_TXD_B,
  3828. /* IP6_8_6 [3] */
  3829. FN_DACK1, FN_IRQ1, FN_INTC_IRQ1_N, FN_SSI_WS6_B,
  3830. FN_SSI_SDATA8_C, 0, 0, 0,
  3831. /* IP6_5_3 [3] */
  3832. FN_DREQ1_N, FN_VI1_CLKENB, FN_VI1_CLKENB_B,
  3833. FN_SSI_SDATA7_C, FN_SSI_SCK78_B, 0, 0, 0,
  3834. /* IP6_2_0 [3] */
  3835. FN_DACK0, FN_IRQ0, FN_INTC_IRQ0_N, FN_SSI_SCK6_B,
  3836. FN_VI1_VSYNC_N, FN_VI1_VSYNC_N_B, FN_SSI_WS78_C, 0, }
  3837. },
  3838. { PINMUX_CFG_REG_VAR("IPSR7", 0xE606003C, 32,
  3839. 1, 2, 2, 2, 3, 3, 3, 3, 3, 2, 2, 3, 3) {
  3840. /* IP7_31 [1] */
  3841. 0, 0,
  3842. /* IP7_30_29 [2] */
  3843. FN_VI0_DATA0_VI0_B0, FN_ATACS10_N, FN_AVB_RXD2, 0,
  3844. /* IP7_28_27 [2] */
  3845. FN_VI0_CLK, FN_ATACS00_N, FN_AVB_RXD1, 0,
  3846. /* IP7_26_25 [2] */
  3847. FN_DU_DOTCLKIN1, FN_AUDIO_CLKC, FN_AUDIO_CLKOUT_C, 0,
  3848. /* IP7_24_22 [3] */
  3849. FN_PWM2, FN_PWMFSW0, FN_SCIFA2_RXD_C, FN_PCMWE_N, FN_IECLK_C,
  3850. 0, 0, 0,
  3851. /* IP7_21_19 [3] */
  3852. FN_PWM1, FN_SCIFA2_TXD_C, FN_STP_ISSYNC_1_B, FN_TS_SCK1_C,
  3853. FN_GLO_RFON_C, FN_PCMOE_N, 0, 0,
  3854. /* IP7_18_16 [3] */
  3855. FN_PWM0, FN_SCIFA2_SCK_C, FN_STP_ISEN_1_B, FN_TS_SDAT1_C,
  3856. FN_GLO_SS_C, 0, 0, 0,
  3857. /* IP7_15_13 [3] */
  3858. FN_ETH_MDC, 0, FN_STP_ISD_1_B,
  3859. FN_TS_SPSYNC1_C, FN_GLO_SDATA_C, 0, 0, 0,
  3860. /* IP7_12_10 [3] */
  3861. FN_ETH_TXD0, 0, FN_STP_ISCLK_1_B, FN_TS_SDEN1_C,
  3862. FN_GLO_SCLK_C, 0, 0, 0,
  3863. /* IP7_9_8 [2] */
  3864. FN_ETH_MAGIC, 0, FN_SIM0_RST_C, 0,
  3865. /* IP7_7_6 [2] */
  3866. FN_ETH_TX_EN, 0, FN_SIM0_CLK_C, FN_HRTS0_N_F,
  3867. /* IP7_5_3 [3] */
  3868. FN_ETH_TXD1, 0, FN_HTX0_F, FN_BPFCLK_G, 0, 0, 0, 0,
  3869. /* IP7_2_0 [3] */
  3870. FN_ETH_MDIO, 0, FN_HRTS0_N_E,
  3871. FN_SIM0_D_C, FN_HCTS0_N_F, 0, 0, 0, }
  3872. },
  3873. { PINMUX_CFG_REG_VAR("IPSR8", 0xE6060040, 32,
  3874. 1, 2, 1, 1, 1, 2, 2, 2, 2, 2, 2,
  3875. 2, 2, 2, 2, 2, 2, 2) {
  3876. /* IP8_31 [1] */
  3877. 0, 0,
  3878. /* IP8_30_29 [2] */
  3879. FN_SD0_CMD, FN_SCIFB1_SCK_B, FN_VI1_DATA1_VI1_B1_B, 0,
  3880. /* IP8_28 [1] */
  3881. FN_SD0_CLK, FN_VI1_DATA0_VI1_B0_B,
  3882. /* IP8_27 [1] */
  3883. FN_VI1_DATA6_VI1_B6, FN_AVB_GTXREFCLK,
  3884. /* IP8_26 [1] */
  3885. FN_VI1_DATA5_VI1_B5, FN_AVB_PHY_INT,
  3886. /* IP8_25_24 [2] */
  3887. FN_VI1_DATA4_VI1_B4, FN_SCIFA1_RTS_N_D,
  3888. FN_AVB_MAGIC, 0,
  3889. /* IP8_23_22 [2] */
  3890. FN_VI1_DATA3_VI1_B3, FN_SCIFA1_CTS_N_D, FN_AVB_GTX_CLK, 0,
  3891. /* IP8_21_20 [2] */
  3892. FN_VI1_DATA2_VI1_B2, FN_SCIFA1_TXD_D, FN_AVB_MDIO, 0,
  3893. /* IP8_19_18 [2] */
  3894. FN_VI1_DATA1_VI1_B1, FN_SCIFA1_RXD_D, FN_AVB_MDC, 0,
  3895. /* IP8_17_16 [2] */
  3896. FN_VI1_DATA0_VI1_B0, FN_SCIFA1_SCK_D, FN_AVB_CRS, 0,
  3897. /* IP8_15_14 [2] */
  3898. FN_VI1_CLK, FN_AVB_RX_DV, 0, 0,
  3899. /* IP8_13_12 [2] */
  3900. FN_VI0_DATA7_VI0_B7, FN_AVB_RX_CLK, 0, 0,
  3901. /* IP8_11_10 [2] */
  3902. FN_VI0_DATA6_VI0_B6, FN_AVB_RX_ER, 0, 0,
  3903. /* IP8_9_8 [2] */
  3904. FN_VI0_DATA5_VI0_B5, FN_EX_WAIT1, FN_AVB_RXD7, 0,
  3905. /* IP8_7_6 [2] */
  3906. FN_VI0_DATA4_VI0_B4, FN_ATAG0_N, FN_AVB_RXD6, 0,
  3907. /* IP8_5_4 [2] */
  3908. FN_VI0_DATA3_VI0_B3, FN_ATADIR0_N, FN_AVB_RXD5, 0,
  3909. /* IP8_3_2 [2] */
  3910. FN_VI0_DATA2_VI0_B2, FN_ATAWR0_N, FN_AVB_RXD4, 0,
  3911. /* IP8_1_0 [2] */
  3912. FN_VI0_DATA1_VI0_B1, FN_ATARD0_N, FN_AVB_RXD3, 0, }
  3913. },
  3914. { PINMUX_CFG_REG_VAR("IPSR9", 0xE6060044, 32,
  3915. 4, 2, 2, 2, 2, 2, 2, 4, 4, 2, 2, 2, 2) {
  3916. /* IP9_31_28 [4] */
  3917. FN_SD1_CD, FN_MMC1_D6, FN_TS_SDEN1, FN_USB1_EXTP,
  3918. FN_GLO_SS, FN_VI0_CLK_B, FN_IIC2_SCL_D, FN_I2C2_SCL_D,
  3919. FN_SIM0_CLK_B, FN_VI3_CLK_B, 0, 0, 0, 0, 0, 0,
  3920. /* IP9_27_26 [2] */
  3921. FN_SD1_DAT3, FN_AVB_RXD0, 0, FN_SCIFB0_RTS_N_B,
  3922. /* IP9_25_24 [2] */
  3923. FN_SD1_DAT2, FN_AVB_COL, 0, FN_SCIFB0_CTS_N_B,
  3924. /* IP9_23_22 [2] */
  3925. FN_SD1_DAT1, FN_AVB_LINK, 0, FN_SCIFB0_TXD_B,
  3926. /* IP9_21_20 [2] */
  3927. FN_SD1_DAT0, FN_AVB_TX_CLK, 0, FN_SCIFB0_RXD_B,
  3928. /* IP9_19_18 [2] */
  3929. FN_SD1_CMD, FN_AVB_TX_ER, 0, FN_SCIFB0_SCK_B,
  3930. /* IP9_17_16 [2] */
  3931. FN_SD1_CLK, FN_AVB_TX_EN, 0, 0,
  3932. /* IP9_15_12 [4] */
  3933. FN_SD0_WP, FN_MMC0_D7, FN_TS_SPSYNC0_B, FN_USB0_IDIN,
  3934. FN_GLO_SDATA, FN_VI1_DATA7_VI1_B7_B, FN_IIC1_SDA_B,
  3935. FN_I2C1_SDA_B, FN_VI2_DATA7_VI2_B7_B, 0, 0, 0, 0, 0, 0, 0,
  3936. /* IP9_11_8 [4] */
  3937. FN_SD0_CD, FN_MMC0_D6, FN_TS_SDEN0_B, FN_USB0_EXTP,
  3938. FN_GLO_SCLK, FN_VI1_DATA6_VI1_B6_B, FN_IIC1_SCL_B,
  3939. FN_I2C1_SCL_B, FN_VI2_DATA6_VI2_B6_B, 0, 0, 0, 0, 0, 0, 0,
  3940. /* IP9_7_6 [2] */
  3941. FN_SD0_DAT3, FN_SCIFB1_RTS_N_B, FN_VI1_DATA5_VI1_B5_B, 0,
  3942. /* IP9_5_4 [2] */
  3943. FN_SD0_DAT2, FN_SCIFB1_CTS_N_B, FN_VI1_DATA4_VI1_B4_B, 0,
  3944. /* IP9_3_2 [2] */
  3945. FN_SD0_DAT1, FN_SCIFB1_TXD_B, FN_VI1_DATA3_VI1_B3_B, 0,
  3946. /* IP9_1_0 [2] */
  3947. FN_SD0_DAT0, FN_SCIFB1_RXD_B, FN_VI1_DATA2_VI1_B2_B, 0, }
  3948. },
  3949. { PINMUX_CFG_REG_VAR("IPSR10", 0xE6060048, 32,
  3950. 2, 4, 3, 4, 4, 4, 4, 3, 4) {
  3951. /* IP10_31_30 [2] */
  3952. 0, 0, 0, 0,
  3953. /* IP10_29_26 [4] */
  3954. FN_SD2_CD, FN_MMC0_D4, FN_TS_SDAT0_B, FN_USB2_EXTP, FN_GLO_I0,
  3955. FN_VI0_DATA6_VI0_B6_B, FN_HCTS0_N_D, FN_TS_SDAT1_B,
  3956. FN_GLO_I0_B, FN_VI3_DATA6_B, 0, 0, 0, 0, 0, 0,
  3957. /* IP10_25_23 [3] */
  3958. FN_SD2_DAT3, FN_MMC0_D3, FN_SIM0_RST, FN_VI0_DATA5_VI0_B5_B,
  3959. FN_HTX0_D, FN_TS_SPSYNC1_B, FN_GLO_Q1_B, FN_VI3_DATA5_B,
  3960. /* IP10_22_19 [4] */
  3961. FN_SD2_DAT2, FN_MMC0_D2, FN_BPFCLK_B, 0,
  3962. FN_VI0_DATA4_VI0_B4_B, FN_HRX0_D, FN_TS_SDEN1_B,
  3963. FN_GLO_Q0_B, FN_VI3_DATA4_B, 0, 0, 0, 0, 0, 0, 0,
  3964. /* IP10_18_15 [4] */
  3965. FN_SD2_DAT1, FN_MMC0_D1, FN_FMIN_B, 0,
  3966. FN_VI0_DATA3_VI0_B3_B, FN_SCIFB1_TXD_E, FN_TX1_D,
  3967. FN_TS_SCK0_C, FN_GLO_RFON_B, FN_VI3_DATA3_B,
  3968. 0, 0, 0, 0, 0, 0,
  3969. /* IP10_14_11 [4] */
  3970. FN_SD2_DAT0, FN_MMC0_D0, FN_FMCLK_B,
  3971. FN_VI0_DATA2_VI0_B2_B, FN_SCIFB1_RXD_E, FN_RX1_D,
  3972. FN_TS_SDAT0_C, FN_GLO_SS_B, FN_VI3_DATA2_B,
  3973. 0, 0, 0, 0, 0, 0, 0,
  3974. /* IP10_10_7 [4] */
  3975. FN_SD2_CMD, FN_MMC0_CMD, FN_SIM0_D,
  3976. FN_VI0_DATA1_VI0_B1_B, FN_SCIFB1_SCK_E, FN_SCK1_D,
  3977. FN_TS_SPSYNC0_C, FN_GLO_SDATA_B, FN_VI3_DATA1_B,
  3978. 0, 0, 0, 0, 0, 0, 0,
  3979. /* IP10_6_4 [3] */
  3980. FN_SD2_CLK, FN_MMC0_CLK, FN_SIM0_CLK,
  3981. FN_VI0_DATA0_VI0_B0_B, FN_TS_SDEN0_C, FN_GLO_SCLK_B,
  3982. FN_VI3_DATA0_B, 0,
  3983. /* IP10_3_0 [4] */
  3984. FN_SD1_WP, FN_MMC1_D7, FN_TS_SPSYNC1, FN_USB1_IDIN,
  3985. FN_GLO_RFON, FN_VI1_CLK_B, FN_IIC2_SDA_D, FN_I2C2_SDA_D,
  3986. FN_SIM0_D_B, 0, 0, 0, 0, 0, 0, 0, }
  3987. },
  3988. { PINMUX_CFG_REG_VAR("IPSR11", 0xE606004C, 32,
  3989. 2, 3, 3, 2, 4, 3, 2, 2, 2, 2, 2, 1, 4) {
  3990. /* IP11_31_30 [2] */
  3991. FN_SSI_SCK0129, FN_CAN_CLK_B, FN_MOUT0, 0,
  3992. /* IP11_29_27 [3] */
  3993. FN_MLB_DAT, 0, FN_SCIFB1_TXD_D, FN_TX1_C, FN_BPFCLK_C,
  3994. 0, 0, 0,
  3995. /* IP11_26_24 [3] */
  3996. FN_MLB_SIG, FN_SCIFB1_RXD_D, FN_RX1_C, FN_IIC2_SDA_B, FN_I2C2_SDA_B,
  3997. 0, 0, 0,
  3998. /* IP11_23_22 [2] */
  3999. FN_MLB_CLK, FN_IIC2_SCL_B, FN_I2C2_SCL_B, 0,
  4000. /* IP11_21_18 [4] */
  4001. FN_SD3_WP, FN_MMC1_D5, FN_TS_SCK1, FN_GLO_Q1, FN_FMIN_C,
  4002. 0, FN_FMIN_E, 0, FN_FMIN_F, 0, 0, 0, 0, 0, 0, 0,
  4003. /* IP11_17_15 [3] */
  4004. FN_SD3_CD, FN_MMC1_D4, FN_TS_SDAT1,
  4005. FN_VSP, FN_GLO_Q0, FN_SIM0_RST_B, 0, 0,
  4006. /* IP11_14_13 [2] */
  4007. FN_SD3_DAT3, FN_MMC1_D3, FN_SCKZ, 0,
  4008. /* IP11_12_11 [2] */
  4009. FN_SD3_DAT2, FN_MMC1_D2, FN_SDATA, 0,
  4010. /* IP11_10_9 [2] */
  4011. FN_SD3_DAT1, FN_MMC1_D1, FN_MDATA, 0,
  4012. /* IP11_8_7 [2] */
  4013. FN_SD3_DAT0, FN_MMC1_D0, FN_STM_N, 0,
  4014. /* IP11_6_5 [2] */
  4015. FN_SD3_CMD, FN_MMC1_CMD, FN_MTS_N, 0,
  4016. /* IP11_4 [1] */
  4017. FN_SD3_CLK, FN_MMC1_CLK,
  4018. /* IP11_3_0 [4] */
  4019. FN_SD2_WP, FN_MMC0_D5, FN_TS_SCK0_B, FN_USB2_IDIN,
  4020. FN_GLO_I1, FN_VI0_DATA7_VI0_B7_B, FN_HRTS0_N_D,
  4021. FN_TS_SCK1_B, FN_GLO_I1_B, FN_VI3_DATA7_B, 0, 0, 0, 0, 0, 0, }
  4022. },
  4023. { PINMUX_CFG_REG_VAR("IPSR12", 0xE6060050, 32,
  4024. 1, 3, 3, 2, 3, 3, 3, 3, 3, 2, 2, 2, 2) {
  4025. /* IP12_31 [1] */
  4026. 0, 0,
  4027. /* IP12_30_28 [3] */
  4028. FN_SSI_WS5, FN_SCIFB1_RXD, FN_IECLK_B,
  4029. FN_DU2_EXVSYNC_DU2_VSYNC, FN_QSTB_QHE,
  4030. FN_CAN_DEBUGOUT4, 0, 0,
  4031. /* IP12_27_25 [3] */
  4032. FN_SSI_SCK5, FN_SCIFB1_SCK,
  4033. FN_IERX_B, FN_DU2_EXHSYNC_DU2_HSYNC, FN_QSTH_QHS,
  4034. FN_CAN_DEBUGOUT3, 0, 0,
  4035. /* IP12_24_23 [2] */
  4036. FN_SSI_SDATA4, FN_STP_ISSYNC_0, FN_MSIOF1_RXD,
  4037. FN_CAN_DEBUGOUT2,
  4038. /* IP12_22_20 [3] */
  4039. FN_SSI_WS4, FN_STP_ISEN_0, FN_SCIFB0_RTS_N,
  4040. FN_MSIOF1_TXD, FN_SSI_WS5_C, FN_CAN_DEBUGOUT1, 0, 0,
  4041. /* IP12_19_17 [3] */
  4042. FN_SSI_SCK4, FN_STP_ISD_0, FN_SCIFB0_CTS_N,
  4043. FN_MSIOF1_SS2, FN_SSI_SCK5_C, FN_CAN_DEBUGOUT0, 0, 0,
  4044. /* IP12_16_14 [3] */
  4045. FN_SSI_SDATA3, FN_STP_ISCLK_0,
  4046. FN_SCIFB0_TXD, FN_MSIOF1_SS1, FN_CAN_TXCLK, 0, 0, 0,
  4047. /* IP12_13_11 [3] */
  4048. FN_SSI_WS34, FN_STP_IVCXO27_0, FN_SCIFB0_RXD, FN_MSIOF1_SYNC,
  4049. FN_CAN_STEP0, 0, 0, 0,
  4050. /* IP12_10_8 [3] */
  4051. FN_SSI_SCK34, FN_STP_OPWM_0, FN_SCIFB0_SCK,
  4052. FN_MSIOF1_SCK, FN_CAN_DEBUG_HW_TRIGGER, 0, 0, 0,
  4053. /* IP12_7_6 [2] */
  4054. FN_SSI_SDATA2, FN_CAN1_RX_B, FN_SSI_SCK1, FN_MOUT6,
  4055. /* IP12_5_4 [2] */
  4056. FN_SSI_SDATA1, FN_CAN1_TX_B, FN_MOUT5, 0,
  4057. /* IP12_3_2 [2] */
  4058. FN_SSI_SDATA0, FN_CAN0_RX_B, FN_MOUT2, 0,
  4059. /* IP12_1_0 [2] */
  4060. FN_SSI_WS0129, FN_CAN0_TX_B, FN_MOUT1, 0, }
  4061. },
  4062. { PINMUX_CFG_REG_VAR("IPSR13", 0xE6060054, 32,
  4063. 1, 2, 3, 3, 4, 3, 3, 3, 3, 4, 3) {
  4064. /* IP13_31 [1] */
  4065. 0, 0,
  4066. /* IP13_30_29 [2] */
  4067. FN_AUDIO_CLKA, FN_SCIFB2_RTS_N, FN_CAN_DEBUGOUT14, 0,
  4068. /* IP13_28_26 [3] */
  4069. FN_SSI_SDATA9, FN_STP_ISSYNC_1, FN_SCIFB2_CTS_N, FN_SSI_WS1,
  4070. FN_SSI_SDATA5_C, FN_CAN_DEBUGOUT13, 0, 0,
  4071. /* IP13_25_23 [3] */
  4072. FN_SSI_SDATA8, FN_STP_ISEN_1, FN_SCIFB2_TXD, FN_CAN0_TX_C,
  4073. FN_CAN_DEBUGOUT12, FN_SSI_SDATA8_B, 0, 0,
  4074. /* IP13_22_19 [4] */
  4075. FN_SSI_SDATA7, FN_STP_ISD_1, FN_SCIFB2_RXD, FN_SCIFA2_RTS_N,
  4076. FN_TCLK2, FN_QSTVA_QVS, FN_CAN_DEBUGOUT11, FN_BPFCLK_E,
  4077. 0, FN_SSI_SDATA7_B, FN_FMIN_G, 0, 0, 0, 0, 0,
  4078. /* IP13_18_16 [3] */
  4079. FN_SSI_WS78, FN_STP_ISCLK_1, FN_SCIFB2_SCK, FN_SCIFA2_CTS_N,
  4080. FN_DU2_DR7, FN_LCDOUT7, FN_CAN_DEBUGOUT10, 0,
  4081. /* IP13_15_13 [3] */
  4082. FN_SSI_SCK78, FN_STP_IVCXO27_1, FN_SCK1, FN_SCIFA1_SCK,
  4083. FN_DU2_DR6, FN_LCDOUT6, FN_CAN_DEBUGOUT9, 0,
  4084. /* IP13_12_10 [3] */
  4085. FN_SSI_SDATA6, FN_FMIN_D, 0, FN_DU2_DR5, FN_LCDOUT5,
  4086. FN_CAN_DEBUGOUT8, 0, 0,
  4087. /* IP13_9_7 [3] */
  4088. FN_SSI_WS6, FN_SCIFB1_RTS_N, FN_CAN0_TX_D, FN_DU2_DR4,
  4089. FN_LCDOUT4, FN_CAN_DEBUGOUT7, 0, 0,
  4090. /* IP13_6_3 [4] */
  4091. FN_SSI_SCK6, FN_SCIFB1_CTS_N, FN_BPFCLK_D, 0,
  4092. FN_DU2_DR3, FN_LCDOUT3, FN_CAN_DEBUGOUT6,
  4093. FN_BPFCLK_F, 0, 0, 0, 0, 0, 0, 0, 0,
  4094. /* IP13_2_0 [3] */
  4095. FN_SSI_SDATA5, FN_SCIFB1_TXD, FN_IETX_B, FN_DU2_DR2,
  4096. FN_LCDOUT2, FN_CAN_DEBUGOUT5, 0, 0, }
  4097. },
  4098. { PINMUX_CFG_REG_VAR("IPSR14", 0xE6060058, 32,
  4099. 1, 3, 3, 3, 3, 3, 4, 3, 3, 3, 3) {
  4100. /* IP14_30 [1] */
  4101. 0, 0,
  4102. /* IP14_30_28 [3] */
  4103. FN_SCIFA1_RTS_N, FN_AD_NCS_N, FN_RTS1_N,
  4104. FN_MSIOF3_TXD, FN_DU1_DOTCLKOUT, FN_QSTVB_QVE,
  4105. FN_HRTS0_N_C, 0,
  4106. /* IP14_27_25 [3] */
  4107. FN_SCIFA1_CTS_N, FN_AD_CLK, FN_CTS1_N, FN_MSIOF3_RXD,
  4108. FN_DU0_DOTCLKOUT, FN_QCLK, 0, 0,
  4109. /* IP14_24_22 [3] */
  4110. FN_SCIFA1_TXD, FN_AD_DO, FN_TX1, FN_DU2_DG1,
  4111. FN_LCDOUT9, 0, 0, 0,
  4112. /* IP14_21_19 [3] */
  4113. FN_SCIFA1_RXD, FN_AD_DI, FN_RX1,
  4114. FN_DU2_EXODDF_DU2_ODDF_DISP_CDE, FN_QCPV_QDE, 0, 0, 0,
  4115. /* IP14_18_16 [3] */
  4116. FN_SCIFA0_RTS_N, FN_HRTS1_N, FN_RTS0_N,
  4117. FN_MSIOF3_SS1, FN_DU2_DG0, FN_LCDOUT8, FN_PWM1_B, 0,
  4118. /* IP14_15_12 [4] */
  4119. FN_SCIFA0_CTS_N, FN_HCTS1_N, FN_CTS0_N, FN_MSIOF3_SYNC,
  4120. FN_DU2_DG3, FN_LCDOUT11, FN_PWM0_B, FN_IIC1_SCL_C, FN_I2C1_SCL_C,
  4121. 0, 0, 0, 0, 0, 0, 0,
  4122. /* IP14_11_9 [3] */
  4123. FN_SCIFA0_TXD, FN_HTX1, FN_TX0, FN_DU2_DR1, FN_LCDOUT1,
  4124. 0, 0, 0,
  4125. /* IP14_8_6 [3] */
  4126. FN_SCIFA0_RXD, FN_HRX1, FN_RX0, FN_DU2_DR0, FN_LCDOUT0,
  4127. 0, 0, 0,
  4128. /* IP14_5_3 [3] */
  4129. FN_SCIFA0_SCK, FN_HSCK1, FN_SCK0, FN_MSIOF3_SS2, FN_DU2_DG2,
  4130. FN_LCDOUT10, FN_IIC1_SDA_C, FN_I2C1_SDA_C,
  4131. /* IP14_2_0 [3] */
  4132. FN_AUDIO_CLKB, FN_SCIF_CLK, FN_CAN0_RX_D,
  4133. FN_DVC_MUTE, FN_CAN0_RX_C, FN_CAN_DEBUGOUT15,
  4134. FN_REMOCON, 0, }
  4135. },
  4136. { PINMUX_CFG_REG_VAR("IPSR15", 0xE606005C, 32,
  4137. 2, 2, 2, 3, 3, 2, 2, 2, 2, 3, 3, 3, 3) {
  4138. /* IP15_31_30 [2] */
  4139. 0, 0, 0, 0,
  4140. /* IP15_29_28 [2] */
  4141. FN_MSIOF0_TXD, FN_ADICHS1, FN_DU2_DG6, FN_LCDOUT14,
  4142. /* IP15_27_26 [2] */
  4143. FN_MSIOF0_SS1, FN_ADICHS0, FN_DU2_DG5, FN_LCDOUT13,
  4144. /* IP15_25_23 [3] */
  4145. FN_MSIOF0_SYNC, FN_TS_SCK0, FN_SSI_SCK2, FN_ADIDATA,
  4146. FN_DU2_DB7, FN_LCDOUT23, FN_HRX0_C, 0,
  4147. /* IP15_22_20 [3] */
  4148. FN_MSIOF0_SCK, FN_TS_SDAT0, FN_ADICLK,
  4149. FN_DU2_DB6, FN_LCDOUT22, 0, 0, 0,
  4150. /* IP15_19_18 [2] */
  4151. FN_HRTS0_N, FN_SSI_WS9, FN_DU2_DB5, FN_LCDOUT21,
  4152. /* IP15_17_16 [2] */
  4153. FN_HCTS0_N, FN_SSI_SCK9, FN_DU2_DB4, FN_LCDOUT20,
  4154. /* IP15_15_14 [2] */
  4155. FN_HTX0, FN_DU2_DB3, FN_LCDOUT19, 0,
  4156. /* IP15_13_12 [2] */
  4157. FN_HRX0, FN_DU2_DB2, FN_LCDOUT18, 0,
  4158. /* IP15_11_9 [3] */
  4159. FN_HSCK0, FN_TS_SDEN0, FN_DU2_DG4, FN_LCDOUT12, FN_HCTS0_N_C,
  4160. 0, 0, 0,
  4161. /* IP15_8_6 [3] */
  4162. FN_SCIFA2_TXD, FN_BPFCLK, FN_RX2, FN_DU2_DB1, FN_LCDOUT17,
  4163. FN_IIC2_SDA, FN_I2C2_SDA, 0,
  4164. /* IP15_5_3 [3] */
  4165. FN_SCIFA2_RXD, FN_FMIN, FN_TX2, FN_DU2_DB0, FN_LCDOUT16,
  4166. FN_IIC2_SCL, FN_I2C2_SCL, 0,
  4167. /* IP15_2_0 [3] */
  4168. FN_SCIFA2_SCK, FN_FMCLK, FN_SCK2, FN_MSIOF3_SCK, FN_DU2_DG7,
  4169. FN_LCDOUT15, FN_SCIF_CLK_B, 0, }
  4170. },
  4171. { PINMUX_CFG_REG_VAR("IPSR16", 0xE6060160, 32,
  4172. 4, 4, 4, 4, 4, 4, 1, 1, 3, 3) {
  4173. /* IP16_31_28 [4] */
  4174. 0, 0, 0, 0, 0, 0, 0, 0,
  4175. 0, 0, 0, 0, 0, 0, 0, 0,
  4176. /* IP16_27_24 [4] */
  4177. 0, 0, 0, 0, 0, 0, 0, 0,
  4178. 0, 0, 0, 0, 0, 0, 0, 0,
  4179. /* IP16_23_20 [4] */
  4180. 0, 0, 0, 0, 0, 0, 0, 0,
  4181. 0, 0, 0, 0, 0, 0, 0, 0,
  4182. /* IP16_19_16 [4] */
  4183. 0, 0, 0, 0, 0, 0, 0, 0,
  4184. 0, 0, 0, 0, 0, 0, 0, 0,
  4185. /* IP16_15_12 [4] */
  4186. 0, 0, 0, 0, 0, 0, 0, 0,
  4187. 0, 0, 0, 0, 0, 0, 0, 0,
  4188. /* IP16_11_8 [4] */
  4189. 0, 0, 0, 0, 0, 0, 0, 0,
  4190. 0, 0, 0, 0, 0, 0, 0, 0,
  4191. /* IP16_7 [1] */
  4192. FN_USB1_OVC, FN_TCLK1_B,
  4193. /* IP16_6 [1] */
  4194. FN_USB1_PWEN, FN_AUDIO_CLKOUT_D,
  4195. /* IP16_5_3 [3] */
  4196. FN_MSIOF0_RXD, FN_TS_SPSYNC0, FN_SSI_WS2,
  4197. FN_ADICS_SAMP, FN_DU2_CDE, FN_QPOLB, FN_SCIFA2_RXD_B, 0,
  4198. /* IP16_2_0 [3] */
  4199. FN_MSIOF0_SS2, FN_AUDIO_CLKOUT, FN_ADICHS2,
  4200. FN_DU2_DISP, FN_QPOLA, FN_HTX0_C, FN_SCIFA2_TXD_B, 0, }
  4201. },
  4202. { PINMUX_CFG_REG_VAR("MOD_SEL", 0xE6060090, 32,
  4203. 3, 2, 2, 3, 2, 1, 1, 1, 2, 1,
  4204. 2, 1, 1, 1, 1, 2, 1, 1, 2, 1, 1) {
  4205. /* SEL_SCIF1 [3] */
  4206. FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
  4207. FN_SEL_SCIF1_4, 0, 0, 0,
  4208. /* SEL_SCIFB [2] */
  4209. FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, 0,
  4210. /* SEL_SCIFB2 [2] */
  4211. FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1, FN_SEL_SCIFB2_2, 0,
  4212. /* SEL_SCIFB1 [3] */
  4213. FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1, FN_SEL_SCIFB1_2,
  4214. FN_SEL_SCIFB1_3, FN_SEL_SCIFB1_4, FN_SEL_SCIFB1_5,
  4215. FN_SEL_SCIFB1_6, 0,
  4216. /* SEL_SCIFA1 [2] */
  4217. FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2,
  4218. FN_SEL_SCIFA1_3,
  4219. /* SEL_SCIF0 [1] */
  4220. FN_SEL_SCIF0_0, FN_SEL_SCIF0_1,
  4221. /* SEL_SCIFA [1] */
  4222. FN_SEL_SCFA_0, FN_SEL_SCFA_1,
  4223. /* SEL_SOF1 [1] */
  4224. FN_SEL_SOF1_0, FN_SEL_SOF1_1,
  4225. /* SEL_SSI7 [2] */
  4226. FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2, 0,
  4227. /* SEL_SSI6 [1] */
  4228. FN_SEL_SSI6_0, FN_SEL_SSI6_1,
  4229. /* SEL_SSI5 [2] */
  4230. FN_SEL_SSI5_0, FN_SEL_SSI5_1, FN_SEL_SSI5_2, 0,
  4231. /* SEL_VI3 [1] */
  4232. FN_SEL_VI3_0, FN_SEL_VI3_1,
  4233. /* SEL_VI2 [1] */
  4234. FN_SEL_VI2_0, FN_SEL_VI2_1,
  4235. /* SEL_VI1 [1] */
  4236. FN_SEL_VI1_0, FN_SEL_VI1_1,
  4237. /* SEL_VI0 [1] */
  4238. FN_SEL_VI0_0, FN_SEL_VI0_1,
  4239. /* SEL_TSIF1 [2] */
  4240. FN_SEL_TSIF1_0, FN_SEL_TSIF1_1, FN_SEL_TSIF1_2, 0,
  4241. /* RESERVED [1] */
  4242. 0, 0,
  4243. /* SEL_LBS [1] */
  4244. FN_SEL_LBS_0, FN_SEL_LBS_1,
  4245. /* SEL_TSIF0 [2] */
  4246. FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
  4247. /* SEL_SOF3 [1] */
  4248. FN_SEL_SOF3_0, FN_SEL_SOF3_1,
  4249. /* SEL_SOF0 [1] */
  4250. FN_SEL_SOF0_0, FN_SEL_SOF0_1, }
  4251. },
  4252. { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xE6060094, 32,
  4253. 3, 1, 1, 1, 2, 1, 2, 1, 2,
  4254. 1, 1, 1, 3, 3, 2, 3, 2, 2) {
  4255. /* RESERVED [3] */
  4256. 0, 0, 0, 0, 0, 0, 0, 0,
  4257. /* SEL_TMU1 [1] */
  4258. FN_SEL_TMU1_0, FN_SEL_TMU1_1,
  4259. /* SEL_HSCIF1 [1] */
  4260. FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
  4261. /* SEL_SCIFCLK [1] */
  4262. FN_SEL_SCIFCLK_0, FN_SEL_SCIFCLK_1,
  4263. /* SEL_CAN0 [2] */
  4264. FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
  4265. /* SEL_CANCLK [1] */
  4266. FN_SEL_CANCLK_0, FN_SEL_CANCLK_1,
  4267. /* SEL_SCIFA2 [2] */
  4268. FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1, FN_SEL_SCIFA2_2, 0,
  4269. /* SEL_CAN1 [1] */
  4270. FN_SEL_CAN1_0, FN_SEL_CAN1_1,
  4271. /* RESERVED [2] */
  4272. 0, 0, 0, 0,
  4273. /* SEL_SCIF2 [1] */
  4274. FN_SEL_SCIF2_0, FN_SEL_SCIF2_1,
  4275. /* SEL_ADI [1] */
  4276. FN_SEL_ADI_0, FN_SEL_ADI_1,
  4277. /* SEL_SSP [1] */
  4278. FN_SEL_SSP_0, FN_SEL_SSP_1,
  4279. /* SEL_FM [3] */
  4280. FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2, FN_SEL_FM_3,
  4281. FN_SEL_FM_4, FN_SEL_FM_5, FN_SEL_FM_6, 0,
  4282. /* SEL_HSCIF0 [3] */
  4283. FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2,
  4284. FN_SEL_HSCIF0_3, FN_SEL_HSCIF0_4, FN_SEL_HSCIF0_5, 0, 0,
  4285. /* SEL_GPS [2] */
  4286. FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, 0,
  4287. /* RESERVED [3] */
  4288. 0, 0, 0, 0, 0, 0, 0, 0,
  4289. /* SEL_SIM [2] */
  4290. FN_SEL_SIM_0, FN_SEL_SIM_1, FN_SEL_SIM_2, 0,
  4291. /* SEL_SSI8 [2] */
  4292. FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2, 0, }
  4293. },
  4294. { PINMUX_CFG_REG_VAR("MOD_SEL3", 0xE6060098, 32,
  4295. 1, 1, 2, 4, 4, 2, 2,
  4296. 4, 2, 3, 2, 3, 2) {
  4297. /* SEL_IICDVFS [1] */
  4298. FN_SEL_IICDVFS_0, FN_SEL_IICDVFS_1,
  4299. /* SEL_IIC0 [1] */
  4300. FN_SEL_IIC0_0, FN_SEL_IIC0_1,
  4301. /* RESERVED [2] */
  4302. 0, 0, 0, 0,
  4303. /* RESERVED [4] */
  4304. 0, 0, 0, 0, 0, 0, 0, 0,
  4305. 0, 0, 0, 0, 0, 0, 0, 0,
  4306. /* RESERVED [4] */
  4307. 0, 0, 0, 0, 0, 0, 0, 0,
  4308. 0, 0, 0, 0, 0, 0, 0, 0,
  4309. /* RESERVED [2] */
  4310. 0, 0, 0, 0,
  4311. /* SEL_IEB [2] */
  4312. FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2, 0,
  4313. /* RESERVED [4] */
  4314. 0, 0, 0, 0, 0, 0, 0, 0,
  4315. 0, 0, 0, 0, 0, 0, 0, 0,
  4316. /* RESERVED [2] */
  4317. 0, 0, 0, 0,
  4318. /* SEL_IIC2 [3] */
  4319. FN_SEL_IIC2_0, FN_SEL_IIC2_1, FN_SEL_IIC2_2, FN_SEL_IIC2_3,
  4320. FN_SEL_IIC2_4, 0, 0, 0,
  4321. /* SEL_IIC1 [2] */
  4322. FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2, 0,
  4323. /* SEL_I2C2 [3] */
  4324. FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
  4325. FN_SEL_I2C2_4, 0, 0, 0,
  4326. /* SEL_I2C1 [2] */
  4327. FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, 0, }
  4328. },
  4329. { },
  4330. };
  4331. const struct sh_pfc_soc_info r8a7790_pinmux_info = {
  4332. .name = "r8a77900_pfc",
  4333. .unlock_reg = 0xe6060000, /* PMMR */
  4334. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  4335. .pins = pinmux_pins,
  4336. .nr_pins = ARRAY_SIZE(pinmux_pins),
  4337. .groups = pinmux_groups,
  4338. .nr_groups = ARRAY_SIZE(pinmux_groups),
  4339. .functions = pinmux_functions,
  4340. .nr_functions = ARRAY_SIZE(pinmux_functions),
  4341. .cfg_regs = pinmux_config_regs,
  4342. .gpio_data = pinmux_data,
  4343. .gpio_data_size = ARRAY_SIZE(pinmux_data),
  4344. };