pfc-r8a7778.c 91 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748
  1. /*
  2. * r8a7778 processor support - PFC hardware block
  3. *
  4. * Copyright (C) 2013 Renesas Solutions Corp.
  5. * Copyright (C) 2013 Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
  6. * Copyright (C) 2013 Cogent Embedded, Inc.
  7. *
  8. * based on
  9. * Copyright (C) 2011 Renesas Solutions Corp.
  10. * Copyright (C) 2011 Magnus Damm
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; version 2 of the License.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. */
  21. #include <linux/platform_data/gpio-rcar.h>
  22. #include <linux/kernel.h>
  23. #include "sh_pfc.h"
  24. #define PORT_GP_27(bank, fn, sfx) \
  25. PORT_GP_1(bank, 0, fn, sfx), PORT_GP_1(bank, 1, fn, sfx), \
  26. PORT_GP_1(bank, 2, fn, sfx), PORT_GP_1(bank, 3, fn, sfx), \
  27. PORT_GP_1(bank, 4, fn, sfx), PORT_GP_1(bank, 5, fn, sfx), \
  28. PORT_GP_1(bank, 6, fn, sfx), PORT_GP_1(bank, 7, fn, sfx), \
  29. PORT_GP_1(bank, 8, fn, sfx), PORT_GP_1(bank, 9, fn, sfx), \
  30. PORT_GP_1(bank, 10, fn, sfx), PORT_GP_1(bank, 11, fn, sfx), \
  31. PORT_GP_1(bank, 12, fn, sfx), PORT_GP_1(bank, 13, fn, sfx), \
  32. PORT_GP_1(bank, 14, fn, sfx), PORT_GP_1(bank, 15, fn, sfx), \
  33. PORT_GP_1(bank, 16, fn, sfx), PORT_GP_1(bank, 17, fn, sfx), \
  34. PORT_GP_1(bank, 18, fn, sfx), PORT_GP_1(bank, 19, fn, sfx), \
  35. PORT_GP_1(bank, 20, fn, sfx), PORT_GP_1(bank, 21, fn, sfx), \
  36. PORT_GP_1(bank, 22, fn, sfx), PORT_GP_1(bank, 23, fn, sfx), \
  37. PORT_GP_1(bank, 24, fn, sfx), PORT_GP_1(bank, 25, fn, sfx), \
  38. PORT_GP_1(bank, 26, fn, sfx)
  39. #define CPU_ALL_PORT(fn, sfx) \
  40. PORT_GP_32(0, fn, sfx), \
  41. PORT_GP_32(1, fn, sfx), \
  42. PORT_GP_32(2, fn, sfx), \
  43. PORT_GP_32(3, fn, sfx), \
  44. PORT_GP_27(4, fn, sfx)
  45. enum {
  46. PINMUX_RESERVED = 0,
  47. PINMUX_DATA_BEGIN,
  48. GP_ALL(DATA), /* GP_0_0_DATA -> GP_4_26_DATA */
  49. PINMUX_DATA_END,
  50. PINMUX_FUNCTION_BEGIN,
  51. GP_ALL(FN), /* GP_0_0_FN -> GP_4_26_FN */
  52. /* GPSR0 */
  53. FN_IP0_1_0, FN_PENC0, FN_PENC1, FN_IP0_4_2,
  54. FN_IP0_7_5, FN_IP0_11_8, FN_IP0_14_12, FN_A1,
  55. FN_A2, FN_A3, FN_IP0_15, FN_IP0_16,
  56. FN_IP0_17, FN_IP0_18, FN_IP0_19, FN_IP0_20,
  57. FN_IP0_21, FN_IP0_22, FN_IP0_23, FN_IP0_24,
  58. FN_IP0_25, FN_IP0_26, FN_IP0_27, FN_IP0_28,
  59. FN_IP0_29, FN_IP0_30, FN_IP1_0, FN_IP1_1,
  60. FN_IP1_4_2, FN_IP1_7_5, FN_IP1_10_8, FN_IP1_14_11,
  61. /* GPSR1 */
  62. FN_IP1_23_21, FN_WE0, FN_IP1_24, FN_IP1_27_25,
  63. FN_IP1_29_28, FN_IP2_2_0, FN_IP2_5_3, FN_IP2_8_6,
  64. FN_IP2_11_9, FN_IP2_13_12, FN_IP2_16_14, FN_IP2_17,
  65. FN_IP2_30, FN_IP2_31, FN_IP3_1_0, FN_IP3_4_2,
  66. FN_IP3_7_5, FN_IP3_9_8, FN_IP3_12_10, FN_IP3_15_13,
  67. FN_IP3_18_16, FN_IP3_20_19, FN_IP3_23_21, FN_IP3_26_24,
  68. FN_IP3_27, FN_IP3_28, FN_IP3_29, FN_IP3_30,
  69. FN_IP3_31, FN_IP4_0, FN_IP4_3_1, FN_IP4_6_4,
  70. /* GPSR2 */
  71. FN_IP4_7, FN_IP4_8, FN_IP4_10_9, FN_IP4_12_11,
  72. FN_IP4_14_13, FN_IP4_16_15, FN_IP4_20_17, FN_IP4_24_21,
  73. FN_IP4_26_25, FN_IP4_28_27, FN_IP4_30_29, FN_IP5_1_0,
  74. FN_IP5_3_2, FN_IP5_5_4, FN_IP5_6, FN_IP5_7,
  75. FN_IP5_9_8, FN_IP5_11_10, FN_IP5_12, FN_IP5_14_13,
  76. FN_IP5_17_15, FN_IP5_20_18, FN_AUDIO_CLKA, FN_AUDIO_CLKB,
  77. FN_IP5_22_21, FN_IP5_25_23, FN_IP5_28_26, FN_IP5_30_29,
  78. FN_IP6_1_0, FN_IP6_4_2, FN_IP6_6_5, FN_IP6_7,
  79. /* GPSR3 */
  80. FN_IP6_8, FN_IP6_9, FN_SSI_SCK34, FN_IP6_10,
  81. FN_IP6_12_11, FN_IP6_13, FN_IP6_15_14, FN_IP6_16,
  82. FN_IP6_18_17, FN_IP6_20_19, FN_IP6_21, FN_IP6_23_22,
  83. FN_IP6_25_24, FN_IP6_27_26, FN_IP6_29_28, FN_IP6_31_30,
  84. FN_IP7_1_0, FN_IP7_3_2, FN_IP7_5_4, FN_IP7_8_6,
  85. FN_IP7_11_9, FN_IP7_14_12, FN_IP7_17_15, FN_IP7_20_18,
  86. FN_IP7_21, FN_IP7_24_22, FN_IP7_28_25, FN_IP7_31_29,
  87. FN_IP8_2_0, FN_IP8_5_3, FN_IP8_8_6, FN_IP8_10_9,
  88. /* GPSR4 */
  89. FN_IP8_13_11, FN_IP8_15_14, FN_IP8_18_16, FN_IP8_21_19,
  90. FN_IP8_23_22, FN_IP8_26_24, FN_IP8_29_27, FN_IP9_2_0,
  91. FN_IP9_5_3, FN_IP9_8_6, FN_IP9_11_9, FN_IP9_14_12,
  92. FN_IP9_17_15, FN_IP9_20_18, FN_IP9_23_21, FN_IP9_26_24,
  93. FN_IP9_29_27, FN_IP10_2_0, FN_IP10_5_3, FN_IP10_8_6,
  94. FN_IP10_12_9, FN_IP10_15_13, FN_IP10_18_16, FN_IP10_21_19,
  95. FN_IP10_24_22, FN_AVS1, FN_AVS2,
  96. /* IPSR0 */
  97. FN_PRESETOUT, FN_PWM1, FN_AUDATA0, FN_ARM_TRACEDATA_0,
  98. FN_GPSCLK_C, FN_USB_OVC0, FN_TX2_E, FN_SDA2_B,
  99. FN_AUDATA1, FN_ARM_TRACEDATA_1, FN_GPSIN_C,
  100. FN_USB_OVC1, FN_RX2_E, FN_SCL2_B, FN_SD1_DAT2_A,
  101. FN_MMC_D2, FN_BS, FN_ATADIR0_A, FN_SDSELF_A,
  102. FN_PWM4_B, FN_SD1_DAT3_A, FN_MMC_D3, FN_A0,
  103. FN_ATAG0_A, FN_REMOCON_B, FN_A4, FN_A5,
  104. FN_A6, FN_A7, FN_A8, FN_A9,
  105. FN_A10, FN_A11, FN_A12, FN_A13,
  106. FN_A14, FN_A15, FN_A16, FN_A17,
  107. FN_A18, FN_A19,
  108. /* IPSR1 */
  109. FN_A20, FN_HSPI_CS1_B, FN_A21, FN_HSPI_CLK1_B,
  110. FN_A22, FN_HRTS0_B, FN_RX2_B, FN_DREQ2_A,
  111. FN_A23, FN_HTX0_B, FN_TX2_B, FN_DACK2_A,
  112. FN_TS_SDEN0_A, FN_SD1_CD_A, FN_MMC_D6, FN_A24,
  113. FN_DREQ1_A, FN_HRX0_B, FN_TS_SPSYNC0_A,
  114. FN_SD1_WP_A, FN_MMC_D7, FN_A25, FN_DACK1_A,
  115. FN_HCTS0_B, FN_RX3_C, FN_TS_SDAT0_A, FN_CLKOUT,
  116. FN_HSPI_TX1_B, FN_PWM0_B, FN_CS0, FN_HSPI_RX1_B,
  117. FN_SSI_SCK1_B, FN_ATAG0_B, FN_CS1_A26, FN_SDA2_A,
  118. FN_SCK2_B, FN_MMC_D5, FN_ATADIR0_B, FN_RD_WR,
  119. FN_WE1, FN_ATAWR0_B, FN_SSI_WS1_B, FN_EX_CS0,
  120. FN_SCL2_A, FN_TX3_C, FN_TS_SCK0_A, FN_EX_CS1,
  121. FN_MMC_D4,
  122. /* IPSR2 */
  123. FN_SD1_CLK_A, FN_MMC_CLK, FN_ATACS00, FN_EX_CS2,
  124. FN_SD1_CMD_A, FN_MMC_CMD, FN_ATACS10, FN_EX_CS3,
  125. FN_SD1_DAT0_A, FN_MMC_D0, FN_ATARD0, FN_EX_CS4,
  126. FN_EX_WAIT1_A, FN_SD1_DAT1_A, FN_MMC_D1, FN_ATAWR0_A,
  127. FN_EX_CS5, FN_EX_WAIT2_A, FN_DREQ0_A, FN_RX3_A,
  128. FN_DACK0, FN_TX3_A, FN_DRACK0, FN_EX_WAIT0,
  129. FN_PWM0_C, FN_D0, FN_D1, FN_D2,
  130. FN_D3, FN_D4, FN_D5, FN_D6,
  131. FN_D7, FN_D8, FN_D9, FN_D10,
  132. FN_D11, FN_RD_WR_B, FN_IRQ0, FN_MLB_CLK,
  133. FN_IRQ1_A,
  134. /* IPSR3 */
  135. FN_MLB_SIG, FN_RX5_B, FN_SDA3_A, FN_IRQ2_A,
  136. FN_MLB_DAT, FN_TX5_B, FN_SCL3_A, FN_IRQ3_A,
  137. FN_SDSELF_B, FN_SD1_CMD_B, FN_SCIF_CLK, FN_AUDIO_CLKOUT_B,
  138. FN_CAN_CLK_B, FN_SDA3_B, FN_SD1_CLK_B, FN_HTX0_A,
  139. FN_TX0_A, FN_SD1_DAT0_B, FN_HRX0_A, FN_RX0_A,
  140. FN_SD1_DAT1_B, FN_HSCK0, FN_SCK0, FN_SCL3_B,
  141. FN_SD1_DAT2_B, FN_HCTS0_A, FN_CTS0, FN_SD1_DAT3_B,
  142. FN_HRTS0_A, FN_RTS0, FN_SSI_SCK4, FN_DU0_DR0,
  143. FN_LCDOUT0, FN_AUDATA2, FN_ARM_TRACEDATA_2,
  144. FN_SDA3_C, FN_ADICHS1, FN_TS_SDEN0_B, FN_SSI_WS4,
  145. FN_DU0_DR1, FN_LCDOUT1, FN_AUDATA3, FN_ARM_TRACEDATA_3,
  146. FN_SCL3_C, FN_ADICHS2, FN_TS_SPSYNC0_B,
  147. FN_DU0_DR2, FN_LCDOUT2, FN_DU0_DR3, FN_LCDOUT3,
  148. FN_DU0_DR4, FN_LCDOUT4, FN_DU0_DR5, FN_LCDOUT5,
  149. FN_DU0_DR6, FN_LCDOUT6,
  150. /* IPSR4 */
  151. FN_DU0_DR7, FN_LCDOUT7, FN_DU0_DG0, FN_LCDOUT8,
  152. FN_AUDATA4, FN_ARM_TRACEDATA_4, FN_TX1_D,
  153. FN_CAN0_TX_A, FN_ADICHS0, FN_DU0_DG1, FN_LCDOUT9,
  154. FN_AUDATA5, FN_ARM_TRACEDATA_5, FN_RX1_D,
  155. FN_CAN0_RX_A, FN_ADIDATA, FN_DU0_DG2, FN_LCDOUT10,
  156. FN_DU0_DG3, FN_LCDOUT11, FN_DU0_DG4, FN_LCDOUT12,
  157. FN_RX0_B, FN_DU0_DG5, FN_LCDOUT13, FN_TX0_B,
  158. FN_DU0_DG6, FN_LCDOUT14, FN_RX4_A, FN_DU0_DG7,
  159. FN_LCDOUT15, FN_TX4_A, FN_SSI_SCK2_B, FN_VI0_R0_B,
  160. FN_DU0_DB0, FN_LCDOUT16, FN_AUDATA6, FN_ARM_TRACEDATA_6,
  161. FN_GPSCLK_A, FN_PWM0_A, FN_ADICLK, FN_TS_SDAT0_B,
  162. FN_AUDIO_CLKC, FN_VI0_R1_B, FN_DU0_DB1, FN_LCDOUT17,
  163. FN_AUDATA7, FN_ARM_TRACEDATA_7, FN_GPSIN_A,
  164. FN_ADICS_SAMP, FN_TS_SCK0_B, FN_VI0_R2_B, FN_DU0_DB2,
  165. FN_LCDOUT18, FN_VI0_R3_B, FN_DU0_DB3, FN_LCDOUT19,
  166. FN_VI0_R4_B, FN_DU0_DB4, FN_LCDOUT20,
  167. /* IPSR5 */
  168. FN_VI0_R5_B, FN_DU0_DB5, FN_LCDOUT21, FN_VI1_DATA10_B,
  169. FN_DU0_DB6, FN_LCDOUT22, FN_VI1_DATA11_B,
  170. FN_DU0_DB7, FN_LCDOUT23, FN_DU0_DOTCLKIN,
  171. FN_QSTVA_QVS, FN_DU0_DOTCLKO_UT0, FN_QCLK,
  172. FN_DU0_DOTCLKO_UT1, FN_QSTVB_QVE, FN_AUDIO_CLKOUT_A,
  173. FN_REMOCON_C, FN_SSI_WS2_B, FN_DU0_EXHSYNC_DU0_HSYNC,
  174. FN_QSTH_QHS, FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE,
  175. FN_DU0_EXODDF_DU0_ODDF_DISP_CDE,
  176. FN_QCPV_QDE, FN_FMCLK_D, FN_SSI_SCK1_A, FN_DU0_DISP,
  177. FN_QPOLA, FN_AUDCK, FN_ARM_TRACECLK,
  178. FN_BPFCLK_D, FN_SSI_WS1_A, FN_DU0_CDE, FN_QPOLB,
  179. FN_AUDSYNC, FN_ARM_TRACECTL, FN_FMIN_D,
  180. FN_SD1_CD_B, FN_SSI_SCK78, FN_HSPI_RX0_B, FN_TX1_B,
  181. FN_SD1_WP_B, FN_SSI_WS78, FN_HSPI_CLK0_B, FN_RX1_B,
  182. FN_CAN_CLK_D, FN_SSI_SDATA8, FN_SSI_SCK2_A, FN_HSPI_CS0_B,
  183. FN_TX2_A, FN_CAN0_TX_B, FN_SSI_SDATA7, FN_HSPI_TX0_B,
  184. FN_RX2_A, FN_CAN0_RX_B,
  185. /* IPSR6 */
  186. FN_SSI_SCK6, FN_HSPI_RX2_A, FN_FMCLK_B, FN_CAN1_TX_B,
  187. FN_SSI_WS6, FN_HSPI_CLK2_A, FN_BPFCLK_B, FN_CAN1_RX_B,
  188. FN_SSI_SDATA6, FN_HSPI_TX2_A, FN_FMIN_B, FN_SSI_SCK5,
  189. FN_RX4_C, FN_SSI_WS5, FN_TX4_C, FN_SSI_SDATA5,
  190. FN_RX0_D, FN_SSI_WS34, FN_ARM_TRACEDATA_8,
  191. FN_SSI_SDATA4, FN_SSI_WS2_A, FN_ARM_TRACEDATA_9,
  192. FN_SSI_SDATA3, FN_ARM_TRACEDATA_10,
  193. FN_SSI_SCK012, FN_ARM_TRACEDATA_11,
  194. FN_TX0_D, FN_SSI_WS012, FN_ARM_TRACEDATA_12,
  195. FN_SSI_SDATA2, FN_HSPI_CS2_A, FN_ARM_TRACEDATA_13,
  196. FN_SDA1_A, FN_SSI_SDATA1, FN_ARM_TRACEDATA_14,
  197. FN_SCL1_A, FN_SCK2_A, FN_SSI_SDATA0,
  198. FN_ARM_TRACEDATA_15,
  199. FN_SD0_CLK, FN_SUB_TDO, FN_SD0_CMD, FN_SUB_TRST,
  200. FN_SD0_DAT0, FN_SUB_TMS, FN_SD0_DAT1, FN_SUB_TCK,
  201. FN_SD0_DAT2, FN_SUB_TDI,
  202. /* IPSR7 */
  203. FN_SD0_DAT3, FN_IRQ1_B, FN_SD0_CD, FN_TX5_A,
  204. FN_SD0_WP, FN_RX5_A, FN_VI1_CLKENB, FN_HSPI_CLK0_A,
  205. FN_HTX1_A, FN_RTS1_C, FN_VI1_FIELD, FN_HSPI_CS0_A,
  206. FN_HRX1_A, FN_SCK1_C, FN_VI1_HSYNC, FN_HSPI_RX0_A,
  207. FN_HRTS1_A, FN_FMCLK_A, FN_RX1_C, FN_VI1_VSYNC,
  208. FN_HSPI_TX0, FN_HCTS1_A, FN_BPFCLK_A, FN_TX1_C,
  209. FN_TCLK0, FN_HSCK1_A, FN_FMIN_A, FN_IRQ2_C,
  210. FN_CTS1_C, FN_SPEEDIN, FN_VI0_CLK, FN_CAN_CLK_A,
  211. FN_VI0_CLKENB, FN_SD2_DAT2_B, FN_VI1_DATA0, FN_DU1_DG6,
  212. FN_HSPI_RX1_A, FN_RX4_B, FN_VI0_FIELD, FN_SD2_DAT3_B,
  213. FN_VI0_R3_C, FN_VI1_DATA1, FN_DU1_DG7, FN_HSPI_CLK1_A,
  214. FN_TX4_B, FN_VI0_HSYNC, FN_SD2_CD_B, FN_VI1_DATA2,
  215. FN_DU1_DR2, FN_HSPI_CS1_A, FN_RX3_B,
  216. /* IPSR8 */
  217. FN_VI0_VSYNC, FN_SD2_WP_B, FN_VI1_DATA3, FN_DU1_DR3,
  218. FN_HSPI_TX1_A, FN_TX3_B, FN_VI0_DATA0_VI0_B0,
  219. FN_DU1_DG2, FN_IRQ2_B, FN_RX3_D, FN_VI0_DATA1_VI0_B1,
  220. FN_DU1_DG3, FN_IRQ3_B, FN_TX3_D, FN_VI0_DATA2_VI0_B2,
  221. FN_DU1_DG4, FN_RX0_C, FN_VI0_DATA3_VI0_B3,
  222. FN_DU1_DG5, FN_TX1_A, FN_TX0_C, FN_VI0_DATA4_VI0_B4,
  223. FN_DU1_DB2, FN_RX1_A, FN_VI0_DATA5_VI0_B5,
  224. FN_DU1_DB3, FN_SCK1_A, FN_PWM4, FN_HSCK1_B,
  225. FN_VI0_DATA6_VI0_G0, FN_DU1_DB4, FN_CTS1_A,
  226. FN_PWM5, FN_VI0_DATA7_VI0_G1, FN_DU1_DB5,
  227. FN_RTS1_A, FN_VI0_G2, FN_SD2_CLK_B, FN_VI1_DATA4,
  228. FN_DU1_DR4, FN_HTX1_B, FN_VI0_G3, FN_SD2_CMD_B,
  229. FN_VI1_DATA5, FN_DU1_DR5, FN_HRX1_B,
  230. /* IPSR9 */
  231. FN_VI0_G4, FN_SD2_DAT0_B, FN_VI1_DATA6, FN_DU1_DR6,
  232. FN_HRTS1_B, FN_VI0_G5, FN_SD2_DAT1_B, FN_VI1_DATA7,
  233. FN_DU1_DR7, FN_HCTS1_B, FN_VI0_R0_A, FN_VI1_CLK,
  234. FN_ETH_REF_CLK, FN_DU1_DOTCLKIN, FN_VI0_R1_A,
  235. FN_VI1_DATA8, FN_DU1_DB6, FN_ETH_TXD0, FN_PWM2,
  236. FN_TCLK1, FN_VI0_R2_A, FN_VI1_DATA9, FN_DU1_DB7,
  237. FN_ETH_TXD1, FN_PWM3, FN_VI0_R3_A, FN_ETH_CRS_DV,
  238. FN_IECLK, FN_SCK2_C, FN_VI0_R4_A, FN_ETH_TX_EN,
  239. FN_IETX, FN_TX2_C, FN_VI0_R5_A, FN_ETH_RX_ER,
  240. FN_FMCLK_C, FN_IERX, FN_RX2_C, FN_VI1_DATA10_A,
  241. FN_DU1_DOTCLKOUT, FN_ETH_RXD0, FN_BPFCLK_C,
  242. FN_TX2_D, FN_SDA2_C, FN_VI1_DATA11_A,
  243. FN_DU1_EXHSYNC_DU1_HSYNC, FN_ETH_RXD1, FN_FMIN_C,
  244. FN_RX2_D, FN_SCL2_C,
  245. /* IPSR10 */
  246. FN_SD2_CLK_A, FN_DU1_EXVSYNC_DU1_VSYNC, FN_ATARD1,
  247. FN_ETH_MDC, FN_SDA1_B, FN_SD2_CMD_A,
  248. FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_ATAWR1,
  249. FN_ETH_MDIO, FN_SCL1_B, FN_SD2_DAT0_A, FN_DU1_DISP,
  250. FN_ATACS01, FN_DREQ1_B, FN_ETH_LINK, FN_CAN1_RX_A,
  251. FN_SD2_DAT1_A, FN_DU1_CDE, FN_ATACS11, FN_DACK1_B,
  252. FN_ETH_MAGIC, FN_CAN1_TX_A, FN_PWM6, FN_SD2_DAT2_A,
  253. FN_VI1_DATA12, FN_DREQ2_B, FN_ATADIR1, FN_HSPI_CLK2_B,
  254. FN_GPSCLK_B, FN_SD2_DAT3_A, FN_VI1_DATA13, FN_DACK2_B,
  255. FN_ATAG1, FN_HSPI_CS2_B, FN_GPSIN_B, FN_SD2_CD_A,
  256. FN_VI1_DATA14, FN_EX_WAIT1_B, FN_DREQ0_B, FN_HSPI_RX2_B,
  257. FN_REMOCON_A, FN_SD2_WP_A, FN_VI1_DATA15, FN_EX_WAIT2_B,
  258. FN_DACK0_B, FN_HSPI_TX2_B, FN_CAN_CLK_C,
  259. /* SEL */
  260. FN_SEL_SCIF5_A, FN_SEL_SCIF5_B,
  261. FN_SEL_SCIF4_A, FN_SEL_SCIF4_B, FN_SEL_SCIF4_C,
  262. FN_SEL_SCIF3_A, FN_SEL_SCIF3_B, FN_SEL_SCIF3_C, FN_SEL_SCIF3_D,
  263. FN_SEL_SCIF2_A, FN_SEL_SCIF2_B, FN_SEL_SCIF2_C, FN_SEL_SCIF2_D, FN_SEL_SCIF2_E,
  264. FN_SEL_SCIF1_A, FN_SEL_SCIF1_B, FN_SEL_SCIF1_C, FN_SEL_SCIF1_D,
  265. FN_SEL_SCIF0_A, FN_SEL_SCIF0_B, FN_SEL_SCIF0_C, FN_SEL_SCIF0_D,
  266. FN_SEL_SSI2_A, FN_SEL_SSI2_B,
  267. FN_SEL_SSI1_A, FN_SEL_SSI1_B,
  268. FN_SEL_VI1_A, FN_SEL_VI1_B,
  269. FN_SEL_VI0_A, FN_SEL_VI0_B, FN_SEL_VI0_C, FN_SEL_VI0_D,
  270. FN_SEL_SD2_A, FN_SEL_SD2_B,
  271. FN_SEL_SD1_A, FN_SEL_SD1_B,
  272. FN_SEL_IRQ3_A, FN_SEL_IRQ3_B,
  273. FN_SEL_IRQ2_A, FN_SEL_IRQ2_B, FN_SEL_IRQ2_C,
  274. FN_SEL_IRQ1_A, FN_SEL_IRQ1_B,
  275. FN_SEL_DREQ2_A, FN_SEL_DREQ2_B,
  276. FN_SEL_DREQ1_A, FN_SEL_DREQ1_B,
  277. FN_SEL_DREQ0_A, FN_SEL_DREQ0_B,
  278. FN_SEL_WAIT2_A, FN_SEL_WAIT2_B,
  279. FN_SEL_WAIT1_A, FN_SEL_WAIT1_B,
  280. FN_SEL_CAN1_A, FN_SEL_CAN1_B,
  281. FN_SEL_CAN0_A, FN_SEL_CAN0_B,
  282. FN_SEL_CANCLK_A, FN_SEL_CANCLK_B,
  283. FN_SEL_CANCLK_C, FN_SEL_CANCLK_D,
  284. FN_SEL_HSCIF1_A, FN_SEL_HSCIF1_B,
  285. FN_SEL_HSCIF0_A, FN_SEL_HSCIF0_B,
  286. FN_SEL_REMOCON_A, FN_SEL_REMOCON_B, FN_SEL_REMOCON_C,
  287. FN_SEL_FM_A, FN_SEL_FM_B, FN_SEL_FM_C, FN_SEL_FM_D,
  288. FN_SEL_GPS_A, FN_SEL_GPS_B, FN_SEL_GPS_C,
  289. FN_SEL_TSIF0_A, FN_SEL_TSIF0_B,
  290. FN_SEL_HSPI2_A, FN_SEL_HSPI2_B,
  291. FN_SEL_HSPI1_A, FN_SEL_HSPI1_B,
  292. FN_SEL_HSPI0_A, FN_SEL_HSPI0_B,
  293. FN_SEL_I2C3_A, FN_SEL_I2C3_B, FN_SEL_I2C3_C,
  294. FN_SEL_I2C2_A, FN_SEL_I2C2_B, FN_SEL_I2C2_C,
  295. FN_SEL_I2C1_A, FN_SEL_I2C1_B,
  296. PINMUX_FUNCTION_END,
  297. PINMUX_MARK_BEGIN,
  298. /* GPSR0 */
  299. PENC0_MARK, PENC1_MARK, A1_MARK, A2_MARK, A3_MARK,
  300. /* GPSR1 */
  301. WE0_MARK,
  302. /* GPSR2 */
  303. AUDIO_CLKA_MARK,
  304. AUDIO_CLKB_MARK,
  305. /* GPSR3 */
  306. SSI_SCK34_MARK,
  307. /* GPSR4 */
  308. AVS1_MARK,
  309. AVS2_MARK,
  310. VI0_R0_C_MARK, /* see sel_vi0 */
  311. VI0_R1_C_MARK, /* see sel_vi0 */
  312. VI0_R2_C_MARK, /* see sel_vi0 */
  313. /* VI0_R3_C_MARK, */
  314. VI0_R4_C_MARK, /* see sel_vi0 */
  315. VI0_R5_C_MARK, /* see sel_vi0 */
  316. VI0_R0_D_MARK, /* see sel_vi0 */
  317. VI0_R1_D_MARK, /* see sel_vi0 */
  318. VI0_R2_D_MARK, /* see sel_vi0 */
  319. VI0_R3_D_MARK, /* see sel_vi0 */
  320. VI0_R4_D_MARK, /* see sel_vi0 */
  321. VI0_R5_D_MARK, /* see sel_vi0 */
  322. /* IPSR0 */
  323. PRESETOUT_MARK, PWM1_MARK, AUDATA0_MARK,
  324. ARM_TRACEDATA_0_MARK, GPSCLK_C_MARK, USB_OVC0_MARK,
  325. TX2_E_MARK, SDA2_B_MARK, AUDATA1_MARK, ARM_TRACEDATA_1_MARK,
  326. GPSIN_C_MARK, USB_OVC1_MARK, RX2_E_MARK, SCL2_B_MARK,
  327. SD1_DAT2_A_MARK, MMC_D2_MARK, BS_MARK,
  328. ATADIR0_A_MARK, SDSELF_A_MARK, PWM4_B_MARK, SD1_DAT3_A_MARK,
  329. MMC_D3_MARK, A0_MARK, ATAG0_A_MARK, REMOCON_B_MARK,
  330. A4_MARK, A5_MARK, A6_MARK, A7_MARK,
  331. A8_MARK, A9_MARK, A10_MARK, A11_MARK,
  332. A12_MARK, A13_MARK, A14_MARK, A15_MARK,
  333. A16_MARK, A17_MARK, A18_MARK, A19_MARK,
  334. /* IPSR1 */
  335. A20_MARK, HSPI_CS1_B_MARK, A21_MARK,
  336. HSPI_CLK1_B_MARK, A22_MARK, HRTS0_B_MARK,
  337. RX2_B_MARK, DREQ2_A_MARK, A23_MARK, HTX0_B_MARK,
  338. TX2_B_MARK, DACK2_A_MARK, TS_SDEN0_A_MARK,
  339. SD1_CD_A_MARK, MMC_D6_MARK, A24_MARK, DREQ1_A_MARK,
  340. HRX0_B_MARK, TS_SPSYNC0_A_MARK, SD1_WP_A_MARK,
  341. MMC_D7_MARK, A25_MARK, DACK1_A_MARK, HCTS0_B_MARK,
  342. RX3_C_MARK, TS_SDAT0_A_MARK, CLKOUT_MARK,
  343. HSPI_TX1_B_MARK, PWM0_B_MARK, CS0_MARK,
  344. HSPI_RX1_B_MARK, SSI_SCK1_B_MARK,
  345. ATAG0_B_MARK, CS1_A26_MARK, SDA2_A_MARK, SCK2_B_MARK,
  346. MMC_D5_MARK, ATADIR0_B_MARK, RD_WR_MARK, WE1_MARK,
  347. ATAWR0_B_MARK, SSI_WS1_B_MARK, EX_CS0_MARK, SCL2_A_MARK,
  348. TX3_C_MARK, TS_SCK0_A_MARK, EX_CS1_MARK, MMC_D4_MARK,
  349. /* IPSR2 */
  350. SD1_CLK_A_MARK, MMC_CLK_MARK, ATACS00_MARK, EX_CS2_MARK,
  351. SD1_CMD_A_MARK, MMC_CMD_MARK, ATACS10_MARK, EX_CS3_MARK,
  352. SD1_DAT0_A_MARK, MMC_D0_MARK, ATARD0_MARK,
  353. EX_CS4_MARK, EX_WAIT1_A_MARK, SD1_DAT1_A_MARK,
  354. MMC_D1_MARK, ATAWR0_A_MARK, EX_CS5_MARK, EX_WAIT2_A_MARK,
  355. DREQ0_A_MARK, RX3_A_MARK, DACK0_MARK, TX3_A_MARK,
  356. DRACK0_MARK, EX_WAIT0_MARK, PWM0_C_MARK, D0_MARK,
  357. D1_MARK, D2_MARK, D3_MARK, D4_MARK,
  358. D5_MARK, D6_MARK, D7_MARK, D8_MARK,
  359. D9_MARK, D10_MARK, D11_MARK, RD_WR_B_MARK,
  360. IRQ0_MARK, MLB_CLK_MARK, IRQ1_A_MARK,
  361. /* IPSR3 */
  362. MLB_SIG_MARK, RX5_B_MARK, SDA3_A_MARK, IRQ2_A_MARK,
  363. MLB_DAT_MARK, TX5_B_MARK, SCL3_A_MARK, IRQ3_A_MARK,
  364. SDSELF_B_MARK, SD1_CMD_B_MARK, SCIF_CLK_MARK, AUDIO_CLKOUT_B_MARK,
  365. CAN_CLK_B_MARK, SDA3_B_MARK, SD1_CLK_B_MARK, HTX0_A_MARK,
  366. TX0_A_MARK, SD1_DAT0_B_MARK, HRX0_A_MARK,
  367. RX0_A_MARK, SD1_DAT1_B_MARK, HSCK0_MARK,
  368. SCK0_MARK, SCL3_B_MARK, SD1_DAT2_B_MARK,
  369. HCTS0_A_MARK, CTS0_MARK, SD1_DAT3_B_MARK,
  370. HRTS0_A_MARK, RTS0_MARK, SSI_SCK4_MARK,
  371. DU0_DR0_MARK, LCDOUT0_MARK, AUDATA2_MARK, ARM_TRACEDATA_2_MARK,
  372. SDA3_C_MARK, ADICHS1_MARK, TS_SDEN0_B_MARK,
  373. SSI_WS4_MARK, DU0_DR1_MARK, LCDOUT1_MARK, AUDATA3_MARK,
  374. ARM_TRACEDATA_3_MARK, SCL3_C_MARK, ADICHS2_MARK,
  375. TS_SPSYNC0_B_MARK, DU0_DR2_MARK, LCDOUT2_MARK,
  376. DU0_DR3_MARK, LCDOUT3_MARK, DU0_DR4_MARK, LCDOUT4_MARK,
  377. DU0_DR5_MARK, LCDOUT5_MARK, DU0_DR6_MARK, LCDOUT6_MARK,
  378. /* IPSR4 */
  379. DU0_DR7_MARK, LCDOUT7_MARK, DU0_DG0_MARK, LCDOUT8_MARK,
  380. AUDATA4_MARK, ARM_TRACEDATA_4_MARK,
  381. TX1_D_MARK, CAN0_TX_A_MARK, ADICHS0_MARK, DU0_DG1_MARK,
  382. LCDOUT9_MARK, AUDATA5_MARK, ARM_TRACEDATA_5_MARK,
  383. RX1_D_MARK, CAN0_RX_A_MARK, ADIDATA_MARK, DU0_DG2_MARK,
  384. LCDOUT10_MARK, DU0_DG3_MARK, LCDOUT11_MARK, DU0_DG4_MARK,
  385. LCDOUT12_MARK, RX0_B_MARK, DU0_DG5_MARK, LCDOUT13_MARK,
  386. TX0_B_MARK, DU0_DG6_MARK, LCDOUT14_MARK, RX4_A_MARK,
  387. DU0_DG7_MARK, LCDOUT15_MARK, TX4_A_MARK, SSI_SCK2_B_MARK,
  388. VI0_R0_B_MARK, DU0_DB0_MARK, LCDOUT16_MARK, AUDATA6_MARK,
  389. ARM_TRACEDATA_6_MARK, GPSCLK_A_MARK, PWM0_A_MARK,
  390. ADICLK_MARK, TS_SDAT0_B_MARK, AUDIO_CLKC_MARK,
  391. VI0_R1_B_MARK, DU0_DB1_MARK, LCDOUT17_MARK, AUDATA7_MARK,
  392. ARM_TRACEDATA_7_MARK, GPSIN_A_MARK, ADICS_SAMP_MARK,
  393. TS_SCK0_B_MARK, VI0_R2_B_MARK, DU0_DB2_MARK, LCDOUT18_MARK,
  394. VI0_R3_B_MARK, DU0_DB3_MARK, LCDOUT19_MARK, VI0_R4_B_MARK,
  395. DU0_DB4_MARK, LCDOUT20_MARK,
  396. /* IPSR5 */
  397. VI0_R5_B_MARK, DU0_DB5_MARK, LCDOUT21_MARK, VI1_DATA10_B_MARK,
  398. DU0_DB6_MARK, LCDOUT22_MARK, VI1_DATA11_B_MARK,
  399. DU0_DB7_MARK, LCDOUT23_MARK, DU0_DOTCLKIN_MARK,
  400. QSTVA_QVS_MARK, DU0_DOTCLKO_UT0_MARK,
  401. QCLK_MARK, DU0_DOTCLKO_UT1_MARK, QSTVB_QVE_MARK,
  402. AUDIO_CLKOUT_A_MARK, REMOCON_C_MARK, SSI_WS2_B_MARK,
  403. DU0_EXHSYNC_DU0_HSYNC_MARK, QSTH_QHS_MARK,
  404. DU0_EXVSYNC_DU0_VSYNC_MARK, QSTB_QHE_MARK,
  405. DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK,
  406. QCPV_QDE_MARK, FMCLK_D_MARK, SSI_SCK1_A_MARK,
  407. DU0_DISP_MARK, QPOLA_MARK, AUDCK_MARK, ARM_TRACECLK_MARK,
  408. BPFCLK_D_MARK, SSI_WS1_A_MARK, DU0_CDE_MARK, QPOLB_MARK,
  409. AUDSYNC_MARK, ARM_TRACECTL_MARK, FMIN_D_MARK,
  410. SD1_CD_B_MARK, SSI_SCK78_MARK, HSPI_RX0_B_MARK,
  411. TX1_B_MARK, SD1_WP_B_MARK, SSI_WS78_MARK, HSPI_CLK0_B_MARK,
  412. RX1_B_MARK, CAN_CLK_D_MARK, SSI_SDATA8_MARK,
  413. SSI_SCK2_A_MARK, HSPI_CS0_B_MARK,
  414. TX2_A_MARK, CAN0_TX_B_MARK, SSI_SDATA7_MARK,
  415. HSPI_TX0_B_MARK, RX2_A_MARK, CAN0_RX_B_MARK,
  416. /* IPSR6 */
  417. SSI_SCK6_MARK, HSPI_RX2_A_MARK, FMCLK_B_MARK,
  418. CAN1_TX_B_MARK, SSI_WS6_MARK, HSPI_CLK2_A_MARK,
  419. BPFCLK_B_MARK, CAN1_RX_B_MARK, SSI_SDATA6_MARK,
  420. HSPI_TX2_A_MARK, FMIN_B_MARK, SSI_SCK5_MARK,
  421. RX4_C_MARK, SSI_WS5_MARK, TX4_C_MARK, SSI_SDATA5_MARK,
  422. RX0_D_MARK, SSI_WS34_MARK, ARM_TRACEDATA_8_MARK,
  423. SSI_SDATA4_MARK, SSI_WS2_A_MARK, ARM_TRACEDATA_9_MARK,
  424. SSI_SDATA3_MARK, ARM_TRACEDATA_10_MARK,
  425. SSI_SCK012_MARK, ARM_TRACEDATA_11_MARK,
  426. TX0_D_MARK, SSI_WS012_MARK, ARM_TRACEDATA_12_MARK,
  427. SSI_SDATA2_MARK, HSPI_CS2_A_MARK,
  428. ARM_TRACEDATA_13_MARK, SDA1_A_MARK, SSI_SDATA1_MARK,
  429. ARM_TRACEDATA_14_MARK, SCL1_A_MARK, SCK2_A_MARK,
  430. SSI_SDATA0_MARK, ARM_TRACEDATA_15_MARK,
  431. SD0_CLK_MARK, SUB_TDO_MARK, SD0_CMD_MARK, SUB_TRST_MARK,
  432. SD0_DAT0_MARK, SUB_TMS_MARK, SD0_DAT1_MARK, SUB_TCK_MARK,
  433. SD0_DAT2_MARK, SUB_TDI_MARK,
  434. /* IPSR7 */
  435. SD0_DAT3_MARK, IRQ1_B_MARK, SD0_CD_MARK, TX5_A_MARK,
  436. SD0_WP_MARK, RX5_A_MARK, VI1_CLKENB_MARK,
  437. HSPI_CLK0_A_MARK, HTX1_A_MARK, RTS1_C_MARK, VI1_FIELD_MARK,
  438. HSPI_CS0_A_MARK, HRX1_A_MARK, SCK1_C_MARK, VI1_HSYNC_MARK,
  439. HSPI_RX0_A_MARK, HRTS1_A_MARK, FMCLK_A_MARK, RX1_C_MARK,
  440. VI1_VSYNC_MARK, HSPI_TX0_MARK, HCTS1_A_MARK, BPFCLK_A_MARK,
  441. TX1_C_MARK, TCLK0_MARK, HSCK1_A_MARK, FMIN_A_MARK,
  442. IRQ2_C_MARK, CTS1_C_MARK, SPEEDIN_MARK, VI0_CLK_MARK,
  443. CAN_CLK_A_MARK, VI0_CLKENB_MARK, SD2_DAT2_B_MARK,
  444. VI1_DATA0_MARK, DU1_DG6_MARK, HSPI_RX1_A_MARK,
  445. RX4_B_MARK, VI0_FIELD_MARK, SD2_DAT3_B_MARK,
  446. VI0_R3_C_MARK, VI1_DATA1_MARK, DU1_DG7_MARK, HSPI_CLK1_A_MARK,
  447. TX4_B_MARK, VI0_HSYNC_MARK, SD2_CD_B_MARK, VI1_DATA2_MARK,
  448. DU1_DR2_MARK, HSPI_CS1_A_MARK, RX3_B_MARK,
  449. /* IPSR8 */
  450. VI0_VSYNC_MARK, SD2_WP_B_MARK, VI1_DATA3_MARK, DU1_DR3_MARK,
  451. HSPI_TX1_A_MARK, TX3_B_MARK, VI0_DATA0_VI0_B0_MARK,
  452. DU1_DG2_MARK, IRQ2_B_MARK, RX3_D_MARK, VI0_DATA1_VI0_B1_MARK,
  453. DU1_DG3_MARK, IRQ3_B_MARK, TX3_D_MARK, VI0_DATA2_VI0_B2_MARK,
  454. DU1_DG4_MARK, RX0_C_MARK, VI0_DATA3_VI0_B3_MARK,
  455. DU1_DG5_MARK, TX1_A_MARK, TX0_C_MARK, VI0_DATA4_VI0_B4_MARK,
  456. DU1_DB2_MARK, RX1_A_MARK, VI0_DATA5_VI0_B5_MARK,
  457. DU1_DB3_MARK, SCK1_A_MARK, PWM4_MARK, HSCK1_B_MARK,
  458. VI0_DATA6_VI0_G0_MARK, DU1_DB4_MARK, CTS1_A_MARK,
  459. PWM5_MARK, VI0_DATA7_VI0_G1_MARK, DU1_DB5_MARK,
  460. RTS1_A_MARK, VI0_G2_MARK, SD2_CLK_B_MARK, VI1_DATA4_MARK,
  461. DU1_DR4_MARK, HTX1_B_MARK, VI0_G3_MARK, SD2_CMD_B_MARK,
  462. VI1_DATA5_MARK, DU1_DR5_MARK, HRX1_B_MARK,
  463. /* IPSR9 */
  464. VI0_G4_MARK, SD2_DAT0_B_MARK, VI1_DATA6_MARK,
  465. DU1_DR6_MARK, HRTS1_B_MARK, VI0_G5_MARK, SD2_DAT1_B_MARK,
  466. VI1_DATA7_MARK, DU1_DR7_MARK, HCTS1_B_MARK, VI0_R0_A_MARK,
  467. VI1_CLK_MARK, ETH_REF_CLK_MARK, DU1_DOTCLKIN_MARK,
  468. VI0_R1_A_MARK, VI1_DATA8_MARK, DU1_DB6_MARK, ETH_TXD0_MARK,
  469. PWM2_MARK, TCLK1_MARK, VI0_R2_A_MARK, VI1_DATA9_MARK,
  470. DU1_DB7_MARK, ETH_TXD1_MARK, PWM3_MARK, VI0_R3_A_MARK,
  471. ETH_CRS_DV_MARK, IECLK_MARK, SCK2_C_MARK,
  472. VI0_R4_A_MARK, ETH_TX_EN_MARK, IETX_MARK,
  473. TX2_C_MARK, VI0_R5_A_MARK, ETH_RX_ER_MARK, FMCLK_C_MARK,
  474. IERX_MARK, RX2_C_MARK, VI1_DATA10_A_MARK,
  475. DU1_DOTCLKOUT_MARK, ETH_RXD0_MARK,
  476. BPFCLK_C_MARK, TX2_D_MARK, SDA2_C_MARK, VI1_DATA11_A_MARK,
  477. DU1_EXHSYNC_DU1_HSYNC_MARK, ETH_RXD1_MARK, FMIN_C_MARK,
  478. RX2_D_MARK, SCL2_C_MARK,
  479. /* IPSR10 */
  480. SD2_CLK_A_MARK, DU1_EXVSYNC_DU1_VSYNC_MARK, ATARD1_MARK,
  481. ETH_MDC_MARK, SDA1_B_MARK, SD2_CMD_A_MARK,
  482. DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK, ATAWR1_MARK,
  483. ETH_MDIO_MARK, SCL1_B_MARK, SD2_DAT0_A_MARK,
  484. DU1_DISP_MARK, ATACS01_MARK, DREQ1_B_MARK, ETH_LINK_MARK,
  485. CAN1_RX_A_MARK, SD2_DAT1_A_MARK, DU1_CDE_MARK,
  486. ATACS11_MARK, DACK1_B_MARK, ETH_MAGIC_MARK, CAN1_TX_A_MARK,
  487. PWM6_MARK, SD2_DAT2_A_MARK, VI1_DATA12_MARK,
  488. DREQ2_B_MARK, ATADIR1_MARK, HSPI_CLK2_B_MARK,
  489. GPSCLK_B_MARK, SD2_DAT3_A_MARK, VI1_DATA13_MARK,
  490. DACK2_B_MARK, ATAG1_MARK, HSPI_CS2_B_MARK,
  491. GPSIN_B_MARK, SD2_CD_A_MARK, VI1_DATA14_MARK,
  492. EX_WAIT1_B_MARK, DREQ0_B_MARK, HSPI_RX2_B_MARK,
  493. REMOCON_A_MARK, SD2_WP_A_MARK, VI1_DATA15_MARK,
  494. EX_WAIT2_B_MARK, DACK0_B_MARK,
  495. HSPI_TX2_B_MARK, CAN_CLK_C_MARK,
  496. PINMUX_MARK_END,
  497. };
  498. static const u16 pinmux_data[] = {
  499. PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
  500. PINMUX_DATA(PENC0_MARK, FN_PENC0),
  501. PINMUX_DATA(PENC1_MARK, FN_PENC1),
  502. PINMUX_DATA(A1_MARK, FN_A1),
  503. PINMUX_DATA(A2_MARK, FN_A2),
  504. PINMUX_DATA(A3_MARK, FN_A3),
  505. PINMUX_DATA(WE0_MARK, FN_WE0),
  506. PINMUX_DATA(AUDIO_CLKA_MARK, FN_AUDIO_CLKA),
  507. PINMUX_DATA(AUDIO_CLKB_MARK, FN_AUDIO_CLKB),
  508. PINMUX_DATA(SSI_SCK34_MARK, FN_SSI_SCK34),
  509. PINMUX_DATA(AVS1_MARK, FN_AVS1),
  510. PINMUX_DATA(AVS2_MARK, FN_AVS2),
  511. /* IPSR0 */
  512. PINMUX_IPSR_DATA(IP0_1_0, PRESETOUT),
  513. PINMUX_IPSR_DATA(IP0_1_0, PWM1),
  514. PINMUX_IPSR_DATA(IP0_4_2, AUDATA0),
  515. PINMUX_IPSR_DATA(IP0_4_2, ARM_TRACEDATA_0),
  516. PINMUX_IPSR_MSEL(IP0_4_2, GPSCLK_C, SEL_GPS_C),
  517. PINMUX_IPSR_DATA(IP0_4_2, USB_OVC0),
  518. PINMUX_IPSR_DATA(IP0_4_2, TX2_E),
  519. PINMUX_IPSR_MSEL(IP0_4_2, SDA2_B, SEL_I2C2_B),
  520. PINMUX_IPSR_DATA(IP0_7_5, AUDATA1),
  521. PINMUX_IPSR_DATA(IP0_7_5, ARM_TRACEDATA_1),
  522. PINMUX_IPSR_MSEL(IP0_7_5, GPSIN_C, SEL_GPS_C),
  523. PINMUX_IPSR_DATA(IP0_7_5, USB_OVC1),
  524. PINMUX_IPSR_MSEL(IP0_7_5, RX2_E, SEL_SCIF2_E),
  525. PINMUX_IPSR_MSEL(IP0_7_5, SCL2_B, SEL_I2C2_B),
  526. PINMUX_IPSR_MSEL(IP0_11_8, SD1_DAT2_A, SEL_SD1_A),
  527. PINMUX_IPSR_DATA(IP0_11_8, MMC_D2),
  528. PINMUX_IPSR_DATA(IP0_11_8, BS),
  529. PINMUX_IPSR_DATA(IP0_11_8, ATADIR0_A),
  530. PINMUX_IPSR_DATA(IP0_11_8, SDSELF_A),
  531. PINMUX_IPSR_DATA(IP0_11_8, PWM4_B),
  532. PINMUX_IPSR_MSEL(IP0_14_12, SD1_DAT3_A, SEL_SD1_A),
  533. PINMUX_IPSR_DATA(IP0_14_12, MMC_D3),
  534. PINMUX_IPSR_DATA(IP0_14_12, A0),
  535. PINMUX_IPSR_DATA(IP0_14_12, ATAG0_A),
  536. PINMUX_IPSR_MSEL(IP0_14_12, REMOCON_B, SEL_REMOCON_B),
  537. PINMUX_IPSR_DATA(IP0_15, A4),
  538. PINMUX_IPSR_DATA(IP0_16, A5),
  539. PINMUX_IPSR_DATA(IP0_17, A6),
  540. PINMUX_IPSR_DATA(IP0_18, A7),
  541. PINMUX_IPSR_DATA(IP0_19, A8),
  542. PINMUX_IPSR_DATA(IP0_20, A9),
  543. PINMUX_IPSR_DATA(IP0_21, A10),
  544. PINMUX_IPSR_DATA(IP0_22, A11),
  545. PINMUX_IPSR_DATA(IP0_23, A12),
  546. PINMUX_IPSR_DATA(IP0_24, A13),
  547. PINMUX_IPSR_DATA(IP0_25, A14),
  548. PINMUX_IPSR_DATA(IP0_26, A15),
  549. PINMUX_IPSR_DATA(IP0_27, A16),
  550. PINMUX_IPSR_DATA(IP0_28, A17),
  551. PINMUX_IPSR_DATA(IP0_29, A18),
  552. PINMUX_IPSR_DATA(IP0_30, A19),
  553. /* IPSR1 */
  554. PINMUX_IPSR_DATA(IP1_0, A20),
  555. PINMUX_IPSR_MSEL(IP1_0, HSPI_CS1_B, SEL_HSPI1_B),
  556. PINMUX_IPSR_DATA(IP1_1, A21),
  557. PINMUX_IPSR_MSEL(IP1_1, HSPI_CLK1_B, SEL_HSPI1_B),
  558. PINMUX_IPSR_DATA(IP1_4_2, A22),
  559. PINMUX_IPSR_MSEL(IP1_4_2, HRTS0_B, SEL_HSCIF0_B),
  560. PINMUX_IPSR_MSEL(IP1_4_2, RX2_B, SEL_SCIF2_B),
  561. PINMUX_IPSR_MSEL(IP1_4_2, DREQ2_A, SEL_DREQ2_A),
  562. PINMUX_IPSR_DATA(IP1_7_5, A23),
  563. PINMUX_IPSR_DATA(IP1_7_5, HTX0_B),
  564. PINMUX_IPSR_DATA(IP1_7_5, TX2_B),
  565. PINMUX_IPSR_DATA(IP1_7_5, DACK2_A),
  566. PINMUX_IPSR_MSEL(IP1_7_5, TS_SDEN0_A, SEL_TSIF0_A),
  567. PINMUX_IPSR_MSEL(IP1_10_8, SD1_CD_A, SEL_SD1_A),
  568. PINMUX_IPSR_DATA(IP1_10_8, MMC_D6),
  569. PINMUX_IPSR_DATA(IP1_10_8, A24),
  570. PINMUX_IPSR_MSEL(IP1_10_8, DREQ1_A, SEL_DREQ1_A),
  571. PINMUX_IPSR_MSEL(IP1_10_8, HRX0_B, SEL_HSCIF0_B),
  572. PINMUX_IPSR_MSEL(IP1_10_8, TS_SPSYNC0_A, SEL_TSIF0_A),
  573. PINMUX_IPSR_MSEL(IP1_14_11, SD1_WP_A, SEL_SD1_A),
  574. PINMUX_IPSR_DATA(IP1_14_11, MMC_D7),
  575. PINMUX_IPSR_DATA(IP1_14_11, A25),
  576. PINMUX_IPSR_DATA(IP1_14_11, DACK1_A),
  577. PINMUX_IPSR_MSEL(IP1_14_11, HCTS0_B, SEL_HSCIF0_B),
  578. PINMUX_IPSR_MSEL(IP1_14_11, RX3_C, SEL_SCIF3_C),
  579. PINMUX_IPSR_MSEL(IP1_14_11, TS_SDAT0_A, SEL_TSIF0_A),
  580. PINMUX_IPSR_NOGP(IP1_16_15, CLKOUT),
  581. PINMUX_IPSR_NOGP(IP1_16_15, HSPI_TX1_B),
  582. PINMUX_IPSR_NOGP(IP1_16_15, PWM0_B),
  583. PINMUX_IPSR_NOGP(IP1_17, CS0),
  584. PINMUX_IPSR_NOGM(IP1_17, HSPI_RX1_B, SEL_HSPI1_B),
  585. PINMUX_IPSR_NOGM(IP1_20_18, SSI_SCK1_B, SEL_SSI1_B),
  586. PINMUX_IPSR_NOGP(IP1_20_18, ATAG0_B),
  587. PINMUX_IPSR_NOGP(IP1_20_18, CS1_A26),
  588. PINMUX_IPSR_NOGM(IP1_20_18, SDA2_A, SEL_I2C2_A),
  589. PINMUX_IPSR_NOGM(IP1_20_18, SCK2_B, SEL_SCIF2_B),
  590. PINMUX_IPSR_DATA(IP1_23_21, MMC_D5),
  591. PINMUX_IPSR_DATA(IP1_23_21, ATADIR0_B),
  592. PINMUX_IPSR_DATA(IP1_23_21, RD_WR),
  593. PINMUX_IPSR_DATA(IP1_24, WE1),
  594. PINMUX_IPSR_DATA(IP1_24, ATAWR0_B),
  595. PINMUX_IPSR_MSEL(IP1_27_25, SSI_WS1_B, SEL_SSI1_B),
  596. PINMUX_IPSR_DATA(IP1_27_25, EX_CS0),
  597. PINMUX_IPSR_MSEL(IP1_27_25, SCL2_A, SEL_I2C2_A),
  598. PINMUX_IPSR_DATA(IP1_27_25, TX3_C),
  599. PINMUX_IPSR_MSEL(IP1_27_25, TS_SCK0_A, SEL_TSIF0_A),
  600. PINMUX_IPSR_DATA(IP1_29_28, EX_CS1),
  601. PINMUX_IPSR_DATA(IP1_29_28, MMC_D4),
  602. /* IPSR2 */
  603. PINMUX_IPSR_DATA(IP2_2_0, SD1_CLK_A),
  604. PINMUX_IPSR_DATA(IP2_2_0, MMC_CLK),
  605. PINMUX_IPSR_DATA(IP2_2_0, ATACS00),
  606. PINMUX_IPSR_DATA(IP2_2_0, EX_CS2),
  607. PINMUX_IPSR_MSEL(IP2_5_3, SD1_CMD_A, SEL_SD1_A),
  608. PINMUX_IPSR_DATA(IP2_5_3, MMC_CMD),
  609. PINMUX_IPSR_DATA(IP2_5_3, ATACS10),
  610. PINMUX_IPSR_DATA(IP2_5_3, EX_CS3),
  611. PINMUX_IPSR_MSEL(IP2_8_6, SD1_DAT0_A, SEL_SD1_A),
  612. PINMUX_IPSR_DATA(IP2_8_6, MMC_D0),
  613. PINMUX_IPSR_DATA(IP2_8_6, ATARD0),
  614. PINMUX_IPSR_DATA(IP2_8_6, EX_CS4),
  615. PINMUX_IPSR_MSEL(IP2_8_6, EX_WAIT1_A, SEL_WAIT1_A),
  616. PINMUX_IPSR_MSEL(IP2_11_9, SD1_DAT1_A, SEL_SD1_A),
  617. PINMUX_IPSR_DATA(IP2_11_9, MMC_D1),
  618. PINMUX_IPSR_DATA(IP2_11_9, ATAWR0_A),
  619. PINMUX_IPSR_DATA(IP2_11_9, EX_CS5),
  620. PINMUX_IPSR_MSEL(IP2_11_9, EX_WAIT2_A, SEL_WAIT2_A),
  621. PINMUX_IPSR_MSEL(IP2_13_12, DREQ0_A, SEL_DREQ0_A),
  622. PINMUX_IPSR_MSEL(IP2_13_12, RX3_A, SEL_SCIF3_A),
  623. PINMUX_IPSR_DATA(IP2_16_14, DACK0),
  624. PINMUX_IPSR_DATA(IP2_16_14, TX3_A),
  625. PINMUX_IPSR_DATA(IP2_16_14, DRACK0),
  626. PINMUX_IPSR_DATA(IP2_17, EX_WAIT0),
  627. PINMUX_IPSR_DATA(IP2_17, PWM0_C),
  628. PINMUX_IPSR_NOGP(IP2_18, D0),
  629. PINMUX_IPSR_NOGP(IP2_19, D1),
  630. PINMUX_IPSR_NOGP(IP2_20, D2),
  631. PINMUX_IPSR_NOGP(IP2_21, D3),
  632. PINMUX_IPSR_NOGP(IP2_22, D4),
  633. PINMUX_IPSR_NOGP(IP2_23, D5),
  634. PINMUX_IPSR_NOGP(IP2_24, D6),
  635. PINMUX_IPSR_NOGP(IP2_25, D7),
  636. PINMUX_IPSR_NOGP(IP2_26, D8),
  637. PINMUX_IPSR_NOGP(IP2_27, D9),
  638. PINMUX_IPSR_NOGP(IP2_28, D10),
  639. PINMUX_IPSR_NOGP(IP2_29, D11),
  640. PINMUX_IPSR_DATA(IP2_30, RD_WR_B),
  641. PINMUX_IPSR_DATA(IP2_30, IRQ0),
  642. PINMUX_IPSR_DATA(IP2_31, MLB_CLK),
  643. PINMUX_IPSR_MSEL(IP2_31, IRQ1_A, SEL_IRQ1_A),
  644. /* IPSR3 */
  645. PINMUX_IPSR_DATA(IP3_1_0, MLB_SIG),
  646. PINMUX_IPSR_MSEL(IP3_1_0, RX5_B, SEL_SCIF5_B),
  647. PINMUX_IPSR_MSEL(IP3_1_0, SDA3_A, SEL_I2C3_A),
  648. PINMUX_IPSR_MSEL(IP3_1_0, IRQ2_A, SEL_IRQ2_A),
  649. PINMUX_IPSR_DATA(IP3_4_2, MLB_DAT),
  650. PINMUX_IPSR_DATA(IP3_4_2, TX5_B),
  651. PINMUX_IPSR_MSEL(IP3_4_2, SCL3_A, SEL_I2C3_A),
  652. PINMUX_IPSR_MSEL(IP3_4_2, IRQ3_A, SEL_IRQ3_A),
  653. PINMUX_IPSR_DATA(IP3_4_2, SDSELF_B),
  654. PINMUX_IPSR_MSEL(IP3_7_5, SD1_CMD_B, SEL_SD1_B),
  655. PINMUX_IPSR_DATA(IP3_7_5, SCIF_CLK),
  656. PINMUX_IPSR_DATA(IP3_7_5, AUDIO_CLKOUT_B),
  657. PINMUX_IPSR_MSEL(IP3_7_5, CAN_CLK_B, SEL_CANCLK_B),
  658. PINMUX_IPSR_MSEL(IP3_7_5, SDA3_B, SEL_I2C3_B),
  659. PINMUX_IPSR_DATA(IP3_9_8, SD1_CLK_B),
  660. PINMUX_IPSR_DATA(IP3_9_8, HTX0_A),
  661. PINMUX_IPSR_DATA(IP3_9_8, TX0_A),
  662. PINMUX_IPSR_MSEL(IP3_12_10, SD1_DAT0_B, SEL_SD1_B),
  663. PINMUX_IPSR_MSEL(IP3_12_10, HRX0_A, SEL_HSCIF0_A),
  664. PINMUX_IPSR_MSEL(IP3_12_10, RX0_A, SEL_SCIF0_A),
  665. PINMUX_IPSR_MSEL(IP3_15_13, SD1_DAT1_B, SEL_SD1_B),
  666. PINMUX_IPSR_MSEL(IP3_15_13, HSCK0, SEL_HSCIF0_A),
  667. PINMUX_IPSR_DATA(IP3_15_13, SCK0),
  668. PINMUX_IPSR_MSEL(IP3_15_13, SCL3_B, SEL_I2C3_B),
  669. PINMUX_IPSR_MSEL(IP3_18_16, SD1_DAT2_B, SEL_SD1_B),
  670. PINMUX_IPSR_MSEL(IP3_18_16, HCTS0_A, SEL_HSCIF0_A),
  671. PINMUX_IPSR_DATA(IP3_18_16, CTS0),
  672. PINMUX_IPSR_MSEL(IP3_20_19, SD1_DAT3_B, SEL_SD1_B),
  673. PINMUX_IPSR_MSEL(IP3_20_19, HRTS0_A, SEL_HSCIF0_A),
  674. PINMUX_IPSR_DATA(IP3_20_19, RTS0),
  675. PINMUX_IPSR_DATA(IP3_23_21, SSI_SCK4),
  676. PINMUX_IPSR_DATA(IP3_23_21, DU0_DR0),
  677. PINMUX_IPSR_DATA(IP3_23_21, LCDOUT0),
  678. PINMUX_IPSR_DATA(IP3_23_21, AUDATA2),
  679. PINMUX_IPSR_DATA(IP3_23_21, ARM_TRACEDATA_2),
  680. PINMUX_IPSR_MSEL(IP3_23_21, SDA3_C, SEL_I2C3_C),
  681. PINMUX_IPSR_DATA(IP3_23_21, ADICHS1),
  682. PINMUX_IPSR_MSEL(IP3_23_21, TS_SDEN0_B, SEL_TSIF0_B),
  683. PINMUX_IPSR_DATA(IP3_26_24, SSI_WS4),
  684. PINMUX_IPSR_DATA(IP3_26_24, DU0_DR1),
  685. PINMUX_IPSR_DATA(IP3_26_24, LCDOUT1),
  686. PINMUX_IPSR_DATA(IP3_26_24, AUDATA3),
  687. PINMUX_IPSR_DATA(IP3_26_24, ARM_TRACEDATA_3),
  688. PINMUX_IPSR_MSEL(IP3_26_24, SCL3_C, SEL_I2C3_C),
  689. PINMUX_IPSR_DATA(IP3_26_24, ADICHS2),
  690. PINMUX_IPSR_MSEL(IP3_26_24, TS_SPSYNC0_B, SEL_TSIF0_B),
  691. PINMUX_IPSR_DATA(IP3_27, DU0_DR2),
  692. PINMUX_IPSR_DATA(IP3_27, LCDOUT2),
  693. PINMUX_IPSR_DATA(IP3_28, DU0_DR3),
  694. PINMUX_IPSR_DATA(IP3_28, LCDOUT3),
  695. PINMUX_IPSR_DATA(IP3_29, DU0_DR4),
  696. PINMUX_IPSR_DATA(IP3_29, LCDOUT4),
  697. PINMUX_IPSR_DATA(IP3_30, DU0_DR5),
  698. PINMUX_IPSR_DATA(IP3_30, LCDOUT5),
  699. PINMUX_IPSR_DATA(IP3_31, DU0_DR6),
  700. PINMUX_IPSR_DATA(IP3_31, LCDOUT6),
  701. /* IPSR4 */
  702. PINMUX_IPSR_DATA(IP4_0, DU0_DR7),
  703. PINMUX_IPSR_DATA(IP4_0, LCDOUT7),
  704. PINMUX_IPSR_DATA(IP4_3_1, DU0_DG0),
  705. PINMUX_IPSR_DATA(IP4_3_1, LCDOUT8),
  706. PINMUX_IPSR_DATA(IP4_3_1, AUDATA4),
  707. PINMUX_IPSR_DATA(IP4_3_1, ARM_TRACEDATA_4),
  708. PINMUX_IPSR_DATA(IP4_3_1, TX1_D),
  709. PINMUX_IPSR_DATA(IP4_3_1, CAN0_TX_A),
  710. PINMUX_IPSR_DATA(IP4_3_1, ADICHS0),
  711. PINMUX_IPSR_DATA(IP4_6_4, DU0_DG1),
  712. PINMUX_IPSR_DATA(IP4_6_4, LCDOUT9),
  713. PINMUX_IPSR_DATA(IP4_6_4, AUDATA5),
  714. PINMUX_IPSR_DATA(IP4_6_4, ARM_TRACEDATA_5),
  715. PINMUX_IPSR_MSEL(IP4_6_4, RX1_D, SEL_SCIF1_D),
  716. PINMUX_IPSR_MSEL(IP4_6_4, CAN0_RX_A, SEL_CAN0_A),
  717. PINMUX_IPSR_DATA(IP4_6_4, ADIDATA),
  718. PINMUX_IPSR_DATA(IP4_7, DU0_DG2),
  719. PINMUX_IPSR_DATA(IP4_7, LCDOUT10),
  720. PINMUX_IPSR_DATA(IP4_8, DU0_DG3),
  721. PINMUX_IPSR_DATA(IP4_8, LCDOUT11),
  722. PINMUX_IPSR_DATA(IP4_10_9, DU0_DG4),
  723. PINMUX_IPSR_DATA(IP4_10_9, LCDOUT12),
  724. PINMUX_IPSR_MSEL(IP4_10_9, RX0_B, SEL_SCIF0_B),
  725. PINMUX_IPSR_DATA(IP4_12_11, DU0_DG5),
  726. PINMUX_IPSR_DATA(IP4_12_11, LCDOUT13),
  727. PINMUX_IPSR_DATA(IP4_12_11, TX0_B),
  728. PINMUX_IPSR_DATA(IP4_14_13, DU0_DG6),
  729. PINMUX_IPSR_DATA(IP4_14_13, LCDOUT14),
  730. PINMUX_IPSR_MSEL(IP4_14_13, RX4_A, SEL_SCIF4_A),
  731. PINMUX_IPSR_DATA(IP4_16_15, DU0_DG7),
  732. PINMUX_IPSR_DATA(IP4_16_15, LCDOUT15),
  733. PINMUX_IPSR_DATA(IP4_16_15, TX4_A),
  734. PINMUX_IPSR_MSEL(IP4_20_17, SSI_SCK2_B, SEL_SSI2_B),
  735. PINMUX_DATA(VI0_R0_B_MARK, FN_IP4_20_17, FN_VI0_R0_B, FN_SEL_VI0_B), /* see sel_vi0 */
  736. PINMUX_DATA(VI0_R0_D_MARK, FN_IP4_20_17, FN_VI0_R0_B, FN_SEL_VI0_D), /* see sel_vi0 */
  737. PINMUX_IPSR_DATA(IP4_20_17, DU0_DB0),
  738. PINMUX_IPSR_DATA(IP4_20_17, LCDOUT16),
  739. PINMUX_IPSR_DATA(IP4_20_17, AUDATA6),
  740. PINMUX_IPSR_DATA(IP4_20_17, ARM_TRACEDATA_6),
  741. PINMUX_IPSR_MSEL(IP4_20_17, GPSCLK_A, SEL_GPS_A),
  742. PINMUX_IPSR_DATA(IP4_20_17, PWM0_A),
  743. PINMUX_IPSR_DATA(IP4_20_17, ADICLK),
  744. PINMUX_IPSR_MSEL(IP4_20_17, TS_SDAT0_B, SEL_TSIF0_B),
  745. PINMUX_IPSR_DATA(IP4_24_21, AUDIO_CLKC),
  746. PINMUX_DATA(VI0_R1_B_MARK, FN_IP4_24_21, FN_VI0_R1_B, FN_SEL_VI0_B), /* see sel_vi0 */
  747. PINMUX_DATA(VI0_R1_D_MARK, FN_IP4_24_21, FN_VI0_R1_B, FN_SEL_VI0_D), /* see sel_vi0 */
  748. PINMUX_IPSR_DATA(IP4_24_21, DU0_DB1),
  749. PINMUX_IPSR_DATA(IP4_24_21, LCDOUT17),
  750. PINMUX_IPSR_DATA(IP4_24_21, AUDATA7),
  751. PINMUX_IPSR_DATA(IP4_24_21, ARM_TRACEDATA_7),
  752. PINMUX_IPSR_MSEL(IP4_24_21, GPSIN_A, SEL_GPS_A),
  753. PINMUX_IPSR_DATA(IP4_24_21, ADICS_SAMP),
  754. PINMUX_IPSR_MSEL(IP4_24_21, TS_SCK0_B, SEL_TSIF0_B),
  755. PINMUX_DATA(VI0_R2_B_MARK, FN_IP4_26_25, FN_VI0_R2_B, FN_SEL_VI0_B), /* see sel_vi0 */
  756. PINMUX_DATA(VI0_R2_D_MARK, FN_IP4_26_25, FN_VI0_R2_B, FN_SEL_VI0_D), /* see sel_vi0 */
  757. PINMUX_IPSR_DATA(IP4_26_25, DU0_DB2),
  758. PINMUX_IPSR_DATA(IP4_26_25, LCDOUT18),
  759. PINMUX_IPSR_MSEL(IP4_28_27, VI0_R3_B, SEL_VI0_B),
  760. PINMUX_IPSR_DATA(IP4_28_27, DU0_DB3),
  761. PINMUX_IPSR_DATA(IP4_28_27, LCDOUT19),
  762. PINMUX_DATA(VI0_R4_B_MARK, FN_IP4_30_29, FN_VI0_R4_B, FN_SEL_VI0_B), /* see sel_vi0 */
  763. PINMUX_DATA(VI0_R4_D_MARK, FN_IP4_30_29, FN_VI0_R4_B, FN_SEL_VI0_D), /* see sel_vi0 */
  764. PINMUX_IPSR_DATA(IP4_30_29, DU0_DB4),
  765. PINMUX_IPSR_DATA(IP4_30_29, LCDOUT20),
  766. /* IPSR5 */
  767. PINMUX_DATA(VI0_R5_B_MARK, FN_IP5_1_0, FN_VI0_R5_B, FN_SEL_VI0_B), /* see sel_vi0 */
  768. PINMUX_DATA(VI0_R5_D_MARK, FN_IP5_1_0, FN_VI0_R5_B, FN_SEL_VI0_D), /* see sel_vi0 */
  769. PINMUX_IPSR_DATA(IP5_1_0, DU0_DB5),
  770. PINMUX_IPSR_DATA(IP5_1_0, LCDOUT21),
  771. PINMUX_IPSR_MSEL(IP5_3_2, VI1_DATA10_B, SEL_VI1_B),
  772. PINMUX_IPSR_DATA(IP5_3_2, DU0_DB6),
  773. PINMUX_IPSR_DATA(IP5_3_2, LCDOUT22),
  774. PINMUX_IPSR_MSEL(IP5_5_4, VI1_DATA11_B, SEL_VI1_B),
  775. PINMUX_IPSR_DATA(IP5_5_4, DU0_DB7),
  776. PINMUX_IPSR_DATA(IP5_5_4, LCDOUT23),
  777. PINMUX_IPSR_DATA(IP5_6, DU0_DOTCLKIN),
  778. PINMUX_IPSR_DATA(IP5_6, QSTVA_QVS),
  779. PINMUX_IPSR_DATA(IP5_7, DU0_DOTCLKO_UT0),
  780. PINMUX_IPSR_DATA(IP5_7, QCLK),
  781. PINMUX_IPSR_DATA(IP5_9_8, DU0_DOTCLKO_UT1),
  782. PINMUX_IPSR_DATA(IP5_9_8, QSTVB_QVE),
  783. PINMUX_IPSR_DATA(IP5_9_8, AUDIO_CLKOUT_A),
  784. PINMUX_IPSR_MSEL(IP5_9_8, REMOCON_C, SEL_REMOCON_C),
  785. PINMUX_IPSR_MSEL(IP5_11_10, SSI_WS2_B, SEL_SSI2_B),
  786. PINMUX_IPSR_DATA(IP5_11_10, DU0_EXHSYNC_DU0_HSYNC),
  787. PINMUX_IPSR_DATA(IP5_11_10, QSTH_QHS),
  788. PINMUX_IPSR_DATA(IP5_12, DU0_EXVSYNC_DU0_VSYNC),
  789. PINMUX_IPSR_DATA(IP5_12, QSTB_QHE),
  790. PINMUX_IPSR_DATA(IP5_14_13, DU0_EXODDF_DU0_ODDF_DISP_CDE),
  791. PINMUX_IPSR_DATA(IP5_14_13, QCPV_QDE),
  792. PINMUX_IPSR_MSEL(IP5_14_13, FMCLK_D, SEL_FM_D),
  793. PINMUX_IPSR_MSEL(IP5_17_15, SSI_SCK1_A, SEL_SSI1_A),
  794. PINMUX_IPSR_DATA(IP5_17_15, DU0_DISP),
  795. PINMUX_IPSR_DATA(IP5_17_15, QPOLA),
  796. PINMUX_IPSR_DATA(IP5_17_15, AUDCK),
  797. PINMUX_IPSR_DATA(IP5_17_15, ARM_TRACECLK),
  798. PINMUX_IPSR_DATA(IP5_17_15, BPFCLK_D),
  799. PINMUX_IPSR_MSEL(IP5_20_18, SSI_WS1_A, SEL_SSI1_A),
  800. PINMUX_IPSR_DATA(IP5_20_18, DU0_CDE),
  801. PINMUX_IPSR_DATA(IP5_20_18, QPOLB),
  802. PINMUX_IPSR_DATA(IP5_20_18, AUDSYNC),
  803. PINMUX_IPSR_DATA(IP5_20_18, ARM_TRACECTL),
  804. PINMUX_IPSR_MSEL(IP5_20_18, FMIN_D, SEL_FM_D),
  805. PINMUX_IPSR_MSEL(IP5_22_21, SD1_CD_B, SEL_SD1_B),
  806. PINMUX_IPSR_DATA(IP5_22_21, SSI_SCK78),
  807. PINMUX_IPSR_MSEL(IP5_22_21, HSPI_RX0_B, SEL_HSPI0_B),
  808. PINMUX_IPSR_DATA(IP5_22_21, TX1_B),
  809. PINMUX_IPSR_MSEL(IP5_25_23, SD1_WP_B, SEL_SD1_B),
  810. PINMUX_IPSR_DATA(IP5_25_23, SSI_WS78),
  811. PINMUX_IPSR_MSEL(IP5_25_23, HSPI_CLK0_B, SEL_HSPI0_B),
  812. PINMUX_IPSR_MSEL(IP5_25_23, RX1_B, SEL_SCIF1_B),
  813. PINMUX_IPSR_MSEL(IP5_25_23, CAN_CLK_D, SEL_CANCLK_D),
  814. PINMUX_IPSR_DATA(IP5_28_26, SSI_SDATA8),
  815. PINMUX_IPSR_MSEL(IP5_28_26, SSI_SCK2_A, SEL_SSI2_A),
  816. PINMUX_IPSR_MSEL(IP5_28_26, HSPI_CS0_B, SEL_HSPI0_B),
  817. PINMUX_IPSR_DATA(IP5_28_26, TX2_A),
  818. PINMUX_IPSR_DATA(IP5_28_26, CAN0_TX_B),
  819. PINMUX_IPSR_DATA(IP5_30_29, SSI_SDATA7),
  820. PINMUX_IPSR_DATA(IP5_30_29, HSPI_TX0_B),
  821. PINMUX_IPSR_MSEL(IP5_30_29, RX2_A, SEL_SCIF2_A),
  822. PINMUX_IPSR_MSEL(IP5_30_29, CAN0_RX_B, SEL_CAN0_B),
  823. /* IPSR6 */
  824. PINMUX_IPSR_DATA(IP6_1_0, SSI_SCK6),
  825. PINMUX_IPSR_MSEL(IP6_1_0, HSPI_RX2_A, SEL_HSPI2_A),
  826. PINMUX_IPSR_MSEL(IP6_1_0, FMCLK_B, SEL_FM_B),
  827. PINMUX_IPSR_DATA(IP6_1_0, CAN1_TX_B),
  828. PINMUX_IPSR_DATA(IP6_4_2, SSI_WS6),
  829. PINMUX_IPSR_MSEL(IP6_4_2, HSPI_CLK2_A, SEL_HSPI2_A),
  830. PINMUX_IPSR_DATA(IP6_4_2, BPFCLK_B),
  831. PINMUX_IPSR_MSEL(IP6_4_2, CAN1_RX_B, SEL_CAN1_B),
  832. PINMUX_IPSR_DATA(IP6_6_5, SSI_SDATA6),
  833. PINMUX_IPSR_DATA(IP6_6_5, HSPI_TX2_A),
  834. PINMUX_IPSR_MSEL(IP6_6_5, FMIN_B, SEL_FM_B),
  835. PINMUX_IPSR_DATA(IP6_7, SSI_SCK5),
  836. PINMUX_IPSR_MSEL(IP6_7, RX4_C, SEL_SCIF4_C),
  837. PINMUX_IPSR_DATA(IP6_8, SSI_WS5),
  838. PINMUX_IPSR_DATA(IP6_8, TX4_C),
  839. PINMUX_IPSR_DATA(IP6_9, SSI_SDATA5),
  840. PINMUX_IPSR_MSEL(IP6_9, RX0_D, SEL_SCIF0_D),
  841. PINMUX_IPSR_DATA(IP6_10, SSI_WS34),
  842. PINMUX_IPSR_DATA(IP6_10, ARM_TRACEDATA_8),
  843. PINMUX_IPSR_DATA(IP6_12_11, SSI_SDATA4),
  844. PINMUX_IPSR_MSEL(IP6_12_11, SSI_WS2_A, SEL_SSI2_A),
  845. PINMUX_IPSR_DATA(IP6_12_11, ARM_TRACEDATA_9),
  846. PINMUX_IPSR_DATA(IP6_13, SSI_SDATA3),
  847. PINMUX_IPSR_DATA(IP6_13, ARM_TRACEDATA_10),
  848. PINMUX_IPSR_DATA(IP6_15_14, SSI_SCK012),
  849. PINMUX_IPSR_DATA(IP6_15_14, ARM_TRACEDATA_11),
  850. PINMUX_IPSR_DATA(IP6_15_14, TX0_D),
  851. PINMUX_IPSR_DATA(IP6_16, SSI_WS012),
  852. PINMUX_IPSR_DATA(IP6_16, ARM_TRACEDATA_12),
  853. PINMUX_IPSR_DATA(IP6_18_17, SSI_SDATA2),
  854. PINMUX_IPSR_MSEL(IP6_18_17, HSPI_CS2_A, SEL_HSPI2_A),
  855. PINMUX_IPSR_DATA(IP6_18_17, ARM_TRACEDATA_13),
  856. PINMUX_IPSR_MSEL(IP6_18_17, SDA1_A, SEL_I2C1_A),
  857. PINMUX_IPSR_DATA(IP6_20_19, SSI_SDATA1),
  858. PINMUX_IPSR_DATA(IP6_20_19, ARM_TRACEDATA_14),
  859. PINMUX_IPSR_MSEL(IP6_20_19, SCL1_A, SEL_I2C1_A),
  860. PINMUX_IPSR_MSEL(IP6_20_19, SCK2_A, SEL_SCIF2_A),
  861. PINMUX_IPSR_DATA(IP6_21, SSI_SDATA0),
  862. PINMUX_IPSR_DATA(IP6_21, ARM_TRACEDATA_15),
  863. PINMUX_IPSR_DATA(IP6_23_22, SD0_CLK),
  864. PINMUX_IPSR_DATA(IP6_23_22, SUB_TDO),
  865. PINMUX_IPSR_DATA(IP6_25_24, SD0_CMD),
  866. PINMUX_IPSR_DATA(IP6_25_24, SUB_TRST),
  867. PINMUX_IPSR_DATA(IP6_27_26, SD0_DAT0),
  868. PINMUX_IPSR_DATA(IP6_27_26, SUB_TMS),
  869. PINMUX_IPSR_DATA(IP6_29_28, SD0_DAT1),
  870. PINMUX_IPSR_DATA(IP6_29_28, SUB_TCK),
  871. PINMUX_IPSR_DATA(IP6_31_30, SD0_DAT2),
  872. PINMUX_IPSR_DATA(IP6_31_30, SUB_TDI),
  873. /* IPSR7 */
  874. PINMUX_IPSR_DATA(IP7_1_0, SD0_DAT3),
  875. PINMUX_IPSR_MSEL(IP7_1_0, IRQ1_B, SEL_IRQ1_B),
  876. PINMUX_IPSR_DATA(IP7_3_2, SD0_CD),
  877. PINMUX_IPSR_DATA(IP7_3_2, TX5_A),
  878. PINMUX_IPSR_DATA(IP7_5_4, SD0_WP),
  879. PINMUX_IPSR_MSEL(IP7_5_4, RX5_A, SEL_SCIF5_A),
  880. PINMUX_IPSR_DATA(IP7_8_6, VI1_CLKENB),
  881. PINMUX_IPSR_MSEL(IP7_8_6, HSPI_CLK0_A, SEL_HSPI0_A),
  882. PINMUX_IPSR_DATA(IP7_8_6, HTX1_A),
  883. PINMUX_IPSR_MSEL(IP7_8_6, RTS1_C, SEL_SCIF1_C),
  884. PINMUX_IPSR_DATA(IP7_11_9, VI1_FIELD),
  885. PINMUX_IPSR_MSEL(IP7_11_9, HSPI_CS0_A, SEL_HSPI0_A),
  886. PINMUX_IPSR_MSEL(IP7_11_9, HRX1_A, SEL_HSCIF1_A),
  887. PINMUX_IPSR_MSEL(IP7_11_9, SCK1_C, SEL_SCIF1_C),
  888. PINMUX_IPSR_DATA(IP7_14_12, VI1_HSYNC),
  889. PINMUX_IPSR_MSEL(IP7_14_12, HSPI_RX0_A, SEL_HSPI0_A),
  890. PINMUX_IPSR_MSEL(IP7_14_12, HRTS1_A, SEL_HSCIF1_A),
  891. PINMUX_IPSR_MSEL(IP7_14_12, FMCLK_A, SEL_FM_A),
  892. PINMUX_IPSR_MSEL(IP7_14_12, RX1_C, SEL_SCIF1_C),
  893. PINMUX_IPSR_DATA(IP7_17_15, VI1_VSYNC),
  894. PINMUX_IPSR_DATA(IP7_17_15, HSPI_TX0),
  895. PINMUX_IPSR_MSEL(IP7_17_15, HCTS1_A, SEL_HSCIF1_A),
  896. PINMUX_IPSR_DATA(IP7_17_15, BPFCLK_A),
  897. PINMUX_IPSR_DATA(IP7_17_15, TX1_C),
  898. PINMUX_IPSR_DATA(IP7_20_18, TCLK0),
  899. PINMUX_IPSR_MSEL(IP7_20_18, HSCK1_A, SEL_HSCIF1_A),
  900. PINMUX_IPSR_MSEL(IP7_20_18, FMIN_A, SEL_FM_A),
  901. PINMUX_IPSR_MSEL(IP7_20_18, IRQ2_C, SEL_IRQ2_C),
  902. PINMUX_IPSR_MSEL(IP7_20_18, CTS1_C, SEL_SCIF1_C),
  903. PINMUX_IPSR_DATA(IP7_20_18, SPEEDIN),
  904. PINMUX_IPSR_DATA(IP7_21, VI0_CLK),
  905. PINMUX_IPSR_MSEL(IP7_21, CAN_CLK_A, SEL_CANCLK_A),
  906. PINMUX_IPSR_DATA(IP7_24_22, VI0_CLKENB),
  907. PINMUX_IPSR_MSEL(IP7_24_22, SD2_DAT2_B, SEL_SD2_B),
  908. PINMUX_IPSR_DATA(IP7_24_22, VI1_DATA0),
  909. PINMUX_IPSR_DATA(IP7_24_22, DU1_DG6),
  910. PINMUX_IPSR_MSEL(IP7_24_22, HSPI_RX1_A, SEL_HSPI1_A),
  911. PINMUX_IPSR_MSEL(IP7_24_22, RX4_B, SEL_SCIF4_B),
  912. PINMUX_IPSR_DATA(IP7_28_25, VI0_FIELD),
  913. PINMUX_IPSR_MSEL(IP7_28_25, SD2_DAT3_B, SEL_SD2_B),
  914. PINMUX_DATA(VI0_R3_C_MARK, FN_IP7_28_25, FN_VI0_R3_C, FN_SEL_VI0_C), /* see sel_vi0 */
  915. PINMUX_DATA(VI0_R3_D_MARK, FN_IP7_28_25, FN_VI0_R3_C, FN_SEL_VI0_D), /* see sel_vi0 */
  916. PINMUX_IPSR_DATA(IP7_28_25, VI1_DATA1),
  917. PINMUX_IPSR_DATA(IP7_28_25, DU1_DG7),
  918. PINMUX_IPSR_MSEL(IP7_28_25, HSPI_CLK1_A, SEL_HSPI1_A),
  919. PINMUX_IPSR_DATA(IP7_28_25, TX4_B),
  920. PINMUX_IPSR_DATA(IP7_31_29, VI0_HSYNC),
  921. PINMUX_IPSR_MSEL(IP7_31_29, SD2_CD_B, SEL_SD2_B),
  922. PINMUX_IPSR_DATA(IP7_31_29, VI1_DATA2),
  923. PINMUX_IPSR_DATA(IP7_31_29, DU1_DR2),
  924. PINMUX_IPSR_MSEL(IP7_31_29, HSPI_CS1_A, SEL_HSPI1_A),
  925. PINMUX_IPSR_MSEL(IP7_31_29, RX3_B, SEL_SCIF3_B),
  926. /* IPSR8 */
  927. PINMUX_IPSR_DATA(IP8_2_0, VI0_VSYNC),
  928. PINMUX_IPSR_MSEL(IP8_2_0, SD2_WP_B, SEL_SD2_B),
  929. PINMUX_IPSR_DATA(IP8_2_0, VI1_DATA3),
  930. PINMUX_IPSR_DATA(IP8_2_0, DU1_DR3),
  931. PINMUX_IPSR_DATA(IP8_2_0, HSPI_TX1_A),
  932. PINMUX_IPSR_DATA(IP8_2_0, TX3_B),
  933. PINMUX_IPSR_DATA(IP8_5_3, VI0_DATA0_VI0_B0),
  934. PINMUX_IPSR_DATA(IP8_5_3, DU1_DG2),
  935. PINMUX_IPSR_MSEL(IP8_5_3, IRQ2_B, SEL_IRQ2_B),
  936. PINMUX_IPSR_MSEL(IP8_5_3, RX3_D, SEL_SCIF3_D),
  937. PINMUX_IPSR_DATA(IP8_8_6, VI0_DATA1_VI0_B1),
  938. PINMUX_IPSR_DATA(IP8_8_6, DU1_DG3),
  939. PINMUX_IPSR_MSEL(IP8_8_6, IRQ3_B, SEL_IRQ3_B),
  940. PINMUX_IPSR_DATA(IP8_8_6, TX3_D),
  941. PINMUX_IPSR_DATA(IP8_10_9, VI0_DATA2_VI0_B2),
  942. PINMUX_IPSR_DATA(IP8_10_9, DU1_DG4),
  943. PINMUX_IPSR_MSEL(IP8_10_9, RX0_C, SEL_SCIF0_C),
  944. PINMUX_IPSR_DATA(IP8_13_11, VI0_DATA3_VI0_B3),
  945. PINMUX_IPSR_DATA(IP8_13_11, DU1_DG5),
  946. PINMUX_IPSR_DATA(IP8_13_11, TX1_A),
  947. PINMUX_IPSR_DATA(IP8_13_11, TX0_C),
  948. PINMUX_IPSR_DATA(IP8_15_14, VI0_DATA4_VI0_B4),
  949. PINMUX_IPSR_DATA(IP8_15_14, DU1_DB2),
  950. PINMUX_IPSR_MSEL(IP8_15_14, RX1_A, SEL_SCIF1_A),
  951. PINMUX_IPSR_DATA(IP8_18_16, VI0_DATA5_VI0_B5),
  952. PINMUX_IPSR_DATA(IP8_18_16, DU1_DB3),
  953. PINMUX_IPSR_MSEL(IP8_18_16, SCK1_A, SEL_SCIF1_A),
  954. PINMUX_IPSR_DATA(IP8_18_16, PWM4),
  955. PINMUX_IPSR_MSEL(IP8_18_16, HSCK1_B, SEL_HSCIF1_B),
  956. PINMUX_IPSR_DATA(IP8_21_19, VI0_DATA6_VI0_G0),
  957. PINMUX_IPSR_DATA(IP8_21_19, DU1_DB4),
  958. PINMUX_IPSR_MSEL(IP8_21_19, CTS1_A, SEL_SCIF1_A),
  959. PINMUX_IPSR_DATA(IP8_21_19, PWM5),
  960. PINMUX_IPSR_DATA(IP8_23_22, VI0_DATA7_VI0_G1),
  961. PINMUX_IPSR_DATA(IP8_23_22, DU1_DB5),
  962. PINMUX_IPSR_MSEL(IP8_23_22, RTS1_A, SEL_SCIF1_A),
  963. PINMUX_IPSR_DATA(IP8_26_24, VI0_G2),
  964. PINMUX_IPSR_DATA(IP8_26_24, SD2_CLK_B),
  965. PINMUX_IPSR_DATA(IP8_26_24, VI1_DATA4),
  966. PINMUX_IPSR_DATA(IP8_26_24, DU1_DR4),
  967. PINMUX_IPSR_DATA(IP8_26_24, HTX1_B),
  968. PINMUX_IPSR_DATA(IP8_29_27, VI0_G3),
  969. PINMUX_IPSR_MSEL(IP8_29_27, SD2_CMD_B, SEL_SD2_B),
  970. PINMUX_IPSR_DATA(IP8_29_27, VI1_DATA5),
  971. PINMUX_IPSR_DATA(IP8_29_27, DU1_DR5),
  972. PINMUX_IPSR_MSEL(IP8_29_27, HRX1_B, SEL_HSCIF1_B),
  973. /* IPSR9 */
  974. PINMUX_IPSR_DATA(IP9_2_0, VI0_G4),
  975. PINMUX_IPSR_MSEL(IP9_2_0, SD2_DAT0_B, SEL_SD2_B),
  976. PINMUX_IPSR_DATA(IP9_2_0, VI1_DATA6),
  977. PINMUX_IPSR_DATA(IP9_2_0, DU1_DR6),
  978. PINMUX_IPSR_MSEL(IP9_2_0, HRTS1_B, SEL_HSCIF1_B),
  979. PINMUX_IPSR_DATA(IP9_5_3, VI0_G5),
  980. PINMUX_IPSR_MSEL(IP9_5_3, SD2_DAT1_B, SEL_SD2_B),
  981. PINMUX_IPSR_DATA(IP9_5_3, VI1_DATA7),
  982. PINMUX_IPSR_DATA(IP9_5_3, DU1_DR7),
  983. PINMUX_IPSR_MSEL(IP9_5_3, HCTS1_B, SEL_HSCIF1_B),
  984. PINMUX_DATA(VI0_R0_A_MARK, FN_IP9_8_6, FN_VI0_R0_A, FN_SEL_VI0_A), /* see sel_vi0 */
  985. PINMUX_DATA(VI0_R0_C_MARK, FN_IP9_8_6, FN_VI0_R0_A, FN_SEL_VI0_C), /* see sel_vi0 */
  986. PINMUX_IPSR_DATA(IP9_8_6, VI1_CLK),
  987. PINMUX_IPSR_DATA(IP9_8_6, ETH_REF_CLK),
  988. PINMUX_IPSR_DATA(IP9_8_6, DU1_DOTCLKIN),
  989. PINMUX_DATA(VI0_R1_A_MARK, FN_IP9_11_9, FN_VI0_R1_A, FN_SEL_VI0_A), /* see sel_vi0 */
  990. PINMUX_DATA(VI0_R1_C_MARK, FN_IP9_11_9, FN_VI0_R1_A, FN_SEL_VI0_C), /* see sel_vi0 */
  991. PINMUX_IPSR_DATA(IP9_11_9, VI1_DATA8),
  992. PINMUX_IPSR_DATA(IP9_11_9, DU1_DB6),
  993. PINMUX_IPSR_DATA(IP9_11_9, ETH_TXD0),
  994. PINMUX_IPSR_DATA(IP9_11_9, PWM2),
  995. PINMUX_IPSR_DATA(IP9_11_9, TCLK1),
  996. PINMUX_DATA(VI0_R2_A_MARK, FN_IP9_14_12, FN_VI0_R2_A, FN_SEL_VI0_A), /* see sel_vi0 */
  997. PINMUX_DATA(VI0_R2_C_MARK, FN_IP9_14_12, FN_VI0_R2_A, FN_SEL_VI0_C), /* see sel_vi0 */
  998. PINMUX_IPSR_DATA(IP9_14_12, VI1_DATA9),
  999. PINMUX_IPSR_DATA(IP9_14_12, DU1_DB7),
  1000. PINMUX_IPSR_DATA(IP9_14_12, ETH_TXD1),
  1001. PINMUX_IPSR_DATA(IP9_14_12, PWM3),
  1002. PINMUX_IPSR_MSEL(IP9_17_15, VI0_R3_A, SEL_VI0_A),
  1003. PINMUX_IPSR_DATA(IP9_17_15, ETH_CRS_DV),
  1004. PINMUX_IPSR_DATA(IP9_17_15, IECLK),
  1005. PINMUX_IPSR_MSEL(IP9_17_15, SCK2_C, SEL_SCIF2_C),
  1006. PINMUX_DATA(VI0_R4_A_MARK, FN_IP9_20_18, FN_VI0_R4_A, FN_SEL_VI0_A), /* see sel_vi0 */
  1007. PINMUX_DATA(VI0_R3_C_MARK, FN_IP9_20_18, FN_VI0_R4_A, FN_SEL_VI0_C), /* see sel_vi0 */
  1008. PINMUX_IPSR_DATA(IP9_20_18, ETH_TX_EN),
  1009. PINMUX_IPSR_DATA(IP9_20_18, IETX),
  1010. PINMUX_IPSR_DATA(IP9_20_18, TX2_C),
  1011. PINMUX_DATA(VI0_R5_A_MARK, FN_IP9_23_21, FN_VI0_R5_A, FN_SEL_VI0_A), /* see sel_vi0 */
  1012. PINMUX_DATA(VI0_R5_C_MARK, FN_IP9_23_21, FN_VI0_R5_A, FN_SEL_VI0_C), /* see sel_vi0 */
  1013. PINMUX_IPSR_DATA(IP9_23_21, ETH_RX_ER),
  1014. PINMUX_IPSR_MSEL(IP9_23_21, FMCLK_C, SEL_FM_C),
  1015. PINMUX_IPSR_DATA(IP9_23_21, IERX),
  1016. PINMUX_IPSR_MSEL(IP9_23_21, RX2_C, SEL_SCIF2_C),
  1017. PINMUX_IPSR_MSEL(IP9_26_24, VI1_DATA10_A, SEL_VI1_A),
  1018. PINMUX_IPSR_DATA(IP9_26_24, DU1_DOTCLKOUT),
  1019. PINMUX_IPSR_DATA(IP9_26_24, ETH_RXD0),
  1020. PINMUX_IPSR_DATA(IP9_26_24, BPFCLK_C),
  1021. PINMUX_IPSR_DATA(IP9_26_24, TX2_D),
  1022. PINMUX_IPSR_MSEL(IP9_26_24, SDA2_C, SEL_I2C2_C),
  1023. PINMUX_IPSR_MSEL(IP9_29_27, VI1_DATA11_A, SEL_VI1_A),
  1024. PINMUX_IPSR_DATA(IP9_29_27, DU1_EXHSYNC_DU1_HSYNC),
  1025. PINMUX_IPSR_DATA(IP9_29_27, ETH_RXD1),
  1026. PINMUX_IPSR_MSEL(IP9_29_27, FMIN_C, SEL_FM_C),
  1027. PINMUX_IPSR_MSEL(IP9_29_27, RX2_D, SEL_SCIF2_D),
  1028. PINMUX_IPSR_MSEL(IP9_29_27, SCL2_C, SEL_I2C2_C),
  1029. /* IPSR10 */
  1030. PINMUX_IPSR_DATA(IP10_2_0, SD2_CLK_A),
  1031. PINMUX_IPSR_DATA(IP10_2_0, DU1_EXVSYNC_DU1_VSYNC),
  1032. PINMUX_IPSR_DATA(IP10_2_0, ATARD1),
  1033. PINMUX_IPSR_DATA(IP10_2_0, ETH_MDC),
  1034. PINMUX_IPSR_MSEL(IP10_2_0, SDA1_B, SEL_I2C1_B),
  1035. PINMUX_IPSR_MSEL(IP10_5_3, SD2_CMD_A, SEL_SD2_A),
  1036. PINMUX_IPSR_DATA(IP10_5_3, DU1_EXODDF_DU1_ODDF_DISP_CDE),
  1037. PINMUX_IPSR_DATA(IP10_5_3, ATAWR1),
  1038. PINMUX_IPSR_DATA(IP10_5_3, ETH_MDIO),
  1039. PINMUX_IPSR_MSEL(IP10_5_3, SCL1_B, SEL_I2C1_B),
  1040. PINMUX_IPSR_MSEL(IP10_8_6, SD2_DAT0_A, SEL_SD2_A),
  1041. PINMUX_IPSR_DATA(IP10_8_6, DU1_DISP),
  1042. PINMUX_IPSR_DATA(IP10_8_6, ATACS01),
  1043. PINMUX_IPSR_MSEL(IP10_8_6, DREQ1_B, SEL_DREQ1_B),
  1044. PINMUX_IPSR_DATA(IP10_8_6, ETH_LINK),
  1045. PINMUX_IPSR_MSEL(IP10_8_6, CAN1_RX_A, SEL_CAN1_A),
  1046. PINMUX_IPSR_MSEL(IP10_12_9, SD2_DAT1_A, SEL_SD2_A),
  1047. PINMUX_IPSR_DATA(IP10_12_9, DU1_CDE),
  1048. PINMUX_IPSR_DATA(IP10_12_9, ATACS11),
  1049. PINMUX_IPSR_DATA(IP10_12_9, DACK1_B),
  1050. PINMUX_IPSR_DATA(IP10_12_9, ETH_MAGIC),
  1051. PINMUX_IPSR_DATA(IP10_12_9, CAN1_TX_A),
  1052. PINMUX_IPSR_DATA(IP10_12_9, PWM6),
  1053. PINMUX_IPSR_MSEL(IP10_15_13, SD2_DAT2_A, SEL_SD2_A),
  1054. PINMUX_IPSR_DATA(IP10_15_13, VI1_DATA12),
  1055. PINMUX_IPSR_MSEL(IP10_15_13, DREQ2_B, SEL_DREQ2_B),
  1056. PINMUX_IPSR_DATA(IP10_15_13, ATADIR1),
  1057. PINMUX_IPSR_MSEL(IP10_15_13, HSPI_CLK2_B, SEL_HSPI2_B),
  1058. PINMUX_IPSR_MSEL(IP10_15_13, GPSCLK_B, SEL_GPS_B),
  1059. PINMUX_IPSR_MSEL(IP10_18_16, SD2_DAT3_A, SEL_SD2_A),
  1060. PINMUX_IPSR_DATA(IP10_18_16, VI1_DATA13),
  1061. PINMUX_IPSR_DATA(IP10_18_16, DACK2_B),
  1062. PINMUX_IPSR_DATA(IP10_18_16, ATAG1),
  1063. PINMUX_IPSR_MSEL(IP10_18_16, HSPI_CS2_B, SEL_HSPI2_B),
  1064. PINMUX_IPSR_MSEL(IP10_18_16, GPSIN_B, SEL_GPS_B),
  1065. PINMUX_IPSR_MSEL(IP10_21_19, SD2_CD_A, SEL_SD2_A),
  1066. PINMUX_IPSR_DATA(IP10_21_19, VI1_DATA14),
  1067. PINMUX_IPSR_MSEL(IP10_21_19, EX_WAIT1_B, SEL_WAIT1_B),
  1068. PINMUX_IPSR_MSEL(IP10_21_19, DREQ0_B, SEL_DREQ0_B),
  1069. PINMUX_IPSR_MSEL(IP10_21_19, HSPI_RX2_B, SEL_HSPI2_B),
  1070. PINMUX_IPSR_MSEL(IP10_21_19, REMOCON_A, SEL_REMOCON_A),
  1071. PINMUX_IPSR_MSEL(IP10_24_22, SD2_WP_A, SEL_SD2_A),
  1072. PINMUX_IPSR_DATA(IP10_24_22, VI1_DATA15),
  1073. PINMUX_IPSR_MSEL(IP10_24_22, EX_WAIT2_B, SEL_WAIT2_B),
  1074. PINMUX_IPSR_DATA(IP10_24_22, DACK0_B),
  1075. PINMUX_IPSR_DATA(IP10_24_22, HSPI_TX2_B),
  1076. PINMUX_IPSR_MSEL(IP10_24_22, CAN_CLK_C, SEL_CANCLK_C),
  1077. };
  1078. /* Pin numbers for pins without a corresponding GPIO port number are computed
  1079. * from the row and column numbers with a 1000 offset to avoid collisions with
  1080. * GPIO port numbers.
  1081. */
  1082. #define PIN_NUMBER(row, col) (1000+((row)-1)*25+(col)-1)
  1083. static struct sh_pfc_pin pinmux_pins[] = {
  1084. PINMUX_GPIO_GP_ALL(),
  1085. /* Pins not associated with a GPIO port */
  1086. SH_PFC_PIN_NAMED(3, 20, C20),
  1087. SH_PFC_PIN_NAMED(20, 1, T1),
  1088. SH_PFC_PIN_NAMED(25, 2, Y2),
  1089. };
  1090. /* - macro */
  1091. #define SH_PFC_PINS(name, args...) \
  1092. static const unsigned int name ##_pins[] = { args }
  1093. #define SH_PFC_MUX1(name, arg1) \
  1094. static const unsigned int name ##_mux[] = { arg1##_MARK }
  1095. #define SH_PFC_MUX2(name, arg1, arg2) \
  1096. static const unsigned int name ##_mux[] = { arg1##_MARK, arg2##_MARK, }
  1097. #define SH_PFC_MUX3(name, arg1, arg2, arg3) \
  1098. static const unsigned int name ##_mux[] = { arg1##_MARK, arg2##_MARK, \
  1099. arg3##_MARK }
  1100. #define SH_PFC_MUX4(name, arg1, arg2, arg3, arg4) \
  1101. static const unsigned int name ##_mux[] = { arg1##_MARK, arg2##_MARK, \
  1102. arg3##_MARK, arg4##_MARK }
  1103. #define SH_PFC_MUX8(name, arg1, arg2, arg3, arg4, arg5, arg6, arg7, arg8) \
  1104. static const unsigned int name ##_mux[] = { arg1##_MARK, arg2##_MARK, \
  1105. arg3##_MARK, arg4##_MARK, \
  1106. arg5##_MARK, arg6##_MARK, \
  1107. arg7##_MARK, arg8##_MARK, }
  1108. /* - Ether ------------------------------------------------------------------ */
  1109. SH_PFC_PINS(ether_rmii, RCAR_GP_PIN(4, 10), RCAR_GP_PIN(4, 11),
  1110. RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 9),
  1111. RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
  1112. RCAR_GP_PIN(4, 12), RCAR_GP_PIN(4, 14),
  1113. RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 17));
  1114. static const unsigned int ether_rmii_mux[] = {
  1115. ETH_TXD0_MARK, ETH_TXD1_MARK, ETH_TX_EN_MARK, ETH_REF_CLK_MARK,
  1116. ETH_RXD0_MARK, ETH_RXD1_MARK, ETH_CRS_DV_MARK, ETH_RX_ER_MARK,
  1117. ETH_MDIO_MARK, ETH_MDC_MARK,
  1118. };
  1119. SH_PFC_PINS(ether_link, RCAR_GP_PIN(4, 19));
  1120. SH_PFC_MUX1(ether_link, ETH_LINK);
  1121. SH_PFC_PINS(ether_magic, RCAR_GP_PIN(4, 20));
  1122. SH_PFC_MUX1(ether_magic, ETH_MAGIC);
  1123. /* - SCIF macro ------------------------------------------------------------- */
  1124. #define SCIF_PFC_PIN(name, args...) SH_PFC_PINS(name, args)
  1125. #define SCIF_PFC_DAT(name, tx, rx) SH_PFC_MUX2(name, tx, rx)
  1126. #define SCIF_PFC_CTR(name, cts, rts) SH_PFC_MUX2(name, cts, rts)
  1127. #define SCIF_PFC_CLK(name, sck) SH_PFC_MUX1(name, sck)
  1128. /* - HSCIF0 ----------------------------------------------------------------- */
  1129. SCIF_PFC_PIN(hscif0_data_a, RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18));
  1130. SCIF_PFC_DAT(hscif0_data_a, HTX0_A, HRX0_A);
  1131. SCIF_PFC_PIN(hscif0_data_b, RCAR_GP_PIN(0, 29), RCAR_GP_PIN(0, 30));
  1132. SCIF_PFC_DAT(hscif0_data_b, HTX0_B, HRX0_B);
  1133. SCIF_PFC_PIN(hscif0_ctrl_a, RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 21));
  1134. SCIF_PFC_CTR(hscif0_ctrl_a, HCTS0_A, HRTS0_A);
  1135. SCIF_PFC_PIN(hscif0_ctrl_b, RCAR_GP_PIN(0, 31), RCAR_GP_PIN(0, 28));
  1136. SCIF_PFC_CTR(hscif0_ctrl_b, HCTS0_B, HRTS0_B);
  1137. SCIF_PFC_PIN(hscif0_clk, RCAR_GP_PIN(1, 19));
  1138. SCIF_PFC_CLK(hscif0_clk, HSCK0);
  1139. /* - HSCIF1 ----------------------------------------------------------------- */
  1140. SCIF_PFC_PIN(hscif1_data_a, RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 20));
  1141. SCIF_PFC_DAT(hscif1_data_a, HTX1_A, HRX1_A);
  1142. SCIF_PFC_PIN(hscif1_data_b, RCAR_GP_PIN(4, 5), RCAR_GP_PIN(4, 6));
  1143. SCIF_PFC_DAT(hscif1_data_b, HTX1_B, HRX1_B);
  1144. SCIF_PFC_PIN(hscif1_ctrl_a, RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21));
  1145. SCIF_PFC_CTR(hscif1_ctrl_a, HCTS1_A, HRTS1_A);
  1146. SCIF_PFC_PIN(hscif1_ctrl_b, RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 7));
  1147. SCIF_PFC_CTR(hscif1_ctrl_b, HCTS1_B, HRTS1_B);
  1148. SCIF_PFC_PIN(hscif1_clk_a, RCAR_GP_PIN(3, 23));
  1149. SCIF_PFC_CLK(hscif1_clk_a, HSCK1_A);
  1150. SCIF_PFC_PIN(hscif1_clk_b, RCAR_GP_PIN(4, 2));
  1151. SCIF_PFC_CLK(hscif1_clk_b, HSCK1_B);
  1152. /* - HSPI macro --------------------------------------------------------------*/
  1153. #define HSPI_PFC_PIN(name, args...) SH_PFC_PINS(name, args)
  1154. #define HSPI_PFC_DAT(name, clk, cs, rx, tx) SH_PFC_MUX4(name, clk, cs, rx, tx)
  1155. /* - HSPI0 -------------------------------------------------------------------*/
  1156. HSPI_PFC_PIN(hspi0_a, RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 20),
  1157. RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 22));
  1158. HSPI_PFC_DAT(hspi0_a, HSPI_CLK0_A, HSPI_CS0_A,
  1159. HSPI_RX0_A, HSPI_TX0);
  1160. HSPI_PFC_PIN(hspi0_b, RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 26),
  1161. RCAR_GP_PIN(2, 24), RCAR_GP_PIN(2, 27));
  1162. HSPI_PFC_DAT(hspi0_b, HSPI_CLK0_B, HSPI_CS0_B,
  1163. HSPI_RX0_B, HSPI_TX0_B);
  1164. /* - HSPI1 -------------------------------------------------------------------*/
  1165. HSPI_PFC_PIN(hspi1_a, RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 27),
  1166. RCAR_GP_PIN(3, 25), RCAR_GP_PIN(3, 28));
  1167. HSPI_PFC_DAT(hspi1_a, HSPI_CLK1_A, HSPI_CS1_A,
  1168. HSPI_RX1_A, HSPI_TX1_A);
  1169. HSPI_PFC_PIN(hspi1_b, RCAR_GP_PIN(0, 27), RCAR_GP_PIN(0, 26),
  1170. PIN_NUMBER(20, 1), PIN_NUMBER(25, 2));
  1171. HSPI_PFC_DAT(hspi1_b, HSPI_CLK1_B, HSPI_CS1_B,
  1172. HSPI_RX1_B, HSPI_TX1_B);
  1173. /* - HSPI2 -------------------------------------------------------------------*/
  1174. HSPI_PFC_PIN(hspi2_a, RCAR_GP_PIN(2, 29), RCAR_GP_PIN(3, 8),
  1175. RCAR_GP_PIN(2, 28), RCAR_GP_PIN(2, 30));
  1176. HSPI_PFC_DAT(hspi2_a, HSPI_CLK2_A, HSPI_CS2_A,
  1177. HSPI_RX2_A, HSPI_TX2_A);
  1178. HSPI_PFC_PIN(hspi2_b, RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 22),
  1179. RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 24));
  1180. HSPI_PFC_DAT(hspi2_b, HSPI_CLK2_B, HSPI_CS2_B,
  1181. HSPI_RX2_B, HSPI_TX2_B);
  1182. /* - I2C macro ------------------------------------------------------------- */
  1183. #define I2C_PFC_PIN(name, args...) SH_PFC_PINS(name, args)
  1184. #define I2C_PFC_MUX(name, sda, scl) SH_PFC_MUX2(name, sda, scl)
  1185. /* - I2C1 ------------------------------------------------------------------ */
  1186. I2C_PFC_PIN(i2c1_a, RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9));
  1187. I2C_PFC_MUX(i2c1_a, SDA1_A, SCL1_A);
  1188. I2C_PFC_PIN(i2c1_b, RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18));
  1189. I2C_PFC_MUX(i2c1_b, SDA1_B, SCL1_B);
  1190. /* - I2C2 ------------------------------------------------------------------ */
  1191. I2C_PFC_PIN(i2c2_a, PIN_NUMBER(3, 20), RCAR_GP_PIN(1, 3));
  1192. I2C_PFC_MUX(i2c2_a, SDA2_A, SCL2_A);
  1193. I2C_PFC_PIN(i2c2_b, RCAR_GP_PIN(0, 3), RCAR_GP_PIN(0, 4));
  1194. I2C_PFC_MUX(i2c2_b, SDA2_B, SCL2_B);
  1195. I2C_PFC_PIN(i2c2_c, RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16));
  1196. I2C_PFC_MUX(i2c2_c, SDA2_C, SCL2_C);
  1197. /* - I2C3 ------------------------------------------------------------------ */
  1198. I2C_PFC_PIN(i2c3_a, RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 15));
  1199. I2C_PFC_MUX(i2c3_a, SDA3_A, SCL3_A);
  1200. I2C_PFC_PIN(i2c3_b, RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 19));
  1201. I2C_PFC_MUX(i2c3_b, SDA3_B, SCL3_B);
  1202. I2C_PFC_PIN(i2c3_c, RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 23));
  1203. I2C_PFC_MUX(i2c3_c, SDA3_C, SCL3_C);
  1204. /* - MMC macro -------------------------------------------------------------- */
  1205. #define MMC_PFC_PINS(name, args...) SH_PFC_PINS(name, args)
  1206. #define MMC_PFC_CTRL(name, clk, cmd) SH_PFC_MUX2(name, clk, cmd)
  1207. #define MMC_PFC_DAT1(name, d0) SH_PFC_MUX1(name, d0)
  1208. #define MMC_PFC_DAT4(name, d0, d1, d2, d3) SH_PFC_MUX4(name, d0, d1, d2, d3)
  1209. #define MMC_PFC_DAT8(name, d0, d1, d2, d3, d4, d5, d6, d7) \
  1210. SH_PFC_MUX8(name, d0, d1, d2, d3, d4, d5, d6, d7)
  1211. /* - MMC -------------------------------------------------------------------- */
  1212. MMC_PFC_PINS(mmc_ctrl, RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6));
  1213. MMC_PFC_CTRL(mmc_ctrl, MMC_CLK, MMC_CMD);
  1214. MMC_PFC_PINS(mmc_data1, RCAR_GP_PIN(1, 7));
  1215. MMC_PFC_DAT1(mmc_data1, MMC_D0);
  1216. MMC_PFC_PINS(mmc_data4, RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 8),
  1217. RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6));
  1218. MMC_PFC_DAT4(mmc_data4, MMC_D0, MMC_D1,
  1219. MMC_D2, MMC_D3);
  1220. MMC_PFC_PINS(mmc_data8, RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 8),
  1221. RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
  1222. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 0),
  1223. RCAR_GP_PIN(0, 30), RCAR_GP_PIN(0, 31));
  1224. MMC_PFC_DAT8(mmc_data8, MMC_D0, MMC_D1,
  1225. MMC_D2, MMC_D3,
  1226. MMC_D4, MMC_D5,
  1227. MMC_D6, MMC_D7);
  1228. /* - SCIF CLOCK ------------------------------------------------------------- */
  1229. SCIF_PFC_PIN(scif_clk, RCAR_GP_PIN(1, 16));
  1230. SCIF_PFC_CLK(scif_clk, SCIF_CLK);
  1231. /* - SCIF0 ------------------------------------------------------------------ */
  1232. SCIF_PFC_PIN(scif0_data_a, RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18));
  1233. SCIF_PFC_DAT(scif0_data_a, TX0_A, RX0_A);
  1234. SCIF_PFC_PIN(scif0_data_b, RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 2));
  1235. SCIF_PFC_DAT(scif0_data_b, TX0_B, RX0_B);
  1236. SCIF_PFC_PIN(scif0_data_c, RCAR_GP_PIN(4, 0), RCAR_GP_PIN(3, 31));
  1237. SCIF_PFC_DAT(scif0_data_c, TX0_C, RX0_C);
  1238. SCIF_PFC_PIN(scif0_data_d, RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 1));
  1239. SCIF_PFC_DAT(scif0_data_d, TX0_D, RX0_D);
  1240. SCIF_PFC_PIN(scif0_ctrl, RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 21));
  1241. SCIF_PFC_CTR(scif0_ctrl, CTS0, RTS0);
  1242. SCIF_PFC_PIN(scif0_clk, RCAR_GP_PIN(1, 19));
  1243. SCIF_PFC_CLK(scif0_clk, SCK0);
  1244. /* - SCIF1 ------------------------------------------------------------------ */
  1245. SCIF_PFC_PIN(scif1_data_a, RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1));
  1246. SCIF_PFC_DAT(scif1_data_a, TX1_A, RX1_A);
  1247. SCIF_PFC_PIN(scif1_data_b, RCAR_GP_PIN(2, 24), RCAR_GP_PIN(2, 25));
  1248. SCIF_PFC_DAT(scif1_data_b, TX1_B, RX1_B);
  1249. SCIF_PFC_PIN(scif1_data_c, RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21));
  1250. SCIF_PFC_DAT(scif1_data_c, TX1_C, RX1_C);
  1251. SCIF_PFC_PIN(scif1_data_d, RCAR_GP_PIN(1, 30), RCAR_GP_PIN(1, 31));
  1252. SCIF_PFC_DAT(scif1_data_d, TX1_D, RX1_D);
  1253. SCIF_PFC_PIN(scif1_ctrl_a, RCAR_GP_PIN(4, 3), RCAR_GP_PIN(4, 4));
  1254. SCIF_PFC_CTR(scif1_ctrl_a, CTS1_A, RTS1_A);
  1255. SCIF_PFC_PIN(scif1_ctrl_c, RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 19));
  1256. SCIF_PFC_CTR(scif1_ctrl_c, CTS1_C, RTS1_C);
  1257. SCIF_PFC_PIN(scif1_clk_a, RCAR_GP_PIN(4, 2));
  1258. SCIF_PFC_CLK(scif1_clk_a, SCK1_A);
  1259. SCIF_PFC_PIN(scif1_clk_c, RCAR_GP_PIN(3, 20));
  1260. SCIF_PFC_CLK(scif1_clk_c, SCK1_C);
  1261. /* - SCIF2 ------------------------------------------------------------------ */
  1262. SCIF_PFC_PIN(scif2_data_a, RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 27));
  1263. SCIF_PFC_DAT(scif2_data_a, TX2_A, RX2_A);
  1264. SCIF_PFC_PIN(scif2_data_b, RCAR_GP_PIN(0, 29), RCAR_GP_PIN(0, 28));
  1265. SCIF_PFC_DAT(scif2_data_b, TX2_B, RX2_B);
  1266. SCIF_PFC_PIN(scif2_data_c, RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14));
  1267. SCIF_PFC_DAT(scif2_data_c, TX2_C, RX2_C);
  1268. SCIF_PFC_PIN(scif2_data_d, RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16));
  1269. SCIF_PFC_DAT(scif2_data_d, TX2_D, RX2_D);
  1270. SCIF_PFC_PIN(scif2_data_e, RCAR_GP_PIN(0, 3), RCAR_GP_PIN(0, 4));
  1271. SCIF_PFC_DAT(scif2_data_e, TX2_E, RX2_E);
  1272. SCIF_PFC_PIN(scif2_clk_a, RCAR_GP_PIN(3, 9));
  1273. SCIF_PFC_CLK(scif2_clk_a, SCK2_A);
  1274. SCIF_PFC_PIN(scif2_clk_b, PIN_NUMBER(3, 20));
  1275. SCIF_PFC_CLK(scif2_clk_b, SCK2_B);
  1276. SCIF_PFC_PIN(scif2_clk_c, RCAR_GP_PIN(4, 12));
  1277. SCIF_PFC_CLK(scif2_clk_c, SCK2_C);
  1278. /* - SCIF3 ------------------------------------------------------------------ */
  1279. SCIF_PFC_PIN(scif3_data_a, RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 9));
  1280. SCIF_PFC_DAT(scif3_data_a, TX3_A, RX3_A);
  1281. SCIF_PFC_PIN(scif3_data_b, RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 27));
  1282. SCIF_PFC_DAT(scif3_data_b, TX3_B, RX3_B);
  1283. SCIF_PFC_PIN(scif3_data_c, RCAR_GP_PIN(1, 3), RCAR_GP_PIN(0, 31));
  1284. SCIF_PFC_DAT(scif3_data_c, TX3_C, RX3_C);
  1285. SCIF_PFC_PIN(scif3_data_d, RCAR_GP_PIN(3, 30), RCAR_GP_PIN(3, 29));
  1286. SCIF_PFC_DAT(scif3_data_d, TX3_D, RX3_D);
  1287. /* - SCIF4 ------------------------------------------------------------------ */
  1288. SCIF_PFC_PIN(scif4_data_a, RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 4));
  1289. SCIF_PFC_DAT(scif4_data_a, TX4_A, RX4_A);
  1290. SCIF_PFC_PIN(scif4_data_b, RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 25));
  1291. SCIF_PFC_DAT(scif4_data_b, TX4_B, RX4_B);
  1292. SCIF_PFC_PIN(scif4_data_c, RCAR_GP_PIN(3, 0), RCAR_GP_PIN(2, 31));
  1293. SCIF_PFC_DAT(scif4_data_c, TX4_C, RX4_C);
  1294. /* - SCIF5 ------------------------------------------------------------------ */
  1295. SCIF_PFC_PIN(scif5_data_a, RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 18));
  1296. SCIF_PFC_DAT(scif5_data_a, TX5_A, RX5_A);
  1297. SCIF_PFC_PIN(scif5_data_b, RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14));
  1298. SCIF_PFC_DAT(scif5_data_b, TX5_B, RX5_B);
  1299. /* - SDHI macro ------------------------------------------------------------- */
  1300. #define SDHI_PFC_PINS(name, args...) SH_PFC_PINS(name, args)
  1301. #define SDHI_PFC_DAT1(name, d0) SH_PFC_MUX1(name, d0)
  1302. #define SDHI_PFC_DAT4(name, d0, d1, d2, d3) SH_PFC_MUX4(name, d0, d1, d2, d3)
  1303. #define SDHI_PFC_CTRL(name, clk, cmd) SH_PFC_MUX2(name, clk, cmd)
  1304. #define SDHI_PFC_CDPN(name, cd) SH_PFC_MUX1(name, cd)
  1305. #define SDHI_PFC_WPPN(name, wp) SH_PFC_MUX1(name, wp)
  1306. /* - SDHI0 ------------------------------------------------------------------ */
  1307. SDHI_PFC_PINS(sdhi0_cd, RCAR_GP_PIN(3, 17));
  1308. SDHI_PFC_CDPN(sdhi0_cd, SD0_CD);
  1309. SDHI_PFC_PINS(sdhi0_ctrl, RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 12));
  1310. SDHI_PFC_CTRL(sdhi0_ctrl, SD0_CLK, SD0_CMD);
  1311. SDHI_PFC_PINS(sdhi0_data1, RCAR_GP_PIN(3, 13));
  1312. SDHI_PFC_DAT1(sdhi0_data1, SD0_DAT0);
  1313. SDHI_PFC_PINS(sdhi0_data4, RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 14),
  1314. RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 16));
  1315. SDHI_PFC_DAT4(sdhi0_data4, SD0_DAT0, SD0_DAT1,
  1316. SD0_DAT2, SD0_DAT3);
  1317. SDHI_PFC_PINS(sdhi0_wp, RCAR_GP_PIN(3, 18));
  1318. SDHI_PFC_WPPN(sdhi0_wp, SD0_WP);
  1319. /* - SDHI1 ------------------------------------------------------------------ */
  1320. SDHI_PFC_PINS(sdhi1_cd_a, RCAR_GP_PIN(0, 30));
  1321. SDHI_PFC_CDPN(sdhi1_cd_a, SD1_CD_A);
  1322. SDHI_PFC_PINS(sdhi1_cd_b, RCAR_GP_PIN(2, 24));
  1323. SDHI_PFC_CDPN(sdhi1_cd_b, SD1_CD_B);
  1324. SDHI_PFC_PINS(sdhi1_ctrl_a, RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6));
  1325. SDHI_PFC_CTRL(sdhi1_ctrl_a, SD1_CLK_A, SD1_CMD_A);
  1326. SDHI_PFC_PINS(sdhi1_ctrl_b, RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16));
  1327. SDHI_PFC_CTRL(sdhi1_ctrl_b, SD1_CLK_B, SD1_CMD_B);
  1328. SDHI_PFC_PINS(sdhi1_data1_a, RCAR_GP_PIN(1, 7));
  1329. SDHI_PFC_DAT1(sdhi1_data1_a, SD1_DAT0_A);
  1330. SDHI_PFC_PINS(sdhi1_data1_b, RCAR_GP_PIN(1, 18));
  1331. SDHI_PFC_DAT1(sdhi1_data1_b, SD1_DAT0_B);
  1332. SDHI_PFC_PINS(sdhi1_data4_a, RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 8),
  1333. RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6));
  1334. SDHI_PFC_DAT4(sdhi1_data4_a, SD1_DAT0_A, SD1_DAT1_A,
  1335. SD1_DAT2_A, SD1_DAT3_A);
  1336. SDHI_PFC_PINS(sdhi1_data4_b, RCAR_GP_PIN(1, 18), RCAR_GP_PIN(1, 19),
  1337. RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 21));
  1338. SDHI_PFC_DAT4(sdhi1_data4_b, SD1_DAT0_B, SD1_DAT1_B,
  1339. SD1_DAT2_B, SD1_DAT3_B);
  1340. SDHI_PFC_PINS(sdhi1_wp_a, RCAR_GP_PIN(0, 31));
  1341. SDHI_PFC_WPPN(sdhi1_wp_a, SD1_WP_A);
  1342. SDHI_PFC_PINS(sdhi1_wp_b, RCAR_GP_PIN(2, 25));
  1343. SDHI_PFC_WPPN(sdhi1_wp_b, SD1_WP_B);
  1344. /* - SDH2 ------------------------------------------------------------------- */
  1345. SDHI_PFC_PINS(sdhi2_cd_a, RCAR_GP_PIN(4, 23));
  1346. SDHI_PFC_CDPN(sdhi2_cd_a, SD2_CD_A);
  1347. SDHI_PFC_PINS(sdhi2_cd_b, RCAR_GP_PIN(3, 27));
  1348. SDHI_PFC_CDPN(sdhi2_cd_b, SD2_CD_B);
  1349. SDHI_PFC_PINS(sdhi2_ctrl_a, RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18));
  1350. SDHI_PFC_CTRL(sdhi2_ctrl_a, SD2_CLK_A, SD2_CMD_A);
  1351. SDHI_PFC_PINS(sdhi2_ctrl_b, RCAR_GP_PIN(4, 5), RCAR_GP_PIN(4, 6));
  1352. SDHI_PFC_CTRL(sdhi2_ctrl_b, SD2_CLK_B, SD2_CMD_B);
  1353. SDHI_PFC_PINS(sdhi2_data1_a, RCAR_GP_PIN(4, 19));
  1354. SDHI_PFC_DAT1(sdhi2_data1_a, SD2_DAT0_A);
  1355. SDHI_PFC_PINS(sdhi2_data1_b, RCAR_GP_PIN(4, 7));
  1356. SDHI_PFC_DAT1(sdhi2_data1_b, SD2_DAT0_B);
  1357. SDHI_PFC_PINS(sdhi2_data4_a, RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 20),
  1358. RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 22));
  1359. SDHI_PFC_DAT4(sdhi2_data4_a, SD2_DAT0_A, SD2_DAT1_A,
  1360. SD2_DAT2_A, SD2_DAT3_A);
  1361. SDHI_PFC_PINS(sdhi2_data4_b, RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
  1362. RCAR_GP_PIN(3, 25), RCAR_GP_PIN(3, 26));
  1363. SDHI_PFC_DAT4(sdhi2_data4_b, SD2_DAT0_B, SD2_DAT1_B,
  1364. SD2_DAT2_B, SD2_DAT3_B);
  1365. SDHI_PFC_PINS(sdhi2_wp_a, RCAR_GP_PIN(4, 24));
  1366. SDHI_PFC_WPPN(sdhi2_wp_a, SD2_WP_A);
  1367. SDHI_PFC_PINS(sdhi2_wp_b, RCAR_GP_PIN(3, 28));
  1368. SDHI_PFC_WPPN(sdhi2_wp_b, SD2_WP_B);
  1369. /* - USB0 ------------------------------------------------------------------- */
  1370. SH_PFC_PINS(usb0, RCAR_GP_PIN(0, 1));
  1371. SH_PFC_MUX1(usb0, PENC0);
  1372. SH_PFC_PINS(usb0_ovc, RCAR_GP_PIN(0, 3));
  1373. SH_PFC_MUX1(usb0_ovc, USB_OVC0);
  1374. /* - USB1 ------------------------------------------------------------------- */
  1375. SH_PFC_PINS(usb1, RCAR_GP_PIN(0, 2));
  1376. SH_PFC_MUX1(usb1, PENC1);
  1377. SH_PFC_PINS(usb1_ovc, RCAR_GP_PIN(0, 4));
  1378. SH_PFC_MUX1(usb1_ovc, USB_OVC1);
  1379. /* - VIN macros ------------------------------------------------------------- */
  1380. #define VIN_PFC_PINS(name, args...) SH_PFC_PINS(name, args)
  1381. #define VIN_PFC_DAT8(name, d0, d1, d2, d3, d4, d5, d6, d7) \
  1382. SH_PFC_MUX8(name, d0, d1, d2, d3, d4, d5, d6, d7)
  1383. #define VIN_PFC_CLK(name, clk) SH_PFC_MUX1(name, clk)
  1384. #define VIN_PFC_SYNC(name, hsync, vsync) SH_PFC_MUX2(name, hsync, vsync)
  1385. /* - VIN0 ------------------------------------------------------------------- */
  1386. VIN_PFC_PINS(vin0_data8, RCAR_GP_PIN(3, 29), RCAR_GP_PIN(3, 30),
  1387. RCAR_GP_PIN(3, 31), RCAR_GP_PIN(4, 0),
  1388. RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 2),
  1389. RCAR_GP_PIN(4, 3), RCAR_GP_PIN(4, 4));
  1390. VIN_PFC_DAT8(vin0_data8, VI0_DATA0_VI0_B0, VI0_DATA1_VI0_B1,
  1391. VI0_DATA2_VI0_B2, VI0_DATA3_VI0_B3,
  1392. VI0_DATA4_VI0_B4, VI0_DATA5_VI0_B5,
  1393. VI0_DATA6_VI0_G0, VI0_DATA7_VI0_G1);
  1394. VIN_PFC_PINS(vin0_clk, RCAR_GP_PIN(3, 24));
  1395. VIN_PFC_CLK(vin0_clk, VI0_CLK);
  1396. VIN_PFC_PINS(vin0_sync, RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 28));
  1397. VIN_PFC_SYNC(vin0_sync, VI0_HSYNC, VI0_VSYNC);
  1398. /* - VIN1 ------------------------------------------------------------------- */
  1399. VIN_PFC_PINS(vin1_data8, RCAR_GP_PIN(3, 25), RCAR_GP_PIN(3, 26),
  1400. RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 28),
  1401. RCAR_GP_PIN(4, 5), RCAR_GP_PIN(4, 6),
  1402. RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8));
  1403. VIN_PFC_DAT8(vin1_data8, VI1_DATA0, VI1_DATA1,
  1404. VI1_DATA2, VI1_DATA3,
  1405. VI1_DATA4, VI1_DATA5,
  1406. VI1_DATA6, VI1_DATA7);
  1407. VIN_PFC_PINS(vin1_clk, RCAR_GP_PIN(4, 9));
  1408. VIN_PFC_CLK(vin1_clk, VI1_CLK);
  1409. VIN_PFC_PINS(vin1_sync, RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 22));
  1410. VIN_PFC_SYNC(vin1_sync, VI1_HSYNC, VI1_VSYNC);
  1411. static const struct sh_pfc_pin_group pinmux_groups[] = {
  1412. SH_PFC_PIN_GROUP(ether_rmii),
  1413. SH_PFC_PIN_GROUP(ether_link),
  1414. SH_PFC_PIN_GROUP(ether_magic),
  1415. SH_PFC_PIN_GROUP(hscif0_data_a),
  1416. SH_PFC_PIN_GROUP(hscif0_data_b),
  1417. SH_PFC_PIN_GROUP(hscif0_ctrl_a),
  1418. SH_PFC_PIN_GROUP(hscif0_ctrl_b),
  1419. SH_PFC_PIN_GROUP(hscif0_clk),
  1420. SH_PFC_PIN_GROUP(hscif1_data_a),
  1421. SH_PFC_PIN_GROUP(hscif1_data_b),
  1422. SH_PFC_PIN_GROUP(hscif1_ctrl_a),
  1423. SH_PFC_PIN_GROUP(hscif1_ctrl_b),
  1424. SH_PFC_PIN_GROUP(hscif1_clk_a),
  1425. SH_PFC_PIN_GROUP(hscif1_clk_b),
  1426. SH_PFC_PIN_GROUP(hspi0_a),
  1427. SH_PFC_PIN_GROUP(hspi0_b),
  1428. SH_PFC_PIN_GROUP(hspi1_a),
  1429. SH_PFC_PIN_GROUP(hspi1_b),
  1430. SH_PFC_PIN_GROUP(hspi2_a),
  1431. SH_PFC_PIN_GROUP(hspi2_b),
  1432. SH_PFC_PIN_GROUP(i2c1_a),
  1433. SH_PFC_PIN_GROUP(i2c1_b),
  1434. SH_PFC_PIN_GROUP(i2c2_a),
  1435. SH_PFC_PIN_GROUP(i2c2_b),
  1436. SH_PFC_PIN_GROUP(i2c2_c),
  1437. SH_PFC_PIN_GROUP(i2c3_a),
  1438. SH_PFC_PIN_GROUP(i2c3_b),
  1439. SH_PFC_PIN_GROUP(i2c3_c),
  1440. SH_PFC_PIN_GROUP(mmc_ctrl),
  1441. SH_PFC_PIN_GROUP(mmc_data1),
  1442. SH_PFC_PIN_GROUP(mmc_data4),
  1443. SH_PFC_PIN_GROUP(mmc_data8),
  1444. SH_PFC_PIN_GROUP(scif_clk),
  1445. SH_PFC_PIN_GROUP(scif0_data_a),
  1446. SH_PFC_PIN_GROUP(scif0_data_b),
  1447. SH_PFC_PIN_GROUP(scif0_data_c),
  1448. SH_PFC_PIN_GROUP(scif0_data_d),
  1449. SH_PFC_PIN_GROUP(scif0_ctrl),
  1450. SH_PFC_PIN_GROUP(scif0_clk),
  1451. SH_PFC_PIN_GROUP(scif1_data_a),
  1452. SH_PFC_PIN_GROUP(scif1_data_b),
  1453. SH_PFC_PIN_GROUP(scif1_data_c),
  1454. SH_PFC_PIN_GROUP(scif1_data_d),
  1455. SH_PFC_PIN_GROUP(scif1_ctrl_a),
  1456. SH_PFC_PIN_GROUP(scif1_ctrl_c),
  1457. SH_PFC_PIN_GROUP(scif1_clk_a),
  1458. SH_PFC_PIN_GROUP(scif1_clk_c),
  1459. SH_PFC_PIN_GROUP(scif2_data_a),
  1460. SH_PFC_PIN_GROUP(scif2_data_b),
  1461. SH_PFC_PIN_GROUP(scif2_data_c),
  1462. SH_PFC_PIN_GROUP(scif2_data_d),
  1463. SH_PFC_PIN_GROUP(scif2_data_e),
  1464. SH_PFC_PIN_GROUP(scif2_clk_a),
  1465. SH_PFC_PIN_GROUP(scif2_clk_b),
  1466. SH_PFC_PIN_GROUP(scif2_clk_c),
  1467. SH_PFC_PIN_GROUP(scif3_data_a),
  1468. SH_PFC_PIN_GROUP(scif3_data_b),
  1469. SH_PFC_PIN_GROUP(scif3_data_c),
  1470. SH_PFC_PIN_GROUP(scif3_data_d),
  1471. SH_PFC_PIN_GROUP(scif4_data_a),
  1472. SH_PFC_PIN_GROUP(scif4_data_b),
  1473. SH_PFC_PIN_GROUP(scif4_data_c),
  1474. SH_PFC_PIN_GROUP(scif5_data_a),
  1475. SH_PFC_PIN_GROUP(scif5_data_b),
  1476. SH_PFC_PIN_GROUP(sdhi0_cd),
  1477. SH_PFC_PIN_GROUP(sdhi0_ctrl),
  1478. SH_PFC_PIN_GROUP(sdhi0_data1),
  1479. SH_PFC_PIN_GROUP(sdhi0_data4),
  1480. SH_PFC_PIN_GROUP(sdhi0_wp),
  1481. SH_PFC_PIN_GROUP(sdhi1_cd_a),
  1482. SH_PFC_PIN_GROUP(sdhi1_cd_b),
  1483. SH_PFC_PIN_GROUP(sdhi1_ctrl_a),
  1484. SH_PFC_PIN_GROUP(sdhi1_ctrl_b),
  1485. SH_PFC_PIN_GROUP(sdhi1_data1_a),
  1486. SH_PFC_PIN_GROUP(sdhi1_data1_b),
  1487. SH_PFC_PIN_GROUP(sdhi1_data4_a),
  1488. SH_PFC_PIN_GROUP(sdhi1_data4_b),
  1489. SH_PFC_PIN_GROUP(sdhi1_wp_a),
  1490. SH_PFC_PIN_GROUP(sdhi1_wp_b),
  1491. SH_PFC_PIN_GROUP(sdhi2_cd_a),
  1492. SH_PFC_PIN_GROUP(sdhi2_cd_b),
  1493. SH_PFC_PIN_GROUP(sdhi2_ctrl_a),
  1494. SH_PFC_PIN_GROUP(sdhi2_ctrl_b),
  1495. SH_PFC_PIN_GROUP(sdhi2_data1_a),
  1496. SH_PFC_PIN_GROUP(sdhi2_data1_b),
  1497. SH_PFC_PIN_GROUP(sdhi2_data4_a),
  1498. SH_PFC_PIN_GROUP(sdhi2_data4_b),
  1499. SH_PFC_PIN_GROUP(sdhi2_wp_a),
  1500. SH_PFC_PIN_GROUP(sdhi2_wp_b),
  1501. SH_PFC_PIN_GROUP(usb0),
  1502. SH_PFC_PIN_GROUP(usb0_ovc),
  1503. SH_PFC_PIN_GROUP(usb1),
  1504. SH_PFC_PIN_GROUP(usb1_ovc),
  1505. SH_PFC_PIN_GROUP(vin0_data8),
  1506. SH_PFC_PIN_GROUP(vin0_clk),
  1507. SH_PFC_PIN_GROUP(vin0_sync),
  1508. SH_PFC_PIN_GROUP(vin1_data8),
  1509. SH_PFC_PIN_GROUP(vin1_clk),
  1510. SH_PFC_PIN_GROUP(vin1_sync),
  1511. };
  1512. static const char * const ether_groups[] = {
  1513. "ether_rmii",
  1514. "ether_link",
  1515. "ether_magic",
  1516. };
  1517. static const char * const hscif0_groups[] = {
  1518. "hscif0_data_a",
  1519. "hscif0_data_b",
  1520. "hscif0_ctrl_a",
  1521. "hscif0_ctrl_b",
  1522. "hscif0_clk",
  1523. };
  1524. static const char * const hscif1_groups[] = {
  1525. "hscif1_data_a",
  1526. "hscif1_data_b",
  1527. "hscif1_ctrl_a",
  1528. "hscif1_ctrl_b",
  1529. "hscif1_clk_a",
  1530. "hscif1_clk_b",
  1531. };
  1532. static const char * const hspi0_groups[] = {
  1533. "hspi0_a",
  1534. "hspi0_b",
  1535. };
  1536. static const char * const hspi1_groups[] = {
  1537. "hspi1_a",
  1538. "hspi1_b",
  1539. };
  1540. static const char * const hspi2_groups[] = {
  1541. "hspi2_a",
  1542. "hspi2_b",
  1543. };
  1544. static const char * const i2c1_groups[] = {
  1545. "i2c1_a",
  1546. "i2c1_b",
  1547. };
  1548. static const char * const i2c2_groups[] = {
  1549. "i2c2_a",
  1550. "i2c2_b",
  1551. "i2c2_c",
  1552. };
  1553. static const char * const i2c3_groups[] = {
  1554. "i2c3_a",
  1555. "i2c3_b",
  1556. "i2c3_c",
  1557. };
  1558. static const char * const mmc_groups[] = {
  1559. "mmc_ctrl",
  1560. "mmc_data1",
  1561. "mmc_data4",
  1562. "mmc_data8",
  1563. };
  1564. static const char * const scif_clk_groups[] = {
  1565. "scif_clk",
  1566. };
  1567. static const char * const scif0_groups[] = {
  1568. "scif0_data_a",
  1569. "scif0_data_b",
  1570. "scif0_data_c",
  1571. "scif0_data_d",
  1572. "scif0_ctrl",
  1573. "scif0_clk",
  1574. };
  1575. static const char * const scif1_groups[] = {
  1576. "scif1_data_a",
  1577. "scif1_data_b",
  1578. "scif1_data_c",
  1579. "scif1_data_d",
  1580. "scif1_ctrl_a",
  1581. "scif1_ctrl_c",
  1582. "scif1_clk_a",
  1583. "scif1_clk_c",
  1584. };
  1585. static const char * const scif2_groups[] = {
  1586. "scif2_data_a",
  1587. "scif2_data_b",
  1588. "scif2_data_c",
  1589. "scif2_data_d",
  1590. "scif2_data_e",
  1591. "scif2_clk_a",
  1592. "scif2_clk_b",
  1593. "scif2_clk_c",
  1594. };
  1595. static const char * const scif3_groups[] = {
  1596. "scif3_data_a",
  1597. "scif3_data_b",
  1598. "scif3_data_c",
  1599. "scif3_data_d",
  1600. };
  1601. static const char * const scif4_groups[] = {
  1602. "scif4_data_a",
  1603. "scif4_data_b",
  1604. "scif4_data_c",
  1605. };
  1606. static const char * const scif5_groups[] = {
  1607. "scif5_data_a",
  1608. "scif5_data_b",
  1609. };
  1610. static const char * const sdhi0_groups[] = {
  1611. "sdhi0_cd",
  1612. "sdhi0_ctrl",
  1613. "sdhi0_data1",
  1614. "sdhi0_data4",
  1615. "sdhi0_wp",
  1616. };
  1617. static const char * const sdhi1_groups[] = {
  1618. "sdhi1_cd_a",
  1619. "sdhi1_cd_b",
  1620. "sdhi1_ctrl_a",
  1621. "sdhi1_ctrl_b",
  1622. "sdhi1_data1_a",
  1623. "sdhi1_data1_b",
  1624. "sdhi1_data4_a",
  1625. "sdhi1_data4_b",
  1626. "sdhi1_wp_a",
  1627. "sdhi1_wp_b",
  1628. };
  1629. static const char * const sdhi2_groups[] = {
  1630. "sdhi2_cd_a",
  1631. "sdhi2_cd_b",
  1632. "sdhi2_ctrl_a",
  1633. "sdhi2_ctrl_b",
  1634. "sdhi2_data1_a",
  1635. "sdhi2_data1_b",
  1636. "sdhi2_data4_a",
  1637. "sdhi2_data4_b",
  1638. "sdhi2_wp_a",
  1639. "sdhi2_wp_b",
  1640. };
  1641. static const char * const usb0_groups[] = {
  1642. "usb0",
  1643. "usb0_ovc",
  1644. };
  1645. static const char * const usb1_groups[] = {
  1646. "usb1",
  1647. "usb1_ovc",
  1648. };
  1649. static const char * const vin0_groups[] = {
  1650. "vin0_data8",
  1651. "vin0_clk",
  1652. "vin0_sync",
  1653. };
  1654. static const char * const vin1_groups[] = {
  1655. "vin1_data8",
  1656. "vin1_clk",
  1657. "vin1_sync",
  1658. };
  1659. static const struct sh_pfc_function pinmux_functions[] = {
  1660. SH_PFC_FUNCTION(ether),
  1661. SH_PFC_FUNCTION(hscif0),
  1662. SH_PFC_FUNCTION(hscif1),
  1663. SH_PFC_FUNCTION(hspi0),
  1664. SH_PFC_FUNCTION(hspi1),
  1665. SH_PFC_FUNCTION(hspi2),
  1666. SH_PFC_FUNCTION(i2c1),
  1667. SH_PFC_FUNCTION(i2c2),
  1668. SH_PFC_FUNCTION(i2c3),
  1669. SH_PFC_FUNCTION(mmc),
  1670. SH_PFC_FUNCTION(scif_clk),
  1671. SH_PFC_FUNCTION(scif0),
  1672. SH_PFC_FUNCTION(scif1),
  1673. SH_PFC_FUNCTION(scif2),
  1674. SH_PFC_FUNCTION(scif3),
  1675. SH_PFC_FUNCTION(scif4),
  1676. SH_PFC_FUNCTION(scif5),
  1677. SH_PFC_FUNCTION(sdhi0),
  1678. SH_PFC_FUNCTION(sdhi1),
  1679. SH_PFC_FUNCTION(sdhi2),
  1680. SH_PFC_FUNCTION(usb0),
  1681. SH_PFC_FUNCTION(usb1),
  1682. SH_PFC_FUNCTION(vin0),
  1683. SH_PFC_FUNCTION(vin1),
  1684. };
  1685. static struct pinmux_cfg_reg pinmux_config_regs[] = {
  1686. { PINMUX_CFG_REG("GPSR0", 0xfffc0004, 32, 1) {
  1687. GP_0_31_FN, FN_IP1_14_11,
  1688. GP_0_30_FN, FN_IP1_10_8,
  1689. GP_0_29_FN, FN_IP1_7_5,
  1690. GP_0_28_FN, FN_IP1_4_2,
  1691. GP_0_27_FN, FN_IP1_1,
  1692. GP_0_26_FN, FN_IP1_0,
  1693. GP_0_25_FN, FN_IP0_30,
  1694. GP_0_24_FN, FN_IP0_29,
  1695. GP_0_23_FN, FN_IP0_28,
  1696. GP_0_22_FN, FN_IP0_27,
  1697. GP_0_21_FN, FN_IP0_26,
  1698. GP_0_20_FN, FN_IP0_25,
  1699. GP_0_19_FN, FN_IP0_24,
  1700. GP_0_18_FN, FN_IP0_23,
  1701. GP_0_17_FN, FN_IP0_22,
  1702. GP_0_16_FN, FN_IP0_21,
  1703. GP_0_15_FN, FN_IP0_20,
  1704. GP_0_14_FN, FN_IP0_19,
  1705. GP_0_13_FN, FN_IP0_18,
  1706. GP_0_12_FN, FN_IP0_17,
  1707. GP_0_11_FN, FN_IP0_16,
  1708. GP_0_10_FN, FN_IP0_15,
  1709. GP_0_9_FN, FN_A3,
  1710. GP_0_8_FN, FN_A2,
  1711. GP_0_7_FN, FN_A1,
  1712. GP_0_6_FN, FN_IP0_14_12,
  1713. GP_0_5_FN, FN_IP0_11_8,
  1714. GP_0_4_FN, FN_IP0_7_5,
  1715. GP_0_3_FN, FN_IP0_4_2,
  1716. GP_0_2_FN, FN_PENC1,
  1717. GP_0_1_FN, FN_PENC0,
  1718. GP_0_0_FN, FN_IP0_1_0 }
  1719. },
  1720. { PINMUX_CFG_REG("GPSR1", 0xfffc0008, 32, 1) {
  1721. GP_1_31_FN, FN_IP4_6_4,
  1722. GP_1_30_FN, FN_IP4_3_1,
  1723. GP_1_29_FN, FN_IP4_0,
  1724. GP_1_28_FN, FN_IP3_31,
  1725. GP_1_27_FN, FN_IP3_30,
  1726. GP_1_26_FN, FN_IP3_29,
  1727. GP_1_25_FN, FN_IP3_28,
  1728. GP_1_24_FN, FN_IP3_27,
  1729. GP_1_23_FN, FN_IP3_26_24,
  1730. GP_1_22_FN, FN_IP3_23_21,
  1731. GP_1_21_FN, FN_IP3_20_19,
  1732. GP_1_20_FN, FN_IP3_18_16,
  1733. GP_1_19_FN, FN_IP3_15_13,
  1734. GP_1_18_FN, FN_IP3_12_10,
  1735. GP_1_17_FN, FN_IP3_9_8,
  1736. GP_1_16_FN, FN_IP3_7_5,
  1737. GP_1_15_FN, FN_IP3_4_2,
  1738. GP_1_14_FN, FN_IP3_1_0,
  1739. GP_1_13_FN, FN_IP2_31,
  1740. GP_1_12_FN, FN_IP2_30,
  1741. GP_1_11_FN, FN_IP2_17,
  1742. GP_1_10_FN, FN_IP2_16_14,
  1743. GP_1_9_FN, FN_IP2_13_12,
  1744. GP_1_8_FN, FN_IP2_11_9,
  1745. GP_1_7_FN, FN_IP2_8_6,
  1746. GP_1_6_FN, FN_IP2_5_3,
  1747. GP_1_5_FN, FN_IP2_2_0,
  1748. GP_1_4_FN, FN_IP1_29_28,
  1749. GP_1_3_FN, FN_IP1_27_25,
  1750. GP_1_2_FN, FN_IP1_24,
  1751. GP_1_1_FN, FN_WE0,
  1752. GP_1_0_FN, FN_IP1_23_21 }
  1753. },
  1754. { PINMUX_CFG_REG("GPSR2", 0xfffc000c, 32, 1) {
  1755. GP_2_31_FN, FN_IP6_7,
  1756. GP_2_30_FN, FN_IP6_6_5,
  1757. GP_2_29_FN, FN_IP6_4_2,
  1758. GP_2_28_FN, FN_IP6_1_0,
  1759. GP_2_27_FN, FN_IP5_30_29,
  1760. GP_2_26_FN, FN_IP5_28_26,
  1761. GP_2_25_FN, FN_IP5_25_23,
  1762. GP_2_24_FN, FN_IP5_22_21,
  1763. GP_2_23_FN, FN_AUDIO_CLKB,
  1764. GP_2_22_FN, FN_AUDIO_CLKA,
  1765. GP_2_21_FN, FN_IP5_20_18,
  1766. GP_2_20_FN, FN_IP5_17_15,
  1767. GP_2_19_FN, FN_IP5_14_13,
  1768. GP_2_18_FN, FN_IP5_12,
  1769. GP_2_17_FN, FN_IP5_11_10,
  1770. GP_2_16_FN, FN_IP5_9_8,
  1771. GP_2_15_FN, FN_IP5_7,
  1772. GP_2_14_FN, FN_IP5_6,
  1773. GP_2_13_FN, FN_IP5_5_4,
  1774. GP_2_12_FN, FN_IP5_3_2,
  1775. GP_2_11_FN, FN_IP5_1_0,
  1776. GP_2_10_FN, FN_IP4_30_29,
  1777. GP_2_9_FN, FN_IP4_28_27,
  1778. GP_2_8_FN, FN_IP4_26_25,
  1779. GP_2_7_FN, FN_IP4_24_21,
  1780. GP_2_6_FN, FN_IP4_20_17,
  1781. GP_2_5_FN, FN_IP4_16_15,
  1782. GP_2_4_FN, FN_IP4_14_13,
  1783. GP_2_3_FN, FN_IP4_12_11,
  1784. GP_2_2_FN, FN_IP4_10_9,
  1785. GP_2_1_FN, FN_IP4_8,
  1786. GP_2_0_FN, FN_IP4_7 }
  1787. },
  1788. { PINMUX_CFG_REG("GPSR3", 0xfffc0010, 32, 1) {
  1789. GP_3_31_FN, FN_IP8_10_9,
  1790. GP_3_30_FN, FN_IP8_8_6,
  1791. GP_3_29_FN, FN_IP8_5_3,
  1792. GP_3_28_FN, FN_IP8_2_0,
  1793. GP_3_27_FN, FN_IP7_31_29,
  1794. GP_3_26_FN, FN_IP7_28_25,
  1795. GP_3_25_FN, FN_IP7_24_22,
  1796. GP_3_24_FN, FN_IP7_21,
  1797. GP_3_23_FN, FN_IP7_20_18,
  1798. GP_3_22_FN, FN_IP7_17_15,
  1799. GP_3_21_FN, FN_IP7_14_12,
  1800. GP_3_20_FN, FN_IP7_11_9,
  1801. GP_3_19_FN, FN_IP7_8_6,
  1802. GP_3_18_FN, FN_IP7_5_4,
  1803. GP_3_17_FN, FN_IP7_3_2,
  1804. GP_3_16_FN, FN_IP7_1_0,
  1805. GP_3_15_FN, FN_IP6_31_30,
  1806. GP_3_14_FN, FN_IP6_29_28,
  1807. GP_3_13_FN, FN_IP6_27_26,
  1808. GP_3_12_FN, FN_IP6_25_24,
  1809. GP_3_11_FN, FN_IP6_23_22,
  1810. GP_3_10_FN, FN_IP6_21,
  1811. GP_3_9_FN, FN_IP6_20_19,
  1812. GP_3_8_FN, FN_IP6_18_17,
  1813. GP_3_7_FN, FN_IP6_16,
  1814. GP_3_6_FN, FN_IP6_15_14,
  1815. GP_3_5_FN, FN_IP6_13,
  1816. GP_3_4_FN, FN_IP6_12_11,
  1817. GP_3_3_FN, FN_IP6_10,
  1818. GP_3_2_FN, FN_SSI_SCK34,
  1819. GP_3_1_FN, FN_IP6_9,
  1820. GP_3_0_FN, FN_IP6_8 }
  1821. },
  1822. { PINMUX_CFG_REG("GPSR4", 0xfffc0014, 32, 1) {
  1823. 0, 0,
  1824. 0, 0,
  1825. 0, 0,
  1826. 0, 0,
  1827. 0, 0,
  1828. GP_4_26_FN, FN_AVS2,
  1829. GP_4_25_FN, FN_AVS1,
  1830. GP_4_24_FN, FN_IP10_24_22,
  1831. GP_4_23_FN, FN_IP10_21_19,
  1832. GP_4_22_FN, FN_IP10_18_16,
  1833. GP_4_21_FN, FN_IP10_15_13,
  1834. GP_4_20_FN, FN_IP10_12_9,
  1835. GP_4_19_FN, FN_IP10_8_6,
  1836. GP_4_18_FN, FN_IP10_5_3,
  1837. GP_4_17_FN, FN_IP10_2_0,
  1838. GP_4_16_FN, FN_IP9_29_27,
  1839. GP_4_15_FN, FN_IP9_26_24,
  1840. GP_4_14_FN, FN_IP9_23_21,
  1841. GP_4_13_FN, FN_IP9_20_18,
  1842. GP_4_12_FN, FN_IP9_17_15,
  1843. GP_4_11_FN, FN_IP9_14_12,
  1844. GP_4_10_FN, FN_IP9_11_9,
  1845. GP_4_9_FN, FN_IP9_8_6,
  1846. GP_4_8_FN, FN_IP9_5_3,
  1847. GP_4_7_FN, FN_IP9_2_0,
  1848. GP_4_6_FN, FN_IP8_29_27,
  1849. GP_4_5_FN, FN_IP8_26_24,
  1850. GP_4_4_FN, FN_IP8_23_22,
  1851. GP_4_3_FN, FN_IP8_21_19,
  1852. GP_4_2_FN, FN_IP8_18_16,
  1853. GP_4_1_FN, FN_IP8_15_14,
  1854. GP_4_0_FN, FN_IP8_13_11 }
  1855. },
  1856. { PINMUX_CFG_REG_VAR("IPSR0", 0xfffc0020, 32,
  1857. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  1858. 1, 1, 1, 1, 1, 1, 3, 4, 3, 3, 2) {
  1859. /* IP0_31 [1] */
  1860. 0, 0,
  1861. /* IP0_30 [1] */
  1862. FN_A19, 0,
  1863. /* IP0_29 [1] */
  1864. FN_A18, 0,
  1865. /* IP0_28 [1] */
  1866. FN_A17, 0,
  1867. /* IP0_27 [1] */
  1868. FN_A16, 0,
  1869. /* IP0_26 [1] */
  1870. FN_A15, 0,
  1871. /* IP0_25 [1] */
  1872. FN_A14, 0,
  1873. /* IP0_24 [1] */
  1874. FN_A13, 0,
  1875. /* IP0_23 [1] */
  1876. FN_A12, 0,
  1877. /* IP0_22 [1] */
  1878. FN_A11, 0,
  1879. /* IP0_21 [1] */
  1880. FN_A10, 0,
  1881. /* IP0_20 [1] */
  1882. FN_A9, 0,
  1883. /* IP0_19 [1] */
  1884. FN_A8, 0,
  1885. /* IP0_18 [1] */
  1886. FN_A7, 0,
  1887. /* IP0_17 [1] */
  1888. FN_A6, 0,
  1889. /* IP0_16 [1] */
  1890. FN_A5, 0,
  1891. /* IP0_15 [1] */
  1892. FN_A4, 0,
  1893. /* IP0_14_12 [3] */
  1894. FN_SD1_DAT3_A, FN_MMC_D3, 0, FN_A0,
  1895. FN_ATAG0_A, 0, FN_REMOCON_B, 0,
  1896. /* IP0_11_8 [4] */
  1897. FN_SD1_DAT2_A, FN_MMC_D2, 0, FN_BS,
  1898. FN_ATADIR0_A, 0, FN_SDSELF_B, 0,
  1899. FN_PWM4_B, 0, 0, 0,
  1900. 0, 0, 0, 0,
  1901. /* IP0_7_5 [3] */
  1902. FN_AUDATA1, FN_ARM_TRACEDATA_1, FN_GPSIN_C, FN_USB_OVC1,
  1903. FN_RX2_E, FN_SCL2_B, 0, 0,
  1904. /* IP0_4_2 [3] */
  1905. FN_AUDATA0, FN_ARM_TRACEDATA_0, FN_GPSCLK_C, FN_USB_OVC0,
  1906. FN_TX2_E, FN_SDA2_B, 0, 0,
  1907. /* IP0_1_0 [2] */
  1908. FN_PRESETOUT, 0, FN_PWM1, 0,
  1909. }
  1910. },
  1911. { PINMUX_CFG_REG_VAR("IPSR1", 0xfffc0024, 32,
  1912. 1, 1, 2, 3, 1, 3, 3, 1, 2, 4, 3, 3, 3, 1, 1) {
  1913. /* IP1_31 [1] */
  1914. 0, 0,
  1915. /* IP1_30 [1] */
  1916. 0, 0,
  1917. /* IP1_29_28 [2] */
  1918. FN_EX_CS1, FN_MMC_D4, 0, 0,
  1919. /* IP1_27_25 [3] */
  1920. FN_SSI_WS1_B, FN_EX_CS0, FN_SCL2_A, FN_TX3_C,
  1921. FN_TS_SCK0_A, 0, 0, 0,
  1922. /* IP1_24 [1] */
  1923. FN_WE1, FN_ATAWR0_B,
  1924. /* IP1_23_21 [3] */
  1925. FN_MMC_D5, FN_ATADIR0_B, 0, FN_RD_WR,
  1926. 0, 0, 0, 0,
  1927. /* IP1_20_18 [3] */
  1928. FN_SSI_SCK1_B, FN_ATAG0_B, FN_CS1_A26, FN_SDA2_A,
  1929. FN_SCK2_B, 0, 0, 0,
  1930. /* IP1_17 [1] */
  1931. FN_CS0, FN_HSPI_RX1_B,
  1932. /* IP1_16_15 [2] */
  1933. FN_CLKOUT, FN_HSPI_TX1_B, FN_PWM0_B, 0,
  1934. /* IP1_14_11 [4] */
  1935. FN_SD1_WP_A, FN_MMC_D7, 0, FN_A25,
  1936. FN_DACK1_A, 0, FN_HCTS0_B, FN_RX3_C,
  1937. FN_TS_SDAT0_A, 0, 0, 0,
  1938. 0, 0, 0, 0,
  1939. /* IP1_10_8 [3] */
  1940. FN_SD1_CLK_B, FN_MMC_D6, 0, FN_A24,
  1941. FN_DREQ1_A, 0, FN_HRX0_B, FN_TS_SPSYNC0_A,
  1942. /* IP1_7_5 [3] */
  1943. FN_A23, FN_HTX0_B, FN_TX2_B, FN_DACK2_A,
  1944. FN_TS_SDEN0_A, 0, 0, 0,
  1945. /* IP1_4_2 [3] */
  1946. FN_A22, FN_HRTS0_B, FN_RX2_B, FN_DREQ2_A,
  1947. 0, 0, 0, 0,
  1948. /* IP1_1 [1] */
  1949. FN_A21, FN_HSPI_CLK1_B,
  1950. /* IP1_0 [1] */
  1951. FN_A20, FN_HSPI_CS1_B,
  1952. }
  1953. },
  1954. { PINMUX_CFG_REG_VAR("IPSR2", 0xfffc0028, 32,
  1955. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  1956. 1, 1, 1, 1, 3, 2, 3, 3, 3, 3) {
  1957. /* IP2_31 [1] */
  1958. FN_MLB_CLK, FN_IRQ1_A,
  1959. /* IP2_30 [1] */
  1960. FN_RD_WR_B, FN_IRQ0,
  1961. /* IP2_29 [1] */
  1962. FN_D11, 0,
  1963. /* IP2_28 [1] */
  1964. FN_D10, 0,
  1965. /* IP2_27 [1] */
  1966. FN_D9, 0,
  1967. /* IP2_26 [1] */
  1968. FN_D8, 0,
  1969. /* IP2_25 [1] */
  1970. FN_D7, 0,
  1971. /* IP2_24 [1] */
  1972. FN_D6, 0,
  1973. /* IP2_23 [1] */
  1974. FN_D5, 0,
  1975. /* IP2_22 [1] */
  1976. FN_D4, 0,
  1977. /* IP2_21 [1] */
  1978. FN_D3, 0,
  1979. /* IP2_20 [1] */
  1980. FN_D2, 0,
  1981. /* IP2_19 [1] */
  1982. FN_D1, 0,
  1983. /* IP2_18 [1] */
  1984. FN_D0, 0,
  1985. /* IP2_17 [1] */
  1986. FN_EX_WAIT0, FN_PWM0_C,
  1987. /* IP2_16_14 [3] */
  1988. FN_DACK0, 0, 0, FN_TX3_A,
  1989. FN_DRACK0, 0, 0, 0,
  1990. /* IP2_13_12 [2] */
  1991. FN_DREQ0_A, 0, 0, FN_RX3_A,
  1992. /* IP2_11_9 [3] */
  1993. FN_SD1_DAT1_A, FN_MMC_D1, 0, FN_ATAWR0_A,
  1994. FN_EX_CS5, FN_EX_WAIT2_A, 0, 0,
  1995. /* IP2_8_6 [3] */
  1996. FN_SD1_DAT0_A, FN_MMC_D0, 0, FN_ATARD0,
  1997. FN_EX_CS4, FN_EX_WAIT1_A, 0, 0,
  1998. /* IP2_5_3 [3] */
  1999. FN_SD1_CMD_A, FN_MMC_CMD, 0, FN_ATACS10,
  2000. FN_EX_CS3, 0, 0, 0,
  2001. /* IP2_2_0 [3] */
  2002. FN_SD1_CLK_A, FN_MMC_CLK, 0, FN_ATACS00,
  2003. FN_EX_CS2, 0, 0, 0,
  2004. }
  2005. },
  2006. { PINMUX_CFG_REG_VAR("IPSR3", 0xfffc002c, 32,
  2007. 1, 1, 1, 1, 1, 3, 3, 2,
  2008. 3, 3, 3, 2, 3, 3, 2) {
  2009. /* IP3_31 [1] */
  2010. FN_DU0_DR6, FN_LCDOUT6,
  2011. /* IP3_30 [1] */
  2012. FN_DU0_DR5, FN_LCDOUT5,
  2013. /* IP3_29 [1] */
  2014. FN_DU0_DR4, FN_LCDOUT4,
  2015. /* IP3_28 [1] */
  2016. FN_DU0_DR3, FN_LCDOUT3,
  2017. /* IP3_27 [1] */
  2018. FN_DU0_DR2, FN_LCDOUT2,
  2019. /* IP3_26_24 [3] */
  2020. FN_SSI_WS4, FN_DU0_DR1, FN_LCDOUT1, FN_AUDATA3,
  2021. FN_ARM_TRACEDATA_3, FN_SCL3_C, FN_ADICHS2, FN_TS_SPSYNC0_B,
  2022. /* IP3_23_21 [3] */
  2023. FN_SSI_SCK4, FN_DU0_DR0, FN_LCDOUT0, FN_AUDATA2,
  2024. FN_ARM_TRACEDATA_2, FN_SDA3_C, FN_ADICHS1, FN_TS_SDEN0_B,
  2025. /* IP3_20_19 [2] */
  2026. FN_SD1_DAT3_B, FN_HRTS0_A, FN_RTS0, 0,
  2027. /* IP3_18_16 [3] */
  2028. FN_SD1_DAT2_B, FN_HCTS0_A, FN_CTS0, 0,
  2029. 0, 0, 0, 0,
  2030. /* IP3_15_13 [3] */
  2031. FN_SD1_DAT1_B, FN_HSCK0, FN_SCK0, FN_SCL3_B,
  2032. 0, 0, 0, 0,
  2033. /* IP3_12_10 [3] */
  2034. FN_SD1_DAT0_B, FN_HRX0_A, FN_RX0_A, 0,
  2035. 0, 0, 0, 0,
  2036. /* IP3_9_8 [2] */
  2037. FN_SD1_CLK_B, FN_HTX0_A, FN_TX0_A, 0,
  2038. /* IP3_7_5 [3] */
  2039. FN_SD1_CMD_B, FN_SCIF_CLK, FN_AUDIO_CLKOUT_B, FN_CAN_CLK_B,
  2040. FN_SDA3_B, 0, 0, 0,
  2041. /* IP3_4_2 [3] */
  2042. FN_MLB_DAT, FN_TX5_B, FN_SCL3_A, FN_IRQ3_A,
  2043. FN_SDSELF_B, 0, 0, 0,
  2044. /* IP3_1_0 [2] */
  2045. FN_MLB_SIG, FN_RX5_B, FN_SDA3_A, FN_IRQ2_A,
  2046. }
  2047. },
  2048. { PINMUX_CFG_REG_VAR("IPSR4", 0xfffc0030, 32,
  2049. 1, 2, 2, 2, 4, 4, 2, 2, 2, 2, 1, 1, 3, 3, 1) {
  2050. /* IP4_31 [1] */
  2051. 0, 0,
  2052. /* IP4_30_29 [2] */
  2053. FN_VI0_R4_B, FN_DU0_DB4, FN_LCDOUT20, 0,
  2054. /* IP4_28_27 [2] */
  2055. FN_VI0_R3_B, FN_DU0_DB3, FN_LCDOUT19, 0,
  2056. /* IP4_26_25 [2] */
  2057. FN_VI0_R2_B, FN_DU0_DB2, FN_LCDOUT18, 0,
  2058. /* IP4_24_21 [4] */
  2059. FN_AUDIO_CLKC, FN_VI0_R1_B, FN_DU0_DB1, FN_LCDOUT17,
  2060. FN_AUDATA7, FN_ARM_TRACEDATA_7, FN_GPSIN_A, 0,
  2061. FN_ADICS_SAMP, FN_TS_SCK0_B, 0, 0,
  2062. 0, 0, 0, 0,
  2063. /* IP4_20_17 [4] */
  2064. FN_SSI_SCK2_B, FN_VI0_R0_B, FN_DU0_DB0, FN_LCDOUT16,
  2065. FN_AUDATA6, FN_ARM_TRACEDATA_6, FN_GPSCLK_A, FN_PWM0_A,
  2066. FN_ADICLK, FN_TS_SDAT0_B, 0, 0,
  2067. 0, 0, 0, 0,
  2068. /* IP4_16_15 [2] */
  2069. FN_DU0_DG7, FN_LCDOUT15, FN_TX4_A, 0,
  2070. /* IP4_14_13 [2] */
  2071. FN_DU0_DG6, FN_LCDOUT14, FN_RX4_A, 0,
  2072. /* IP4_12_11 [2] */
  2073. FN_DU0_DG5, FN_LCDOUT13, FN_TX0_B, 0,
  2074. /* IP4_10_9 [2] */
  2075. FN_DU0_DG4, FN_LCDOUT12, FN_RX0_B, 0,
  2076. /* IP4_8 [1] */
  2077. FN_DU0_DG3, FN_LCDOUT11,
  2078. /* IP4_7 [1] */
  2079. FN_DU0_DG2, FN_LCDOUT10,
  2080. /* IP4_6_4 [3] */
  2081. FN_DU0_DG1, FN_LCDOUT9, FN_AUDATA5, FN_ARM_TRACEDATA_5,
  2082. FN_RX1_D, FN_CAN0_RX_A, FN_ADIDATA, 0,
  2083. /* IP4_3_1 [3] */
  2084. FN_DU0_DG0, FN_LCDOUT8, FN_AUDATA4, FN_ARM_TRACEDATA_4,
  2085. FN_TX1_D, FN_CAN0_TX_A, FN_ADICHS0, 0,
  2086. /* IP4_0 [1] */
  2087. FN_DU0_DR7, FN_LCDOUT7,
  2088. }
  2089. },
  2090. { PINMUX_CFG_REG_VAR("IPSR5", 0xfffc0034, 32,
  2091. 1, 2, 3, 3, 2, 3, 3, 2, 1, 2, 2, 1, 1, 2, 2, 2) {
  2092. /* IP5_31 [1] */
  2093. 0, 0,
  2094. /* IP5_30_29 [2] */
  2095. FN_SSI_SDATA7, FN_HSPI_TX0_B, FN_RX2_A, FN_CAN0_RX_B,
  2096. /* IP5_28_26 [3] */
  2097. FN_SSI_SDATA8, FN_SSI_SCK2_A, FN_HSPI_CS0_B, FN_TX2_A,
  2098. FN_CAN0_TX_B, 0, 0, 0,
  2099. /* IP5_25_23 [3] */
  2100. FN_SD1_WP_B, FN_SSI_WS78, FN_HSPI_CLK0_B, FN_RX1_B,
  2101. FN_CAN_CLK_D, 0, 0, 0,
  2102. /* IP5_22_21 [2] */
  2103. FN_SD1_CD_B, FN_SSI_SCK78, FN_HSPI_RX0_B, FN_TX1_B,
  2104. /* IP5_20_18 [3] */
  2105. FN_SSI_WS1_A, FN_DU0_CDE, FN_QPOLB, FN_AUDSYNC,
  2106. FN_ARM_TRACECTL, FN_FMIN_D, 0, 0,
  2107. /* IP5_17_15 [3] */
  2108. FN_SSI_SCK1_A, FN_DU0_DISP, FN_QPOLA, FN_AUDCK,
  2109. FN_ARM_TRACECLK, FN_BPFCLK_D, 0, 0,
  2110. /* IP5_14_13 [2] */
  2111. FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_QCPV_QDE,
  2112. FN_FMCLK_D, 0,
  2113. /* IP5_12 [1] */
  2114. FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE,
  2115. /* IP5_11_10 [2] */
  2116. FN_SSI_WS2_B, FN_DU0_EXHSYNC_DU0_HSYNC,
  2117. FN_QSTH_QHS, 0,
  2118. /* IP5_9_8 [2] */
  2119. FN_DU0_DOTCLKO_UT1, FN_QSTVB_QVE,
  2120. FN_AUDIO_CLKOUT_A, FN_REMOCON_C,
  2121. /* IP5_7 [1] */
  2122. FN_DU0_DOTCLKO_UT0, FN_QCLK,
  2123. /* IP5_6 [1] */
  2124. FN_DU0_DOTCLKIN, FN_QSTVA_QVS,
  2125. /* IP5_5_4 [2] */
  2126. FN_VI1_DATA11_B, FN_DU0_DB7, FN_LCDOUT23, 0,
  2127. /* IP5_3_2 [2] */
  2128. FN_VI1_DATA10_B, FN_DU0_DB6, FN_LCDOUT22, 0,
  2129. /* IP5_1_0 [2] */
  2130. FN_VI0_R5_B, FN_DU0_DB5, FN_LCDOUT21, 0,
  2131. }
  2132. },
  2133. { PINMUX_CFG_REG_VAR("IPSR6", 0xfffc0038, 32,
  2134. 2, 2, 2, 2, 2, 1, 2, 2, 1, 2,
  2135. 1, 2, 1, 1, 1, 1, 2, 3, 2) {
  2136. /* IP6_31_30 [2] */
  2137. FN_SD0_DAT2, 0, FN_SUB_TDI, 0,
  2138. /* IP6_29_28 [2] */
  2139. FN_SD0_DAT1, 0, FN_SUB_TCK, 0,
  2140. /* IP6_27_26 [2] */
  2141. FN_SD0_DAT0, 0, FN_SUB_TMS, 0,
  2142. /* IP6_25_24 [2] */
  2143. FN_SD0_CMD, 0, FN_SUB_TRST, 0,
  2144. /* IP6_23_22 [2] */
  2145. FN_SD0_CLK, 0, FN_SUB_TDO, 0,
  2146. /* IP6_21 [1] */
  2147. FN_SSI_SDATA0, FN_ARM_TRACEDATA_15,
  2148. /* IP6_20_19 [2] */
  2149. FN_SSI_SDATA1, FN_ARM_TRACEDATA_14,
  2150. FN_SCL1_A, FN_SCK2_A,
  2151. /* IP6_18_17 [2] */
  2152. FN_SSI_SDATA2, FN_HSPI_CS2_A,
  2153. FN_ARM_TRACEDATA_13, FN_SDA1_A,
  2154. /* IP6_16 [1] */
  2155. FN_SSI_WS012, FN_ARM_TRACEDATA_12,
  2156. /* IP6_15_14 [2] */
  2157. FN_SSI_SCK012, FN_ARM_TRACEDATA_11,
  2158. FN_TX0_D, 0,
  2159. /* IP6_13 [1] */
  2160. FN_SSI_SDATA3, FN_ARM_TRACEDATA_10,
  2161. /* IP6_12_11 [2] */
  2162. FN_SSI_SDATA4, FN_SSI_WS2_A,
  2163. FN_ARM_TRACEDATA_9, 0,
  2164. /* IP6_10 [1] */
  2165. FN_SSI_WS34, FN_ARM_TRACEDATA_8,
  2166. /* IP6_9 [1] */
  2167. FN_SSI_SDATA5, FN_RX0_D,
  2168. /* IP6_8 [1] */
  2169. FN_SSI_WS5, FN_TX4_C,
  2170. /* IP6_7 [1] */
  2171. FN_SSI_SCK5, FN_RX4_C,
  2172. /* IP6_6_5 [2] */
  2173. FN_SSI_SDATA6, FN_HSPI_TX2_A,
  2174. FN_FMIN_B, 0,
  2175. /* IP6_4_2 [3] */
  2176. FN_SSI_WS6, FN_HSPI_CLK2_A,
  2177. FN_BPFCLK_B, FN_CAN1_RX_B,
  2178. 0, 0, 0, 0,
  2179. /* IP6_1_0 [2] */
  2180. FN_SSI_SCK6, FN_HSPI_RX2_A,
  2181. FN_FMCLK_B, FN_CAN1_TX_B,
  2182. }
  2183. },
  2184. { PINMUX_CFG_REG_VAR("IPSR7", 0xfffc003c, 32,
  2185. 3, 4, 3, 1, 3, 3, 3, 3, 3, 2, 2, 2) {
  2186. /* IP7_31_29 [3] */
  2187. FN_VI0_HSYNC, FN_SD2_CD_B, FN_VI1_DATA2, FN_DU1_DR2,
  2188. 0, FN_HSPI_CS1_A, FN_RX3_B, 0,
  2189. /* IP7_28_25 [4] */
  2190. FN_VI0_FIELD, FN_SD2_DAT3_B, FN_VI0_R3_C, FN_VI1_DATA1,
  2191. FN_DU1_DG7, 0, FN_HSPI_CLK1_A, FN_TX4_B,
  2192. 0, 0, 0, 0,
  2193. 0, 0, 0, 0,
  2194. /* IP7_24_22 [3] */
  2195. FN_VI0_CLKENB, FN_SD2_DAT2_B, FN_VI1_DATA0, FN_DU1_DG6,
  2196. 0, FN_HSPI_RX1_A, FN_RX4_B, 0,
  2197. /* IP7_21 [1] */
  2198. FN_VI0_CLK, FN_CAN_CLK_A,
  2199. /* IP7_20_18 [3] */
  2200. FN_TCLK0, FN_HSCK1_A, FN_FMIN_A, 0,
  2201. FN_IRQ2_C, FN_CTS1_C, FN_SPEEDIN, 0,
  2202. /* IP7_17_15 [3] */
  2203. FN_VI1_VSYNC, FN_HSPI_TX0, FN_HCTS1_A, FN_BPFCLK_A,
  2204. 0, FN_TX1_C, 0, 0,
  2205. /* IP7_14_12 [3] */
  2206. FN_VI1_HSYNC, FN_HSPI_RX0_A, FN_HRTS1_A, FN_FMCLK_A,
  2207. 0, FN_RX1_C, 0, 0,
  2208. /* IP7_11_9 [3] */
  2209. FN_VI1_FIELD, FN_HSPI_CS0_A, FN_HRX1_A, 0,
  2210. FN_SCK1_C, 0, 0, 0,
  2211. /* IP7_8_6 [3] */
  2212. FN_VI1_CLKENB, FN_HSPI_CLK0_A, FN_HTX1_A, 0,
  2213. FN_RTS1_C, 0, 0, 0,
  2214. /* IP7_5_4 [2] */
  2215. FN_SD0_WP, 0, FN_RX5_A, 0,
  2216. /* IP7_3_2 [2] */
  2217. FN_SD0_CD, 0, FN_TX5_A, 0,
  2218. /* IP7_1_0 [2] */
  2219. FN_SD0_DAT3, 0, FN_IRQ1_B, 0,
  2220. }
  2221. },
  2222. { PINMUX_CFG_REG_VAR("IPSR8", 0xfffc0040, 32,
  2223. 1, 1, 3, 3, 2, 3, 3, 2, 3, 2, 3, 3, 3) {
  2224. /* IP8_31 [1] */
  2225. 0, 0,
  2226. /* IP8_30 [1] */
  2227. 0, 0,
  2228. /* IP8_29_27 [3] */
  2229. FN_VI0_G3, FN_SD2_CMD_B, FN_VI1_DATA5, FN_DU1_DR5,
  2230. 0, FN_HRX1_B, 0, 0,
  2231. /* IP8_26_24 [3] */
  2232. FN_VI0_G2, FN_SD2_CLK_B, FN_VI1_DATA4, FN_DU1_DR4,
  2233. 0, FN_HTX1_B, 0, 0,
  2234. /* IP8_23_22 [2] */
  2235. FN_VI0_DATA7_VI0_G1, FN_DU1_DB5,
  2236. FN_RTS1_A, 0,
  2237. /* IP8_21_19 [3] */
  2238. FN_VI0_DATA6_VI0_G0, FN_DU1_DB4,
  2239. FN_CTS1_A, FN_PWM5,
  2240. 0, 0, 0, 0,
  2241. /* IP8_18_16 [3] */
  2242. FN_VI0_DATA5_VI0_B5, FN_DU1_DB3, FN_SCK1_A, FN_PWM4,
  2243. 0, FN_HSCK1_B, 0, 0,
  2244. /* IP8_15_14 [2] */
  2245. FN_VI0_DATA4_VI0_B4, FN_DU1_DB2, FN_RX1_A, 0,
  2246. /* IP8_13_11 [3] */
  2247. FN_VI0_DATA3_VI0_B3, FN_DU1_DG5, FN_TX1_A, FN_TX0_C,
  2248. 0, 0, 0, 0,
  2249. /* IP8_10_9 [2] */
  2250. FN_VI0_DATA2_VI0_B2, FN_DU1_DG4, FN_RX0_C, 0,
  2251. /* IP8_8_6 [3] */
  2252. FN_VI0_DATA1_VI0_B1, FN_DU1_DG3, FN_IRQ3_B, FN_TX3_D,
  2253. 0, 0, 0, 0,
  2254. /* IP8_5_3 [3] */
  2255. FN_VI0_DATA0_VI0_B0, FN_DU1_DG2, FN_IRQ2_B, FN_RX3_D,
  2256. 0, 0, 0, 0,
  2257. /* IP8_2_0 [3] */
  2258. FN_VI0_VSYNC, FN_SD2_WP_B, FN_VI1_DATA3, FN_DU1_DR3,
  2259. 0, FN_HSPI_TX1_A, FN_TX3_B, 0,
  2260. }
  2261. },
  2262. { PINMUX_CFG_REG_VAR("IPSR9", 0xfffc0044, 32,
  2263. 1, 1, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3) {
  2264. /* IP9_31 [1] */
  2265. 0, 0,
  2266. /* IP9_30 [1] */
  2267. 0, 0,
  2268. /* IP9_29_27 [3] */
  2269. FN_VI1_DATA11_A, FN_DU1_EXHSYNC_DU1_HSYNC,
  2270. FN_ETH_RXD1, FN_FMIN_C,
  2271. 0, FN_RX2_D,
  2272. FN_SCL2_C, 0,
  2273. /* IP9_26_24 [3] */
  2274. FN_VI1_DATA10_A, FN_DU1_DOTCLKOUT,
  2275. FN_ETH_RXD0, FN_BPFCLK_C,
  2276. 0, FN_TX2_D,
  2277. FN_SDA2_C, 0,
  2278. /* IP9_23_21 [3] */
  2279. FN_VI0_R5_A, 0, FN_ETH_RX_ER, FN_FMCLK_C,
  2280. FN_IERX, FN_RX2_C, 0, 0,
  2281. /* IP9_20_18 [3] */
  2282. FN_VI0_R4_A, FN_ETH_TX_EN, 0, 0,
  2283. FN_IETX, FN_TX2_C, 0, 0,
  2284. /* IP9_17_15 [3] */
  2285. FN_VI0_R3_A, FN_ETH_CRS_DV, 0, FN_IECLK,
  2286. FN_SCK2_C, 0, 0, 0,
  2287. /* IP9_14_12 [3] */
  2288. FN_VI0_R2_A, FN_VI1_DATA9, FN_DU1_DB7, FN_ETH_TXD1,
  2289. 0, FN_PWM3, 0, 0,
  2290. /* IP9_11_9 [3] */
  2291. FN_VI0_R1_A, FN_VI1_DATA8, FN_DU1_DB6, FN_ETH_TXD0,
  2292. 0, FN_PWM2, FN_TCLK1, 0,
  2293. /* IP9_8_6 [3] */
  2294. FN_VI0_R0_A, FN_VI1_CLK, FN_ETH_REF_CLK, FN_DU1_DOTCLKIN,
  2295. 0, 0, 0, 0,
  2296. /* IP9_5_3 [3] */
  2297. FN_VI0_G5, FN_SD2_DAT1_B, FN_VI1_DATA7, FN_DU1_DR7,
  2298. 0, FN_HCTS1_B, 0, 0,
  2299. /* IP9_2_0 [3] */
  2300. FN_VI0_G4, FN_SD2_DAT0_B, FN_VI1_DATA6, FN_DU1_DR6,
  2301. 0, FN_HRTS1_B, 0, 0,
  2302. }
  2303. },
  2304. { PINMUX_CFG_REG_VAR("IPSR10", 0xfffc0048, 32,
  2305. 1, 1, 1, 1, 1, 1, 1, 3, 3, 3, 3, 4, 3, 3, 3) {
  2306. /* IP10_31 [1] */
  2307. 0, 0,
  2308. /* IP10_30 [1] */
  2309. 0, 0,
  2310. /* IP10_29 [1] */
  2311. 0, 0,
  2312. /* IP10_28 [1] */
  2313. 0, 0,
  2314. /* IP10_27 [1] */
  2315. 0, 0,
  2316. /* IP10_26 [1] */
  2317. 0, 0,
  2318. /* IP10_25 [1] */
  2319. 0, 0,
  2320. /* IP10_24_22 [3] */
  2321. FN_SD2_WP_A, FN_VI1_DATA15, FN_EX_WAIT2_B, FN_DACK0_B,
  2322. FN_HSPI_TX2_B, FN_CAN_CLK_C, 0, 0,
  2323. /* IP10_21_19 [3] */
  2324. FN_SD2_CD_A, FN_VI1_DATA14, FN_EX_WAIT1_B, FN_DREQ0_B,
  2325. FN_HSPI_RX2_B, FN_REMOCON_A, 0, 0,
  2326. /* IP10_18_16 [3] */
  2327. FN_SD2_DAT3_A, FN_VI1_DATA13, FN_DACK2_B, FN_ATAG1,
  2328. FN_HSPI_CS2_B, FN_GPSIN_B, 0, 0,
  2329. /* IP10_15_13 [3] */
  2330. FN_SD2_DAT2_A, FN_VI1_DATA12, FN_DREQ2_B, FN_ATADIR1,
  2331. FN_HSPI_CLK2_B, FN_GPSCLK_B, 0, 0,
  2332. /* IP10_12_9 [4] */
  2333. FN_SD2_DAT1_A, FN_DU1_CDE, FN_ATACS11, FN_DACK1_B,
  2334. FN_ETH_MAGIC, FN_CAN1_TX_A, 0, FN_PWM6,
  2335. 0, 0, 0, 0,
  2336. 0, 0, 0, 0,
  2337. /* IP10_8_6 [3] */
  2338. FN_SD2_DAT0_A, FN_DU1_DISP, FN_ATACS01, FN_DREQ1_B,
  2339. FN_ETH_LINK, FN_CAN1_RX_A, 0, 0,
  2340. /* IP10_5_3 [3] */
  2341. FN_SD2_CMD_A, FN_DU1_EXODDF_DU1_ODDF_DISP_CDE,
  2342. FN_ATAWR1, FN_ETH_MDIO,
  2343. FN_SCL1_B, 0,
  2344. 0, 0,
  2345. /* IP10_2_0 [3] */
  2346. FN_SD2_CLK_A, FN_DU1_EXVSYNC_DU1_VSYNC,
  2347. FN_ATARD1, FN_ETH_MDC,
  2348. FN_SDA1_B, 0,
  2349. 0, 0,
  2350. }
  2351. },
  2352. { PINMUX_CFG_REG_VAR("MOD_SEL0", 0xfffc0050, 32,
  2353. 1, 1, 2, 2, 3, 2, 2, 1, 1, 1, 1, 2,
  2354. 1, 1, 1, 1, 2, 1, 1, 1, 1, 1, 1, 1) {
  2355. /* SEL 31 [1] */
  2356. 0, 0,
  2357. /* SEL_30 (SCIF5) [1] */
  2358. FN_SEL_SCIF5_A, FN_SEL_SCIF5_B,
  2359. /* SEL_29_28 (SCIF4) [2] */
  2360. FN_SEL_SCIF4_A, FN_SEL_SCIF4_B,
  2361. FN_SEL_SCIF4_C, 0,
  2362. /* SEL_27_26 (SCIF3) [2] */
  2363. FN_SEL_SCIF3_A, FN_SEL_SCIF3_B,
  2364. FN_SEL_SCIF3_C, FN_SEL_SCIF3_D,
  2365. /* SEL_25_23 (SCIF2) [3] */
  2366. FN_SEL_SCIF2_A, FN_SEL_SCIF2_B,
  2367. FN_SEL_SCIF2_C, FN_SEL_SCIF2_D,
  2368. FN_SEL_SCIF2_E, 0,
  2369. 0, 0,
  2370. /* SEL_22_21 (SCIF1) [2] */
  2371. FN_SEL_SCIF1_A, FN_SEL_SCIF1_B,
  2372. FN_SEL_SCIF1_C, FN_SEL_SCIF1_D,
  2373. /* SEL_20_19 (SCIF0) [2] */
  2374. FN_SEL_SCIF0_A, FN_SEL_SCIF0_B,
  2375. FN_SEL_SCIF0_C, FN_SEL_SCIF0_D,
  2376. /* SEL_18 [1] */
  2377. 0, 0,
  2378. /* SEL_17 (SSI2) [1] */
  2379. FN_SEL_SSI2_A, FN_SEL_SSI2_B,
  2380. /* SEL_16 (SSI1) [1] */
  2381. FN_SEL_SSI1_A, FN_SEL_SSI1_B,
  2382. /* SEL_15 (VI1) [1] */
  2383. FN_SEL_VI1_A, FN_SEL_VI1_B,
  2384. /* SEL_14_13 (VI0) [2] */
  2385. FN_SEL_VI0_A, FN_SEL_VI0_B,
  2386. FN_SEL_VI0_C, FN_SEL_VI0_D,
  2387. /* SEL_12 [1] */
  2388. 0, 0,
  2389. /* SEL_11 (SD2) [1] */
  2390. FN_SEL_SD2_A, FN_SEL_SD2_B,
  2391. /* SEL_10 (SD1) [1] */
  2392. FN_SEL_SD1_A, FN_SEL_SD1_B,
  2393. /* SEL_9 (IRQ3) [1] */
  2394. FN_SEL_IRQ3_A, FN_SEL_IRQ3_B,
  2395. /* SEL_8_7 (IRQ2) [2] */
  2396. FN_SEL_IRQ2_A, FN_SEL_IRQ2_B,
  2397. FN_SEL_IRQ2_C, 0,
  2398. /* SEL_6 (IRQ1) [1] */
  2399. FN_SEL_IRQ1_A, FN_SEL_IRQ1_B,
  2400. /* SEL_5 [1] */
  2401. 0, 0,
  2402. /* SEL_4 (DREQ2) [1] */
  2403. FN_SEL_DREQ2_A, FN_SEL_DREQ2_B,
  2404. /* SEL_3 (DREQ1) [1] */
  2405. FN_SEL_DREQ1_A, FN_SEL_DREQ1_B,
  2406. /* SEL_2 (DREQ0) [1] */
  2407. FN_SEL_DREQ0_A, FN_SEL_DREQ0_B,
  2408. /* SEL_1 (WAIT2) [1] */
  2409. FN_SEL_WAIT2_A, FN_SEL_WAIT2_B,
  2410. /* SEL_0 (WAIT1) [1] */
  2411. FN_SEL_WAIT1_A, FN_SEL_WAIT1_B,
  2412. }
  2413. },
  2414. { PINMUX_CFG_REG_VAR("MOD_SEL1", 0xfffc0054, 32,
  2415. 1, 1, 1, 1, 1, 1, 2, 1, 1, 1, 1, 1, 1,
  2416. 1, 1, 1, 2, 2, 2, 1, 1, 1, 1, 2, 2, 1) {
  2417. /* SEL_31 [1] */
  2418. 0, 0,
  2419. /* SEL_30 [1] */
  2420. 0, 0,
  2421. /* SEL_29 [1] */
  2422. 0, 0,
  2423. /* SEL_28 [1] */
  2424. 0, 0,
  2425. /* SEL_27 (CAN1) [1] */
  2426. FN_SEL_CAN1_A, FN_SEL_CAN1_B,
  2427. /* SEL_26 (CAN0) [1] */
  2428. FN_SEL_CAN0_A, FN_SEL_CAN0_B,
  2429. /* SEL_25_24 (CANCLK) [2] */
  2430. FN_SEL_CANCLK_A, FN_SEL_CANCLK_B,
  2431. FN_SEL_CANCLK_C, FN_SEL_CANCLK_D,
  2432. /* SEL_23 (HSCIF1) [1] */
  2433. FN_SEL_HSCIF1_A, FN_SEL_HSCIF1_B,
  2434. /* SEL_22 (HSCIF0) [1] */
  2435. FN_SEL_HSCIF0_A, FN_SEL_HSCIF0_B,
  2436. /* SEL_21 [1] */
  2437. 0, 0,
  2438. /* SEL_20 [1] */
  2439. 0, 0,
  2440. /* SEL_19 [1] */
  2441. 0, 0,
  2442. /* SEL_18 [1] */
  2443. 0, 0,
  2444. /* SEL_17 [1] */
  2445. 0, 0,
  2446. /* SEL_16 [1] */
  2447. 0, 0,
  2448. /* SEL_15 [1] */
  2449. 0, 0,
  2450. /* SEL_14_13 (REMOCON) [2] */
  2451. FN_SEL_REMOCON_A, FN_SEL_REMOCON_B,
  2452. FN_SEL_REMOCON_C, 0,
  2453. /* SEL_12_11 (FM) [2] */
  2454. FN_SEL_FM_A, FN_SEL_FM_B,
  2455. FN_SEL_FM_C, FN_SEL_FM_D,
  2456. /* SEL_10_9 (GPS) [2] */
  2457. FN_SEL_GPS_A, FN_SEL_GPS_B,
  2458. FN_SEL_GPS_C, 0,
  2459. /* SEL_8 (TSIF0) [1] */
  2460. FN_SEL_TSIF0_A, FN_SEL_TSIF0_B,
  2461. /* SEL_7 (HSPI2) [1] */
  2462. FN_SEL_HSPI2_A, FN_SEL_HSPI2_B,
  2463. /* SEL_6 (HSPI1) [1] */
  2464. FN_SEL_HSPI1_A, FN_SEL_HSPI1_B,
  2465. /* SEL_5 (HSPI0) [1] */
  2466. FN_SEL_HSPI0_A, FN_SEL_HSPI0_B,
  2467. /* SEL_4_3 (I2C3) [2] */
  2468. FN_SEL_I2C3_A, FN_SEL_I2C3_B,
  2469. FN_SEL_I2C3_C, 0,
  2470. /* SEL_2_1 (I2C2) [2] */
  2471. FN_SEL_I2C2_A, FN_SEL_I2C2_B,
  2472. FN_SEL_I2C2_C, 0,
  2473. /* SEL_0 (I2C1) [1] */
  2474. FN_SEL_I2C1_A, FN_SEL_I2C1_B,
  2475. }
  2476. },
  2477. { },
  2478. };
  2479. const struct sh_pfc_soc_info r8a7778_pinmux_info = {
  2480. .name = "r8a7778_pfc",
  2481. .unlock_reg = 0xfffc0000, /* PMMR */
  2482. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  2483. .pins = pinmux_pins,
  2484. .nr_pins = ARRAY_SIZE(pinmux_pins),
  2485. .groups = pinmux_groups,
  2486. .nr_groups = ARRAY_SIZE(pinmux_groups),
  2487. .functions = pinmux_functions,
  2488. .nr_functions = ARRAY_SIZE(pinmux_functions),
  2489. .cfg_regs = pinmux_config_regs,
  2490. .gpio_data = pinmux_data,
  2491. .gpio_data_size = ARRAY_SIZE(pinmux_data),
  2492. };