pinctrl-exynos.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161
  1. /*
  2. * Exynos specific support for Samsung pinctrl/gpiolib driver with eint support.
  3. *
  4. * Copyright (c) 2012 Samsung Electronics Co., Ltd.
  5. * http://www.samsung.com
  6. * Copyright (c) 2012 Linaro Ltd
  7. * http://www.linaro.org
  8. *
  9. * Author: Thomas Abraham <thomas.ab@samsung.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This file contains the Samsung Exynos specific information required by the
  17. * the Samsung pinctrl/gpiolib driver. It also includes the implementation of
  18. * external gpio and wakeup interrupt support.
  19. */
  20. #include <linux/module.h>
  21. #include <linux/device.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/irqdomain.h>
  24. #include <linux/irq.h>
  25. #include <linux/irqchip/chained_irq.h>
  26. #include <linux/of_irq.h>
  27. #include <linux/io.h>
  28. #include <linux/slab.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/err.h>
  31. #include "pinctrl-samsung.h"
  32. #include "pinctrl-exynos.h"
  33. static struct samsung_pin_bank_type bank_type_off = {
  34. .fld_width = { 4, 1, 2, 2, 2, 2, },
  35. .reg_offset = { 0x00, 0x04, 0x08, 0x0c, 0x10, 0x14, },
  36. };
  37. static struct samsung_pin_bank_type bank_type_alive = {
  38. .fld_width = { 4, 1, 2, 2, },
  39. .reg_offset = { 0x00, 0x04, 0x08, 0x0c, },
  40. };
  41. /* list of external wakeup controllers supported */
  42. static const struct of_device_id exynos_wkup_irq_ids[] = {
  43. { .compatible = "samsung,exynos4210-wakeup-eint", },
  44. { }
  45. };
  46. static void exynos_gpio_irq_mask(struct irq_data *irqd)
  47. {
  48. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  49. struct samsung_pinctrl_drv_data *d = bank->drvdata;
  50. unsigned long reg_mask = d->ctrl->geint_mask + bank->eint_offset;
  51. unsigned long mask;
  52. unsigned long flags;
  53. spin_lock_irqsave(&bank->slock, flags);
  54. mask = readl(d->virt_base + reg_mask);
  55. mask |= 1 << irqd->hwirq;
  56. writel(mask, d->virt_base + reg_mask);
  57. spin_unlock_irqrestore(&bank->slock, flags);
  58. }
  59. static void exynos_gpio_irq_ack(struct irq_data *irqd)
  60. {
  61. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  62. struct samsung_pinctrl_drv_data *d = bank->drvdata;
  63. unsigned long reg_pend = d->ctrl->geint_pend + bank->eint_offset;
  64. writel(1 << irqd->hwirq, d->virt_base + reg_pend);
  65. }
  66. static void exynos_gpio_irq_unmask(struct irq_data *irqd)
  67. {
  68. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  69. struct samsung_pinctrl_drv_data *d = bank->drvdata;
  70. unsigned long reg_mask = d->ctrl->geint_mask + bank->eint_offset;
  71. unsigned long mask;
  72. unsigned long flags;
  73. /*
  74. * Ack level interrupts right before unmask
  75. *
  76. * If we don't do this we'll get a double-interrupt. Level triggered
  77. * interrupts must not fire an interrupt if the level is not
  78. * _currently_ active, even if it was active while the interrupt was
  79. * masked.
  80. */
  81. if (irqd_get_trigger_type(irqd) & IRQ_TYPE_LEVEL_MASK)
  82. exynos_gpio_irq_ack(irqd);
  83. spin_lock_irqsave(&bank->slock, flags);
  84. mask = readl(d->virt_base + reg_mask);
  85. mask &= ~(1 << irqd->hwirq);
  86. writel(mask, d->virt_base + reg_mask);
  87. spin_unlock_irqrestore(&bank->slock, flags);
  88. }
  89. static int exynos_gpio_irq_set_type(struct irq_data *irqd, unsigned int type)
  90. {
  91. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  92. struct samsung_pin_bank_type *bank_type = bank->type;
  93. struct samsung_pinctrl_drv_data *d = bank->drvdata;
  94. struct samsung_pin_ctrl *ctrl = d->ctrl;
  95. unsigned int pin = irqd->hwirq;
  96. unsigned int shift = EXYNOS_EINT_CON_LEN * pin;
  97. unsigned int con, trig_type;
  98. unsigned long reg_con = ctrl->geint_con + bank->eint_offset;
  99. unsigned long flags;
  100. unsigned int mask;
  101. switch (type) {
  102. case IRQ_TYPE_EDGE_RISING:
  103. trig_type = EXYNOS_EINT_EDGE_RISING;
  104. break;
  105. case IRQ_TYPE_EDGE_FALLING:
  106. trig_type = EXYNOS_EINT_EDGE_FALLING;
  107. break;
  108. case IRQ_TYPE_EDGE_BOTH:
  109. trig_type = EXYNOS_EINT_EDGE_BOTH;
  110. break;
  111. case IRQ_TYPE_LEVEL_HIGH:
  112. trig_type = EXYNOS_EINT_LEVEL_HIGH;
  113. break;
  114. case IRQ_TYPE_LEVEL_LOW:
  115. trig_type = EXYNOS_EINT_LEVEL_LOW;
  116. break;
  117. default:
  118. pr_err("unsupported external interrupt type\n");
  119. return -EINVAL;
  120. }
  121. if (type & IRQ_TYPE_EDGE_BOTH)
  122. __irq_set_handler_locked(irqd->irq, handle_edge_irq);
  123. else
  124. __irq_set_handler_locked(irqd->irq, handle_level_irq);
  125. con = readl(d->virt_base + reg_con);
  126. con &= ~(EXYNOS_EINT_CON_MASK << shift);
  127. con |= trig_type << shift;
  128. writel(con, d->virt_base + reg_con);
  129. reg_con = bank->pctl_offset + bank_type->reg_offset[PINCFG_TYPE_FUNC];
  130. shift = pin * bank_type->fld_width[PINCFG_TYPE_FUNC];
  131. mask = (1 << bank_type->fld_width[PINCFG_TYPE_FUNC]) - 1;
  132. spin_lock_irqsave(&bank->slock, flags);
  133. con = readl(d->virt_base + reg_con);
  134. con &= ~(mask << shift);
  135. con |= EXYNOS_EINT_FUNC << shift;
  136. writel(con, d->virt_base + reg_con);
  137. spin_unlock_irqrestore(&bank->slock, flags);
  138. return 0;
  139. }
  140. /*
  141. * irq_chip for gpio interrupts.
  142. */
  143. static struct irq_chip exynos_gpio_irq_chip = {
  144. .name = "exynos_gpio_irq_chip",
  145. .irq_unmask = exynos_gpio_irq_unmask,
  146. .irq_mask = exynos_gpio_irq_mask,
  147. .irq_ack = exynos_gpio_irq_ack,
  148. .irq_set_type = exynos_gpio_irq_set_type,
  149. };
  150. static int exynos_gpio_irq_map(struct irq_domain *h, unsigned int virq,
  151. irq_hw_number_t hw)
  152. {
  153. struct samsung_pin_bank *b = h->host_data;
  154. irq_set_chip_data(virq, b);
  155. irq_set_chip_and_handler(virq, &exynos_gpio_irq_chip,
  156. handle_level_irq);
  157. set_irq_flags(virq, IRQF_VALID);
  158. return 0;
  159. }
  160. /*
  161. * irq domain callbacks for external gpio interrupt controller.
  162. */
  163. static const struct irq_domain_ops exynos_gpio_irqd_ops = {
  164. .map = exynos_gpio_irq_map,
  165. .xlate = irq_domain_xlate_twocell,
  166. };
  167. static irqreturn_t exynos_eint_gpio_irq(int irq, void *data)
  168. {
  169. struct samsung_pinctrl_drv_data *d = data;
  170. struct samsung_pin_ctrl *ctrl = d->ctrl;
  171. struct samsung_pin_bank *bank = ctrl->pin_banks;
  172. unsigned int svc, group, pin, virq;
  173. svc = readl(d->virt_base + ctrl->svc);
  174. group = EXYNOS_SVC_GROUP(svc);
  175. pin = svc & EXYNOS_SVC_NUM_MASK;
  176. if (!group)
  177. return IRQ_HANDLED;
  178. bank += (group - 1);
  179. virq = irq_linear_revmap(bank->irq_domain, pin);
  180. if (!virq)
  181. return IRQ_NONE;
  182. generic_handle_irq(virq);
  183. return IRQ_HANDLED;
  184. }
  185. struct exynos_eint_gpio_save {
  186. u32 eint_con;
  187. u32 eint_fltcon0;
  188. u32 eint_fltcon1;
  189. };
  190. /*
  191. * exynos_eint_gpio_init() - setup handling of external gpio interrupts.
  192. * @d: driver data of samsung pinctrl driver.
  193. */
  194. static int exynos_eint_gpio_init(struct samsung_pinctrl_drv_data *d)
  195. {
  196. struct samsung_pin_bank *bank;
  197. struct device *dev = d->dev;
  198. int ret;
  199. int i;
  200. if (!d->irq) {
  201. dev_err(dev, "irq number not available\n");
  202. return -EINVAL;
  203. }
  204. ret = devm_request_irq(dev, d->irq, exynos_eint_gpio_irq,
  205. 0, dev_name(dev), d);
  206. if (ret) {
  207. dev_err(dev, "irq request failed\n");
  208. return -ENXIO;
  209. }
  210. bank = d->ctrl->pin_banks;
  211. for (i = 0; i < d->ctrl->nr_banks; ++i, ++bank) {
  212. if (bank->eint_type != EINT_TYPE_GPIO)
  213. continue;
  214. bank->irq_domain = irq_domain_add_linear(bank->of_node,
  215. bank->nr_pins, &exynos_gpio_irqd_ops, bank);
  216. if (!bank->irq_domain) {
  217. dev_err(dev, "gpio irq domain add failed\n");
  218. ret = -ENXIO;
  219. goto err_domains;
  220. }
  221. bank->soc_priv = devm_kzalloc(d->dev,
  222. sizeof(struct exynos_eint_gpio_save), GFP_KERNEL);
  223. if (!bank->soc_priv) {
  224. irq_domain_remove(bank->irq_domain);
  225. ret = -ENOMEM;
  226. goto err_domains;
  227. }
  228. }
  229. return 0;
  230. err_domains:
  231. for (--i, --bank; i >= 0; --i, --bank) {
  232. if (bank->eint_type != EINT_TYPE_GPIO)
  233. continue;
  234. irq_domain_remove(bank->irq_domain);
  235. }
  236. return ret;
  237. }
  238. static void exynos_wkup_irq_mask(struct irq_data *irqd)
  239. {
  240. struct samsung_pin_bank *b = irq_data_get_irq_chip_data(irqd);
  241. struct samsung_pinctrl_drv_data *d = b->drvdata;
  242. unsigned long reg_mask = d->ctrl->weint_mask + b->eint_offset;
  243. unsigned long mask;
  244. unsigned long flags;
  245. spin_lock_irqsave(&b->slock, flags);
  246. mask = readl(d->virt_base + reg_mask);
  247. mask |= 1 << irqd->hwirq;
  248. writel(mask, d->virt_base + reg_mask);
  249. spin_unlock_irqrestore(&b->slock, flags);
  250. }
  251. static void exynos_wkup_irq_ack(struct irq_data *irqd)
  252. {
  253. struct samsung_pin_bank *b = irq_data_get_irq_chip_data(irqd);
  254. struct samsung_pinctrl_drv_data *d = b->drvdata;
  255. unsigned long pend = d->ctrl->weint_pend + b->eint_offset;
  256. writel(1 << irqd->hwirq, d->virt_base + pend);
  257. }
  258. static void exynos_wkup_irq_unmask(struct irq_data *irqd)
  259. {
  260. struct samsung_pin_bank *b = irq_data_get_irq_chip_data(irqd);
  261. struct samsung_pinctrl_drv_data *d = b->drvdata;
  262. unsigned long reg_mask = d->ctrl->weint_mask + b->eint_offset;
  263. unsigned long mask;
  264. unsigned long flags;
  265. /*
  266. * Ack level interrupts right before unmask
  267. *
  268. * If we don't do this we'll get a double-interrupt. Level triggered
  269. * interrupts must not fire an interrupt if the level is not
  270. * _currently_ active, even if it was active while the interrupt was
  271. * masked.
  272. */
  273. if (irqd_get_trigger_type(irqd) & IRQ_TYPE_LEVEL_MASK)
  274. exynos_wkup_irq_ack(irqd);
  275. spin_lock_irqsave(&b->slock, flags);
  276. mask = readl(d->virt_base + reg_mask);
  277. mask &= ~(1 << irqd->hwirq);
  278. writel(mask, d->virt_base + reg_mask);
  279. spin_unlock_irqrestore(&b->slock, flags);
  280. }
  281. static int exynos_wkup_irq_set_type(struct irq_data *irqd, unsigned int type)
  282. {
  283. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  284. struct samsung_pin_bank_type *bank_type = bank->type;
  285. struct samsung_pinctrl_drv_data *d = bank->drvdata;
  286. unsigned int pin = irqd->hwirq;
  287. unsigned long reg_con = d->ctrl->weint_con + bank->eint_offset;
  288. unsigned long shift = EXYNOS_EINT_CON_LEN * pin;
  289. unsigned long con, trig_type;
  290. unsigned long flags;
  291. unsigned int mask;
  292. switch (type) {
  293. case IRQ_TYPE_EDGE_RISING:
  294. trig_type = EXYNOS_EINT_EDGE_RISING;
  295. break;
  296. case IRQ_TYPE_EDGE_FALLING:
  297. trig_type = EXYNOS_EINT_EDGE_FALLING;
  298. break;
  299. case IRQ_TYPE_EDGE_BOTH:
  300. trig_type = EXYNOS_EINT_EDGE_BOTH;
  301. break;
  302. case IRQ_TYPE_LEVEL_HIGH:
  303. trig_type = EXYNOS_EINT_LEVEL_HIGH;
  304. break;
  305. case IRQ_TYPE_LEVEL_LOW:
  306. trig_type = EXYNOS_EINT_LEVEL_LOW;
  307. break;
  308. default:
  309. pr_err("unsupported external interrupt type\n");
  310. return -EINVAL;
  311. }
  312. if (type & IRQ_TYPE_EDGE_BOTH)
  313. __irq_set_handler_locked(irqd->irq, handle_edge_irq);
  314. else
  315. __irq_set_handler_locked(irqd->irq, handle_level_irq);
  316. con = readl(d->virt_base + reg_con);
  317. con &= ~(EXYNOS_EINT_CON_MASK << shift);
  318. con |= trig_type << shift;
  319. writel(con, d->virt_base + reg_con);
  320. reg_con = bank->pctl_offset + bank_type->reg_offset[PINCFG_TYPE_FUNC];
  321. shift = pin * bank_type->fld_width[PINCFG_TYPE_FUNC];
  322. mask = (1 << bank_type->fld_width[PINCFG_TYPE_FUNC]) - 1;
  323. spin_lock_irqsave(&bank->slock, flags);
  324. con = readl(d->virt_base + reg_con);
  325. con &= ~(mask << shift);
  326. con |= EXYNOS_EINT_FUNC << shift;
  327. writel(con, d->virt_base + reg_con);
  328. spin_unlock_irqrestore(&bank->slock, flags);
  329. return 0;
  330. }
  331. static u32 exynos_eint_wake_mask = 0xffffffff;
  332. u32 exynos_get_eint_wake_mask(void)
  333. {
  334. return exynos_eint_wake_mask;
  335. }
  336. static int exynos_wkup_irq_set_wake(struct irq_data *irqd, unsigned int on)
  337. {
  338. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  339. unsigned long bit = 1UL << (2 * bank->eint_offset + irqd->hwirq);
  340. pr_info("wake %s for irq %d\n", on ? "enabled" : "disabled", irqd->irq);
  341. if (!on)
  342. exynos_eint_wake_mask |= bit;
  343. else
  344. exynos_eint_wake_mask &= ~bit;
  345. return 0;
  346. }
  347. /*
  348. * irq_chip for wakeup interrupts
  349. */
  350. static struct irq_chip exynos_wkup_irq_chip = {
  351. .name = "exynos_wkup_irq_chip",
  352. .irq_unmask = exynos_wkup_irq_unmask,
  353. .irq_mask = exynos_wkup_irq_mask,
  354. .irq_ack = exynos_wkup_irq_ack,
  355. .irq_set_type = exynos_wkup_irq_set_type,
  356. .irq_set_wake = exynos_wkup_irq_set_wake,
  357. };
  358. /* interrupt handler for wakeup interrupts 0..15 */
  359. static void exynos_irq_eint0_15(unsigned int irq, struct irq_desc *desc)
  360. {
  361. struct exynos_weint_data *eintd = irq_get_handler_data(irq);
  362. struct samsung_pin_bank *bank = eintd->bank;
  363. struct irq_chip *chip = irq_get_chip(irq);
  364. int eint_irq;
  365. chained_irq_enter(chip, desc);
  366. chip->irq_mask(&desc->irq_data);
  367. if (chip->irq_ack)
  368. chip->irq_ack(&desc->irq_data);
  369. eint_irq = irq_linear_revmap(bank->irq_domain, eintd->irq);
  370. generic_handle_irq(eint_irq);
  371. chip->irq_unmask(&desc->irq_data);
  372. chained_irq_exit(chip, desc);
  373. }
  374. static inline void exynos_irq_demux_eint(unsigned long pend,
  375. struct irq_domain *domain)
  376. {
  377. unsigned int irq;
  378. while (pend) {
  379. irq = fls(pend) - 1;
  380. generic_handle_irq(irq_find_mapping(domain, irq));
  381. pend &= ~(1 << irq);
  382. }
  383. }
  384. /* interrupt handler for wakeup interrupt 16 */
  385. static void exynos_irq_demux_eint16_31(unsigned int irq, struct irq_desc *desc)
  386. {
  387. struct irq_chip *chip = irq_get_chip(irq);
  388. struct exynos_muxed_weint_data *eintd = irq_get_handler_data(irq);
  389. struct samsung_pinctrl_drv_data *d = eintd->banks[0]->drvdata;
  390. struct samsung_pin_ctrl *ctrl = d->ctrl;
  391. unsigned long pend;
  392. unsigned long mask;
  393. int i;
  394. chained_irq_enter(chip, desc);
  395. for (i = 0; i < eintd->nr_banks; ++i) {
  396. struct samsung_pin_bank *b = eintd->banks[i];
  397. pend = readl(d->virt_base + ctrl->weint_pend + b->eint_offset);
  398. mask = readl(d->virt_base + ctrl->weint_mask + b->eint_offset);
  399. exynos_irq_demux_eint(pend & ~mask, b->irq_domain);
  400. }
  401. chained_irq_exit(chip, desc);
  402. }
  403. static int exynos_wkup_irq_map(struct irq_domain *h, unsigned int virq,
  404. irq_hw_number_t hw)
  405. {
  406. irq_set_chip_and_handler(virq, &exynos_wkup_irq_chip, handle_level_irq);
  407. irq_set_chip_data(virq, h->host_data);
  408. set_irq_flags(virq, IRQF_VALID);
  409. return 0;
  410. }
  411. /*
  412. * irq domain callbacks for external wakeup interrupt controller.
  413. */
  414. static const struct irq_domain_ops exynos_wkup_irqd_ops = {
  415. .map = exynos_wkup_irq_map,
  416. .xlate = irq_domain_xlate_twocell,
  417. };
  418. /*
  419. * exynos_eint_wkup_init() - setup handling of external wakeup interrupts.
  420. * @d: driver data of samsung pinctrl driver.
  421. */
  422. static int exynos_eint_wkup_init(struct samsung_pinctrl_drv_data *d)
  423. {
  424. struct device *dev = d->dev;
  425. struct device_node *wkup_np = NULL;
  426. struct device_node *np;
  427. struct samsung_pin_bank *bank;
  428. struct exynos_weint_data *weint_data;
  429. struct exynos_muxed_weint_data *muxed_data;
  430. unsigned int muxed_banks = 0;
  431. unsigned int i;
  432. int idx, irq;
  433. for_each_child_of_node(dev->of_node, np) {
  434. if (of_match_node(exynos_wkup_irq_ids, np)) {
  435. wkup_np = np;
  436. break;
  437. }
  438. }
  439. if (!wkup_np)
  440. return -ENODEV;
  441. bank = d->ctrl->pin_banks;
  442. for (i = 0; i < d->ctrl->nr_banks; ++i, ++bank) {
  443. if (bank->eint_type != EINT_TYPE_WKUP)
  444. continue;
  445. bank->irq_domain = irq_domain_add_linear(bank->of_node,
  446. bank->nr_pins, &exynos_wkup_irqd_ops, bank);
  447. if (!bank->irq_domain) {
  448. dev_err(dev, "wkup irq domain add failed\n");
  449. return -ENXIO;
  450. }
  451. if (!of_find_property(bank->of_node, "interrupts", NULL)) {
  452. bank->eint_type = EINT_TYPE_WKUP_MUX;
  453. ++muxed_banks;
  454. continue;
  455. }
  456. weint_data = devm_kzalloc(dev, bank->nr_pins
  457. * sizeof(*weint_data), GFP_KERNEL);
  458. if (!weint_data) {
  459. dev_err(dev, "could not allocate memory for weint_data\n");
  460. return -ENOMEM;
  461. }
  462. for (idx = 0; idx < bank->nr_pins; ++idx) {
  463. irq = irq_of_parse_and_map(bank->of_node, idx);
  464. if (!irq) {
  465. dev_err(dev, "irq number for eint-%s-%d not found\n",
  466. bank->name, idx);
  467. continue;
  468. }
  469. weint_data[idx].irq = idx;
  470. weint_data[idx].bank = bank;
  471. irq_set_handler_data(irq, &weint_data[idx]);
  472. irq_set_chained_handler(irq, exynos_irq_eint0_15);
  473. }
  474. }
  475. if (!muxed_banks)
  476. return 0;
  477. irq = irq_of_parse_and_map(wkup_np, 0);
  478. if (!irq) {
  479. dev_err(dev, "irq number for muxed EINTs not found\n");
  480. return 0;
  481. }
  482. muxed_data = devm_kzalloc(dev, sizeof(*muxed_data)
  483. + muxed_banks*sizeof(struct samsung_pin_bank *), GFP_KERNEL);
  484. if (!muxed_data) {
  485. dev_err(dev, "could not allocate memory for muxed_data\n");
  486. return -ENOMEM;
  487. }
  488. irq_set_chained_handler(irq, exynos_irq_demux_eint16_31);
  489. irq_set_handler_data(irq, muxed_data);
  490. bank = d->ctrl->pin_banks;
  491. idx = 0;
  492. for (i = 0; i < d->ctrl->nr_banks; ++i, ++bank) {
  493. if (bank->eint_type != EINT_TYPE_WKUP_MUX)
  494. continue;
  495. muxed_data->banks[idx++] = bank;
  496. }
  497. muxed_data->nr_banks = muxed_banks;
  498. return 0;
  499. }
  500. static void exynos_pinctrl_suspend_bank(
  501. struct samsung_pinctrl_drv_data *drvdata,
  502. struct samsung_pin_bank *bank)
  503. {
  504. struct exynos_eint_gpio_save *save = bank->soc_priv;
  505. void __iomem *regs = drvdata->virt_base;
  506. save->eint_con = readl(regs + EXYNOS_GPIO_ECON_OFFSET
  507. + bank->eint_offset);
  508. save->eint_fltcon0 = readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
  509. + 2 * bank->eint_offset);
  510. save->eint_fltcon1 = readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
  511. + 2 * bank->eint_offset + 4);
  512. pr_debug("%s: save con %#010x\n", bank->name, save->eint_con);
  513. pr_debug("%s: save fltcon0 %#010x\n", bank->name, save->eint_fltcon0);
  514. pr_debug("%s: save fltcon1 %#010x\n", bank->name, save->eint_fltcon1);
  515. }
  516. static void exynos_pinctrl_suspend(struct samsung_pinctrl_drv_data *drvdata)
  517. {
  518. struct samsung_pin_ctrl *ctrl = drvdata->ctrl;
  519. struct samsung_pin_bank *bank = ctrl->pin_banks;
  520. int i;
  521. for (i = 0; i < ctrl->nr_banks; ++i, ++bank)
  522. if (bank->eint_type == EINT_TYPE_GPIO)
  523. exynos_pinctrl_suspend_bank(drvdata, bank);
  524. }
  525. static void exynos_pinctrl_resume_bank(
  526. struct samsung_pinctrl_drv_data *drvdata,
  527. struct samsung_pin_bank *bank)
  528. {
  529. struct exynos_eint_gpio_save *save = bank->soc_priv;
  530. void __iomem *regs = drvdata->virt_base;
  531. pr_debug("%s: con %#010x => %#010x\n", bank->name,
  532. readl(regs + EXYNOS_GPIO_ECON_OFFSET
  533. + bank->eint_offset), save->eint_con);
  534. pr_debug("%s: fltcon0 %#010x => %#010x\n", bank->name,
  535. readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
  536. + 2 * bank->eint_offset), save->eint_fltcon0);
  537. pr_debug("%s: fltcon1 %#010x => %#010x\n", bank->name,
  538. readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
  539. + 2 * bank->eint_offset + 4), save->eint_fltcon1);
  540. writel(save->eint_con, regs + EXYNOS_GPIO_ECON_OFFSET
  541. + bank->eint_offset);
  542. writel(save->eint_fltcon0, regs + EXYNOS_GPIO_EFLTCON_OFFSET
  543. + 2 * bank->eint_offset);
  544. writel(save->eint_fltcon1, regs + EXYNOS_GPIO_EFLTCON_OFFSET
  545. + 2 * bank->eint_offset + 4);
  546. }
  547. static void exynos_pinctrl_resume(struct samsung_pinctrl_drv_data *drvdata)
  548. {
  549. struct samsung_pin_ctrl *ctrl = drvdata->ctrl;
  550. struct samsung_pin_bank *bank = ctrl->pin_banks;
  551. int i;
  552. for (i = 0; i < ctrl->nr_banks; ++i, ++bank)
  553. if (bank->eint_type == EINT_TYPE_GPIO)
  554. exynos_pinctrl_resume_bank(drvdata, bank);
  555. }
  556. /* pin banks of s5pv210 pin-controller */
  557. static struct samsung_pin_bank s5pv210_pin_bank[] = {
  558. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00),
  559. EXYNOS_PIN_BANK_EINTG(6, 0x020, "gpa1", 0x04),
  560. EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpb", 0x08),
  561. EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpc0", 0x0c),
  562. EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpc1", 0x10),
  563. EXYNOS_PIN_BANK_EINTG(4, 0x0a0, "gpd0", 0x14),
  564. EXYNOS_PIN_BANK_EINTG(4, 0x0c0, "gpd1", 0x18),
  565. EXYNOS_PIN_BANK_EINTG(5, 0x0e0, "gpe0", 0x1c),
  566. EXYNOS_PIN_BANK_EINTG(8, 0x100, "gpe1", 0x20),
  567. EXYNOS_PIN_BANK_EINTG(6, 0x120, "gpf0", 0x24),
  568. EXYNOS_PIN_BANK_EINTG(8, 0x140, "gpf1", 0x28),
  569. EXYNOS_PIN_BANK_EINTG(8, 0x160, "gpf2", 0x2c),
  570. EXYNOS_PIN_BANK_EINTG(8, 0x180, "gpf3", 0x30),
  571. EXYNOS_PIN_BANK_EINTG(7, 0x1a0, "gpg0", 0x34),
  572. EXYNOS_PIN_BANK_EINTG(7, 0x1c0, "gpg1", 0x38),
  573. EXYNOS_PIN_BANK_EINTG(7, 0x1e0, "gpg2", 0x3c),
  574. EXYNOS_PIN_BANK_EINTG(7, 0x200, "gpg3", 0x40),
  575. EXYNOS_PIN_BANK_EINTN(7, 0x220, "gpi"),
  576. EXYNOS_PIN_BANK_EINTG(8, 0x240, "gpj0", 0x44),
  577. EXYNOS_PIN_BANK_EINTG(6, 0x260, "gpj1", 0x48),
  578. EXYNOS_PIN_BANK_EINTG(8, 0x280, "gpj2", 0x4c),
  579. EXYNOS_PIN_BANK_EINTG(8, 0x2a0, "gpj3", 0x50),
  580. EXYNOS_PIN_BANK_EINTG(5, 0x2c0, "gpj4", 0x54),
  581. EXYNOS_PIN_BANK_EINTN(8, 0x2e0, "mp01"),
  582. EXYNOS_PIN_BANK_EINTN(4, 0x300, "mp02"),
  583. EXYNOS_PIN_BANK_EINTN(8, 0x320, "mp03"),
  584. EXYNOS_PIN_BANK_EINTN(8, 0x340, "mp04"),
  585. EXYNOS_PIN_BANK_EINTN(8, 0x360, "mp05"),
  586. EXYNOS_PIN_BANK_EINTN(8, 0x380, "mp06"),
  587. EXYNOS_PIN_BANK_EINTN(8, 0x3a0, "mp07"),
  588. EXYNOS_PIN_BANK_EINTW(8, 0xc00, "gph0", 0x00),
  589. EXYNOS_PIN_BANK_EINTW(8, 0xc20, "gph1", 0x04),
  590. EXYNOS_PIN_BANK_EINTW(8, 0xc40, "gph2", 0x08),
  591. EXYNOS_PIN_BANK_EINTW(8, 0xc60, "gph3", 0x0c),
  592. };
  593. struct samsung_pin_ctrl s5pv210_pin_ctrl[] = {
  594. {
  595. /* pin-controller instance 0 data */
  596. .pin_banks = s5pv210_pin_bank,
  597. .nr_banks = ARRAY_SIZE(s5pv210_pin_bank),
  598. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  599. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  600. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  601. .weint_con = EXYNOS_WKUP_ECON_OFFSET,
  602. .weint_mask = EXYNOS_WKUP_EMASK_OFFSET,
  603. .weint_pend = EXYNOS_WKUP_EPEND_OFFSET,
  604. .svc = EXYNOS_SVC_OFFSET,
  605. .eint_gpio_init = exynos_eint_gpio_init,
  606. .eint_wkup_init = exynos_eint_wkup_init,
  607. .suspend = exynos_pinctrl_suspend,
  608. .resume = exynos_pinctrl_resume,
  609. .label = "s5pv210-gpio-ctrl0",
  610. },
  611. };
  612. /* pin banks of exynos4210 pin-controller 0 */
  613. static struct samsung_pin_bank exynos4210_pin_banks0[] = {
  614. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00),
  615. EXYNOS_PIN_BANK_EINTG(6, 0x020, "gpa1", 0x04),
  616. EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpb", 0x08),
  617. EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpc0", 0x0c),
  618. EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpc1", 0x10),
  619. EXYNOS_PIN_BANK_EINTG(4, 0x0A0, "gpd0", 0x14),
  620. EXYNOS_PIN_BANK_EINTG(4, 0x0C0, "gpd1", 0x18),
  621. EXYNOS_PIN_BANK_EINTG(5, 0x0E0, "gpe0", 0x1c),
  622. EXYNOS_PIN_BANK_EINTG(8, 0x100, "gpe1", 0x20),
  623. EXYNOS_PIN_BANK_EINTG(6, 0x120, "gpe2", 0x24),
  624. EXYNOS_PIN_BANK_EINTG(8, 0x140, "gpe3", 0x28),
  625. EXYNOS_PIN_BANK_EINTG(8, 0x160, "gpe4", 0x2c),
  626. EXYNOS_PIN_BANK_EINTG(8, 0x180, "gpf0", 0x30),
  627. EXYNOS_PIN_BANK_EINTG(8, 0x1A0, "gpf1", 0x34),
  628. EXYNOS_PIN_BANK_EINTG(8, 0x1C0, "gpf2", 0x38),
  629. EXYNOS_PIN_BANK_EINTG(6, 0x1E0, "gpf3", 0x3c),
  630. };
  631. /* pin banks of exynos4210 pin-controller 1 */
  632. static struct samsung_pin_bank exynos4210_pin_banks1[] = {
  633. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpj0", 0x00),
  634. EXYNOS_PIN_BANK_EINTG(5, 0x020, "gpj1", 0x04),
  635. EXYNOS_PIN_BANK_EINTG(7, 0x040, "gpk0", 0x08),
  636. EXYNOS_PIN_BANK_EINTG(7, 0x060, "gpk1", 0x0c),
  637. EXYNOS_PIN_BANK_EINTG(7, 0x080, "gpk2", 0x10),
  638. EXYNOS_PIN_BANK_EINTG(7, 0x0A0, "gpk3", 0x14),
  639. EXYNOS_PIN_BANK_EINTG(8, 0x0C0, "gpl0", 0x18),
  640. EXYNOS_PIN_BANK_EINTG(3, 0x0E0, "gpl1", 0x1c),
  641. EXYNOS_PIN_BANK_EINTG(8, 0x100, "gpl2", 0x20),
  642. EXYNOS_PIN_BANK_EINTN(6, 0x120, "gpy0"),
  643. EXYNOS_PIN_BANK_EINTN(4, 0x140, "gpy1"),
  644. EXYNOS_PIN_BANK_EINTN(6, 0x160, "gpy2"),
  645. EXYNOS_PIN_BANK_EINTN(8, 0x180, "gpy3"),
  646. EXYNOS_PIN_BANK_EINTN(8, 0x1A0, "gpy4"),
  647. EXYNOS_PIN_BANK_EINTN(8, 0x1C0, "gpy5"),
  648. EXYNOS_PIN_BANK_EINTN(8, 0x1E0, "gpy6"),
  649. EXYNOS_PIN_BANK_EINTW(8, 0xC00, "gpx0", 0x00),
  650. EXYNOS_PIN_BANK_EINTW(8, 0xC20, "gpx1", 0x04),
  651. EXYNOS_PIN_BANK_EINTW(8, 0xC40, "gpx2", 0x08),
  652. EXYNOS_PIN_BANK_EINTW(8, 0xC60, "gpx3", 0x0c),
  653. };
  654. /* pin banks of exynos4210 pin-controller 2 */
  655. static struct samsung_pin_bank exynos4210_pin_banks2[] = {
  656. EXYNOS_PIN_BANK_EINTN(7, 0x000, "gpz"),
  657. };
  658. /*
  659. * Samsung pinctrl driver data for Exynos4210 SoC. Exynos4210 SoC includes
  660. * three gpio/pin-mux/pinconfig controllers.
  661. */
  662. struct samsung_pin_ctrl exynos4210_pin_ctrl[] = {
  663. {
  664. /* pin-controller instance 0 data */
  665. .pin_banks = exynos4210_pin_banks0,
  666. .nr_banks = ARRAY_SIZE(exynos4210_pin_banks0),
  667. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  668. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  669. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  670. .svc = EXYNOS_SVC_OFFSET,
  671. .eint_gpio_init = exynos_eint_gpio_init,
  672. .suspend = exynos_pinctrl_suspend,
  673. .resume = exynos_pinctrl_resume,
  674. .label = "exynos4210-gpio-ctrl0",
  675. }, {
  676. /* pin-controller instance 1 data */
  677. .pin_banks = exynos4210_pin_banks1,
  678. .nr_banks = ARRAY_SIZE(exynos4210_pin_banks1),
  679. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  680. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  681. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  682. .weint_con = EXYNOS_WKUP_ECON_OFFSET,
  683. .weint_mask = EXYNOS_WKUP_EMASK_OFFSET,
  684. .weint_pend = EXYNOS_WKUP_EPEND_OFFSET,
  685. .svc = EXYNOS_SVC_OFFSET,
  686. .eint_gpio_init = exynos_eint_gpio_init,
  687. .eint_wkup_init = exynos_eint_wkup_init,
  688. .suspend = exynos_pinctrl_suspend,
  689. .resume = exynos_pinctrl_resume,
  690. .label = "exynos4210-gpio-ctrl1",
  691. }, {
  692. /* pin-controller instance 2 data */
  693. .pin_banks = exynos4210_pin_banks2,
  694. .nr_banks = ARRAY_SIZE(exynos4210_pin_banks2),
  695. .label = "exynos4210-gpio-ctrl2",
  696. },
  697. };
  698. /* pin banks of exynos4x12 pin-controller 0 */
  699. static struct samsung_pin_bank exynos4x12_pin_banks0[] = {
  700. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00),
  701. EXYNOS_PIN_BANK_EINTG(6, 0x020, "gpa1", 0x04),
  702. EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpb", 0x08),
  703. EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpc0", 0x0c),
  704. EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpc1", 0x10),
  705. EXYNOS_PIN_BANK_EINTG(4, 0x0A0, "gpd0", 0x14),
  706. EXYNOS_PIN_BANK_EINTG(4, 0x0C0, "gpd1", 0x18),
  707. EXYNOS_PIN_BANK_EINTG(8, 0x180, "gpf0", 0x30),
  708. EXYNOS_PIN_BANK_EINTG(8, 0x1A0, "gpf1", 0x34),
  709. EXYNOS_PIN_BANK_EINTG(8, 0x1C0, "gpf2", 0x38),
  710. EXYNOS_PIN_BANK_EINTG(6, 0x1E0, "gpf3", 0x3c),
  711. EXYNOS_PIN_BANK_EINTG(8, 0x240, "gpj0", 0x40),
  712. EXYNOS_PIN_BANK_EINTG(5, 0x260, "gpj1", 0x44),
  713. };
  714. /* pin banks of exynos4x12 pin-controller 1 */
  715. static struct samsung_pin_bank exynos4x12_pin_banks1[] = {
  716. EXYNOS_PIN_BANK_EINTG(7, 0x040, "gpk0", 0x08),
  717. EXYNOS_PIN_BANK_EINTG(7, 0x060, "gpk1", 0x0c),
  718. EXYNOS_PIN_BANK_EINTG(7, 0x080, "gpk2", 0x10),
  719. EXYNOS_PIN_BANK_EINTG(7, 0x0A0, "gpk3", 0x14),
  720. EXYNOS_PIN_BANK_EINTG(7, 0x0C0, "gpl0", 0x18),
  721. EXYNOS_PIN_BANK_EINTG(2, 0x0E0, "gpl1", 0x1c),
  722. EXYNOS_PIN_BANK_EINTG(8, 0x100, "gpl2", 0x20),
  723. EXYNOS_PIN_BANK_EINTG(8, 0x260, "gpm0", 0x24),
  724. EXYNOS_PIN_BANK_EINTG(7, 0x280, "gpm1", 0x28),
  725. EXYNOS_PIN_BANK_EINTG(5, 0x2A0, "gpm2", 0x2c),
  726. EXYNOS_PIN_BANK_EINTG(8, 0x2C0, "gpm3", 0x30),
  727. EXYNOS_PIN_BANK_EINTG(8, 0x2E0, "gpm4", 0x34),
  728. EXYNOS_PIN_BANK_EINTN(6, 0x120, "gpy0"),
  729. EXYNOS_PIN_BANK_EINTN(4, 0x140, "gpy1"),
  730. EXYNOS_PIN_BANK_EINTN(6, 0x160, "gpy2"),
  731. EXYNOS_PIN_BANK_EINTN(8, 0x180, "gpy3"),
  732. EXYNOS_PIN_BANK_EINTN(8, 0x1A0, "gpy4"),
  733. EXYNOS_PIN_BANK_EINTN(8, 0x1C0, "gpy5"),
  734. EXYNOS_PIN_BANK_EINTN(8, 0x1E0, "gpy6"),
  735. EXYNOS_PIN_BANK_EINTW(8, 0xC00, "gpx0", 0x00),
  736. EXYNOS_PIN_BANK_EINTW(8, 0xC20, "gpx1", 0x04),
  737. EXYNOS_PIN_BANK_EINTW(8, 0xC40, "gpx2", 0x08),
  738. EXYNOS_PIN_BANK_EINTW(8, 0xC60, "gpx3", 0x0c),
  739. };
  740. /* pin banks of exynos4x12 pin-controller 2 */
  741. static struct samsung_pin_bank exynos4x12_pin_banks2[] = {
  742. EXYNOS_PIN_BANK_EINTG(7, 0x000, "gpz", 0x00),
  743. };
  744. /* pin banks of exynos4x12 pin-controller 3 */
  745. static struct samsung_pin_bank exynos4x12_pin_banks3[] = {
  746. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpv0", 0x00),
  747. EXYNOS_PIN_BANK_EINTG(8, 0x020, "gpv1", 0x04),
  748. EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpv2", 0x08),
  749. EXYNOS_PIN_BANK_EINTG(8, 0x060, "gpv3", 0x0c),
  750. EXYNOS_PIN_BANK_EINTG(2, 0x080, "gpv4", 0x10),
  751. };
  752. /*
  753. * Samsung pinctrl driver data for Exynos4x12 SoC. Exynos4x12 SoC includes
  754. * four gpio/pin-mux/pinconfig controllers.
  755. */
  756. struct samsung_pin_ctrl exynos4x12_pin_ctrl[] = {
  757. {
  758. /* pin-controller instance 0 data */
  759. .pin_banks = exynos4x12_pin_banks0,
  760. .nr_banks = ARRAY_SIZE(exynos4x12_pin_banks0),
  761. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  762. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  763. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  764. .svc = EXYNOS_SVC_OFFSET,
  765. .eint_gpio_init = exynos_eint_gpio_init,
  766. .suspend = exynos_pinctrl_suspend,
  767. .resume = exynos_pinctrl_resume,
  768. .label = "exynos4x12-gpio-ctrl0",
  769. }, {
  770. /* pin-controller instance 1 data */
  771. .pin_banks = exynos4x12_pin_banks1,
  772. .nr_banks = ARRAY_SIZE(exynos4x12_pin_banks1),
  773. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  774. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  775. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  776. .weint_con = EXYNOS_WKUP_ECON_OFFSET,
  777. .weint_mask = EXYNOS_WKUP_EMASK_OFFSET,
  778. .weint_pend = EXYNOS_WKUP_EPEND_OFFSET,
  779. .svc = EXYNOS_SVC_OFFSET,
  780. .eint_gpio_init = exynos_eint_gpio_init,
  781. .eint_wkup_init = exynos_eint_wkup_init,
  782. .suspend = exynos_pinctrl_suspend,
  783. .resume = exynos_pinctrl_resume,
  784. .label = "exynos4x12-gpio-ctrl1",
  785. }, {
  786. /* pin-controller instance 2 data */
  787. .pin_banks = exynos4x12_pin_banks2,
  788. .nr_banks = ARRAY_SIZE(exynos4x12_pin_banks2),
  789. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  790. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  791. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  792. .svc = EXYNOS_SVC_OFFSET,
  793. .eint_gpio_init = exynos_eint_gpio_init,
  794. .suspend = exynos_pinctrl_suspend,
  795. .resume = exynos_pinctrl_resume,
  796. .label = "exynos4x12-gpio-ctrl2",
  797. }, {
  798. /* pin-controller instance 3 data */
  799. .pin_banks = exynos4x12_pin_banks3,
  800. .nr_banks = ARRAY_SIZE(exynos4x12_pin_banks3),
  801. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  802. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  803. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  804. .svc = EXYNOS_SVC_OFFSET,
  805. .eint_gpio_init = exynos_eint_gpio_init,
  806. .suspend = exynos_pinctrl_suspend,
  807. .resume = exynos_pinctrl_resume,
  808. .label = "exynos4x12-gpio-ctrl3",
  809. },
  810. };
  811. /* pin banks of exynos5250 pin-controller 0 */
  812. static struct samsung_pin_bank exynos5250_pin_banks0[] = {
  813. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00),
  814. EXYNOS_PIN_BANK_EINTG(6, 0x020, "gpa1", 0x04),
  815. EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpa2", 0x08),
  816. EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpb0", 0x0c),
  817. EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpb1", 0x10),
  818. EXYNOS_PIN_BANK_EINTG(4, 0x0A0, "gpb2", 0x14),
  819. EXYNOS_PIN_BANK_EINTG(4, 0x0C0, "gpb3", 0x18),
  820. EXYNOS_PIN_BANK_EINTG(7, 0x0E0, "gpc0", 0x1c),
  821. EXYNOS_PIN_BANK_EINTG(4, 0x100, "gpc1", 0x20),
  822. EXYNOS_PIN_BANK_EINTG(7, 0x120, "gpc2", 0x24),
  823. EXYNOS_PIN_BANK_EINTG(7, 0x140, "gpc3", 0x28),
  824. EXYNOS_PIN_BANK_EINTG(4, 0x160, "gpd0", 0x2c),
  825. EXYNOS_PIN_BANK_EINTG(8, 0x180, "gpd1", 0x30),
  826. EXYNOS_PIN_BANK_EINTG(7, 0x2E0, "gpc4", 0x34),
  827. EXYNOS_PIN_BANK_EINTN(6, 0x1A0, "gpy0"),
  828. EXYNOS_PIN_BANK_EINTN(4, 0x1C0, "gpy1"),
  829. EXYNOS_PIN_BANK_EINTN(6, 0x1E0, "gpy2"),
  830. EXYNOS_PIN_BANK_EINTN(8, 0x200, "gpy3"),
  831. EXYNOS_PIN_BANK_EINTN(8, 0x220, "gpy4"),
  832. EXYNOS_PIN_BANK_EINTN(8, 0x240, "gpy5"),
  833. EXYNOS_PIN_BANK_EINTN(8, 0x260, "gpy6"),
  834. EXYNOS_PIN_BANK_EINTW(8, 0xC00, "gpx0", 0x00),
  835. EXYNOS_PIN_BANK_EINTW(8, 0xC20, "gpx1", 0x04),
  836. EXYNOS_PIN_BANK_EINTW(8, 0xC40, "gpx2", 0x08),
  837. EXYNOS_PIN_BANK_EINTW(8, 0xC60, "gpx3", 0x0c),
  838. };
  839. /* pin banks of exynos5250 pin-controller 1 */
  840. static struct samsung_pin_bank exynos5250_pin_banks1[] = {
  841. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpe0", 0x00),
  842. EXYNOS_PIN_BANK_EINTG(2, 0x020, "gpe1", 0x04),
  843. EXYNOS_PIN_BANK_EINTG(4, 0x040, "gpf0", 0x08),
  844. EXYNOS_PIN_BANK_EINTG(4, 0x060, "gpf1", 0x0c),
  845. EXYNOS_PIN_BANK_EINTG(8, 0x080, "gpg0", 0x10),
  846. EXYNOS_PIN_BANK_EINTG(8, 0x0A0, "gpg1", 0x14),
  847. EXYNOS_PIN_BANK_EINTG(2, 0x0C0, "gpg2", 0x18),
  848. EXYNOS_PIN_BANK_EINTG(4, 0x0E0, "gph0", 0x1c),
  849. EXYNOS_PIN_BANK_EINTG(8, 0x100, "gph1", 0x20),
  850. };
  851. /* pin banks of exynos5250 pin-controller 2 */
  852. static struct samsung_pin_bank exynos5250_pin_banks2[] = {
  853. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpv0", 0x00),
  854. EXYNOS_PIN_BANK_EINTG(8, 0x020, "gpv1", 0x04),
  855. EXYNOS_PIN_BANK_EINTG(8, 0x060, "gpv2", 0x08),
  856. EXYNOS_PIN_BANK_EINTG(8, 0x080, "gpv3", 0x0c),
  857. EXYNOS_PIN_BANK_EINTG(2, 0x0C0, "gpv4", 0x10),
  858. };
  859. /* pin banks of exynos5250 pin-controller 3 */
  860. static struct samsung_pin_bank exynos5250_pin_banks3[] = {
  861. EXYNOS_PIN_BANK_EINTG(7, 0x000, "gpz", 0x00),
  862. };
  863. /*
  864. * Samsung pinctrl driver data for Exynos5250 SoC. Exynos5250 SoC includes
  865. * four gpio/pin-mux/pinconfig controllers.
  866. */
  867. struct samsung_pin_ctrl exynos5250_pin_ctrl[] = {
  868. {
  869. /* pin-controller instance 0 data */
  870. .pin_banks = exynos5250_pin_banks0,
  871. .nr_banks = ARRAY_SIZE(exynos5250_pin_banks0),
  872. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  873. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  874. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  875. .weint_con = EXYNOS_WKUP_ECON_OFFSET,
  876. .weint_mask = EXYNOS_WKUP_EMASK_OFFSET,
  877. .weint_pend = EXYNOS_WKUP_EPEND_OFFSET,
  878. .svc = EXYNOS_SVC_OFFSET,
  879. .eint_gpio_init = exynos_eint_gpio_init,
  880. .eint_wkup_init = exynos_eint_wkup_init,
  881. .suspend = exynos_pinctrl_suspend,
  882. .resume = exynos_pinctrl_resume,
  883. .label = "exynos5250-gpio-ctrl0",
  884. }, {
  885. /* pin-controller instance 1 data */
  886. .pin_banks = exynos5250_pin_banks1,
  887. .nr_banks = ARRAY_SIZE(exynos5250_pin_banks1),
  888. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  889. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  890. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  891. .svc = EXYNOS_SVC_OFFSET,
  892. .eint_gpio_init = exynos_eint_gpio_init,
  893. .suspend = exynos_pinctrl_suspend,
  894. .resume = exynos_pinctrl_resume,
  895. .label = "exynos5250-gpio-ctrl1",
  896. }, {
  897. /* pin-controller instance 2 data */
  898. .pin_banks = exynos5250_pin_banks2,
  899. .nr_banks = ARRAY_SIZE(exynos5250_pin_banks2),
  900. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  901. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  902. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  903. .svc = EXYNOS_SVC_OFFSET,
  904. .eint_gpio_init = exynos_eint_gpio_init,
  905. .suspend = exynos_pinctrl_suspend,
  906. .resume = exynos_pinctrl_resume,
  907. .label = "exynos5250-gpio-ctrl2",
  908. }, {
  909. /* pin-controller instance 3 data */
  910. .pin_banks = exynos5250_pin_banks3,
  911. .nr_banks = ARRAY_SIZE(exynos5250_pin_banks3),
  912. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  913. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  914. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  915. .svc = EXYNOS_SVC_OFFSET,
  916. .eint_gpio_init = exynos_eint_gpio_init,
  917. .suspend = exynos_pinctrl_suspend,
  918. .resume = exynos_pinctrl_resume,
  919. .label = "exynos5250-gpio-ctrl3",
  920. },
  921. };
  922. /* pin banks of exynos5420 pin-controller 0 */
  923. static struct samsung_pin_bank exynos5420_pin_banks0[] = {
  924. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpy7", 0x00),
  925. EXYNOS_PIN_BANK_EINTW(8, 0xC00, "gpx0", 0x00),
  926. EXYNOS_PIN_BANK_EINTW(8, 0xC20, "gpx1", 0x04),
  927. EXYNOS_PIN_BANK_EINTW(8, 0xC40, "gpx2", 0x08),
  928. EXYNOS_PIN_BANK_EINTW(8, 0xC60, "gpx3", 0x0c),
  929. };
  930. /* pin banks of exynos5420 pin-controller 1 */
  931. static struct samsung_pin_bank exynos5420_pin_banks1[] = {
  932. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpc0", 0x00),
  933. EXYNOS_PIN_BANK_EINTG(8, 0x020, "gpc1", 0x04),
  934. EXYNOS_PIN_BANK_EINTG(7, 0x040, "gpc2", 0x08),
  935. EXYNOS_PIN_BANK_EINTG(4, 0x060, "gpc3", 0x0c),
  936. EXYNOS_PIN_BANK_EINTG(2, 0x080, "gpc4", 0x10),
  937. EXYNOS_PIN_BANK_EINTG(8, 0x0A0, "gpd1", 0x14),
  938. EXYNOS_PIN_BANK_EINTN(6, 0x0C0, "gpy0"),
  939. EXYNOS_PIN_BANK_EINTN(4, 0x0E0, "gpy1"),
  940. EXYNOS_PIN_BANK_EINTN(6, 0x100, "gpy2"),
  941. EXYNOS_PIN_BANK_EINTN(8, 0x120, "gpy3"),
  942. EXYNOS_PIN_BANK_EINTN(8, 0x140, "gpy4"),
  943. EXYNOS_PIN_BANK_EINTN(8, 0x160, "gpy5"),
  944. EXYNOS_PIN_BANK_EINTN(8, 0x180, "gpy6"),
  945. };
  946. /* pin banks of exynos5420 pin-controller 2 */
  947. static struct samsung_pin_bank exynos5420_pin_banks2[] = {
  948. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpe0", 0x00),
  949. EXYNOS_PIN_BANK_EINTG(2, 0x020, "gpe1", 0x04),
  950. EXYNOS_PIN_BANK_EINTG(6, 0x040, "gpf0", 0x08),
  951. EXYNOS_PIN_BANK_EINTG(8, 0x060, "gpf1", 0x0c),
  952. EXYNOS_PIN_BANK_EINTG(8, 0x080, "gpg0", 0x10),
  953. EXYNOS_PIN_BANK_EINTG(8, 0x0A0, "gpg1", 0x14),
  954. EXYNOS_PIN_BANK_EINTG(2, 0x0C0, "gpg2", 0x18),
  955. EXYNOS_PIN_BANK_EINTG(4, 0x0E0, "gpj4", 0x1c),
  956. };
  957. /* pin banks of exynos5420 pin-controller 3 */
  958. static struct samsung_pin_bank exynos5420_pin_banks3[] = {
  959. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00),
  960. EXYNOS_PIN_BANK_EINTG(6, 0x020, "gpa1", 0x04),
  961. EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpa2", 0x08),
  962. EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpb0", 0x0c),
  963. EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpb1", 0x10),
  964. EXYNOS_PIN_BANK_EINTG(4, 0x0A0, "gpb2", 0x14),
  965. EXYNOS_PIN_BANK_EINTG(8, 0x0C0, "gpb3", 0x18),
  966. EXYNOS_PIN_BANK_EINTG(2, 0x0E0, "gpb4", 0x1c),
  967. EXYNOS_PIN_BANK_EINTG(8, 0x100, "gph0", 0x20),
  968. };
  969. /* pin banks of exynos5420 pin-controller 4 */
  970. static struct samsung_pin_bank exynos5420_pin_banks4[] = {
  971. EXYNOS_PIN_BANK_EINTG(7, 0x000, "gpz", 0x00),
  972. };
  973. /*
  974. * Samsung pinctrl driver data for Exynos5420 SoC. Exynos5420 SoC includes
  975. * four gpio/pin-mux/pinconfig controllers.
  976. */
  977. struct samsung_pin_ctrl exynos5420_pin_ctrl[] = {
  978. {
  979. /* pin-controller instance 0 data */
  980. .pin_banks = exynos5420_pin_banks0,
  981. .nr_banks = ARRAY_SIZE(exynos5420_pin_banks0),
  982. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  983. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  984. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  985. .weint_con = EXYNOS_WKUP_ECON_OFFSET,
  986. .weint_mask = EXYNOS_WKUP_EMASK_OFFSET,
  987. .weint_pend = EXYNOS_WKUP_EPEND_OFFSET,
  988. .svc = EXYNOS_SVC_OFFSET,
  989. .eint_gpio_init = exynos_eint_gpio_init,
  990. .eint_wkup_init = exynos_eint_wkup_init,
  991. .label = "exynos5420-gpio-ctrl0",
  992. }, {
  993. /* pin-controller instance 1 data */
  994. .pin_banks = exynos5420_pin_banks1,
  995. .nr_banks = ARRAY_SIZE(exynos5420_pin_banks1),
  996. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  997. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  998. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  999. .svc = EXYNOS_SVC_OFFSET,
  1000. .eint_gpio_init = exynos_eint_gpio_init,
  1001. .label = "exynos5420-gpio-ctrl1",
  1002. }, {
  1003. /* pin-controller instance 2 data */
  1004. .pin_banks = exynos5420_pin_banks2,
  1005. .nr_banks = ARRAY_SIZE(exynos5420_pin_banks2),
  1006. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  1007. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  1008. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  1009. .svc = EXYNOS_SVC_OFFSET,
  1010. .eint_gpio_init = exynos_eint_gpio_init,
  1011. .label = "exynos5420-gpio-ctrl2",
  1012. }, {
  1013. /* pin-controller instance 3 data */
  1014. .pin_banks = exynos5420_pin_banks3,
  1015. .nr_banks = ARRAY_SIZE(exynos5420_pin_banks3),
  1016. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  1017. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  1018. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  1019. .svc = EXYNOS_SVC_OFFSET,
  1020. .eint_gpio_init = exynos_eint_gpio_init,
  1021. .label = "exynos5420-gpio-ctrl3",
  1022. }, {
  1023. /* pin-controller instance 4 data */
  1024. .pin_banks = exynos5420_pin_banks4,
  1025. .nr_banks = ARRAY_SIZE(exynos5420_pin_banks4),
  1026. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  1027. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  1028. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  1029. .svc = EXYNOS_SVC_OFFSET,
  1030. .eint_gpio_init = exynos_eint_gpio_init,
  1031. .label = "exynos5420-gpio-ctrl4",
  1032. },
  1033. };