quirks.c 118 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * Init/reset quirks for USB host controllers should be in the
  11. * USB quirks file, where their drivers can access reuse it.
  12. *
  13. * The bridge optimization stuff has been removed. If you really
  14. * have a silly BIOS which is unable to set your host bridge right,
  15. * use the PowerTweak utility (see http://powertweak.sourceforge.net).
  16. */
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/export.h>
  20. #include <linux/pci.h>
  21. #include <linux/init.h>
  22. #include <linux/delay.h>
  23. #include <linux/acpi.h>
  24. #include <linux/kallsyms.h>
  25. #include <linux/dmi.h>
  26. #include <linux/pci-aspm.h>
  27. #include <linux/ioport.h>
  28. #include <linux/sched.h>
  29. #include <linux/ktime.h>
  30. #include <asm/dma.h> /* isa_dma_bridge_buggy */
  31. #include "pci.h"
  32. /*
  33. * Decoding should be disabled for a PCI device during BAR sizing to avoid
  34. * conflict. But doing so may cause problems on host bridge and perhaps other
  35. * key system devices. For devices that need to have mmio decoding always-on,
  36. * we need to set the dev->mmio_always_on bit.
  37. */
  38. static void quirk_mmio_always_on(struct pci_dev *dev)
  39. {
  40. dev->mmio_always_on = 1;
  41. }
  42. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  43. PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
  44. /* The Mellanox Tavor device gives false positive parity errors
  45. * Mark this device with a broken_parity_status, to allow
  46. * PCI scanning code to "skip" this now blacklisted device.
  47. */
  48. static void quirk_mellanox_tavor(struct pci_dev *dev)
  49. {
  50. dev->broken_parity_status = 1; /* This device gives false positives */
  51. }
  52. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
  53. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
  54. /* Deal with broken BIOS'es that neglect to enable passive release,
  55. which can cause problems in combination with the 82441FX/PPro MTRRs */
  56. static void quirk_passive_release(struct pci_dev *dev)
  57. {
  58. struct pci_dev *d = NULL;
  59. unsigned char dlc;
  60. /* We have to make sure a particular bit is set in the PIIX3
  61. ISA bridge, so we have to go out and find it. */
  62. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  63. pci_read_config_byte(d, 0x82, &dlc);
  64. if (!(dlc & 1<<1)) {
  65. dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
  66. dlc |= 1<<1;
  67. pci_write_config_byte(d, 0x82, dlc);
  68. }
  69. }
  70. }
  71. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  72. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  73. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  74. but VIA don't answer queries. If you happen to have good contacts at VIA
  75. ask them for me please -- Alan
  76. This appears to be BIOS not version dependent. So presumably there is a
  77. chipset level fix */
  78. static void quirk_isa_dma_hangs(struct pci_dev *dev)
  79. {
  80. if (!isa_dma_bridge_buggy) {
  81. isa_dma_bridge_buggy=1;
  82. dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
  83. }
  84. }
  85. /*
  86. * Its not totally clear which chipsets are the problematic ones
  87. * We know 82C586 and 82C596 variants are affected.
  88. */
  89. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
  90. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
  91. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
  92. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
  93. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
  94. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
  95. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
  96. /*
  97. * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
  98. * for some HT machines to use C4 w/o hanging.
  99. */
  100. static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
  101. {
  102. u32 pmbase;
  103. u16 pm1a;
  104. pci_read_config_dword(dev, 0x40, &pmbase);
  105. pmbase = pmbase & 0xff80;
  106. pm1a = inw(pmbase);
  107. if (pm1a & 0x10) {
  108. dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
  109. outw(0x10, pmbase);
  110. }
  111. }
  112. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
  113. /*
  114. * Chipsets where PCI->PCI transfers vanish or hang
  115. */
  116. static void quirk_nopcipci(struct pci_dev *dev)
  117. {
  118. if ((pci_pci_problems & PCIPCI_FAIL)==0) {
  119. dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
  120. pci_pci_problems |= PCIPCI_FAIL;
  121. }
  122. }
  123. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
  124. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
  125. static void quirk_nopciamd(struct pci_dev *dev)
  126. {
  127. u8 rev;
  128. pci_read_config_byte(dev, 0x08, &rev);
  129. if (rev == 0x13) {
  130. /* Erratum 24 */
  131. dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
  132. pci_pci_problems |= PCIAGP_FAIL;
  133. }
  134. }
  135. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
  136. /*
  137. * Triton requires workarounds to be used by the drivers
  138. */
  139. static void quirk_triton(struct pci_dev *dev)
  140. {
  141. if ((pci_pci_problems&PCIPCI_TRITON)==0) {
  142. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  143. pci_pci_problems |= PCIPCI_TRITON;
  144. }
  145. }
  146. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
  147. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
  148. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
  149. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
  150. /*
  151. * VIA Apollo KT133 needs PCI latency patch
  152. * Made according to a windows driver based patch by George E. Breese
  153. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  154. * and http://www.georgebreese.com/net/software/#PCI
  155. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  156. * the info on which Mr Breese based his work.
  157. *
  158. * Updated based on further information from the site and also on
  159. * information provided by VIA
  160. */
  161. static void quirk_vialatency(struct pci_dev *dev)
  162. {
  163. struct pci_dev *p;
  164. u8 busarb;
  165. /* Ok we have a potential problem chipset here. Now see if we have
  166. a buggy southbridge */
  167. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  168. if (p!=NULL) {
  169. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  170. /* Check for buggy part revisions */
  171. if (p->revision < 0x40 || p->revision > 0x42)
  172. goto exit;
  173. } else {
  174. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  175. if (p==NULL) /* No problem parts */
  176. goto exit;
  177. /* Check for buggy part revisions */
  178. if (p->revision < 0x10 || p->revision > 0x12)
  179. goto exit;
  180. }
  181. /*
  182. * Ok we have the problem. Now set the PCI master grant to
  183. * occur every master grant. The apparent bug is that under high
  184. * PCI load (quite common in Linux of course) you can get data
  185. * loss when the CPU is held off the bus for 3 bus master requests
  186. * This happens to include the IDE controllers....
  187. *
  188. * VIA only apply this fix when an SB Live! is present but under
  189. * both Linux and Windows this isn't enough, and we have seen
  190. * corruption without SB Live! but with things like 3 UDMA IDE
  191. * controllers. So we ignore that bit of the VIA recommendation..
  192. */
  193. pci_read_config_byte(dev, 0x76, &busarb);
  194. /* Set bit 4 and bi 5 of byte 76 to 0x01
  195. "Master priority rotation on every PCI master grant */
  196. busarb &= ~(1<<5);
  197. busarb |= (1<<4);
  198. pci_write_config_byte(dev, 0x76, busarb);
  199. dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
  200. exit:
  201. pci_dev_put(p);
  202. }
  203. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  204. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  205. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  206. /* Must restore this on a resume from RAM */
  207. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  208. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  209. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  210. /*
  211. * VIA Apollo VP3 needs ETBF on BT848/878
  212. */
  213. static void quirk_viaetbf(struct pci_dev *dev)
  214. {
  215. if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
  216. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  217. pci_pci_problems |= PCIPCI_VIAETBF;
  218. }
  219. }
  220. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
  221. static void quirk_vsfx(struct pci_dev *dev)
  222. {
  223. if ((pci_pci_problems&PCIPCI_VSFX)==0) {
  224. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  225. pci_pci_problems |= PCIPCI_VSFX;
  226. }
  227. }
  228. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
  229. /*
  230. * Ali Magik requires workarounds to be used by the drivers
  231. * that DMA to AGP space. Latency must be set to 0xA and triton
  232. * workaround applied too
  233. * [Info kindly provided by ALi]
  234. */
  235. static void quirk_alimagik(struct pci_dev *dev)
  236. {
  237. if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
  238. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  239. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  240. }
  241. }
  242. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
  243. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
  244. /*
  245. * Natoma has some interesting boundary conditions with Zoran stuff
  246. * at least
  247. */
  248. static void quirk_natoma(struct pci_dev *dev)
  249. {
  250. if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
  251. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  252. pci_pci_problems |= PCIPCI_NATOMA;
  253. }
  254. }
  255. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
  256. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
  257. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
  258. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
  259. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
  260. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
  261. /*
  262. * This chip can cause PCI parity errors if config register 0xA0 is read
  263. * while DMAs are occurring.
  264. */
  265. static void quirk_citrine(struct pci_dev *dev)
  266. {
  267. dev->cfg_size = 0xA0;
  268. }
  269. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
  270. /*
  271. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  272. * If it's needed, re-allocate the region.
  273. */
  274. static void quirk_s3_64M(struct pci_dev *dev)
  275. {
  276. struct resource *r = &dev->resource[0];
  277. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  278. r->start = 0;
  279. r->end = 0x3ffffff;
  280. }
  281. }
  282. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
  283. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
  284. /*
  285. * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
  286. * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
  287. * BAR0 should be 8 bytes; instead, it may be set to something like 8k
  288. * (which conflicts w/ BAR1's memory range).
  289. */
  290. static void quirk_cs5536_vsa(struct pci_dev *dev)
  291. {
  292. if (pci_resource_len(dev, 0) != 8) {
  293. struct resource *res = &dev->resource[0];
  294. res->end = res->start + 8 - 1;
  295. dev_info(&dev->dev, "CS5536 ISA bridge bug detected "
  296. "(incorrect header); workaround applied.\n");
  297. }
  298. }
  299. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
  300. static void quirk_io_region(struct pci_dev *dev, int port,
  301. unsigned size, int nr, const char *name)
  302. {
  303. u16 region;
  304. struct pci_bus_region bus_region;
  305. struct resource *res = dev->resource + nr;
  306. pci_read_config_word(dev, port, &region);
  307. region &= ~(size - 1);
  308. if (!region)
  309. return;
  310. res->name = pci_name(dev);
  311. res->flags = IORESOURCE_IO;
  312. /* Convert from PCI bus to resource space */
  313. bus_region.start = region;
  314. bus_region.end = region + size - 1;
  315. pcibios_bus_to_resource(dev, res, &bus_region);
  316. if (!pci_claim_resource(dev, nr))
  317. dev_info(&dev->dev, "quirk: %pR claimed by %s\n", res, name);
  318. }
  319. /*
  320. * ATI Northbridge setups MCE the processor if you even
  321. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  322. */
  323. static void quirk_ati_exploding_mce(struct pci_dev *dev)
  324. {
  325. dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
  326. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  327. request_region(0x3b0, 0x0C, "RadeonIGP");
  328. request_region(0x3d3, 0x01, "RadeonIGP");
  329. }
  330. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
  331. /*
  332. * Let's make the southbridge information explicit instead
  333. * of having to worry about people probing the ACPI areas,
  334. * for example.. (Yes, it happens, and if you read the wrong
  335. * ACPI register it will put the machine to sleep with no
  336. * way of waking it up again. Bummer).
  337. *
  338. * ALI M7101: Two IO regions pointed to by words at
  339. * 0xE0 (64 bytes of ACPI registers)
  340. * 0xE2 (32 bytes of SMB registers)
  341. */
  342. static void quirk_ali7101_acpi(struct pci_dev *dev)
  343. {
  344. quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  345. quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  346. }
  347. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
  348. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  349. {
  350. u32 devres;
  351. u32 mask, size, base;
  352. pci_read_config_dword(dev, port, &devres);
  353. if ((devres & enable) != enable)
  354. return;
  355. mask = (devres >> 16) & 15;
  356. base = devres & 0xffff;
  357. size = 16;
  358. for (;;) {
  359. unsigned bit = size >> 1;
  360. if ((bit & mask) == bit)
  361. break;
  362. size = bit;
  363. }
  364. /*
  365. * For now we only print it out. Eventually we'll want to
  366. * reserve it (at least if it's in the 0x1000+ range), but
  367. * let's get enough confirmation reports first.
  368. */
  369. base &= -size;
  370. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
  371. }
  372. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  373. {
  374. u32 devres;
  375. u32 mask, size, base;
  376. pci_read_config_dword(dev, port, &devres);
  377. if ((devres & enable) != enable)
  378. return;
  379. base = devres & 0xffff0000;
  380. mask = (devres & 0x3f) << 16;
  381. size = 128 << 16;
  382. for (;;) {
  383. unsigned bit = size >> 1;
  384. if ((bit & mask) == bit)
  385. break;
  386. size = bit;
  387. }
  388. /*
  389. * For now we only print it out. Eventually we'll want to
  390. * reserve it, but let's get enough confirmation reports first.
  391. */
  392. base &= -size;
  393. dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
  394. }
  395. /*
  396. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  397. * 0x40 (64 bytes of ACPI registers)
  398. * 0x90 (16 bytes of SMB registers)
  399. * and a few strange programmable PIIX4 device resources.
  400. */
  401. static void quirk_piix4_acpi(struct pci_dev *dev)
  402. {
  403. u32 res_a;
  404. quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  405. quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  406. /* Device resource A has enables for some of the other ones */
  407. pci_read_config_dword(dev, 0x5c, &res_a);
  408. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  409. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  410. /* Device resource D is just bitfields for static resources */
  411. /* Device 12 enabled? */
  412. if (res_a & (1 << 29)) {
  413. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  414. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  415. }
  416. /* Device 13 enabled? */
  417. if (res_a & (1 << 30)) {
  418. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  419. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  420. }
  421. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  422. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  423. }
  424. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
  425. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
  426. #define ICH_PMBASE 0x40
  427. #define ICH_ACPI_CNTL 0x44
  428. #define ICH4_ACPI_EN 0x10
  429. #define ICH6_ACPI_EN 0x80
  430. #define ICH4_GPIOBASE 0x58
  431. #define ICH4_GPIO_CNTL 0x5c
  432. #define ICH4_GPIO_EN 0x10
  433. #define ICH6_GPIOBASE 0x48
  434. #define ICH6_GPIO_CNTL 0x4c
  435. #define ICH6_GPIO_EN 0x10
  436. /*
  437. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  438. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  439. * 0x58 (64 bytes of GPIO I/O space)
  440. */
  441. static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
  442. {
  443. u8 enable;
  444. /*
  445. * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
  446. * with low legacy (and fixed) ports. We don't know the decoding
  447. * priority and can't tell whether the legacy device or the one created
  448. * here is really at that address. This happens on boards with broken
  449. * BIOSes.
  450. */
  451. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  452. if (enable & ICH4_ACPI_EN)
  453. quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
  454. "ICH4 ACPI/GPIO/TCO");
  455. pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
  456. if (enable & ICH4_GPIO_EN)
  457. quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
  458. "ICH4 GPIO");
  459. }
  460. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
  461. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
  462. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
  463. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
  464. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
  465. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
  466. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
  467. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
  468. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
  469. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
  470. static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
  471. {
  472. u8 enable;
  473. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  474. if (enable & ICH6_ACPI_EN)
  475. quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
  476. "ICH6 ACPI/GPIO/TCO");
  477. pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
  478. if (enable & ICH6_GPIO_EN)
  479. quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
  480. "ICH6 GPIO");
  481. }
  482. static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
  483. {
  484. u32 val;
  485. u32 size, base;
  486. pci_read_config_dword(dev, reg, &val);
  487. /* Enabled? */
  488. if (!(val & 1))
  489. return;
  490. base = val & 0xfffc;
  491. if (dynsize) {
  492. /*
  493. * This is not correct. It is 16, 32 or 64 bytes depending on
  494. * register D31:F0:ADh bits 5:4.
  495. *
  496. * But this gets us at least _part_ of it.
  497. */
  498. size = 16;
  499. } else {
  500. size = 128;
  501. }
  502. base &= ~(size-1);
  503. /* Just print it out for now. We should reserve it after more debugging */
  504. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
  505. }
  506. static void quirk_ich6_lpc(struct pci_dev *dev)
  507. {
  508. /* Shared ACPI/GPIO decode with all ICH6+ */
  509. ich6_lpc_acpi_gpio(dev);
  510. /* ICH6-specific generic IO decode */
  511. ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
  512. ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
  513. }
  514. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
  515. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
  516. static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
  517. {
  518. u32 val;
  519. u32 mask, base;
  520. pci_read_config_dword(dev, reg, &val);
  521. /* Enabled? */
  522. if (!(val & 1))
  523. return;
  524. /*
  525. * IO base in bits 15:2, mask in bits 23:18, both
  526. * are dword-based
  527. */
  528. base = val & 0xfffc;
  529. mask = (val >> 16) & 0xfc;
  530. mask |= 3;
  531. /* Just print it out for now. We should reserve it after more debugging */
  532. dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
  533. }
  534. /* ICH7-10 has the same common LPC generic IO decode registers */
  535. static void quirk_ich7_lpc(struct pci_dev *dev)
  536. {
  537. /* We share the common ACPI/GPIO decode with ICH6 */
  538. ich6_lpc_acpi_gpio(dev);
  539. /* And have 4 ICH7+ generic decodes */
  540. ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
  541. ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
  542. ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
  543. ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
  544. }
  545. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
  546. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
  547. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
  548. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
  549. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
  550. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
  551. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
  552. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
  553. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
  554. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
  555. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
  556. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
  557. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
  558. /*
  559. * VIA ACPI: One IO region pointed to by longword at
  560. * 0x48 or 0x20 (256 bytes of ACPI registers)
  561. */
  562. static void quirk_vt82c586_acpi(struct pci_dev *dev)
  563. {
  564. if (dev->revision & 0x10)
  565. quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
  566. "vt82c586 ACPI");
  567. }
  568. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
  569. /*
  570. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  571. * 0x48 (256 bytes of ACPI registers)
  572. * 0x70 (128 bytes of hardware monitoring register)
  573. * 0x90 (16 bytes of SMB registers)
  574. */
  575. static void quirk_vt82c686_acpi(struct pci_dev *dev)
  576. {
  577. quirk_vt82c586_acpi(dev);
  578. quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
  579. "vt82c686 HW-mon");
  580. quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
  581. }
  582. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
  583. /*
  584. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  585. * 0x88 (128 bytes of power management registers)
  586. * 0xd0 (16 bytes of SMB registers)
  587. */
  588. static void quirk_vt8235_acpi(struct pci_dev *dev)
  589. {
  590. quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  591. quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
  592. }
  593. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  594. /*
  595. * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
  596. * Disable fast back-to-back on the secondary bus segment
  597. */
  598. static void quirk_xio2000a(struct pci_dev *dev)
  599. {
  600. struct pci_dev *pdev;
  601. u16 command;
  602. dev_warn(&dev->dev, "TI XIO2000a quirk detected; "
  603. "secondary bus fast back-to-back transfers disabled\n");
  604. list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
  605. pci_read_config_word(pdev, PCI_COMMAND, &command);
  606. if (command & PCI_COMMAND_FAST_BACK)
  607. pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
  608. }
  609. }
  610. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
  611. quirk_xio2000a);
  612. #ifdef CONFIG_X86_IO_APIC
  613. #include <asm/io_apic.h>
  614. /*
  615. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  616. * devices to the external APIC.
  617. *
  618. * TODO: When we have device-specific interrupt routers,
  619. * this code will go away from quirks.
  620. */
  621. static void quirk_via_ioapic(struct pci_dev *dev)
  622. {
  623. u8 tmp;
  624. if (nr_ioapics < 1)
  625. tmp = 0; /* nothing routed to external APIC */
  626. else
  627. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  628. dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
  629. tmp == 0 ? "Disa" : "Ena");
  630. /* Offset 0x58: External APIC IRQ output control */
  631. pci_write_config_byte (dev, 0x58, tmp);
  632. }
  633. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  634. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  635. /*
  636. * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
  637. * This leads to doubled level interrupt rates.
  638. * Set this bit to get rid of cycle wastage.
  639. * Otherwise uncritical.
  640. */
  641. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  642. {
  643. u8 misc_control2;
  644. #define BYPASS_APIC_DEASSERT 8
  645. pci_read_config_byte(dev, 0x5B, &misc_control2);
  646. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  647. dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
  648. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  649. }
  650. }
  651. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  652. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  653. /*
  654. * The AMD io apic can hang the box when an apic irq is masked.
  655. * We check all revs >= B0 (yet not in the pre production!) as the bug
  656. * is currently marked NoFix
  657. *
  658. * We have multiple reports of hangs with this chipset that went away with
  659. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  660. * of course. However the advice is demonstrably good even if so..
  661. */
  662. static void quirk_amd_ioapic(struct pci_dev *dev)
  663. {
  664. if (dev->revision >= 0x02) {
  665. dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  666. dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
  667. }
  668. }
  669. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
  670. static void quirk_ioapic_rmw(struct pci_dev *dev)
  671. {
  672. if (dev->devfn == 0 && dev->bus->number == 0)
  673. sis_apic_bug = 1;
  674. }
  675. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
  676. #endif /* CONFIG_X86_IO_APIC */
  677. /*
  678. * Some settings of MMRBC can lead to data corruption so block changes.
  679. * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
  680. */
  681. static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
  682. {
  683. if (dev->subordinate && dev->revision <= 0x12) {
  684. dev_info(&dev->dev, "AMD8131 rev %x detected; "
  685. "disabling PCI-X MMRBC\n", dev->revision);
  686. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
  687. }
  688. }
  689. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
  690. /*
  691. * FIXME: it is questionable that quirk_via_acpi
  692. * is needed. It shows up as an ISA bridge, and does not
  693. * support the PCI_INTERRUPT_LINE register at all. Therefore
  694. * it seems like setting the pci_dev's 'irq' to the
  695. * value of the ACPI SCI interrupt is only done for convenience.
  696. * -jgarzik
  697. */
  698. static void quirk_via_acpi(struct pci_dev *d)
  699. {
  700. /*
  701. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  702. */
  703. u8 irq;
  704. pci_read_config_byte(d, 0x42, &irq);
  705. irq &= 0xf;
  706. if (irq && (irq != 2))
  707. d->irq = irq;
  708. }
  709. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
  710. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
  711. /*
  712. * VIA bridges which have VLink
  713. */
  714. static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
  715. static void quirk_via_bridge(struct pci_dev *dev)
  716. {
  717. /* See what bridge we have and find the device ranges */
  718. switch (dev->device) {
  719. case PCI_DEVICE_ID_VIA_82C686:
  720. /* The VT82C686 is special, it attaches to PCI and can have
  721. any device number. All its subdevices are functions of
  722. that single device. */
  723. via_vlink_dev_lo = PCI_SLOT(dev->devfn);
  724. via_vlink_dev_hi = PCI_SLOT(dev->devfn);
  725. break;
  726. case PCI_DEVICE_ID_VIA_8237:
  727. case PCI_DEVICE_ID_VIA_8237A:
  728. via_vlink_dev_lo = 15;
  729. break;
  730. case PCI_DEVICE_ID_VIA_8235:
  731. via_vlink_dev_lo = 16;
  732. break;
  733. case PCI_DEVICE_ID_VIA_8231:
  734. case PCI_DEVICE_ID_VIA_8233_0:
  735. case PCI_DEVICE_ID_VIA_8233A:
  736. case PCI_DEVICE_ID_VIA_8233C_0:
  737. via_vlink_dev_lo = 17;
  738. break;
  739. }
  740. }
  741. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
  742. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
  743. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
  744. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
  745. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
  746. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
  747. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
  748. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
  749. /**
  750. * quirk_via_vlink - VIA VLink IRQ number update
  751. * @dev: PCI device
  752. *
  753. * If the device we are dealing with is on a PIC IRQ we need to
  754. * ensure that the IRQ line register which usually is not relevant
  755. * for PCI cards, is actually written so that interrupts get sent
  756. * to the right place.
  757. * We only do this on systems where a VIA south bridge was detected,
  758. * and only for VIA devices on the motherboard (see quirk_via_bridge
  759. * above).
  760. */
  761. static void quirk_via_vlink(struct pci_dev *dev)
  762. {
  763. u8 irq, new_irq;
  764. /* Check if we have VLink at all */
  765. if (via_vlink_dev_lo == -1)
  766. return;
  767. new_irq = dev->irq;
  768. /* Don't quirk interrupts outside the legacy IRQ range */
  769. if (!new_irq || new_irq > 15)
  770. return;
  771. /* Internal device ? */
  772. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
  773. PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
  774. return;
  775. /* This is an internal VLink device on a PIC interrupt. The BIOS
  776. ought to have set this but may not have, so we redo it */
  777. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  778. if (new_irq != irq) {
  779. dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
  780. irq, new_irq);
  781. udelay(15); /* unknown if delay really needed */
  782. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  783. }
  784. }
  785. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  786. /*
  787. * VIA VT82C598 has its device ID settable and many BIOSes
  788. * set it to the ID of VT82C597 for backward compatibility.
  789. * We need to switch it off to be able to recognize the real
  790. * type of the chip.
  791. */
  792. static void quirk_vt82c598_id(struct pci_dev *dev)
  793. {
  794. pci_write_config_byte(dev, 0xfc, 0);
  795. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  796. }
  797. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
  798. /*
  799. * CardBus controllers have a legacy base address that enables them
  800. * to respond as i82365 pcmcia controllers. We don't want them to
  801. * do this even if the Linux CardBus driver is not loaded, because
  802. * the Linux i82365 driver does not (and should not) handle CardBus.
  803. */
  804. static void quirk_cardbus_legacy(struct pci_dev *dev)
  805. {
  806. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  807. }
  808. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
  809. PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
  810. DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  811. PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
  812. /*
  813. * Following the PCI ordering rules is optional on the AMD762. I'm not
  814. * sure what the designers were smoking but let's not inhale...
  815. *
  816. * To be fair to AMD, it follows the spec by default, its BIOS people
  817. * who turn it off!
  818. */
  819. static void quirk_amd_ordering(struct pci_dev *dev)
  820. {
  821. u32 pcic;
  822. pci_read_config_dword(dev, 0x4C, &pcic);
  823. if ((pcic&6)!=6) {
  824. pcic |= 6;
  825. dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
  826. pci_write_config_dword(dev, 0x4C, pcic);
  827. pci_read_config_dword(dev, 0x84, &pcic);
  828. pcic |= (1<<23); /* Required in this mode */
  829. pci_write_config_dword(dev, 0x84, pcic);
  830. }
  831. }
  832. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  833. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  834. /*
  835. * DreamWorks provided workaround for Dunord I-3000 problem
  836. *
  837. * This card decodes and responds to addresses not apparently
  838. * assigned to it. We force a larger allocation to ensure that
  839. * nothing gets put too close to it.
  840. */
  841. static void quirk_dunord(struct pci_dev *dev)
  842. {
  843. struct resource *r = &dev->resource [1];
  844. r->start = 0;
  845. r->end = 0xffffff;
  846. }
  847. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
  848. /*
  849. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  850. * is subtractive decoding (transparent), and does indicate this
  851. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  852. * instead of 0x01.
  853. */
  854. static void quirk_transparent_bridge(struct pci_dev *dev)
  855. {
  856. dev->transparent = 1;
  857. }
  858. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
  859. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
  860. /*
  861. * Common misconfiguration of the MediaGX/Geode PCI master that will
  862. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  863. * datasheets found at http://www.national.com/analog for info on what
  864. * these bits do. <christer@weinigel.se>
  865. */
  866. static void quirk_mediagx_master(struct pci_dev *dev)
  867. {
  868. u8 reg;
  869. pci_read_config_byte(dev, 0x41, &reg);
  870. if (reg & 2) {
  871. reg &= ~2;
  872. dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
  873. pci_write_config_byte(dev, 0x41, reg);
  874. }
  875. }
  876. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  877. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  878. /*
  879. * Ensure C0 rev restreaming is off. This is normally done by
  880. * the BIOS but in the odd case it is not the results are corruption
  881. * hence the presence of a Linux check
  882. */
  883. static void quirk_disable_pxb(struct pci_dev *pdev)
  884. {
  885. u16 config;
  886. if (pdev->revision != 0x04) /* Only C0 requires this */
  887. return;
  888. pci_read_config_word(pdev, 0x40, &config);
  889. if (config & (1<<6)) {
  890. config &= ~(1<<6);
  891. pci_write_config_word(pdev, 0x40, config);
  892. dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
  893. }
  894. }
  895. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  896. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  897. static void quirk_amd_ide_mode(struct pci_dev *pdev)
  898. {
  899. /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
  900. u8 tmp;
  901. pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
  902. if (tmp == 0x01) {
  903. pci_read_config_byte(pdev, 0x40, &tmp);
  904. pci_write_config_byte(pdev, 0x40, tmp|1);
  905. pci_write_config_byte(pdev, 0x9, 1);
  906. pci_write_config_byte(pdev, 0xa, 6);
  907. pci_write_config_byte(pdev, 0x40, tmp);
  908. pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
  909. dev_info(&pdev->dev, "set SATA to AHCI mode\n");
  910. }
  911. }
  912. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  913. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  914. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  915. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  916. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  917. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  918. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
  919. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
  920. /*
  921. * Serverworks CSB5 IDE does not fully support native mode
  922. */
  923. static void quirk_svwks_csb5ide(struct pci_dev *pdev)
  924. {
  925. u8 prog;
  926. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  927. if (prog & 5) {
  928. prog &= ~5;
  929. pdev->class &= ~5;
  930. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  931. /* PCI layer will sort out resources */
  932. }
  933. }
  934. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
  935. /*
  936. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  937. */
  938. static void quirk_ide_samemode(struct pci_dev *pdev)
  939. {
  940. u8 prog;
  941. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  942. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  943. dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
  944. prog &= ~5;
  945. pdev->class &= ~5;
  946. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  947. }
  948. }
  949. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  950. /*
  951. * Some ATA devices break if put into D3
  952. */
  953. static void quirk_no_ata_d3(struct pci_dev *pdev)
  954. {
  955. pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
  956. }
  957. /* Quirk the legacy ATA devices only. The AHCI ones are ok */
  958. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
  959. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  960. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
  961. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  962. /* ALi loses some register settings that we cannot then restore */
  963. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
  964. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  965. /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
  966. occur when mode detecting */
  967. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
  968. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  969. /* This was originally an Alpha specific thing, but it really fits here.
  970. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  971. */
  972. static void quirk_eisa_bridge(struct pci_dev *dev)
  973. {
  974. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  975. }
  976. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
  977. /*
  978. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  979. * is not activated. The myth is that Asus said that they do not want the
  980. * users to be irritated by just another PCI Device in the Win98 device
  981. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  982. * package 2.7.0 for details)
  983. *
  984. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  985. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  986. * becomes necessary to do this tweak in two steps -- the chosen trigger
  987. * is either the Host bridge (preferred) or on-board VGA controller.
  988. *
  989. * Note that we used to unhide the SMBus that way on Toshiba laptops
  990. * (Satellite A40 and Tecra M2) but then found that the thermal management
  991. * was done by SMM code, which could cause unsynchronized concurrent
  992. * accesses to the SMBus registers, with potentially bad effects. Thus you
  993. * should be very careful when adding new entries: if SMM is accessing the
  994. * Intel SMBus, this is a very good reason to leave it hidden.
  995. *
  996. * Likewise, many recent laptops use ACPI for thermal management. If the
  997. * ACPI DSDT code accesses the SMBus, then Linux should not access it
  998. * natively, and keeping the SMBus hidden is the right thing to do. If you
  999. * are about to add an entry in the table below, please first disassemble
  1000. * the DSDT and double-check that there is no code accessing the SMBus.
  1001. */
  1002. static int asus_hides_smbus;
  1003. static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
  1004. {
  1005. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1006. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  1007. switch(dev->subsystem_device) {
  1008. case 0x8025: /* P4B-LX */
  1009. case 0x8070: /* P4B */
  1010. case 0x8088: /* P4B533 */
  1011. case 0x1626: /* L3C notebook */
  1012. asus_hides_smbus = 1;
  1013. }
  1014. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  1015. switch(dev->subsystem_device) {
  1016. case 0x80b1: /* P4GE-V */
  1017. case 0x80b2: /* P4PE */
  1018. case 0x8093: /* P4B533-V */
  1019. asus_hides_smbus = 1;
  1020. }
  1021. else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  1022. switch(dev->subsystem_device) {
  1023. case 0x8030: /* P4T533 */
  1024. asus_hides_smbus = 1;
  1025. }
  1026. else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  1027. switch (dev->subsystem_device) {
  1028. case 0x8070: /* P4G8X Deluxe */
  1029. asus_hides_smbus = 1;
  1030. }
  1031. else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  1032. switch (dev->subsystem_device) {
  1033. case 0x80c9: /* PU-DLS */
  1034. asus_hides_smbus = 1;
  1035. }
  1036. else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  1037. switch (dev->subsystem_device) {
  1038. case 0x1751: /* M2N notebook */
  1039. case 0x1821: /* M5N notebook */
  1040. case 0x1897: /* A6L notebook */
  1041. asus_hides_smbus = 1;
  1042. }
  1043. else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1044. switch (dev->subsystem_device) {
  1045. case 0x184b: /* W1N notebook */
  1046. case 0x186a: /* M6Ne notebook */
  1047. asus_hides_smbus = 1;
  1048. }
  1049. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1050. switch (dev->subsystem_device) {
  1051. case 0x80f2: /* P4P800-X */
  1052. asus_hides_smbus = 1;
  1053. }
  1054. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  1055. switch (dev->subsystem_device) {
  1056. case 0x1882: /* M6V notebook */
  1057. case 0x1977: /* A6VA notebook */
  1058. asus_hides_smbus = 1;
  1059. }
  1060. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  1061. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1062. switch(dev->subsystem_device) {
  1063. case 0x088C: /* HP Compaq nc8000 */
  1064. case 0x0890: /* HP Compaq nc6000 */
  1065. asus_hides_smbus = 1;
  1066. }
  1067. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1068. switch (dev->subsystem_device) {
  1069. case 0x12bc: /* HP D330L */
  1070. case 0x12bd: /* HP D530 */
  1071. case 0x006a: /* HP Compaq nx9500 */
  1072. asus_hides_smbus = 1;
  1073. }
  1074. else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
  1075. switch (dev->subsystem_device) {
  1076. case 0x12bf: /* HP xw4100 */
  1077. asus_hides_smbus = 1;
  1078. }
  1079. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  1080. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1081. switch(dev->subsystem_device) {
  1082. case 0xC00C: /* Samsung P35 notebook */
  1083. asus_hides_smbus = 1;
  1084. }
  1085. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  1086. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1087. switch(dev->subsystem_device) {
  1088. case 0x0058: /* Compaq Evo N620c */
  1089. asus_hides_smbus = 1;
  1090. }
  1091. else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
  1092. switch(dev->subsystem_device) {
  1093. case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
  1094. /* Motherboard doesn't have Host bridge
  1095. * subvendor/subdevice IDs, therefore checking
  1096. * its on-board VGA controller */
  1097. asus_hides_smbus = 1;
  1098. }
  1099. else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
  1100. switch(dev->subsystem_device) {
  1101. case 0x00b8: /* Compaq Evo D510 CMT */
  1102. case 0x00b9: /* Compaq Evo D510 SFF */
  1103. case 0x00ba: /* Compaq Evo D510 USDT */
  1104. /* Motherboard doesn't have Host bridge
  1105. * subvendor/subdevice IDs and on-board VGA
  1106. * controller is disabled if an AGP card is
  1107. * inserted, therefore checking USB UHCI
  1108. * Controller #1 */
  1109. asus_hides_smbus = 1;
  1110. }
  1111. else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
  1112. switch (dev->subsystem_device) {
  1113. case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
  1114. /* Motherboard doesn't have host bridge
  1115. * subvendor/subdevice IDs, therefore checking
  1116. * its on-board VGA controller */
  1117. asus_hides_smbus = 1;
  1118. }
  1119. }
  1120. }
  1121. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
  1122. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
  1123. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
  1124. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
  1125. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
  1126. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
  1127. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
  1128. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
  1129. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
  1130. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
  1131. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
  1132. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
  1133. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
  1134. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  1135. {
  1136. u16 val;
  1137. if (likely(!asus_hides_smbus))
  1138. return;
  1139. pci_read_config_word(dev, 0xF2, &val);
  1140. if (val & 0x8) {
  1141. pci_write_config_word(dev, 0xF2, val & (~0x8));
  1142. pci_read_config_word(dev, 0xF2, &val);
  1143. if (val & 0x8)
  1144. dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
  1145. else
  1146. dev_info(&dev->dev, "Enabled i801 SMBus device\n");
  1147. }
  1148. }
  1149. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1150. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1151. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1152. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1153. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1154. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1155. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1156. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1157. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1158. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1159. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1160. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1161. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1162. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1163. /* It appears we just have one such device. If not, we have a warning */
  1164. static void __iomem *asus_rcba_base;
  1165. static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
  1166. {
  1167. u32 rcba;
  1168. if (likely(!asus_hides_smbus))
  1169. return;
  1170. WARN_ON(asus_rcba_base);
  1171. pci_read_config_dword(dev, 0xF0, &rcba);
  1172. /* use bits 31:14, 16 kB aligned */
  1173. asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
  1174. if (asus_rcba_base == NULL)
  1175. return;
  1176. }
  1177. static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
  1178. {
  1179. u32 val;
  1180. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1181. return;
  1182. /* read the Function Disable register, dword mode only */
  1183. val = readl(asus_rcba_base + 0x3418);
  1184. writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
  1185. }
  1186. static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
  1187. {
  1188. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1189. return;
  1190. iounmap(asus_rcba_base);
  1191. asus_rcba_base = NULL;
  1192. dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
  1193. }
  1194. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  1195. {
  1196. asus_hides_smbus_lpc_ich6_suspend(dev);
  1197. asus_hides_smbus_lpc_ich6_resume_early(dev);
  1198. asus_hides_smbus_lpc_ich6_resume(dev);
  1199. }
  1200. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
  1201. DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
  1202. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
  1203. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
  1204. /*
  1205. * SiS 96x south bridge: BIOS typically hides SMBus device...
  1206. */
  1207. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1208. {
  1209. u8 val = 0;
  1210. pci_read_config_byte(dev, 0x77, &val);
  1211. if (val & 0x10) {
  1212. dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
  1213. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1214. }
  1215. }
  1216. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1217. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1218. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1219. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1220. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1221. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1222. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1223. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1224. /*
  1225. * ... This is further complicated by the fact that some SiS96x south
  1226. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1227. * spotted a compatible north bridge to make sure.
  1228. * (pci_find_device doesn't work yet)
  1229. *
  1230. * We can also enable the sis96x bit in the discovery register..
  1231. */
  1232. #define SIS_DETECT_REGISTER 0x40
  1233. static void quirk_sis_503(struct pci_dev *dev)
  1234. {
  1235. u8 reg;
  1236. u16 devid;
  1237. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1238. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1239. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1240. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1241. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1242. return;
  1243. }
  1244. /*
  1245. * Ok, it now shows up as a 96x.. run the 96x quirk by
  1246. * hand in case it has already been processed.
  1247. * (depends on link order, which is apparently not guaranteed)
  1248. */
  1249. dev->device = devid;
  1250. quirk_sis_96x_smbus(dev);
  1251. }
  1252. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1253. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1254. /*
  1255. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1256. * and MC97 modem controller are disabled when a second PCI soundcard is
  1257. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1258. * -- bjd
  1259. */
  1260. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1261. {
  1262. u8 val;
  1263. int asus_hides_ac97 = 0;
  1264. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1265. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1266. asus_hides_ac97 = 1;
  1267. }
  1268. if (!asus_hides_ac97)
  1269. return;
  1270. pci_read_config_byte(dev, 0x50, &val);
  1271. if (val & 0xc0) {
  1272. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1273. pci_read_config_byte(dev, 0x50, &val);
  1274. if (val & 0xc0)
  1275. dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
  1276. else
  1277. dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
  1278. }
  1279. }
  1280. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1281. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1282. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1283. /*
  1284. * If we are using libata we can drive this chip properly but must
  1285. * do this early on to make the additional device appear during
  1286. * the PCI scanning.
  1287. */
  1288. static void quirk_jmicron_ata(struct pci_dev *pdev)
  1289. {
  1290. u32 conf1, conf5, class;
  1291. u8 hdr;
  1292. /* Only poke fn 0 */
  1293. if (PCI_FUNC(pdev->devfn))
  1294. return;
  1295. pci_read_config_dword(pdev, 0x40, &conf1);
  1296. pci_read_config_dword(pdev, 0x80, &conf5);
  1297. conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
  1298. conf5 &= ~(1 << 24); /* Clear bit 24 */
  1299. switch (pdev->device) {
  1300. case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
  1301. case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
  1302. case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
  1303. /* The controller should be in single function ahci mode */
  1304. conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
  1305. break;
  1306. case PCI_DEVICE_ID_JMICRON_JMB365:
  1307. case PCI_DEVICE_ID_JMICRON_JMB366:
  1308. /* Redirect IDE second PATA port to the right spot */
  1309. conf5 |= (1 << 24);
  1310. /* Fall through */
  1311. case PCI_DEVICE_ID_JMICRON_JMB361:
  1312. case PCI_DEVICE_ID_JMICRON_JMB363:
  1313. case PCI_DEVICE_ID_JMICRON_JMB369:
  1314. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1315. /* Set the class codes correctly and then direct IDE 0 */
  1316. conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
  1317. break;
  1318. case PCI_DEVICE_ID_JMICRON_JMB368:
  1319. /* The controller should be in single function IDE mode */
  1320. conf1 |= 0x00C00000; /* Set 22, 23 */
  1321. break;
  1322. }
  1323. pci_write_config_dword(pdev, 0x40, conf1);
  1324. pci_write_config_dword(pdev, 0x80, conf5);
  1325. /* Update pdev accordingly */
  1326. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1327. pdev->hdr_type = hdr & 0x7f;
  1328. pdev->multifunction = !!(hdr & 0x80);
  1329. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
  1330. pdev->class = class >> 8;
  1331. }
  1332. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1333. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1334. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1335. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1336. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1337. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1338. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1339. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1340. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1341. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1342. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1343. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1344. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1345. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1346. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1347. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1348. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1349. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1350. #endif
  1351. #ifdef CONFIG_X86_IO_APIC
  1352. static void quirk_alder_ioapic(struct pci_dev *pdev)
  1353. {
  1354. int i;
  1355. if ((pdev->class >> 8) != 0xff00)
  1356. return;
  1357. /* the first BAR is the location of the IO APIC...we must
  1358. * not touch this (and it's already covered by the fixmap), so
  1359. * forcibly insert it into the resource tree */
  1360. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1361. insert_resource(&iomem_resource, &pdev->resource[0]);
  1362. /* The next five BARs all seem to be rubbish, so just clean
  1363. * them out */
  1364. for (i=1; i < 6; i++) {
  1365. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1366. }
  1367. }
  1368. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
  1369. #endif
  1370. static void quirk_pcie_mch(struct pci_dev *pdev)
  1371. {
  1372. pci_msi_off(pdev);
  1373. pdev->no_msi = 1;
  1374. }
  1375. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
  1376. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
  1377. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
  1378. /*
  1379. * It's possible for the MSI to get corrupted if shpc and acpi
  1380. * are used together on certain PXH-based systems.
  1381. */
  1382. static void quirk_pcie_pxh(struct pci_dev *dev)
  1383. {
  1384. pci_msi_off(dev);
  1385. dev->no_msi = 1;
  1386. dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
  1387. }
  1388. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1389. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1390. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1391. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1392. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1393. /*
  1394. * Some Intel PCI Express chipsets have trouble with downstream
  1395. * device power management.
  1396. */
  1397. static void quirk_intel_pcie_pm(struct pci_dev * dev)
  1398. {
  1399. pci_pm_d3_delay = 120;
  1400. dev->no_d1d2 = 1;
  1401. }
  1402. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1403. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1404. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1405. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1406. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1407. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1408. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1409. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1410. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1411. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1412. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1413. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1414. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1415. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1416. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1417. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1418. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1419. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1420. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1421. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1422. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1423. #ifdef CONFIG_X86_IO_APIC
  1424. /*
  1425. * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
  1426. * remap the original interrupt in the linux kernel to the boot interrupt, so
  1427. * that a PCI device's interrupt handler is installed on the boot interrupt
  1428. * line instead.
  1429. */
  1430. static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
  1431. {
  1432. if (noioapicquirk || noioapicreroute)
  1433. return;
  1434. dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
  1435. dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
  1436. dev->vendor, dev->device);
  1437. }
  1438. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1439. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1440. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1441. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1442. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1443. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1444. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1445. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1446. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1447. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1448. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1449. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1450. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1451. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1452. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1453. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1454. /*
  1455. * On some chipsets we can disable the generation of legacy INTx boot
  1456. * interrupts.
  1457. */
  1458. /*
  1459. * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
  1460. * 300641-004US, section 5.7.3.
  1461. */
  1462. #define INTEL_6300_IOAPIC_ABAR 0x40
  1463. #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
  1464. static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
  1465. {
  1466. u16 pci_config_word;
  1467. if (noioapicquirk)
  1468. return;
  1469. pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
  1470. pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
  1471. pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
  1472. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1473. dev->vendor, dev->device);
  1474. }
  1475. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1476. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1477. /*
  1478. * disable boot interrupts on HT-1000
  1479. */
  1480. #define BC_HT1000_FEATURE_REG 0x64
  1481. #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
  1482. #define BC_HT1000_MAP_IDX 0xC00
  1483. #define BC_HT1000_MAP_DATA 0xC01
  1484. static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
  1485. {
  1486. u32 pci_config_dword;
  1487. u8 irq;
  1488. if (noioapicquirk)
  1489. return;
  1490. pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
  1491. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
  1492. BC_HT1000_PIC_REGS_ENABLE);
  1493. for (irq = 0x10; irq < 0x10 + 32; irq++) {
  1494. outb(irq, BC_HT1000_MAP_IDX);
  1495. outb(0x00, BC_HT1000_MAP_DATA);
  1496. }
  1497. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
  1498. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1499. dev->vendor, dev->device);
  1500. }
  1501. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1502. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1503. /*
  1504. * disable boot interrupts on AMD and ATI chipsets
  1505. */
  1506. /*
  1507. * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
  1508. * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
  1509. * (due to an erratum).
  1510. */
  1511. #define AMD_813X_MISC 0x40
  1512. #define AMD_813X_NOIOAMODE (1<<0)
  1513. #define AMD_813X_REV_B1 0x12
  1514. #define AMD_813X_REV_B2 0x13
  1515. static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
  1516. {
  1517. u32 pci_config_dword;
  1518. if (noioapicquirk)
  1519. return;
  1520. if ((dev->revision == AMD_813X_REV_B1) ||
  1521. (dev->revision == AMD_813X_REV_B2))
  1522. return;
  1523. pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
  1524. pci_config_dword &= ~AMD_813X_NOIOAMODE;
  1525. pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
  1526. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1527. dev->vendor, dev->device);
  1528. }
  1529. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1530. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1531. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1532. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1533. #define AMD_8111_PCI_IRQ_ROUTING 0x56
  1534. static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
  1535. {
  1536. u16 pci_config_word;
  1537. if (noioapicquirk)
  1538. return;
  1539. pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
  1540. if (!pci_config_word) {
  1541. dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] "
  1542. "already disabled\n", dev->vendor, dev->device);
  1543. return;
  1544. }
  1545. pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
  1546. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1547. dev->vendor, dev->device);
  1548. }
  1549. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1550. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1551. #endif /* CONFIG_X86_IO_APIC */
  1552. /*
  1553. * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
  1554. * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
  1555. * Re-allocate the region if needed...
  1556. */
  1557. static void quirk_tc86c001_ide(struct pci_dev *dev)
  1558. {
  1559. struct resource *r = &dev->resource[0];
  1560. if (r->start & 0x8) {
  1561. r->start = 0;
  1562. r->end = 0xf;
  1563. }
  1564. }
  1565. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  1566. PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  1567. quirk_tc86c001_ide);
  1568. /*
  1569. * PLX PCI 9050 PCI Target bridge controller has an errata that prevents the
  1570. * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
  1571. * being read correctly if bit 7 of the base address is set.
  1572. * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
  1573. * Re-allocate the regions to a 256-byte boundary if necessary.
  1574. */
  1575. static void quirk_plx_pci9050(struct pci_dev *dev)
  1576. {
  1577. unsigned int bar;
  1578. /* Fixed in revision 2 (PCI 9052). */
  1579. if (dev->revision >= 2)
  1580. return;
  1581. for (bar = 0; bar <= 1; bar++)
  1582. if (pci_resource_len(dev, bar) == 0x80 &&
  1583. (pci_resource_start(dev, bar) & 0x80)) {
  1584. struct resource *r = &dev->resource[bar];
  1585. dev_info(&dev->dev,
  1586. "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
  1587. bar);
  1588. r->start = 0;
  1589. r->end = 0xff;
  1590. }
  1591. }
  1592. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1593. quirk_plx_pci9050);
  1594. /*
  1595. * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
  1596. * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
  1597. * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
  1598. * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
  1599. *
  1600. * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
  1601. * driver.
  1602. */
  1603. DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
  1604. DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
  1605. static void quirk_netmos(struct pci_dev *dev)
  1606. {
  1607. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1608. unsigned int num_serial = dev->subsystem_device & 0xf;
  1609. /*
  1610. * These Netmos parts are multiport serial devices with optional
  1611. * parallel ports. Even when parallel ports are present, they
  1612. * are identified as class SERIAL, which means the serial driver
  1613. * will claim them. To prevent this, mark them as class OTHER.
  1614. * These combo devices should be claimed by parport_serial.
  1615. *
  1616. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1617. * of parallel ports and <S> is the number of serial ports.
  1618. */
  1619. switch (dev->device) {
  1620. case PCI_DEVICE_ID_NETMOS_9835:
  1621. /* Well, this rule doesn't hold for the following 9835 device */
  1622. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  1623. dev->subsystem_device == 0x0299)
  1624. return;
  1625. case PCI_DEVICE_ID_NETMOS_9735:
  1626. case PCI_DEVICE_ID_NETMOS_9745:
  1627. case PCI_DEVICE_ID_NETMOS_9845:
  1628. case PCI_DEVICE_ID_NETMOS_9855:
  1629. if (num_parallel) {
  1630. dev_info(&dev->dev, "Netmos %04x (%u parallel, "
  1631. "%u serial); changing class SERIAL to OTHER "
  1632. "(use parport_serial)\n",
  1633. dev->device, num_parallel, num_serial);
  1634. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1635. (dev->class & 0xff);
  1636. }
  1637. }
  1638. }
  1639. DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
  1640. PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
  1641. static void quirk_e100_interrupt(struct pci_dev *dev)
  1642. {
  1643. u16 command, pmcsr;
  1644. u8 __iomem *csr;
  1645. u8 cmd_hi;
  1646. switch (dev->device) {
  1647. /* PCI IDs taken from drivers/net/e100.c */
  1648. case 0x1029:
  1649. case 0x1030 ... 0x1034:
  1650. case 0x1038 ... 0x103E:
  1651. case 0x1050 ... 0x1057:
  1652. case 0x1059:
  1653. case 0x1064 ... 0x106B:
  1654. case 0x1091 ... 0x1095:
  1655. case 0x1209:
  1656. case 0x1229:
  1657. case 0x2449:
  1658. case 0x2459:
  1659. case 0x245D:
  1660. case 0x27DC:
  1661. break;
  1662. default:
  1663. return;
  1664. }
  1665. /*
  1666. * Some firmware hands off the e100 with interrupts enabled,
  1667. * which can cause a flood of interrupts if packets are
  1668. * received before the driver attaches to the device. So
  1669. * disable all e100 interrupts here. The driver will
  1670. * re-enable them when it's ready.
  1671. */
  1672. pci_read_config_word(dev, PCI_COMMAND, &command);
  1673. if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
  1674. return;
  1675. /*
  1676. * Check that the device is in the D0 power state. If it's not,
  1677. * there is no point to look any further.
  1678. */
  1679. if (dev->pm_cap) {
  1680. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1681. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
  1682. return;
  1683. }
  1684. /* Convert from PCI bus to resource space. */
  1685. csr = ioremap(pci_resource_start(dev, 0), 8);
  1686. if (!csr) {
  1687. dev_warn(&dev->dev, "Can't map e100 registers\n");
  1688. return;
  1689. }
  1690. cmd_hi = readb(csr + 3);
  1691. if (cmd_hi == 0) {
  1692. dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
  1693. "disabling\n");
  1694. writeb(1, csr + 3);
  1695. }
  1696. iounmap(csr);
  1697. }
  1698. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  1699. PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
  1700. /*
  1701. * The 82575 and 82598 may experience data corruption issues when transitioning
  1702. * out of L0S. To prevent this we need to disable L0S on the pci-e link
  1703. */
  1704. static void quirk_disable_aspm_l0s(struct pci_dev *dev)
  1705. {
  1706. dev_info(&dev->dev, "Disabling L0s\n");
  1707. pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
  1708. }
  1709. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
  1710. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
  1711. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
  1712. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
  1713. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
  1714. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
  1715. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
  1716. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
  1717. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
  1718. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
  1719. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
  1720. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
  1721. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
  1722. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
  1723. static void fixup_rev1_53c810(struct pci_dev *dev)
  1724. {
  1725. /* rev 1 ncr53c810 chips don't set the class at all which means
  1726. * they don't get their resources remapped. Fix that here.
  1727. */
  1728. if (dev->class == PCI_CLASS_NOT_DEFINED) {
  1729. dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
  1730. dev->class = PCI_CLASS_STORAGE_SCSI;
  1731. }
  1732. }
  1733. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1734. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1735. static void quirk_p64h2_1k_io(struct pci_dev *dev)
  1736. {
  1737. u16 en1k;
  1738. pci_read_config_word(dev, 0x40, &en1k);
  1739. if (en1k & 0x200) {
  1740. dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
  1741. dev->io_window_1k = 1;
  1742. }
  1743. }
  1744. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1745. /* Under some circumstances, AER is not linked with extended capabilities.
  1746. * Force it to be linked by setting the corresponding control bit in the
  1747. * config space.
  1748. */
  1749. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1750. {
  1751. uint8_t b;
  1752. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1753. if (!(b & 0x20)) {
  1754. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1755. dev_info(&dev->dev,
  1756. "Linking AER extended capability\n");
  1757. }
  1758. }
  1759. }
  1760. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1761. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1762. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1763. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1764. static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
  1765. {
  1766. /*
  1767. * Disable PCI Bus Parking and PCI Master read caching on CX700
  1768. * which causes unspecified timing errors with a VT6212L on the PCI
  1769. * bus leading to USB2.0 packet loss.
  1770. *
  1771. * This quirk is only enabled if a second (on the external PCI bus)
  1772. * VT6212L is found -- the CX700 core itself also contains a USB
  1773. * host controller with the same PCI ID as the VT6212L.
  1774. */
  1775. /* Count VT6212L instances */
  1776. struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
  1777. PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
  1778. uint8_t b;
  1779. /* p should contain the first (internal) VT6212L -- see if we have
  1780. an external one by searching again */
  1781. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
  1782. if (!p)
  1783. return;
  1784. pci_dev_put(p);
  1785. if (pci_read_config_byte(dev, 0x76, &b) == 0) {
  1786. if (b & 0x40) {
  1787. /* Turn off PCI Bus Parking */
  1788. pci_write_config_byte(dev, 0x76, b ^ 0x40);
  1789. dev_info(&dev->dev,
  1790. "Disabling VIA CX700 PCI parking\n");
  1791. }
  1792. }
  1793. if (pci_read_config_byte(dev, 0x72, &b) == 0) {
  1794. if (b != 0) {
  1795. /* Turn off PCI Master read caching */
  1796. pci_write_config_byte(dev, 0x72, 0x0);
  1797. /* Set PCI Master Bus time-out to "1x16 PCLK" */
  1798. pci_write_config_byte(dev, 0x75, 0x1);
  1799. /* Disable "Read FIFO Timer" */
  1800. pci_write_config_byte(dev, 0x77, 0x0);
  1801. dev_info(&dev->dev,
  1802. "Disabling VIA CX700 PCI caching\n");
  1803. }
  1804. }
  1805. }
  1806. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
  1807. /*
  1808. * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
  1809. * VPD end tag will hang the device. This problem was initially
  1810. * observed when a vpd entry was created in sysfs
  1811. * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
  1812. * will dump 32k of data. Reading a full 32k will cause an access
  1813. * beyond the VPD end tag causing the device to hang. Once the device
  1814. * is hung, the bnx2 driver will not be able to reset the device.
  1815. * We believe that it is legal to read beyond the end tag and
  1816. * therefore the solution is to limit the read/write length.
  1817. */
  1818. static void quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
  1819. {
  1820. /*
  1821. * Only disable the VPD capability for 5706, 5706S, 5708,
  1822. * 5708S and 5709 rev. A
  1823. */
  1824. if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
  1825. (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
  1826. (dev->device == PCI_DEVICE_ID_NX2_5708) ||
  1827. (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
  1828. ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
  1829. (dev->revision & 0xf0) == 0x0)) {
  1830. if (dev->vpd)
  1831. dev->vpd->len = 0x80;
  1832. }
  1833. }
  1834. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1835. PCI_DEVICE_ID_NX2_5706,
  1836. quirk_brcm_570x_limit_vpd);
  1837. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1838. PCI_DEVICE_ID_NX2_5706S,
  1839. quirk_brcm_570x_limit_vpd);
  1840. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1841. PCI_DEVICE_ID_NX2_5708,
  1842. quirk_brcm_570x_limit_vpd);
  1843. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1844. PCI_DEVICE_ID_NX2_5708S,
  1845. quirk_brcm_570x_limit_vpd);
  1846. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1847. PCI_DEVICE_ID_NX2_5709,
  1848. quirk_brcm_570x_limit_vpd);
  1849. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1850. PCI_DEVICE_ID_NX2_5709S,
  1851. quirk_brcm_570x_limit_vpd);
  1852. static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
  1853. {
  1854. u32 rev;
  1855. pci_read_config_dword(dev, 0xf4, &rev);
  1856. /* Only CAP the MRRS if the device is a 5719 A0 */
  1857. if (rev == 0x05719000) {
  1858. int readrq = pcie_get_readrq(dev);
  1859. if (readrq > 2048)
  1860. pcie_set_readrq(dev, 2048);
  1861. }
  1862. }
  1863. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
  1864. PCI_DEVICE_ID_TIGON3_5719,
  1865. quirk_brcm_5719_limit_mrrs);
  1866. /* Originally in EDAC sources for i82875P:
  1867. * Intel tells BIOS developers to hide device 6 which
  1868. * configures the overflow device access containing
  1869. * the DRBs - this is where we expose device 6.
  1870. * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
  1871. */
  1872. static void quirk_unhide_mch_dev6(struct pci_dev *dev)
  1873. {
  1874. u8 reg;
  1875. if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
  1876. dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
  1877. pci_write_config_byte(dev, 0xF4, reg | 0x02);
  1878. }
  1879. }
  1880. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
  1881. quirk_unhide_mch_dev6);
  1882. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
  1883. quirk_unhide_mch_dev6);
  1884. #ifdef CONFIG_TILEPRO
  1885. /*
  1886. * The Tilera TILEmpower tilepro platform needs to set the link speed
  1887. * to 2.5GT(Giga-Transfers)/s (Gen 1). The default link speed
  1888. * setting is 5GT/s (Gen 2). 0x98 is the Link Control2 PCIe
  1889. * capability register of the PEX8624 PCIe switch. The switch
  1890. * supports link speed auto negotiation, but falsely sets
  1891. * the link speed to 5GT/s.
  1892. */
  1893. static void quirk_tile_plx_gen1(struct pci_dev *dev)
  1894. {
  1895. if (tile_plx_gen1) {
  1896. pci_write_config_dword(dev, 0x98, 0x1);
  1897. mdelay(50);
  1898. }
  1899. }
  1900. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8624, quirk_tile_plx_gen1);
  1901. #endif /* CONFIG_TILEPRO */
  1902. #ifdef CONFIG_PCI_MSI
  1903. /* Some chipsets do not support MSI. We cannot easily rely on setting
  1904. * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
  1905. * some other busses controlled by the chipset even if Linux is not
  1906. * aware of it. Instead of setting the flag on all busses in the
  1907. * machine, simply disable MSI globally.
  1908. */
  1909. static void quirk_disable_all_msi(struct pci_dev *dev)
  1910. {
  1911. pci_no_msi();
  1912. dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
  1913. }
  1914. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
  1915. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
  1916. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
  1917. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
  1918. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
  1919. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
  1920. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
  1921. /* Disable MSI on chipsets that are known to not support it */
  1922. static void quirk_disable_msi(struct pci_dev *dev)
  1923. {
  1924. if (dev->subordinate) {
  1925. dev_warn(&dev->dev, "MSI quirk detected; "
  1926. "subordinate MSI disabled\n");
  1927. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1928. }
  1929. }
  1930. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  1931. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
  1932. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
  1933. /*
  1934. * The APC bridge device in AMD 780 family northbridges has some random
  1935. * OEM subsystem ID in its vendor ID register (erratum 18), so instead
  1936. * we use the possible vendor/device IDs of the host bridge for the
  1937. * declared quirk, and search for the APC bridge by slot number.
  1938. */
  1939. static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
  1940. {
  1941. struct pci_dev *apc_bridge;
  1942. apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
  1943. if (apc_bridge) {
  1944. if (apc_bridge->device == 0x9602)
  1945. quirk_disable_msi(apc_bridge);
  1946. pci_dev_put(apc_bridge);
  1947. }
  1948. }
  1949. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
  1950. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
  1951. /* Go through the list of Hypertransport capabilities and
  1952. * return 1 if a HT MSI capability is found and enabled */
  1953. static int msi_ht_cap_enabled(struct pci_dev *dev)
  1954. {
  1955. int pos, ttl = 48;
  1956. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1957. while (pos && ttl--) {
  1958. u8 flags;
  1959. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1960. &flags) == 0)
  1961. {
  1962. dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
  1963. flags & HT_MSI_FLAGS_ENABLE ?
  1964. "enabled" : "disabled");
  1965. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  1966. }
  1967. pos = pci_find_next_ht_capability(dev, pos,
  1968. HT_CAPTYPE_MSI_MAPPING);
  1969. }
  1970. return 0;
  1971. }
  1972. /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
  1973. static void quirk_msi_ht_cap(struct pci_dev *dev)
  1974. {
  1975. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  1976. dev_warn(&dev->dev, "MSI quirk detected; "
  1977. "subordinate MSI disabled\n");
  1978. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1979. }
  1980. }
  1981. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  1982. quirk_msi_ht_cap);
  1983. /* The nVidia CK804 chipset may have 2 HT MSI mappings.
  1984. * MSI are supported if the MSI capability set in any of these mappings.
  1985. */
  1986. static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  1987. {
  1988. struct pci_dev *pdev;
  1989. if (!dev->subordinate)
  1990. return;
  1991. /* check HT MSI cap on this chipset and the root one.
  1992. * a single one having MSI is enough to be sure that MSI are supported.
  1993. */
  1994. pdev = pci_get_slot(dev->bus, 0);
  1995. if (!pdev)
  1996. return;
  1997. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  1998. dev_warn(&dev->dev, "MSI quirk detected; "
  1999. "subordinate MSI disabled\n");
  2000. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2001. }
  2002. pci_dev_put(pdev);
  2003. }
  2004. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  2005. quirk_nvidia_ck804_msi_ht_cap);
  2006. /* Force enable MSI mapping capability on HT bridges */
  2007. static void ht_enable_msi_mapping(struct pci_dev *dev)
  2008. {
  2009. int pos, ttl = 48;
  2010. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2011. while (pos && ttl--) {
  2012. u8 flags;
  2013. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2014. &flags) == 0) {
  2015. dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
  2016. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2017. flags | HT_MSI_FLAGS_ENABLE);
  2018. }
  2019. pos = pci_find_next_ht_capability(dev, pos,
  2020. HT_CAPTYPE_MSI_MAPPING);
  2021. }
  2022. }
  2023. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
  2024. PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
  2025. ht_enable_msi_mapping);
  2026. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
  2027. ht_enable_msi_mapping);
  2028. /* The P5N32-SLI motherboards from Asus have a problem with msi
  2029. * for the MCP55 NIC. It is not yet determined whether the msi problem
  2030. * also affects other devices. As for now, turn off msi for this device.
  2031. */
  2032. static void nvenet_msi_disable(struct pci_dev *dev)
  2033. {
  2034. const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
  2035. if (board_name &&
  2036. (strstr(board_name, "P5N32-SLI PREMIUM") ||
  2037. strstr(board_name, "P5N32-E SLI"))) {
  2038. dev_info(&dev->dev,
  2039. "Disabling msi for MCP55 NIC on P5N32-SLI\n");
  2040. dev->no_msi = 1;
  2041. }
  2042. }
  2043. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2044. PCI_DEVICE_ID_NVIDIA_NVENET_15,
  2045. nvenet_msi_disable);
  2046. /*
  2047. * Some versions of the MCP55 bridge from nvidia have a legacy irq routing
  2048. * config register. This register controls the routing of legacy interrupts
  2049. * from devices that route through the MCP55. If this register is misprogramed
  2050. * interrupts are only sent to the bsp, unlike conventional systems where the
  2051. * irq is broadxast to all online cpus. Not having this register set
  2052. * properly prevents kdump from booting up properly, so lets make sure that
  2053. * we have it set correctly.
  2054. * Note this is an undocumented register.
  2055. */
  2056. static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
  2057. {
  2058. u32 cfg;
  2059. if (!pci_find_capability(dev, PCI_CAP_ID_HT))
  2060. return;
  2061. pci_read_config_dword(dev, 0x74, &cfg);
  2062. if (cfg & ((1 << 2) | (1 << 15))) {
  2063. printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
  2064. cfg &= ~((1 << 2) | (1 << 15));
  2065. pci_write_config_dword(dev, 0x74, cfg);
  2066. }
  2067. }
  2068. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2069. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
  2070. nvbridge_check_legacy_irq_routing);
  2071. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2072. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
  2073. nvbridge_check_legacy_irq_routing);
  2074. static int ht_check_msi_mapping(struct pci_dev *dev)
  2075. {
  2076. int pos, ttl = 48;
  2077. int found = 0;
  2078. /* check if there is HT MSI cap or enabled on this device */
  2079. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2080. while (pos && ttl--) {
  2081. u8 flags;
  2082. if (found < 1)
  2083. found = 1;
  2084. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2085. &flags) == 0) {
  2086. if (flags & HT_MSI_FLAGS_ENABLE) {
  2087. if (found < 2) {
  2088. found = 2;
  2089. break;
  2090. }
  2091. }
  2092. }
  2093. pos = pci_find_next_ht_capability(dev, pos,
  2094. HT_CAPTYPE_MSI_MAPPING);
  2095. }
  2096. return found;
  2097. }
  2098. static int host_bridge_with_leaf(struct pci_dev *host_bridge)
  2099. {
  2100. struct pci_dev *dev;
  2101. int pos;
  2102. int i, dev_no;
  2103. int found = 0;
  2104. dev_no = host_bridge->devfn >> 3;
  2105. for (i = dev_no + 1; i < 0x20; i++) {
  2106. dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
  2107. if (!dev)
  2108. continue;
  2109. /* found next host bridge ?*/
  2110. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2111. if (pos != 0) {
  2112. pci_dev_put(dev);
  2113. break;
  2114. }
  2115. if (ht_check_msi_mapping(dev)) {
  2116. found = 1;
  2117. pci_dev_put(dev);
  2118. break;
  2119. }
  2120. pci_dev_put(dev);
  2121. }
  2122. return found;
  2123. }
  2124. #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
  2125. #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
  2126. static int is_end_of_ht_chain(struct pci_dev *dev)
  2127. {
  2128. int pos, ctrl_off;
  2129. int end = 0;
  2130. u16 flags, ctrl;
  2131. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2132. if (!pos)
  2133. goto out;
  2134. pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
  2135. ctrl_off = ((flags >> 10) & 1) ?
  2136. PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
  2137. pci_read_config_word(dev, pos + ctrl_off, &ctrl);
  2138. if (ctrl & (1 << 6))
  2139. end = 1;
  2140. out:
  2141. return end;
  2142. }
  2143. static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
  2144. {
  2145. struct pci_dev *host_bridge;
  2146. int pos;
  2147. int i, dev_no;
  2148. int found = 0;
  2149. dev_no = dev->devfn >> 3;
  2150. for (i = dev_no; i >= 0; i--) {
  2151. host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
  2152. if (!host_bridge)
  2153. continue;
  2154. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2155. if (pos != 0) {
  2156. found = 1;
  2157. break;
  2158. }
  2159. pci_dev_put(host_bridge);
  2160. }
  2161. if (!found)
  2162. return;
  2163. /* don't enable end_device/host_bridge with leaf directly here */
  2164. if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
  2165. host_bridge_with_leaf(host_bridge))
  2166. goto out;
  2167. /* root did that ! */
  2168. if (msi_ht_cap_enabled(host_bridge))
  2169. goto out;
  2170. ht_enable_msi_mapping(dev);
  2171. out:
  2172. pci_dev_put(host_bridge);
  2173. }
  2174. static void ht_disable_msi_mapping(struct pci_dev *dev)
  2175. {
  2176. int pos, ttl = 48;
  2177. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2178. while (pos && ttl--) {
  2179. u8 flags;
  2180. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2181. &flags) == 0) {
  2182. dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
  2183. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2184. flags & ~HT_MSI_FLAGS_ENABLE);
  2185. }
  2186. pos = pci_find_next_ht_capability(dev, pos,
  2187. HT_CAPTYPE_MSI_MAPPING);
  2188. }
  2189. }
  2190. static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
  2191. {
  2192. struct pci_dev *host_bridge;
  2193. int pos;
  2194. int found;
  2195. if (!pci_msi_enabled())
  2196. return;
  2197. /* check if there is HT MSI cap or enabled on this device */
  2198. found = ht_check_msi_mapping(dev);
  2199. /* no HT MSI CAP */
  2200. if (found == 0)
  2201. return;
  2202. /*
  2203. * HT MSI mapping should be disabled on devices that are below
  2204. * a non-Hypertransport host bridge. Locate the host bridge...
  2205. */
  2206. host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  2207. if (host_bridge == NULL) {
  2208. dev_warn(&dev->dev,
  2209. "nv_msi_ht_cap_quirk didn't locate host bridge\n");
  2210. return;
  2211. }
  2212. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2213. if (pos != 0) {
  2214. /* Host bridge is to HT */
  2215. if (found == 1) {
  2216. /* it is not enabled, try to enable it */
  2217. if (all)
  2218. ht_enable_msi_mapping(dev);
  2219. else
  2220. nv_ht_enable_msi_mapping(dev);
  2221. }
  2222. goto out;
  2223. }
  2224. /* HT MSI is not enabled */
  2225. if (found == 1)
  2226. goto out;
  2227. /* Host bridge is not to HT, disable HT MSI mapping on this device */
  2228. ht_disable_msi_mapping(dev);
  2229. out:
  2230. pci_dev_put(host_bridge);
  2231. }
  2232. static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
  2233. {
  2234. return __nv_msi_ht_cap_quirk(dev, 1);
  2235. }
  2236. static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
  2237. {
  2238. return __nv_msi_ht_cap_quirk(dev, 0);
  2239. }
  2240. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2241. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2242. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2243. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2244. static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
  2245. {
  2246. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2247. }
  2248. static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
  2249. {
  2250. struct pci_dev *p;
  2251. /* SB700 MSI issue will be fixed at HW level from revision A21,
  2252. * we need check PCI REVISION ID of SMBus controller to get SB700
  2253. * revision.
  2254. */
  2255. p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  2256. NULL);
  2257. if (!p)
  2258. return;
  2259. if ((p->revision < 0x3B) && (p->revision >= 0x30))
  2260. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2261. pci_dev_put(p);
  2262. }
  2263. static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
  2264. {
  2265. /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
  2266. if (dev->revision < 0x18) {
  2267. dev_info(&dev->dev, "set MSI_INTX_DISABLE_BUG flag\n");
  2268. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2269. }
  2270. }
  2271. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2272. PCI_DEVICE_ID_TIGON3_5780,
  2273. quirk_msi_intx_disable_bug);
  2274. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2275. PCI_DEVICE_ID_TIGON3_5780S,
  2276. quirk_msi_intx_disable_bug);
  2277. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2278. PCI_DEVICE_ID_TIGON3_5714,
  2279. quirk_msi_intx_disable_bug);
  2280. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2281. PCI_DEVICE_ID_TIGON3_5714S,
  2282. quirk_msi_intx_disable_bug);
  2283. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2284. PCI_DEVICE_ID_TIGON3_5715,
  2285. quirk_msi_intx_disable_bug);
  2286. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2287. PCI_DEVICE_ID_TIGON3_5715S,
  2288. quirk_msi_intx_disable_bug);
  2289. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
  2290. quirk_msi_intx_disable_ati_bug);
  2291. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
  2292. quirk_msi_intx_disable_ati_bug);
  2293. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
  2294. quirk_msi_intx_disable_ati_bug);
  2295. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
  2296. quirk_msi_intx_disable_ati_bug);
  2297. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
  2298. quirk_msi_intx_disable_ati_bug);
  2299. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
  2300. quirk_msi_intx_disable_bug);
  2301. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
  2302. quirk_msi_intx_disable_bug);
  2303. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
  2304. quirk_msi_intx_disable_bug);
  2305. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
  2306. quirk_msi_intx_disable_bug);
  2307. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
  2308. quirk_msi_intx_disable_bug);
  2309. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
  2310. quirk_msi_intx_disable_bug);
  2311. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
  2312. quirk_msi_intx_disable_bug);
  2313. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
  2314. quirk_msi_intx_disable_bug);
  2315. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
  2316. quirk_msi_intx_disable_bug);
  2317. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
  2318. quirk_msi_intx_disable_qca_bug);
  2319. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
  2320. quirk_msi_intx_disable_qca_bug);
  2321. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
  2322. quirk_msi_intx_disable_qca_bug);
  2323. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
  2324. quirk_msi_intx_disable_qca_bug);
  2325. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
  2326. quirk_msi_intx_disable_qca_bug);
  2327. #endif /* CONFIG_PCI_MSI */
  2328. /* Allow manual resource allocation for PCI hotplug bridges
  2329. * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
  2330. * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
  2331. * kernel fails to allocate resources when hotplug device is
  2332. * inserted and PCI bus is rescanned.
  2333. */
  2334. static void quirk_hotplug_bridge(struct pci_dev *dev)
  2335. {
  2336. dev->is_hotplug_bridge = 1;
  2337. }
  2338. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
  2339. /*
  2340. * This is a quirk for the Ricoh MMC controller found as a part of
  2341. * some mulifunction chips.
  2342. * This is very similar and based on the ricoh_mmc driver written by
  2343. * Philip Langdale. Thank you for these magic sequences.
  2344. *
  2345. * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
  2346. * and one or both of cardbus or firewire.
  2347. *
  2348. * It happens that they implement SD and MMC
  2349. * support as separate controllers (and PCI functions). The linux SDHCI
  2350. * driver supports MMC cards but the chip detects MMC cards in hardware
  2351. * and directs them to the MMC controller - so the SDHCI driver never sees
  2352. * them.
  2353. *
  2354. * To get around this, we must disable the useless MMC controller.
  2355. * At that point, the SDHCI controller will start seeing them
  2356. * It seems to be the case that the relevant PCI registers to deactivate the
  2357. * MMC controller live on PCI function 0, which might be the cardbus controller
  2358. * or the firewire controller, depending on the particular chip in question
  2359. *
  2360. * This has to be done early, because as soon as we disable the MMC controller
  2361. * other pci functions shift up one level, e.g. function #2 becomes function
  2362. * #1, and this will confuse the pci core.
  2363. */
  2364. #ifdef CONFIG_MMC_RICOH_MMC
  2365. static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
  2366. {
  2367. /* disable via cardbus interface */
  2368. u8 write_enable;
  2369. u8 write_target;
  2370. u8 disable;
  2371. /* disable must be done via function #0 */
  2372. if (PCI_FUNC(dev->devfn))
  2373. return;
  2374. pci_read_config_byte(dev, 0xB7, &disable);
  2375. if (disable & 0x02)
  2376. return;
  2377. pci_read_config_byte(dev, 0x8E, &write_enable);
  2378. pci_write_config_byte(dev, 0x8E, 0xAA);
  2379. pci_read_config_byte(dev, 0x8D, &write_target);
  2380. pci_write_config_byte(dev, 0x8D, 0xB7);
  2381. pci_write_config_byte(dev, 0xB7, disable | 0x02);
  2382. pci_write_config_byte(dev, 0x8E, write_enable);
  2383. pci_write_config_byte(dev, 0x8D, write_target);
  2384. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
  2385. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2386. }
  2387. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2388. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2389. static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
  2390. {
  2391. /* disable via firewire interface */
  2392. u8 write_enable;
  2393. u8 disable;
  2394. /* disable must be done via function #0 */
  2395. if (PCI_FUNC(dev->devfn))
  2396. return;
  2397. /*
  2398. * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
  2399. * certain types of SD/MMC cards. Lowering the SD base
  2400. * clock frequency from 200Mhz to 50Mhz fixes this issue.
  2401. *
  2402. * 0x150 - SD2.0 mode enable for changing base clock
  2403. * frequency to 50Mhz
  2404. * 0xe1 - Base clock frequency
  2405. * 0x32 - 50Mhz new clock frequency
  2406. * 0xf9 - Key register for 0x150
  2407. * 0xfc - key register for 0xe1
  2408. */
  2409. if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
  2410. dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
  2411. pci_write_config_byte(dev, 0xf9, 0xfc);
  2412. pci_write_config_byte(dev, 0x150, 0x10);
  2413. pci_write_config_byte(dev, 0xf9, 0x00);
  2414. pci_write_config_byte(dev, 0xfc, 0x01);
  2415. pci_write_config_byte(dev, 0xe1, 0x32);
  2416. pci_write_config_byte(dev, 0xfc, 0x00);
  2417. dev_notice(&dev->dev, "MMC controller base frequency changed to 50Mhz.\n");
  2418. }
  2419. pci_read_config_byte(dev, 0xCB, &disable);
  2420. if (disable & 0x02)
  2421. return;
  2422. pci_read_config_byte(dev, 0xCA, &write_enable);
  2423. pci_write_config_byte(dev, 0xCA, 0x57);
  2424. pci_write_config_byte(dev, 0xCB, disable | 0x02);
  2425. pci_write_config_byte(dev, 0xCA, write_enable);
  2426. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
  2427. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2428. }
  2429. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2430. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2431. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
  2432. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
  2433. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2434. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2435. #endif /*CONFIG_MMC_RICOH_MMC*/
  2436. #ifdef CONFIG_DMAR_TABLE
  2437. #define VTUNCERRMSK_REG 0x1ac
  2438. #define VTD_MSK_SPEC_ERRORS (1 << 31)
  2439. /*
  2440. * This is a quirk for masking vt-d spec defined errors to platform error
  2441. * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
  2442. * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
  2443. * on the RAS config settings of the platform) when a vt-d fault happens.
  2444. * The resulting SMI caused the system to hang.
  2445. *
  2446. * VT-d spec related errors are already handled by the VT-d OS code, so no
  2447. * need to report the same error through other channels.
  2448. */
  2449. static void vtd_mask_spec_errors(struct pci_dev *dev)
  2450. {
  2451. u32 word;
  2452. pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
  2453. pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
  2454. }
  2455. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
  2456. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
  2457. #endif
  2458. static void fixup_ti816x_class(struct pci_dev *dev)
  2459. {
  2460. /* TI 816x devices do not have class code set when in PCIe boot mode */
  2461. dev_info(&dev->dev, "Setting PCI class for 816x PCIe device\n");
  2462. dev->class = PCI_CLASS_MULTIMEDIA_VIDEO;
  2463. }
  2464. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
  2465. PCI_CLASS_NOT_DEFINED, 0, fixup_ti816x_class);
  2466. /* Some PCIe devices do not work reliably with the claimed maximum
  2467. * payload size supported.
  2468. */
  2469. static void fixup_mpss_256(struct pci_dev *dev)
  2470. {
  2471. dev->pcie_mpss = 1; /* 256 bytes */
  2472. }
  2473. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2474. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
  2475. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2476. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
  2477. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2478. PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
  2479. /* Intel 5000 and 5100 Memory controllers have an errata with read completion
  2480. * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
  2481. * Since there is no way of knowing what the PCIE MPS on each fabric will be
  2482. * until all of the devices are discovered and buses walked, read completion
  2483. * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
  2484. * it is possible to hotplug a device with MPS of 256B.
  2485. */
  2486. static void quirk_intel_mc_errata(struct pci_dev *dev)
  2487. {
  2488. int err;
  2489. u16 rcc;
  2490. if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
  2491. return;
  2492. /* Intel errata specifies bits to change but does not say what they are.
  2493. * Keeping them magical until such time as the registers and values can
  2494. * be explained.
  2495. */
  2496. err = pci_read_config_word(dev, 0x48, &rcc);
  2497. if (err) {
  2498. dev_err(&dev->dev, "Error attempting to read the read "
  2499. "completion coalescing register.\n");
  2500. return;
  2501. }
  2502. if (!(rcc & (1 << 10)))
  2503. return;
  2504. rcc &= ~(1 << 10);
  2505. err = pci_write_config_word(dev, 0x48, rcc);
  2506. if (err) {
  2507. dev_err(&dev->dev, "Error attempting to write the read "
  2508. "completion coalescing register.\n");
  2509. return;
  2510. }
  2511. pr_info_once("Read completion coalescing disabled due to hardware "
  2512. "errata relating to 256B MPS.\n");
  2513. }
  2514. /* Intel 5000 series memory controllers and ports 2-7 */
  2515. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
  2516. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
  2517. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
  2518. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
  2519. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
  2520. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
  2521. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
  2522. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
  2523. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
  2524. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
  2525. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
  2526. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
  2527. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
  2528. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
  2529. /* Intel 5100 series memory controllers and ports 2-7 */
  2530. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
  2531. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
  2532. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
  2533. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
  2534. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
  2535. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
  2536. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
  2537. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
  2538. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
  2539. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
  2540. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
  2541. /*
  2542. * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum. To
  2543. * work around this, query the size it should be configured to by the device and
  2544. * modify the resource end to correspond to this new size.
  2545. */
  2546. static void quirk_intel_ntb(struct pci_dev *dev)
  2547. {
  2548. int rc;
  2549. u8 val;
  2550. rc = pci_read_config_byte(dev, 0x00D0, &val);
  2551. if (rc)
  2552. return;
  2553. dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
  2554. rc = pci_read_config_byte(dev, 0x00D1, &val);
  2555. if (rc)
  2556. return;
  2557. dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
  2558. }
  2559. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
  2560. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
  2561. static ktime_t fixup_debug_start(struct pci_dev *dev,
  2562. void (*fn)(struct pci_dev *dev))
  2563. {
  2564. ktime_t calltime = ktime_set(0, 0);
  2565. dev_dbg(&dev->dev, "calling %pF\n", fn);
  2566. if (initcall_debug) {
  2567. pr_debug("calling %pF @ %i for %s\n",
  2568. fn, task_pid_nr(current), dev_name(&dev->dev));
  2569. calltime = ktime_get();
  2570. }
  2571. return calltime;
  2572. }
  2573. static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
  2574. void (*fn)(struct pci_dev *dev))
  2575. {
  2576. ktime_t delta, rettime;
  2577. unsigned long long duration;
  2578. if (initcall_debug) {
  2579. rettime = ktime_get();
  2580. delta = ktime_sub(rettime, calltime);
  2581. duration = (unsigned long long) ktime_to_ns(delta) >> 10;
  2582. pr_debug("pci fixup %pF returned after %lld usecs for %s\n",
  2583. fn, duration, dev_name(&dev->dev));
  2584. }
  2585. }
  2586. /*
  2587. * Some BIOS implementations leave the Intel GPU interrupts enabled,
  2588. * even though no one is handling them (f.e. i915 driver is never loaded).
  2589. * Additionally the interrupt destination is not set up properly
  2590. * and the interrupt ends up -somewhere-.
  2591. *
  2592. * These spurious interrupts are "sticky" and the kernel disables
  2593. * the (shared) interrupt line after 100.000+ generated interrupts.
  2594. *
  2595. * Fix it by disabling the still enabled interrupts.
  2596. * This resolves crashes often seen on monitor unplug.
  2597. */
  2598. #define I915_DEIER_REG 0x4400c
  2599. static void disable_igfx_irq(struct pci_dev *dev)
  2600. {
  2601. void __iomem *regs = pci_iomap(dev, 0, 0);
  2602. if (regs == NULL) {
  2603. dev_warn(&dev->dev, "igfx quirk: Can't iomap PCI device\n");
  2604. return;
  2605. }
  2606. /* Check if any interrupt line is still enabled */
  2607. if (readl(regs + I915_DEIER_REG) != 0) {
  2608. dev_warn(&dev->dev, "BIOS left Intel GPU interrupts enabled; "
  2609. "disabling\n");
  2610. writel(0, regs + I915_DEIER_REG);
  2611. }
  2612. pci_iounmap(dev, regs);
  2613. }
  2614. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
  2615. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
  2616. /*
  2617. * Some devices may pass our check in pci_intx_mask_supported if
  2618. * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
  2619. * support this feature.
  2620. */
  2621. static void quirk_broken_intx_masking(struct pci_dev *dev)
  2622. {
  2623. dev->broken_intx_masking = 1;
  2624. }
  2625. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, 0x0030,
  2626. quirk_broken_intx_masking);
  2627. DECLARE_PCI_FIXUP_HEADER(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
  2628. quirk_broken_intx_masking);
  2629. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
  2630. struct pci_fixup *end)
  2631. {
  2632. ktime_t calltime;
  2633. for (; f < end; f++)
  2634. if ((f->class == (u32) (dev->class >> f->class_shift) ||
  2635. f->class == (u32) PCI_ANY_ID) &&
  2636. (f->vendor == dev->vendor ||
  2637. f->vendor == (u16) PCI_ANY_ID) &&
  2638. (f->device == dev->device ||
  2639. f->device == (u16) PCI_ANY_ID)) {
  2640. calltime = fixup_debug_start(dev, f->hook);
  2641. f->hook(dev);
  2642. fixup_debug_report(dev, calltime, f->hook);
  2643. }
  2644. }
  2645. extern struct pci_fixup __start_pci_fixups_early[];
  2646. extern struct pci_fixup __end_pci_fixups_early[];
  2647. extern struct pci_fixup __start_pci_fixups_header[];
  2648. extern struct pci_fixup __end_pci_fixups_header[];
  2649. extern struct pci_fixup __start_pci_fixups_final[];
  2650. extern struct pci_fixup __end_pci_fixups_final[];
  2651. extern struct pci_fixup __start_pci_fixups_enable[];
  2652. extern struct pci_fixup __end_pci_fixups_enable[];
  2653. extern struct pci_fixup __start_pci_fixups_resume[];
  2654. extern struct pci_fixup __end_pci_fixups_resume[];
  2655. extern struct pci_fixup __start_pci_fixups_resume_early[];
  2656. extern struct pci_fixup __end_pci_fixups_resume_early[];
  2657. extern struct pci_fixup __start_pci_fixups_suspend[];
  2658. extern struct pci_fixup __end_pci_fixups_suspend[];
  2659. static bool pci_apply_fixup_final_quirks;
  2660. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  2661. {
  2662. struct pci_fixup *start, *end;
  2663. switch(pass) {
  2664. case pci_fixup_early:
  2665. start = __start_pci_fixups_early;
  2666. end = __end_pci_fixups_early;
  2667. break;
  2668. case pci_fixup_header:
  2669. start = __start_pci_fixups_header;
  2670. end = __end_pci_fixups_header;
  2671. break;
  2672. case pci_fixup_final:
  2673. if (!pci_apply_fixup_final_quirks)
  2674. return;
  2675. start = __start_pci_fixups_final;
  2676. end = __end_pci_fixups_final;
  2677. break;
  2678. case pci_fixup_enable:
  2679. start = __start_pci_fixups_enable;
  2680. end = __end_pci_fixups_enable;
  2681. break;
  2682. case pci_fixup_resume:
  2683. start = __start_pci_fixups_resume;
  2684. end = __end_pci_fixups_resume;
  2685. break;
  2686. case pci_fixup_resume_early:
  2687. start = __start_pci_fixups_resume_early;
  2688. end = __end_pci_fixups_resume_early;
  2689. break;
  2690. case pci_fixup_suspend:
  2691. start = __start_pci_fixups_suspend;
  2692. end = __end_pci_fixups_suspend;
  2693. break;
  2694. default:
  2695. /* stupid compiler warning, you would think with an enum... */
  2696. return;
  2697. }
  2698. pci_do_fixups(dev, start, end);
  2699. }
  2700. EXPORT_SYMBOL(pci_fixup_device);
  2701. static int __init pci_apply_final_quirks(void)
  2702. {
  2703. struct pci_dev *dev = NULL;
  2704. u8 cls = 0;
  2705. u8 tmp;
  2706. if (pci_cache_line_size)
  2707. printk(KERN_DEBUG "PCI: CLS %u bytes\n",
  2708. pci_cache_line_size << 2);
  2709. pci_apply_fixup_final_quirks = true;
  2710. for_each_pci_dev(dev) {
  2711. pci_fixup_device(pci_fixup_final, dev);
  2712. /*
  2713. * If arch hasn't set it explicitly yet, use the CLS
  2714. * value shared by all PCI devices. If there's a
  2715. * mismatch, fall back to the default value.
  2716. */
  2717. if (!pci_cache_line_size) {
  2718. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
  2719. if (!cls)
  2720. cls = tmp;
  2721. if (!tmp || cls == tmp)
  2722. continue;
  2723. printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), "
  2724. "using %u bytes\n", cls << 2, tmp << 2,
  2725. pci_dfl_cache_line_size << 2);
  2726. pci_cache_line_size = pci_dfl_cache_line_size;
  2727. }
  2728. }
  2729. if (!pci_cache_line_size) {
  2730. printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
  2731. cls << 2, pci_dfl_cache_line_size << 2);
  2732. pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
  2733. }
  2734. return 0;
  2735. }
  2736. fs_initcall_sync(pci_apply_final_quirks);
  2737. /*
  2738. * Followings are device-specific reset methods which can be used to
  2739. * reset a single function if other methods (e.g. FLR, PM D0->D3) are
  2740. * not available.
  2741. */
  2742. static int reset_intel_generic_dev(struct pci_dev *dev, int probe)
  2743. {
  2744. int pos;
  2745. /* only implement PCI_CLASS_SERIAL_USB at present */
  2746. if (dev->class == PCI_CLASS_SERIAL_USB) {
  2747. pos = pci_find_capability(dev, PCI_CAP_ID_VNDR);
  2748. if (!pos)
  2749. return -ENOTTY;
  2750. if (probe)
  2751. return 0;
  2752. pci_write_config_byte(dev, pos + 0x4, 1);
  2753. msleep(100);
  2754. return 0;
  2755. } else {
  2756. return -ENOTTY;
  2757. }
  2758. }
  2759. static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
  2760. {
  2761. /*
  2762. * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
  2763. *
  2764. * The 82599 supports FLR on VFs, but FLR support is reported only
  2765. * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
  2766. * Therefore, we can't use pcie_flr(), which checks the VF DEVCAP.
  2767. */
  2768. if (probe)
  2769. return 0;
  2770. if (!pci_wait_for_pending_transaction(dev))
  2771. dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
  2772. pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
  2773. msleep(100);
  2774. return 0;
  2775. }
  2776. #include "../gpu/drm/i915/i915_reg.h"
  2777. #define MSG_CTL 0x45010
  2778. #define NSDE_PWR_STATE 0xd0100
  2779. #define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
  2780. static int reset_ivb_igd(struct pci_dev *dev, int probe)
  2781. {
  2782. void __iomem *mmio_base;
  2783. unsigned long timeout;
  2784. u32 val;
  2785. if (probe)
  2786. return 0;
  2787. mmio_base = pci_iomap(dev, 0, 0);
  2788. if (!mmio_base)
  2789. return -ENOMEM;
  2790. iowrite32(0x00000002, mmio_base + MSG_CTL);
  2791. /*
  2792. * Clobbering SOUTH_CHICKEN2 register is fine only if the next
  2793. * driver loaded sets the right bits. However, this's a reset and
  2794. * the bits have been set by i915 previously, so we clobber
  2795. * SOUTH_CHICKEN2 register directly here.
  2796. */
  2797. iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
  2798. val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
  2799. iowrite32(val, mmio_base + PCH_PP_CONTROL);
  2800. timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
  2801. do {
  2802. val = ioread32(mmio_base + PCH_PP_STATUS);
  2803. if ((val & 0xb0000000) == 0)
  2804. goto reset_complete;
  2805. msleep(10);
  2806. } while (time_before(jiffies, timeout));
  2807. dev_warn(&dev->dev, "timeout during reset\n");
  2808. reset_complete:
  2809. iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
  2810. pci_iounmap(dev, mmio_base);
  2811. return 0;
  2812. }
  2813. /*
  2814. * Device-specific reset method for Chelsio T4-based adapters.
  2815. */
  2816. static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe)
  2817. {
  2818. u16 old_command;
  2819. u16 msix_flags;
  2820. /*
  2821. * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
  2822. * that we have no device-specific reset method.
  2823. */
  2824. if ((dev->device & 0xf000) != 0x4000)
  2825. return -ENOTTY;
  2826. /*
  2827. * If this is the "probe" phase, return 0 indicating that we can
  2828. * reset this device.
  2829. */
  2830. if (probe)
  2831. return 0;
  2832. /*
  2833. * T4 can wedge if there are DMAs in flight within the chip and Bus
  2834. * Master has been disabled. We need to have it on till the Function
  2835. * Level Reset completes. (BUS_MASTER is disabled in
  2836. * pci_reset_function()).
  2837. */
  2838. pci_read_config_word(dev, PCI_COMMAND, &old_command);
  2839. pci_write_config_word(dev, PCI_COMMAND,
  2840. old_command | PCI_COMMAND_MASTER);
  2841. /*
  2842. * Perform the actual device function reset, saving and restoring
  2843. * configuration information around the reset.
  2844. */
  2845. pci_save_state(dev);
  2846. /*
  2847. * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
  2848. * are disabled when an MSI-X interrupt message needs to be delivered.
  2849. * So we briefly re-enable MSI-X interrupts for the duration of the
  2850. * FLR. The pci_restore_state() below will restore the original
  2851. * MSI-X state.
  2852. */
  2853. pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
  2854. if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
  2855. pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
  2856. msix_flags |
  2857. PCI_MSIX_FLAGS_ENABLE |
  2858. PCI_MSIX_FLAGS_MASKALL);
  2859. /*
  2860. * Start of pcie_flr() code sequence. This reset code is a copy of
  2861. * the guts of pcie_flr() because that's not an exported function.
  2862. */
  2863. if (!pci_wait_for_pending_transaction(dev))
  2864. dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
  2865. pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
  2866. msleep(100);
  2867. /*
  2868. * End of pcie_flr() code sequence.
  2869. */
  2870. /*
  2871. * Restore the configuration information (BAR values, etc.) including
  2872. * the original PCI Configuration Space Command word, and return
  2873. * success.
  2874. */
  2875. pci_restore_state(dev);
  2876. pci_write_config_word(dev, PCI_COMMAND, old_command);
  2877. return 0;
  2878. }
  2879. #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
  2880. #define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
  2881. #define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
  2882. static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
  2883. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
  2884. reset_intel_82599_sfp_virtfn },
  2885. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
  2886. reset_ivb_igd },
  2887. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
  2888. reset_ivb_igd },
  2889. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  2890. reset_intel_generic_dev },
  2891. { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
  2892. reset_chelsio_generic_dev },
  2893. { 0 }
  2894. };
  2895. /*
  2896. * These device-specific reset methods are here rather than in a driver
  2897. * because when a host assigns a device to a guest VM, the host may need
  2898. * to reset the device but probably doesn't have a driver for it.
  2899. */
  2900. int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  2901. {
  2902. const struct pci_dev_reset_methods *i;
  2903. for (i = pci_dev_reset_methods; i->reset; i++) {
  2904. if ((i->vendor == dev->vendor ||
  2905. i->vendor == (u16)PCI_ANY_ID) &&
  2906. (i->device == dev->device ||
  2907. i->device == (u16)PCI_ANY_ID))
  2908. return i->reset(dev, probe);
  2909. }
  2910. return -ENOTTY;
  2911. }
  2912. static struct pci_dev *pci_func_0_dma_source(struct pci_dev *dev)
  2913. {
  2914. if (!PCI_FUNC(dev->devfn))
  2915. return pci_dev_get(dev);
  2916. return pci_get_slot(dev->bus, PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
  2917. }
  2918. static const struct pci_dev_dma_source {
  2919. u16 vendor;
  2920. u16 device;
  2921. struct pci_dev *(*dma_source)(struct pci_dev *dev);
  2922. } pci_dev_dma_source[] = {
  2923. /*
  2924. * https://bugzilla.redhat.com/show_bug.cgi?id=605888
  2925. *
  2926. * Some Ricoh devices use the function 0 source ID for DMA on
  2927. * other functions of a multifunction device. The DMA devices
  2928. * is therefore function 0, which will have implications of the
  2929. * iommu grouping of these devices.
  2930. */
  2931. { PCI_VENDOR_ID_RICOH, 0xe822, pci_func_0_dma_source },
  2932. { PCI_VENDOR_ID_RICOH, 0xe230, pci_func_0_dma_source },
  2933. { PCI_VENDOR_ID_RICOH, 0xe832, pci_func_0_dma_source },
  2934. { PCI_VENDOR_ID_RICOH, 0xe476, pci_func_0_dma_source },
  2935. { 0 }
  2936. };
  2937. /*
  2938. * IOMMUs with isolation capabilities need to be programmed with the
  2939. * correct source ID of a device. In most cases, the source ID matches
  2940. * the device doing the DMA, but sometimes hardware is broken and will
  2941. * tag the DMA as being sourced from a different device. This function
  2942. * allows that translation. Note that the reference count of the
  2943. * returned device is incremented on all paths.
  2944. */
  2945. struct pci_dev *pci_get_dma_source(struct pci_dev *dev)
  2946. {
  2947. const struct pci_dev_dma_source *i;
  2948. for (i = pci_dev_dma_source; i->dma_source; i++) {
  2949. if ((i->vendor == dev->vendor ||
  2950. i->vendor == (u16)PCI_ANY_ID) &&
  2951. (i->device == dev->device ||
  2952. i->device == (u16)PCI_ANY_ID))
  2953. return i->dma_source(dev);
  2954. }
  2955. return pci_dev_get(dev);
  2956. }
  2957. /*
  2958. * AMD has indicated that the devices below do not support peer-to-peer
  2959. * in any system where they are found in the southbridge with an AMD
  2960. * IOMMU in the system. Multifunction devices that do not support
  2961. * peer-to-peer between functions can claim to support a subset of ACS.
  2962. * Such devices effectively enable request redirect (RR) and completion
  2963. * redirect (CR) since all transactions are redirected to the upstream
  2964. * root complex.
  2965. *
  2966. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94086
  2967. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94102
  2968. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/99402
  2969. *
  2970. * 1002:4385 SBx00 SMBus Controller
  2971. * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
  2972. * 1002:4383 SBx00 Azalia (Intel HDA)
  2973. * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
  2974. * 1002:4384 SBx00 PCI to PCI Bridge
  2975. * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
  2976. */
  2977. static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
  2978. {
  2979. #ifdef CONFIG_ACPI
  2980. struct acpi_table_header *header = NULL;
  2981. acpi_status status;
  2982. /* Targeting multifunction devices on the SB (appears on root bus) */
  2983. if (!dev->multifunction || !pci_is_root_bus(dev->bus))
  2984. return -ENODEV;
  2985. /* The IVRS table describes the AMD IOMMU */
  2986. status = acpi_get_table("IVRS", 0, &header);
  2987. if (ACPI_FAILURE(status))
  2988. return -ENODEV;
  2989. /* Filter out flags not applicable to multifunction */
  2990. acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
  2991. return acs_flags & ~(PCI_ACS_RR | PCI_ACS_CR) ? 0 : 1;
  2992. #else
  2993. return -ENODEV;
  2994. #endif
  2995. }
  2996. static const struct pci_dev_acs_enabled {
  2997. u16 vendor;
  2998. u16 device;
  2999. int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
  3000. } pci_dev_acs_enabled[] = {
  3001. { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
  3002. { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
  3003. { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
  3004. { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
  3005. { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
  3006. { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
  3007. { 0 }
  3008. };
  3009. int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
  3010. {
  3011. const struct pci_dev_acs_enabled *i;
  3012. int ret;
  3013. /*
  3014. * Allow devices that do not expose standard PCIe ACS capabilities
  3015. * or control to indicate their support here. Multi-function express
  3016. * devices which do not allow internal peer-to-peer between functions,
  3017. * but do not implement PCIe ACS may wish to return true here.
  3018. */
  3019. for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
  3020. if ((i->vendor == dev->vendor ||
  3021. i->vendor == (u16)PCI_ANY_ID) &&
  3022. (i->device == dev->device ||
  3023. i->device == (u16)PCI_ANY_ID)) {
  3024. ret = i->acs_enabled(dev, acs_flags);
  3025. if (ret >= 0)
  3026. return ret;
  3027. }
  3028. }
  3029. return -ENOTTY;
  3030. }