rtsx_pci_sdmmc.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381
  1. /* Realtek PCI-Express SD/MMC Card Interface driver
  2. *
  3. * Copyright(c) 2009-2013 Realtek Semiconductor Corp. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2, or (at your option) any
  8. * later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program; if not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * Author:
  19. * Wei WANG <wei_wang@realsil.com.cn>
  20. */
  21. #include <linux/module.h>
  22. #include <linux/slab.h>
  23. #include <linux/highmem.h>
  24. #include <linux/delay.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/mmc/host.h>
  27. #include <linux/mmc/mmc.h>
  28. #include <linux/mmc/sd.h>
  29. #include <linux/mmc/card.h>
  30. #include <linux/mfd/rtsx_pci.h>
  31. #include <asm/unaligned.h>
  32. /* SD Tuning Data Structure
  33. * Record continuous timing phase path
  34. */
  35. struct timing_phase_path {
  36. int start;
  37. int end;
  38. int mid;
  39. int len;
  40. };
  41. struct realtek_pci_sdmmc {
  42. struct platform_device *pdev;
  43. struct rtsx_pcr *pcr;
  44. struct mmc_host *mmc;
  45. struct mmc_request *mrq;
  46. struct mutex host_mutex;
  47. u8 ssc_depth;
  48. unsigned int clock;
  49. bool vpclk;
  50. bool double_clk;
  51. bool eject;
  52. bool initial_mode;
  53. int power_state;
  54. #define SDMMC_POWER_ON 1
  55. #define SDMMC_POWER_OFF 0
  56. };
  57. static inline struct device *sdmmc_dev(struct realtek_pci_sdmmc *host)
  58. {
  59. return &(host->pdev->dev);
  60. }
  61. static inline void sd_clear_error(struct realtek_pci_sdmmc *host)
  62. {
  63. rtsx_pci_write_register(host->pcr, CARD_STOP,
  64. SD_STOP | SD_CLR_ERR, SD_STOP | SD_CLR_ERR);
  65. }
  66. #ifdef DEBUG
  67. static void sd_print_debug_regs(struct realtek_pci_sdmmc *host)
  68. {
  69. struct rtsx_pcr *pcr = host->pcr;
  70. u16 i;
  71. u8 *ptr;
  72. /* Print SD host internal registers */
  73. rtsx_pci_init_cmd(pcr);
  74. for (i = 0xFDA0; i <= 0xFDAE; i++)
  75. rtsx_pci_add_cmd(pcr, READ_REG_CMD, i, 0, 0);
  76. for (i = 0xFD52; i <= 0xFD69; i++)
  77. rtsx_pci_add_cmd(pcr, READ_REG_CMD, i, 0, 0);
  78. rtsx_pci_send_cmd(pcr, 100);
  79. ptr = rtsx_pci_get_cmd_data(pcr);
  80. for (i = 0xFDA0; i <= 0xFDAE; i++)
  81. dev_dbg(sdmmc_dev(host), "0x%04X: 0x%02x\n", i, *(ptr++));
  82. for (i = 0xFD52; i <= 0xFD69; i++)
  83. dev_dbg(sdmmc_dev(host), "0x%04X: 0x%02x\n", i, *(ptr++));
  84. }
  85. #else
  86. #define sd_print_debug_regs(host)
  87. #endif /* DEBUG */
  88. static int sd_read_data(struct realtek_pci_sdmmc *host, u8 *cmd, u16 byte_cnt,
  89. u8 *buf, int buf_len, int timeout)
  90. {
  91. struct rtsx_pcr *pcr = host->pcr;
  92. int err, i;
  93. u8 trans_mode;
  94. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD%d\n", __func__, cmd[0] - 0x40);
  95. if (!buf)
  96. buf_len = 0;
  97. if ((cmd[0] & 0x3F) == MMC_SEND_TUNING_BLOCK)
  98. trans_mode = SD_TM_AUTO_TUNING;
  99. else
  100. trans_mode = SD_TM_NORMAL_READ;
  101. rtsx_pci_init_cmd(pcr);
  102. for (i = 0; i < 5; i++)
  103. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD0 + i, 0xFF, cmd[i]);
  104. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_L, 0xFF, (u8)byte_cnt);
  105. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_H,
  106. 0xFF, (u8)(byte_cnt >> 8));
  107. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_L, 0xFF, 1);
  108. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_H, 0xFF, 0);
  109. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF,
  110. SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  111. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_6);
  112. if (trans_mode != SD_TM_AUTO_TUNING)
  113. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  114. CARD_DATA_SOURCE, 0x01, PINGPONG_BUFFER);
  115. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER,
  116. 0xFF, trans_mode | SD_TRANSFER_START);
  117. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  118. SD_TRANSFER_END, SD_TRANSFER_END);
  119. err = rtsx_pci_send_cmd(pcr, timeout);
  120. if (err < 0) {
  121. sd_print_debug_regs(host);
  122. dev_dbg(sdmmc_dev(host),
  123. "rtsx_pci_send_cmd fail (err = %d)\n", err);
  124. return err;
  125. }
  126. if (buf && buf_len) {
  127. err = rtsx_pci_read_ppbuf(pcr, buf, buf_len);
  128. if (err < 0) {
  129. dev_dbg(sdmmc_dev(host),
  130. "rtsx_pci_read_ppbuf fail (err = %d)\n", err);
  131. return err;
  132. }
  133. }
  134. return 0;
  135. }
  136. static int sd_write_data(struct realtek_pci_sdmmc *host, u8 *cmd, u16 byte_cnt,
  137. u8 *buf, int buf_len, int timeout)
  138. {
  139. struct rtsx_pcr *pcr = host->pcr;
  140. int err, i;
  141. u8 trans_mode;
  142. if (!buf)
  143. buf_len = 0;
  144. if (buf && buf_len) {
  145. err = rtsx_pci_write_ppbuf(pcr, buf, buf_len);
  146. if (err < 0) {
  147. dev_dbg(sdmmc_dev(host),
  148. "rtsx_pci_write_ppbuf fail (err = %d)\n", err);
  149. return err;
  150. }
  151. }
  152. trans_mode = cmd ? SD_TM_AUTO_WRITE_2 : SD_TM_AUTO_WRITE_3;
  153. rtsx_pci_init_cmd(pcr);
  154. if (cmd) {
  155. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d\n", __func__,
  156. cmd[0] - 0x40);
  157. for (i = 0; i < 5; i++)
  158. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  159. SD_CMD0 + i, 0xFF, cmd[i]);
  160. }
  161. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_L, 0xFF, (u8)byte_cnt);
  162. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_H,
  163. 0xFF, (u8)(byte_cnt >> 8));
  164. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_L, 0xFF, 1);
  165. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_H, 0xFF, 0);
  166. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF,
  167. SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  168. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_6);
  169. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  170. trans_mode | SD_TRANSFER_START);
  171. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  172. SD_TRANSFER_END, SD_TRANSFER_END);
  173. err = rtsx_pci_send_cmd(pcr, timeout);
  174. if (err < 0) {
  175. sd_print_debug_regs(host);
  176. dev_dbg(sdmmc_dev(host),
  177. "rtsx_pci_send_cmd fail (err = %d)\n", err);
  178. return err;
  179. }
  180. return 0;
  181. }
  182. static void sd_send_cmd_get_rsp(struct realtek_pci_sdmmc *host,
  183. struct mmc_command *cmd)
  184. {
  185. struct rtsx_pcr *pcr = host->pcr;
  186. u8 cmd_idx = (u8)cmd->opcode;
  187. u32 arg = cmd->arg;
  188. int err = 0;
  189. int timeout = 100;
  190. int i;
  191. u8 *ptr;
  192. int stat_idx = 0;
  193. u8 rsp_type;
  194. int rsp_len = 5;
  195. bool clock_toggled = false;
  196. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  197. __func__, cmd_idx, arg);
  198. /* Response type:
  199. * R0
  200. * R1, R5, R6, R7
  201. * R1b
  202. * R2
  203. * R3, R4
  204. */
  205. switch (mmc_resp_type(cmd)) {
  206. case MMC_RSP_NONE:
  207. rsp_type = SD_RSP_TYPE_R0;
  208. rsp_len = 0;
  209. break;
  210. case MMC_RSP_R1:
  211. rsp_type = SD_RSP_TYPE_R1;
  212. break;
  213. case MMC_RSP_R1B:
  214. rsp_type = SD_RSP_TYPE_R1b;
  215. break;
  216. case MMC_RSP_R2:
  217. rsp_type = SD_RSP_TYPE_R2;
  218. rsp_len = 16;
  219. break;
  220. case MMC_RSP_R3:
  221. rsp_type = SD_RSP_TYPE_R3;
  222. break;
  223. default:
  224. dev_dbg(sdmmc_dev(host), "cmd->flag is not valid\n");
  225. err = -EINVAL;
  226. goto out;
  227. }
  228. if (rsp_type == SD_RSP_TYPE_R1b)
  229. timeout = 3000;
  230. if (cmd->opcode == SD_SWITCH_VOLTAGE) {
  231. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  232. 0xFF, SD_CLK_TOGGLE_EN);
  233. if (err < 0)
  234. goto out;
  235. clock_toggled = true;
  236. }
  237. rtsx_pci_init_cmd(pcr);
  238. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD0, 0xFF, 0x40 | cmd_idx);
  239. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD1, 0xFF, (u8)(arg >> 24));
  240. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD2, 0xFF, (u8)(arg >> 16));
  241. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD3, 0xFF, (u8)(arg >> 8));
  242. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD4, 0xFF, (u8)arg);
  243. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, rsp_type);
  244. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  245. 0x01, PINGPONG_BUFFER);
  246. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER,
  247. 0xFF, SD_TM_CMD_RSP | SD_TRANSFER_START);
  248. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  249. SD_TRANSFER_END | SD_STAT_IDLE,
  250. SD_TRANSFER_END | SD_STAT_IDLE);
  251. if (rsp_type == SD_RSP_TYPE_R2) {
  252. /* Read data from ping-pong buffer */
  253. for (i = PPBUF_BASE2; i < PPBUF_BASE2 + 16; i++)
  254. rtsx_pci_add_cmd(pcr, READ_REG_CMD, (u16)i, 0, 0);
  255. stat_idx = 16;
  256. } else if (rsp_type != SD_RSP_TYPE_R0) {
  257. /* Read data from SD_CMDx registers */
  258. for (i = SD_CMD0; i <= SD_CMD4; i++)
  259. rtsx_pci_add_cmd(pcr, READ_REG_CMD, (u16)i, 0, 0);
  260. stat_idx = 5;
  261. }
  262. rtsx_pci_add_cmd(pcr, READ_REG_CMD, SD_STAT1, 0, 0);
  263. err = rtsx_pci_send_cmd(pcr, timeout);
  264. if (err < 0) {
  265. sd_print_debug_regs(host);
  266. sd_clear_error(host);
  267. dev_dbg(sdmmc_dev(host),
  268. "rtsx_pci_send_cmd error (err = %d)\n", err);
  269. goto out;
  270. }
  271. if (rsp_type == SD_RSP_TYPE_R0) {
  272. err = 0;
  273. goto out;
  274. }
  275. /* Eliminate returned value of CHECK_REG_CMD */
  276. ptr = rtsx_pci_get_cmd_data(pcr) + 1;
  277. /* Check (Start,Transmission) bit of Response */
  278. if ((ptr[0] & 0xC0) != 0) {
  279. err = -EILSEQ;
  280. dev_dbg(sdmmc_dev(host), "Invalid response bit\n");
  281. goto out;
  282. }
  283. /* Check CRC7 */
  284. if (!(rsp_type & SD_NO_CHECK_CRC7)) {
  285. if (ptr[stat_idx] & SD_CRC7_ERR) {
  286. err = -EILSEQ;
  287. dev_dbg(sdmmc_dev(host), "CRC7 error\n");
  288. goto out;
  289. }
  290. }
  291. if (rsp_type == SD_RSP_TYPE_R2) {
  292. for (i = 0; i < 4; i++) {
  293. cmd->resp[i] = get_unaligned_be32(ptr + 1 + i * 4);
  294. dev_dbg(sdmmc_dev(host), "cmd->resp[%d] = 0x%08x\n",
  295. i, cmd->resp[i]);
  296. }
  297. } else {
  298. cmd->resp[0] = get_unaligned_be32(ptr + 1);
  299. dev_dbg(sdmmc_dev(host), "cmd->resp[0] = 0x%08x\n",
  300. cmd->resp[0]);
  301. }
  302. out:
  303. cmd->error = err;
  304. if (err && clock_toggled)
  305. rtsx_pci_write_register(pcr, SD_BUS_STAT,
  306. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  307. }
  308. static int sd_rw_multi(struct realtek_pci_sdmmc *host, struct mmc_request *mrq)
  309. {
  310. struct rtsx_pcr *pcr = host->pcr;
  311. struct mmc_host *mmc = host->mmc;
  312. struct mmc_card *card = mmc->card;
  313. struct mmc_data *data = mrq->data;
  314. int uhs = mmc_sd_card_uhs(card);
  315. int read = (data->flags & MMC_DATA_READ) ? 1 : 0;
  316. u8 cfg2, trans_mode;
  317. int err;
  318. size_t data_len = data->blksz * data->blocks;
  319. if (read) {
  320. cfg2 = SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  321. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_0;
  322. trans_mode = SD_TM_AUTO_READ_3;
  323. } else {
  324. cfg2 = SD_NO_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  325. SD_NO_WAIT_BUSY_END | SD_NO_CHECK_CRC7 | SD_RSP_LEN_0;
  326. trans_mode = SD_TM_AUTO_WRITE_3;
  327. }
  328. if (!uhs)
  329. cfg2 |= SD_NO_CHECK_WAIT_CRC_TO;
  330. rtsx_pci_init_cmd(pcr);
  331. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_L, 0xFF, 0x00);
  332. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_H, 0xFF, 0x02);
  333. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_L,
  334. 0xFF, (u8)data->blocks);
  335. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_H,
  336. 0xFF, (u8)(data->blocks >> 8));
  337. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, IRQSTAT0,
  338. DMA_DONE_INT, DMA_DONE_INT);
  339. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC3,
  340. 0xFF, (u8)(data_len >> 24));
  341. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC2,
  342. 0xFF, (u8)(data_len >> 16));
  343. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC1,
  344. 0xFF, (u8)(data_len >> 8));
  345. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC0, 0xFF, (u8)data_len);
  346. if (read) {
  347. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMACTL,
  348. 0x03 | DMA_PACK_SIZE_MASK,
  349. DMA_DIR_FROM_CARD | DMA_EN | DMA_512);
  350. } else {
  351. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMACTL,
  352. 0x03 | DMA_PACK_SIZE_MASK,
  353. DMA_DIR_TO_CARD | DMA_EN | DMA_512);
  354. }
  355. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  356. 0x01, RING_BUFFER);
  357. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, cfg2);
  358. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  359. trans_mode | SD_TRANSFER_START);
  360. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  361. SD_TRANSFER_END, SD_TRANSFER_END);
  362. rtsx_pci_send_cmd_no_wait(pcr);
  363. err = rtsx_pci_transfer_data(pcr, data->sg, data->sg_len, read, 10000);
  364. if (err < 0) {
  365. sd_clear_error(host);
  366. return err;
  367. }
  368. return 0;
  369. }
  370. static inline void sd_enable_initial_mode(struct realtek_pci_sdmmc *host)
  371. {
  372. rtsx_pci_write_register(host->pcr, SD_CFG1,
  373. SD_CLK_DIVIDE_MASK, SD_CLK_DIVIDE_128);
  374. }
  375. static inline void sd_disable_initial_mode(struct realtek_pci_sdmmc *host)
  376. {
  377. rtsx_pci_write_register(host->pcr, SD_CFG1,
  378. SD_CLK_DIVIDE_MASK, SD_CLK_DIVIDE_0);
  379. }
  380. static void sd_normal_rw(struct realtek_pci_sdmmc *host,
  381. struct mmc_request *mrq)
  382. {
  383. struct mmc_command *cmd = mrq->cmd;
  384. struct mmc_data *data = mrq->data;
  385. u8 _cmd[5], *buf;
  386. _cmd[0] = 0x40 | (u8)cmd->opcode;
  387. put_unaligned_be32(cmd->arg, (u32 *)(&_cmd[1]));
  388. buf = kzalloc(data->blksz, GFP_NOIO);
  389. if (!buf) {
  390. cmd->error = -ENOMEM;
  391. return;
  392. }
  393. if (data->flags & MMC_DATA_READ) {
  394. if (host->initial_mode)
  395. sd_disable_initial_mode(host);
  396. cmd->error = sd_read_data(host, _cmd, (u16)data->blksz, buf,
  397. data->blksz, 200);
  398. if (host->initial_mode)
  399. sd_enable_initial_mode(host);
  400. sg_copy_from_buffer(data->sg, data->sg_len, buf, data->blksz);
  401. } else {
  402. sg_copy_to_buffer(data->sg, data->sg_len, buf, data->blksz);
  403. cmd->error = sd_write_data(host, _cmd, (u16)data->blksz, buf,
  404. data->blksz, 200);
  405. }
  406. kfree(buf);
  407. }
  408. static int sd_change_phase(struct realtek_pci_sdmmc *host,
  409. u8 sample_point, bool rx)
  410. {
  411. struct rtsx_pcr *pcr = host->pcr;
  412. int err;
  413. dev_dbg(sdmmc_dev(host), "%s(%s): sample_point = %d\n",
  414. __func__, rx ? "RX" : "TX", sample_point);
  415. rtsx_pci_init_cmd(pcr);
  416. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CHANGE_CLK, CHANGE_CLK);
  417. if (rx)
  418. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  419. SD_VPRX_CTL, 0x1F, sample_point);
  420. else
  421. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  422. SD_VPTX_CTL, 0x1F, sample_point);
  423. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL, PHASE_NOT_RESET, 0);
  424. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL,
  425. PHASE_NOT_RESET, PHASE_NOT_RESET);
  426. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CHANGE_CLK, 0);
  427. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1, SD_ASYNC_FIFO_NOT_RST, 0);
  428. err = rtsx_pci_send_cmd(pcr, 100);
  429. if (err < 0)
  430. return err;
  431. return 0;
  432. }
  433. static u8 sd_search_final_phase(struct realtek_pci_sdmmc *host, u32 phase_map)
  434. {
  435. struct timing_phase_path path[MAX_PHASE + 1];
  436. int i, j, cont_path_cnt;
  437. int new_block, max_len, final_path_idx;
  438. u8 final_phase = 0xFF;
  439. /* Parse phase_map, take it as a bit-ring */
  440. cont_path_cnt = 0;
  441. new_block = 1;
  442. j = 0;
  443. for (i = 0; i < MAX_PHASE + 1; i++) {
  444. if (phase_map & (1 << i)) {
  445. if (new_block) {
  446. new_block = 0;
  447. j = cont_path_cnt++;
  448. path[j].start = i;
  449. path[j].end = i;
  450. } else {
  451. path[j].end = i;
  452. }
  453. } else {
  454. new_block = 1;
  455. if (cont_path_cnt) {
  456. /* Calculate path length and middle point */
  457. int idx = cont_path_cnt - 1;
  458. path[idx].len =
  459. path[idx].end - path[idx].start + 1;
  460. path[idx].mid =
  461. path[idx].start + path[idx].len / 2;
  462. }
  463. }
  464. }
  465. if (cont_path_cnt == 0) {
  466. dev_dbg(sdmmc_dev(host), "No continuous phase path\n");
  467. goto finish;
  468. } else {
  469. /* Calculate last continuous path length and middle point */
  470. int idx = cont_path_cnt - 1;
  471. path[idx].len = path[idx].end - path[idx].start + 1;
  472. path[idx].mid = path[idx].start + path[idx].len / 2;
  473. }
  474. /* Connect the first and last continuous paths if they are adjacent */
  475. if (!path[0].start && (path[cont_path_cnt - 1].end == MAX_PHASE)) {
  476. /* Using negative index */
  477. path[0].start = path[cont_path_cnt - 1].start - MAX_PHASE - 1;
  478. path[0].len += path[cont_path_cnt - 1].len;
  479. path[0].mid = path[0].start + path[0].len / 2;
  480. /* Convert negative middle point index to positive one */
  481. if (path[0].mid < 0)
  482. path[0].mid += MAX_PHASE + 1;
  483. cont_path_cnt--;
  484. }
  485. /* Choose the longest continuous phase path */
  486. max_len = 0;
  487. final_phase = 0;
  488. final_path_idx = 0;
  489. for (i = 0; i < cont_path_cnt; i++) {
  490. if (path[i].len > max_len) {
  491. max_len = path[i].len;
  492. final_phase = (u8)path[i].mid;
  493. final_path_idx = i;
  494. }
  495. dev_dbg(sdmmc_dev(host), "path[%d].start = %d\n",
  496. i, path[i].start);
  497. dev_dbg(sdmmc_dev(host), "path[%d].end = %d\n",
  498. i, path[i].end);
  499. dev_dbg(sdmmc_dev(host), "path[%d].len = %d\n",
  500. i, path[i].len);
  501. dev_dbg(sdmmc_dev(host), "path[%d].mid = %d\n",
  502. i, path[i].mid);
  503. }
  504. finish:
  505. dev_dbg(sdmmc_dev(host), "Final chosen phase: %d\n", final_phase);
  506. return final_phase;
  507. }
  508. static void sd_wait_data_idle(struct realtek_pci_sdmmc *host)
  509. {
  510. int err, i;
  511. u8 val = 0;
  512. for (i = 0; i < 100; i++) {
  513. err = rtsx_pci_read_register(host->pcr, SD_DATA_STATE, &val);
  514. if (val & SD_DATA_IDLE)
  515. return;
  516. udelay(100);
  517. }
  518. }
  519. static int sd_tuning_rx_cmd(struct realtek_pci_sdmmc *host,
  520. u8 opcode, u8 sample_point)
  521. {
  522. int err;
  523. u8 cmd[5] = {0};
  524. err = sd_change_phase(host, sample_point, true);
  525. if (err < 0)
  526. return err;
  527. cmd[0] = 0x40 | opcode;
  528. err = sd_read_data(host, cmd, 0x40, NULL, 0, 100);
  529. if (err < 0) {
  530. /* Wait till SD DATA IDLE */
  531. sd_wait_data_idle(host);
  532. sd_clear_error(host);
  533. return err;
  534. }
  535. return 0;
  536. }
  537. static int sd_tuning_phase(struct realtek_pci_sdmmc *host,
  538. u8 opcode, u32 *phase_map)
  539. {
  540. int err, i;
  541. u32 raw_phase_map = 0;
  542. for (i = MAX_PHASE; i >= 0; i--) {
  543. err = sd_tuning_rx_cmd(host, opcode, (u8)i);
  544. if (err == 0)
  545. raw_phase_map |= 1 << i;
  546. }
  547. if (phase_map)
  548. *phase_map = raw_phase_map;
  549. return 0;
  550. }
  551. static int sd_tuning_rx(struct realtek_pci_sdmmc *host, u8 opcode)
  552. {
  553. int err, i;
  554. u32 raw_phase_map[RX_TUNING_CNT] = {0}, phase_map;
  555. u8 final_phase;
  556. for (i = 0; i < RX_TUNING_CNT; i++) {
  557. err = sd_tuning_phase(host, opcode, &(raw_phase_map[i]));
  558. if (err < 0)
  559. return err;
  560. if (raw_phase_map[i] == 0)
  561. break;
  562. }
  563. phase_map = 0xFFFFFFFF;
  564. for (i = 0; i < RX_TUNING_CNT; i++) {
  565. dev_dbg(sdmmc_dev(host), "RX raw_phase_map[%d] = 0x%08x\n",
  566. i, raw_phase_map[i]);
  567. phase_map &= raw_phase_map[i];
  568. }
  569. dev_dbg(sdmmc_dev(host), "RX phase_map = 0x%08x\n", phase_map);
  570. if (phase_map) {
  571. final_phase = sd_search_final_phase(host, phase_map);
  572. if (final_phase == 0xFF)
  573. return -EINVAL;
  574. err = sd_change_phase(host, final_phase, true);
  575. if (err < 0)
  576. return err;
  577. } else {
  578. return -EINVAL;
  579. }
  580. return 0;
  581. }
  582. static void sdmmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
  583. {
  584. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  585. struct rtsx_pcr *pcr = host->pcr;
  586. struct mmc_command *cmd = mrq->cmd;
  587. struct mmc_data *data = mrq->data;
  588. unsigned int data_size = 0;
  589. int err;
  590. if (host->eject) {
  591. cmd->error = -ENOMEDIUM;
  592. goto finish;
  593. }
  594. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  595. if (err) {
  596. cmd->error = err;
  597. goto finish;
  598. }
  599. mutex_lock(&pcr->pcr_mutex);
  600. rtsx_pci_start_run(pcr);
  601. rtsx_pci_switch_clock(pcr, host->clock, host->ssc_depth,
  602. host->initial_mode, host->double_clk, host->vpclk);
  603. rtsx_pci_write_register(pcr, CARD_SELECT, 0x07, SD_MOD_SEL);
  604. rtsx_pci_write_register(pcr, CARD_SHARE_MODE,
  605. CARD_SHARE_MASK, CARD_SHARE_48_SD);
  606. mutex_lock(&host->host_mutex);
  607. host->mrq = mrq;
  608. mutex_unlock(&host->host_mutex);
  609. if (mrq->data)
  610. data_size = data->blocks * data->blksz;
  611. if (!data_size || mmc_op_multi(cmd->opcode) ||
  612. (cmd->opcode == MMC_READ_SINGLE_BLOCK) ||
  613. (cmd->opcode == MMC_WRITE_BLOCK)) {
  614. sd_send_cmd_get_rsp(host, cmd);
  615. if (!cmd->error && data_size) {
  616. sd_rw_multi(host, mrq);
  617. if (mmc_op_multi(cmd->opcode) && mrq->stop)
  618. sd_send_cmd_get_rsp(host, mrq->stop);
  619. }
  620. } else {
  621. sd_normal_rw(host, mrq);
  622. }
  623. if (mrq->data) {
  624. if (cmd->error || data->error)
  625. data->bytes_xfered = 0;
  626. else
  627. data->bytes_xfered = data->blocks * data->blksz;
  628. }
  629. mutex_unlock(&pcr->pcr_mutex);
  630. finish:
  631. if (cmd->error)
  632. dev_dbg(sdmmc_dev(host), "cmd->error = %d\n", cmd->error);
  633. mutex_lock(&host->host_mutex);
  634. host->mrq = NULL;
  635. mutex_unlock(&host->host_mutex);
  636. mmc_request_done(mmc, mrq);
  637. }
  638. static int sd_set_bus_width(struct realtek_pci_sdmmc *host,
  639. unsigned char bus_width)
  640. {
  641. int err = 0;
  642. u8 width[] = {
  643. [MMC_BUS_WIDTH_1] = SD_BUS_WIDTH_1BIT,
  644. [MMC_BUS_WIDTH_4] = SD_BUS_WIDTH_4BIT,
  645. [MMC_BUS_WIDTH_8] = SD_BUS_WIDTH_8BIT,
  646. };
  647. if (bus_width <= MMC_BUS_WIDTH_8)
  648. err = rtsx_pci_write_register(host->pcr, SD_CFG1,
  649. 0x03, width[bus_width]);
  650. return err;
  651. }
  652. static int sd_power_on(struct realtek_pci_sdmmc *host)
  653. {
  654. struct rtsx_pcr *pcr = host->pcr;
  655. int err;
  656. if (host->power_state == SDMMC_POWER_ON)
  657. return 0;
  658. rtsx_pci_init_cmd(pcr);
  659. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_SELECT, 0x07, SD_MOD_SEL);
  660. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_SHARE_MODE,
  661. CARD_SHARE_MASK, CARD_SHARE_48_SD);
  662. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN,
  663. SD_CLK_EN, SD_CLK_EN);
  664. err = rtsx_pci_send_cmd(pcr, 100);
  665. if (err < 0)
  666. return err;
  667. err = rtsx_pci_card_pull_ctl_enable(pcr, RTSX_SD_CARD);
  668. if (err < 0)
  669. return err;
  670. err = rtsx_pci_card_power_on(pcr, RTSX_SD_CARD);
  671. if (err < 0)
  672. return err;
  673. err = rtsx_pci_write_register(pcr, CARD_OE, SD_OUTPUT_EN, SD_OUTPUT_EN);
  674. if (err < 0)
  675. return err;
  676. host->power_state = SDMMC_POWER_ON;
  677. return 0;
  678. }
  679. static int sd_power_off(struct realtek_pci_sdmmc *host)
  680. {
  681. struct rtsx_pcr *pcr = host->pcr;
  682. int err;
  683. host->power_state = SDMMC_POWER_OFF;
  684. rtsx_pci_init_cmd(pcr);
  685. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN, SD_CLK_EN, 0);
  686. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_OE, SD_OUTPUT_EN, 0);
  687. err = rtsx_pci_send_cmd(pcr, 100);
  688. if (err < 0)
  689. return err;
  690. err = rtsx_pci_card_power_off(pcr, RTSX_SD_CARD);
  691. if (err < 0)
  692. return err;
  693. return rtsx_pci_card_pull_ctl_disable(pcr, RTSX_SD_CARD);
  694. }
  695. static int sd_set_power_mode(struct realtek_pci_sdmmc *host,
  696. unsigned char power_mode)
  697. {
  698. int err;
  699. if (power_mode == MMC_POWER_OFF)
  700. err = sd_power_off(host);
  701. else
  702. err = sd_power_on(host);
  703. return err;
  704. }
  705. static int sd_set_timing(struct realtek_pci_sdmmc *host, unsigned char timing)
  706. {
  707. struct rtsx_pcr *pcr = host->pcr;
  708. int err = 0;
  709. rtsx_pci_init_cmd(pcr);
  710. switch (timing) {
  711. case MMC_TIMING_UHS_SDR104:
  712. case MMC_TIMING_UHS_SDR50:
  713. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  714. 0x0C | SD_ASYNC_FIFO_NOT_RST,
  715. SD_30_MODE | SD_ASYNC_FIFO_NOT_RST);
  716. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  717. CLK_LOW_FREQ, CLK_LOW_FREQ);
  718. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  719. CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
  720. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  721. break;
  722. case MMC_TIMING_UHS_DDR50:
  723. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  724. 0x0C | SD_ASYNC_FIFO_NOT_RST,
  725. SD_DDR_MODE | SD_ASYNC_FIFO_NOT_RST);
  726. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  727. CLK_LOW_FREQ, CLK_LOW_FREQ);
  728. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  729. CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
  730. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  731. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_PUSH_POINT_CTL,
  732. DDR_VAR_TX_CMD_DAT, DDR_VAR_TX_CMD_DAT);
  733. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  734. DDR_VAR_RX_DAT | DDR_VAR_RX_CMD,
  735. DDR_VAR_RX_DAT | DDR_VAR_RX_CMD);
  736. break;
  737. case MMC_TIMING_MMC_HS:
  738. case MMC_TIMING_SD_HS:
  739. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  740. 0x0C, SD_20_MODE);
  741. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  742. CLK_LOW_FREQ, CLK_LOW_FREQ);
  743. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  744. CRC_FIX_CLK | SD30_VAR_CLK0 | SAMPLE_VAR_CLK1);
  745. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  746. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_PUSH_POINT_CTL,
  747. SD20_TX_SEL_MASK, SD20_TX_14_AHEAD);
  748. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  749. SD20_RX_SEL_MASK, SD20_RX_14_DELAY);
  750. break;
  751. default:
  752. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  753. SD_CFG1, 0x0C, SD_20_MODE);
  754. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  755. CLK_LOW_FREQ, CLK_LOW_FREQ);
  756. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  757. CRC_FIX_CLK | SD30_VAR_CLK0 | SAMPLE_VAR_CLK1);
  758. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  759. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  760. SD_PUSH_POINT_CTL, 0xFF, 0);
  761. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  762. SD20_RX_SEL_MASK, SD20_RX_POS_EDGE);
  763. break;
  764. }
  765. err = rtsx_pci_send_cmd(pcr, 100);
  766. return err;
  767. }
  768. static void sdmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  769. {
  770. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  771. struct rtsx_pcr *pcr = host->pcr;
  772. if (host->eject)
  773. return;
  774. if (rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD))
  775. return;
  776. mutex_lock(&pcr->pcr_mutex);
  777. rtsx_pci_start_run(pcr);
  778. sd_set_bus_width(host, ios->bus_width);
  779. sd_set_power_mode(host, ios->power_mode);
  780. sd_set_timing(host, ios->timing);
  781. host->vpclk = false;
  782. host->double_clk = true;
  783. switch (ios->timing) {
  784. case MMC_TIMING_UHS_SDR104:
  785. case MMC_TIMING_UHS_SDR50:
  786. host->ssc_depth = RTSX_SSC_DEPTH_2M;
  787. host->vpclk = true;
  788. host->double_clk = false;
  789. break;
  790. case MMC_TIMING_UHS_DDR50:
  791. case MMC_TIMING_UHS_SDR25:
  792. host->ssc_depth = RTSX_SSC_DEPTH_1M;
  793. break;
  794. default:
  795. host->ssc_depth = RTSX_SSC_DEPTH_500K;
  796. break;
  797. }
  798. host->initial_mode = (ios->clock <= 1000000) ? true : false;
  799. host->clock = ios->clock;
  800. rtsx_pci_switch_clock(pcr, ios->clock, host->ssc_depth,
  801. host->initial_mode, host->double_clk, host->vpclk);
  802. mutex_unlock(&pcr->pcr_mutex);
  803. }
  804. static int sdmmc_get_ro(struct mmc_host *mmc)
  805. {
  806. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  807. struct rtsx_pcr *pcr = host->pcr;
  808. int ro = 0;
  809. u32 val;
  810. if (host->eject)
  811. return -ENOMEDIUM;
  812. mutex_lock(&pcr->pcr_mutex);
  813. rtsx_pci_start_run(pcr);
  814. /* Check SD mechanical write-protect switch */
  815. val = rtsx_pci_readl(pcr, RTSX_BIPR);
  816. dev_dbg(sdmmc_dev(host), "%s: RTSX_BIPR = 0x%08x\n", __func__, val);
  817. if (val & SD_WRITE_PROTECT)
  818. ro = 1;
  819. mutex_unlock(&pcr->pcr_mutex);
  820. return ro;
  821. }
  822. static int sdmmc_get_cd(struct mmc_host *mmc)
  823. {
  824. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  825. struct rtsx_pcr *pcr = host->pcr;
  826. int cd = 0;
  827. u32 val;
  828. if (host->eject)
  829. return -ENOMEDIUM;
  830. mutex_lock(&pcr->pcr_mutex);
  831. rtsx_pci_start_run(pcr);
  832. /* Check SD card detect */
  833. val = rtsx_pci_card_exist(pcr);
  834. dev_dbg(sdmmc_dev(host), "%s: RTSX_BIPR = 0x%08x\n", __func__, val);
  835. if (val & SD_EXIST)
  836. cd = 1;
  837. mutex_unlock(&pcr->pcr_mutex);
  838. return cd;
  839. }
  840. static int sd_wait_voltage_stable_1(struct realtek_pci_sdmmc *host)
  841. {
  842. struct rtsx_pcr *pcr = host->pcr;
  843. int err;
  844. u8 stat;
  845. /* Reference to Signal Voltage Switch Sequence in SD spec.
  846. * Wait for a period of time so that the card can drive SD_CMD and
  847. * SD_DAT[3:0] to low after sending back CMD11 response.
  848. */
  849. mdelay(1);
  850. /* SD_CMD, SD_DAT[3:0] should be driven to low by card;
  851. * If either one of SD_CMD,SD_DAT[3:0] is not low,
  852. * abort the voltage switch sequence;
  853. */
  854. err = rtsx_pci_read_register(pcr, SD_BUS_STAT, &stat);
  855. if (err < 0)
  856. return err;
  857. if (stat & (SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  858. SD_DAT1_STATUS | SD_DAT0_STATUS))
  859. return -EINVAL;
  860. /* Stop toggle SD clock */
  861. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  862. 0xFF, SD_CLK_FORCE_STOP);
  863. if (err < 0)
  864. return err;
  865. return 0;
  866. }
  867. static int sd_wait_voltage_stable_2(struct realtek_pci_sdmmc *host)
  868. {
  869. struct rtsx_pcr *pcr = host->pcr;
  870. int err;
  871. u8 stat, mask, val;
  872. /* Wait 1.8V output of voltage regulator in card stable */
  873. msleep(50);
  874. /* Toggle SD clock again */
  875. err = rtsx_pci_write_register(pcr, SD_BUS_STAT, 0xFF, SD_CLK_TOGGLE_EN);
  876. if (err < 0)
  877. return err;
  878. /* Wait for a period of time so that the card can drive
  879. * SD_DAT[3:0] to high at 1.8V
  880. */
  881. msleep(20);
  882. /* SD_CMD, SD_DAT[3:0] should be pulled high by host */
  883. err = rtsx_pci_read_register(pcr, SD_BUS_STAT, &stat);
  884. if (err < 0)
  885. return err;
  886. mask = SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  887. SD_DAT1_STATUS | SD_DAT0_STATUS;
  888. val = SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  889. SD_DAT1_STATUS | SD_DAT0_STATUS;
  890. if ((stat & mask) != val) {
  891. dev_dbg(sdmmc_dev(host),
  892. "%s: SD_BUS_STAT = 0x%x\n", __func__, stat);
  893. rtsx_pci_write_register(pcr, SD_BUS_STAT,
  894. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  895. rtsx_pci_write_register(pcr, CARD_CLK_EN, 0xFF, 0);
  896. return -EINVAL;
  897. }
  898. return 0;
  899. }
  900. static int sdmmc_switch_voltage(struct mmc_host *mmc, struct mmc_ios *ios)
  901. {
  902. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  903. struct rtsx_pcr *pcr = host->pcr;
  904. int err = 0;
  905. u8 voltage;
  906. dev_dbg(sdmmc_dev(host), "%s: signal_voltage = %d\n",
  907. __func__, ios->signal_voltage);
  908. if (host->eject)
  909. return -ENOMEDIUM;
  910. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  911. if (err)
  912. return err;
  913. mutex_lock(&pcr->pcr_mutex);
  914. rtsx_pci_start_run(pcr);
  915. if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330)
  916. voltage = OUTPUT_3V3;
  917. else
  918. voltage = OUTPUT_1V8;
  919. if (voltage == OUTPUT_1V8) {
  920. err = sd_wait_voltage_stable_1(host);
  921. if (err < 0)
  922. goto out;
  923. }
  924. err = rtsx_pci_switch_output_voltage(pcr, voltage);
  925. if (err < 0)
  926. goto out;
  927. if (voltage == OUTPUT_1V8) {
  928. err = sd_wait_voltage_stable_2(host);
  929. if (err < 0)
  930. goto out;
  931. }
  932. out:
  933. /* Stop toggle SD clock in idle */
  934. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  935. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  936. mutex_unlock(&pcr->pcr_mutex);
  937. return err;
  938. }
  939. static int sdmmc_execute_tuning(struct mmc_host *mmc, u32 opcode)
  940. {
  941. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  942. struct rtsx_pcr *pcr = host->pcr;
  943. int err = 0;
  944. if (host->eject)
  945. return -ENOMEDIUM;
  946. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  947. if (err)
  948. return err;
  949. mutex_lock(&pcr->pcr_mutex);
  950. rtsx_pci_start_run(pcr);
  951. /* Set initial TX phase */
  952. switch (mmc->ios.timing) {
  953. case MMC_TIMING_UHS_SDR104:
  954. err = sd_change_phase(host, SDR104_TX_PHASE(pcr), false);
  955. break;
  956. case MMC_TIMING_UHS_SDR50:
  957. err = sd_change_phase(host, SDR50_TX_PHASE(pcr), false);
  958. break;
  959. case MMC_TIMING_UHS_DDR50:
  960. err = sd_change_phase(host, DDR50_TX_PHASE(pcr), false);
  961. break;
  962. default:
  963. err = 0;
  964. }
  965. if (err)
  966. goto out;
  967. /* Tuning RX phase */
  968. if ((mmc->ios.timing == MMC_TIMING_UHS_SDR104) ||
  969. (mmc->ios.timing == MMC_TIMING_UHS_SDR50))
  970. err = sd_tuning_rx(host, opcode);
  971. else if (mmc->ios.timing == MMC_TIMING_UHS_DDR50)
  972. err = sd_change_phase(host, DDR50_RX_PHASE(pcr), true);
  973. out:
  974. mutex_unlock(&pcr->pcr_mutex);
  975. return err;
  976. }
  977. static const struct mmc_host_ops realtek_pci_sdmmc_ops = {
  978. .request = sdmmc_request,
  979. .set_ios = sdmmc_set_ios,
  980. .get_ro = sdmmc_get_ro,
  981. .get_cd = sdmmc_get_cd,
  982. .start_signal_voltage_switch = sdmmc_switch_voltage,
  983. .execute_tuning = sdmmc_execute_tuning,
  984. };
  985. #ifdef CONFIG_PM
  986. static int rtsx_pci_sdmmc_suspend(struct platform_device *pdev,
  987. pm_message_t state)
  988. {
  989. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  990. struct mmc_host *mmc = host->mmc;
  991. int err;
  992. dev_dbg(sdmmc_dev(host), "--> %s\n", __func__);
  993. err = mmc_suspend_host(mmc);
  994. if (err)
  995. return err;
  996. return 0;
  997. }
  998. static int rtsx_pci_sdmmc_resume(struct platform_device *pdev)
  999. {
  1000. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  1001. struct mmc_host *mmc = host->mmc;
  1002. dev_dbg(sdmmc_dev(host), "--> %s\n", __func__);
  1003. return mmc_resume_host(mmc);
  1004. }
  1005. #else /* CONFIG_PM */
  1006. #define rtsx_pci_sdmmc_suspend NULL
  1007. #define rtsx_pci_sdmmc_resume NULL
  1008. #endif /* CONFIG_PM */
  1009. static void init_extra_caps(struct realtek_pci_sdmmc *host)
  1010. {
  1011. struct mmc_host *mmc = host->mmc;
  1012. struct rtsx_pcr *pcr = host->pcr;
  1013. dev_dbg(sdmmc_dev(host), "pcr->extra_caps = 0x%x\n", pcr->extra_caps);
  1014. if (pcr->extra_caps & EXTRA_CAPS_SD_SDR50)
  1015. mmc->caps |= MMC_CAP_UHS_SDR50;
  1016. if (pcr->extra_caps & EXTRA_CAPS_SD_SDR104)
  1017. mmc->caps |= MMC_CAP_UHS_SDR104;
  1018. if (pcr->extra_caps & EXTRA_CAPS_SD_DDR50)
  1019. mmc->caps |= MMC_CAP_UHS_DDR50;
  1020. if (pcr->extra_caps & EXTRA_CAPS_MMC_HSDDR)
  1021. mmc->caps |= MMC_CAP_1_8V_DDR;
  1022. if (pcr->extra_caps & EXTRA_CAPS_MMC_8BIT)
  1023. mmc->caps |= MMC_CAP_8_BIT_DATA;
  1024. }
  1025. static void realtek_init_host(struct realtek_pci_sdmmc *host)
  1026. {
  1027. struct mmc_host *mmc = host->mmc;
  1028. mmc->f_min = 250000;
  1029. mmc->f_max = 208000000;
  1030. mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  1031. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SD_HIGHSPEED |
  1032. MMC_CAP_MMC_HIGHSPEED | MMC_CAP_BUS_WIDTH_TEST |
  1033. MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
  1034. mmc->max_current_330 = 400;
  1035. mmc->max_current_180 = 800;
  1036. mmc->ops = &realtek_pci_sdmmc_ops;
  1037. init_extra_caps(host);
  1038. mmc->max_segs = 256;
  1039. mmc->max_seg_size = 65536;
  1040. mmc->max_blk_size = 512;
  1041. mmc->max_blk_count = 65535;
  1042. mmc->max_req_size = 524288;
  1043. }
  1044. static void rtsx_pci_sdmmc_card_event(struct platform_device *pdev)
  1045. {
  1046. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  1047. mmc_detect_change(host->mmc, 0);
  1048. }
  1049. static int rtsx_pci_sdmmc_drv_probe(struct platform_device *pdev)
  1050. {
  1051. struct mmc_host *mmc;
  1052. struct realtek_pci_sdmmc *host;
  1053. struct rtsx_pcr *pcr;
  1054. struct pcr_handle *handle = pdev->dev.platform_data;
  1055. if (!handle)
  1056. return -ENXIO;
  1057. pcr = handle->pcr;
  1058. if (!pcr)
  1059. return -ENXIO;
  1060. dev_dbg(&(pdev->dev), ": Realtek PCI-E SDMMC controller found\n");
  1061. mmc = mmc_alloc_host(sizeof(*host), &pdev->dev);
  1062. if (!mmc)
  1063. return -ENOMEM;
  1064. host = mmc_priv(mmc);
  1065. host->pcr = pcr;
  1066. host->mmc = mmc;
  1067. host->pdev = pdev;
  1068. host->power_state = SDMMC_POWER_OFF;
  1069. platform_set_drvdata(pdev, host);
  1070. pcr->slots[RTSX_SD_CARD].p_dev = pdev;
  1071. pcr->slots[RTSX_SD_CARD].card_event = rtsx_pci_sdmmc_card_event;
  1072. mutex_init(&host->host_mutex);
  1073. realtek_init_host(host);
  1074. mmc_add_host(mmc);
  1075. return 0;
  1076. }
  1077. static int rtsx_pci_sdmmc_drv_remove(struct platform_device *pdev)
  1078. {
  1079. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  1080. struct rtsx_pcr *pcr;
  1081. struct mmc_host *mmc;
  1082. if (!host)
  1083. return 0;
  1084. pcr = host->pcr;
  1085. pcr->slots[RTSX_SD_CARD].p_dev = NULL;
  1086. pcr->slots[RTSX_SD_CARD].card_event = NULL;
  1087. mmc = host->mmc;
  1088. host->eject = true;
  1089. mutex_lock(&host->host_mutex);
  1090. if (host->mrq) {
  1091. dev_dbg(&(pdev->dev),
  1092. "%s: Controller removed during transfer\n",
  1093. mmc_hostname(mmc));
  1094. rtsx_pci_complete_unfinished_transfer(pcr);
  1095. host->mrq->cmd->error = -ENOMEDIUM;
  1096. if (host->mrq->stop)
  1097. host->mrq->stop->error = -ENOMEDIUM;
  1098. mmc_request_done(mmc, host->mrq);
  1099. }
  1100. mutex_unlock(&host->host_mutex);
  1101. mmc_remove_host(mmc);
  1102. mmc_free_host(mmc);
  1103. dev_dbg(&(pdev->dev),
  1104. ": Realtek PCI-E SDMMC controller has been removed\n");
  1105. return 0;
  1106. }
  1107. static struct platform_device_id rtsx_pci_sdmmc_ids[] = {
  1108. {
  1109. .name = DRV_NAME_RTSX_PCI_SDMMC,
  1110. }, {
  1111. /* sentinel */
  1112. }
  1113. };
  1114. MODULE_DEVICE_TABLE(platform, rtsx_pci_sdmmc_ids);
  1115. static struct platform_driver rtsx_pci_sdmmc_driver = {
  1116. .probe = rtsx_pci_sdmmc_drv_probe,
  1117. .remove = rtsx_pci_sdmmc_drv_remove,
  1118. .id_table = rtsx_pci_sdmmc_ids,
  1119. .suspend = rtsx_pci_sdmmc_suspend,
  1120. .resume = rtsx_pci_sdmmc_resume,
  1121. .driver = {
  1122. .owner = THIS_MODULE,
  1123. .name = DRV_NAME_RTSX_PCI_SDMMC,
  1124. },
  1125. };
  1126. module_platform_driver(rtsx_pci_sdmmc_driver);
  1127. MODULE_LICENSE("GPL");
  1128. MODULE_AUTHOR("Wei WANG <wei_wang@realsil.com.cn>");
  1129. MODULE_DESCRIPTION("Realtek PCI-E SD/MMC Card Host Driver");