dw_mmc-socfpga.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140
  1. /*
  2. * Altera SoCFPGA Specific Extensions for Synopsys DW Multimedia Card Interface
  3. * driver
  4. *
  5. * Copyright (C) 2012, Samsung Electronics Co., Ltd.
  6. * Copyright (C) 2013 Altera Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * Taken from dw_mmc-exynos.c
  14. */
  15. #include <linux/clk.h>
  16. #include <linux/mfd/syscon.h>
  17. #include <linux/mmc/host.h>
  18. #include <linux/mmc/dw_mmc.h>
  19. #include <linux/module.h>
  20. #include <linux/of.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/regmap.h>
  23. #include "dw_mmc.h"
  24. #include "dw_mmc-pltfm.h"
  25. #define SYSMGR_SDMMCGRP_CTRL_OFFSET 0x108
  26. #define DRV_CLK_PHASE_SHIFT_SEL_MASK 0x7
  27. #define SYSMGR_SDMMC_CTRL_SET(smplsel, drvsel) \
  28. ((((smplsel) & 0x7) << 3) | (((drvsel) & 0x7) << 0))
  29. /* SOCFPGA implementation specific driver private data */
  30. struct dw_mci_socfpga_priv_data {
  31. u8 ciu_div; /* card interface unit divisor */
  32. u32 hs_timing; /* bitmask for CIU clock phase shift */
  33. struct regmap *sysreg; /* regmap for system manager register */
  34. };
  35. static int dw_mci_socfpga_priv_init(struct dw_mci *host)
  36. {
  37. struct dw_mci_socfpga_priv_data *priv;
  38. priv = devm_kzalloc(host->dev, sizeof(*priv), GFP_KERNEL);
  39. if (!priv) {
  40. dev_err(host->dev, "mem alloc failed for private data\n");
  41. return -ENOMEM;
  42. }
  43. priv->sysreg = syscon_regmap_lookup_by_compatible("altr,sys-mgr");
  44. if (IS_ERR(priv->sysreg)) {
  45. dev_err(host->dev, "regmap for altr,sys-mgr lookup failed.\n");
  46. return PTR_ERR(priv->sysreg);
  47. }
  48. host->priv = priv;
  49. return 0;
  50. }
  51. static int dw_mci_socfpga_setup_clock(struct dw_mci *host)
  52. {
  53. struct dw_mci_socfpga_priv_data *priv = host->priv;
  54. clk_disable_unprepare(host->ciu_clk);
  55. regmap_write(priv->sysreg, SYSMGR_SDMMCGRP_CTRL_OFFSET,
  56. priv->hs_timing);
  57. clk_prepare_enable(host->ciu_clk);
  58. host->bus_hz /= (priv->ciu_div + 1);
  59. return 0;
  60. }
  61. static void dw_mci_socfpga_prepare_command(struct dw_mci *host, u32 *cmdr)
  62. {
  63. struct dw_mci_socfpga_priv_data *priv = host->priv;
  64. if (priv->hs_timing & DRV_CLK_PHASE_SHIFT_SEL_MASK)
  65. *cmdr |= SDMMC_CMD_USE_HOLD_REG;
  66. }
  67. static int dw_mci_socfpga_parse_dt(struct dw_mci *host)
  68. {
  69. struct dw_mci_socfpga_priv_data *priv = host->priv;
  70. struct device_node *np = host->dev->of_node;
  71. u32 timing[2];
  72. u32 div = 0;
  73. int ret;
  74. ret = of_property_read_u32(np, "altr,dw-mshc-ciu-div", &div);
  75. if (ret)
  76. dev_info(host->dev, "No dw-mshc-ciu-div specified, assuming 1");
  77. priv->ciu_div = div;
  78. ret = of_property_read_u32_array(np,
  79. "altr,dw-mshc-sdr-timing", timing, 2);
  80. if (ret)
  81. return ret;
  82. priv->hs_timing = SYSMGR_SDMMC_CTRL_SET(timing[0], timing[1]);
  83. return 0;
  84. }
  85. static const struct dw_mci_drv_data socfpga_drv_data = {
  86. .init = dw_mci_socfpga_priv_init,
  87. .setup_clock = dw_mci_socfpga_setup_clock,
  88. .prepare_command = dw_mci_socfpga_prepare_command,
  89. .parse_dt = dw_mci_socfpga_parse_dt,
  90. };
  91. static const struct of_device_id dw_mci_socfpga_match[] = {
  92. { .compatible = "altr,socfpga-dw-mshc",
  93. .data = &socfpga_drv_data, },
  94. {},
  95. };
  96. MODULE_DEVICE_TABLE(of, dw_mci_socfpga_match);
  97. int dw_mci_socfpga_probe(struct platform_device *pdev)
  98. {
  99. const struct dw_mci_drv_data *drv_data;
  100. const struct of_device_id *match;
  101. match = of_match_node(dw_mci_socfpga_match, pdev->dev.of_node);
  102. drv_data = match->data;
  103. return dw_mci_pltfm_register(pdev, drv_data);
  104. }
  105. static struct platform_driver dw_mci_socfpga_pltfm_driver = {
  106. .probe = dw_mci_socfpga_probe,
  107. .remove = __exit_p(dw_mci_pltfm_remove),
  108. .driver = {
  109. .name = "dwmmc_socfpga",
  110. .of_match_table = of_match_ptr(dw_mci_socfpga_match),
  111. .pm = &dw_mci_pltfm_pmops,
  112. },
  113. };
  114. module_platform_driver(dw_mci_socfpga_pltfm_driver);
  115. MODULE_DESCRIPTION("Altera SOCFPGA Specific DW-MSHC Driver Extension");
  116. MODULE_LICENSE("GPL v2");
  117. MODULE_ALIAS("platform:dwmmc-socfpga");