cx231xx-avcore.c 90 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086
  1. /*
  2. cx231xx_avcore.c - driver for Conexant Cx23100/101/102
  3. USB video capture devices
  4. Copyright (C) 2008 <srinivasa.deevi at conexant dot com>
  5. This program contains the specific code to control the avdecoder chip and
  6. other related usb control functions for cx231xx based chipset.
  7. This program is free software; you can redistribute it and/or modify
  8. it under the terms of the GNU General Public License as published by
  9. the Free Software Foundation; either version 2 of the License, or
  10. (at your option) any later version.
  11. This program is distributed in the hope that it will be useful,
  12. but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. GNU General Public License for more details.
  15. You should have received a copy of the GNU General Public License
  16. along with this program; if not, write to the Free Software
  17. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. */
  19. #include <linux/init.h>
  20. #include <linux/list.h>
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/bitmap.h>
  24. #include <linux/usb.h>
  25. #include <linux/i2c.h>
  26. #include <linux/mm.h>
  27. #include <linux/mutex.h>
  28. #include <media/tuner.h>
  29. #include <media/v4l2-common.h>
  30. #include <media/v4l2-ioctl.h>
  31. #include "cx231xx.h"
  32. #include "cx231xx-dif.h"
  33. #define TUNER_MODE_FM_RADIO 0
  34. /******************************************************************************
  35. -: BLOCK ARRANGEMENT :-
  36. I2S block ----------------------|
  37. [I2S audio] |
  38. |
  39. Analog Front End --> Direct IF -|-> Cx25840 --> Audio
  40. [video & audio] | [Audio]
  41. |
  42. |-> Cx25840 --> Video
  43. [Video]
  44. *******************************************************************************/
  45. /******************************************************************************
  46. * VERVE REGISTER *
  47. * *
  48. ******************************************************************************/
  49. static int verve_write_byte(struct cx231xx *dev, u8 saddr, u8 data)
  50. {
  51. return cx231xx_write_i2c_data(dev, VERVE_I2C_ADDRESS,
  52. saddr, 1, data, 1);
  53. }
  54. static int verve_read_byte(struct cx231xx *dev, u8 saddr, u8 *data)
  55. {
  56. int status;
  57. u32 temp = 0;
  58. status = cx231xx_read_i2c_data(dev, VERVE_I2C_ADDRESS,
  59. saddr, 1, &temp, 1);
  60. *data = (u8) temp;
  61. return status;
  62. }
  63. void initGPIO(struct cx231xx *dev)
  64. {
  65. u32 _gpio_direction = 0;
  66. u32 value = 0;
  67. u8 val = 0;
  68. _gpio_direction = _gpio_direction & 0xFC0003FF;
  69. _gpio_direction = _gpio_direction | 0x03FDFC00;
  70. cx231xx_send_gpio_cmd(dev, _gpio_direction, (u8 *)&value, 4, 0, 0);
  71. verve_read_byte(dev, 0x07, &val);
  72. cx231xx_info(" verve_read_byte address0x07=0x%x\n", val);
  73. verve_write_byte(dev, 0x07, 0xF4);
  74. verve_read_byte(dev, 0x07, &val);
  75. cx231xx_info(" verve_read_byte address0x07=0x%x\n", val);
  76. cx231xx_capture_start(dev, 1, Vbi);
  77. cx231xx_mode_register(dev, EP_MODE_SET, 0x0500FE00);
  78. cx231xx_mode_register(dev, GBULK_BIT_EN, 0xFFFDFFFF);
  79. }
  80. void uninitGPIO(struct cx231xx *dev)
  81. {
  82. u8 value[4] = { 0, 0, 0, 0 };
  83. cx231xx_capture_start(dev, 0, Vbi);
  84. verve_write_byte(dev, 0x07, 0x14);
  85. cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  86. 0x68, value, 4);
  87. }
  88. /******************************************************************************
  89. * A F E - B L O C K C O N T R O L functions *
  90. * [ANALOG FRONT END] *
  91. ******************************************************************************/
  92. static int afe_write_byte(struct cx231xx *dev, u16 saddr, u8 data)
  93. {
  94. return cx231xx_write_i2c_data(dev, AFE_DEVICE_ADDRESS,
  95. saddr, 2, data, 1);
  96. }
  97. static int afe_read_byte(struct cx231xx *dev, u16 saddr, u8 *data)
  98. {
  99. int status;
  100. u32 temp = 0;
  101. status = cx231xx_read_i2c_data(dev, AFE_DEVICE_ADDRESS,
  102. saddr, 2, &temp, 1);
  103. *data = (u8) temp;
  104. return status;
  105. }
  106. int cx231xx_afe_init_super_block(struct cx231xx *dev, u32 ref_count)
  107. {
  108. int status = 0;
  109. u8 temp = 0;
  110. u8 afe_power_status = 0;
  111. int i = 0;
  112. /* super block initialize */
  113. temp = (u8) (ref_count & 0xff);
  114. status = afe_write_byte(dev, SUP_BLK_TUNE2, temp);
  115. if (status < 0)
  116. return status;
  117. status = afe_read_byte(dev, SUP_BLK_TUNE2, &afe_power_status);
  118. if (status < 0)
  119. return status;
  120. temp = (u8) ((ref_count & 0x300) >> 8);
  121. temp |= 0x40;
  122. status = afe_write_byte(dev, SUP_BLK_TUNE1, temp);
  123. if (status < 0)
  124. return status;
  125. status = afe_write_byte(dev, SUP_BLK_PLL2, 0x0f);
  126. if (status < 0)
  127. return status;
  128. /* enable pll */
  129. while (afe_power_status != 0x18) {
  130. status = afe_write_byte(dev, SUP_BLK_PWRDN, 0x18);
  131. if (status < 0) {
  132. cx231xx_info(
  133. ": Init Super Block failed in send cmd\n");
  134. break;
  135. }
  136. status = afe_read_byte(dev, SUP_BLK_PWRDN, &afe_power_status);
  137. afe_power_status &= 0xff;
  138. if (status < 0) {
  139. cx231xx_info(
  140. ": Init Super Block failed in receive cmd\n");
  141. break;
  142. }
  143. i++;
  144. if (i == 10) {
  145. cx231xx_info(
  146. ": Init Super Block force break in loop !!!!\n");
  147. status = -1;
  148. break;
  149. }
  150. }
  151. if (status < 0)
  152. return status;
  153. /* start tuning filter */
  154. status = afe_write_byte(dev, SUP_BLK_TUNE3, 0x40);
  155. if (status < 0)
  156. return status;
  157. msleep(5);
  158. /* exit tuning */
  159. status = afe_write_byte(dev, SUP_BLK_TUNE3, 0x00);
  160. return status;
  161. }
  162. int cx231xx_afe_init_channels(struct cx231xx *dev)
  163. {
  164. int status = 0;
  165. /* power up all 3 channels, clear pd_buffer */
  166. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1, 0x00);
  167. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2, 0x00);
  168. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3, 0x00);
  169. /* Enable quantizer calibration */
  170. status = afe_write_byte(dev, ADC_COM_QUANT, 0x02);
  171. /* channel initialize, force modulator (fb) reset */
  172. status = afe_write_byte(dev, ADC_FB_FRCRST_CH1, 0x17);
  173. status = afe_write_byte(dev, ADC_FB_FRCRST_CH2, 0x17);
  174. status = afe_write_byte(dev, ADC_FB_FRCRST_CH3, 0x17);
  175. /* start quantilizer calibration */
  176. status = afe_write_byte(dev, ADC_CAL_ATEST_CH1, 0x10);
  177. status = afe_write_byte(dev, ADC_CAL_ATEST_CH2, 0x10);
  178. status = afe_write_byte(dev, ADC_CAL_ATEST_CH3, 0x10);
  179. msleep(5);
  180. /* exit modulator (fb) reset */
  181. status = afe_write_byte(dev, ADC_FB_FRCRST_CH1, 0x07);
  182. status = afe_write_byte(dev, ADC_FB_FRCRST_CH2, 0x07);
  183. status = afe_write_byte(dev, ADC_FB_FRCRST_CH3, 0x07);
  184. /* enable the pre_clamp in each channel for single-ended input */
  185. status = afe_write_byte(dev, ADC_NTF_PRECLMP_EN_CH1, 0xf0);
  186. status = afe_write_byte(dev, ADC_NTF_PRECLMP_EN_CH2, 0xf0);
  187. status = afe_write_byte(dev, ADC_NTF_PRECLMP_EN_CH3, 0xf0);
  188. /* use diode instead of resistor, so set term_en to 0, res_en to 0 */
  189. status = cx231xx_reg_mask_write(dev, AFE_DEVICE_ADDRESS, 8,
  190. ADC_QGAIN_RES_TRM_CH1, 3, 7, 0x00);
  191. status = cx231xx_reg_mask_write(dev, AFE_DEVICE_ADDRESS, 8,
  192. ADC_QGAIN_RES_TRM_CH2, 3, 7, 0x00);
  193. status = cx231xx_reg_mask_write(dev, AFE_DEVICE_ADDRESS, 8,
  194. ADC_QGAIN_RES_TRM_CH3, 3, 7, 0x00);
  195. /* dynamic element matching off */
  196. status = afe_write_byte(dev, ADC_DCSERVO_DEM_CH1, 0x03);
  197. status = afe_write_byte(dev, ADC_DCSERVO_DEM_CH2, 0x03);
  198. status = afe_write_byte(dev, ADC_DCSERVO_DEM_CH3, 0x03);
  199. return status;
  200. }
  201. int cx231xx_afe_setup_AFE_for_baseband(struct cx231xx *dev)
  202. {
  203. u8 c_value = 0;
  204. int status = 0;
  205. status = afe_read_byte(dev, ADC_PWRDN_CLAMP_CH2, &c_value);
  206. c_value &= (~(0x50));
  207. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2, c_value);
  208. return status;
  209. }
  210. /*
  211. The Analog Front End in Cx231xx has 3 channels. These
  212. channels are used to share between different inputs
  213. like tuner, s-video and composite inputs.
  214. channel 1 ----- pin 1 to pin4(in reg is 1-4)
  215. channel 2 ----- pin 5 to pin8(in reg is 5-8)
  216. channel 3 ----- pin 9 to pin 12(in reg is 9-11)
  217. */
  218. int cx231xx_afe_set_input_mux(struct cx231xx *dev, u32 input_mux)
  219. {
  220. u8 ch1_setting = (u8) input_mux;
  221. u8 ch2_setting = (u8) (input_mux >> 8);
  222. u8 ch3_setting = (u8) (input_mux >> 16);
  223. int status = 0;
  224. u8 value = 0;
  225. if (ch1_setting != 0) {
  226. status = afe_read_byte(dev, ADC_INPUT_CH1, &value);
  227. value &= ~INPUT_SEL_MASK;
  228. value |= (ch1_setting - 1) << 4;
  229. value &= 0xff;
  230. status = afe_write_byte(dev, ADC_INPUT_CH1, value);
  231. }
  232. if (ch2_setting != 0) {
  233. status = afe_read_byte(dev, ADC_INPUT_CH2, &value);
  234. value &= ~INPUT_SEL_MASK;
  235. value |= (ch2_setting - 1) << 4;
  236. value &= 0xff;
  237. status = afe_write_byte(dev, ADC_INPUT_CH2, value);
  238. }
  239. /* For ch3_setting, the value to put in the register is
  240. 7 less than the input number */
  241. if (ch3_setting != 0) {
  242. status = afe_read_byte(dev, ADC_INPUT_CH3, &value);
  243. value &= ~INPUT_SEL_MASK;
  244. value |= (ch3_setting - 1) << 4;
  245. value &= 0xff;
  246. status = afe_write_byte(dev, ADC_INPUT_CH3, value);
  247. }
  248. return status;
  249. }
  250. int cx231xx_afe_set_mode(struct cx231xx *dev, enum AFE_MODE mode)
  251. {
  252. int status = 0;
  253. /*
  254. * FIXME: We need to implement the AFE code for LOW IF and for HI IF.
  255. * Currently, only baseband works.
  256. */
  257. switch (mode) {
  258. case AFE_MODE_LOW_IF:
  259. cx231xx_Setup_AFE_for_LowIF(dev);
  260. break;
  261. case AFE_MODE_BASEBAND:
  262. status = cx231xx_afe_setup_AFE_for_baseband(dev);
  263. break;
  264. case AFE_MODE_EU_HI_IF:
  265. /* SetupAFEforEuHiIF(); */
  266. break;
  267. case AFE_MODE_US_HI_IF:
  268. /* SetupAFEforUsHiIF(); */
  269. break;
  270. case AFE_MODE_JAPAN_HI_IF:
  271. /* SetupAFEforJapanHiIF(); */
  272. break;
  273. }
  274. if ((mode != dev->afe_mode) &&
  275. (dev->video_input == CX231XX_VMUX_TELEVISION))
  276. status = cx231xx_afe_adjust_ref_count(dev,
  277. CX231XX_VMUX_TELEVISION);
  278. dev->afe_mode = mode;
  279. return status;
  280. }
  281. int cx231xx_afe_update_power_control(struct cx231xx *dev,
  282. enum AV_MODE avmode)
  283. {
  284. u8 afe_power_status = 0;
  285. int status = 0;
  286. switch (dev->model) {
  287. case CX231XX_BOARD_CNXT_CARRAERA:
  288. case CX231XX_BOARD_CNXT_RDE_250:
  289. case CX231XX_BOARD_CNXT_SHELBY:
  290. case CX231XX_BOARD_CNXT_RDU_250:
  291. case CX231XX_BOARD_CNXT_RDE_253S:
  292. case CX231XX_BOARD_CNXT_RDU_253S:
  293. case CX231XX_BOARD_CNXT_VIDEO_GRABBER:
  294. case CX231XX_BOARD_HAUPPAUGE_EXETER:
  295. case CX231XX_BOARD_HAUPPAUGE_USBLIVE2:
  296. case CX231XX_BOARD_PV_PLAYTV_USB_HYBRID:
  297. case CX231XX_BOARD_HAUPPAUGE_USB2_FM_PAL:
  298. case CX231XX_BOARD_HAUPPAUGE_USB2_FM_NTSC:
  299. case CX231XX_BOARD_OTG102:
  300. if (avmode == POLARIS_AVMODE_ANALOGT_TV) {
  301. while (afe_power_status != (FLD_PWRDN_TUNING_BIAS |
  302. FLD_PWRDN_ENABLE_PLL)) {
  303. status = afe_write_byte(dev, SUP_BLK_PWRDN,
  304. FLD_PWRDN_TUNING_BIAS |
  305. FLD_PWRDN_ENABLE_PLL);
  306. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  307. &afe_power_status);
  308. if (status < 0)
  309. break;
  310. }
  311. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  312. 0x00);
  313. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  314. 0x00);
  315. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  316. 0x00);
  317. } else if (avmode == POLARIS_AVMODE_DIGITAL) {
  318. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  319. 0x70);
  320. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  321. 0x70);
  322. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  323. 0x70);
  324. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  325. &afe_power_status);
  326. afe_power_status |= FLD_PWRDN_PD_BANDGAP |
  327. FLD_PWRDN_PD_BIAS |
  328. FLD_PWRDN_PD_TUNECK;
  329. status |= afe_write_byte(dev, SUP_BLK_PWRDN,
  330. afe_power_status);
  331. } else if (avmode == POLARIS_AVMODE_ENXTERNAL_AV) {
  332. while (afe_power_status != (FLD_PWRDN_TUNING_BIAS |
  333. FLD_PWRDN_ENABLE_PLL)) {
  334. status = afe_write_byte(dev, SUP_BLK_PWRDN,
  335. FLD_PWRDN_TUNING_BIAS |
  336. FLD_PWRDN_ENABLE_PLL);
  337. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  338. &afe_power_status);
  339. if (status < 0)
  340. break;
  341. }
  342. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  343. 0x00);
  344. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  345. 0x00);
  346. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  347. 0x00);
  348. } else {
  349. cx231xx_info("Invalid AV mode input\n");
  350. status = -1;
  351. }
  352. break;
  353. default:
  354. if (avmode == POLARIS_AVMODE_ANALOGT_TV) {
  355. while (afe_power_status != (FLD_PWRDN_TUNING_BIAS |
  356. FLD_PWRDN_ENABLE_PLL)) {
  357. status = afe_write_byte(dev, SUP_BLK_PWRDN,
  358. FLD_PWRDN_TUNING_BIAS |
  359. FLD_PWRDN_ENABLE_PLL);
  360. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  361. &afe_power_status);
  362. if (status < 0)
  363. break;
  364. }
  365. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  366. 0x40);
  367. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  368. 0x40);
  369. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  370. 0x00);
  371. } else if (avmode == POLARIS_AVMODE_DIGITAL) {
  372. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  373. 0x70);
  374. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  375. 0x70);
  376. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  377. 0x70);
  378. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  379. &afe_power_status);
  380. afe_power_status |= FLD_PWRDN_PD_BANDGAP |
  381. FLD_PWRDN_PD_BIAS |
  382. FLD_PWRDN_PD_TUNECK;
  383. status |= afe_write_byte(dev, SUP_BLK_PWRDN,
  384. afe_power_status);
  385. } else if (avmode == POLARIS_AVMODE_ENXTERNAL_AV) {
  386. while (afe_power_status != (FLD_PWRDN_TUNING_BIAS |
  387. FLD_PWRDN_ENABLE_PLL)) {
  388. status = afe_write_byte(dev, SUP_BLK_PWRDN,
  389. FLD_PWRDN_TUNING_BIAS |
  390. FLD_PWRDN_ENABLE_PLL);
  391. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  392. &afe_power_status);
  393. if (status < 0)
  394. break;
  395. }
  396. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  397. 0x00);
  398. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  399. 0x00);
  400. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  401. 0x40);
  402. } else {
  403. cx231xx_info("Invalid AV mode input\n");
  404. status = -1;
  405. }
  406. } /* switch */
  407. return status;
  408. }
  409. int cx231xx_afe_adjust_ref_count(struct cx231xx *dev, u32 video_input)
  410. {
  411. u8 input_mode = 0;
  412. u8 ntf_mode = 0;
  413. int status = 0;
  414. dev->video_input = video_input;
  415. if (video_input == CX231XX_VMUX_TELEVISION) {
  416. status = afe_read_byte(dev, ADC_INPUT_CH3, &input_mode);
  417. status = afe_read_byte(dev, ADC_NTF_PRECLMP_EN_CH3,
  418. &ntf_mode);
  419. } else {
  420. status = afe_read_byte(dev, ADC_INPUT_CH1, &input_mode);
  421. status = afe_read_byte(dev, ADC_NTF_PRECLMP_EN_CH1,
  422. &ntf_mode);
  423. }
  424. input_mode = (ntf_mode & 0x3) | ((input_mode & 0x6) << 1);
  425. switch (input_mode) {
  426. case SINGLE_ENDED:
  427. dev->afe_ref_count = 0x23C;
  428. break;
  429. case LOW_IF:
  430. dev->afe_ref_count = 0x24C;
  431. break;
  432. case EU_IF:
  433. dev->afe_ref_count = 0x258;
  434. break;
  435. case US_IF:
  436. dev->afe_ref_count = 0x260;
  437. break;
  438. default:
  439. break;
  440. }
  441. status = cx231xx_afe_init_super_block(dev, dev->afe_ref_count);
  442. return status;
  443. }
  444. /******************************************************************************
  445. * V I D E O / A U D I O D E C O D E R C O N T R O L functions *
  446. ******************************************************************************/
  447. static int vid_blk_write_byte(struct cx231xx *dev, u16 saddr, u8 data)
  448. {
  449. return cx231xx_write_i2c_data(dev, VID_BLK_I2C_ADDRESS,
  450. saddr, 2, data, 1);
  451. }
  452. static int vid_blk_read_byte(struct cx231xx *dev, u16 saddr, u8 *data)
  453. {
  454. int status;
  455. u32 temp = 0;
  456. status = cx231xx_read_i2c_data(dev, VID_BLK_I2C_ADDRESS,
  457. saddr, 2, &temp, 1);
  458. *data = (u8) temp;
  459. return status;
  460. }
  461. static int vid_blk_write_word(struct cx231xx *dev, u16 saddr, u32 data)
  462. {
  463. return cx231xx_write_i2c_data(dev, VID_BLK_I2C_ADDRESS,
  464. saddr, 2, data, 4);
  465. }
  466. static int vid_blk_read_word(struct cx231xx *dev, u16 saddr, u32 *data)
  467. {
  468. return cx231xx_read_i2c_data(dev, VID_BLK_I2C_ADDRESS,
  469. saddr, 2, data, 4);
  470. }
  471. int cx231xx_check_fw(struct cx231xx *dev)
  472. {
  473. u8 temp = 0;
  474. int status = 0;
  475. status = vid_blk_read_byte(dev, DL_CTL_ADDRESS_LOW, &temp);
  476. if (status < 0)
  477. return status;
  478. else
  479. return temp;
  480. }
  481. int cx231xx_set_video_input_mux(struct cx231xx *dev, u8 input)
  482. {
  483. int status = 0;
  484. switch (INPUT(input)->type) {
  485. case CX231XX_VMUX_COMPOSITE1:
  486. case CX231XX_VMUX_SVIDEO:
  487. if ((dev->current_pcb_config.type == USB_BUS_POWER) &&
  488. (dev->power_mode != POLARIS_AVMODE_ENXTERNAL_AV)) {
  489. /* External AV */
  490. status = cx231xx_set_power_mode(dev,
  491. POLARIS_AVMODE_ENXTERNAL_AV);
  492. if (status < 0) {
  493. cx231xx_errdev("%s: set_power_mode : Failed to"
  494. " set Power - errCode [%d]!\n",
  495. __func__, status);
  496. return status;
  497. }
  498. }
  499. status = cx231xx_set_decoder_video_input(dev,
  500. INPUT(input)->type,
  501. INPUT(input)->vmux);
  502. break;
  503. case CX231XX_VMUX_TELEVISION:
  504. case CX231XX_VMUX_CABLE:
  505. if ((dev->current_pcb_config.type == USB_BUS_POWER) &&
  506. (dev->power_mode != POLARIS_AVMODE_ANALOGT_TV)) {
  507. /* Tuner */
  508. status = cx231xx_set_power_mode(dev,
  509. POLARIS_AVMODE_ANALOGT_TV);
  510. if (status < 0) {
  511. cx231xx_errdev("%s: set_power_mode:Failed"
  512. " to set Power - errCode [%d]!\n",
  513. __func__, status);
  514. return status;
  515. }
  516. }
  517. if (dev->tuner_type == TUNER_NXP_TDA18271)
  518. status = cx231xx_set_decoder_video_input(dev,
  519. CX231XX_VMUX_TELEVISION,
  520. INPUT(input)->vmux);
  521. else
  522. status = cx231xx_set_decoder_video_input(dev,
  523. CX231XX_VMUX_COMPOSITE1,
  524. INPUT(input)->vmux);
  525. break;
  526. default:
  527. cx231xx_errdev("%s: set_power_mode : Unknown Input %d !\n",
  528. __func__, INPUT(input)->type);
  529. break;
  530. }
  531. /* save the selection */
  532. dev->video_input = input;
  533. return status;
  534. }
  535. int cx231xx_set_decoder_video_input(struct cx231xx *dev,
  536. u8 pin_type, u8 input)
  537. {
  538. int status = 0;
  539. u32 value = 0;
  540. if (pin_type != dev->video_input) {
  541. status = cx231xx_afe_adjust_ref_count(dev, pin_type);
  542. if (status < 0) {
  543. cx231xx_errdev("%s: adjust_ref_count :Failed to set"
  544. "AFE input mux - errCode [%d]!\n",
  545. __func__, status);
  546. return status;
  547. }
  548. }
  549. /* call afe block to set video inputs */
  550. status = cx231xx_afe_set_input_mux(dev, input);
  551. if (status < 0) {
  552. cx231xx_errdev("%s: set_input_mux :Failed to set"
  553. " AFE input mux - errCode [%d]!\n",
  554. __func__, status);
  555. return status;
  556. }
  557. switch (pin_type) {
  558. case CX231XX_VMUX_COMPOSITE1:
  559. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  560. value |= (0 << 13) | (1 << 4);
  561. value &= ~(1 << 5);
  562. /* set [24:23] [22:15] to 0 */
  563. value &= (~(0x1ff8000));
  564. /* set FUNC_MODE[24:23] = 2 IF_MOD[22:15] = 0 */
  565. value |= 0x1000000;
  566. status = vid_blk_write_word(dev, AFE_CTRL, value);
  567. status = vid_blk_read_word(dev, OUT_CTRL1, &value);
  568. value |= (1 << 7);
  569. status = vid_blk_write_word(dev, OUT_CTRL1, value);
  570. /* Set output mode */
  571. status = cx231xx_read_modify_write_i2c_dword(dev,
  572. VID_BLK_I2C_ADDRESS,
  573. OUT_CTRL1,
  574. FLD_OUT_MODE,
  575. dev->board.output_mode);
  576. /* Tell DIF object to go to baseband mode */
  577. status = cx231xx_dif_set_standard(dev, DIF_USE_BASEBAND);
  578. if (status < 0) {
  579. cx231xx_errdev("%s: cx231xx_dif set to By pass"
  580. " mode- errCode [%d]!\n",
  581. __func__, status);
  582. return status;
  583. }
  584. /* Read the DFE_CTRL1 register */
  585. status = vid_blk_read_word(dev, DFE_CTRL1, &value);
  586. /* enable the VBI_GATE_EN */
  587. value |= FLD_VBI_GATE_EN;
  588. /* Enable the auto-VGA enable */
  589. value |= FLD_VGA_AUTO_EN;
  590. /* Write it back */
  591. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  592. /* Disable auto config of registers */
  593. status = cx231xx_read_modify_write_i2c_dword(dev,
  594. VID_BLK_I2C_ADDRESS,
  595. MODE_CTRL, FLD_ACFG_DIS,
  596. cx231xx_set_field(FLD_ACFG_DIS, 1));
  597. /* Set CVBS input mode */
  598. status = cx231xx_read_modify_write_i2c_dword(dev,
  599. VID_BLK_I2C_ADDRESS,
  600. MODE_CTRL, FLD_INPUT_MODE,
  601. cx231xx_set_field(FLD_INPUT_MODE, INPUT_MODE_CVBS_0));
  602. break;
  603. case CX231XX_VMUX_SVIDEO:
  604. /* Disable the use of DIF */
  605. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  606. /* set [24:23] [22:15] to 0 */
  607. value &= (~(0x1ff8000));
  608. /* set FUNC_MODE[24:23] = 2
  609. IF_MOD[22:15] = 0 DCR_BYP_CH2[4:4] = 1; */
  610. value |= 0x1000010;
  611. status = vid_blk_write_word(dev, AFE_CTRL, value);
  612. /* Tell DIF object to go to baseband mode */
  613. status = cx231xx_dif_set_standard(dev, DIF_USE_BASEBAND);
  614. if (status < 0) {
  615. cx231xx_errdev("%s: cx231xx_dif set to By pass"
  616. " mode- errCode [%d]!\n",
  617. __func__, status);
  618. return status;
  619. }
  620. /* Read the DFE_CTRL1 register */
  621. status = vid_blk_read_word(dev, DFE_CTRL1, &value);
  622. /* enable the VBI_GATE_EN */
  623. value |= FLD_VBI_GATE_EN;
  624. /* Enable the auto-VGA enable */
  625. value |= FLD_VGA_AUTO_EN;
  626. /* Write it back */
  627. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  628. /* Disable auto config of registers */
  629. status = cx231xx_read_modify_write_i2c_dword(dev,
  630. VID_BLK_I2C_ADDRESS,
  631. MODE_CTRL, FLD_ACFG_DIS,
  632. cx231xx_set_field(FLD_ACFG_DIS, 1));
  633. /* Set YC input mode */
  634. status = cx231xx_read_modify_write_i2c_dword(dev,
  635. VID_BLK_I2C_ADDRESS,
  636. MODE_CTRL,
  637. FLD_INPUT_MODE,
  638. cx231xx_set_field(FLD_INPUT_MODE, INPUT_MODE_YC_1));
  639. /* Chroma to ADC2 */
  640. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  641. value |= FLD_CHROMA_IN_SEL; /* set the chroma in select */
  642. /* Clear VGA_SEL_CH2 and VGA_SEL_CH3 (bits 7 and 8)
  643. This sets them to use video
  644. rather than audio. Only one of the two will be in use. */
  645. value &= ~(FLD_VGA_SEL_CH2 | FLD_VGA_SEL_CH3);
  646. status = vid_blk_write_word(dev, AFE_CTRL, value);
  647. status = cx231xx_afe_set_mode(dev, AFE_MODE_BASEBAND);
  648. break;
  649. case CX231XX_VMUX_TELEVISION:
  650. case CX231XX_VMUX_CABLE:
  651. default:
  652. /* TODO: Test if this is also needed for xc2028/xc3028 */
  653. if (dev->board.tuner_type == TUNER_XC5000) {
  654. /* Disable the use of DIF */
  655. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  656. value |= (0 << 13) | (1 << 4);
  657. value &= ~(1 << 5);
  658. /* set [24:23] [22:15] to 0 */
  659. value &= (~(0x1FF8000));
  660. /* set FUNC_MODE[24:23] = 2 IF_MOD[22:15] = 0 */
  661. value |= 0x1000000;
  662. status = vid_blk_write_word(dev, AFE_CTRL, value);
  663. status = vid_blk_read_word(dev, OUT_CTRL1, &value);
  664. value |= (1 << 7);
  665. status = vid_blk_write_word(dev, OUT_CTRL1, value);
  666. /* Set output mode */
  667. status = cx231xx_read_modify_write_i2c_dword(dev,
  668. VID_BLK_I2C_ADDRESS,
  669. OUT_CTRL1, FLD_OUT_MODE,
  670. dev->board.output_mode);
  671. /* Tell DIF object to go to baseband mode */
  672. status = cx231xx_dif_set_standard(dev,
  673. DIF_USE_BASEBAND);
  674. if (status < 0) {
  675. cx231xx_errdev("%s: cx231xx_dif set to By pass"
  676. " mode- errCode [%d]!\n",
  677. __func__, status);
  678. return status;
  679. }
  680. /* Read the DFE_CTRL1 register */
  681. status = vid_blk_read_word(dev, DFE_CTRL1, &value);
  682. /* enable the VBI_GATE_EN */
  683. value |= FLD_VBI_GATE_EN;
  684. /* Enable the auto-VGA enable */
  685. value |= FLD_VGA_AUTO_EN;
  686. /* Write it back */
  687. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  688. /* Disable auto config of registers */
  689. status = cx231xx_read_modify_write_i2c_dword(dev,
  690. VID_BLK_I2C_ADDRESS,
  691. MODE_CTRL, FLD_ACFG_DIS,
  692. cx231xx_set_field(FLD_ACFG_DIS, 1));
  693. /* Set CVBS input mode */
  694. status = cx231xx_read_modify_write_i2c_dword(dev,
  695. VID_BLK_I2C_ADDRESS,
  696. MODE_CTRL, FLD_INPUT_MODE,
  697. cx231xx_set_field(FLD_INPUT_MODE,
  698. INPUT_MODE_CVBS_0));
  699. } else {
  700. /* Enable the DIF for the tuner */
  701. /* Reinitialize the DIF */
  702. status = cx231xx_dif_set_standard(dev, dev->norm);
  703. if (status < 0) {
  704. cx231xx_errdev("%s: cx231xx_dif set to By pass"
  705. " mode- errCode [%d]!\n",
  706. __func__, status);
  707. return status;
  708. }
  709. /* Make sure bypass is cleared */
  710. status = vid_blk_read_word(dev, DIF_MISC_CTRL, &value);
  711. /* Clear the bypass bit */
  712. value &= ~FLD_DIF_DIF_BYPASS;
  713. /* Enable the use of the DIF block */
  714. status = vid_blk_write_word(dev, DIF_MISC_CTRL, value);
  715. /* Read the DFE_CTRL1 register */
  716. status = vid_blk_read_word(dev, DFE_CTRL1, &value);
  717. /* Disable the VBI_GATE_EN */
  718. value &= ~FLD_VBI_GATE_EN;
  719. /* Enable the auto-VGA enable, AGC, and
  720. set the skip count to 2 */
  721. value |= FLD_VGA_AUTO_EN | FLD_AGC_AUTO_EN | 0x00200000;
  722. /* Write it back */
  723. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  724. /* Wait until AGC locks up */
  725. msleep(1);
  726. /* Disable the auto-VGA enable AGC */
  727. value &= ~(FLD_VGA_AUTO_EN);
  728. /* Write it back */
  729. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  730. /* Enable Polaris B0 AGC output */
  731. status = vid_blk_read_word(dev, PIN_CTRL, &value);
  732. value |= (FLD_OEF_AGC_RF) |
  733. (FLD_OEF_AGC_IFVGA) |
  734. (FLD_OEF_AGC_IF);
  735. status = vid_blk_write_word(dev, PIN_CTRL, value);
  736. /* Set output mode */
  737. status = cx231xx_read_modify_write_i2c_dword(dev,
  738. VID_BLK_I2C_ADDRESS,
  739. OUT_CTRL1, FLD_OUT_MODE,
  740. dev->board.output_mode);
  741. /* Disable auto config of registers */
  742. status = cx231xx_read_modify_write_i2c_dword(dev,
  743. VID_BLK_I2C_ADDRESS,
  744. MODE_CTRL, FLD_ACFG_DIS,
  745. cx231xx_set_field(FLD_ACFG_DIS, 1));
  746. /* Set CVBS input mode */
  747. status = cx231xx_read_modify_write_i2c_dword(dev,
  748. VID_BLK_I2C_ADDRESS,
  749. MODE_CTRL, FLD_INPUT_MODE,
  750. cx231xx_set_field(FLD_INPUT_MODE,
  751. INPUT_MODE_CVBS_0));
  752. /* Set some bits in AFE_CTRL so that channel 2 or 3
  753. * is ready to receive audio */
  754. /* Clear clamp for channels 2 and 3 (bit 16-17) */
  755. /* Clear droop comp (bit 19-20) */
  756. /* Set VGA_SEL (for audio control) (bit 7-8) */
  757. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  758. /*Set Func mode:01-DIF 10-baseband 11-YUV*/
  759. value &= (~(FLD_FUNC_MODE));
  760. value |= 0x800000;
  761. value |= FLD_VGA_SEL_CH3 | FLD_VGA_SEL_CH2;
  762. status = vid_blk_write_word(dev, AFE_CTRL, value);
  763. if (dev->tuner_type == TUNER_NXP_TDA18271) {
  764. status = vid_blk_read_word(dev, PIN_CTRL,
  765. &value);
  766. status = vid_blk_write_word(dev, PIN_CTRL,
  767. (value & 0xFFFFFFEF));
  768. }
  769. break;
  770. }
  771. break;
  772. }
  773. /* Set raw VBI mode */
  774. status = cx231xx_read_modify_write_i2c_dword(dev,
  775. VID_BLK_I2C_ADDRESS,
  776. OUT_CTRL1, FLD_VBIHACTRAW_EN,
  777. cx231xx_set_field(FLD_VBIHACTRAW_EN, 1));
  778. status = vid_blk_read_word(dev, OUT_CTRL1, &value);
  779. if (value & 0x02) {
  780. value |= (1 << 19);
  781. status = vid_blk_write_word(dev, OUT_CTRL1, value);
  782. }
  783. return status;
  784. }
  785. void cx231xx_enable656(struct cx231xx *dev)
  786. {
  787. u8 temp = 0;
  788. /*enable TS1 data[0:7] as output to export 656*/
  789. vid_blk_write_byte(dev, TS1_PIN_CTL0, 0xFF);
  790. /*enable TS1 clock as output to export 656*/
  791. vid_blk_read_byte(dev, TS1_PIN_CTL1, &temp);
  792. temp = temp|0x04;
  793. vid_blk_write_byte(dev, TS1_PIN_CTL1, temp);
  794. }
  795. EXPORT_SYMBOL_GPL(cx231xx_enable656);
  796. void cx231xx_disable656(struct cx231xx *dev)
  797. {
  798. u8 temp = 0;
  799. vid_blk_write_byte(dev, TS1_PIN_CTL0, 0x00);
  800. vid_blk_read_byte(dev, TS1_PIN_CTL1, &temp);
  801. temp = temp&0xFB;
  802. vid_blk_write_byte(dev, TS1_PIN_CTL1, temp);
  803. }
  804. EXPORT_SYMBOL_GPL(cx231xx_disable656);
  805. /*
  806. * Handle any video-mode specific overrides that are different
  807. * on a per video standards basis after touching the MODE_CTRL
  808. * register which resets many values for autodetect
  809. */
  810. int cx231xx_do_mode_ctrl_overrides(struct cx231xx *dev)
  811. {
  812. int status = 0;
  813. cx231xx_info("do_mode_ctrl_overrides : 0x%x\n",
  814. (unsigned int)dev->norm);
  815. /* Change the DFE_CTRL3 bp_percent to fix flagging */
  816. status = vid_blk_write_word(dev, DFE_CTRL3, 0xCD3F0280);
  817. if (dev->norm & (V4L2_STD_NTSC | V4L2_STD_PAL_M)) {
  818. cx231xx_info("do_mode_ctrl_overrides NTSC\n");
  819. /* Move the close caption lines out of active video,
  820. adjust the active video start point */
  821. status = cx231xx_read_modify_write_i2c_dword(dev,
  822. VID_BLK_I2C_ADDRESS,
  823. VERT_TIM_CTRL,
  824. FLD_VBLANK_CNT, 0x18);
  825. status = cx231xx_read_modify_write_i2c_dword(dev,
  826. VID_BLK_I2C_ADDRESS,
  827. VERT_TIM_CTRL,
  828. FLD_VACTIVE_CNT,
  829. 0x1E7000);
  830. status = cx231xx_read_modify_write_i2c_dword(dev,
  831. VID_BLK_I2C_ADDRESS,
  832. VERT_TIM_CTRL,
  833. FLD_V656BLANK_CNT,
  834. 0x1C000000);
  835. status = cx231xx_read_modify_write_i2c_dword(dev,
  836. VID_BLK_I2C_ADDRESS,
  837. HORIZ_TIM_CTRL,
  838. FLD_HBLANK_CNT,
  839. cx231xx_set_field
  840. (FLD_HBLANK_CNT, 0x79));
  841. } else if (dev->norm & V4L2_STD_SECAM) {
  842. cx231xx_info("do_mode_ctrl_overrides SECAM\n");
  843. status = cx231xx_read_modify_write_i2c_dword(dev,
  844. VID_BLK_I2C_ADDRESS,
  845. VERT_TIM_CTRL,
  846. FLD_VBLANK_CNT, 0x20);
  847. status = cx231xx_read_modify_write_i2c_dword(dev,
  848. VID_BLK_I2C_ADDRESS,
  849. VERT_TIM_CTRL,
  850. FLD_VACTIVE_CNT,
  851. cx231xx_set_field
  852. (FLD_VACTIVE_CNT,
  853. 0x244));
  854. status = cx231xx_read_modify_write_i2c_dword(dev,
  855. VID_BLK_I2C_ADDRESS,
  856. VERT_TIM_CTRL,
  857. FLD_V656BLANK_CNT,
  858. cx231xx_set_field
  859. (FLD_V656BLANK_CNT,
  860. 0x24));
  861. /* Adjust the active video horizontal start point */
  862. status = cx231xx_read_modify_write_i2c_dword(dev,
  863. VID_BLK_I2C_ADDRESS,
  864. HORIZ_TIM_CTRL,
  865. FLD_HBLANK_CNT,
  866. cx231xx_set_field
  867. (FLD_HBLANK_CNT, 0x85));
  868. } else {
  869. cx231xx_info("do_mode_ctrl_overrides PAL\n");
  870. status = cx231xx_read_modify_write_i2c_dword(dev,
  871. VID_BLK_I2C_ADDRESS,
  872. VERT_TIM_CTRL,
  873. FLD_VBLANK_CNT, 0x20);
  874. status = cx231xx_read_modify_write_i2c_dword(dev,
  875. VID_BLK_I2C_ADDRESS,
  876. VERT_TIM_CTRL,
  877. FLD_VACTIVE_CNT,
  878. cx231xx_set_field
  879. (FLD_VACTIVE_CNT,
  880. 0x244));
  881. status = cx231xx_read_modify_write_i2c_dword(dev,
  882. VID_BLK_I2C_ADDRESS,
  883. VERT_TIM_CTRL,
  884. FLD_V656BLANK_CNT,
  885. cx231xx_set_field
  886. (FLD_V656BLANK_CNT,
  887. 0x24));
  888. /* Adjust the active video horizontal start point */
  889. status = cx231xx_read_modify_write_i2c_dword(dev,
  890. VID_BLK_I2C_ADDRESS,
  891. HORIZ_TIM_CTRL,
  892. FLD_HBLANK_CNT,
  893. cx231xx_set_field
  894. (FLD_HBLANK_CNT, 0x85));
  895. }
  896. return status;
  897. }
  898. int cx231xx_unmute_audio(struct cx231xx *dev)
  899. {
  900. return vid_blk_write_byte(dev, PATH1_VOL_CTL, 0x24);
  901. }
  902. EXPORT_SYMBOL_GPL(cx231xx_unmute_audio);
  903. static int stopAudioFirmware(struct cx231xx *dev)
  904. {
  905. return vid_blk_write_byte(dev, DL_CTL_CONTROL, 0x03);
  906. }
  907. static int restartAudioFirmware(struct cx231xx *dev)
  908. {
  909. return vid_blk_write_byte(dev, DL_CTL_CONTROL, 0x13);
  910. }
  911. int cx231xx_set_audio_input(struct cx231xx *dev, u8 input)
  912. {
  913. int status = 0;
  914. enum AUDIO_INPUT ainput = AUDIO_INPUT_LINE;
  915. switch (INPUT(input)->amux) {
  916. case CX231XX_AMUX_VIDEO:
  917. ainput = AUDIO_INPUT_TUNER_TV;
  918. break;
  919. case CX231XX_AMUX_LINE_IN:
  920. status = cx231xx_i2s_blk_set_audio_input(dev, input);
  921. ainput = AUDIO_INPUT_LINE;
  922. break;
  923. default:
  924. break;
  925. }
  926. status = cx231xx_set_audio_decoder_input(dev, ainput);
  927. return status;
  928. }
  929. int cx231xx_set_audio_decoder_input(struct cx231xx *dev,
  930. enum AUDIO_INPUT audio_input)
  931. {
  932. u32 dwval;
  933. int status;
  934. u8 gen_ctrl;
  935. u32 value = 0;
  936. /* Put it in soft reset */
  937. status = vid_blk_read_byte(dev, GENERAL_CTL, &gen_ctrl);
  938. gen_ctrl |= 1;
  939. status = vid_blk_write_byte(dev, GENERAL_CTL, gen_ctrl);
  940. switch (audio_input) {
  941. case AUDIO_INPUT_LINE:
  942. /* setup AUD_IO control from Merlin paralle output */
  943. value = cx231xx_set_field(FLD_AUD_CHAN1_SRC,
  944. AUD_CHAN_SRC_PARALLEL);
  945. status = vid_blk_write_word(dev, AUD_IO_CTRL, value);
  946. /* setup input to Merlin, SRC2 connect to AC97
  947. bypass upsample-by-2, slave mode, sony mode, left justify
  948. adr 091c, dat 01000000 */
  949. status = vid_blk_read_word(dev, AC97_CTL, &dwval);
  950. status = vid_blk_write_word(dev, AC97_CTL,
  951. (dwval | FLD_AC97_UP2X_BYPASS));
  952. /* select the parallel1 and SRC3 */
  953. status = vid_blk_write_word(dev, BAND_OUT_SEL,
  954. cx231xx_set_field(FLD_SRC3_IN_SEL, 0x0) |
  955. cx231xx_set_field(FLD_SRC3_CLK_SEL, 0x0) |
  956. cx231xx_set_field(FLD_PARALLEL1_SRC_SEL, 0x0));
  957. /* unmute all, AC97 in, independence mode
  958. adr 08d0, data 0x00063073 */
  959. status = vid_blk_write_word(dev, DL_CTL, 0x3000001);
  960. status = vid_blk_write_word(dev, PATH1_CTL1, 0x00063073);
  961. /* set AVC maximum threshold, adr 08d4, dat ffff0024 */
  962. status = vid_blk_read_word(dev, PATH1_VOL_CTL, &dwval);
  963. status = vid_blk_write_word(dev, PATH1_VOL_CTL,
  964. (dwval | FLD_PATH1_AVC_THRESHOLD));
  965. /* set SC maximum threshold, adr 08ec, dat ffffb3a3 */
  966. status = vid_blk_read_word(dev, PATH1_SC_CTL, &dwval);
  967. status = vid_blk_write_word(dev, PATH1_SC_CTL,
  968. (dwval | FLD_PATH1_SC_THRESHOLD));
  969. break;
  970. case AUDIO_INPUT_TUNER_TV:
  971. default:
  972. status = stopAudioFirmware(dev);
  973. /* Setup SRC sources and clocks */
  974. status = vid_blk_write_word(dev, BAND_OUT_SEL,
  975. cx231xx_set_field(FLD_SRC6_IN_SEL, 0x00) |
  976. cx231xx_set_field(FLD_SRC6_CLK_SEL, 0x01) |
  977. cx231xx_set_field(FLD_SRC5_IN_SEL, 0x00) |
  978. cx231xx_set_field(FLD_SRC5_CLK_SEL, 0x02) |
  979. cx231xx_set_field(FLD_SRC4_IN_SEL, 0x02) |
  980. cx231xx_set_field(FLD_SRC4_CLK_SEL, 0x03) |
  981. cx231xx_set_field(FLD_SRC3_IN_SEL, 0x00) |
  982. cx231xx_set_field(FLD_SRC3_CLK_SEL, 0x00) |
  983. cx231xx_set_field(FLD_BASEBAND_BYPASS_CTL, 0x00) |
  984. cx231xx_set_field(FLD_AC97_SRC_SEL, 0x03) |
  985. cx231xx_set_field(FLD_I2S_SRC_SEL, 0x00) |
  986. cx231xx_set_field(FLD_PARALLEL2_SRC_SEL, 0x02) |
  987. cx231xx_set_field(FLD_PARALLEL1_SRC_SEL, 0x01));
  988. /* Setup the AUD_IO control */
  989. status = vid_blk_write_word(dev, AUD_IO_CTRL,
  990. cx231xx_set_field(FLD_I2S_PORT_DIR, 0x00) |
  991. cx231xx_set_field(FLD_I2S_OUT_SRC, 0x00) |
  992. cx231xx_set_field(FLD_AUD_CHAN3_SRC, 0x00) |
  993. cx231xx_set_field(FLD_AUD_CHAN2_SRC, 0x00) |
  994. cx231xx_set_field(FLD_AUD_CHAN1_SRC, 0x03));
  995. status = vid_blk_write_word(dev, PATH1_CTL1, 0x1F063870);
  996. /* setAudioStandard(_audio_standard); */
  997. status = vid_blk_write_word(dev, PATH1_CTL1, 0x00063870);
  998. status = restartAudioFirmware(dev);
  999. switch (dev->board.tuner_type) {
  1000. case TUNER_XC5000:
  1001. /* SIF passthrough at 28.6363 MHz sample rate */
  1002. status = cx231xx_read_modify_write_i2c_dword(dev,
  1003. VID_BLK_I2C_ADDRESS,
  1004. CHIP_CTRL,
  1005. FLD_SIF_EN,
  1006. cx231xx_set_field(FLD_SIF_EN, 1));
  1007. break;
  1008. case TUNER_NXP_TDA18271:
  1009. /* Normal mode: SIF passthrough at 14.32 MHz */
  1010. status = cx231xx_read_modify_write_i2c_dword(dev,
  1011. VID_BLK_I2C_ADDRESS,
  1012. CHIP_CTRL,
  1013. FLD_SIF_EN,
  1014. cx231xx_set_field(FLD_SIF_EN, 0));
  1015. break;
  1016. default:
  1017. /* This is just a casual suggestion to people adding
  1018. new boards in case they use a tuner type we don't
  1019. currently know about */
  1020. printk(KERN_INFO "Unknown tuner type configuring SIF");
  1021. break;
  1022. }
  1023. break;
  1024. case AUDIO_INPUT_TUNER_FM:
  1025. /* use SIF for FM radio
  1026. setupFM();
  1027. setAudioStandard(_audio_standard);
  1028. */
  1029. break;
  1030. case AUDIO_INPUT_MUTE:
  1031. status = vid_blk_write_word(dev, PATH1_CTL1, 0x1F011012);
  1032. break;
  1033. }
  1034. /* Take it out of soft reset */
  1035. status = vid_blk_read_byte(dev, GENERAL_CTL, &gen_ctrl);
  1036. gen_ctrl &= ~1;
  1037. status = vid_blk_write_byte(dev, GENERAL_CTL, gen_ctrl);
  1038. return status;
  1039. }
  1040. /******************************************************************************
  1041. * C H I P Specific C O N T R O L functions *
  1042. ******************************************************************************/
  1043. int cx231xx_init_ctrl_pin_status(struct cx231xx *dev)
  1044. {
  1045. u32 value;
  1046. int status = 0;
  1047. status = vid_blk_read_word(dev, PIN_CTRL, &value);
  1048. value |= (~dev->board.ctl_pin_status_mask);
  1049. status = vid_blk_write_word(dev, PIN_CTRL, value);
  1050. return status;
  1051. }
  1052. int cx231xx_set_agc_analog_digital_mux_select(struct cx231xx *dev,
  1053. u8 analog_or_digital)
  1054. {
  1055. int status = 0;
  1056. /* first set the direction to output */
  1057. status = cx231xx_set_gpio_direction(dev,
  1058. dev->board.
  1059. agc_analog_digital_select_gpio, 1);
  1060. /* 0 - demod ; 1 - Analog mode */
  1061. status = cx231xx_set_gpio_value(dev,
  1062. dev->board.agc_analog_digital_select_gpio,
  1063. analog_or_digital);
  1064. return status;
  1065. }
  1066. int cx231xx_enable_i2c_port_3(struct cx231xx *dev, bool is_port_3)
  1067. {
  1068. u8 value[4] = { 0, 0, 0, 0 };
  1069. int status = 0;
  1070. bool current_is_port_3;
  1071. if (dev->board.dont_use_port_3)
  1072. is_port_3 = false;
  1073. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER,
  1074. PWR_CTL_EN, value, 4);
  1075. if (status < 0)
  1076. return status;
  1077. current_is_port_3 = value[0] & I2C_DEMOD_EN ? true : false;
  1078. /* Just return, if already using the right port */
  1079. if (current_is_port_3 == is_port_3)
  1080. return 0;
  1081. if (is_port_3)
  1082. value[0] |= I2C_DEMOD_EN;
  1083. else
  1084. value[0] &= ~I2C_DEMOD_EN;
  1085. cx231xx_info("Changing the i2c master port to %d\n",
  1086. is_port_3 ? 3 : 1);
  1087. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1088. PWR_CTL_EN, value, 4);
  1089. return status;
  1090. }
  1091. EXPORT_SYMBOL_GPL(cx231xx_enable_i2c_port_3);
  1092. void update_HH_register_after_set_DIF(struct cx231xx *dev)
  1093. {
  1094. /*
  1095. u8 status = 0;
  1096. u32 value = 0;
  1097. vid_blk_write_word(dev, PIN_CTRL, 0xA0FFF82F);
  1098. vid_blk_write_word(dev, DIF_MISC_CTRL, 0x0A203F11);
  1099. vid_blk_write_word(dev, DIF_SRC_PHASE_INC, 0x1BEFBF06);
  1100. status = vid_blk_read_word(dev, AFE_CTRL_C2HH_SRC_CTRL, &value);
  1101. vid_blk_write_word(dev, AFE_CTRL_C2HH_SRC_CTRL, 0x4485D390);
  1102. status = vid_blk_read_word(dev, AFE_CTRL_C2HH_SRC_CTRL, &value);
  1103. */
  1104. }
  1105. void cx231xx_dump_HH_reg(struct cx231xx *dev)
  1106. {
  1107. u32 value = 0;
  1108. u16 i = 0;
  1109. value = 0x45005390;
  1110. vid_blk_write_word(dev, 0x104, value);
  1111. for (i = 0x100; i < 0x140; i++) {
  1112. vid_blk_read_word(dev, i, &value);
  1113. cx231xx_info("reg0x%x=0x%x\n", i, value);
  1114. i = i+3;
  1115. }
  1116. for (i = 0x300; i < 0x400; i++) {
  1117. vid_blk_read_word(dev, i, &value);
  1118. cx231xx_info("reg0x%x=0x%x\n", i, value);
  1119. i = i+3;
  1120. }
  1121. for (i = 0x400; i < 0x440; i++) {
  1122. vid_blk_read_word(dev, i, &value);
  1123. cx231xx_info("reg0x%x=0x%x\n", i, value);
  1124. i = i+3;
  1125. }
  1126. vid_blk_read_word(dev, AFE_CTRL_C2HH_SRC_CTRL, &value);
  1127. cx231xx_info("AFE_CTRL_C2HH_SRC_CTRL=0x%x\n", value);
  1128. vid_blk_write_word(dev, AFE_CTRL_C2HH_SRC_CTRL, 0x4485D390);
  1129. vid_blk_read_word(dev, AFE_CTRL_C2HH_SRC_CTRL, &value);
  1130. cx231xx_info("AFE_CTRL_C2HH_SRC_CTRL=0x%x\n", value);
  1131. }
  1132. void cx231xx_dump_SC_reg(struct cx231xx *dev)
  1133. {
  1134. u8 value[4] = { 0, 0, 0, 0 };
  1135. cx231xx_info("cx231xx_dump_SC_reg!\n");
  1136. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, BOARD_CFG_STAT,
  1137. value, 4);
  1138. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", BOARD_CFG_STAT, value[0],
  1139. value[1], value[2], value[3]);
  1140. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, TS_MODE_REG,
  1141. value, 4);
  1142. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", TS_MODE_REG, value[0],
  1143. value[1], value[2], value[3]);
  1144. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, TS1_CFG_REG,
  1145. value, 4);
  1146. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", TS1_CFG_REG, value[0],
  1147. value[1], value[2], value[3]);
  1148. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, TS1_LENGTH_REG,
  1149. value, 4);
  1150. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", TS1_LENGTH_REG, value[0],
  1151. value[1], value[2], value[3]);
  1152. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, TS2_CFG_REG,
  1153. value, 4);
  1154. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", TS2_CFG_REG, value[0],
  1155. value[1], value[2], value[3]);
  1156. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, TS2_LENGTH_REG,
  1157. value, 4);
  1158. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", TS2_LENGTH_REG, value[0],
  1159. value[1], value[2], value[3]);
  1160. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, EP_MODE_SET,
  1161. value, 4);
  1162. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", EP_MODE_SET, value[0],
  1163. value[1], value[2], value[3]);
  1164. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_PTN1,
  1165. value, 4);
  1166. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_PTN1, value[0],
  1167. value[1], value[2], value[3]);
  1168. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_PTN2,
  1169. value, 4);
  1170. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_PTN2, value[0],
  1171. value[1], value[2], value[3]);
  1172. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_PTN3,
  1173. value, 4);
  1174. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_PTN3, value[0],
  1175. value[1], value[2], value[3]);
  1176. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_MASK0,
  1177. value, 4);
  1178. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_MASK0, value[0],
  1179. value[1], value[2], value[3]);
  1180. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_MASK1,
  1181. value, 4);
  1182. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_MASK1, value[0],
  1183. value[1], value[2], value[3]);
  1184. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_MASK2,
  1185. value, 4);
  1186. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_MASK2, value[0],
  1187. value[1], value[2], value[3]);
  1188. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_GAIN,
  1189. value, 4);
  1190. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_GAIN, value[0],
  1191. value[1], value[2], value[3]);
  1192. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_CAR_REG,
  1193. value, 4);
  1194. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_CAR_REG, value[0],
  1195. value[1], value[2], value[3]);
  1196. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_OT_CFG1,
  1197. value, 4);
  1198. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_OT_CFG1, value[0],
  1199. value[1], value[2], value[3]);
  1200. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_OT_CFG2,
  1201. value, 4);
  1202. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_OT_CFG2, value[0],
  1203. value[1], value[2], value[3]);
  1204. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN,
  1205. value, 4);
  1206. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", PWR_CTL_EN, value[0],
  1207. value[1], value[2], value[3]);
  1208. }
  1209. void cx231xx_Setup_AFE_for_LowIF(struct cx231xx *dev)
  1210. {
  1211. u8 value = 0;
  1212. afe_read_byte(dev, ADC_STATUS2_CH3, &value);
  1213. value = (value & 0xFE)|0x01;
  1214. afe_write_byte(dev, ADC_STATUS2_CH3, value);
  1215. afe_read_byte(dev, ADC_STATUS2_CH3, &value);
  1216. value = (value & 0xFE)|0x00;
  1217. afe_write_byte(dev, ADC_STATUS2_CH3, value);
  1218. /*
  1219. config colibri to lo-if mode
  1220. FIXME: ntf_mode = 2'b00 by default. But set 0x1 would reduce
  1221. the diff IF input by half,
  1222. for low-if agc defect
  1223. */
  1224. afe_read_byte(dev, ADC_NTF_PRECLMP_EN_CH3, &value);
  1225. value = (value & 0xFC)|0x00;
  1226. afe_write_byte(dev, ADC_NTF_PRECLMP_EN_CH3, value);
  1227. afe_read_byte(dev, ADC_INPUT_CH3, &value);
  1228. value = (value & 0xF9)|0x02;
  1229. afe_write_byte(dev, ADC_INPUT_CH3, value);
  1230. afe_read_byte(dev, ADC_FB_FRCRST_CH3, &value);
  1231. value = (value & 0xFB)|0x04;
  1232. afe_write_byte(dev, ADC_FB_FRCRST_CH3, value);
  1233. afe_read_byte(dev, ADC_DCSERVO_DEM_CH3, &value);
  1234. value = (value & 0xFC)|0x03;
  1235. afe_write_byte(dev, ADC_DCSERVO_DEM_CH3, value);
  1236. afe_read_byte(dev, ADC_CTRL_DAC1_CH3, &value);
  1237. value = (value & 0xFB)|0x04;
  1238. afe_write_byte(dev, ADC_CTRL_DAC1_CH3, value);
  1239. afe_read_byte(dev, ADC_CTRL_DAC23_CH3, &value);
  1240. value = (value & 0xF8)|0x06;
  1241. afe_write_byte(dev, ADC_CTRL_DAC23_CH3, value);
  1242. afe_read_byte(dev, ADC_CTRL_DAC23_CH3, &value);
  1243. value = (value & 0x8F)|0x40;
  1244. afe_write_byte(dev, ADC_CTRL_DAC23_CH3, value);
  1245. afe_read_byte(dev, ADC_PWRDN_CLAMP_CH3, &value);
  1246. value = (value & 0xDF)|0x20;
  1247. afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3, value);
  1248. }
  1249. void cx231xx_set_Colibri_For_LowIF(struct cx231xx *dev, u32 if_freq,
  1250. u8 spectral_invert, u32 mode)
  1251. {
  1252. u32 colibri_carrier_offset = 0;
  1253. u32 func_mode = 0x01; /* Device has a DIF if this function is called */
  1254. u32 standard = 0;
  1255. u8 value[4] = { 0, 0, 0, 0 };
  1256. cx231xx_info("Enter cx231xx_set_Colibri_For_LowIF()\n");
  1257. value[0] = (u8) 0x6F;
  1258. value[1] = (u8) 0x6F;
  1259. value[2] = (u8) 0x6F;
  1260. value[3] = (u8) 0x6F;
  1261. cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1262. PWR_CTL_EN, value, 4);
  1263. /*Set colibri for low IF*/
  1264. cx231xx_afe_set_mode(dev, AFE_MODE_LOW_IF);
  1265. /* Set C2HH for low IF operation.*/
  1266. standard = dev->norm;
  1267. cx231xx_dif_configure_C2HH_for_low_IF(dev, dev->active_mode,
  1268. func_mode, standard);
  1269. /* Get colibri offsets.*/
  1270. colibri_carrier_offset = cx231xx_Get_Colibri_CarrierOffset(mode,
  1271. standard);
  1272. cx231xx_info("colibri_carrier_offset=%d, standard=0x%x\n",
  1273. colibri_carrier_offset, standard);
  1274. /* Set the band Pass filter for DIF*/
  1275. cx231xx_set_DIF_bandpass(dev, (if_freq+colibri_carrier_offset),
  1276. spectral_invert, mode);
  1277. }
  1278. u32 cx231xx_Get_Colibri_CarrierOffset(u32 mode, u32 standerd)
  1279. {
  1280. u32 colibri_carrier_offset = 0;
  1281. if (mode == TUNER_MODE_FM_RADIO) {
  1282. colibri_carrier_offset = 1100000;
  1283. } else if (standerd & (V4L2_STD_MN | V4L2_STD_NTSC_M_JP)) {
  1284. colibri_carrier_offset = 4832000; /*4.83MHz */
  1285. } else if (standerd & (V4L2_STD_PAL_B | V4L2_STD_PAL_G)) {
  1286. colibri_carrier_offset = 2700000; /*2.70MHz */
  1287. } else if (standerd & (V4L2_STD_PAL_D | V4L2_STD_PAL_I
  1288. | V4L2_STD_SECAM)) {
  1289. colibri_carrier_offset = 2100000; /*2.10MHz */
  1290. }
  1291. return colibri_carrier_offset;
  1292. }
  1293. void cx231xx_set_DIF_bandpass(struct cx231xx *dev, u32 if_freq,
  1294. u8 spectral_invert, u32 mode)
  1295. {
  1296. unsigned long pll_freq_word;
  1297. u32 dif_misc_ctrl_value = 0;
  1298. u64 pll_freq_u64 = 0;
  1299. u32 i = 0;
  1300. cx231xx_info("if_freq=%d;spectral_invert=0x%x;mode=0x%x\n",
  1301. if_freq, spectral_invert, mode);
  1302. if (mode == TUNER_MODE_FM_RADIO) {
  1303. pll_freq_word = 0x905A1CAC;
  1304. vid_blk_write_word(dev, DIF_PLL_FREQ_WORD, pll_freq_word);
  1305. } else /*KSPROPERTY_TUNER_MODE_TV*/{
  1306. /* Calculate the PLL frequency word based on the adjusted if_freq*/
  1307. pll_freq_word = if_freq;
  1308. pll_freq_u64 = (u64)pll_freq_word << 28L;
  1309. do_div(pll_freq_u64, 50000000);
  1310. pll_freq_word = (u32)pll_freq_u64;
  1311. /*pll_freq_word = 0x3463497;*/
  1312. vid_blk_write_word(dev, DIF_PLL_FREQ_WORD, pll_freq_word);
  1313. if (spectral_invert) {
  1314. if_freq -= 400000;
  1315. /* Enable Spectral Invert*/
  1316. vid_blk_read_word(dev, DIF_MISC_CTRL,
  1317. &dif_misc_ctrl_value);
  1318. dif_misc_ctrl_value = dif_misc_ctrl_value | 0x00200000;
  1319. vid_blk_write_word(dev, DIF_MISC_CTRL,
  1320. dif_misc_ctrl_value);
  1321. } else {
  1322. if_freq += 400000;
  1323. /* Disable Spectral Invert*/
  1324. vid_blk_read_word(dev, DIF_MISC_CTRL,
  1325. &dif_misc_ctrl_value);
  1326. dif_misc_ctrl_value = dif_misc_ctrl_value & 0xFFDFFFFF;
  1327. vid_blk_write_word(dev, DIF_MISC_CTRL,
  1328. dif_misc_ctrl_value);
  1329. }
  1330. if_freq = (if_freq/100000)*100000;
  1331. if (if_freq < 3000000)
  1332. if_freq = 3000000;
  1333. if (if_freq > 16000000)
  1334. if_freq = 16000000;
  1335. }
  1336. cx231xx_info("Enter IF=%zd\n",
  1337. ARRAY_SIZE(Dif_set_array));
  1338. for (i = 0; i < ARRAY_SIZE(Dif_set_array); i++) {
  1339. if (Dif_set_array[i].if_freq == if_freq) {
  1340. vid_blk_write_word(dev,
  1341. Dif_set_array[i].register_address, Dif_set_array[i].value);
  1342. }
  1343. }
  1344. }
  1345. /******************************************************************************
  1346. * D I F - B L O C K C O N T R O L functions *
  1347. ******************************************************************************/
  1348. int cx231xx_dif_configure_C2HH_for_low_IF(struct cx231xx *dev, u32 mode,
  1349. u32 function_mode, u32 standard)
  1350. {
  1351. int status = 0;
  1352. if (mode == V4L2_TUNER_RADIO) {
  1353. /* C2HH */
  1354. /* lo if big signal */
  1355. status = cx231xx_reg_mask_write(dev,
  1356. VID_BLK_I2C_ADDRESS, 32,
  1357. AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);
  1358. /* FUNC_MODE = DIF */
  1359. status = cx231xx_reg_mask_write(dev,
  1360. VID_BLK_I2C_ADDRESS, 32,
  1361. AFE_CTRL_C2HH_SRC_CTRL, 23, 24, function_mode);
  1362. /* IF_MODE */
  1363. status = cx231xx_reg_mask_write(dev,
  1364. VID_BLK_I2C_ADDRESS, 32,
  1365. AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xFF);
  1366. /* no inv */
  1367. status = cx231xx_reg_mask_write(dev,
  1368. VID_BLK_I2C_ADDRESS, 32,
  1369. AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);
  1370. } else if (standard != DIF_USE_BASEBAND) {
  1371. if (standard & V4L2_STD_MN) {
  1372. /* lo if big signal */
  1373. status = cx231xx_reg_mask_write(dev,
  1374. VID_BLK_I2C_ADDRESS, 32,
  1375. AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);
  1376. /* FUNC_MODE = DIF */
  1377. status = cx231xx_reg_mask_write(dev,
  1378. VID_BLK_I2C_ADDRESS, 32,
  1379. AFE_CTRL_C2HH_SRC_CTRL, 23, 24,
  1380. function_mode);
  1381. /* IF_MODE */
  1382. status = cx231xx_reg_mask_write(dev,
  1383. VID_BLK_I2C_ADDRESS, 32,
  1384. AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xb);
  1385. /* no inv */
  1386. status = cx231xx_reg_mask_write(dev,
  1387. VID_BLK_I2C_ADDRESS, 32,
  1388. AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);
  1389. /* 0x124, AUD_CHAN1_SRC = 0x3 */
  1390. status = cx231xx_reg_mask_write(dev,
  1391. VID_BLK_I2C_ADDRESS, 32,
  1392. AUD_IO_CTRL, 0, 31, 0x00000003);
  1393. } else if ((standard == V4L2_STD_PAL_I) |
  1394. (standard & V4L2_STD_PAL_D) |
  1395. (standard & V4L2_STD_SECAM)) {
  1396. /* C2HH setup */
  1397. /* lo if big signal */
  1398. status = cx231xx_reg_mask_write(dev,
  1399. VID_BLK_I2C_ADDRESS, 32,
  1400. AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);
  1401. /* FUNC_MODE = DIF */
  1402. status = cx231xx_reg_mask_write(dev,
  1403. VID_BLK_I2C_ADDRESS, 32,
  1404. AFE_CTRL_C2HH_SRC_CTRL, 23, 24,
  1405. function_mode);
  1406. /* IF_MODE */
  1407. status = cx231xx_reg_mask_write(dev,
  1408. VID_BLK_I2C_ADDRESS, 32,
  1409. AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xF);
  1410. /* no inv */
  1411. status = cx231xx_reg_mask_write(dev,
  1412. VID_BLK_I2C_ADDRESS, 32,
  1413. AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);
  1414. } else {
  1415. /* default PAL BG */
  1416. /* C2HH setup */
  1417. /* lo if big signal */
  1418. status = cx231xx_reg_mask_write(dev,
  1419. VID_BLK_I2C_ADDRESS, 32,
  1420. AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);
  1421. /* FUNC_MODE = DIF */
  1422. status = cx231xx_reg_mask_write(dev,
  1423. VID_BLK_I2C_ADDRESS, 32,
  1424. AFE_CTRL_C2HH_SRC_CTRL, 23, 24,
  1425. function_mode);
  1426. /* IF_MODE */
  1427. status = cx231xx_reg_mask_write(dev,
  1428. VID_BLK_I2C_ADDRESS, 32,
  1429. AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xE);
  1430. /* no inv */
  1431. status = cx231xx_reg_mask_write(dev,
  1432. VID_BLK_I2C_ADDRESS, 32,
  1433. AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);
  1434. }
  1435. }
  1436. return status;
  1437. }
  1438. int cx231xx_dif_set_standard(struct cx231xx *dev, u32 standard)
  1439. {
  1440. int status = 0;
  1441. u32 dif_misc_ctrl_value = 0;
  1442. u32 func_mode = 0;
  1443. cx231xx_info("%s: setStandard to %x\n", __func__, standard);
  1444. status = vid_blk_read_word(dev, DIF_MISC_CTRL, &dif_misc_ctrl_value);
  1445. if (standard != DIF_USE_BASEBAND)
  1446. dev->norm = standard;
  1447. switch (dev->model) {
  1448. case CX231XX_BOARD_CNXT_CARRAERA:
  1449. case CX231XX_BOARD_CNXT_RDE_250:
  1450. case CX231XX_BOARD_CNXT_SHELBY:
  1451. case CX231XX_BOARD_CNXT_RDU_250:
  1452. case CX231XX_BOARD_CNXT_VIDEO_GRABBER:
  1453. case CX231XX_BOARD_HAUPPAUGE_EXETER:
  1454. case CX231XX_BOARD_OTG102:
  1455. func_mode = 0x03;
  1456. break;
  1457. case CX231XX_BOARD_CNXT_RDE_253S:
  1458. case CX231XX_BOARD_CNXT_RDU_253S:
  1459. case CX231XX_BOARD_HAUPPAUGE_USB2_FM_PAL:
  1460. case CX231XX_BOARD_HAUPPAUGE_USB2_FM_NTSC:
  1461. func_mode = 0x01;
  1462. break;
  1463. default:
  1464. func_mode = 0x01;
  1465. }
  1466. status = cx231xx_dif_configure_C2HH_for_low_IF(dev, dev->active_mode,
  1467. func_mode, standard);
  1468. if (standard == DIF_USE_BASEBAND) { /* base band */
  1469. /* There is a different SRC_PHASE_INC value
  1470. for baseband vs. DIF */
  1471. status = vid_blk_write_word(dev, DIF_SRC_PHASE_INC, 0xDF7DF83);
  1472. status = vid_blk_read_word(dev, DIF_MISC_CTRL,
  1473. &dif_misc_ctrl_value);
  1474. dif_misc_ctrl_value |= FLD_DIF_DIF_BYPASS;
  1475. status = vid_blk_write_word(dev, DIF_MISC_CTRL,
  1476. dif_misc_ctrl_value);
  1477. } else if (standard & V4L2_STD_PAL_D) {
  1478. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1479. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1480. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1481. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1482. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1483. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1484. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1485. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1486. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1487. DIF_AGC_IF_REF, 0, 31, 0x444C1380);
  1488. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1489. DIF_AGC_CTRL_IF, 0, 31, 0xDA302600);
  1490. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1491. DIF_AGC_CTRL_INT, 0, 31, 0xDA261700);
  1492. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1493. DIF_AGC_CTRL_RF, 0, 31, 0xDA262600);
  1494. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1495. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1496. 0x26001700);
  1497. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1498. DIF_AGC_RF_CURRENT, 0, 31,
  1499. 0x00002660);
  1500. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1501. DIF_VIDEO_AGC_CTRL, 0, 31,
  1502. 0x72500800);
  1503. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1504. DIF_VID_AUD_OVERRIDE, 0, 31,
  1505. 0x27000100);
  1506. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1507. DIF_AV_SEP_CTRL, 0, 31, 0x3F3934EA);
  1508. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1509. DIF_COMP_FLT_CTRL, 0, 31,
  1510. 0x00000000);
  1511. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1512. DIF_SRC_PHASE_INC, 0, 31,
  1513. 0x1befbf06);
  1514. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1515. DIF_SRC_GAIN_CONTROL, 0, 31,
  1516. 0x000035e8);
  1517. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1518. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1519. /* Save the Spec Inversion value */
  1520. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1521. dif_misc_ctrl_value |= 0x3a023F11;
  1522. } else if (standard & V4L2_STD_PAL_I) {
  1523. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1524. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1525. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1526. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1527. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1528. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1529. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1530. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1531. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1532. DIF_AGC_IF_REF, 0, 31, 0x444C1380);
  1533. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1534. DIF_AGC_CTRL_IF, 0, 31, 0xDA302600);
  1535. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1536. DIF_AGC_CTRL_INT, 0, 31, 0xDA261700);
  1537. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1538. DIF_AGC_CTRL_RF, 0, 31, 0xDA262600);
  1539. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1540. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1541. 0x26001700);
  1542. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1543. DIF_AGC_RF_CURRENT, 0, 31,
  1544. 0x00002660);
  1545. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1546. DIF_VIDEO_AGC_CTRL, 0, 31,
  1547. 0x72500800);
  1548. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1549. DIF_VID_AUD_OVERRIDE, 0, 31,
  1550. 0x27000100);
  1551. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1552. DIF_AV_SEP_CTRL, 0, 31, 0x5F39A934);
  1553. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1554. DIF_COMP_FLT_CTRL, 0, 31,
  1555. 0x00000000);
  1556. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1557. DIF_SRC_PHASE_INC, 0, 31,
  1558. 0x1befbf06);
  1559. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1560. DIF_SRC_GAIN_CONTROL, 0, 31,
  1561. 0x000035e8);
  1562. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1563. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1564. /* Save the Spec Inversion value */
  1565. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1566. dif_misc_ctrl_value |= 0x3a033F11;
  1567. } else if (standard & V4L2_STD_PAL_M) {
  1568. /* improved Low Frequency Phase Noise */
  1569. status = vid_blk_write_word(dev, DIF_PLL_CTRL, 0xFF01FF0C);
  1570. status = vid_blk_write_word(dev, DIF_PLL_CTRL1, 0xbd038c85);
  1571. status = vid_blk_write_word(dev, DIF_PLL_CTRL2, 0x1db4640a);
  1572. status = vid_blk_write_word(dev, DIF_PLL_CTRL3, 0x00008800);
  1573. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, 0x444C1380);
  1574. status = vid_blk_write_word(dev, DIF_AGC_IF_INT_CURRENT,
  1575. 0x26001700);
  1576. status = vid_blk_write_word(dev, DIF_AGC_RF_CURRENT,
  1577. 0x00002660);
  1578. status = vid_blk_write_word(dev, DIF_VIDEO_AGC_CTRL,
  1579. 0x72500800);
  1580. status = vid_blk_write_word(dev, DIF_VID_AUD_OVERRIDE,
  1581. 0x27000100);
  1582. status = vid_blk_write_word(dev, DIF_AV_SEP_CTRL, 0x012c405d);
  1583. status = vid_blk_write_word(dev, DIF_COMP_FLT_CTRL,
  1584. 0x009f50c1);
  1585. status = vid_blk_write_word(dev, DIF_SRC_PHASE_INC,
  1586. 0x1befbf06);
  1587. status = vid_blk_write_word(dev, DIF_SRC_GAIN_CONTROL,
  1588. 0x000035e8);
  1589. status = vid_blk_write_word(dev, DIF_SOFT_RST_CTRL_REVB,
  1590. 0x00000000);
  1591. /* Save the Spec Inversion value */
  1592. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1593. dif_misc_ctrl_value |= 0x3A0A3F10;
  1594. } else if (standard & (V4L2_STD_PAL_N | V4L2_STD_PAL_Nc)) {
  1595. /* improved Low Frequency Phase Noise */
  1596. status = vid_blk_write_word(dev, DIF_PLL_CTRL, 0xFF01FF0C);
  1597. status = vid_blk_write_word(dev, DIF_PLL_CTRL1, 0xbd038c85);
  1598. status = vid_blk_write_word(dev, DIF_PLL_CTRL2, 0x1db4640a);
  1599. status = vid_blk_write_word(dev, DIF_PLL_CTRL3, 0x00008800);
  1600. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, 0x444C1380);
  1601. status = vid_blk_write_word(dev, DIF_AGC_IF_INT_CURRENT,
  1602. 0x26001700);
  1603. status = vid_blk_write_word(dev, DIF_AGC_RF_CURRENT,
  1604. 0x00002660);
  1605. status = vid_blk_write_word(dev, DIF_VIDEO_AGC_CTRL,
  1606. 0x72500800);
  1607. status = vid_blk_write_word(dev, DIF_VID_AUD_OVERRIDE,
  1608. 0x27000100);
  1609. status = vid_blk_write_word(dev, DIF_AV_SEP_CTRL,
  1610. 0x012c405d);
  1611. status = vid_blk_write_word(dev, DIF_COMP_FLT_CTRL,
  1612. 0x009f50c1);
  1613. status = vid_blk_write_word(dev, DIF_SRC_PHASE_INC,
  1614. 0x1befbf06);
  1615. status = vid_blk_write_word(dev, DIF_SRC_GAIN_CONTROL,
  1616. 0x000035e8);
  1617. status = vid_blk_write_word(dev, DIF_SOFT_RST_CTRL_REVB,
  1618. 0x00000000);
  1619. /* Save the Spec Inversion value */
  1620. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1621. dif_misc_ctrl_value = 0x3A093F10;
  1622. } else if (standard &
  1623. (V4L2_STD_SECAM_B | V4L2_STD_SECAM_D | V4L2_STD_SECAM_G |
  1624. V4L2_STD_SECAM_K | V4L2_STD_SECAM_K1)) {
  1625. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1626. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1627. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1628. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1629. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1630. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1631. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1632. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1633. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1634. DIF_AGC_IF_REF, 0, 31, 0x888C0380);
  1635. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1636. DIF_AGC_CTRL_IF, 0, 31, 0xe0262600);
  1637. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1638. DIF_AGC_CTRL_INT, 0, 31, 0xc2171700);
  1639. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1640. DIF_AGC_CTRL_RF, 0, 31, 0xc2262600);
  1641. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1642. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1643. 0x26001700);
  1644. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1645. DIF_AGC_RF_CURRENT, 0, 31,
  1646. 0x00002660);
  1647. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1648. DIF_VID_AUD_OVERRIDE, 0, 31,
  1649. 0x27000100);
  1650. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1651. DIF_AV_SEP_CTRL, 0, 31, 0x3F3530ec);
  1652. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1653. DIF_COMP_FLT_CTRL, 0, 31,
  1654. 0x00000000);
  1655. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1656. DIF_SRC_PHASE_INC, 0, 31,
  1657. 0x1befbf06);
  1658. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1659. DIF_SRC_GAIN_CONTROL, 0, 31,
  1660. 0x000035e8);
  1661. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1662. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1663. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1664. DIF_VIDEO_AGC_CTRL, 0, 31,
  1665. 0xf4000000);
  1666. /* Save the Spec Inversion value */
  1667. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1668. dif_misc_ctrl_value |= 0x3a023F11;
  1669. } else if (standard & (V4L2_STD_SECAM_L | V4L2_STD_SECAM_LC)) {
  1670. /* Is it SECAM_L1? */
  1671. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1672. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1673. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1674. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1675. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1676. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1677. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1678. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1679. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1680. DIF_AGC_IF_REF, 0, 31, 0x888C0380);
  1681. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1682. DIF_AGC_CTRL_IF, 0, 31, 0xe0262600);
  1683. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1684. DIF_AGC_CTRL_INT, 0, 31, 0xc2171700);
  1685. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1686. DIF_AGC_CTRL_RF, 0, 31, 0xc2262600);
  1687. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1688. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1689. 0x26001700);
  1690. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1691. DIF_AGC_RF_CURRENT, 0, 31,
  1692. 0x00002660);
  1693. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1694. DIF_VID_AUD_OVERRIDE, 0, 31,
  1695. 0x27000100);
  1696. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1697. DIF_AV_SEP_CTRL, 0, 31, 0x3F3530ec);
  1698. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1699. DIF_COMP_FLT_CTRL, 0, 31,
  1700. 0x00000000);
  1701. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1702. DIF_SRC_PHASE_INC, 0, 31,
  1703. 0x1befbf06);
  1704. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1705. DIF_SRC_GAIN_CONTROL, 0, 31,
  1706. 0x000035e8);
  1707. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1708. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1709. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1710. DIF_VIDEO_AGC_CTRL, 0, 31,
  1711. 0xf2560000);
  1712. /* Save the Spec Inversion value */
  1713. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1714. dif_misc_ctrl_value |= 0x3a023F11;
  1715. } else if (standard & V4L2_STD_NTSC_M) {
  1716. /* V4L2_STD_NTSC_M (75 IRE Setup) Or
  1717. V4L2_STD_NTSC_M_JP (Japan, 0 IRE Setup) */
  1718. /* For NTSC the centre frequency of video coming out of
  1719. sidewinder is around 7.1MHz or 3.6MHz depending on the
  1720. spectral inversion. so for a non spectrally inverted channel
  1721. the pll freq word is 0x03420c49
  1722. */
  1723. status = vid_blk_write_word(dev, DIF_PLL_CTRL, 0x6503BC0C);
  1724. status = vid_blk_write_word(dev, DIF_PLL_CTRL1, 0xBD038C85);
  1725. status = vid_blk_write_word(dev, DIF_PLL_CTRL2, 0x1DB4640A);
  1726. status = vid_blk_write_word(dev, DIF_PLL_CTRL3, 0x00008800);
  1727. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, 0x444C0380);
  1728. status = vid_blk_write_word(dev, DIF_AGC_IF_INT_CURRENT,
  1729. 0x26001700);
  1730. status = vid_blk_write_word(dev, DIF_AGC_RF_CURRENT,
  1731. 0x00002660);
  1732. status = vid_blk_write_word(dev, DIF_VIDEO_AGC_CTRL,
  1733. 0x04000800);
  1734. status = vid_blk_write_word(dev, DIF_VID_AUD_OVERRIDE,
  1735. 0x27000100);
  1736. status = vid_blk_write_word(dev, DIF_AV_SEP_CTRL, 0x01296e1f);
  1737. status = vid_blk_write_word(dev, DIF_COMP_FLT_CTRL,
  1738. 0x009f50c1);
  1739. status = vid_blk_write_word(dev, DIF_SRC_PHASE_INC,
  1740. 0x1befbf06);
  1741. status = vid_blk_write_word(dev, DIF_SRC_GAIN_CONTROL,
  1742. 0x000035e8);
  1743. status = vid_blk_write_word(dev, DIF_AGC_CTRL_IF, 0xC2262600);
  1744. status = vid_blk_write_word(dev, DIF_AGC_CTRL_INT,
  1745. 0xC2262600);
  1746. status = vid_blk_write_word(dev, DIF_AGC_CTRL_RF, 0xC2262600);
  1747. /* Save the Spec Inversion value */
  1748. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1749. dif_misc_ctrl_value |= 0x3a003F10;
  1750. } else {
  1751. /* default PAL BG */
  1752. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1753. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1754. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1755. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1756. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1757. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1758. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1759. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1760. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1761. DIF_AGC_IF_REF, 0, 31, 0x444C1380);
  1762. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1763. DIF_AGC_CTRL_IF, 0, 31, 0xDA302600);
  1764. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1765. DIF_AGC_CTRL_INT, 0, 31, 0xDA261700);
  1766. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1767. DIF_AGC_CTRL_RF, 0, 31, 0xDA262600);
  1768. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1769. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1770. 0x26001700);
  1771. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1772. DIF_AGC_RF_CURRENT, 0, 31,
  1773. 0x00002660);
  1774. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1775. DIF_VIDEO_AGC_CTRL, 0, 31,
  1776. 0x72500800);
  1777. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1778. DIF_VID_AUD_OVERRIDE, 0, 31,
  1779. 0x27000100);
  1780. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1781. DIF_AV_SEP_CTRL, 0, 31, 0x3F3530EC);
  1782. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1783. DIF_COMP_FLT_CTRL, 0, 31,
  1784. 0x00A653A8);
  1785. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1786. DIF_SRC_PHASE_INC, 0, 31,
  1787. 0x1befbf06);
  1788. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1789. DIF_SRC_GAIN_CONTROL, 0, 31,
  1790. 0x000035e8);
  1791. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1792. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1793. /* Save the Spec Inversion value */
  1794. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1795. dif_misc_ctrl_value |= 0x3a013F11;
  1796. }
  1797. /* The AGC values should be the same for all standards,
  1798. AUD_SRC_SEL[19] should always be disabled */
  1799. dif_misc_ctrl_value &= ~FLD_DIF_AUD_SRC_SEL;
  1800. /* It is still possible to get Set Standard calls even when we
  1801. are in FM mode.
  1802. This is done to override the value for FM. */
  1803. if (dev->active_mode == V4L2_TUNER_RADIO)
  1804. dif_misc_ctrl_value = 0x7a080000;
  1805. /* Write the calculated value for misc ontrol register */
  1806. status = vid_blk_write_word(dev, DIF_MISC_CTRL, dif_misc_ctrl_value);
  1807. return status;
  1808. }
  1809. int cx231xx_tuner_pre_channel_change(struct cx231xx *dev)
  1810. {
  1811. int status = 0;
  1812. u32 dwval;
  1813. /* Set the RF and IF k_agc values to 3 */
  1814. status = vid_blk_read_word(dev, DIF_AGC_IF_REF, &dwval);
  1815. dwval &= ~(FLD_DIF_K_AGC_RF | FLD_DIF_K_AGC_IF);
  1816. dwval |= 0x33000000;
  1817. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, dwval);
  1818. return status;
  1819. }
  1820. int cx231xx_tuner_post_channel_change(struct cx231xx *dev)
  1821. {
  1822. int status = 0;
  1823. u32 dwval;
  1824. cx231xx_info("cx231xx_tuner_post_channel_change dev->tuner_type =0%d\n",
  1825. dev->tuner_type);
  1826. /* Set the RF and IF k_agc values to 4 for PAL/NTSC and 8 for
  1827. * SECAM L/B/D standards */
  1828. status = vid_blk_read_word(dev, DIF_AGC_IF_REF, &dwval);
  1829. dwval &= ~(FLD_DIF_K_AGC_RF | FLD_DIF_K_AGC_IF);
  1830. if (dev->norm & (V4L2_STD_SECAM_L | V4L2_STD_SECAM_B |
  1831. V4L2_STD_SECAM_D)) {
  1832. if (dev->tuner_type == TUNER_NXP_TDA18271) {
  1833. dwval &= ~FLD_DIF_IF_REF;
  1834. dwval |= 0x88000300;
  1835. } else
  1836. dwval |= 0x88000000;
  1837. } else {
  1838. if (dev->tuner_type == TUNER_NXP_TDA18271) {
  1839. dwval &= ~FLD_DIF_IF_REF;
  1840. dwval |= 0xCC000300;
  1841. } else
  1842. dwval |= 0x44000000;
  1843. }
  1844. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, dwval);
  1845. return status == sizeof(dwval) ? 0 : -EIO;
  1846. }
  1847. /******************************************************************************
  1848. * I 2 S - B L O C K C O N T R O L functions *
  1849. ******************************************************************************/
  1850. int cx231xx_i2s_blk_initialize(struct cx231xx *dev)
  1851. {
  1852. int status = 0;
  1853. u32 value;
  1854. status = cx231xx_read_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1855. CH_PWR_CTRL1, 1, &value, 1);
  1856. /* enables clock to delta-sigma and decimation filter */
  1857. value |= 0x80;
  1858. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1859. CH_PWR_CTRL1, 1, value, 1);
  1860. /* power up all channel */
  1861. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1862. CH_PWR_CTRL2, 1, 0x00, 1);
  1863. return status;
  1864. }
  1865. int cx231xx_i2s_blk_update_power_control(struct cx231xx *dev,
  1866. enum AV_MODE avmode)
  1867. {
  1868. int status = 0;
  1869. u32 value = 0;
  1870. if (avmode != POLARIS_AVMODE_ENXTERNAL_AV) {
  1871. status = cx231xx_read_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1872. CH_PWR_CTRL2, 1, &value, 1);
  1873. value |= 0xfe;
  1874. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1875. CH_PWR_CTRL2, 1, value, 1);
  1876. } else {
  1877. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1878. CH_PWR_CTRL2, 1, 0x00, 1);
  1879. }
  1880. return status;
  1881. }
  1882. /* set i2s_blk for audio input types */
  1883. int cx231xx_i2s_blk_set_audio_input(struct cx231xx *dev, u8 audio_input)
  1884. {
  1885. int status = 0;
  1886. switch (audio_input) {
  1887. case CX231XX_AMUX_LINE_IN:
  1888. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1889. CH_PWR_CTRL2, 1, 0x00, 1);
  1890. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1891. CH_PWR_CTRL1, 1, 0x80, 1);
  1892. break;
  1893. case CX231XX_AMUX_VIDEO:
  1894. default:
  1895. break;
  1896. }
  1897. dev->ctl_ainput = audio_input;
  1898. return status;
  1899. }
  1900. /******************************************************************************
  1901. * P O W E R C O N T R O L functions *
  1902. ******************************************************************************/
  1903. int cx231xx_set_power_mode(struct cx231xx *dev, enum AV_MODE mode)
  1904. {
  1905. u8 value[4] = { 0, 0, 0, 0 };
  1906. u32 tmp = 0;
  1907. int status = 0;
  1908. if (dev->power_mode != mode)
  1909. dev->power_mode = mode;
  1910. else {
  1911. cx231xx_info(" setPowerMode::mode = %d, No Change req.\n",
  1912. mode);
  1913. return 0;
  1914. }
  1915. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN, value,
  1916. 4);
  1917. if (status < 0)
  1918. return status;
  1919. tmp = le32_to_cpu(*((u32 *) value));
  1920. switch (mode) {
  1921. case POLARIS_AVMODE_ENXTERNAL_AV:
  1922. tmp &= (~PWR_MODE_MASK);
  1923. tmp |= PWR_AV_EN;
  1924. value[0] = (u8) tmp;
  1925. value[1] = (u8) (tmp >> 8);
  1926. value[2] = (u8) (tmp >> 16);
  1927. value[3] = (u8) (tmp >> 24);
  1928. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1929. PWR_CTL_EN, value, 4);
  1930. msleep(PWR_SLEEP_INTERVAL);
  1931. tmp |= PWR_ISO_EN;
  1932. value[0] = (u8) tmp;
  1933. value[1] = (u8) (tmp >> 8);
  1934. value[2] = (u8) (tmp >> 16);
  1935. value[3] = (u8) (tmp >> 24);
  1936. status =
  1937. cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, PWR_CTL_EN,
  1938. value, 4);
  1939. msleep(PWR_SLEEP_INTERVAL);
  1940. tmp |= POLARIS_AVMODE_ENXTERNAL_AV;
  1941. value[0] = (u8) tmp;
  1942. value[1] = (u8) (tmp >> 8);
  1943. value[2] = (u8) (tmp >> 16);
  1944. value[3] = (u8) (tmp >> 24);
  1945. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1946. PWR_CTL_EN, value, 4);
  1947. /* reset state of xceive tuner */
  1948. dev->xc_fw_load_done = 0;
  1949. break;
  1950. case POLARIS_AVMODE_ANALOGT_TV:
  1951. tmp |= PWR_DEMOD_EN;
  1952. tmp |= (I2C_DEMOD_EN);
  1953. value[0] = (u8) tmp;
  1954. value[1] = (u8) (tmp >> 8);
  1955. value[2] = (u8) (tmp >> 16);
  1956. value[3] = (u8) (tmp >> 24);
  1957. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1958. PWR_CTL_EN, value, 4);
  1959. msleep(PWR_SLEEP_INTERVAL);
  1960. if (!(tmp & PWR_TUNER_EN)) {
  1961. tmp |= (PWR_TUNER_EN);
  1962. value[0] = (u8) tmp;
  1963. value[1] = (u8) (tmp >> 8);
  1964. value[2] = (u8) (tmp >> 16);
  1965. value[3] = (u8) (tmp >> 24);
  1966. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1967. PWR_CTL_EN, value, 4);
  1968. msleep(PWR_SLEEP_INTERVAL);
  1969. }
  1970. if (!(tmp & PWR_AV_EN)) {
  1971. tmp |= PWR_AV_EN;
  1972. value[0] = (u8) tmp;
  1973. value[1] = (u8) (tmp >> 8);
  1974. value[2] = (u8) (tmp >> 16);
  1975. value[3] = (u8) (tmp >> 24);
  1976. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1977. PWR_CTL_EN, value, 4);
  1978. msleep(PWR_SLEEP_INTERVAL);
  1979. }
  1980. if (!(tmp & PWR_ISO_EN)) {
  1981. tmp |= PWR_ISO_EN;
  1982. value[0] = (u8) tmp;
  1983. value[1] = (u8) (tmp >> 8);
  1984. value[2] = (u8) (tmp >> 16);
  1985. value[3] = (u8) (tmp >> 24);
  1986. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1987. PWR_CTL_EN, value, 4);
  1988. msleep(PWR_SLEEP_INTERVAL);
  1989. }
  1990. if (!(tmp & POLARIS_AVMODE_ANALOGT_TV)) {
  1991. tmp |= POLARIS_AVMODE_ANALOGT_TV;
  1992. value[0] = (u8) tmp;
  1993. value[1] = (u8) (tmp >> 8);
  1994. value[2] = (u8) (tmp >> 16);
  1995. value[3] = (u8) (tmp >> 24);
  1996. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1997. PWR_CTL_EN, value, 4);
  1998. msleep(PWR_SLEEP_INTERVAL);
  1999. }
  2000. if (dev->board.tuner_type != TUNER_ABSENT) {
  2001. /* Enable tuner */
  2002. cx231xx_enable_i2c_port_3(dev, true);
  2003. /* reset the Tuner */
  2004. if (dev->board.tuner_gpio)
  2005. cx231xx_gpio_set(dev, dev->board.tuner_gpio);
  2006. if (dev->cx231xx_reset_analog_tuner)
  2007. dev->cx231xx_reset_analog_tuner(dev);
  2008. }
  2009. break;
  2010. case POLARIS_AVMODE_DIGITAL:
  2011. if (!(tmp & PWR_TUNER_EN)) {
  2012. tmp |= (PWR_TUNER_EN);
  2013. value[0] = (u8) tmp;
  2014. value[1] = (u8) (tmp >> 8);
  2015. value[2] = (u8) (tmp >> 16);
  2016. value[3] = (u8) (tmp >> 24);
  2017. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2018. PWR_CTL_EN, value, 4);
  2019. msleep(PWR_SLEEP_INTERVAL);
  2020. }
  2021. if (!(tmp & PWR_AV_EN)) {
  2022. tmp |= PWR_AV_EN;
  2023. value[0] = (u8) tmp;
  2024. value[1] = (u8) (tmp >> 8);
  2025. value[2] = (u8) (tmp >> 16);
  2026. value[3] = (u8) (tmp >> 24);
  2027. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2028. PWR_CTL_EN, value, 4);
  2029. msleep(PWR_SLEEP_INTERVAL);
  2030. }
  2031. if (!(tmp & PWR_ISO_EN)) {
  2032. tmp |= PWR_ISO_EN;
  2033. value[0] = (u8) tmp;
  2034. value[1] = (u8) (tmp >> 8);
  2035. value[2] = (u8) (tmp >> 16);
  2036. value[3] = (u8) (tmp >> 24);
  2037. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2038. PWR_CTL_EN, value, 4);
  2039. msleep(PWR_SLEEP_INTERVAL);
  2040. }
  2041. tmp &= (~PWR_AV_MODE);
  2042. tmp |= POLARIS_AVMODE_DIGITAL | I2C_DEMOD_EN;
  2043. value[0] = (u8) tmp;
  2044. value[1] = (u8) (tmp >> 8);
  2045. value[2] = (u8) (tmp >> 16);
  2046. value[3] = (u8) (tmp >> 24);
  2047. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2048. PWR_CTL_EN, value, 4);
  2049. msleep(PWR_SLEEP_INTERVAL);
  2050. if (!(tmp & PWR_DEMOD_EN)) {
  2051. tmp |= PWR_DEMOD_EN;
  2052. value[0] = (u8) tmp;
  2053. value[1] = (u8) (tmp >> 8);
  2054. value[2] = (u8) (tmp >> 16);
  2055. value[3] = (u8) (tmp >> 24);
  2056. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2057. PWR_CTL_EN, value, 4);
  2058. msleep(PWR_SLEEP_INTERVAL);
  2059. }
  2060. if (dev->board.tuner_type != TUNER_ABSENT) {
  2061. /*
  2062. * Enable tuner
  2063. * Hauppauge Exeter seems to need to do something different!
  2064. */
  2065. if (dev->model == CX231XX_BOARD_HAUPPAUGE_EXETER)
  2066. cx231xx_enable_i2c_port_3(dev, false);
  2067. else
  2068. cx231xx_enable_i2c_port_3(dev, true);
  2069. /* reset the Tuner */
  2070. if (dev->board.tuner_gpio)
  2071. cx231xx_gpio_set(dev, dev->board.tuner_gpio);
  2072. if (dev->cx231xx_reset_analog_tuner)
  2073. dev->cx231xx_reset_analog_tuner(dev);
  2074. }
  2075. break;
  2076. default:
  2077. break;
  2078. }
  2079. msleep(PWR_SLEEP_INTERVAL);
  2080. /* For power saving, only enable Pwr_resetout_n
  2081. when digital TV is selected. */
  2082. if (mode == POLARIS_AVMODE_DIGITAL) {
  2083. tmp |= PWR_RESETOUT_EN;
  2084. value[0] = (u8) tmp;
  2085. value[1] = (u8) (tmp >> 8);
  2086. value[2] = (u8) (tmp >> 16);
  2087. value[3] = (u8) (tmp >> 24);
  2088. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2089. PWR_CTL_EN, value, 4);
  2090. msleep(PWR_SLEEP_INTERVAL);
  2091. }
  2092. /* update power control for afe */
  2093. status = cx231xx_afe_update_power_control(dev, mode);
  2094. /* update power control for i2s_blk */
  2095. status = cx231xx_i2s_blk_update_power_control(dev, mode);
  2096. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN, value,
  2097. 4);
  2098. return status;
  2099. }
  2100. int cx231xx_power_suspend(struct cx231xx *dev)
  2101. {
  2102. u8 value[4] = { 0, 0, 0, 0 };
  2103. u32 tmp = 0;
  2104. int status = 0;
  2105. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN,
  2106. value, 4);
  2107. if (status > 0)
  2108. return status;
  2109. tmp = le32_to_cpu(*((u32 *) value));
  2110. tmp &= (~PWR_MODE_MASK);
  2111. value[0] = (u8) tmp;
  2112. value[1] = (u8) (tmp >> 8);
  2113. value[2] = (u8) (tmp >> 16);
  2114. value[3] = (u8) (tmp >> 24);
  2115. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, PWR_CTL_EN,
  2116. value, 4);
  2117. return status;
  2118. }
  2119. /******************************************************************************
  2120. * S T R E A M C O N T R O L functions *
  2121. ******************************************************************************/
  2122. int cx231xx_start_stream(struct cx231xx *dev, u32 ep_mask)
  2123. {
  2124. u8 value[4] = { 0x0, 0x0, 0x0, 0x0 };
  2125. u32 tmp = 0;
  2126. int status = 0;
  2127. cx231xx_info("cx231xx_start_stream():: ep_mask = %x\n", ep_mask);
  2128. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, EP_MODE_SET,
  2129. value, 4);
  2130. if (status < 0)
  2131. return status;
  2132. tmp = le32_to_cpu(*((u32 *) value));
  2133. tmp |= ep_mask;
  2134. value[0] = (u8) tmp;
  2135. value[1] = (u8) (tmp >> 8);
  2136. value[2] = (u8) (tmp >> 16);
  2137. value[3] = (u8) (tmp >> 24);
  2138. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, EP_MODE_SET,
  2139. value, 4);
  2140. return status;
  2141. }
  2142. int cx231xx_stop_stream(struct cx231xx *dev, u32 ep_mask)
  2143. {
  2144. u8 value[4] = { 0x0, 0x0, 0x0, 0x0 };
  2145. u32 tmp = 0;
  2146. int status = 0;
  2147. cx231xx_info("cx231xx_stop_stream():: ep_mask = %x\n", ep_mask);
  2148. status =
  2149. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, EP_MODE_SET, value, 4);
  2150. if (status < 0)
  2151. return status;
  2152. tmp = le32_to_cpu(*((u32 *) value));
  2153. tmp &= (~ep_mask);
  2154. value[0] = (u8) tmp;
  2155. value[1] = (u8) (tmp >> 8);
  2156. value[2] = (u8) (tmp >> 16);
  2157. value[3] = (u8) (tmp >> 24);
  2158. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, EP_MODE_SET,
  2159. value, 4);
  2160. return status;
  2161. }
  2162. int cx231xx_initialize_stream_xfer(struct cx231xx *dev, u32 media_type)
  2163. {
  2164. int status = 0;
  2165. u32 value = 0;
  2166. u8 val[4] = { 0, 0, 0, 0 };
  2167. if (dev->udev->speed == USB_SPEED_HIGH) {
  2168. switch (media_type) {
  2169. case Audio:
  2170. cx231xx_info("%s: Audio enter HANC\n", __func__);
  2171. status =
  2172. cx231xx_mode_register(dev, TS_MODE_REG, 0x9300);
  2173. break;
  2174. case Vbi:
  2175. cx231xx_info("%s: set vanc registers\n", __func__);
  2176. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x300);
  2177. break;
  2178. case Sliced_cc:
  2179. cx231xx_info("%s: set hanc registers\n", __func__);
  2180. status =
  2181. cx231xx_mode_register(dev, TS_MODE_REG, 0x1300);
  2182. break;
  2183. case Raw_Video:
  2184. cx231xx_info("%s: set video registers\n", __func__);
  2185. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x100);
  2186. break;
  2187. case TS1_serial_mode:
  2188. cx231xx_info("%s: set ts1 registers", __func__);
  2189. if (dev->board.has_417) {
  2190. cx231xx_info(" MPEG\n");
  2191. value &= 0xFFFFFFFC;
  2192. value |= 0x3;
  2193. status = cx231xx_mode_register(dev, TS_MODE_REG, value);
  2194. val[0] = 0x04;
  2195. val[1] = 0xA3;
  2196. val[2] = 0x3B;
  2197. val[3] = 0x00;
  2198. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2199. TS1_CFG_REG, val, 4);
  2200. val[0] = 0x00;
  2201. val[1] = 0x08;
  2202. val[2] = 0x00;
  2203. val[3] = 0x08;
  2204. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2205. TS1_LENGTH_REG, val, 4);
  2206. } else {
  2207. cx231xx_info(" BDA\n");
  2208. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x101);
  2209. status = cx231xx_mode_register(dev, TS1_CFG_REG, 0x010);
  2210. }
  2211. break;
  2212. case TS1_parallel_mode:
  2213. cx231xx_info("%s: set ts1 parallel mode registers\n",
  2214. __func__);
  2215. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x100);
  2216. status = cx231xx_mode_register(dev, TS1_CFG_REG, 0x400);
  2217. break;
  2218. }
  2219. } else {
  2220. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x101);
  2221. }
  2222. return status;
  2223. }
  2224. int cx231xx_capture_start(struct cx231xx *dev, int start, u8 media_type)
  2225. {
  2226. int rc = -1;
  2227. u32 ep_mask = -1;
  2228. struct pcb_config *pcb_config;
  2229. /* get EP for media type */
  2230. pcb_config = (struct pcb_config *)&dev->current_pcb_config;
  2231. if (pcb_config->config_num) {
  2232. switch (media_type) {
  2233. case Raw_Video:
  2234. ep_mask = ENABLE_EP4; /* ep4 [00:1000] */
  2235. break;
  2236. case Audio:
  2237. ep_mask = ENABLE_EP3; /* ep3 [00:0100] */
  2238. break;
  2239. case Vbi:
  2240. ep_mask = ENABLE_EP5; /* ep5 [01:0000] */
  2241. break;
  2242. case Sliced_cc:
  2243. ep_mask = ENABLE_EP6; /* ep6 [10:0000] */
  2244. break;
  2245. case TS1_serial_mode:
  2246. case TS1_parallel_mode:
  2247. ep_mask = ENABLE_EP1; /* ep1 [00:0001] */
  2248. break;
  2249. case TS2:
  2250. ep_mask = ENABLE_EP2; /* ep2 [00:0010] */
  2251. break;
  2252. }
  2253. }
  2254. if (start) {
  2255. rc = cx231xx_initialize_stream_xfer(dev, media_type);
  2256. if (rc < 0)
  2257. return rc;
  2258. /* enable video capture */
  2259. if (ep_mask > 0)
  2260. rc = cx231xx_start_stream(dev, ep_mask);
  2261. } else {
  2262. /* disable video capture */
  2263. if (ep_mask > 0)
  2264. rc = cx231xx_stop_stream(dev, ep_mask);
  2265. }
  2266. return rc;
  2267. }
  2268. EXPORT_SYMBOL_GPL(cx231xx_capture_start);
  2269. /*****************************************************************************
  2270. * G P I O B I T control functions *
  2271. ******************************************************************************/
  2272. static int cx231xx_set_gpio_bit(struct cx231xx *dev, u32 gpio_bit, u32 gpio_val)
  2273. {
  2274. int status = 0;
  2275. gpio_val = cpu_to_le32(gpio_val);
  2276. status = cx231xx_send_gpio_cmd(dev, gpio_bit, (u8 *)&gpio_val, 4, 0, 0);
  2277. return status;
  2278. }
  2279. static int cx231xx_get_gpio_bit(struct cx231xx *dev, u32 gpio_bit, u32 *gpio_val)
  2280. {
  2281. u32 tmp;
  2282. int status = 0;
  2283. status = cx231xx_send_gpio_cmd(dev, gpio_bit, (u8 *)&tmp, 4, 0, 1);
  2284. *gpio_val = le32_to_cpu(tmp);
  2285. return status;
  2286. }
  2287. /*
  2288. * cx231xx_set_gpio_direction
  2289. * Sets the direction of the GPIO pin to input or output
  2290. *
  2291. * Parameters :
  2292. * pin_number : The GPIO Pin number to program the direction for
  2293. * from 0 to 31
  2294. * pin_value : The Direction of the GPIO Pin under reference.
  2295. * 0 = Input direction
  2296. * 1 = Output direction
  2297. */
  2298. int cx231xx_set_gpio_direction(struct cx231xx *dev,
  2299. int pin_number, int pin_value)
  2300. {
  2301. int status = 0;
  2302. u32 value = 0;
  2303. /* Check for valid pin_number - if 32 , bail out */
  2304. if (pin_number >= 32)
  2305. return -EINVAL;
  2306. /* input */
  2307. if (pin_value == 0)
  2308. value = dev->gpio_dir & (~(1 << pin_number)); /* clear */
  2309. else
  2310. value = dev->gpio_dir | (1 << pin_number);
  2311. status = cx231xx_set_gpio_bit(dev, value, dev->gpio_val);
  2312. /* cache the value for future */
  2313. dev->gpio_dir = value;
  2314. return status;
  2315. }
  2316. /*
  2317. * cx231xx_set_gpio_value
  2318. * Sets the value of the GPIO pin to Logic high or low. The Pin under
  2319. * reference should ALREADY BE SET IN OUTPUT MODE !!!!!!!!!
  2320. *
  2321. * Parameters :
  2322. * pin_number : The GPIO Pin number to program the direction for
  2323. * pin_value : The value of the GPIO Pin under reference.
  2324. * 0 = set it to 0
  2325. * 1 = set it to 1
  2326. */
  2327. int cx231xx_set_gpio_value(struct cx231xx *dev, int pin_number, int pin_value)
  2328. {
  2329. int status = 0;
  2330. u32 value = 0;
  2331. /* Check for valid pin_number - if 0xFF , bail out */
  2332. if (pin_number >= 32)
  2333. return -EINVAL;
  2334. /* first do a sanity check - if the Pin is not output, make it output */
  2335. if ((dev->gpio_dir & (1 << pin_number)) == 0x00) {
  2336. /* It was in input mode */
  2337. value = dev->gpio_dir | (1 << pin_number);
  2338. dev->gpio_dir = value;
  2339. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2340. dev->gpio_val);
  2341. value = 0;
  2342. }
  2343. if (pin_value == 0)
  2344. value = dev->gpio_val & (~(1 << pin_number));
  2345. else
  2346. value = dev->gpio_val | (1 << pin_number);
  2347. /* store the value */
  2348. dev->gpio_val = value;
  2349. /* toggle bit0 of GP_IO */
  2350. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2351. return status;
  2352. }
  2353. /*****************************************************************************
  2354. * G P I O I2C related functions *
  2355. ******************************************************************************/
  2356. int cx231xx_gpio_i2c_start(struct cx231xx *dev)
  2357. {
  2358. int status = 0;
  2359. /* set SCL to output 1 ; set SDA to output 1 */
  2360. dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
  2361. dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
  2362. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2363. dev->gpio_val |= 1 << dev->board.tuner_sda_gpio;
  2364. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2365. if (status < 0)
  2366. return -EINVAL;
  2367. /* set SCL to output 1; set SDA to output 0 */
  2368. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2369. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2370. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2371. if (status < 0)
  2372. return -EINVAL;
  2373. /* set SCL to output 0; set SDA to output 0 */
  2374. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2375. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2376. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2377. if (status < 0)
  2378. return -EINVAL;
  2379. return status;
  2380. }
  2381. int cx231xx_gpio_i2c_end(struct cx231xx *dev)
  2382. {
  2383. int status = 0;
  2384. /* set SCL to output 0; set SDA to output 0 */
  2385. dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
  2386. dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
  2387. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2388. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2389. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2390. if (status < 0)
  2391. return -EINVAL;
  2392. /* set SCL to output 1; set SDA to output 0 */
  2393. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2394. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2395. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2396. if (status < 0)
  2397. return -EINVAL;
  2398. /* set SCL to input ,release SCL cable control
  2399. set SDA to input ,release SDA cable control */
  2400. dev->gpio_dir &= ~(1 << dev->board.tuner_scl_gpio);
  2401. dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
  2402. status =
  2403. cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2404. if (status < 0)
  2405. return -EINVAL;
  2406. return status;
  2407. }
  2408. int cx231xx_gpio_i2c_write_byte(struct cx231xx *dev, u8 data)
  2409. {
  2410. int status = 0;
  2411. u8 i;
  2412. /* set SCL to output ; set SDA to output */
  2413. dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
  2414. dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
  2415. for (i = 0; i < 8; i++) {
  2416. if (((data << i) & 0x80) == 0) {
  2417. /* set SCL to output 0; set SDA to output 0 */
  2418. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2419. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2420. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2421. dev->gpio_val);
  2422. /* set SCL to output 1; set SDA to output 0 */
  2423. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2424. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2425. dev->gpio_val);
  2426. /* set SCL to output 0; set SDA to output 0 */
  2427. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2428. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2429. dev->gpio_val);
  2430. } else {
  2431. /* set SCL to output 0; set SDA to output 1 */
  2432. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2433. dev->gpio_val |= 1 << dev->board.tuner_sda_gpio;
  2434. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2435. dev->gpio_val);
  2436. /* set SCL to output 1; set SDA to output 1 */
  2437. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2438. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2439. dev->gpio_val);
  2440. /* set SCL to output 0; set SDA to output 1 */
  2441. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2442. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2443. dev->gpio_val);
  2444. }
  2445. }
  2446. return status;
  2447. }
  2448. int cx231xx_gpio_i2c_read_byte(struct cx231xx *dev, u8 *buf)
  2449. {
  2450. u8 value = 0;
  2451. int status = 0;
  2452. u32 gpio_logic_value = 0;
  2453. u8 i;
  2454. /* read byte */
  2455. for (i = 0; i < 8; i++) { /* send write I2c addr */
  2456. /* set SCL to output 0; set SDA to input */
  2457. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2458. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2459. dev->gpio_val);
  2460. /* set SCL to output 1; set SDA to input */
  2461. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2462. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2463. dev->gpio_val);
  2464. /* get SDA data bit */
  2465. gpio_logic_value = dev->gpio_val;
  2466. status = cx231xx_get_gpio_bit(dev, dev->gpio_dir,
  2467. &dev->gpio_val);
  2468. if ((dev->gpio_val & (1 << dev->board.tuner_sda_gpio)) != 0)
  2469. value |= (1 << (8 - i - 1));
  2470. dev->gpio_val = gpio_logic_value;
  2471. }
  2472. /* set SCL to output 0,finish the read latest SCL signal.
  2473. !!!set SDA to input, never to modify SDA direction at
  2474. the same times */
  2475. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2476. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2477. /* store the value */
  2478. *buf = value & 0xff;
  2479. return status;
  2480. }
  2481. int cx231xx_gpio_i2c_read_ack(struct cx231xx *dev)
  2482. {
  2483. int status = 0;
  2484. u32 gpio_logic_value = 0;
  2485. int nCnt = 10;
  2486. int nInit = nCnt;
  2487. /* clock stretch; set SCL to input; set SDA to input;
  2488. get SCL value till SCL = 1 */
  2489. dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
  2490. dev->gpio_dir &= ~(1 << dev->board.tuner_scl_gpio);
  2491. gpio_logic_value = dev->gpio_val;
  2492. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2493. do {
  2494. msleep(2);
  2495. status = cx231xx_get_gpio_bit(dev, dev->gpio_dir,
  2496. &dev->gpio_val);
  2497. nCnt--;
  2498. } while (((dev->gpio_val &
  2499. (1 << dev->board.tuner_scl_gpio)) == 0) &&
  2500. (nCnt > 0));
  2501. if (nCnt == 0)
  2502. cx231xx_info("No ACK after %d msec -GPIO I2C failed!",
  2503. nInit * 10);
  2504. /*
  2505. * readAck
  2506. * through clock stretch, slave has given a SCL signal,
  2507. * so the SDA data can be directly read.
  2508. */
  2509. status = cx231xx_get_gpio_bit(dev, dev->gpio_dir, &dev->gpio_val);
  2510. if ((dev->gpio_val & 1 << dev->board.tuner_sda_gpio) == 0) {
  2511. dev->gpio_val = gpio_logic_value;
  2512. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2513. status = 0;
  2514. } else {
  2515. dev->gpio_val = gpio_logic_value;
  2516. dev->gpio_val |= (1 << dev->board.tuner_sda_gpio);
  2517. }
  2518. /* read SDA end, set the SCL to output 0, after this operation,
  2519. SDA direction can be changed. */
  2520. dev->gpio_val = gpio_logic_value;
  2521. dev->gpio_dir |= (1 << dev->board.tuner_scl_gpio);
  2522. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2523. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2524. return status;
  2525. }
  2526. int cx231xx_gpio_i2c_write_ack(struct cx231xx *dev)
  2527. {
  2528. int status = 0;
  2529. /* set SDA to ouput */
  2530. dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
  2531. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2532. /* set SCL = 0 (output); set SDA = 0 (output) */
  2533. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2534. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2535. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2536. /* set SCL = 1 (output); set SDA = 0 (output) */
  2537. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2538. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2539. /* set SCL = 0 (output); set SDA = 0 (output) */
  2540. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2541. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2542. /* set SDA to input,and then the slave will read data from SDA. */
  2543. dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
  2544. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2545. return status;
  2546. }
  2547. int cx231xx_gpio_i2c_write_nak(struct cx231xx *dev)
  2548. {
  2549. int status = 0;
  2550. /* set scl to output ; set sda to input */
  2551. dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
  2552. dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
  2553. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2554. /* set scl to output 0; set sda to input */
  2555. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2556. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2557. /* set scl to output 1; set sda to input */
  2558. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2559. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2560. return status;
  2561. }
  2562. /*****************************************************************************
  2563. * G P I O I2C related functions *
  2564. ******************************************************************************/
  2565. /* cx231xx_gpio_i2c_read
  2566. * Function to read data from gpio based I2C interface
  2567. */
  2568. int cx231xx_gpio_i2c_read(struct cx231xx *dev, u8 dev_addr, u8 *buf, u8 len)
  2569. {
  2570. int status = 0;
  2571. int i = 0;
  2572. /* get the lock */
  2573. mutex_lock(&dev->gpio_i2c_lock);
  2574. /* start */
  2575. status = cx231xx_gpio_i2c_start(dev);
  2576. /* write dev_addr */
  2577. status = cx231xx_gpio_i2c_write_byte(dev, (dev_addr << 1) + 1);
  2578. /* readAck */
  2579. status = cx231xx_gpio_i2c_read_ack(dev);
  2580. /* read data */
  2581. for (i = 0; i < len; i++) {
  2582. /* read data */
  2583. buf[i] = 0;
  2584. status = cx231xx_gpio_i2c_read_byte(dev, &buf[i]);
  2585. if ((i + 1) != len) {
  2586. /* only do write ack if we more length */
  2587. status = cx231xx_gpio_i2c_write_ack(dev);
  2588. }
  2589. }
  2590. /* write NAK - inform reads are complete */
  2591. status = cx231xx_gpio_i2c_write_nak(dev);
  2592. /* write end */
  2593. status = cx231xx_gpio_i2c_end(dev);
  2594. /* release the lock */
  2595. mutex_unlock(&dev->gpio_i2c_lock);
  2596. return status;
  2597. }
  2598. /* cx231xx_gpio_i2c_write
  2599. * Function to write data to gpio based I2C interface
  2600. */
  2601. int cx231xx_gpio_i2c_write(struct cx231xx *dev, u8 dev_addr, u8 *buf, u8 len)
  2602. {
  2603. int i = 0;
  2604. /* get the lock */
  2605. mutex_lock(&dev->gpio_i2c_lock);
  2606. /* start */
  2607. cx231xx_gpio_i2c_start(dev);
  2608. /* write dev_addr */
  2609. cx231xx_gpio_i2c_write_byte(dev, dev_addr << 1);
  2610. /* read Ack */
  2611. cx231xx_gpio_i2c_read_ack(dev);
  2612. for (i = 0; i < len; i++) {
  2613. /* Write data */
  2614. cx231xx_gpio_i2c_write_byte(dev, buf[i]);
  2615. /* read Ack */
  2616. cx231xx_gpio_i2c_read_ack(dev);
  2617. }
  2618. /* write End */
  2619. cx231xx_gpio_i2c_end(dev);
  2620. /* release the lock */
  2621. mutex_unlock(&dev->gpio_i2c_lock);
  2622. return 0;
  2623. }