s5p_mfc.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487
  1. /*
  2. * Samsung S5P Multi Format Codec v 5.1
  3. *
  4. * Copyright (c) 2011 Samsung Electronics Co., Ltd.
  5. * Kamil Debski, <k.debski@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/delay.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/io.h>
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/sched.h>
  19. #include <linux/slab.h>
  20. #include <linux/videodev2.h>
  21. #include <media/v4l2-event.h>
  22. #include <linux/workqueue.h>
  23. #include <linux/of.h>
  24. #include <media/videobuf2-core.h>
  25. #include "s5p_mfc_common.h"
  26. #include "s5p_mfc_ctrl.h"
  27. #include "s5p_mfc_debug.h"
  28. #include "s5p_mfc_dec.h"
  29. #include "s5p_mfc_enc.h"
  30. #include "s5p_mfc_intr.h"
  31. #include "s5p_mfc_opr.h"
  32. #include "s5p_mfc_cmd.h"
  33. #include "s5p_mfc_pm.h"
  34. #define S5P_MFC_NAME "s5p-mfc"
  35. #define S5P_MFC_DEC_NAME "s5p-mfc-dec"
  36. #define S5P_MFC_ENC_NAME "s5p-mfc-enc"
  37. int debug;
  38. module_param(debug, int, S_IRUGO | S_IWUSR);
  39. MODULE_PARM_DESC(debug, "Debug level - higher value produces more verbose messages");
  40. /* Helper functions for interrupt processing */
  41. /* Remove from hw execution round robin */
  42. void clear_work_bit(struct s5p_mfc_ctx *ctx)
  43. {
  44. struct s5p_mfc_dev *dev = ctx->dev;
  45. spin_lock(&dev->condlock);
  46. __clear_bit(ctx->num, &dev->ctx_work_bits);
  47. spin_unlock(&dev->condlock);
  48. }
  49. /* Add to hw execution round robin */
  50. void set_work_bit(struct s5p_mfc_ctx *ctx)
  51. {
  52. struct s5p_mfc_dev *dev = ctx->dev;
  53. spin_lock(&dev->condlock);
  54. __set_bit(ctx->num, &dev->ctx_work_bits);
  55. spin_unlock(&dev->condlock);
  56. }
  57. /* Remove from hw execution round robin */
  58. void clear_work_bit_irqsave(struct s5p_mfc_ctx *ctx)
  59. {
  60. struct s5p_mfc_dev *dev = ctx->dev;
  61. unsigned long flags;
  62. spin_lock_irqsave(&dev->condlock, flags);
  63. __clear_bit(ctx->num, &dev->ctx_work_bits);
  64. spin_unlock_irqrestore(&dev->condlock, flags);
  65. }
  66. /* Add to hw execution round robin */
  67. void set_work_bit_irqsave(struct s5p_mfc_ctx *ctx)
  68. {
  69. struct s5p_mfc_dev *dev = ctx->dev;
  70. unsigned long flags;
  71. spin_lock_irqsave(&dev->condlock, flags);
  72. __set_bit(ctx->num, &dev->ctx_work_bits);
  73. spin_unlock_irqrestore(&dev->condlock, flags);
  74. }
  75. /* Wake up context wait_queue */
  76. static void wake_up_ctx(struct s5p_mfc_ctx *ctx, unsigned int reason,
  77. unsigned int err)
  78. {
  79. ctx->int_cond = 1;
  80. ctx->int_type = reason;
  81. ctx->int_err = err;
  82. wake_up(&ctx->queue);
  83. }
  84. /* Wake up device wait_queue */
  85. static void wake_up_dev(struct s5p_mfc_dev *dev, unsigned int reason,
  86. unsigned int err)
  87. {
  88. dev->int_cond = 1;
  89. dev->int_type = reason;
  90. dev->int_err = err;
  91. wake_up(&dev->queue);
  92. }
  93. static void s5p_mfc_watchdog(unsigned long arg)
  94. {
  95. struct s5p_mfc_dev *dev = (struct s5p_mfc_dev *)arg;
  96. if (test_bit(0, &dev->hw_lock))
  97. atomic_inc(&dev->watchdog_cnt);
  98. if (atomic_read(&dev->watchdog_cnt) >= MFC_WATCHDOG_CNT) {
  99. /* This means that hw is busy and no interrupts were
  100. * generated by hw for the Nth time of running this
  101. * watchdog timer. This usually means a serious hw
  102. * error. Now it is time to kill all instances and
  103. * reset the MFC. */
  104. mfc_err("Time out during waiting for HW\n");
  105. queue_work(dev->watchdog_workqueue, &dev->watchdog_work);
  106. }
  107. dev->watchdog_timer.expires = jiffies +
  108. msecs_to_jiffies(MFC_WATCHDOG_INTERVAL);
  109. add_timer(&dev->watchdog_timer);
  110. }
  111. static void s5p_mfc_watchdog_worker(struct work_struct *work)
  112. {
  113. struct s5p_mfc_dev *dev;
  114. struct s5p_mfc_ctx *ctx;
  115. unsigned long flags;
  116. int mutex_locked;
  117. int i, ret;
  118. dev = container_of(work, struct s5p_mfc_dev, watchdog_work);
  119. mfc_err("Driver timeout error handling\n");
  120. /* Lock the mutex that protects open and release.
  121. * This is necessary as they may load and unload firmware. */
  122. mutex_locked = mutex_trylock(&dev->mfc_mutex);
  123. if (!mutex_locked)
  124. mfc_err("Error: some instance may be closing/opening\n");
  125. spin_lock_irqsave(&dev->irqlock, flags);
  126. s5p_mfc_clock_off();
  127. for (i = 0; i < MFC_NUM_CONTEXTS; i++) {
  128. ctx = dev->ctx[i];
  129. if (!ctx)
  130. continue;
  131. ctx->state = MFCINST_ERROR;
  132. s5p_mfc_hw_call(dev->mfc_ops, cleanup_queue, &ctx->dst_queue,
  133. &ctx->vq_dst);
  134. s5p_mfc_hw_call(dev->mfc_ops, cleanup_queue, &ctx->src_queue,
  135. &ctx->vq_src);
  136. clear_work_bit(ctx);
  137. wake_up_ctx(ctx, S5P_MFC_R2H_CMD_ERR_RET, 0);
  138. }
  139. clear_bit(0, &dev->hw_lock);
  140. spin_unlock_irqrestore(&dev->irqlock, flags);
  141. /* Double check if there is at least one instance running.
  142. * If no instance is in memory than no firmware should be present */
  143. if (dev->num_inst > 0) {
  144. ret = s5p_mfc_reload_firmware(dev);
  145. if (ret) {
  146. mfc_err("Failed to reload FW\n");
  147. goto unlock;
  148. }
  149. s5p_mfc_clock_on();
  150. ret = s5p_mfc_init_hw(dev);
  151. if (ret)
  152. mfc_err("Failed to reinit FW\n");
  153. }
  154. unlock:
  155. if (mutex_locked)
  156. mutex_unlock(&dev->mfc_mutex);
  157. }
  158. static enum s5p_mfc_node_type s5p_mfc_get_node_type(struct file *file)
  159. {
  160. struct video_device *vdev = video_devdata(file);
  161. if (!vdev) {
  162. mfc_err("failed to get video_device");
  163. return MFCNODE_INVALID;
  164. }
  165. if (vdev->index == 0)
  166. return MFCNODE_DECODER;
  167. else if (vdev->index == 1)
  168. return MFCNODE_ENCODER;
  169. return MFCNODE_INVALID;
  170. }
  171. static void s5p_mfc_clear_int_flags(struct s5p_mfc_dev *dev)
  172. {
  173. mfc_write(dev, 0, S5P_FIMV_RISC_HOST_INT);
  174. mfc_write(dev, 0, S5P_FIMV_RISC2HOST_CMD);
  175. mfc_write(dev, 0xffff, S5P_FIMV_SI_RTN_CHID);
  176. }
  177. static void s5p_mfc_handle_frame_all_extracted(struct s5p_mfc_ctx *ctx)
  178. {
  179. struct s5p_mfc_buf *dst_buf;
  180. struct s5p_mfc_dev *dev = ctx->dev;
  181. ctx->state = MFCINST_FINISHED;
  182. ctx->sequence++;
  183. while (!list_empty(&ctx->dst_queue)) {
  184. dst_buf = list_entry(ctx->dst_queue.next,
  185. struct s5p_mfc_buf, list);
  186. mfc_debug(2, "Cleaning up buffer: %d\n",
  187. dst_buf->b->v4l2_buf.index);
  188. vb2_set_plane_payload(dst_buf->b, 0, 0);
  189. vb2_set_plane_payload(dst_buf->b, 1, 0);
  190. list_del(&dst_buf->list);
  191. ctx->dst_queue_cnt--;
  192. dst_buf->b->v4l2_buf.sequence = (ctx->sequence++);
  193. if (s5p_mfc_hw_call(dev->mfc_ops, get_pic_type_top, ctx) ==
  194. s5p_mfc_hw_call(dev->mfc_ops, get_pic_type_bot, ctx))
  195. dst_buf->b->v4l2_buf.field = V4L2_FIELD_NONE;
  196. else
  197. dst_buf->b->v4l2_buf.field = V4L2_FIELD_INTERLACED;
  198. ctx->dec_dst_flag &= ~(1 << dst_buf->b->v4l2_buf.index);
  199. vb2_buffer_done(dst_buf->b, VB2_BUF_STATE_DONE);
  200. }
  201. }
  202. static void s5p_mfc_handle_frame_copy_time(struct s5p_mfc_ctx *ctx)
  203. {
  204. struct s5p_mfc_dev *dev = ctx->dev;
  205. struct s5p_mfc_buf *dst_buf, *src_buf;
  206. size_t dec_y_addr;
  207. unsigned int frame_type;
  208. dec_y_addr = s5p_mfc_hw_call(dev->mfc_ops, get_dec_y_adr, dev);
  209. frame_type = s5p_mfc_hw_call(dev->mfc_ops, get_dec_frame_type, dev);
  210. /* Copy timestamp / timecode from decoded src to dst and set
  211. appropraite flags */
  212. src_buf = list_entry(ctx->src_queue.next, struct s5p_mfc_buf, list);
  213. list_for_each_entry(dst_buf, &ctx->dst_queue, list) {
  214. if (vb2_dma_contig_plane_dma_addr(dst_buf->b, 0) == dec_y_addr) {
  215. dst_buf->b->v4l2_buf.timecode =
  216. src_buf->b->v4l2_buf.timecode;
  217. dst_buf->b->v4l2_buf.timestamp =
  218. src_buf->b->v4l2_buf.timestamp;
  219. switch (frame_type) {
  220. case S5P_FIMV_DECODE_FRAME_I_FRAME:
  221. dst_buf->b->v4l2_buf.flags |=
  222. V4L2_BUF_FLAG_KEYFRAME;
  223. break;
  224. case S5P_FIMV_DECODE_FRAME_P_FRAME:
  225. dst_buf->b->v4l2_buf.flags |=
  226. V4L2_BUF_FLAG_PFRAME;
  227. break;
  228. case S5P_FIMV_DECODE_FRAME_B_FRAME:
  229. dst_buf->b->v4l2_buf.flags |=
  230. V4L2_BUF_FLAG_BFRAME;
  231. break;
  232. }
  233. break;
  234. }
  235. }
  236. }
  237. static void s5p_mfc_handle_frame_new(struct s5p_mfc_ctx *ctx, unsigned int err)
  238. {
  239. struct s5p_mfc_dev *dev = ctx->dev;
  240. struct s5p_mfc_buf *dst_buf;
  241. size_t dspl_y_addr;
  242. unsigned int frame_type;
  243. dspl_y_addr = s5p_mfc_hw_call(dev->mfc_ops, get_dspl_y_adr, dev);
  244. frame_type = s5p_mfc_hw_call(dev->mfc_ops, get_disp_frame_type, ctx);
  245. /* If frame is same as previous then skip and do not dequeue */
  246. if (frame_type == S5P_FIMV_DECODE_FRAME_SKIPPED) {
  247. if (!ctx->after_packed_pb)
  248. ctx->sequence++;
  249. ctx->after_packed_pb = 0;
  250. return;
  251. }
  252. ctx->sequence++;
  253. /* The MFC returns address of the buffer, now we have to
  254. * check which videobuf does it correspond to */
  255. list_for_each_entry(dst_buf, &ctx->dst_queue, list) {
  256. /* Check if this is the buffer we're looking for */
  257. if (vb2_dma_contig_plane_dma_addr(dst_buf->b, 0) == dspl_y_addr) {
  258. list_del(&dst_buf->list);
  259. ctx->dst_queue_cnt--;
  260. dst_buf->b->v4l2_buf.sequence = ctx->sequence;
  261. if (s5p_mfc_hw_call(dev->mfc_ops,
  262. get_pic_type_top, ctx) ==
  263. s5p_mfc_hw_call(dev->mfc_ops,
  264. get_pic_type_bot, ctx))
  265. dst_buf->b->v4l2_buf.field = V4L2_FIELD_NONE;
  266. else
  267. dst_buf->b->v4l2_buf.field =
  268. V4L2_FIELD_INTERLACED;
  269. vb2_set_plane_payload(dst_buf->b, 0, ctx->luma_size);
  270. vb2_set_plane_payload(dst_buf->b, 1, ctx->chroma_size);
  271. clear_bit(dst_buf->b->v4l2_buf.index,
  272. &ctx->dec_dst_flag);
  273. vb2_buffer_done(dst_buf->b,
  274. err ? VB2_BUF_STATE_ERROR : VB2_BUF_STATE_DONE);
  275. break;
  276. }
  277. }
  278. }
  279. /* Handle frame decoding interrupt */
  280. static void s5p_mfc_handle_frame(struct s5p_mfc_ctx *ctx,
  281. unsigned int reason, unsigned int err)
  282. {
  283. struct s5p_mfc_dev *dev = ctx->dev;
  284. unsigned int dst_frame_status;
  285. struct s5p_mfc_buf *src_buf;
  286. unsigned long flags;
  287. unsigned int res_change;
  288. dst_frame_status = s5p_mfc_hw_call(dev->mfc_ops, get_dspl_status, dev)
  289. & S5P_FIMV_DEC_STATUS_DECODING_STATUS_MASK;
  290. res_change = (s5p_mfc_hw_call(dev->mfc_ops, get_dspl_status, dev)
  291. & S5P_FIMV_DEC_STATUS_RESOLUTION_MASK)
  292. >> S5P_FIMV_DEC_STATUS_RESOLUTION_SHIFT;
  293. mfc_debug(2, "Frame Status: %x\n", dst_frame_status);
  294. if (ctx->state == MFCINST_RES_CHANGE_INIT)
  295. ctx->state = MFCINST_RES_CHANGE_FLUSH;
  296. if (res_change == S5P_FIMV_RES_INCREASE ||
  297. res_change == S5P_FIMV_RES_DECREASE) {
  298. ctx->state = MFCINST_RES_CHANGE_INIT;
  299. s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
  300. wake_up_ctx(ctx, reason, err);
  301. if (test_and_clear_bit(0, &dev->hw_lock) == 0)
  302. BUG();
  303. s5p_mfc_clock_off();
  304. s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
  305. return;
  306. }
  307. if (ctx->dpb_flush_flag)
  308. ctx->dpb_flush_flag = 0;
  309. spin_lock_irqsave(&dev->irqlock, flags);
  310. /* All frames remaining in the buffer have been extracted */
  311. if (dst_frame_status == S5P_FIMV_DEC_STATUS_DECODING_EMPTY) {
  312. if (ctx->state == MFCINST_RES_CHANGE_FLUSH) {
  313. s5p_mfc_handle_frame_all_extracted(ctx);
  314. ctx->state = MFCINST_RES_CHANGE_END;
  315. goto leave_handle_frame;
  316. } else {
  317. s5p_mfc_handle_frame_all_extracted(ctx);
  318. }
  319. }
  320. if (dst_frame_status == S5P_FIMV_DEC_STATUS_DECODING_DISPLAY ||
  321. dst_frame_status == S5P_FIMV_DEC_STATUS_DECODING_ONLY)
  322. s5p_mfc_handle_frame_copy_time(ctx);
  323. /* A frame has been decoded and is in the buffer */
  324. if (dst_frame_status == S5P_FIMV_DEC_STATUS_DISPLAY_ONLY ||
  325. dst_frame_status == S5P_FIMV_DEC_STATUS_DECODING_DISPLAY) {
  326. s5p_mfc_handle_frame_new(ctx, err);
  327. } else {
  328. mfc_debug(2, "No frame decode\n");
  329. }
  330. /* Mark source buffer as complete */
  331. if (dst_frame_status != S5P_FIMV_DEC_STATUS_DISPLAY_ONLY
  332. && !list_empty(&ctx->src_queue)) {
  333. src_buf = list_entry(ctx->src_queue.next, struct s5p_mfc_buf,
  334. list);
  335. ctx->consumed_stream += s5p_mfc_hw_call(dev->mfc_ops,
  336. get_consumed_stream, dev);
  337. if (ctx->codec_mode != S5P_MFC_CODEC_H264_DEC &&
  338. ctx->consumed_stream + STUFF_BYTE <
  339. src_buf->b->v4l2_planes[0].bytesused) {
  340. /* Run MFC again on the same buffer */
  341. mfc_debug(2, "Running again the same buffer\n");
  342. ctx->after_packed_pb = 1;
  343. } else {
  344. mfc_debug(2, "MFC needs next buffer\n");
  345. ctx->consumed_stream = 0;
  346. if (src_buf->flags & MFC_BUF_FLAG_EOS)
  347. ctx->state = MFCINST_FINISHING;
  348. list_del(&src_buf->list);
  349. ctx->src_queue_cnt--;
  350. if (s5p_mfc_hw_call(dev->mfc_ops, err_dec, err) > 0)
  351. vb2_buffer_done(src_buf->b, VB2_BUF_STATE_ERROR);
  352. else
  353. vb2_buffer_done(src_buf->b, VB2_BUF_STATE_DONE);
  354. }
  355. }
  356. leave_handle_frame:
  357. spin_unlock_irqrestore(&dev->irqlock, flags);
  358. if ((ctx->src_queue_cnt == 0 && ctx->state != MFCINST_FINISHING)
  359. || ctx->dst_queue_cnt < ctx->pb_count)
  360. clear_work_bit(ctx);
  361. s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
  362. wake_up_ctx(ctx, reason, err);
  363. if (test_and_clear_bit(0, &dev->hw_lock) == 0)
  364. BUG();
  365. s5p_mfc_clock_off();
  366. s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
  367. }
  368. /* Error handling for interrupt */
  369. static void s5p_mfc_handle_error(struct s5p_mfc_dev *dev,
  370. struct s5p_mfc_ctx *ctx, unsigned int reason, unsigned int err)
  371. {
  372. unsigned long flags;
  373. mfc_err("Interrupt Error: %08x\n", err);
  374. if (ctx != NULL) {
  375. /* Error recovery is dependent on the state of context */
  376. switch (ctx->state) {
  377. case MFCINST_RES_CHANGE_INIT:
  378. case MFCINST_RES_CHANGE_FLUSH:
  379. case MFCINST_RES_CHANGE_END:
  380. case MFCINST_FINISHING:
  381. case MFCINST_FINISHED:
  382. case MFCINST_RUNNING:
  383. /* It is higly probable that an error occured
  384. * while decoding a frame */
  385. clear_work_bit(ctx);
  386. ctx->state = MFCINST_ERROR;
  387. /* Mark all dst buffers as having an error */
  388. spin_lock_irqsave(&dev->irqlock, flags);
  389. s5p_mfc_hw_call(dev->mfc_ops, cleanup_queue,
  390. &ctx->dst_queue, &ctx->vq_dst);
  391. /* Mark all src buffers as having an error */
  392. s5p_mfc_hw_call(dev->mfc_ops, cleanup_queue,
  393. &ctx->src_queue, &ctx->vq_src);
  394. spin_unlock_irqrestore(&dev->irqlock, flags);
  395. wake_up_ctx(ctx, reason, err);
  396. break;
  397. default:
  398. clear_work_bit(ctx);
  399. ctx->state = MFCINST_ERROR;
  400. wake_up_ctx(ctx, reason, err);
  401. break;
  402. }
  403. }
  404. if (test_and_clear_bit(0, &dev->hw_lock) == 0)
  405. BUG();
  406. s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
  407. s5p_mfc_clock_off();
  408. wake_up_dev(dev, reason, err);
  409. return;
  410. }
  411. /* Header parsing interrupt handling */
  412. static void s5p_mfc_handle_seq_done(struct s5p_mfc_ctx *ctx,
  413. unsigned int reason, unsigned int err)
  414. {
  415. struct s5p_mfc_dev *dev;
  416. if (ctx == NULL)
  417. return;
  418. dev = ctx->dev;
  419. if (ctx->c_ops->post_seq_start) {
  420. if (ctx->c_ops->post_seq_start(ctx))
  421. mfc_err("post_seq_start() failed\n");
  422. } else {
  423. ctx->img_width = s5p_mfc_hw_call(dev->mfc_ops, get_img_width,
  424. dev);
  425. ctx->img_height = s5p_mfc_hw_call(dev->mfc_ops, get_img_height,
  426. dev);
  427. s5p_mfc_hw_call(dev->mfc_ops, dec_calc_dpb_size, ctx);
  428. ctx->pb_count = s5p_mfc_hw_call(dev->mfc_ops, get_dpb_count,
  429. dev);
  430. ctx->mv_count = s5p_mfc_hw_call(dev->mfc_ops, get_mv_count,
  431. dev);
  432. if (ctx->img_width == 0 || ctx->img_height == 0)
  433. ctx->state = MFCINST_ERROR;
  434. else
  435. ctx->state = MFCINST_HEAD_PARSED;
  436. if ((ctx->codec_mode == S5P_MFC_CODEC_H264_DEC ||
  437. ctx->codec_mode == S5P_MFC_CODEC_H264_MVC_DEC) &&
  438. !list_empty(&ctx->src_queue)) {
  439. struct s5p_mfc_buf *src_buf;
  440. src_buf = list_entry(ctx->src_queue.next,
  441. struct s5p_mfc_buf, list);
  442. if (s5p_mfc_hw_call(dev->mfc_ops, get_consumed_stream,
  443. dev) <
  444. src_buf->b->v4l2_planes[0].bytesused)
  445. ctx->head_processed = 0;
  446. else
  447. ctx->head_processed = 1;
  448. } else {
  449. ctx->head_processed = 1;
  450. }
  451. }
  452. s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
  453. clear_work_bit(ctx);
  454. if (test_and_clear_bit(0, &dev->hw_lock) == 0)
  455. BUG();
  456. s5p_mfc_clock_off();
  457. s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
  458. wake_up_ctx(ctx, reason, err);
  459. }
  460. /* Header parsing interrupt handling */
  461. static void s5p_mfc_handle_init_buffers(struct s5p_mfc_ctx *ctx,
  462. unsigned int reason, unsigned int err)
  463. {
  464. struct s5p_mfc_buf *src_buf;
  465. struct s5p_mfc_dev *dev;
  466. unsigned long flags;
  467. if (ctx == NULL)
  468. return;
  469. dev = ctx->dev;
  470. s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
  471. ctx->int_type = reason;
  472. ctx->int_err = err;
  473. ctx->int_cond = 1;
  474. clear_work_bit(ctx);
  475. if (err == 0) {
  476. ctx->state = MFCINST_RUNNING;
  477. if (!ctx->dpb_flush_flag && ctx->head_processed) {
  478. spin_lock_irqsave(&dev->irqlock, flags);
  479. if (!list_empty(&ctx->src_queue)) {
  480. src_buf = list_entry(ctx->src_queue.next,
  481. struct s5p_mfc_buf, list);
  482. list_del(&src_buf->list);
  483. ctx->src_queue_cnt--;
  484. vb2_buffer_done(src_buf->b,
  485. VB2_BUF_STATE_DONE);
  486. }
  487. spin_unlock_irqrestore(&dev->irqlock, flags);
  488. } else {
  489. ctx->dpb_flush_flag = 0;
  490. }
  491. if (test_and_clear_bit(0, &dev->hw_lock) == 0)
  492. BUG();
  493. s5p_mfc_clock_off();
  494. wake_up(&ctx->queue);
  495. s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
  496. } else {
  497. if (test_and_clear_bit(0, &dev->hw_lock) == 0)
  498. BUG();
  499. s5p_mfc_clock_off();
  500. wake_up(&ctx->queue);
  501. }
  502. }
  503. static void s5p_mfc_handle_stream_complete(struct s5p_mfc_ctx *ctx,
  504. unsigned int reason, unsigned int err)
  505. {
  506. struct s5p_mfc_dev *dev = ctx->dev;
  507. struct s5p_mfc_buf *mb_entry;
  508. mfc_debug(2, "Stream completed\n");
  509. s5p_mfc_clear_int_flags(dev);
  510. ctx->int_type = reason;
  511. ctx->int_err = err;
  512. ctx->state = MFCINST_FINISHED;
  513. spin_lock(&dev->irqlock);
  514. if (!list_empty(&ctx->dst_queue)) {
  515. mb_entry = list_entry(ctx->dst_queue.next, struct s5p_mfc_buf,
  516. list);
  517. list_del(&mb_entry->list);
  518. ctx->dst_queue_cnt--;
  519. vb2_set_plane_payload(mb_entry->b, 0, 0);
  520. vb2_buffer_done(mb_entry->b, VB2_BUF_STATE_DONE);
  521. }
  522. spin_unlock(&dev->irqlock);
  523. clear_work_bit(ctx);
  524. WARN_ON(test_and_clear_bit(0, &dev->hw_lock) == 0);
  525. s5p_mfc_clock_off();
  526. wake_up(&ctx->queue);
  527. s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
  528. }
  529. /* Interrupt processing */
  530. static irqreturn_t s5p_mfc_irq(int irq, void *priv)
  531. {
  532. struct s5p_mfc_dev *dev = priv;
  533. struct s5p_mfc_ctx *ctx;
  534. unsigned int reason;
  535. unsigned int err;
  536. mfc_debug_enter();
  537. /* Reset the timeout watchdog */
  538. atomic_set(&dev->watchdog_cnt, 0);
  539. ctx = dev->ctx[dev->curr_ctx];
  540. /* Get the reason of interrupt and the error code */
  541. reason = s5p_mfc_hw_call(dev->mfc_ops, get_int_reason, dev);
  542. err = s5p_mfc_hw_call(dev->mfc_ops, get_int_err, dev);
  543. mfc_debug(1, "Int reason: %d (err: %08x)\n", reason, err);
  544. switch (reason) {
  545. case S5P_MFC_R2H_CMD_ERR_RET:
  546. /* An error has occured */
  547. if (ctx->state == MFCINST_RUNNING &&
  548. s5p_mfc_hw_call(dev->mfc_ops, err_dec, err) >=
  549. dev->warn_start)
  550. s5p_mfc_handle_frame(ctx, reason, err);
  551. else
  552. s5p_mfc_handle_error(dev, ctx, reason, err);
  553. clear_bit(0, &dev->enter_suspend);
  554. break;
  555. case S5P_MFC_R2H_CMD_SLICE_DONE_RET:
  556. case S5P_MFC_R2H_CMD_FIELD_DONE_RET:
  557. case S5P_MFC_R2H_CMD_FRAME_DONE_RET:
  558. if (ctx->c_ops->post_frame_start) {
  559. if (ctx->c_ops->post_frame_start(ctx))
  560. mfc_err("post_frame_start() failed\n");
  561. s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
  562. wake_up_ctx(ctx, reason, err);
  563. if (test_and_clear_bit(0, &dev->hw_lock) == 0)
  564. BUG();
  565. s5p_mfc_clock_off();
  566. s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
  567. } else {
  568. s5p_mfc_handle_frame(ctx, reason, err);
  569. }
  570. break;
  571. case S5P_MFC_R2H_CMD_SEQ_DONE_RET:
  572. s5p_mfc_handle_seq_done(ctx, reason, err);
  573. break;
  574. case S5P_MFC_R2H_CMD_OPEN_INSTANCE_RET:
  575. ctx->inst_no = s5p_mfc_hw_call(dev->mfc_ops, get_inst_no, dev);
  576. ctx->state = MFCINST_GOT_INST;
  577. clear_work_bit(ctx);
  578. wake_up(&ctx->queue);
  579. goto irq_cleanup_hw;
  580. case S5P_MFC_R2H_CMD_CLOSE_INSTANCE_RET:
  581. clear_work_bit(ctx);
  582. ctx->state = MFCINST_FREE;
  583. wake_up(&ctx->queue);
  584. goto irq_cleanup_hw;
  585. case S5P_MFC_R2H_CMD_SYS_INIT_RET:
  586. case S5P_MFC_R2H_CMD_FW_STATUS_RET:
  587. case S5P_MFC_R2H_CMD_SLEEP_RET:
  588. case S5P_MFC_R2H_CMD_WAKEUP_RET:
  589. if (ctx)
  590. clear_work_bit(ctx);
  591. s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
  592. wake_up_dev(dev, reason, err);
  593. clear_bit(0, &dev->hw_lock);
  594. clear_bit(0, &dev->enter_suspend);
  595. break;
  596. case S5P_MFC_R2H_CMD_INIT_BUFFERS_RET:
  597. s5p_mfc_handle_init_buffers(ctx, reason, err);
  598. break;
  599. case S5P_MFC_R2H_CMD_COMPLETE_SEQ_RET:
  600. s5p_mfc_handle_stream_complete(ctx, reason, err);
  601. break;
  602. case S5P_MFC_R2H_CMD_DPB_FLUSH_RET:
  603. clear_work_bit(ctx);
  604. ctx->state = MFCINST_RUNNING;
  605. wake_up(&ctx->queue);
  606. goto irq_cleanup_hw;
  607. default:
  608. mfc_debug(2, "Unknown int reason\n");
  609. s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
  610. }
  611. mfc_debug_leave();
  612. return IRQ_HANDLED;
  613. irq_cleanup_hw:
  614. s5p_mfc_hw_call(dev->mfc_ops, clear_int_flags, dev);
  615. ctx->int_type = reason;
  616. ctx->int_err = err;
  617. ctx->int_cond = 1;
  618. if (test_and_clear_bit(0, &dev->hw_lock) == 0)
  619. mfc_err("Failed to unlock hw\n");
  620. s5p_mfc_clock_off();
  621. s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
  622. mfc_debug(2, "Exit via irq_cleanup_hw\n");
  623. return IRQ_HANDLED;
  624. }
  625. /* Open an MFC node */
  626. static int s5p_mfc_open(struct file *file)
  627. {
  628. struct s5p_mfc_dev *dev = video_drvdata(file);
  629. struct s5p_mfc_ctx *ctx = NULL;
  630. struct vb2_queue *q;
  631. int ret = 0;
  632. mfc_debug_enter();
  633. if (mutex_lock_interruptible(&dev->mfc_mutex))
  634. return -ERESTARTSYS;
  635. dev->num_inst++; /* It is guarded by mfc_mutex in vfd */
  636. /* Allocate memory for context */
  637. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  638. if (!ctx) {
  639. mfc_err("Not enough memory\n");
  640. ret = -ENOMEM;
  641. goto err_alloc;
  642. }
  643. v4l2_fh_init(&ctx->fh, video_devdata(file));
  644. file->private_data = &ctx->fh;
  645. v4l2_fh_add(&ctx->fh);
  646. ctx->dev = dev;
  647. INIT_LIST_HEAD(&ctx->src_queue);
  648. INIT_LIST_HEAD(&ctx->dst_queue);
  649. ctx->src_queue_cnt = 0;
  650. ctx->dst_queue_cnt = 0;
  651. /* Get context number */
  652. ctx->num = 0;
  653. while (dev->ctx[ctx->num]) {
  654. ctx->num++;
  655. if (ctx->num >= MFC_NUM_CONTEXTS) {
  656. mfc_err("Too many open contexts\n");
  657. ret = -EBUSY;
  658. goto err_no_ctx;
  659. }
  660. }
  661. /* Mark context as idle */
  662. clear_work_bit_irqsave(ctx);
  663. dev->ctx[ctx->num] = ctx;
  664. if (s5p_mfc_get_node_type(file) == MFCNODE_DECODER) {
  665. ctx->type = MFCINST_DECODER;
  666. ctx->c_ops = get_dec_codec_ops();
  667. s5p_mfc_dec_init(ctx);
  668. /* Setup ctrl handler */
  669. ret = s5p_mfc_dec_ctrls_setup(ctx);
  670. if (ret) {
  671. mfc_err("Failed to setup mfc controls\n");
  672. goto err_ctrls_setup;
  673. }
  674. } else if (s5p_mfc_get_node_type(file) == MFCNODE_ENCODER) {
  675. ctx->type = MFCINST_ENCODER;
  676. ctx->c_ops = get_enc_codec_ops();
  677. /* only for encoder */
  678. INIT_LIST_HEAD(&ctx->ref_queue);
  679. ctx->ref_queue_cnt = 0;
  680. s5p_mfc_enc_init(ctx);
  681. /* Setup ctrl handler */
  682. ret = s5p_mfc_enc_ctrls_setup(ctx);
  683. if (ret) {
  684. mfc_err("Failed to setup mfc controls\n");
  685. goto err_ctrls_setup;
  686. }
  687. } else {
  688. ret = -ENOENT;
  689. goto err_bad_node;
  690. }
  691. ctx->fh.ctrl_handler = &ctx->ctrl_handler;
  692. ctx->inst_no = -1;
  693. /* Load firmware if this is the first instance */
  694. if (dev->num_inst == 1) {
  695. dev->watchdog_timer.expires = jiffies +
  696. msecs_to_jiffies(MFC_WATCHDOG_INTERVAL);
  697. add_timer(&dev->watchdog_timer);
  698. ret = s5p_mfc_power_on();
  699. if (ret < 0) {
  700. mfc_err("power on failed\n");
  701. goto err_pwr_enable;
  702. }
  703. s5p_mfc_clock_on();
  704. ret = s5p_mfc_load_firmware(dev);
  705. if (ret) {
  706. s5p_mfc_clock_off();
  707. goto err_load_fw;
  708. }
  709. /* Init the FW */
  710. ret = s5p_mfc_init_hw(dev);
  711. s5p_mfc_clock_off();
  712. if (ret)
  713. goto err_init_hw;
  714. }
  715. /* Init videobuf2 queue for CAPTURE */
  716. q = &ctx->vq_dst;
  717. q->type = V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE;
  718. q->drv_priv = &ctx->fh;
  719. if (s5p_mfc_get_node_type(file) == MFCNODE_DECODER) {
  720. q->io_modes = VB2_MMAP;
  721. q->ops = get_dec_queue_ops();
  722. } else if (s5p_mfc_get_node_type(file) == MFCNODE_ENCODER) {
  723. q->io_modes = VB2_MMAP | VB2_USERPTR;
  724. q->ops = get_enc_queue_ops();
  725. } else {
  726. ret = -ENOENT;
  727. goto err_queue_init;
  728. }
  729. q->mem_ops = (struct vb2_mem_ops *)&vb2_dma_contig_memops;
  730. q->timestamp_type = V4L2_BUF_FLAG_TIMESTAMP_COPY;
  731. ret = vb2_queue_init(q);
  732. if (ret) {
  733. mfc_err("Failed to initialize videobuf2 queue(capture)\n");
  734. goto err_queue_init;
  735. }
  736. /* Init videobuf2 queue for OUTPUT */
  737. q = &ctx->vq_src;
  738. q->type = V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE;
  739. q->io_modes = VB2_MMAP;
  740. q->drv_priv = &ctx->fh;
  741. if (s5p_mfc_get_node_type(file) == MFCNODE_DECODER) {
  742. q->io_modes = VB2_MMAP;
  743. q->ops = get_dec_queue_ops();
  744. } else if (s5p_mfc_get_node_type(file) == MFCNODE_ENCODER) {
  745. q->io_modes = VB2_MMAP | VB2_USERPTR;
  746. q->ops = get_enc_queue_ops();
  747. } else {
  748. ret = -ENOENT;
  749. goto err_queue_init;
  750. }
  751. q->mem_ops = (struct vb2_mem_ops *)&vb2_dma_contig_memops;
  752. q->timestamp_type = V4L2_BUF_FLAG_TIMESTAMP_COPY;
  753. ret = vb2_queue_init(q);
  754. if (ret) {
  755. mfc_err("Failed to initialize videobuf2 queue(output)\n");
  756. goto err_queue_init;
  757. }
  758. init_waitqueue_head(&ctx->queue);
  759. mutex_unlock(&dev->mfc_mutex);
  760. mfc_debug_leave();
  761. return ret;
  762. /* Deinit when failure occured */
  763. err_queue_init:
  764. if (dev->num_inst == 1)
  765. s5p_mfc_deinit_hw(dev);
  766. err_init_hw:
  767. err_load_fw:
  768. err_pwr_enable:
  769. if (dev->num_inst == 1) {
  770. if (s5p_mfc_power_off() < 0)
  771. mfc_err("power off failed\n");
  772. del_timer_sync(&dev->watchdog_timer);
  773. }
  774. err_ctrls_setup:
  775. s5p_mfc_dec_ctrls_delete(ctx);
  776. err_bad_node:
  777. dev->ctx[ctx->num] = NULL;
  778. err_no_ctx:
  779. v4l2_fh_del(&ctx->fh);
  780. v4l2_fh_exit(&ctx->fh);
  781. kfree(ctx);
  782. err_alloc:
  783. dev->num_inst--;
  784. mutex_unlock(&dev->mfc_mutex);
  785. mfc_debug_leave();
  786. return ret;
  787. }
  788. /* Release MFC context */
  789. static int s5p_mfc_release(struct file *file)
  790. {
  791. struct s5p_mfc_ctx *ctx = fh_to_ctx(file->private_data);
  792. struct s5p_mfc_dev *dev = ctx->dev;
  793. mfc_debug_enter();
  794. mutex_lock(&dev->mfc_mutex);
  795. s5p_mfc_clock_on();
  796. vb2_queue_release(&ctx->vq_src);
  797. vb2_queue_release(&ctx->vq_dst);
  798. /* Mark context as idle */
  799. clear_work_bit_irqsave(ctx);
  800. /* If instance was initialised then
  801. * return instance and free reosurces */
  802. if (ctx->inst_no != MFC_NO_INSTANCE_SET) {
  803. mfc_debug(2, "Has to free instance\n");
  804. ctx->state = MFCINST_RETURN_INST;
  805. set_work_bit_irqsave(ctx);
  806. s5p_mfc_clean_ctx_int_flags(ctx);
  807. s5p_mfc_hw_call(dev->mfc_ops, try_run, dev);
  808. /* Wait until instance is returned or timeout occured */
  809. if (s5p_mfc_wait_for_done_ctx
  810. (ctx, S5P_MFC_R2H_CMD_CLOSE_INSTANCE_RET, 0)) {
  811. s5p_mfc_clock_off();
  812. mfc_err("Err returning instance\n");
  813. }
  814. mfc_debug(2, "After free instance\n");
  815. /* Free resources */
  816. s5p_mfc_hw_call(dev->mfc_ops, release_codec_buffers, ctx);
  817. s5p_mfc_hw_call(dev->mfc_ops, release_instance_buffer, ctx);
  818. if (ctx->type == MFCINST_DECODER)
  819. s5p_mfc_hw_call(dev->mfc_ops, release_dec_desc_buffer,
  820. ctx);
  821. ctx->inst_no = MFC_NO_INSTANCE_SET;
  822. }
  823. /* hardware locking scheme */
  824. if (dev->curr_ctx == ctx->num)
  825. clear_bit(0, &dev->hw_lock);
  826. dev->num_inst--;
  827. if (dev->num_inst == 0) {
  828. mfc_debug(2, "Last instance\n");
  829. s5p_mfc_deinit_hw(dev);
  830. del_timer_sync(&dev->watchdog_timer);
  831. if (s5p_mfc_power_off() < 0)
  832. mfc_err("Power off failed\n");
  833. }
  834. mfc_debug(2, "Shutting down clock\n");
  835. s5p_mfc_clock_off();
  836. dev->ctx[ctx->num] = NULL;
  837. s5p_mfc_dec_ctrls_delete(ctx);
  838. v4l2_fh_del(&ctx->fh);
  839. v4l2_fh_exit(&ctx->fh);
  840. kfree(ctx);
  841. mfc_debug_leave();
  842. mutex_unlock(&dev->mfc_mutex);
  843. return 0;
  844. }
  845. /* Poll */
  846. static unsigned int s5p_mfc_poll(struct file *file,
  847. struct poll_table_struct *wait)
  848. {
  849. struct s5p_mfc_ctx *ctx = fh_to_ctx(file->private_data);
  850. struct s5p_mfc_dev *dev = ctx->dev;
  851. struct vb2_queue *src_q, *dst_q;
  852. struct vb2_buffer *src_vb = NULL, *dst_vb = NULL;
  853. unsigned int rc = 0;
  854. unsigned long flags;
  855. mutex_lock(&dev->mfc_mutex);
  856. src_q = &ctx->vq_src;
  857. dst_q = &ctx->vq_dst;
  858. /*
  859. * There has to be at least one buffer queued on each queued_list, which
  860. * means either in driver already or waiting for driver to claim it
  861. * and start processing.
  862. */
  863. if ((!src_q->streaming || list_empty(&src_q->queued_list))
  864. && (!dst_q->streaming || list_empty(&dst_q->queued_list))) {
  865. rc = POLLERR;
  866. goto end;
  867. }
  868. mutex_unlock(&dev->mfc_mutex);
  869. poll_wait(file, &ctx->fh.wait, wait);
  870. poll_wait(file, &src_q->done_wq, wait);
  871. poll_wait(file, &dst_q->done_wq, wait);
  872. mutex_lock(&dev->mfc_mutex);
  873. if (v4l2_event_pending(&ctx->fh))
  874. rc |= POLLPRI;
  875. spin_lock_irqsave(&src_q->done_lock, flags);
  876. if (!list_empty(&src_q->done_list))
  877. src_vb = list_first_entry(&src_q->done_list, struct vb2_buffer,
  878. done_entry);
  879. if (src_vb && (src_vb->state == VB2_BUF_STATE_DONE
  880. || src_vb->state == VB2_BUF_STATE_ERROR))
  881. rc |= POLLOUT | POLLWRNORM;
  882. spin_unlock_irqrestore(&src_q->done_lock, flags);
  883. spin_lock_irqsave(&dst_q->done_lock, flags);
  884. if (!list_empty(&dst_q->done_list))
  885. dst_vb = list_first_entry(&dst_q->done_list, struct vb2_buffer,
  886. done_entry);
  887. if (dst_vb && (dst_vb->state == VB2_BUF_STATE_DONE
  888. || dst_vb->state == VB2_BUF_STATE_ERROR))
  889. rc |= POLLIN | POLLRDNORM;
  890. spin_unlock_irqrestore(&dst_q->done_lock, flags);
  891. end:
  892. mutex_unlock(&dev->mfc_mutex);
  893. return rc;
  894. }
  895. /* Mmap */
  896. static int s5p_mfc_mmap(struct file *file, struct vm_area_struct *vma)
  897. {
  898. struct s5p_mfc_ctx *ctx = fh_to_ctx(file->private_data);
  899. struct s5p_mfc_dev *dev = ctx->dev;
  900. unsigned long offset = vma->vm_pgoff << PAGE_SHIFT;
  901. int ret;
  902. if (mutex_lock_interruptible(&dev->mfc_mutex))
  903. return -ERESTARTSYS;
  904. if (offset < DST_QUEUE_OFF_BASE) {
  905. mfc_debug(2, "mmaping source\n");
  906. ret = vb2_mmap(&ctx->vq_src, vma);
  907. } else { /* capture */
  908. mfc_debug(2, "mmaping destination\n");
  909. vma->vm_pgoff -= (DST_QUEUE_OFF_BASE >> PAGE_SHIFT);
  910. ret = vb2_mmap(&ctx->vq_dst, vma);
  911. }
  912. mutex_unlock(&dev->mfc_mutex);
  913. return ret;
  914. }
  915. /* v4l2 ops */
  916. static const struct v4l2_file_operations s5p_mfc_fops = {
  917. .owner = THIS_MODULE,
  918. .open = s5p_mfc_open,
  919. .release = s5p_mfc_release,
  920. .poll = s5p_mfc_poll,
  921. .unlocked_ioctl = video_ioctl2,
  922. .mmap = s5p_mfc_mmap,
  923. };
  924. static int match_child(struct device *dev, void *data)
  925. {
  926. if (!dev_name(dev))
  927. return 0;
  928. return !strcmp(dev_name(dev), (char *)data);
  929. }
  930. static void *mfc_get_drv_data(struct platform_device *pdev);
  931. static int s5p_mfc_alloc_memdevs(struct s5p_mfc_dev *dev)
  932. {
  933. unsigned int mem_info[2] = { };
  934. dev->mem_dev_l = devm_kzalloc(&dev->plat_dev->dev,
  935. sizeof(struct device), GFP_KERNEL);
  936. if (!dev->mem_dev_l) {
  937. mfc_err("Not enough memory\n");
  938. return -ENOMEM;
  939. }
  940. device_initialize(dev->mem_dev_l);
  941. of_property_read_u32_array(dev->plat_dev->dev.of_node,
  942. "samsung,mfc-l", mem_info, 2);
  943. if (dma_declare_coherent_memory(dev->mem_dev_l, mem_info[0],
  944. mem_info[0], mem_info[1],
  945. DMA_MEMORY_MAP | DMA_MEMORY_EXCLUSIVE) == 0) {
  946. mfc_err("Failed to declare coherent memory for\n"
  947. "MFC device\n");
  948. return -ENOMEM;
  949. }
  950. dev->mem_dev_r = devm_kzalloc(&dev->plat_dev->dev,
  951. sizeof(struct device), GFP_KERNEL);
  952. if (!dev->mem_dev_r) {
  953. mfc_err("Not enough memory\n");
  954. return -ENOMEM;
  955. }
  956. device_initialize(dev->mem_dev_r);
  957. of_property_read_u32_array(dev->plat_dev->dev.of_node,
  958. "samsung,mfc-r", mem_info, 2);
  959. if (dma_declare_coherent_memory(dev->mem_dev_r, mem_info[0],
  960. mem_info[0], mem_info[1],
  961. DMA_MEMORY_MAP | DMA_MEMORY_EXCLUSIVE) == 0) {
  962. pr_err("Failed to declare coherent memory for\n"
  963. "MFC device\n");
  964. return -ENOMEM;
  965. }
  966. return 0;
  967. }
  968. /* MFC probe function */
  969. static int s5p_mfc_probe(struct platform_device *pdev)
  970. {
  971. struct s5p_mfc_dev *dev;
  972. struct video_device *vfd;
  973. struct resource *res;
  974. int ret;
  975. pr_debug("%s++\n", __func__);
  976. dev = devm_kzalloc(&pdev->dev, sizeof(*dev), GFP_KERNEL);
  977. if (!dev) {
  978. dev_err(&pdev->dev, "Not enough memory for MFC device\n");
  979. return -ENOMEM;
  980. }
  981. spin_lock_init(&dev->irqlock);
  982. spin_lock_init(&dev->condlock);
  983. dev->plat_dev = pdev;
  984. if (!dev->plat_dev) {
  985. dev_err(&pdev->dev, "No platform data specified\n");
  986. return -ENODEV;
  987. }
  988. dev->variant = mfc_get_drv_data(pdev);
  989. ret = s5p_mfc_init_pm(dev);
  990. if (ret < 0) {
  991. dev_err(&pdev->dev, "failed to get mfc clock source\n");
  992. return ret;
  993. }
  994. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  995. dev->regs_base = devm_ioremap_resource(&pdev->dev, res);
  996. if (IS_ERR(dev->regs_base))
  997. return PTR_ERR(dev->regs_base);
  998. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  999. if (res == NULL) {
  1000. dev_err(&pdev->dev, "failed to get irq resource\n");
  1001. ret = -ENOENT;
  1002. goto err_res;
  1003. }
  1004. dev->irq = res->start;
  1005. ret = devm_request_irq(&pdev->dev, dev->irq, s5p_mfc_irq,
  1006. IRQF_DISABLED, pdev->name, dev);
  1007. if (ret) {
  1008. dev_err(&pdev->dev, "Failed to install irq (%d)\n", ret);
  1009. goto err_res;
  1010. }
  1011. if (pdev->dev.of_node) {
  1012. ret = s5p_mfc_alloc_memdevs(dev);
  1013. if (ret < 0)
  1014. goto err_res;
  1015. } else {
  1016. dev->mem_dev_l = device_find_child(&dev->plat_dev->dev,
  1017. "s5p-mfc-l", match_child);
  1018. if (!dev->mem_dev_l) {
  1019. mfc_err("Mem child (L) device get failed\n");
  1020. ret = -ENODEV;
  1021. goto err_res;
  1022. }
  1023. dev->mem_dev_r = device_find_child(&dev->plat_dev->dev,
  1024. "s5p-mfc-r", match_child);
  1025. if (!dev->mem_dev_r) {
  1026. mfc_err("Mem child (R) device get failed\n");
  1027. ret = -ENODEV;
  1028. goto err_res;
  1029. }
  1030. }
  1031. dev->alloc_ctx[0] = vb2_dma_contig_init_ctx(dev->mem_dev_l);
  1032. if (IS_ERR(dev->alloc_ctx[0])) {
  1033. ret = PTR_ERR(dev->alloc_ctx[0]);
  1034. goto err_res;
  1035. }
  1036. dev->alloc_ctx[1] = vb2_dma_contig_init_ctx(dev->mem_dev_r);
  1037. if (IS_ERR(dev->alloc_ctx[1])) {
  1038. ret = PTR_ERR(dev->alloc_ctx[1]);
  1039. goto err_mem_init_ctx_1;
  1040. }
  1041. mutex_init(&dev->mfc_mutex);
  1042. ret = s5p_mfc_alloc_firmware(dev);
  1043. if (ret)
  1044. goto err_alloc_fw;
  1045. ret = v4l2_device_register(&pdev->dev, &dev->v4l2_dev);
  1046. if (ret)
  1047. goto err_v4l2_dev_reg;
  1048. init_waitqueue_head(&dev->queue);
  1049. /* decoder */
  1050. vfd = video_device_alloc();
  1051. if (!vfd) {
  1052. v4l2_err(&dev->v4l2_dev, "Failed to allocate video device\n");
  1053. ret = -ENOMEM;
  1054. goto err_dec_alloc;
  1055. }
  1056. vfd->fops = &s5p_mfc_fops,
  1057. vfd->ioctl_ops = get_dec_v4l2_ioctl_ops();
  1058. vfd->release = video_device_release,
  1059. vfd->lock = &dev->mfc_mutex;
  1060. vfd->v4l2_dev = &dev->v4l2_dev;
  1061. vfd->vfl_dir = VFL_DIR_M2M;
  1062. snprintf(vfd->name, sizeof(vfd->name), "%s", S5P_MFC_DEC_NAME);
  1063. dev->vfd_dec = vfd;
  1064. ret = video_register_device(vfd, VFL_TYPE_GRABBER, 0);
  1065. if (ret) {
  1066. v4l2_err(&dev->v4l2_dev, "Failed to register video device\n");
  1067. video_device_release(vfd);
  1068. goto err_dec_reg;
  1069. }
  1070. v4l2_info(&dev->v4l2_dev,
  1071. "decoder registered as /dev/video%d\n", vfd->num);
  1072. video_set_drvdata(vfd, dev);
  1073. /* encoder */
  1074. vfd = video_device_alloc();
  1075. if (!vfd) {
  1076. v4l2_err(&dev->v4l2_dev, "Failed to allocate video device\n");
  1077. ret = -ENOMEM;
  1078. goto err_enc_alloc;
  1079. }
  1080. vfd->fops = &s5p_mfc_fops,
  1081. vfd->ioctl_ops = get_enc_v4l2_ioctl_ops();
  1082. vfd->release = video_device_release,
  1083. vfd->lock = &dev->mfc_mutex;
  1084. vfd->v4l2_dev = &dev->v4l2_dev;
  1085. vfd->vfl_dir = VFL_DIR_M2M;
  1086. snprintf(vfd->name, sizeof(vfd->name), "%s", S5P_MFC_ENC_NAME);
  1087. dev->vfd_enc = vfd;
  1088. ret = video_register_device(vfd, VFL_TYPE_GRABBER, 0);
  1089. if (ret) {
  1090. v4l2_err(&dev->v4l2_dev, "Failed to register video device\n");
  1091. video_device_release(vfd);
  1092. goto err_enc_reg;
  1093. }
  1094. v4l2_info(&dev->v4l2_dev,
  1095. "encoder registered as /dev/video%d\n", vfd->num);
  1096. video_set_drvdata(vfd, dev);
  1097. platform_set_drvdata(pdev, dev);
  1098. dev->hw_lock = 0;
  1099. dev->watchdog_workqueue = create_singlethread_workqueue(S5P_MFC_NAME);
  1100. INIT_WORK(&dev->watchdog_work, s5p_mfc_watchdog_worker);
  1101. atomic_set(&dev->watchdog_cnt, 0);
  1102. init_timer(&dev->watchdog_timer);
  1103. dev->watchdog_timer.data = (unsigned long)dev;
  1104. dev->watchdog_timer.function = s5p_mfc_watchdog;
  1105. /* Initialize HW ops and commands based on MFC version */
  1106. s5p_mfc_init_hw_ops(dev);
  1107. s5p_mfc_init_hw_cmds(dev);
  1108. pr_debug("%s--\n", __func__);
  1109. return 0;
  1110. /* Deinit MFC if probe had failed */
  1111. err_enc_reg:
  1112. video_device_release(dev->vfd_enc);
  1113. err_enc_alloc:
  1114. video_unregister_device(dev->vfd_dec);
  1115. err_dec_reg:
  1116. video_device_release(dev->vfd_dec);
  1117. err_dec_alloc:
  1118. v4l2_device_unregister(&dev->v4l2_dev);
  1119. err_v4l2_dev_reg:
  1120. s5p_mfc_release_firmware(dev);
  1121. err_alloc_fw:
  1122. vb2_dma_contig_cleanup_ctx(dev->alloc_ctx[1]);
  1123. err_mem_init_ctx_1:
  1124. vb2_dma_contig_cleanup_ctx(dev->alloc_ctx[0]);
  1125. err_res:
  1126. s5p_mfc_final_pm(dev);
  1127. pr_debug("%s-- with error\n", __func__);
  1128. return ret;
  1129. }
  1130. /* Remove the driver */
  1131. static int s5p_mfc_remove(struct platform_device *pdev)
  1132. {
  1133. struct s5p_mfc_dev *dev = platform_get_drvdata(pdev);
  1134. v4l2_info(&dev->v4l2_dev, "Removing %s\n", pdev->name);
  1135. del_timer_sync(&dev->watchdog_timer);
  1136. flush_workqueue(dev->watchdog_workqueue);
  1137. destroy_workqueue(dev->watchdog_workqueue);
  1138. video_unregister_device(dev->vfd_enc);
  1139. video_unregister_device(dev->vfd_dec);
  1140. v4l2_device_unregister(&dev->v4l2_dev);
  1141. s5p_mfc_release_firmware(dev);
  1142. vb2_dma_contig_cleanup_ctx(dev->alloc_ctx[0]);
  1143. vb2_dma_contig_cleanup_ctx(dev->alloc_ctx[1]);
  1144. if (pdev->dev.of_node) {
  1145. put_device(dev->mem_dev_l);
  1146. put_device(dev->mem_dev_r);
  1147. }
  1148. s5p_mfc_final_pm(dev);
  1149. return 0;
  1150. }
  1151. #ifdef CONFIG_PM_SLEEP
  1152. static int s5p_mfc_suspend(struct device *dev)
  1153. {
  1154. struct platform_device *pdev = to_platform_device(dev);
  1155. struct s5p_mfc_dev *m_dev = platform_get_drvdata(pdev);
  1156. int ret;
  1157. if (m_dev->num_inst == 0)
  1158. return 0;
  1159. if (test_and_set_bit(0, &m_dev->enter_suspend) != 0) {
  1160. mfc_err("Error: going to suspend for a second time\n");
  1161. return -EIO;
  1162. }
  1163. /* Check if we're processing then wait if it necessary. */
  1164. while (test_and_set_bit(0, &m_dev->hw_lock) != 0) {
  1165. /* Try and lock the HW */
  1166. /* Wait on the interrupt waitqueue */
  1167. ret = wait_event_interruptible_timeout(m_dev->queue,
  1168. m_dev->int_cond || m_dev->ctx[m_dev->curr_ctx]->int_cond,
  1169. msecs_to_jiffies(MFC_INT_TIMEOUT));
  1170. if (ret == 0) {
  1171. mfc_err("Waiting for hardware to finish timed out\n");
  1172. return -EIO;
  1173. }
  1174. }
  1175. return s5p_mfc_sleep(m_dev);
  1176. }
  1177. static int s5p_mfc_resume(struct device *dev)
  1178. {
  1179. struct platform_device *pdev = to_platform_device(dev);
  1180. struct s5p_mfc_dev *m_dev = platform_get_drvdata(pdev);
  1181. if (m_dev->num_inst == 0)
  1182. return 0;
  1183. return s5p_mfc_wakeup(m_dev);
  1184. }
  1185. #endif
  1186. #ifdef CONFIG_PM_RUNTIME
  1187. static int s5p_mfc_runtime_suspend(struct device *dev)
  1188. {
  1189. struct platform_device *pdev = to_platform_device(dev);
  1190. struct s5p_mfc_dev *m_dev = platform_get_drvdata(pdev);
  1191. atomic_set(&m_dev->pm.power, 0);
  1192. return 0;
  1193. }
  1194. static int s5p_mfc_runtime_resume(struct device *dev)
  1195. {
  1196. struct platform_device *pdev = to_platform_device(dev);
  1197. struct s5p_mfc_dev *m_dev = platform_get_drvdata(pdev);
  1198. int pre_power;
  1199. if (!m_dev->alloc_ctx)
  1200. return 0;
  1201. pre_power = atomic_read(&m_dev->pm.power);
  1202. atomic_set(&m_dev->pm.power, 1);
  1203. return 0;
  1204. }
  1205. #endif
  1206. /* Power management */
  1207. static const struct dev_pm_ops s5p_mfc_pm_ops = {
  1208. SET_SYSTEM_SLEEP_PM_OPS(s5p_mfc_suspend, s5p_mfc_resume)
  1209. SET_RUNTIME_PM_OPS(s5p_mfc_runtime_suspend, s5p_mfc_runtime_resume,
  1210. NULL)
  1211. };
  1212. struct s5p_mfc_buf_size_v5 mfc_buf_size_v5 = {
  1213. .h264_ctx = MFC_H264_CTX_BUF_SIZE,
  1214. .non_h264_ctx = MFC_CTX_BUF_SIZE,
  1215. .dsc = DESC_BUF_SIZE,
  1216. .shm = SHARED_BUF_SIZE,
  1217. };
  1218. struct s5p_mfc_buf_size buf_size_v5 = {
  1219. .fw = MAX_FW_SIZE,
  1220. .cpb = MAX_CPB_SIZE,
  1221. .priv = &mfc_buf_size_v5,
  1222. };
  1223. struct s5p_mfc_buf_align mfc_buf_align_v5 = {
  1224. .base = MFC_BASE_ALIGN_ORDER,
  1225. };
  1226. static struct s5p_mfc_variant mfc_drvdata_v5 = {
  1227. .version = MFC_VERSION,
  1228. .port_num = MFC_NUM_PORTS,
  1229. .buf_size = &buf_size_v5,
  1230. .buf_align = &mfc_buf_align_v5,
  1231. .fw_name = "s5p-mfc.fw",
  1232. };
  1233. struct s5p_mfc_buf_size_v6 mfc_buf_size_v6 = {
  1234. .dev_ctx = MFC_CTX_BUF_SIZE_V6,
  1235. .h264_dec_ctx = MFC_H264_DEC_CTX_BUF_SIZE_V6,
  1236. .other_dec_ctx = MFC_OTHER_DEC_CTX_BUF_SIZE_V6,
  1237. .h264_enc_ctx = MFC_H264_ENC_CTX_BUF_SIZE_V6,
  1238. .other_enc_ctx = MFC_OTHER_ENC_CTX_BUF_SIZE_V6,
  1239. };
  1240. struct s5p_mfc_buf_size buf_size_v6 = {
  1241. .fw = MAX_FW_SIZE_V6,
  1242. .cpb = MAX_CPB_SIZE_V6,
  1243. .priv = &mfc_buf_size_v6,
  1244. };
  1245. struct s5p_mfc_buf_align mfc_buf_align_v6 = {
  1246. .base = 0,
  1247. };
  1248. static struct s5p_mfc_variant mfc_drvdata_v6 = {
  1249. .version = MFC_VERSION_V6,
  1250. .port_num = MFC_NUM_PORTS_V6,
  1251. .buf_size = &buf_size_v6,
  1252. .buf_align = &mfc_buf_align_v6,
  1253. .fw_name = "s5p-mfc-v6.fw",
  1254. };
  1255. struct s5p_mfc_buf_size_v6 mfc_buf_size_v7 = {
  1256. .dev_ctx = MFC_CTX_BUF_SIZE_V7,
  1257. .h264_dec_ctx = MFC_H264_DEC_CTX_BUF_SIZE_V7,
  1258. .other_dec_ctx = MFC_OTHER_DEC_CTX_BUF_SIZE_V7,
  1259. .h264_enc_ctx = MFC_H264_ENC_CTX_BUF_SIZE_V7,
  1260. .other_enc_ctx = MFC_OTHER_ENC_CTX_BUF_SIZE_V7,
  1261. };
  1262. struct s5p_mfc_buf_size buf_size_v7 = {
  1263. .fw = MAX_FW_SIZE_V7,
  1264. .cpb = MAX_CPB_SIZE_V7,
  1265. .priv = &mfc_buf_size_v7,
  1266. };
  1267. struct s5p_mfc_buf_align mfc_buf_align_v7 = {
  1268. .base = 0,
  1269. };
  1270. static struct s5p_mfc_variant mfc_drvdata_v7 = {
  1271. .version = MFC_VERSION_V7,
  1272. .port_num = MFC_NUM_PORTS_V7,
  1273. .buf_size = &buf_size_v7,
  1274. .buf_align = &mfc_buf_align_v7,
  1275. .fw_name = "s5p-mfc-v7.fw",
  1276. };
  1277. static struct platform_device_id mfc_driver_ids[] = {
  1278. {
  1279. .name = "s5p-mfc",
  1280. .driver_data = (unsigned long)&mfc_drvdata_v5,
  1281. }, {
  1282. .name = "s5p-mfc-v5",
  1283. .driver_data = (unsigned long)&mfc_drvdata_v5,
  1284. }, {
  1285. .name = "s5p-mfc-v6",
  1286. .driver_data = (unsigned long)&mfc_drvdata_v6,
  1287. }, {
  1288. .name = "s5p-mfc-v7",
  1289. .driver_data = (unsigned long)&mfc_drvdata_v7,
  1290. },
  1291. {},
  1292. };
  1293. MODULE_DEVICE_TABLE(platform, mfc_driver_ids);
  1294. static const struct of_device_id exynos_mfc_match[] = {
  1295. {
  1296. .compatible = "samsung,mfc-v5",
  1297. .data = &mfc_drvdata_v5,
  1298. }, {
  1299. .compatible = "samsung,mfc-v6",
  1300. .data = &mfc_drvdata_v6,
  1301. }, {
  1302. .compatible = "samsung,mfc-v7",
  1303. .data = &mfc_drvdata_v7,
  1304. },
  1305. {},
  1306. };
  1307. MODULE_DEVICE_TABLE(of, exynos_mfc_match);
  1308. static void *mfc_get_drv_data(struct platform_device *pdev)
  1309. {
  1310. struct s5p_mfc_variant *driver_data = NULL;
  1311. if (pdev->dev.of_node) {
  1312. const struct of_device_id *match;
  1313. match = of_match_node(exynos_mfc_match,
  1314. pdev->dev.of_node);
  1315. if (match)
  1316. driver_data = (struct s5p_mfc_variant *)match->data;
  1317. } else {
  1318. driver_data = (struct s5p_mfc_variant *)
  1319. platform_get_device_id(pdev)->driver_data;
  1320. }
  1321. return driver_data;
  1322. }
  1323. static struct platform_driver s5p_mfc_driver = {
  1324. .probe = s5p_mfc_probe,
  1325. .remove = s5p_mfc_remove,
  1326. .id_table = mfc_driver_ids,
  1327. .driver = {
  1328. .name = S5P_MFC_NAME,
  1329. .owner = THIS_MODULE,
  1330. .pm = &s5p_mfc_pm_ops,
  1331. .of_match_table = exynos_mfc_match,
  1332. },
  1333. };
  1334. module_platform_driver(s5p_mfc_driver);
  1335. MODULE_LICENSE("GPL");
  1336. MODULE_AUTHOR("Kamil Debski <k.debski@samsung.com>");
  1337. MODULE_DESCRIPTION("Samsung S5P Multi Format Codec V4L2 driver");