tvp7002.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151
  1. /* Texas Instruments Triple 8-/10-BIT 165-/110-MSPS Video and Graphics
  2. * Digitizer with Horizontal PLL registers
  3. *
  4. * Copyright (C) 2009 Texas Instruments Inc
  5. * Author: Santiago Nunez-Corrales <santiago.nunez@ridgerun.com>
  6. *
  7. * This code is partially based upon the TVP5150 driver
  8. * written by Mauro Carvalho Chehab (mchehab@infradead.org),
  9. * the TVP514x driver written by Vaibhav Hiremath <hvaibhav@ti.com>
  10. * and the TVP7002 driver in the TI LSP 2.10.00.14. Revisions by
  11. * Muralidharan Karicheri and Snehaprabha Narnakaje (TI).
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  26. */
  27. #include <linux/delay.h>
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/videodev2.h>
  31. #include <linux/module.h>
  32. #include <linux/v4l2-dv-timings.h>
  33. #include <media/tvp7002.h>
  34. #include <media/v4l2-async.h>
  35. #include <media/v4l2-device.h>
  36. #include <media/v4l2-common.h>
  37. #include <media/v4l2-ctrls.h>
  38. #include <media/v4l2-of.h>
  39. #include "tvp7002_reg.h"
  40. MODULE_DESCRIPTION("TI TVP7002 Video and Graphics Digitizer driver");
  41. MODULE_AUTHOR("Santiago Nunez-Corrales <santiago.nunez@ridgerun.com>");
  42. MODULE_LICENSE("GPL");
  43. /* I2C retry attempts */
  44. #define I2C_RETRY_COUNT (5)
  45. /* End of registers */
  46. #define TVP7002_EOR 0x5c
  47. /* Read write definition for registers */
  48. #define TVP7002_READ 0
  49. #define TVP7002_WRITE 1
  50. #define TVP7002_RESERVED 2
  51. /* Interlaced vs progressive mask and shift */
  52. #define TVP7002_IP_SHIFT 5
  53. #define TVP7002_INPR_MASK (0x01 << TVP7002_IP_SHIFT)
  54. /* Shift for CPL and LPF registers */
  55. #define TVP7002_CL_SHIFT 8
  56. #define TVP7002_CL_MASK 0x0f
  57. /* Debug functions */
  58. static bool debug;
  59. module_param(debug, bool, 0644);
  60. MODULE_PARM_DESC(debug, "Debug level (0-2)");
  61. /* Structure for register values */
  62. struct i2c_reg_value {
  63. u8 reg;
  64. u8 value;
  65. u8 type;
  66. };
  67. /*
  68. * Register default values (according to tvp7002 datasheet)
  69. * In the case of read-only registers, the value (0xff) is
  70. * never written. R/W functionality is controlled by the
  71. * writable bit in the register struct definition.
  72. */
  73. static const struct i2c_reg_value tvp7002_init_default[] = {
  74. { TVP7002_CHIP_REV, 0xff, TVP7002_READ },
  75. { TVP7002_HPLL_FDBK_DIV_MSBS, 0x67, TVP7002_WRITE },
  76. { TVP7002_HPLL_FDBK_DIV_LSBS, 0x20, TVP7002_WRITE },
  77. { TVP7002_HPLL_CRTL, 0xa0, TVP7002_WRITE },
  78. { TVP7002_HPLL_PHASE_SEL, 0x80, TVP7002_WRITE },
  79. { TVP7002_CLAMP_START, 0x32, TVP7002_WRITE },
  80. { TVP7002_CLAMP_W, 0x20, TVP7002_WRITE },
  81. { TVP7002_HSYNC_OUT_W, 0x60, TVP7002_WRITE },
  82. { TVP7002_B_FINE_GAIN, 0x00, TVP7002_WRITE },
  83. { TVP7002_G_FINE_GAIN, 0x00, TVP7002_WRITE },
  84. { TVP7002_R_FINE_GAIN, 0x00, TVP7002_WRITE },
  85. { TVP7002_B_FINE_OFF_MSBS, 0x80, TVP7002_WRITE },
  86. { TVP7002_G_FINE_OFF_MSBS, 0x80, TVP7002_WRITE },
  87. { TVP7002_R_FINE_OFF_MSBS, 0x80, TVP7002_WRITE },
  88. { TVP7002_SYNC_CTL_1, 0x20, TVP7002_WRITE },
  89. { TVP7002_HPLL_AND_CLAMP_CTL, 0x2e, TVP7002_WRITE },
  90. { TVP7002_SYNC_ON_G_THRS, 0x5d, TVP7002_WRITE },
  91. { TVP7002_SYNC_SEPARATOR_THRS, 0x47, TVP7002_WRITE },
  92. { TVP7002_HPLL_PRE_COAST, 0x00, TVP7002_WRITE },
  93. { TVP7002_HPLL_POST_COAST, 0x00, TVP7002_WRITE },
  94. { TVP7002_SYNC_DETECT_STAT, 0xff, TVP7002_READ },
  95. { TVP7002_OUT_FORMATTER, 0x47, TVP7002_WRITE },
  96. { TVP7002_MISC_CTL_1, 0x01, TVP7002_WRITE },
  97. { TVP7002_MISC_CTL_2, 0x00, TVP7002_WRITE },
  98. { TVP7002_MISC_CTL_3, 0x01, TVP7002_WRITE },
  99. { TVP7002_IN_MUX_SEL_1, 0x00, TVP7002_WRITE },
  100. { TVP7002_IN_MUX_SEL_2, 0x67, TVP7002_WRITE },
  101. { TVP7002_B_AND_G_COARSE_GAIN, 0x77, TVP7002_WRITE },
  102. { TVP7002_R_COARSE_GAIN, 0x07, TVP7002_WRITE },
  103. { TVP7002_FINE_OFF_LSBS, 0x00, TVP7002_WRITE },
  104. { TVP7002_B_COARSE_OFF, 0x10, TVP7002_WRITE },
  105. { TVP7002_G_COARSE_OFF, 0x10, TVP7002_WRITE },
  106. { TVP7002_R_COARSE_OFF, 0x10, TVP7002_WRITE },
  107. { TVP7002_HSOUT_OUT_START, 0x08, TVP7002_WRITE },
  108. { TVP7002_MISC_CTL_4, 0x00, TVP7002_WRITE },
  109. { TVP7002_B_DGTL_ALC_OUT_LSBS, 0xff, TVP7002_READ },
  110. { TVP7002_G_DGTL_ALC_OUT_LSBS, 0xff, TVP7002_READ },
  111. { TVP7002_R_DGTL_ALC_OUT_LSBS, 0xff, TVP7002_READ },
  112. { TVP7002_AUTO_LVL_CTL_ENABLE, 0x80, TVP7002_WRITE },
  113. { TVP7002_DGTL_ALC_OUT_MSBS, 0xff, TVP7002_READ },
  114. { TVP7002_AUTO_LVL_CTL_FILTER, 0x53, TVP7002_WRITE },
  115. { 0x29, 0x08, TVP7002_RESERVED },
  116. { TVP7002_FINE_CLAMP_CTL, 0x07, TVP7002_WRITE },
  117. /* PWR_CTL is controlled only by the probe and reset functions */
  118. { TVP7002_PWR_CTL, 0x00, TVP7002_RESERVED },
  119. { TVP7002_ADC_SETUP, 0x50, TVP7002_WRITE },
  120. { TVP7002_COARSE_CLAMP_CTL, 0x00, TVP7002_WRITE },
  121. { TVP7002_SOG_CLAMP, 0x80, TVP7002_WRITE },
  122. { TVP7002_RGB_COARSE_CLAMP_CTL, 0x8c, TVP7002_WRITE },
  123. { TVP7002_SOG_COARSE_CLAMP_CTL, 0x04, TVP7002_WRITE },
  124. { TVP7002_ALC_PLACEMENT, 0x5a, TVP7002_WRITE },
  125. { 0x32, 0x18, TVP7002_RESERVED },
  126. { 0x33, 0x60, TVP7002_RESERVED },
  127. { TVP7002_MVIS_STRIPPER_W, 0xff, TVP7002_RESERVED },
  128. { TVP7002_VSYNC_ALGN, 0x10, TVP7002_WRITE },
  129. { TVP7002_SYNC_BYPASS, 0x00, TVP7002_WRITE },
  130. { TVP7002_L_FRAME_STAT_LSBS, 0xff, TVP7002_READ },
  131. { TVP7002_L_FRAME_STAT_MSBS, 0xff, TVP7002_READ },
  132. { TVP7002_CLK_L_STAT_LSBS, 0xff, TVP7002_READ },
  133. { TVP7002_CLK_L_STAT_MSBS, 0xff, TVP7002_READ },
  134. { TVP7002_HSYNC_W, 0xff, TVP7002_READ },
  135. { TVP7002_VSYNC_W, 0xff, TVP7002_READ },
  136. { TVP7002_L_LENGTH_TOL, 0x03, TVP7002_WRITE },
  137. { 0x3e, 0x60, TVP7002_RESERVED },
  138. { TVP7002_VIDEO_BWTH_CTL, 0x01, TVP7002_WRITE },
  139. { TVP7002_AVID_START_PIXEL_LSBS, 0x01, TVP7002_WRITE },
  140. { TVP7002_AVID_START_PIXEL_MSBS, 0x2c, TVP7002_WRITE },
  141. { TVP7002_AVID_STOP_PIXEL_LSBS, 0x06, TVP7002_WRITE },
  142. { TVP7002_AVID_STOP_PIXEL_MSBS, 0x2c, TVP7002_WRITE },
  143. { TVP7002_VBLK_F_0_START_L_OFF, 0x05, TVP7002_WRITE },
  144. { TVP7002_VBLK_F_1_START_L_OFF, 0x00, TVP7002_WRITE },
  145. { TVP7002_VBLK_F_0_DURATION, 0x1e, TVP7002_WRITE },
  146. { TVP7002_VBLK_F_1_DURATION, 0x00, TVP7002_WRITE },
  147. { TVP7002_FBIT_F_0_START_L_OFF, 0x00, TVP7002_WRITE },
  148. { TVP7002_FBIT_F_1_START_L_OFF, 0x00, TVP7002_WRITE },
  149. { TVP7002_YUV_Y_G_COEF_LSBS, 0xe3, TVP7002_WRITE },
  150. { TVP7002_YUV_Y_G_COEF_MSBS, 0x16, TVP7002_WRITE },
  151. { TVP7002_YUV_Y_B_COEF_LSBS, 0x4f, TVP7002_WRITE },
  152. { TVP7002_YUV_Y_B_COEF_MSBS, 0x02, TVP7002_WRITE },
  153. { TVP7002_YUV_Y_R_COEF_LSBS, 0xce, TVP7002_WRITE },
  154. { TVP7002_YUV_Y_R_COEF_MSBS, 0x06, TVP7002_WRITE },
  155. { TVP7002_YUV_U_G_COEF_LSBS, 0xab, TVP7002_WRITE },
  156. { TVP7002_YUV_U_G_COEF_MSBS, 0xf3, TVP7002_WRITE },
  157. { TVP7002_YUV_U_B_COEF_LSBS, 0x00, TVP7002_WRITE },
  158. { TVP7002_YUV_U_B_COEF_MSBS, 0x10, TVP7002_WRITE },
  159. { TVP7002_YUV_U_R_COEF_LSBS, 0x55, TVP7002_WRITE },
  160. { TVP7002_YUV_U_R_COEF_MSBS, 0xfc, TVP7002_WRITE },
  161. { TVP7002_YUV_V_G_COEF_LSBS, 0x78, TVP7002_WRITE },
  162. { TVP7002_YUV_V_G_COEF_MSBS, 0xf1, TVP7002_WRITE },
  163. { TVP7002_YUV_V_B_COEF_LSBS, 0x88, TVP7002_WRITE },
  164. { TVP7002_YUV_V_B_COEF_MSBS, 0xfe, TVP7002_WRITE },
  165. { TVP7002_YUV_V_R_COEF_LSBS, 0x00, TVP7002_WRITE },
  166. { TVP7002_YUV_V_R_COEF_MSBS, 0x10, TVP7002_WRITE },
  167. /* This signals end of register values */
  168. { TVP7002_EOR, 0xff, TVP7002_RESERVED }
  169. };
  170. /* Register parameters for 480P */
  171. static const struct i2c_reg_value tvp7002_parms_480P[] = {
  172. { TVP7002_HPLL_FDBK_DIV_MSBS, 0x35, TVP7002_WRITE },
  173. { TVP7002_HPLL_FDBK_DIV_LSBS, 0xa0, TVP7002_WRITE },
  174. { TVP7002_HPLL_CRTL, 0x02, TVP7002_WRITE },
  175. { TVP7002_AVID_START_PIXEL_LSBS, 0x91, TVP7002_WRITE },
  176. { TVP7002_AVID_START_PIXEL_MSBS, 0x00, TVP7002_WRITE },
  177. { TVP7002_AVID_STOP_PIXEL_LSBS, 0x0B, TVP7002_WRITE },
  178. { TVP7002_AVID_STOP_PIXEL_MSBS, 0x00, TVP7002_WRITE },
  179. { TVP7002_VBLK_F_0_START_L_OFF, 0x03, TVP7002_WRITE },
  180. { TVP7002_VBLK_F_1_START_L_OFF, 0x01, TVP7002_WRITE },
  181. { TVP7002_VBLK_F_0_DURATION, 0x13, TVP7002_WRITE },
  182. { TVP7002_VBLK_F_1_DURATION, 0x13, TVP7002_WRITE },
  183. { TVP7002_ALC_PLACEMENT, 0x18, TVP7002_WRITE },
  184. { TVP7002_CLAMP_START, 0x06, TVP7002_WRITE },
  185. { TVP7002_CLAMP_W, 0x10, TVP7002_WRITE },
  186. { TVP7002_HPLL_PRE_COAST, 0x03, TVP7002_WRITE },
  187. { TVP7002_HPLL_POST_COAST, 0x03, TVP7002_WRITE },
  188. { TVP7002_EOR, 0xff, TVP7002_RESERVED }
  189. };
  190. /* Register parameters for 576P */
  191. static const struct i2c_reg_value tvp7002_parms_576P[] = {
  192. { TVP7002_HPLL_FDBK_DIV_MSBS, 0x36, TVP7002_WRITE },
  193. { TVP7002_HPLL_FDBK_DIV_LSBS, 0x00, TVP7002_WRITE },
  194. { TVP7002_HPLL_CRTL, 0x18, TVP7002_WRITE },
  195. { TVP7002_AVID_START_PIXEL_LSBS, 0x9B, TVP7002_WRITE },
  196. { TVP7002_AVID_START_PIXEL_MSBS, 0x00, TVP7002_WRITE },
  197. { TVP7002_AVID_STOP_PIXEL_LSBS, 0x0F, TVP7002_WRITE },
  198. { TVP7002_AVID_STOP_PIXEL_MSBS, 0x00, TVP7002_WRITE },
  199. { TVP7002_VBLK_F_0_START_L_OFF, 0x00, TVP7002_WRITE },
  200. { TVP7002_VBLK_F_1_START_L_OFF, 0x00, TVP7002_WRITE },
  201. { TVP7002_VBLK_F_0_DURATION, 0x2D, TVP7002_WRITE },
  202. { TVP7002_VBLK_F_1_DURATION, 0x00, TVP7002_WRITE },
  203. { TVP7002_ALC_PLACEMENT, 0x18, TVP7002_WRITE },
  204. { TVP7002_CLAMP_START, 0x06, TVP7002_WRITE },
  205. { TVP7002_CLAMP_W, 0x10, TVP7002_WRITE },
  206. { TVP7002_HPLL_PRE_COAST, 0x03, TVP7002_WRITE },
  207. { TVP7002_HPLL_POST_COAST, 0x03, TVP7002_WRITE },
  208. { TVP7002_EOR, 0xff, TVP7002_RESERVED }
  209. };
  210. /* Register parameters for 1080I60 */
  211. static const struct i2c_reg_value tvp7002_parms_1080I60[] = {
  212. { TVP7002_HPLL_FDBK_DIV_MSBS, 0x89, TVP7002_WRITE },
  213. { TVP7002_HPLL_FDBK_DIV_LSBS, 0x80, TVP7002_WRITE },
  214. { TVP7002_HPLL_CRTL, 0x98, TVP7002_WRITE },
  215. { TVP7002_AVID_START_PIXEL_LSBS, 0x06, TVP7002_WRITE },
  216. { TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE },
  217. { TVP7002_AVID_STOP_PIXEL_LSBS, 0x8a, TVP7002_WRITE },
  218. { TVP7002_AVID_STOP_PIXEL_MSBS, 0x08, TVP7002_WRITE },
  219. { TVP7002_VBLK_F_0_START_L_OFF, 0x02, TVP7002_WRITE },
  220. { TVP7002_VBLK_F_1_START_L_OFF, 0x02, TVP7002_WRITE },
  221. { TVP7002_VBLK_F_0_DURATION, 0x16, TVP7002_WRITE },
  222. { TVP7002_VBLK_F_1_DURATION, 0x17, TVP7002_WRITE },
  223. { TVP7002_ALC_PLACEMENT, 0x5a, TVP7002_WRITE },
  224. { TVP7002_CLAMP_START, 0x32, TVP7002_WRITE },
  225. { TVP7002_CLAMP_W, 0x20, TVP7002_WRITE },
  226. { TVP7002_HPLL_PRE_COAST, 0x01, TVP7002_WRITE },
  227. { TVP7002_HPLL_POST_COAST, 0x00, TVP7002_WRITE },
  228. { TVP7002_EOR, 0xff, TVP7002_RESERVED }
  229. };
  230. /* Register parameters for 1080P60 */
  231. static const struct i2c_reg_value tvp7002_parms_1080P60[] = {
  232. { TVP7002_HPLL_FDBK_DIV_MSBS, 0x89, TVP7002_WRITE },
  233. { TVP7002_HPLL_FDBK_DIV_LSBS, 0x80, TVP7002_WRITE },
  234. { TVP7002_HPLL_CRTL, 0xE0, TVP7002_WRITE },
  235. { TVP7002_AVID_START_PIXEL_LSBS, 0x06, TVP7002_WRITE },
  236. { TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE },
  237. { TVP7002_AVID_STOP_PIXEL_LSBS, 0x8a, TVP7002_WRITE },
  238. { TVP7002_AVID_STOP_PIXEL_MSBS, 0x08, TVP7002_WRITE },
  239. { TVP7002_VBLK_F_0_START_L_OFF, 0x02, TVP7002_WRITE },
  240. { TVP7002_VBLK_F_1_START_L_OFF, 0x02, TVP7002_WRITE },
  241. { TVP7002_VBLK_F_0_DURATION, 0x16, TVP7002_WRITE },
  242. { TVP7002_VBLK_F_1_DURATION, 0x17, TVP7002_WRITE },
  243. { TVP7002_ALC_PLACEMENT, 0x5a, TVP7002_WRITE },
  244. { TVP7002_CLAMP_START, 0x32, TVP7002_WRITE },
  245. { TVP7002_CLAMP_W, 0x20, TVP7002_WRITE },
  246. { TVP7002_HPLL_PRE_COAST, 0x01, TVP7002_WRITE },
  247. { TVP7002_HPLL_POST_COAST, 0x00, TVP7002_WRITE },
  248. { TVP7002_EOR, 0xff, TVP7002_RESERVED }
  249. };
  250. /* Register parameters for 1080I50 */
  251. static const struct i2c_reg_value tvp7002_parms_1080I50[] = {
  252. { TVP7002_HPLL_FDBK_DIV_MSBS, 0xa5, TVP7002_WRITE },
  253. { TVP7002_HPLL_FDBK_DIV_LSBS, 0x00, TVP7002_WRITE },
  254. { TVP7002_HPLL_CRTL, 0x98, TVP7002_WRITE },
  255. { TVP7002_AVID_START_PIXEL_LSBS, 0x06, TVP7002_WRITE },
  256. { TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE },
  257. { TVP7002_AVID_STOP_PIXEL_LSBS, 0x8a, TVP7002_WRITE },
  258. { TVP7002_AVID_STOP_PIXEL_MSBS, 0x08, TVP7002_WRITE },
  259. { TVP7002_VBLK_F_0_START_L_OFF, 0x02, TVP7002_WRITE },
  260. { TVP7002_VBLK_F_1_START_L_OFF, 0x02, TVP7002_WRITE },
  261. { TVP7002_VBLK_F_0_DURATION, 0x16, TVP7002_WRITE },
  262. { TVP7002_VBLK_F_1_DURATION, 0x17, TVP7002_WRITE },
  263. { TVP7002_ALC_PLACEMENT, 0x5a, TVP7002_WRITE },
  264. { TVP7002_CLAMP_START, 0x32, TVP7002_WRITE },
  265. { TVP7002_CLAMP_W, 0x20, TVP7002_WRITE },
  266. { TVP7002_HPLL_PRE_COAST, 0x01, TVP7002_WRITE },
  267. { TVP7002_HPLL_POST_COAST, 0x00, TVP7002_WRITE },
  268. { TVP7002_EOR, 0xff, TVP7002_RESERVED }
  269. };
  270. /* Register parameters for 720P60 */
  271. static const struct i2c_reg_value tvp7002_parms_720P60[] = {
  272. { TVP7002_HPLL_FDBK_DIV_MSBS, 0x67, TVP7002_WRITE },
  273. { TVP7002_HPLL_FDBK_DIV_LSBS, 0x20, TVP7002_WRITE },
  274. { TVP7002_HPLL_CRTL, 0xa0, TVP7002_WRITE },
  275. { TVP7002_AVID_START_PIXEL_LSBS, 0x47, TVP7002_WRITE },
  276. { TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE },
  277. { TVP7002_AVID_STOP_PIXEL_LSBS, 0x4B, TVP7002_WRITE },
  278. { TVP7002_AVID_STOP_PIXEL_MSBS, 0x06, TVP7002_WRITE },
  279. { TVP7002_VBLK_F_0_START_L_OFF, 0x05, TVP7002_WRITE },
  280. { TVP7002_VBLK_F_1_START_L_OFF, 0x00, TVP7002_WRITE },
  281. { TVP7002_VBLK_F_0_DURATION, 0x2D, TVP7002_WRITE },
  282. { TVP7002_VBLK_F_1_DURATION, 0x00, TVP7002_WRITE },
  283. { TVP7002_ALC_PLACEMENT, 0x5a, TVP7002_WRITE },
  284. { TVP7002_CLAMP_START, 0x32, TVP7002_WRITE },
  285. { TVP7002_CLAMP_W, 0x20, TVP7002_WRITE },
  286. { TVP7002_HPLL_PRE_COAST, 0x00, TVP7002_WRITE },
  287. { TVP7002_HPLL_POST_COAST, 0x00, TVP7002_WRITE },
  288. { TVP7002_EOR, 0xff, TVP7002_RESERVED }
  289. };
  290. /* Register parameters for 720P50 */
  291. static const struct i2c_reg_value tvp7002_parms_720P50[] = {
  292. { TVP7002_HPLL_FDBK_DIV_MSBS, 0x7b, TVP7002_WRITE },
  293. { TVP7002_HPLL_FDBK_DIV_LSBS, 0xc0, TVP7002_WRITE },
  294. { TVP7002_HPLL_CRTL, 0x98, TVP7002_WRITE },
  295. { TVP7002_AVID_START_PIXEL_LSBS, 0x47, TVP7002_WRITE },
  296. { TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE },
  297. { TVP7002_AVID_STOP_PIXEL_LSBS, 0x4B, TVP7002_WRITE },
  298. { TVP7002_AVID_STOP_PIXEL_MSBS, 0x06, TVP7002_WRITE },
  299. { TVP7002_VBLK_F_0_START_L_OFF, 0x05, TVP7002_WRITE },
  300. { TVP7002_VBLK_F_1_START_L_OFF, 0x00, TVP7002_WRITE },
  301. { TVP7002_VBLK_F_0_DURATION, 0x2D, TVP7002_WRITE },
  302. { TVP7002_VBLK_F_1_DURATION, 0x00, TVP7002_WRITE },
  303. { TVP7002_ALC_PLACEMENT, 0x5a, TVP7002_WRITE },
  304. { TVP7002_CLAMP_START, 0x32, TVP7002_WRITE },
  305. { TVP7002_CLAMP_W, 0x20, TVP7002_WRITE },
  306. { TVP7002_HPLL_PRE_COAST, 0x01, TVP7002_WRITE },
  307. { TVP7002_HPLL_POST_COAST, 0x00, TVP7002_WRITE },
  308. { TVP7002_EOR, 0xff, TVP7002_RESERVED }
  309. };
  310. /* Timings definition for handling device operation */
  311. struct tvp7002_timings_definition {
  312. struct v4l2_dv_timings timings;
  313. const struct i2c_reg_value *p_settings;
  314. enum v4l2_colorspace color_space;
  315. enum v4l2_field scanmode;
  316. u16 progressive;
  317. u16 lines_per_frame;
  318. u16 cpl_min;
  319. u16 cpl_max;
  320. };
  321. /* Struct list for digital video timings */
  322. static const struct tvp7002_timings_definition tvp7002_timings[] = {
  323. {
  324. V4L2_DV_BT_CEA_1280X720P60,
  325. tvp7002_parms_720P60,
  326. V4L2_COLORSPACE_REC709,
  327. V4L2_FIELD_NONE,
  328. 1,
  329. 0x2EE,
  330. 135,
  331. 153
  332. },
  333. {
  334. V4L2_DV_BT_CEA_1920X1080I60,
  335. tvp7002_parms_1080I60,
  336. V4L2_COLORSPACE_REC709,
  337. V4L2_FIELD_INTERLACED,
  338. 0,
  339. 0x465,
  340. 181,
  341. 205
  342. },
  343. {
  344. V4L2_DV_BT_CEA_1920X1080I50,
  345. tvp7002_parms_1080I50,
  346. V4L2_COLORSPACE_REC709,
  347. V4L2_FIELD_INTERLACED,
  348. 0,
  349. 0x465,
  350. 217,
  351. 245
  352. },
  353. {
  354. V4L2_DV_BT_CEA_1280X720P50,
  355. tvp7002_parms_720P50,
  356. V4L2_COLORSPACE_REC709,
  357. V4L2_FIELD_NONE,
  358. 1,
  359. 0x2EE,
  360. 163,
  361. 183
  362. },
  363. {
  364. V4L2_DV_BT_CEA_1920X1080P60,
  365. tvp7002_parms_1080P60,
  366. V4L2_COLORSPACE_REC709,
  367. V4L2_FIELD_NONE,
  368. 1,
  369. 0x465,
  370. 90,
  371. 102
  372. },
  373. {
  374. V4L2_DV_BT_CEA_720X480P59_94,
  375. tvp7002_parms_480P,
  376. V4L2_COLORSPACE_SMPTE170M,
  377. V4L2_FIELD_NONE,
  378. 1,
  379. 0x20D,
  380. 0xffff,
  381. 0xffff
  382. },
  383. {
  384. V4L2_DV_BT_CEA_720X576P50,
  385. tvp7002_parms_576P,
  386. V4L2_COLORSPACE_SMPTE170M,
  387. V4L2_FIELD_NONE,
  388. 1,
  389. 0x271,
  390. 0xffff,
  391. 0xffff
  392. }
  393. };
  394. #define NUM_TIMINGS ARRAY_SIZE(tvp7002_timings)
  395. /* Device definition */
  396. struct tvp7002 {
  397. struct v4l2_subdev sd;
  398. struct v4l2_ctrl_handler hdl;
  399. const struct tvp7002_config *pdata;
  400. int ver;
  401. int streaming;
  402. const struct tvp7002_timings_definition *current_timings;
  403. struct media_pad pad;
  404. };
  405. /*
  406. * to_tvp7002 - Obtain device handler TVP7002
  407. * @sd: ptr to v4l2_subdev struct
  408. *
  409. * Returns device handler tvp7002.
  410. */
  411. static inline struct tvp7002 *to_tvp7002(struct v4l2_subdev *sd)
  412. {
  413. return container_of(sd, struct tvp7002, sd);
  414. }
  415. static inline struct v4l2_subdev *to_sd(struct v4l2_ctrl *ctrl)
  416. {
  417. return &container_of(ctrl->handler, struct tvp7002, hdl)->sd;
  418. }
  419. /*
  420. * tvp7002_read - Read a value from a register in an TVP7002
  421. * @sd: ptr to v4l2_subdev struct
  422. * @addr: TVP7002 register address
  423. * @dst: pointer to 8-bit destination
  424. *
  425. * Returns value read if successful, or non-zero (-1) otherwise.
  426. */
  427. static int tvp7002_read(struct v4l2_subdev *sd, u8 addr, u8 *dst)
  428. {
  429. struct i2c_client *c = v4l2_get_subdevdata(sd);
  430. int retry;
  431. int error;
  432. for (retry = 0; retry < I2C_RETRY_COUNT; retry++) {
  433. error = i2c_smbus_read_byte_data(c, addr);
  434. if (error >= 0) {
  435. *dst = (u8)error;
  436. return 0;
  437. }
  438. msleep_interruptible(10);
  439. }
  440. v4l2_err(sd, "TVP7002 read error %d\n", error);
  441. return error;
  442. }
  443. /*
  444. * tvp7002_read_err() - Read a register value with error code
  445. * @sd: pointer to standard V4L2 sub-device structure
  446. * @reg: destination register
  447. * @val: value to be read
  448. * @err: pointer to error value
  449. *
  450. * Read a value in a register and save error value in pointer.
  451. * Also update the register table if successful
  452. */
  453. static inline void tvp7002_read_err(struct v4l2_subdev *sd, u8 reg,
  454. u8 *dst, int *err)
  455. {
  456. if (!*err)
  457. *err = tvp7002_read(sd, reg, dst);
  458. }
  459. /*
  460. * tvp7002_write() - Write a value to a register in TVP7002
  461. * @sd: ptr to v4l2_subdev struct
  462. * @addr: TVP7002 register address
  463. * @value: value to be written to the register
  464. *
  465. * Write a value to a register in an TVP7002 decoder device.
  466. * Returns zero if successful, or non-zero otherwise.
  467. */
  468. static int tvp7002_write(struct v4l2_subdev *sd, u8 addr, u8 value)
  469. {
  470. struct i2c_client *c;
  471. int retry;
  472. int error;
  473. c = v4l2_get_subdevdata(sd);
  474. for (retry = 0; retry < I2C_RETRY_COUNT; retry++) {
  475. error = i2c_smbus_write_byte_data(c, addr, value);
  476. if (error >= 0)
  477. return 0;
  478. v4l2_warn(sd, "Write: retry ... %d\n", retry);
  479. msleep_interruptible(10);
  480. }
  481. v4l2_err(sd, "TVP7002 write error %d\n", error);
  482. return error;
  483. }
  484. /*
  485. * tvp7002_write_err() - Write a register value with error code
  486. * @sd: pointer to standard V4L2 sub-device structure
  487. * @reg: destination register
  488. * @val: value to be written
  489. * @err: pointer to error value
  490. *
  491. * Write a value in a register and save error value in pointer.
  492. * Also update the register table if successful
  493. */
  494. static inline void tvp7002_write_err(struct v4l2_subdev *sd, u8 reg,
  495. u8 val, int *err)
  496. {
  497. if (!*err)
  498. *err = tvp7002_write(sd, reg, val);
  499. }
  500. /*
  501. * tvp7002_write_inittab() - Write initialization values
  502. * @sd: ptr to v4l2_subdev struct
  503. * @regs: ptr to i2c_reg_value struct
  504. *
  505. * Write initialization values.
  506. * Returns zero or -EINVAL if read operation fails.
  507. */
  508. static int tvp7002_write_inittab(struct v4l2_subdev *sd,
  509. const struct i2c_reg_value *regs)
  510. {
  511. int error = 0;
  512. /* Initialize the first (defined) registers */
  513. while (TVP7002_EOR != regs->reg) {
  514. if (TVP7002_WRITE == regs->type)
  515. tvp7002_write_err(sd, regs->reg, regs->value, &error);
  516. regs++;
  517. }
  518. return error;
  519. }
  520. static int tvp7002_s_dv_timings(struct v4l2_subdev *sd,
  521. struct v4l2_dv_timings *dv_timings)
  522. {
  523. struct tvp7002 *device = to_tvp7002(sd);
  524. const struct v4l2_bt_timings *bt = &dv_timings->bt;
  525. int i;
  526. if (dv_timings->type != V4L2_DV_BT_656_1120)
  527. return -EINVAL;
  528. for (i = 0; i < NUM_TIMINGS; i++) {
  529. const struct v4l2_bt_timings *t = &tvp7002_timings[i].timings.bt;
  530. if (!memcmp(bt, t, &bt->standards - &bt->width)) {
  531. device->current_timings = &tvp7002_timings[i];
  532. return tvp7002_write_inittab(sd, tvp7002_timings[i].p_settings);
  533. }
  534. }
  535. return -EINVAL;
  536. }
  537. static int tvp7002_g_dv_timings(struct v4l2_subdev *sd,
  538. struct v4l2_dv_timings *dv_timings)
  539. {
  540. struct tvp7002 *device = to_tvp7002(sd);
  541. *dv_timings = device->current_timings->timings;
  542. return 0;
  543. }
  544. /*
  545. * tvp7002_s_ctrl() - Set a control
  546. * @ctrl: ptr to v4l2_ctrl struct
  547. *
  548. * Set a control in TVP7002 decoder device.
  549. * Returns zero when successful or -EINVAL if register access fails.
  550. */
  551. static int tvp7002_s_ctrl(struct v4l2_ctrl *ctrl)
  552. {
  553. struct v4l2_subdev *sd = to_sd(ctrl);
  554. int error = 0;
  555. switch (ctrl->id) {
  556. case V4L2_CID_GAIN:
  557. tvp7002_write_err(sd, TVP7002_R_FINE_GAIN, ctrl->val, &error);
  558. tvp7002_write_err(sd, TVP7002_G_FINE_GAIN, ctrl->val, &error);
  559. tvp7002_write_err(sd, TVP7002_B_FINE_GAIN, ctrl->val, &error);
  560. return error;
  561. }
  562. return -EINVAL;
  563. }
  564. /*
  565. * tvp7002_mbus_fmt() - V4L2 decoder interface handler for try/s/g_mbus_fmt
  566. * @sd: pointer to standard V4L2 sub-device structure
  567. * @f: pointer to mediabus format structure
  568. *
  569. * Negotiate the image capture size and mediabus format.
  570. * There is only one possible format, so this single function works for
  571. * get, set and try.
  572. */
  573. static int tvp7002_mbus_fmt(struct v4l2_subdev *sd, struct v4l2_mbus_framefmt *f)
  574. {
  575. struct tvp7002 *device = to_tvp7002(sd);
  576. const struct v4l2_bt_timings *bt = &device->current_timings->timings.bt;
  577. f->width = bt->width;
  578. f->height = bt->height;
  579. f->code = V4L2_MBUS_FMT_YUYV10_1X20;
  580. f->field = device->current_timings->scanmode;
  581. f->colorspace = device->current_timings->color_space;
  582. v4l2_dbg(1, debug, sd, "MBUS_FMT: Width - %d, Height - %d",
  583. f->width, f->height);
  584. return 0;
  585. }
  586. /*
  587. * tvp7002_query_dv() - query DV timings
  588. * @sd: pointer to standard V4L2 sub-device structure
  589. * @index: index into the tvp7002_timings array
  590. *
  591. * Returns the current DV timings detected by TVP7002. If no active input is
  592. * detected, returns -EINVAL
  593. */
  594. static int tvp7002_query_dv(struct v4l2_subdev *sd, int *index)
  595. {
  596. const struct tvp7002_timings_definition *timings = tvp7002_timings;
  597. u8 progressive;
  598. u32 lpfr;
  599. u32 cpln;
  600. int error = 0;
  601. u8 lpf_lsb;
  602. u8 lpf_msb;
  603. u8 cpl_lsb;
  604. u8 cpl_msb;
  605. /* Return invalid index if no active input is detected */
  606. *index = NUM_TIMINGS;
  607. /* Read standards from device registers */
  608. tvp7002_read_err(sd, TVP7002_L_FRAME_STAT_LSBS, &lpf_lsb, &error);
  609. tvp7002_read_err(sd, TVP7002_L_FRAME_STAT_MSBS, &lpf_msb, &error);
  610. if (error < 0)
  611. return error;
  612. tvp7002_read_err(sd, TVP7002_CLK_L_STAT_LSBS, &cpl_lsb, &error);
  613. tvp7002_read_err(sd, TVP7002_CLK_L_STAT_MSBS, &cpl_msb, &error);
  614. if (error < 0)
  615. return error;
  616. /* Get lines per frame, clocks per line and interlaced/progresive */
  617. lpfr = lpf_lsb | ((TVP7002_CL_MASK & lpf_msb) << TVP7002_CL_SHIFT);
  618. cpln = cpl_lsb | ((TVP7002_CL_MASK & cpl_msb) << TVP7002_CL_SHIFT);
  619. progressive = (lpf_msb & TVP7002_INPR_MASK) >> TVP7002_IP_SHIFT;
  620. /* Do checking of video modes */
  621. for (*index = 0; *index < NUM_TIMINGS; (*index)++, timings++)
  622. if (lpfr == timings->lines_per_frame &&
  623. progressive == timings->progressive) {
  624. if (timings->cpl_min == 0xffff)
  625. break;
  626. if (cpln >= timings->cpl_min && cpln <= timings->cpl_max)
  627. break;
  628. }
  629. if (*index == NUM_TIMINGS) {
  630. v4l2_dbg(1, debug, sd, "detection failed: lpf = %x, cpl = %x\n",
  631. lpfr, cpln);
  632. return -ENOLINK;
  633. }
  634. /* Update lines per frame and clocks per line info */
  635. v4l2_dbg(1, debug, sd, "detected timings: %d\n", *index);
  636. return 0;
  637. }
  638. static int tvp7002_query_dv_timings(struct v4l2_subdev *sd,
  639. struct v4l2_dv_timings *timings)
  640. {
  641. int index;
  642. int err = tvp7002_query_dv(sd, &index);
  643. if (err)
  644. return err;
  645. *timings = tvp7002_timings[index].timings;
  646. return 0;
  647. }
  648. #ifdef CONFIG_VIDEO_ADV_DEBUG
  649. /*
  650. * tvp7002_g_register() - Get the value of a register
  651. * @sd: ptr to v4l2_subdev struct
  652. * @reg: ptr to v4l2_dbg_register struct
  653. *
  654. * Get the value of a TVP7002 decoder device register.
  655. * Returns zero when successful, -EINVAL if register read fails or
  656. * access to I2C client fails.
  657. */
  658. static int tvp7002_g_register(struct v4l2_subdev *sd,
  659. struct v4l2_dbg_register *reg)
  660. {
  661. u8 val;
  662. int ret;
  663. ret = tvp7002_read(sd, reg->reg & 0xff, &val);
  664. reg->val = val;
  665. reg->size = 1;
  666. return ret;
  667. }
  668. /*
  669. * tvp7002_s_register() - set a control
  670. * @sd: ptr to v4l2_subdev struct
  671. * @reg: ptr to v4l2_dbg_register struct
  672. *
  673. * Get the value of a TVP7002 decoder device register.
  674. * Returns zero when successful, -EINVAL if register read fails.
  675. */
  676. static int tvp7002_s_register(struct v4l2_subdev *sd,
  677. const struct v4l2_dbg_register *reg)
  678. {
  679. return tvp7002_write(sd, reg->reg & 0xff, reg->val & 0xff);
  680. }
  681. #endif
  682. /*
  683. * tvp7002_enum_mbus_fmt() - Enum supported mediabus formats
  684. * @sd: pointer to standard V4L2 sub-device structure
  685. * @index: format index
  686. * @code: pointer to mediabus format
  687. *
  688. * Enumerate supported mediabus formats.
  689. */
  690. static int tvp7002_enum_mbus_fmt(struct v4l2_subdev *sd, unsigned index,
  691. enum v4l2_mbus_pixelcode *code)
  692. {
  693. /* Check requested format index is within range */
  694. if (index)
  695. return -EINVAL;
  696. *code = V4L2_MBUS_FMT_YUYV10_1X20;
  697. return 0;
  698. }
  699. /*
  700. * tvp7002_s_stream() - V4L2 decoder i/f handler for s_stream
  701. * @sd: pointer to standard V4L2 sub-device structure
  702. * @enable: streaming enable or disable
  703. *
  704. * Sets streaming to enable or disable, if possible.
  705. */
  706. static int tvp7002_s_stream(struct v4l2_subdev *sd, int enable)
  707. {
  708. struct tvp7002 *device = to_tvp7002(sd);
  709. int error = 0;
  710. if (device->streaming == enable)
  711. return 0;
  712. if (enable) {
  713. /* Set output state on (low impedance means stream on) */
  714. error = tvp7002_write(sd, TVP7002_MISC_CTL_2, 0x00);
  715. device->streaming = enable;
  716. } else {
  717. /* Set output state off (high impedance means stream off) */
  718. error = tvp7002_write(sd, TVP7002_MISC_CTL_2, 0x03);
  719. if (error)
  720. v4l2_dbg(1, debug, sd, "Unable to stop streaming\n");
  721. device->streaming = enable;
  722. }
  723. return error;
  724. }
  725. /*
  726. * tvp7002_log_status() - Print information about register settings
  727. * @sd: ptr to v4l2_subdev struct
  728. *
  729. * Log register values of a TVP7002 decoder device.
  730. * Returns zero or -EINVAL if read operation fails.
  731. */
  732. static int tvp7002_log_status(struct v4l2_subdev *sd)
  733. {
  734. struct tvp7002 *device = to_tvp7002(sd);
  735. const struct v4l2_bt_timings *bt;
  736. int detected;
  737. /* Find my current timings */
  738. tvp7002_query_dv(sd, &detected);
  739. bt = &device->current_timings->timings.bt;
  740. v4l2_info(sd, "Selected DV Timings: %ux%u\n", bt->width, bt->height);
  741. if (detected == NUM_TIMINGS) {
  742. v4l2_info(sd, "Detected DV Timings: None\n");
  743. } else {
  744. bt = &tvp7002_timings[detected].timings.bt;
  745. v4l2_info(sd, "Detected DV Timings: %ux%u\n",
  746. bt->width, bt->height);
  747. }
  748. v4l2_info(sd, "Streaming enabled: %s\n",
  749. device->streaming ? "yes" : "no");
  750. /* Print the current value of the gain control */
  751. v4l2_ctrl_handler_log_status(&device->hdl, sd->name);
  752. return 0;
  753. }
  754. static int tvp7002_enum_dv_timings(struct v4l2_subdev *sd,
  755. struct v4l2_enum_dv_timings *timings)
  756. {
  757. /* Check requested format index is within range */
  758. if (timings->index >= NUM_TIMINGS)
  759. return -EINVAL;
  760. timings->timings = tvp7002_timings[timings->index].timings;
  761. return 0;
  762. }
  763. static const struct v4l2_ctrl_ops tvp7002_ctrl_ops = {
  764. .s_ctrl = tvp7002_s_ctrl,
  765. };
  766. /*
  767. * tvp7002_enum_mbus_code() - Enum supported digital video format on pad
  768. * @sd: pointer to standard V4L2 sub-device structure
  769. * @fh: file handle for the subdev
  770. * @code: pointer to subdev enum mbus code struct
  771. *
  772. * Enumerate supported digital video formats for pad.
  773. */
  774. static int
  775. tvp7002_enum_mbus_code(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh,
  776. struct v4l2_subdev_mbus_code_enum *code)
  777. {
  778. /* Check requested format index is within range */
  779. if (code->index != 0)
  780. return -EINVAL;
  781. code->code = V4L2_MBUS_FMT_YUYV10_1X20;
  782. return 0;
  783. }
  784. /*
  785. * tvp7002_get_pad_format() - get video format on pad
  786. * @sd: pointer to standard V4L2 sub-device structure
  787. * @fh: file handle for the subdev
  788. * @fmt: pointer to subdev format struct
  789. *
  790. * get video format for pad.
  791. */
  792. static int
  793. tvp7002_get_pad_format(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh,
  794. struct v4l2_subdev_format *fmt)
  795. {
  796. struct tvp7002 *tvp7002 = to_tvp7002(sd);
  797. fmt->format.code = V4L2_MBUS_FMT_YUYV10_1X20;
  798. fmt->format.width = tvp7002->current_timings->timings.bt.width;
  799. fmt->format.height = tvp7002->current_timings->timings.bt.height;
  800. fmt->format.field = tvp7002->current_timings->scanmode;
  801. fmt->format.colorspace = tvp7002->current_timings->color_space;
  802. return 0;
  803. }
  804. /*
  805. * tvp7002_set_pad_format() - set video format on pad
  806. * @sd: pointer to standard V4L2 sub-device structure
  807. * @fh: file handle for the subdev
  808. * @fmt: pointer to subdev format struct
  809. *
  810. * set video format for pad.
  811. */
  812. static int
  813. tvp7002_set_pad_format(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh,
  814. struct v4l2_subdev_format *fmt)
  815. {
  816. return tvp7002_get_pad_format(sd, fh, fmt);
  817. }
  818. /* V4L2 core operation handlers */
  819. static const struct v4l2_subdev_core_ops tvp7002_core_ops = {
  820. .log_status = tvp7002_log_status,
  821. .g_ext_ctrls = v4l2_subdev_g_ext_ctrls,
  822. .try_ext_ctrls = v4l2_subdev_try_ext_ctrls,
  823. .s_ext_ctrls = v4l2_subdev_s_ext_ctrls,
  824. .g_ctrl = v4l2_subdev_g_ctrl,
  825. .s_ctrl = v4l2_subdev_s_ctrl,
  826. .queryctrl = v4l2_subdev_queryctrl,
  827. .querymenu = v4l2_subdev_querymenu,
  828. #ifdef CONFIG_VIDEO_ADV_DEBUG
  829. .g_register = tvp7002_g_register,
  830. .s_register = tvp7002_s_register,
  831. #endif
  832. };
  833. /* Specific video subsystem operation handlers */
  834. static const struct v4l2_subdev_video_ops tvp7002_video_ops = {
  835. .g_dv_timings = tvp7002_g_dv_timings,
  836. .s_dv_timings = tvp7002_s_dv_timings,
  837. .enum_dv_timings = tvp7002_enum_dv_timings,
  838. .query_dv_timings = tvp7002_query_dv_timings,
  839. .s_stream = tvp7002_s_stream,
  840. .g_mbus_fmt = tvp7002_mbus_fmt,
  841. .try_mbus_fmt = tvp7002_mbus_fmt,
  842. .s_mbus_fmt = tvp7002_mbus_fmt,
  843. .enum_mbus_fmt = tvp7002_enum_mbus_fmt,
  844. };
  845. /* media pad related operation handlers */
  846. static const struct v4l2_subdev_pad_ops tvp7002_pad_ops = {
  847. .enum_mbus_code = tvp7002_enum_mbus_code,
  848. .get_fmt = tvp7002_get_pad_format,
  849. .set_fmt = tvp7002_set_pad_format,
  850. };
  851. /* V4L2 top level operation handlers */
  852. static const struct v4l2_subdev_ops tvp7002_ops = {
  853. .core = &tvp7002_core_ops,
  854. .video = &tvp7002_video_ops,
  855. .pad = &tvp7002_pad_ops,
  856. };
  857. static struct tvp7002_config *
  858. tvp7002_get_pdata(struct i2c_client *client)
  859. {
  860. struct v4l2_of_endpoint bus_cfg;
  861. struct tvp7002_config *pdata;
  862. struct device_node *endpoint;
  863. unsigned int flags;
  864. if (!IS_ENABLED(CONFIG_OF) || !client->dev.of_node)
  865. return client->dev.platform_data;
  866. endpoint = v4l2_of_get_next_endpoint(client->dev.of_node, NULL);
  867. if (!endpoint)
  868. return NULL;
  869. pdata = devm_kzalloc(&client->dev, sizeof(*pdata), GFP_KERNEL);
  870. if (!pdata)
  871. goto done;
  872. v4l2_of_parse_endpoint(endpoint, &bus_cfg);
  873. flags = bus_cfg.bus.parallel.flags;
  874. if (flags & V4L2_MBUS_HSYNC_ACTIVE_HIGH)
  875. pdata->hs_polarity = 1;
  876. if (flags & V4L2_MBUS_VSYNC_ACTIVE_HIGH)
  877. pdata->vs_polarity = 1;
  878. if (flags & V4L2_MBUS_PCLK_SAMPLE_RISING)
  879. pdata->clk_polarity = 1;
  880. if (flags & V4L2_MBUS_FIELD_EVEN_HIGH)
  881. pdata->fid_polarity = 1;
  882. if (flags & V4L2_MBUS_VIDEO_SOG_ACTIVE_HIGH)
  883. pdata->sog_polarity = 1;
  884. done:
  885. of_node_put(endpoint);
  886. return pdata;
  887. }
  888. /*
  889. * tvp7002_probe - Probe a TVP7002 device
  890. * @c: ptr to i2c_client struct
  891. * @id: ptr to i2c_device_id struct
  892. *
  893. * Initialize the TVP7002 device
  894. * Returns zero when successful, -EINVAL if register read fails or
  895. * -EIO if i2c access is not available.
  896. */
  897. static int tvp7002_probe(struct i2c_client *c, const struct i2c_device_id *id)
  898. {
  899. struct tvp7002_config *pdata = tvp7002_get_pdata(c);
  900. struct v4l2_subdev *sd;
  901. struct tvp7002 *device;
  902. struct v4l2_dv_timings timings;
  903. int polarity_a;
  904. int polarity_b;
  905. u8 revision;
  906. int error;
  907. if (pdata == NULL) {
  908. dev_err(&c->dev, "No platform data\n");
  909. return -EINVAL;
  910. }
  911. /* Check if the adapter supports the needed features */
  912. if (!i2c_check_functionality(c->adapter,
  913. I2C_FUNC_SMBUS_READ_BYTE | I2C_FUNC_SMBUS_WRITE_BYTE_DATA))
  914. return -EIO;
  915. device = devm_kzalloc(&c->dev, sizeof(struct tvp7002), GFP_KERNEL);
  916. if (!device)
  917. return -ENOMEM;
  918. sd = &device->sd;
  919. device->pdata = pdata;
  920. device->current_timings = tvp7002_timings;
  921. /* Tell v4l2 the device is ready */
  922. v4l2_i2c_subdev_init(sd, c, &tvp7002_ops);
  923. v4l_info(c, "tvp7002 found @ 0x%02x (%s)\n",
  924. c->addr, c->adapter->name);
  925. error = tvp7002_read(sd, TVP7002_CHIP_REV, &revision);
  926. if (error < 0)
  927. return error;
  928. /* Get revision number */
  929. v4l2_info(sd, "Rev. %02x detected.\n", revision);
  930. if (revision != 0x02)
  931. v4l2_info(sd, "Unknown revision detected.\n");
  932. /* Initializes TVP7002 to its default values */
  933. error = tvp7002_write_inittab(sd, tvp7002_init_default);
  934. if (error < 0)
  935. return error;
  936. /* Set polarity information after registers have been set */
  937. polarity_a = 0x20 | device->pdata->hs_polarity << 5
  938. | device->pdata->vs_polarity << 2;
  939. error = tvp7002_write(sd, TVP7002_SYNC_CTL_1, polarity_a);
  940. if (error < 0)
  941. return error;
  942. polarity_b = 0x01 | device->pdata->fid_polarity << 2
  943. | device->pdata->sog_polarity << 1
  944. | device->pdata->clk_polarity;
  945. error = tvp7002_write(sd, TVP7002_MISC_CTL_3, polarity_b);
  946. if (error < 0)
  947. return error;
  948. /* Set registers according to default video mode */
  949. timings = device->current_timings->timings;
  950. error = tvp7002_s_dv_timings(sd, &timings);
  951. #if defined(CONFIG_MEDIA_CONTROLLER)
  952. device->pad.flags = MEDIA_PAD_FL_SOURCE;
  953. device->sd.flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;
  954. device->sd.entity.flags |= MEDIA_ENT_T_V4L2_SUBDEV_DECODER;
  955. error = media_entity_init(&device->sd.entity, 1, &device->pad, 0);
  956. if (error < 0)
  957. return error;
  958. #endif
  959. v4l2_ctrl_handler_init(&device->hdl, 1);
  960. v4l2_ctrl_new_std(&device->hdl, &tvp7002_ctrl_ops,
  961. V4L2_CID_GAIN, 0, 255, 1, 0);
  962. sd->ctrl_handler = &device->hdl;
  963. if (device->hdl.error) {
  964. error = device->hdl.error;
  965. goto error;
  966. }
  967. v4l2_ctrl_handler_setup(&device->hdl);
  968. error = v4l2_async_register_subdev(&device->sd);
  969. if (error)
  970. goto error;
  971. return 0;
  972. error:
  973. v4l2_ctrl_handler_free(&device->hdl);
  974. #if defined(CONFIG_MEDIA_CONTROLLER)
  975. media_entity_cleanup(&device->sd.entity);
  976. #endif
  977. return error;
  978. }
  979. /*
  980. * tvp7002_remove - Remove TVP7002 device support
  981. * @c: ptr to i2c_client struct
  982. *
  983. * Reset the TVP7002 device
  984. * Returns zero.
  985. */
  986. static int tvp7002_remove(struct i2c_client *c)
  987. {
  988. struct v4l2_subdev *sd = i2c_get_clientdata(c);
  989. struct tvp7002 *device = to_tvp7002(sd);
  990. v4l2_dbg(1, debug, sd, "Removing tvp7002 adapter"
  991. "on address 0x%x\n", c->addr);
  992. v4l2_async_unregister_subdev(&device->sd);
  993. #if defined(CONFIG_MEDIA_CONTROLLER)
  994. media_entity_cleanup(&device->sd.entity);
  995. #endif
  996. v4l2_device_unregister_subdev(sd);
  997. v4l2_ctrl_handler_free(&device->hdl);
  998. return 0;
  999. }
  1000. /* I2C Device ID table */
  1001. static const struct i2c_device_id tvp7002_id[] = {
  1002. { "tvp7002", 0 },
  1003. { }
  1004. };
  1005. MODULE_DEVICE_TABLE(i2c, tvp7002_id);
  1006. #if IS_ENABLED(CONFIG_OF)
  1007. static const struct of_device_id tvp7002_of_match[] = {
  1008. { .compatible = "ti,tvp7002", },
  1009. { /* sentinel */ },
  1010. };
  1011. MODULE_DEVICE_TABLE(of, tvp7002_of_match);
  1012. #endif
  1013. /* I2C driver data */
  1014. static struct i2c_driver tvp7002_driver = {
  1015. .driver = {
  1016. .of_match_table = of_match_ptr(tvp7002_of_match),
  1017. .owner = THIS_MODULE,
  1018. .name = TVP7002_MODULE_NAME,
  1019. },
  1020. .probe = tvp7002_probe,
  1021. .remove = tvp7002_remove,
  1022. .id_table = tvp7002_id,
  1023. };
  1024. module_i2c_driver(tvp7002_driver);