ths8200.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515
  1. /*
  2. * ths8200 - Texas Instruments THS8200 video encoder driver
  3. *
  4. * Copyright 2013 Cisco Systems, Inc. and/or its affiliates.
  5. *
  6. * This program is free software; you may redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; version 2 of the License.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation version 2.
  13. *
  14. * This program is distributed .as is. WITHOUT ANY WARRANTY of any
  15. * kind, whether express or implied; without even the implied warranty
  16. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. */
  19. #include <linux/i2c.h>
  20. #include <linux/module.h>
  21. #include <linux/v4l2-dv-timings.h>
  22. #include <media/v4l2-dv-timings.h>
  23. #include <media/v4l2-async.h>
  24. #include <media/v4l2-device.h>
  25. #include "ths8200_regs.h"
  26. static int debug;
  27. module_param(debug, int, 0644);
  28. MODULE_PARM_DESC(debug, "debug level (0-2)");
  29. MODULE_DESCRIPTION("Texas Instruments THS8200 video encoder driver");
  30. MODULE_AUTHOR("Mats Randgaard <mats.randgaard@cisco.com>");
  31. MODULE_AUTHOR("Martin Bugge <martin.bugge@cisco.com>");
  32. MODULE_LICENSE("GPL v2");
  33. struct ths8200_state {
  34. struct v4l2_subdev sd;
  35. uint8_t chip_version;
  36. /* Is the ths8200 powered on? */
  37. bool power_on;
  38. struct v4l2_dv_timings dv_timings;
  39. };
  40. static const struct v4l2_dv_timings_cap ths8200_timings_cap = {
  41. .type = V4L2_DV_BT_656_1120,
  42. .bt = {
  43. .max_width = 1920,
  44. .max_height = 1080,
  45. .min_pixelclock = 25000000,
  46. .max_pixelclock = 148500000,
  47. .standards = V4L2_DV_BT_STD_CEA861,
  48. .capabilities = V4L2_DV_BT_CAP_PROGRESSIVE,
  49. },
  50. };
  51. static inline struct ths8200_state *to_state(struct v4l2_subdev *sd)
  52. {
  53. return container_of(sd, struct ths8200_state, sd);
  54. }
  55. static inline unsigned hblanking(const struct v4l2_bt_timings *t)
  56. {
  57. return V4L2_DV_BT_BLANKING_WIDTH(t);
  58. }
  59. static inline unsigned htotal(const struct v4l2_bt_timings *t)
  60. {
  61. return V4L2_DV_BT_FRAME_WIDTH(t);
  62. }
  63. static inline unsigned vblanking(const struct v4l2_bt_timings *t)
  64. {
  65. return V4L2_DV_BT_BLANKING_HEIGHT(t);
  66. }
  67. static inline unsigned vtotal(const struct v4l2_bt_timings *t)
  68. {
  69. return V4L2_DV_BT_FRAME_HEIGHT(t);
  70. }
  71. static int ths8200_read(struct v4l2_subdev *sd, u8 reg)
  72. {
  73. struct i2c_client *client = v4l2_get_subdevdata(sd);
  74. return i2c_smbus_read_byte_data(client, reg);
  75. }
  76. static int ths8200_write(struct v4l2_subdev *sd, u8 reg, u8 val)
  77. {
  78. struct i2c_client *client = v4l2_get_subdevdata(sd);
  79. int ret;
  80. int i;
  81. for (i = 0; i < 3; i++) {
  82. ret = i2c_smbus_write_byte_data(client, reg, val);
  83. if (ret == 0)
  84. return 0;
  85. }
  86. v4l2_err(sd, "I2C Write Problem\n");
  87. return ret;
  88. }
  89. /* To set specific bits in the register, a clear-mask is given (to be AND-ed),
  90. * and then the value-mask (to be OR-ed).
  91. */
  92. static inline void
  93. ths8200_write_and_or(struct v4l2_subdev *sd, u8 reg,
  94. uint8_t clr_mask, uint8_t val_mask)
  95. {
  96. ths8200_write(sd, reg, (ths8200_read(sd, reg) & clr_mask) | val_mask);
  97. }
  98. #ifdef CONFIG_VIDEO_ADV_DEBUG
  99. static int ths8200_g_register(struct v4l2_subdev *sd,
  100. struct v4l2_dbg_register *reg)
  101. {
  102. reg->val = ths8200_read(sd, reg->reg & 0xff);
  103. reg->size = 1;
  104. return 0;
  105. }
  106. static int ths8200_s_register(struct v4l2_subdev *sd,
  107. const struct v4l2_dbg_register *reg)
  108. {
  109. ths8200_write(sd, reg->reg & 0xff, reg->val & 0xff);
  110. return 0;
  111. }
  112. #endif
  113. static int ths8200_log_status(struct v4l2_subdev *sd)
  114. {
  115. struct ths8200_state *state = to_state(sd);
  116. uint8_t reg_03 = ths8200_read(sd, THS8200_CHIP_CTL);
  117. v4l2_info(sd, "----- Chip status -----\n");
  118. v4l2_info(sd, "version: %u\n", state->chip_version);
  119. v4l2_info(sd, "power: %s\n", (reg_03 & 0x0c) ? "off" : "on");
  120. v4l2_info(sd, "reset: %s\n", (reg_03 & 0x01) ? "off" : "on");
  121. v4l2_info(sd, "test pattern: %s\n",
  122. (reg_03 & 0x20) ? "enabled" : "disabled");
  123. v4l2_info(sd, "format: %ux%u\n",
  124. ths8200_read(sd, THS8200_DTG2_PIXEL_CNT_MSB) * 256 +
  125. ths8200_read(sd, THS8200_DTG2_PIXEL_CNT_LSB),
  126. (ths8200_read(sd, THS8200_DTG2_LINE_CNT_MSB) & 0x07) * 256 +
  127. ths8200_read(sd, THS8200_DTG2_LINE_CNT_LSB));
  128. v4l2_print_dv_timings(sd->name, "Configured format:",
  129. &state->dv_timings, true);
  130. return 0;
  131. }
  132. /* Power up/down ths8200 */
  133. static int ths8200_s_power(struct v4l2_subdev *sd, int on)
  134. {
  135. struct ths8200_state *state = to_state(sd);
  136. v4l2_dbg(1, debug, sd, "%s: power %s\n", __func__, on ? "on" : "off");
  137. state->power_on = on;
  138. /* Power up/down - leave in reset state until input video is present */
  139. ths8200_write_and_or(sd, THS8200_CHIP_CTL, 0xf2, (on ? 0x00 : 0x0c));
  140. return 0;
  141. }
  142. static const struct v4l2_subdev_core_ops ths8200_core_ops = {
  143. .log_status = ths8200_log_status,
  144. .s_power = ths8200_s_power,
  145. #ifdef CONFIG_VIDEO_ADV_DEBUG
  146. .g_register = ths8200_g_register,
  147. .s_register = ths8200_s_register,
  148. #endif
  149. };
  150. /* -----------------------------------------------------------------------------
  151. * V4L2 subdev video operations
  152. */
  153. static int ths8200_s_stream(struct v4l2_subdev *sd, int enable)
  154. {
  155. struct ths8200_state *state = to_state(sd);
  156. if (enable && !state->power_on)
  157. ths8200_s_power(sd, true);
  158. ths8200_write_and_or(sd, THS8200_CHIP_CTL, 0xfe,
  159. (enable ? 0x01 : 0x00));
  160. v4l2_dbg(1, debug, sd, "%s: %sable\n",
  161. __func__, (enable ? "en" : "dis"));
  162. return 0;
  163. }
  164. static void ths8200_core_init(struct v4l2_subdev *sd)
  165. {
  166. /* setup clocks */
  167. ths8200_write_and_or(sd, THS8200_CHIP_CTL, 0x3f, 0xc0);
  168. /**** Data path control (DATA) ****/
  169. /* Set FSADJ 700 mV,
  170. * bypass 422-444 interpolation,
  171. * input format 30 bit RGB444
  172. */
  173. ths8200_write(sd, THS8200_DATA_CNTL, 0x70);
  174. /* DTG Mode (Video blocked during blanking
  175. * VESA slave
  176. */
  177. ths8200_write(sd, THS8200_DTG1_MODE, 0x87);
  178. /**** Display Timing Generator Control, Part 1 (DTG1). ****/
  179. /* Disable embedded syncs on the output by setting
  180. * the amplitude to zero for all channels.
  181. */
  182. ths8200_write(sd, THS8200_DTG1_Y_SYNC_MSB, 0x2a);
  183. ths8200_write(sd, THS8200_DTG1_CBCR_SYNC_MSB, 0x2a);
  184. }
  185. static void ths8200_setup(struct v4l2_subdev *sd, struct v4l2_bt_timings *bt)
  186. {
  187. uint8_t polarity = 0;
  188. uint16_t line_start_active_video = (bt->vsync + bt->vbackporch);
  189. uint16_t line_start_front_porch = (vtotal(bt) - bt->vfrontporch);
  190. /*** System ****/
  191. /* Set chip in reset while it is configured */
  192. ths8200_s_stream(sd, false);
  193. /* configure video output timings */
  194. ths8200_write(sd, THS8200_DTG1_SPEC_A, bt->hsync);
  195. ths8200_write(sd, THS8200_DTG1_SPEC_B, bt->hfrontporch);
  196. /* Zero for progressive scan formats.*/
  197. if (!bt->interlaced)
  198. ths8200_write(sd, THS8200_DTG1_SPEC_C, 0x00);
  199. /* Distance from leading edge of h sync to start of active video.
  200. * MSB in 0x2b
  201. */
  202. ths8200_write(sd, THS8200_DTG1_SPEC_D_LSB,
  203. (bt->hbackporch + bt->hsync) & 0xff);
  204. /* Zero for SDTV-mode. MSB in 0x2b */
  205. ths8200_write(sd, THS8200_DTG1_SPEC_E_LSB, 0x00);
  206. /*
  207. * MSB for dtg1_spec(d/e/h). See comment for
  208. * corresponding LSB registers.
  209. */
  210. ths8200_write(sd, THS8200_DTG1_SPEC_DEH_MSB,
  211. ((bt->hbackporch + bt->hsync) & 0x100) >> 1);
  212. /* h front porch */
  213. ths8200_write(sd, THS8200_DTG1_SPEC_K_LSB, (bt->hfrontporch) & 0xff);
  214. ths8200_write(sd, THS8200_DTG1_SPEC_K_MSB,
  215. ((bt->hfrontporch) & 0x700) >> 8);
  216. /* Half the line length. Used to calculate SDTV line types. */
  217. ths8200_write(sd, THS8200_DTG1_SPEC_G_LSB, (htotal(bt)/2) & 0xff);
  218. ths8200_write(sd, THS8200_DTG1_SPEC_G_MSB,
  219. ((htotal(bt)/2) >> 8) & 0x0f);
  220. /* Total pixels per line (ex. 720p: 1650) */
  221. ths8200_write(sd, THS8200_DTG1_TOT_PIXELS_MSB, htotal(bt) >> 8);
  222. ths8200_write(sd, THS8200_DTG1_TOT_PIXELS_LSB, htotal(bt) & 0xff);
  223. /* Frame height and field height */
  224. /* Field height should be programmed higher than frame_size for
  225. * progressive scan formats
  226. */
  227. ths8200_write(sd, THS8200_DTG1_FRAME_FIELD_SZ_MSB,
  228. ((vtotal(bt) >> 4) & 0xf0) + 0x7);
  229. ths8200_write(sd, THS8200_DTG1_FRAME_SZ_LSB, vtotal(bt) & 0xff);
  230. /* Should be programmed higher than frame_size
  231. * for progressive formats
  232. */
  233. if (!bt->interlaced)
  234. ths8200_write(sd, THS8200_DTG1_FIELD_SZ_LSB, 0xff);
  235. /**** Display Timing Generator Control, Part 2 (DTG2). ****/
  236. /* Set breakpoint line numbers and types
  237. * THS8200 generates line types with different properties. A line type
  238. * that sets all the RGB-outputs to zero is used in the blanking areas,
  239. * while a line type that enable the RGB-outputs is used in active video
  240. * area. The line numbers for start of active video, start of front
  241. * porch and after the last line in the frame must be set with the
  242. * corresponding line types.
  243. *
  244. * Line types:
  245. * 0x9 - Full normal sync pulse: Blocks data when dtg1_pass is off.
  246. * Used in blanking area.
  247. * 0x0 - Active video: Video data is always passed. Used in active
  248. * video area.
  249. */
  250. ths8200_write_and_or(sd, THS8200_DTG2_BP1_2_MSB, 0x88,
  251. ((line_start_active_video >> 4) & 0x70) +
  252. ((line_start_front_porch >> 8) & 0x07));
  253. ths8200_write(sd, THS8200_DTG2_BP3_4_MSB, ((vtotal(bt)) >> 4) & 0x70);
  254. ths8200_write(sd, THS8200_DTG2_BP1_LSB, line_start_active_video & 0xff);
  255. ths8200_write(sd, THS8200_DTG2_BP2_LSB, line_start_front_porch & 0xff);
  256. ths8200_write(sd, THS8200_DTG2_BP3_LSB, (vtotal(bt)) & 0xff);
  257. /* line types */
  258. ths8200_write(sd, THS8200_DTG2_LINETYPE1, 0x90);
  259. ths8200_write(sd, THS8200_DTG2_LINETYPE2, 0x90);
  260. /* h sync width transmitted */
  261. ths8200_write(sd, THS8200_DTG2_HLENGTH_LSB, bt->hsync & 0xff);
  262. ths8200_write_and_or(sd, THS8200_DTG2_HLENGTH_LSB_HDLY_MSB, 0x3f,
  263. (bt->hsync >> 2) & 0xc0);
  264. /* The pixel value h sync is asserted on */
  265. ths8200_write_and_or(sd, THS8200_DTG2_HLENGTH_LSB_HDLY_MSB, 0xe0,
  266. (htotal(bt) >> 8) & 0x1f);
  267. ths8200_write(sd, THS8200_DTG2_HLENGTH_HDLY_LSB, htotal(bt));
  268. /* v sync width transmitted */
  269. ths8200_write(sd, THS8200_DTG2_VLENGTH1_LSB, (bt->vsync) & 0xff);
  270. ths8200_write_and_or(sd, THS8200_DTG2_VLENGTH1_MSB_VDLY1_MSB, 0x3f,
  271. ((bt->vsync) >> 2) & 0xc0);
  272. /* The pixel value v sync is asserted on */
  273. ths8200_write_and_or(sd, THS8200_DTG2_VLENGTH1_MSB_VDLY1_MSB, 0xf8,
  274. (vtotal(bt)>>8) & 0x7);
  275. ths8200_write(sd, THS8200_DTG2_VDLY1_LSB, vtotal(bt));
  276. /* For progressive video vlength2 must be set to all 0 and vdly2 must
  277. * be set to all 1.
  278. */
  279. ths8200_write(sd, THS8200_DTG2_VLENGTH2_LSB, 0x00);
  280. ths8200_write(sd, THS8200_DTG2_VLENGTH2_MSB_VDLY2_MSB, 0x07);
  281. ths8200_write(sd, THS8200_DTG2_VDLY2_LSB, 0xff);
  282. /* Internal delay factors to synchronize the sync pulses and the data */
  283. /* Experimental values delays (hor 4, ver 1) */
  284. ths8200_write(sd, THS8200_DTG2_HS_IN_DLY_MSB, (htotal(bt)>>8) & 0x1f);
  285. ths8200_write(sd, THS8200_DTG2_HS_IN_DLY_LSB, (htotal(bt) - 4) & 0xff);
  286. ths8200_write(sd, THS8200_DTG2_VS_IN_DLY_MSB, 0);
  287. ths8200_write(sd, THS8200_DTG2_VS_IN_DLY_LSB, 1);
  288. /* Polarity of received and transmitted sync signals */
  289. if (bt->polarities & V4L2_DV_HSYNC_POS_POL) {
  290. polarity |= 0x01; /* HS_IN */
  291. polarity |= 0x08; /* HS_OUT */
  292. }
  293. if (bt->polarities & V4L2_DV_VSYNC_POS_POL) {
  294. polarity |= 0x02; /* VS_IN */
  295. polarity |= 0x10; /* VS_OUT */
  296. }
  297. /* RGB mode, no embedded timings */
  298. /* Timing of video input bus is derived from HS, VS, and FID dedicated
  299. * inputs
  300. */
  301. ths8200_write(sd, THS8200_DTG2_CNTL, 0x47 | polarity);
  302. /* leave reset */
  303. ths8200_s_stream(sd, true);
  304. v4l2_dbg(1, debug, sd, "%s: frame %dx%d, polarity %d\n"
  305. "horizontal: front porch %d, back porch %d, sync %d\n"
  306. "vertical: sync %d\n", __func__, htotal(bt), vtotal(bt),
  307. polarity, bt->hfrontporch, bt->hbackporch,
  308. bt->hsync, bt->vsync);
  309. }
  310. static int ths8200_s_dv_timings(struct v4l2_subdev *sd,
  311. struct v4l2_dv_timings *timings)
  312. {
  313. struct ths8200_state *state = to_state(sd);
  314. v4l2_dbg(1, debug, sd, "%s:\n", __func__);
  315. if (!v4l2_valid_dv_timings(timings, &ths8200_timings_cap,
  316. NULL, NULL))
  317. return -EINVAL;
  318. if (!v4l2_find_dv_timings_cap(timings, &ths8200_timings_cap, 10,
  319. NULL, NULL)) {
  320. v4l2_dbg(1, debug, sd, "Unsupported format\n");
  321. return -EINVAL;
  322. }
  323. timings->bt.flags &= ~V4L2_DV_FL_REDUCED_FPS;
  324. /* save timings */
  325. state->dv_timings = *timings;
  326. ths8200_setup(sd, &timings->bt);
  327. return 0;
  328. }
  329. static int ths8200_g_dv_timings(struct v4l2_subdev *sd,
  330. struct v4l2_dv_timings *timings)
  331. {
  332. struct ths8200_state *state = to_state(sd);
  333. v4l2_dbg(1, debug, sd, "%s:\n", __func__);
  334. *timings = state->dv_timings;
  335. return 0;
  336. }
  337. static int ths8200_enum_dv_timings(struct v4l2_subdev *sd,
  338. struct v4l2_enum_dv_timings *timings)
  339. {
  340. return v4l2_enum_dv_timings_cap(timings, &ths8200_timings_cap,
  341. NULL, NULL);
  342. }
  343. static int ths8200_dv_timings_cap(struct v4l2_subdev *sd,
  344. struct v4l2_dv_timings_cap *cap)
  345. {
  346. *cap = ths8200_timings_cap;
  347. return 0;
  348. }
  349. /* Specific video subsystem operation handlers */
  350. static const struct v4l2_subdev_video_ops ths8200_video_ops = {
  351. .s_stream = ths8200_s_stream,
  352. .s_dv_timings = ths8200_s_dv_timings,
  353. .g_dv_timings = ths8200_g_dv_timings,
  354. .enum_dv_timings = ths8200_enum_dv_timings,
  355. .dv_timings_cap = ths8200_dv_timings_cap,
  356. };
  357. /* V4L2 top level operation handlers */
  358. static const struct v4l2_subdev_ops ths8200_ops = {
  359. .core = &ths8200_core_ops,
  360. .video = &ths8200_video_ops,
  361. };
  362. static int ths8200_probe(struct i2c_client *client,
  363. const struct i2c_device_id *id)
  364. {
  365. struct ths8200_state *state;
  366. struct v4l2_subdev *sd;
  367. int error;
  368. /* Check if the adapter supports the needed features */
  369. if (!i2c_check_functionality(client->adapter, I2C_FUNC_SMBUS_BYTE_DATA))
  370. return -EIO;
  371. state = devm_kzalloc(&client->dev, sizeof(*state), GFP_KERNEL);
  372. if (!state)
  373. return -ENOMEM;
  374. sd = &state->sd;
  375. v4l2_i2c_subdev_init(sd, client, &ths8200_ops);
  376. state->chip_version = ths8200_read(sd, THS8200_VERSION);
  377. v4l2_dbg(1, debug, sd, "chip version 0x%x\n", state->chip_version);
  378. ths8200_core_init(sd);
  379. error = v4l2_async_register_subdev(&state->sd);
  380. if (error)
  381. return error;
  382. v4l2_info(sd, "%s found @ 0x%x (%s)\n", client->name,
  383. client->addr << 1, client->adapter->name);
  384. return 0;
  385. }
  386. static int ths8200_remove(struct i2c_client *client)
  387. {
  388. struct v4l2_subdev *sd = i2c_get_clientdata(client);
  389. struct ths8200_state *decoder = to_state(sd);
  390. v4l2_dbg(1, debug, sd, "%s removed @ 0x%x (%s)\n", client->name,
  391. client->addr << 1, client->adapter->name);
  392. ths8200_s_power(sd, false);
  393. v4l2_async_unregister_subdev(&decoder->sd);
  394. v4l2_device_unregister_subdev(sd);
  395. return 0;
  396. }
  397. static struct i2c_device_id ths8200_id[] = {
  398. { "ths8200", 0 },
  399. {},
  400. };
  401. MODULE_DEVICE_TABLE(i2c, ths8200_id);
  402. #if IS_ENABLED(CONFIG_OF)
  403. static const struct of_device_id ths8200_of_match[] = {
  404. { .compatible = "ti,ths8200", },
  405. { /* sentinel */ },
  406. };
  407. MODULE_DEVICE_TABLE(of, ths8200_of_match);
  408. #endif
  409. static struct i2c_driver ths8200_driver = {
  410. .driver = {
  411. .owner = THIS_MODULE,
  412. .name = "ths8200",
  413. .of_match_table = of_match_ptr(ths8200_of_match),
  414. },
  415. .probe = ths8200_probe,
  416. .remove = ths8200_remove,
  417. .id_table = ths8200_id,
  418. };
  419. module_i2c_driver(ths8200_driver);