ov7670.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659
  1. /*
  2. * A V4L2 driver for OmniVision OV7670 cameras.
  3. *
  4. * Copyright 2006 One Laptop Per Child Association, Inc. Written
  5. * by Jonathan Corbet with substantial inspiration from Mark
  6. * McClelland's ovcamchip code.
  7. *
  8. * Copyright 2006-7 Jonathan Corbet <corbet@lwn.net>
  9. *
  10. * This file may be distributed under the terms of the GNU General
  11. * Public License, version 2.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/slab.h>
  16. #include <linux/i2c.h>
  17. #include <linux/delay.h>
  18. #include <linux/videodev2.h>
  19. #include <media/v4l2-device.h>
  20. #include <media/v4l2-ctrls.h>
  21. #include <media/v4l2-mediabus.h>
  22. #include <media/ov7670.h>
  23. MODULE_AUTHOR("Jonathan Corbet <corbet@lwn.net>");
  24. MODULE_DESCRIPTION("A low-level driver for OmniVision ov7670 sensors");
  25. MODULE_LICENSE("GPL");
  26. static bool debug;
  27. module_param(debug, bool, 0644);
  28. MODULE_PARM_DESC(debug, "Debug level (0-1)");
  29. /*
  30. * Basic window sizes. These probably belong somewhere more globally
  31. * useful.
  32. */
  33. #define VGA_WIDTH 640
  34. #define VGA_HEIGHT 480
  35. #define QVGA_WIDTH 320
  36. #define QVGA_HEIGHT 240
  37. #define CIF_WIDTH 352
  38. #define CIF_HEIGHT 288
  39. #define QCIF_WIDTH 176
  40. #define QCIF_HEIGHT 144
  41. /*
  42. * The 7670 sits on i2c with ID 0x42
  43. */
  44. #define OV7670_I2C_ADDR 0x42
  45. #define PLL_FACTOR 4
  46. /* Registers */
  47. #define REG_GAIN 0x00 /* Gain lower 8 bits (rest in vref) */
  48. #define REG_BLUE 0x01 /* blue gain */
  49. #define REG_RED 0x02 /* red gain */
  50. #define REG_VREF 0x03 /* Pieces of GAIN, VSTART, VSTOP */
  51. #define REG_COM1 0x04 /* Control 1 */
  52. #define COM1_CCIR656 0x40 /* CCIR656 enable */
  53. #define REG_BAVE 0x05 /* U/B Average level */
  54. #define REG_GbAVE 0x06 /* Y/Gb Average level */
  55. #define REG_AECHH 0x07 /* AEC MS 5 bits */
  56. #define REG_RAVE 0x08 /* V/R Average level */
  57. #define REG_COM2 0x09 /* Control 2 */
  58. #define COM2_SSLEEP 0x10 /* Soft sleep mode */
  59. #define REG_PID 0x0a /* Product ID MSB */
  60. #define REG_VER 0x0b /* Product ID LSB */
  61. #define REG_COM3 0x0c /* Control 3 */
  62. #define COM3_SWAP 0x40 /* Byte swap */
  63. #define COM3_SCALEEN 0x08 /* Enable scaling */
  64. #define COM3_DCWEN 0x04 /* Enable downsamp/crop/window */
  65. #define REG_COM4 0x0d /* Control 4 */
  66. #define REG_COM5 0x0e /* All "reserved" */
  67. #define REG_COM6 0x0f /* Control 6 */
  68. #define REG_AECH 0x10 /* More bits of AEC value */
  69. #define REG_CLKRC 0x11 /* Clocl control */
  70. #define CLK_EXT 0x40 /* Use external clock directly */
  71. #define CLK_SCALE 0x3f /* Mask for internal clock scale */
  72. #define REG_COM7 0x12 /* Control 7 */
  73. #define COM7_RESET 0x80 /* Register reset */
  74. #define COM7_FMT_MASK 0x38
  75. #define COM7_FMT_VGA 0x00
  76. #define COM7_FMT_CIF 0x20 /* CIF format */
  77. #define COM7_FMT_QVGA 0x10 /* QVGA format */
  78. #define COM7_FMT_QCIF 0x08 /* QCIF format */
  79. #define COM7_RGB 0x04 /* bits 0 and 2 - RGB format */
  80. #define COM7_YUV 0x00 /* YUV */
  81. #define COM7_BAYER 0x01 /* Bayer format */
  82. #define COM7_PBAYER 0x05 /* "Processed bayer" */
  83. #define REG_COM8 0x13 /* Control 8 */
  84. #define COM8_FASTAEC 0x80 /* Enable fast AGC/AEC */
  85. #define COM8_AECSTEP 0x40 /* Unlimited AEC step size */
  86. #define COM8_BFILT 0x20 /* Band filter enable */
  87. #define COM8_AGC 0x04 /* Auto gain enable */
  88. #define COM8_AWB 0x02 /* White balance enable */
  89. #define COM8_AEC 0x01 /* Auto exposure enable */
  90. #define REG_COM9 0x14 /* Control 9 - gain ceiling */
  91. #define REG_COM10 0x15 /* Control 10 */
  92. #define COM10_HSYNC 0x40 /* HSYNC instead of HREF */
  93. #define COM10_PCLK_HB 0x20 /* Suppress PCLK on horiz blank */
  94. #define COM10_HREF_REV 0x08 /* Reverse HREF */
  95. #define COM10_VS_LEAD 0x04 /* VSYNC on clock leading edge */
  96. #define COM10_VS_NEG 0x02 /* VSYNC negative */
  97. #define COM10_HS_NEG 0x01 /* HSYNC negative */
  98. #define REG_HSTART 0x17 /* Horiz start high bits */
  99. #define REG_HSTOP 0x18 /* Horiz stop high bits */
  100. #define REG_VSTART 0x19 /* Vert start high bits */
  101. #define REG_VSTOP 0x1a /* Vert stop high bits */
  102. #define REG_PSHFT 0x1b /* Pixel delay after HREF */
  103. #define REG_MIDH 0x1c /* Manuf. ID high */
  104. #define REG_MIDL 0x1d /* Manuf. ID low */
  105. #define REG_MVFP 0x1e /* Mirror / vflip */
  106. #define MVFP_MIRROR 0x20 /* Mirror image */
  107. #define MVFP_FLIP 0x10 /* Vertical flip */
  108. #define REG_AEW 0x24 /* AGC upper limit */
  109. #define REG_AEB 0x25 /* AGC lower limit */
  110. #define REG_VPT 0x26 /* AGC/AEC fast mode op region */
  111. #define REG_HSYST 0x30 /* HSYNC rising edge delay */
  112. #define REG_HSYEN 0x31 /* HSYNC falling edge delay */
  113. #define REG_HREF 0x32 /* HREF pieces */
  114. #define REG_TSLB 0x3a /* lots of stuff */
  115. #define TSLB_YLAST 0x04 /* UYVY or VYUY - see com13 */
  116. #define REG_COM11 0x3b /* Control 11 */
  117. #define COM11_NIGHT 0x80 /* NIght mode enable */
  118. #define COM11_NMFR 0x60 /* Two bit NM frame rate */
  119. #define COM11_HZAUTO 0x10 /* Auto detect 50/60 Hz */
  120. #define COM11_50HZ 0x08 /* Manual 50Hz select */
  121. #define COM11_EXP 0x02
  122. #define REG_COM12 0x3c /* Control 12 */
  123. #define COM12_HREF 0x80 /* HREF always */
  124. #define REG_COM13 0x3d /* Control 13 */
  125. #define COM13_GAMMA 0x80 /* Gamma enable */
  126. #define COM13_UVSAT 0x40 /* UV saturation auto adjustment */
  127. #define COM13_UVSWAP 0x01 /* V before U - w/TSLB */
  128. #define REG_COM14 0x3e /* Control 14 */
  129. #define COM14_DCWEN 0x10 /* DCW/PCLK-scale enable */
  130. #define REG_EDGE 0x3f /* Edge enhancement factor */
  131. #define REG_COM15 0x40 /* Control 15 */
  132. #define COM15_R10F0 0x00 /* Data range 10 to F0 */
  133. #define COM15_R01FE 0x80 /* 01 to FE */
  134. #define COM15_R00FF 0xc0 /* 00 to FF */
  135. #define COM15_RGB565 0x10 /* RGB565 output */
  136. #define COM15_RGB555 0x30 /* RGB555 output */
  137. #define REG_COM16 0x41 /* Control 16 */
  138. #define COM16_AWBGAIN 0x08 /* AWB gain enable */
  139. #define REG_COM17 0x42 /* Control 17 */
  140. #define COM17_AECWIN 0xc0 /* AEC window - must match COM4 */
  141. #define COM17_CBAR 0x08 /* DSP Color bar */
  142. /*
  143. * This matrix defines how the colors are generated, must be
  144. * tweaked to adjust hue and saturation.
  145. *
  146. * Order: v-red, v-green, v-blue, u-red, u-green, u-blue
  147. *
  148. * They are nine-bit signed quantities, with the sign bit
  149. * stored in 0x58. Sign for v-red is bit 0, and up from there.
  150. */
  151. #define REG_CMATRIX_BASE 0x4f
  152. #define CMATRIX_LEN 6
  153. #define REG_CMATRIX_SIGN 0x58
  154. #define REG_BRIGHT 0x55 /* Brightness */
  155. #define REG_CONTRAS 0x56 /* Contrast control */
  156. #define REG_GFIX 0x69 /* Fix gain control */
  157. #define REG_DBLV 0x6b /* PLL control an debugging */
  158. #define DBLV_BYPASS 0x00 /* Bypass PLL */
  159. #define DBLV_X4 0x01 /* clock x4 */
  160. #define DBLV_X6 0x10 /* clock x6 */
  161. #define DBLV_X8 0x11 /* clock x8 */
  162. #define REG_REG76 0x76 /* OV's name */
  163. #define R76_BLKPCOR 0x80 /* Black pixel correction enable */
  164. #define R76_WHTPCOR 0x40 /* White pixel correction enable */
  165. #define REG_RGB444 0x8c /* RGB 444 control */
  166. #define R444_ENABLE 0x02 /* Turn on RGB444, overrides 5x5 */
  167. #define R444_RGBX 0x01 /* Empty nibble at end */
  168. #define REG_HAECC1 0x9f /* Hist AEC/AGC control 1 */
  169. #define REG_HAECC2 0xa0 /* Hist AEC/AGC control 2 */
  170. #define REG_BD50MAX 0xa5 /* 50hz banding step limit */
  171. #define REG_HAECC3 0xa6 /* Hist AEC/AGC control 3 */
  172. #define REG_HAECC4 0xa7 /* Hist AEC/AGC control 4 */
  173. #define REG_HAECC5 0xa8 /* Hist AEC/AGC control 5 */
  174. #define REG_HAECC6 0xa9 /* Hist AEC/AGC control 6 */
  175. #define REG_HAECC7 0xaa /* Hist AEC/AGC control 7 */
  176. #define REG_BD60MAX 0xab /* 60hz banding step limit */
  177. enum ov7670_model {
  178. MODEL_OV7670 = 0,
  179. MODEL_OV7675,
  180. };
  181. struct ov7670_win_size {
  182. int width;
  183. int height;
  184. unsigned char com7_bit;
  185. int hstart; /* Start/stop values for the camera. Note */
  186. int hstop; /* that they do not always make complete */
  187. int vstart; /* sense to humans, but evidently the sensor */
  188. int vstop; /* will do the right thing... */
  189. struct regval_list *regs; /* Regs to tweak */
  190. };
  191. struct ov7670_devtype {
  192. /* formats supported for each model */
  193. struct ov7670_win_size *win_sizes;
  194. unsigned int n_win_sizes;
  195. /* callbacks for frame rate control */
  196. int (*set_framerate)(struct v4l2_subdev *, struct v4l2_fract *);
  197. void (*get_framerate)(struct v4l2_subdev *, struct v4l2_fract *);
  198. };
  199. /*
  200. * Information we maintain about a known sensor.
  201. */
  202. struct ov7670_format_struct; /* coming later */
  203. struct ov7670_info {
  204. struct v4l2_subdev sd;
  205. struct v4l2_ctrl_handler hdl;
  206. struct {
  207. /* gain cluster */
  208. struct v4l2_ctrl *auto_gain;
  209. struct v4l2_ctrl *gain;
  210. };
  211. struct {
  212. /* exposure cluster */
  213. struct v4l2_ctrl *auto_exposure;
  214. struct v4l2_ctrl *exposure;
  215. };
  216. struct {
  217. /* saturation/hue cluster */
  218. struct v4l2_ctrl *saturation;
  219. struct v4l2_ctrl *hue;
  220. };
  221. struct ov7670_format_struct *fmt; /* Current format */
  222. int min_width; /* Filter out smaller sizes */
  223. int min_height; /* Filter out smaller sizes */
  224. int clock_speed; /* External clock speed (MHz) */
  225. u8 clkrc; /* Clock divider value */
  226. bool use_smbus; /* Use smbus I/O instead of I2C */
  227. bool pll_bypass;
  228. bool pclk_hb_disable;
  229. const struct ov7670_devtype *devtype; /* Device specifics */
  230. };
  231. static inline struct ov7670_info *to_state(struct v4l2_subdev *sd)
  232. {
  233. return container_of(sd, struct ov7670_info, sd);
  234. }
  235. static inline struct v4l2_subdev *to_sd(struct v4l2_ctrl *ctrl)
  236. {
  237. return &container_of(ctrl->handler, struct ov7670_info, hdl)->sd;
  238. }
  239. /*
  240. * The default register settings, as obtained from OmniVision. There
  241. * is really no making sense of most of these - lots of "reserved" values
  242. * and such.
  243. *
  244. * These settings give VGA YUYV.
  245. */
  246. struct regval_list {
  247. unsigned char reg_num;
  248. unsigned char value;
  249. };
  250. static struct regval_list ov7670_default_regs[] = {
  251. { REG_COM7, COM7_RESET },
  252. /*
  253. * Clock scale: 3 = 15fps
  254. * 2 = 20fps
  255. * 1 = 30fps
  256. */
  257. { REG_CLKRC, 0x1 }, /* OV: clock scale (30 fps) */
  258. { REG_TSLB, 0x04 }, /* OV */
  259. { REG_COM7, 0 }, /* VGA */
  260. /*
  261. * Set the hardware window. These values from OV don't entirely
  262. * make sense - hstop is less than hstart. But they work...
  263. */
  264. { REG_HSTART, 0x13 }, { REG_HSTOP, 0x01 },
  265. { REG_HREF, 0xb6 }, { REG_VSTART, 0x02 },
  266. { REG_VSTOP, 0x7a }, { REG_VREF, 0x0a },
  267. { REG_COM3, 0 }, { REG_COM14, 0 },
  268. /* Mystery scaling numbers */
  269. { 0x70, 0x3a }, { 0x71, 0x35 },
  270. { 0x72, 0x11 }, { 0x73, 0xf0 },
  271. { 0xa2, 0x02 }, { REG_COM10, 0x0 },
  272. /* Gamma curve values */
  273. { 0x7a, 0x20 }, { 0x7b, 0x10 },
  274. { 0x7c, 0x1e }, { 0x7d, 0x35 },
  275. { 0x7e, 0x5a }, { 0x7f, 0x69 },
  276. { 0x80, 0x76 }, { 0x81, 0x80 },
  277. { 0x82, 0x88 }, { 0x83, 0x8f },
  278. { 0x84, 0x96 }, { 0x85, 0xa3 },
  279. { 0x86, 0xaf }, { 0x87, 0xc4 },
  280. { 0x88, 0xd7 }, { 0x89, 0xe8 },
  281. /* AGC and AEC parameters. Note we start by disabling those features,
  282. then turn them only after tweaking the values. */
  283. { REG_COM8, COM8_FASTAEC | COM8_AECSTEP | COM8_BFILT },
  284. { REG_GAIN, 0 }, { REG_AECH, 0 },
  285. { REG_COM4, 0x40 }, /* magic reserved bit */
  286. { REG_COM9, 0x18 }, /* 4x gain + magic rsvd bit */
  287. { REG_BD50MAX, 0x05 }, { REG_BD60MAX, 0x07 },
  288. { REG_AEW, 0x95 }, { REG_AEB, 0x33 },
  289. { REG_VPT, 0xe3 }, { REG_HAECC1, 0x78 },
  290. { REG_HAECC2, 0x68 }, { 0xa1, 0x03 }, /* magic */
  291. { REG_HAECC3, 0xd8 }, { REG_HAECC4, 0xd8 },
  292. { REG_HAECC5, 0xf0 }, { REG_HAECC6, 0x90 },
  293. { REG_HAECC7, 0x94 },
  294. { REG_COM8, COM8_FASTAEC|COM8_AECSTEP|COM8_BFILT|COM8_AGC|COM8_AEC },
  295. /* Almost all of these are magic "reserved" values. */
  296. { REG_COM5, 0x61 }, { REG_COM6, 0x4b },
  297. { 0x16, 0x02 }, { REG_MVFP, 0x07 },
  298. { 0x21, 0x02 }, { 0x22, 0x91 },
  299. { 0x29, 0x07 }, { 0x33, 0x0b },
  300. { 0x35, 0x0b }, { 0x37, 0x1d },
  301. { 0x38, 0x71 }, { 0x39, 0x2a },
  302. { REG_COM12, 0x78 }, { 0x4d, 0x40 },
  303. { 0x4e, 0x20 }, { REG_GFIX, 0 },
  304. { 0x6b, 0x4a }, { 0x74, 0x10 },
  305. { 0x8d, 0x4f }, { 0x8e, 0 },
  306. { 0x8f, 0 }, { 0x90, 0 },
  307. { 0x91, 0 }, { 0x96, 0 },
  308. { 0x9a, 0 }, { 0xb0, 0x84 },
  309. { 0xb1, 0x0c }, { 0xb2, 0x0e },
  310. { 0xb3, 0x82 }, { 0xb8, 0x0a },
  311. /* More reserved magic, some of which tweaks white balance */
  312. { 0x43, 0x0a }, { 0x44, 0xf0 },
  313. { 0x45, 0x34 }, { 0x46, 0x58 },
  314. { 0x47, 0x28 }, { 0x48, 0x3a },
  315. { 0x59, 0x88 }, { 0x5a, 0x88 },
  316. { 0x5b, 0x44 }, { 0x5c, 0x67 },
  317. { 0x5d, 0x49 }, { 0x5e, 0x0e },
  318. { 0x6c, 0x0a }, { 0x6d, 0x55 },
  319. { 0x6e, 0x11 }, { 0x6f, 0x9f }, /* "9e for advance AWB" */
  320. { 0x6a, 0x40 }, { REG_BLUE, 0x40 },
  321. { REG_RED, 0x60 },
  322. { REG_COM8, COM8_FASTAEC|COM8_AECSTEP|COM8_BFILT|COM8_AGC|COM8_AEC|COM8_AWB },
  323. /* Matrix coefficients */
  324. { 0x4f, 0x80 }, { 0x50, 0x80 },
  325. { 0x51, 0 }, { 0x52, 0x22 },
  326. { 0x53, 0x5e }, { 0x54, 0x80 },
  327. { 0x58, 0x9e },
  328. { REG_COM16, COM16_AWBGAIN }, { REG_EDGE, 0 },
  329. { 0x75, 0x05 }, { 0x76, 0xe1 },
  330. { 0x4c, 0 }, { 0x77, 0x01 },
  331. { REG_COM13, 0xc3 }, { 0x4b, 0x09 },
  332. { 0xc9, 0x60 }, { REG_COM16, 0x38 },
  333. { 0x56, 0x40 },
  334. { 0x34, 0x11 }, { REG_COM11, COM11_EXP|COM11_HZAUTO },
  335. { 0xa4, 0x88 }, { 0x96, 0 },
  336. { 0x97, 0x30 }, { 0x98, 0x20 },
  337. { 0x99, 0x30 }, { 0x9a, 0x84 },
  338. { 0x9b, 0x29 }, { 0x9c, 0x03 },
  339. { 0x9d, 0x4c }, { 0x9e, 0x3f },
  340. { 0x78, 0x04 },
  341. /* Extra-weird stuff. Some sort of multiplexor register */
  342. { 0x79, 0x01 }, { 0xc8, 0xf0 },
  343. { 0x79, 0x0f }, { 0xc8, 0x00 },
  344. { 0x79, 0x10 }, { 0xc8, 0x7e },
  345. { 0x79, 0x0a }, { 0xc8, 0x80 },
  346. { 0x79, 0x0b }, { 0xc8, 0x01 },
  347. { 0x79, 0x0c }, { 0xc8, 0x0f },
  348. { 0x79, 0x0d }, { 0xc8, 0x20 },
  349. { 0x79, 0x09 }, { 0xc8, 0x80 },
  350. { 0x79, 0x02 }, { 0xc8, 0xc0 },
  351. { 0x79, 0x03 }, { 0xc8, 0x40 },
  352. { 0x79, 0x05 }, { 0xc8, 0x30 },
  353. { 0x79, 0x26 },
  354. { 0xff, 0xff }, /* END MARKER */
  355. };
  356. /*
  357. * Here we'll try to encapsulate the changes for just the output
  358. * video format.
  359. *
  360. * RGB656 and YUV422 come from OV; RGB444 is homebrewed.
  361. *
  362. * IMPORTANT RULE: the first entry must be for COM7, see ov7670_s_fmt for why.
  363. */
  364. static struct regval_list ov7670_fmt_yuv422[] = {
  365. { REG_COM7, 0x0 }, /* Selects YUV mode */
  366. { REG_RGB444, 0 }, /* No RGB444 please */
  367. { REG_COM1, 0 }, /* CCIR601 */
  368. { REG_COM15, COM15_R00FF },
  369. { REG_COM9, 0x48 }, /* 32x gain ceiling; 0x8 is reserved bit */
  370. { 0x4f, 0x80 }, /* "matrix coefficient 1" */
  371. { 0x50, 0x80 }, /* "matrix coefficient 2" */
  372. { 0x51, 0 }, /* vb */
  373. { 0x52, 0x22 }, /* "matrix coefficient 4" */
  374. { 0x53, 0x5e }, /* "matrix coefficient 5" */
  375. { 0x54, 0x80 }, /* "matrix coefficient 6" */
  376. { REG_COM13, COM13_GAMMA|COM13_UVSAT },
  377. { 0xff, 0xff },
  378. };
  379. static struct regval_list ov7670_fmt_rgb565[] = {
  380. { REG_COM7, COM7_RGB }, /* Selects RGB mode */
  381. { REG_RGB444, 0 }, /* No RGB444 please */
  382. { REG_COM1, 0x0 }, /* CCIR601 */
  383. { REG_COM15, COM15_RGB565 },
  384. { REG_COM9, 0x38 }, /* 16x gain ceiling; 0x8 is reserved bit */
  385. { 0x4f, 0xb3 }, /* "matrix coefficient 1" */
  386. { 0x50, 0xb3 }, /* "matrix coefficient 2" */
  387. { 0x51, 0 }, /* vb */
  388. { 0x52, 0x3d }, /* "matrix coefficient 4" */
  389. { 0x53, 0xa7 }, /* "matrix coefficient 5" */
  390. { 0x54, 0xe4 }, /* "matrix coefficient 6" */
  391. { REG_COM13, COM13_GAMMA|COM13_UVSAT },
  392. { 0xff, 0xff },
  393. };
  394. static struct regval_list ov7670_fmt_rgb444[] = {
  395. { REG_COM7, COM7_RGB }, /* Selects RGB mode */
  396. { REG_RGB444, R444_ENABLE }, /* Enable xxxxrrrr ggggbbbb */
  397. { REG_COM1, 0x0 }, /* CCIR601 */
  398. { REG_COM15, COM15_R01FE|COM15_RGB565 }, /* Data range needed? */
  399. { REG_COM9, 0x38 }, /* 16x gain ceiling; 0x8 is reserved bit */
  400. { 0x4f, 0xb3 }, /* "matrix coefficient 1" */
  401. { 0x50, 0xb3 }, /* "matrix coefficient 2" */
  402. { 0x51, 0 }, /* vb */
  403. { 0x52, 0x3d }, /* "matrix coefficient 4" */
  404. { 0x53, 0xa7 }, /* "matrix coefficient 5" */
  405. { 0x54, 0xe4 }, /* "matrix coefficient 6" */
  406. { REG_COM13, COM13_GAMMA|COM13_UVSAT|0x2 }, /* Magic rsvd bit */
  407. { 0xff, 0xff },
  408. };
  409. static struct regval_list ov7670_fmt_raw[] = {
  410. { REG_COM7, COM7_BAYER },
  411. { REG_COM13, 0x08 }, /* No gamma, magic rsvd bit */
  412. { REG_COM16, 0x3d }, /* Edge enhancement, denoise */
  413. { REG_REG76, 0xe1 }, /* Pix correction, magic rsvd */
  414. { 0xff, 0xff },
  415. };
  416. /*
  417. * Low-level register I/O.
  418. *
  419. * Note that there are two versions of these. On the XO 1, the
  420. * i2c controller only does SMBUS, so that's what we use. The
  421. * ov7670 is not really an SMBUS device, though, so the communication
  422. * is not always entirely reliable.
  423. */
  424. static int ov7670_read_smbus(struct v4l2_subdev *sd, unsigned char reg,
  425. unsigned char *value)
  426. {
  427. struct i2c_client *client = v4l2_get_subdevdata(sd);
  428. int ret;
  429. ret = i2c_smbus_read_byte_data(client, reg);
  430. if (ret >= 0) {
  431. *value = (unsigned char)ret;
  432. ret = 0;
  433. }
  434. return ret;
  435. }
  436. static int ov7670_write_smbus(struct v4l2_subdev *sd, unsigned char reg,
  437. unsigned char value)
  438. {
  439. struct i2c_client *client = v4l2_get_subdevdata(sd);
  440. int ret = i2c_smbus_write_byte_data(client, reg, value);
  441. if (reg == REG_COM7 && (value & COM7_RESET))
  442. msleep(5); /* Wait for reset to run */
  443. return ret;
  444. }
  445. /*
  446. * On most platforms, we'd rather do straight i2c I/O.
  447. */
  448. static int ov7670_read_i2c(struct v4l2_subdev *sd, unsigned char reg,
  449. unsigned char *value)
  450. {
  451. struct i2c_client *client = v4l2_get_subdevdata(sd);
  452. u8 data = reg;
  453. struct i2c_msg msg;
  454. int ret;
  455. /*
  456. * Send out the register address...
  457. */
  458. msg.addr = client->addr;
  459. msg.flags = 0;
  460. msg.len = 1;
  461. msg.buf = &data;
  462. ret = i2c_transfer(client->adapter, &msg, 1);
  463. if (ret < 0) {
  464. printk(KERN_ERR "Error %d on register write\n", ret);
  465. return ret;
  466. }
  467. /*
  468. * ...then read back the result.
  469. */
  470. msg.flags = I2C_M_RD;
  471. ret = i2c_transfer(client->adapter, &msg, 1);
  472. if (ret >= 0) {
  473. *value = data;
  474. ret = 0;
  475. }
  476. return ret;
  477. }
  478. static int ov7670_write_i2c(struct v4l2_subdev *sd, unsigned char reg,
  479. unsigned char value)
  480. {
  481. struct i2c_client *client = v4l2_get_subdevdata(sd);
  482. struct i2c_msg msg;
  483. unsigned char data[2] = { reg, value };
  484. int ret;
  485. msg.addr = client->addr;
  486. msg.flags = 0;
  487. msg.len = 2;
  488. msg.buf = data;
  489. ret = i2c_transfer(client->adapter, &msg, 1);
  490. if (ret > 0)
  491. ret = 0;
  492. if (reg == REG_COM7 && (value & COM7_RESET))
  493. msleep(5); /* Wait for reset to run */
  494. return ret;
  495. }
  496. static int ov7670_read(struct v4l2_subdev *sd, unsigned char reg,
  497. unsigned char *value)
  498. {
  499. struct ov7670_info *info = to_state(sd);
  500. if (info->use_smbus)
  501. return ov7670_read_smbus(sd, reg, value);
  502. else
  503. return ov7670_read_i2c(sd, reg, value);
  504. }
  505. static int ov7670_write(struct v4l2_subdev *sd, unsigned char reg,
  506. unsigned char value)
  507. {
  508. struct ov7670_info *info = to_state(sd);
  509. if (info->use_smbus)
  510. return ov7670_write_smbus(sd, reg, value);
  511. else
  512. return ov7670_write_i2c(sd, reg, value);
  513. }
  514. /*
  515. * Write a list of register settings; ff/ff stops the process.
  516. */
  517. static int ov7670_write_array(struct v4l2_subdev *sd, struct regval_list *vals)
  518. {
  519. while (vals->reg_num != 0xff || vals->value != 0xff) {
  520. int ret = ov7670_write(sd, vals->reg_num, vals->value);
  521. if (ret < 0)
  522. return ret;
  523. vals++;
  524. }
  525. return 0;
  526. }
  527. /*
  528. * Stuff that knows about the sensor.
  529. */
  530. static int ov7670_reset(struct v4l2_subdev *sd, u32 val)
  531. {
  532. ov7670_write(sd, REG_COM7, COM7_RESET);
  533. msleep(1);
  534. return 0;
  535. }
  536. static int ov7670_init(struct v4l2_subdev *sd, u32 val)
  537. {
  538. return ov7670_write_array(sd, ov7670_default_regs);
  539. }
  540. static int ov7670_detect(struct v4l2_subdev *sd)
  541. {
  542. unsigned char v;
  543. int ret;
  544. ret = ov7670_init(sd, 0);
  545. if (ret < 0)
  546. return ret;
  547. ret = ov7670_read(sd, REG_MIDH, &v);
  548. if (ret < 0)
  549. return ret;
  550. if (v != 0x7f) /* OV manuf. id. */
  551. return -ENODEV;
  552. ret = ov7670_read(sd, REG_MIDL, &v);
  553. if (ret < 0)
  554. return ret;
  555. if (v != 0xa2)
  556. return -ENODEV;
  557. /*
  558. * OK, we know we have an OmniVision chip...but which one?
  559. */
  560. ret = ov7670_read(sd, REG_PID, &v);
  561. if (ret < 0)
  562. return ret;
  563. if (v != 0x76) /* PID + VER = 0x76 / 0x73 */
  564. return -ENODEV;
  565. ret = ov7670_read(sd, REG_VER, &v);
  566. if (ret < 0)
  567. return ret;
  568. if (v != 0x73) /* PID + VER = 0x76 / 0x73 */
  569. return -ENODEV;
  570. return 0;
  571. }
  572. /*
  573. * Store information about the video data format. The color matrix
  574. * is deeply tied into the format, so keep the relevant values here.
  575. * The magic matrix numbers come from OmniVision.
  576. */
  577. static struct ov7670_format_struct {
  578. enum v4l2_mbus_pixelcode mbus_code;
  579. enum v4l2_colorspace colorspace;
  580. struct regval_list *regs;
  581. int cmatrix[CMATRIX_LEN];
  582. } ov7670_formats[] = {
  583. {
  584. .mbus_code = V4L2_MBUS_FMT_YUYV8_2X8,
  585. .colorspace = V4L2_COLORSPACE_JPEG,
  586. .regs = ov7670_fmt_yuv422,
  587. .cmatrix = { 128, -128, 0, -34, -94, 128 },
  588. },
  589. {
  590. .mbus_code = V4L2_MBUS_FMT_RGB444_2X8_PADHI_LE,
  591. .colorspace = V4L2_COLORSPACE_SRGB,
  592. .regs = ov7670_fmt_rgb444,
  593. .cmatrix = { 179, -179, 0, -61, -176, 228 },
  594. },
  595. {
  596. .mbus_code = V4L2_MBUS_FMT_RGB565_2X8_LE,
  597. .colorspace = V4L2_COLORSPACE_SRGB,
  598. .regs = ov7670_fmt_rgb565,
  599. .cmatrix = { 179, -179, 0, -61, -176, 228 },
  600. },
  601. {
  602. .mbus_code = V4L2_MBUS_FMT_SBGGR8_1X8,
  603. .colorspace = V4L2_COLORSPACE_SRGB,
  604. .regs = ov7670_fmt_raw,
  605. .cmatrix = { 0, 0, 0, 0, 0, 0 },
  606. },
  607. };
  608. #define N_OV7670_FMTS ARRAY_SIZE(ov7670_formats)
  609. /*
  610. * Then there is the issue of window sizes. Try to capture the info here.
  611. */
  612. /*
  613. * QCIF mode is done (by OV) in a very strange way - it actually looks like
  614. * VGA with weird scaling options - they do *not* use the canned QCIF mode
  615. * which is allegedly provided by the sensor. So here's the weird register
  616. * settings.
  617. */
  618. static struct regval_list ov7670_qcif_regs[] = {
  619. { REG_COM3, COM3_SCALEEN|COM3_DCWEN },
  620. { REG_COM3, COM3_DCWEN },
  621. { REG_COM14, COM14_DCWEN | 0x01},
  622. { 0x73, 0xf1 },
  623. { 0xa2, 0x52 },
  624. { 0x7b, 0x1c },
  625. { 0x7c, 0x28 },
  626. { 0x7d, 0x3c },
  627. { 0x7f, 0x69 },
  628. { REG_COM9, 0x38 },
  629. { 0xa1, 0x0b },
  630. { 0x74, 0x19 },
  631. { 0x9a, 0x80 },
  632. { 0x43, 0x14 },
  633. { REG_COM13, 0xc0 },
  634. { 0xff, 0xff },
  635. };
  636. static struct ov7670_win_size ov7670_win_sizes[] = {
  637. /* VGA */
  638. {
  639. .width = VGA_WIDTH,
  640. .height = VGA_HEIGHT,
  641. .com7_bit = COM7_FMT_VGA,
  642. .hstart = 158, /* These values from */
  643. .hstop = 14, /* Omnivision */
  644. .vstart = 10,
  645. .vstop = 490,
  646. .regs = NULL,
  647. },
  648. /* CIF */
  649. {
  650. .width = CIF_WIDTH,
  651. .height = CIF_HEIGHT,
  652. .com7_bit = COM7_FMT_CIF,
  653. .hstart = 170, /* Empirically determined */
  654. .hstop = 90,
  655. .vstart = 14,
  656. .vstop = 494,
  657. .regs = NULL,
  658. },
  659. /* QVGA */
  660. {
  661. .width = QVGA_WIDTH,
  662. .height = QVGA_HEIGHT,
  663. .com7_bit = COM7_FMT_QVGA,
  664. .hstart = 168, /* Empirically determined */
  665. .hstop = 24,
  666. .vstart = 12,
  667. .vstop = 492,
  668. .regs = NULL,
  669. },
  670. /* QCIF */
  671. {
  672. .width = QCIF_WIDTH,
  673. .height = QCIF_HEIGHT,
  674. .com7_bit = COM7_FMT_VGA, /* see comment above */
  675. .hstart = 456, /* Empirically determined */
  676. .hstop = 24,
  677. .vstart = 14,
  678. .vstop = 494,
  679. .regs = ov7670_qcif_regs,
  680. }
  681. };
  682. static struct ov7670_win_size ov7675_win_sizes[] = {
  683. /*
  684. * Currently, only VGA is supported. Theoretically it could be possible
  685. * to support CIF, QVGA and QCIF too. Taking values for ov7670 as a
  686. * base and tweak them empirically could be required.
  687. */
  688. {
  689. .width = VGA_WIDTH,
  690. .height = VGA_HEIGHT,
  691. .com7_bit = COM7_FMT_VGA,
  692. .hstart = 158, /* These values from */
  693. .hstop = 14, /* Omnivision */
  694. .vstart = 14, /* Empirically determined */
  695. .vstop = 494,
  696. .regs = NULL,
  697. }
  698. };
  699. static void ov7675_get_framerate(struct v4l2_subdev *sd,
  700. struct v4l2_fract *tpf)
  701. {
  702. struct ov7670_info *info = to_state(sd);
  703. u32 clkrc = info->clkrc;
  704. int pll_factor;
  705. if (info->pll_bypass)
  706. pll_factor = 1;
  707. else
  708. pll_factor = PLL_FACTOR;
  709. clkrc++;
  710. if (info->fmt->mbus_code == V4L2_MBUS_FMT_SBGGR8_1X8)
  711. clkrc = (clkrc >> 1);
  712. tpf->numerator = 1;
  713. tpf->denominator = (5 * pll_factor * info->clock_speed) /
  714. (4 * clkrc);
  715. }
  716. static int ov7675_set_framerate(struct v4l2_subdev *sd,
  717. struct v4l2_fract *tpf)
  718. {
  719. struct ov7670_info *info = to_state(sd);
  720. u32 clkrc;
  721. int pll_factor;
  722. int ret;
  723. /*
  724. * The formula is fps = 5/4*pixclk for YUV/RGB and
  725. * fps = 5/2*pixclk for RAW.
  726. *
  727. * pixclk = clock_speed / (clkrc + 1) * PLLfactor
  728. *
  729. */
  730. if (info->pll_bypass) {
  731. pll_factor = 1;
  732. ret = ov7670_write(sd, REG_DBLV, DBLV_BYPASS);
  733. } else {
  734. pll_factor = PLL_FACTOR;
  735. ret = ov7670_write(sd, REG_DBLV, DBLV_X4);
  736. }
  737. if (ret < 0)
  738. return ret;
  739. if (tpf->numerator == 0 || tpf->denominator == 0) {
  740. clkrc = 0;
  741. } else {
  742. clkrc = (5 * pll_factor * info->clock_speed * tpf->numerator) /
  743. (4 * tpf->denominator);
  744. if (info->fmt->mbus_code == V4L2_MBUS_FMT_SBGGR8_1X8)
  745. clkrc = (clkrc << 1);
  746. clkrc--;
  747. }
  748. /*
  749. * The datasheet claims that clkrc = 0 will divide the input clock by 1
  750. * but we've checked with an oscilloscope that it divides by 2 instead.
  751. * So, if clkrc = 0 just bypass the divider.
  752. */
  753. if (clkrc <= 0)
  754. clkrc = CLK_EXT;
  755. else if (clkrc > CLK_SCALE)
  756. clkrc = CLK_SCALE;
  757. info->clkrc = clkrc;
  758. /* Recalculate frame rate */
  759. ov7675_get_framerate(sd, tpf);
  760. ret = ov7670_write(sd, REG_CLKRC, info->clkrc);
  761. if (ret < 0)
  762. return ret;
  763. return ov7670_write(sd, REG_DBLV, DBLV_X4);
  764. }
  765. static void ov7670_get_framerate_legacy(struct v4l2_subdev *sd,
  766. struct v4l2_fract *tpf)
  767. {
  768. struct ov7670_info *info = to_state(sd);
  769. tpf->numerator = 1;
  770. tpf->denominator = info->clock_speed;
  771. if ((info->clkrc & CLK_EXT) == 0 && (info->clkrc & CLK_SCALE) > 1)
  772. tpf->denominator /= (info->clkrc & CLK_SCALE);
  773. }
  774. static int ov7670_set_framerate_legacy(struct v4l2_subdev *sd,
  775. struct v4l2_fract *tpf)
  776. {
  777. struct ov7670_info *info = to_state(sd);
  778. int div;
  779. if (tpf->numerator == 0 || tpf->denominator == 0)
  780. div = 1; /* Reset to full rate */
  781. else
  782. div = (tpf->numerator * info->clock_speed) / tpf->denominator;
  783. if (div == 0)
  784. div = 1;
  785. else if (div > CLK_SCALE)
  786. div = CLK_SCALE;
  787. info->clkrc = (info->clkrc & 0x80) | div;
  788. tpf->numerator = 1;
  789. tpf->denominator = info->clock_speed / div;
  790. return ov7670_write(sd, REG_CLKRC, info->clkrc);
  791. }
  792. /*
  793. * Store a set of start/stop values into the camera.
  794. */
  795. static int ov7670_set_hw(struct v4l2_subdev *sd, int hstart, int hstop,
  796. int vstart, int vstop)
  797. {
  798. int ret;
  799. unsigned char v;
  800. /*
  801. * Horizontal: 11 bits, top 8 live in hstart and hstop. Bottom 3 of
  802. * hstart are in href[2:0], bottom 3 of hstop in href[5:3]. There is
  803. * a mystery "edge offset" value in the top two bits of href.
  804. */
  805. ret = ov7670_write(sd, REG_HSTART, (hstart >> 3) & 0xff);
  806. ret += ov7670_write(sd, REG_HSTOP, (hstop >> 3) & 0xff);
  807. ret += ov7670_read(sd, REG_HREF, &v);
  808. v = (v & 0xc0) | ((hstop & 0x7) << 3) | (hstart & 0x7);
  809. msleep(10);
  810. ret += ov7670_write(sd, REG_HREF, v);
  811. /*
  812. * Vertical: similar arrangement, but only 10 bits.
  813. */
  814. ret += ov7670_write(sd, REG_VSTART, (vstart >> 2) & 0xff);
  815. ret += ov7670_write(sd, REG_VSTOP, (vstop >> 2) & 0xff);
  816. ret += ov7670_read(sd, REG_VREF, &v);
  817. v = (v & 0xf0) | ((vstop & 0x3) << 2) | (vstart & 0x3);
  818. msleep(10);
  819. ret += ov7670_write(sd, REG_VREF, v);
  820. return ret;
  821. }
  822. static int ov7670_enum_mbus_fmt(struct v4l2_subdev *sd, unsigned index,
  823. enum v4l2_mbus_pixelcode *code)
  824. {
  825. if (index >= N_OV7670_FMTS)
  826. return -EINVAL;
  827. *code = ov7670_formats[index].mbus_code;
  828. return 0;
  829. }
  830. static int ov7670_try_fmt_internal(struct v4l2_subdev *sd,
  831. struct v4l2_mbus_framefmt *fmt,
  832. struct ov7670_format_struct **ret_fmt,
  833. struct ov7670_win_size **ret_wsize)
  834. {
  835. int index, i;
  836. struct ov7670_win_size *wsize;
  837. struct ov7670_info *info = to_state(sd);
  838. unsigned int n_win_sizes = info->devtype->n_win_sizes;
  839. unsigned int win_sizes_limit = n_win_sizes;
  840. for (index = 0; index < N_OV7670_FMTS; index++)
  841. if (ov7670_formats[index].mbus_code == fmt->code)
  842. break;
  843. if (index >= N_OV7670_FMTS) {
  844. /* default to first format */
  845. index = 0;
  846. fmt->code = ov7670_formats[0].mbus_code;
  847. }
  848. if (ret_fmt != NULL)
  849. *ret_fmt = ov7670_formats + index;
  850. /*
  851. * Fields: the OV devices claim to be progressive.
  852. */
  853. fmt->field = V4L2_FIELD_NONE;
  854. /*
  855. * Don't consider values that don't match min_height and min_width
  856. * constraints.
  857. */
  858. if (info->min_width || info->min_height)
  859. for (i = 0; i < n_win_sizes; i++) {
  860. wsize = info->devtype->win_sizes + i;
  861. if (wsize->width < info->min_width ||
  862. wsize->height < info->min_height) {
  863. win_sizes_limit = i;
  864. break;
  865. }
  866. }
  867. /*
  868. * Round requested image size down to the nearest
  869. * we support, but not below the smallest.
  870. */
  871. for (wsize = info->devtype->win_sizes;
  872. wsize < info->devtype->win_sizes + win_sizes_limit; wsize++)
  873. if (fmt->width >= wsize->width && fmt->height >= wsize->height)
  874. break;
  875. if (wsize >= info->devtype->win_sizes + win_sizes_limit)
  876. wsize--; /* Take the smallest one */
  877. if (ret_wsize != NULL)
  878. *ret_wsize = wsize;
  879. /*
  880. * Note the size we'll actually handle.
  881. */
  882. fmt->width = wsize->width;
  883. fmt->height = wsize->height;
  884. fmt->colorspace = ov7670_formats[index].colorspace;
  885. return 0;
  886. }
  887. static int ov7670_try_mbus_fmt(struct v4l2_subdev *sd,
  888. struct v4l2_mbus_framefmt *fmt)
  889. {
  890. return ov7670_try_fmt_internal(sd, fmt, NULL, NULL);
  891. }
  892. /*
  893. * Set a format.
  894. */
  895. static int ov7670_s_mbus_fmt(struct v4l2_subdev *sd,
  896. struct v4l2_mbus_framefmt *fmt)
  897. {
  898. struct ov7670_format_struct *ovfmt;
  899. struct ov7670_win_size *wsize;
  900. struct ov7670_info *info = to_state(sd);
  901. unsigned char com7;
  902. int ret;
  903. ret = ov7670_try_fmt_internal(sd, fmt, &ovfmt, &wsize);
  904. if (ret)
  905. return ret;
  906. /*
  907. * COM7 is a pain in the ass, it doesn't like to be read then
  908. * quickly written afterward. But we have everything we need
  909. * to set it absolutely here, as long as the format-specific
  910. * register sets list it first.
  911. */
  912. com7 = ovfmt->regs[0].value;
  913. com7 |= wsize->com7_bit;
  914. ov7670_write(sd, REG_COM7, com7);
  915. /*
  916. * Now write the rest of the array. Also store start/stops
  917. */
  918. ov7670_write_array(sd, ovfmt->regs + 1);
  919. ov7670_set_hw(sd, wsize->hstart, wsize->hstop, wsize->vstart,
  920. wsize->vstop);
  921. ret = 0;
  922. if (wsize->regs)
  923. ret = ov7670_write_array(sd, wsize->regs);
  924. info->fmt = ovfmt;
  925. /*
  926. * If we're running RGB565, we must rewrite clkrc after setting
  927. * the other parameters or the image looks poor. If we're *not*
  928. * doing RGB565, we must not rewrite clkrc or the image looks
  929. * *really* poor.
  930. *
  931. * (Update) Now that we retain clkrc state, we should be able
  932. * to write it unconditionally, and that will make the frame
  933. * rate persistent too.
  934. */
  935. if (ret == 0)
  936. ret = ov7670_write(sd, REG_CLKRC, info->clkrc);
  937. return 0;
  938. }
  939. /*
  940. * Implement G/S_PARM. There is a "high quality" mode we could try
  941. * to do someday; for now, we just do the frame rate tweak.
  942. */
  943. static int ov7670_g_parm(struct v4l2_subdev *sd, struct v4l2_streamparm *parms)
  944. {
  945. struct v4l2_captureparm *cp = &parms->parm.capture;
  946. struct ov7670_info *info = to_state(sd);
  947. if (parms->type != V4L2_BUF_TYPE_VIDEO_CAPTURE)
  948. return -EINVAL;
  949. memset(cp, 0, sizeof(struct v4l2_captureparm));
  950. cp->capability = V4L2_CAP_TIMEPERFRAME;
  951. info->devtype->get_framerate(sd, &cp->timeperframe);
  952. return 0;
  953. }
  954. static int ov7670_s_parm(struct v4l2_subdev *sd, struct v4l2_streamparm *parms)
  955. {
  956. struct v4l2_captureparm *cp = &parms->parm.capture;
  957. struct v4l2_fract *tpf = &cp->timeperframe;
  958. struct ov7670_info *info = to_state(sd);
  959. if (parms->type != V4L2_BUF_TYPE_VIDEO_CAPTURE)
  960. return -EINVAL;
  961. if (cp->extendedmode != 0)
  962. return -EINVAL;
  963. return info->devtype->set_framerate(sd, tpf);
  964. }
  965. /*
  966. * Frame intervals. Since frame rates are controlled with the clock
  967. * divider, we can only do 30/n for integer n values. So no continuous
  968. * or stepwise options. Here we just pick a handful of logical values.
  969. */
  970. static int ov7670_frame_rates[] = { 30, 15, 10, 5, 1 };
  971. static int ov7670_enum_frameintervals(struct v4l2_subdev *sd,
  972. struct v4l2_frmivalenum *interval)
  973. {
  974. if (interval->index >= ARRAY_SIZE(ov7670_frame_rates))
  975. return -EINVAL;
  976. interval->type = V4L2_FRMIVAL_TYPE_DISCRETE;
  977. interval->discrete.numerator = 1;
  978. interval->discrete.denominator = ov7670_frame_rates[interval->index];
  979. return 0;
  980. }
  981. /*
  982. * Frame size enumeration
  983. */
  984. static int ov7670_enum_framesizes(struct v4l2_subdev *sd,
  985. struct v4l2_frmsizeenum *fsize)
  986. {
  987. struct ov7670_info *info = to_state(sd);
  988. int i;
  989. int num_valid = -1;
  990. __u32 index = fsize->index;
  991. unsigned int n_win_sizes = info->devtype->n_win_sizes;
  992. /*
  993. * If a minimum width/height was requested, filter out the capture
  994. * windows that fall outside that.
  995. */
  996. for (i = 0; i < n_win_sizes; i++) {
  997. struct ov7670_win_size *win = &info->devtype->win_sizes[index];
  998. if (info->min_width && win->width < info->min_width)
  999. continue;
  1000. if (info->min_height && win->height < info->min_height)
  1001. continue;
  1002. if (index == ++num_valid) {
  1003. fsize->type = V4L2_FRMSIZE_TYPE_DISCRETE;
  1004. fsize->discrete.width = win->width;
  1005. fsize->discrete.height = win->height;
  1006. return 0;
  1007. }
  1008. }
  1009. return -EINVAL;
  1010. }
  1011. /*
  1012. * Code for dealing with controls.
  1013. */
  1014. static int ov7670_store_cmatrix(struct v4l2_subdev *sd,
  1015. int matrix[CMATRIX_LEN])
  1016. {
  1017. int i, ret;
  1018. unsigned char signbits = 0;
  1019. /*
  1020. * Weird crap seems to exist in the upper part of
  1021. * the sign bits register, so let's preserve it.
  1022. */
  1023. ret = ov7670_read(sd, REG_CMATRIX_SIGN, &signbits);
  1024. signbits &= 0xc0;
  1025. for (i = 0; i < CMATRIX_LEN; i++) {
  1026. unsigned char raw;
  1027. if (matrix[i] < 0) {
  1028. signbits |= (1 << i);
  1029. if (matrix[i] < -255)
  1030. raw = 0xff;
  1031. else
  1032. raw = (-1 * matrix[i]) & 0xff;
  1033. }
  1034. else {
  1035. if (matrix[i] > 255)
  1036. raw = 0xff;
  1037. else
  1038. raw = matrix[i] & 0xff;
  1039. }
  1040. ret += ov7670_write(sd, REG_CMATRIX_BASE + i, raw);
  1041. }
  1042. ret += ov7670_write(sd, REG_CMATRIX_SIGN, signbits);
  1043. return ret;
  1044. }
  1045. /*
  1046. * Hue also requires messing with the color matrix. It also requires
  1047. * trig functions, which tend not to be well supported in the kernel.
  1048. * So here is a simple table of sine values, 0-90 degrees, in steps
  1049. * of five degrees. Values are multiplied by 1000.
  1050. *
  1051. * The following naive approximate trig functions require an argument
  1052. * carefully limited to -180 <= theta <= 180.
  1053. */
  1054. #define SIN_STEP 5
  1055. static const int ov7670_sin_table[] = {
  1056. 0, 87, 173, 258, 342, 422,
  1057. 499, 573, 642, 707, 766, 819,
  1058. 866, 906, 939, 965, 984, 996,
  1059. 1000
  1060. };
  1061. static int ov7670_sine(int theta)
  1062. {
  1063. int chs = 1;
  1064. int sine;
  1065. if (theta < 0) {
  1066. theta = -theta;
  1067. chs = -1;
  1068. }
  1069. if (theta <= 90)
  1070. sine = ov7670_sin_table[theta/SIN_STEP];
  1071. else {
  1072. theta -= 90;
  1073. sine = 1000 - ov7670_sin_table[theta/SIN_STEP];
  1074. }
  1075. return sine*chs;
  1076. }
  1077. static int ov7670_cosine(int theta)
  1078. {
  1079. theta = 90 - theta;
  1080. if (theta > 180)
  1081. theta -= 360;
  1082. else if (theta < -180)
  1083. theta += 360;
  1084. return ov7670_sine(theta);
  1085. }
  1086. static void ov7670_calc_cmatrix(struct ov7670_info *info,
  1087. int matrix[CMATRIX_LEN], int sat, int hue)
  1088. {
  1089. int i;
  1090. /*
  1091. * Apply the current saturation setting first.
  1092. */
  1093. for (i = 0; i < CMATRIX_LEN; i++)
  1094. matrix[i] = (info->fmt->cmatrix[i] * sat) >> 7;
  1095. /*
  1096. * Then, if need be, rotate the hue value.
  1097. */
  1098. if (hue != 0) {
  1099. int sinth, costh, tmpmatrix[CMATRIX_LEN];
  1100. memcpy(tmpmatrix, matrix, CMATRIX_LEN*sizeof(int));
  1101. sinth = ov7670_sine(hue);
  1102. costh = ov7670_cosine(hue);
  1103. matrix[0] = (matrix[3]*sinth + matrix[0]*costh)/1000;
  1104. matrix[1] = (matrix[4]*sinth + matrix[1]*costh)/1000;
  1105. matrix[2] = (matrix[5]*sinth + matrix[2]*costh)/1000;
  1106. matrix[3] = (matrix[3]*costh - matrix[0]*sinth)/1000;
  1107. matrix[4] = (matrix[4]*costh - matrix[1]*sinth)/1000;
  1108. matrix[5] = (matrix[5]*costh - matrix[2]*sinth)/1000;
  1109. }
  1110. }
  1111. static int ov7670_s_sat_hue(struct v4l2_subdev *sd, int sat, int hue)
  1112. {
  1113. struct ov7670_info *info = to_state(sd);
  1114. int matrix[CMATRIX_LEN];
  1115. int ret;
  1116. ov7670_calc_cmatrix(info, matrix, sat, hue);
  1117. ret = ov7670_store_cmatrix(sd, matrix);
  1118. return ret;
  1119. }
  1120. /*
  1121. * Some weird registers seem to store values in a sign/magnitude format!
  1122. */
  1123. static unsigned char ov7670_abs_to_sm(unsigned char v)
  1124. {
  1125. if (v > 127)
  1126. return v & 0x7f;
  1127. return (128 - v) | 0x80;
  1128. }
  1129. static int ov7670_s_brightness(struct v4l2_subdev *sd, int value)
  1130. {
  1131. unsigned char com8 = 0, v;
  1132. int ret;
  1133. ov7670_read(sd, REG_COM8, &com8);
  1134. com8 &= ~COM8_AEC;
  1135. ov7670_write(sd, REG_COM8, com8);
  1136. v = ov7670_abs_to_sm(value);
  1137. ret = ov7670_write(sd, REG_BRIGHT, v);
  1138. return ret;
  1139. }
  1140. static int ov7670_s_contrast(struct v4l2_subdev *sd, int value)
  1141. {
  1142. return ov7670_write(sd, REG_CONTRAS, (unsigned char) value);
  1143. }
  1144. static int ov7670_s_hflip(struct v4l2_subdev *sd, int value)
  1145. {
  1146. unsigned char v = 0;
  1147. int ret;
  1148. ret = ov7670_read(sd, REG_MVFP, &v);
  1149. if (value)
  1150. v |= MVFP_MIRROR;
  1151. else
  1152. v &= ~MVFP_MIRROR;
  1153. msleep(10); /* FIXME */
  1154. ret += ov7670_write(sd, REG_MVFP, v);
  1155. return ret;
  1156. }
  1157. static int ov7670_s_vflip(struct v4l2_subdev *sd, int value)
  1158. {
  1159. unsigned char v = 0;
  1160. int ret;
  1161. ret = ov7670_read(sd, REG_MVFP, &v);
  1162. if (value)
  1163. v |= MVFP_FLIP;
  1164. else
  1165. v &= ~MVFP_FLIP;
  1166. msleep(10); /* FIXME */
  1167. ret += ov7670_write(sd, REG_MVFP, v);
  1168. return ret;
  1169. }
  1170. /*
  1171. * GAIN is split between REG_GAIN and REG_VREF[7:6]. If one believes
  1172. * the data sheet, the VREF parts should be the most significant, but
  1173. * experience shows otherwise. There seems to be little value in
  1174. * messing with the VREF bits, so we leave them alone.
  1175. */
  1176. static int ov7670_g_gain(struct v4l2_subdev *sd, __s32 *value)
  1177. {
  1178. int ret;
  1179. unsigned char gain;
  1180. ret = ov7670_read(sd, REG_GAIN, &gain);
  1181. *value = gain;
  1182. return ret;
  1183. }
  1184. static int ov7670_s_gain(struct v4l2_subdev *sd, int value)
  1185. {
  1186. int ret;
  1187. unsigned char com8;
  1188. ret = ov7670_write(sd, REG_GAIN, value & 0xff);
  1189. /* Have to turn off AGC as well */
  1190. if (ret == 0) {
  1191. ret = ov7670_read(sd, REG_COM8, &com8);
  1192. ret = ov7670_write(sd, REG_COM8, com8 & ~COM8_AGC);
  1193. }
  1194. return ret;
  1195. }
  1196. /*
  1197. * Tweak autogain.
  1198. */
  1199. static int ov7670_s_autogain(struct v4l2_subdev *sd, int value)
  1200. {
  1201. int ret;
  1202. unsigned char com8;
  1203. ret = ov7670_read(sd, REG_COM8, &com8);
  1204. if (ret == 0) {
  1205. if (value)
  1206. com8 |= COM8_AGC;
  1207. else
  1208. com8 &= ~COM8_AGC;
  1209. ret = ov7670_write(sd, REG_COM8, com8);
  1210. }
  1211. return ret;
  1212. }
  1213. static int ov7670_s_exp(struct v4l2_subdev *sd, int value)
  1214. {
  1215. int ret;
  1216. unsigned char com1, com8, aech, aechh;
  1217. ret = ov7670_read(sd, REG_COM1, &com1) +
  1218. ov7670_read(sd, REG_COM8, &com8);
  1219. ov7670_read(sd, REG_AECHH, &aechh);
  1220. if (ret)
  1221. return ret;
  1222. com1 = (com1 & 0xfc) | (value & 0x03);
  1223. aech = (value >> 2) & 0xff;
  1224. aechh = (aechh & 0xc0) | ((value >> 10) & 0x3f);
  1225. ret = ov7670_write(sd, REG_COM1, com1) +
  1226. ov7670_write(sd, REG_AECH, aech) +
  1227. ov7670_write(sd, REG_AECHH, aechh);
  1228. /* Have to turn off AEC as well */
  1229. if (ret == 0)
  1230. ret = ov7670_write(sd, REG_COM8, com8 & ~COM8_AEC);
  1231. return ret;
  1232. }
  1233. /*
  1234. * Tweak autoexposure.
  1235. */
  1236. static int ov7670_s_autoexp(struct v4l2_subdev *sd,
  1237. enum v4l2_exposure_auto_type value)
  1238. {
  1239. int ret;
  1240. unsigned char com8;
  1241. ret = ov7670_read(sd, REG_COM8, &com8);
  1242. if (ret == 0) {
  1243. if (value == V4L2_EXPOSURE_AUTO)
  1244. com8 |= COM8_AEC;
  1245. else
  1246. com8 &= ~COM8_AEC;
  1247. ret = ov7670_write(sd, REG_COM8, com8);
  1248. }
  1249. return ret;
  1250. }
  1251. static int ov7670_g_volatile_ctrl(struct v4l2_ctrl *ctrl)
  1252. {
  1253. struct v4l2_subdev *sd = to_sd(ctrl);
  1254. struct ov7670_info *info = to_state(sd);
  1255. switch (ctrl->id) {
  1256. case V4L2_CID_AUTOGAIN:
  1257. return ov7670_g_gain(sd, &info->gain->val);
  1258. }
  1259. return -EINVAL;
  1260. }
  1261. static int ov7670_s_ctrl(struct v4l2_ctrl *ctrl)
  1262. {
  1263. struct v4l2_subdev *sd = to_sd(ctrl);
  1264. struct ov7670_info *info = to_state(sd);
  1265. switch (ctrl->id) {
  1266. case V4L2_CID_BRIGHTNESS:
  1267. return ov7670_s_brightness(sd, ctrl->val);
  1268. case V4L2_CID_CONTRAST:
  1269. return ov7670_s_contrast(sd, ctrl->val);
  1270. case V4L2_CID_SATURATION:
  1271. return ov7670_s_sat_hue(sd,
  1272. info->saturation->val, info->hue->val);
  1273. case V4L2_CID_VFLIP:
  1274. return ov7670_s_vflip(sd, ctrl->val);
  1275. case V4L2_CID_HFLIP:
  1276. return ov7670_s_hflip(sd, ctrl->val);
  1277. case V4L2_CID_AUTOGAIN:
  1278. /* Only set manual gain if auto gain is not explicitly
  1279. turned on. */
  1280. if (!ctrl->val) {
  1281. /* ov7670_s_gain turns off auto gain */
  1282. return ov7670_s_gain(sd, info->gain->val);
  1283. }
  1284. return ov7670_s_autogain(sd, ctrl->val);
  1285. case V4L2_CID_EXPOSURE_AUTO:
  1286. /* Only set manual exposure if auto exposure is not explicitly
  1287. turned on. */
  1288. if (ctrl->val == V4L2_EXPOSURE_MANUAL) {
  1289. /* ov7670_s_exp turns off auto exposure */
  1290. return ov7670_s_exp(sd, info->exposure->val);
  1291. }
  1292. return ov7670_s_autoexp(sd, ctrl->val);
  1293. }
  1294. return -EINVAL;
  1295. }
  1296. static const struct v4l2_ctrl_ops ov7670_ctrl_ops = {
  1297. .s_ctrl = ov7670_s_ctrl,
  1298. .g_volatile_ctrl = ov7670_g_volatile_ctrl,
  1299. };
  1300. #ifdef CONFIG_VIDEO_ADV_DEBUG
  1301. static int ov7670_g_register(struct v4l2_subdev *sd, struct v4l2_dbg_register *reg)
  1302. {
  1303. unsigned char val = 0;
  1304. int ret;
  1305. ret = ov7670_read(sd, reg->reg & 0xff, &val);
  1306. reg->val = val;
  1307. reg->size = 1;
  1308. return ret;
  1309. }
  1310. static int ov7670_s_register(struct v4l2_subdev *sd, const struct v4l2_dbg_register *reg)
  1311. {
  1312. ov7670_write(sd, reg->reg & 0xff, reg->val & 0xff);
  1313. return 0;
  1314. }
  1315. #endif
  1316. /* ----------------------------------------------------------------------- */
  1317. static const struct v4l2_subdev_core_ops ov7670_core_ops = {
  1318. .reset = ov7670_reset,
  1319. .init = ov7670_init,
  1320. #ifdef CONFIG_VIDEO_ADV_DEBUG
  1321. .g_register = ov7670_g_register,
  1322. .s_register = ov7670_s_register,
  1323. #endif
  1324. };
  1325. static const struct v4l2_subdev_video_ops ov7670_video_ops = {
  1326. .enum_mbus_fmt = ov7670_enum_mbus_fmt,
  1327. .try_mbus_fmt = ov7670_try_mbus_fmt,
  1328. .s_mbus_fmt = ov7670_s_mbus_fmt,
  1329. .s_parm = ov7670_s_parm,
  1330. .g_parm = ov7670_g_parm,
  1331. .enum_frameintervals = ov7670_enum_frameintervals,
  1332. .enum_framesizes = ov7670_enum_framesizes,
  1333. };
  1334. static const struct v4l2_subdev_ops ov7670_ops = {
  1335. .core = &ov7670_core_ops,
  1336. .video = &ov7670_video_ops,
  1337. };
  1338. /* ----------------------------------------------------------------------- */
  1339. static const struct ov7670_devtype ov7670_devdata[] = {
  1340. [MODEL_OV7670] = {
  1341. .win_sizes = ov7670_win_sizes,
  1342. .n_win_sizes = ARRAY_SIZE(ov7670_win_sizes),
  1343. .set_framerate = ov7670_set_framerate_legacy,
  1344. .get_framerate = ov7670_get_framerate_legacy,
  1345. },
  1346. [MODEL_OV7675] = {
  1347. .win_sizes = ov7675_win_sizes,
  1348. .n_win_sizes = ARRAY_SIZE(ov7675_win_sizes),
  1349. .set_framerate = ov7675_set_framerate,
  1350. .get_framerate = ov7675_get_framerate,
  1351. },
  1352. };
  1353. static int ov7670_probe(struct i2c_client *client,
  1354. const struct i2c_device_id *id)
  1355. {
  1356. struct v4l2_fract tpf;
  1357. struct v4l2_subdev *sd;
  1358. struct ov7670_info *info;
  1359. int ret;
  1360. info = devm_kzalloc(&client->dev, sizeof(*info), GFP_KERNEL);
  1361. if (info == NULL)
  1362. return -ENOMEM;
  1363. sd = &info->sd;
  1364. v4l2_i2c_subdev_init(sd, client, &ov7670_ops);
  1365. info->clock_speed = 30; /* default: a guess */
  1366. if (client->dev.platform_data) {
  1367. struct ov7670_config *config = client->dev.platform_data;
  1368. /*
  1369. * Must apply configuration before initializing device, because it
  1370. * selects I/O method.
  1371. */
  1372. info->min_width = config->min_width;
  1373. info->min_height = config->min_height;
  1374. info->use_smbus = config->use_smbus;
  1375. if (config->clock_speed)
  1376. info->clock_speed = config->clock_speed;
  1377. /*
  1378. * It should be allowed for ov7670 too when it is migrated to
  1379. * the new frame rate formula.
  1380. */
  1381. if (config->pll_bypass && id->driver_data != MODEL_OV7670)
  1382. info->pll_bypass = true;
  1383. if (config->pclk_hb_disable)
  1384. info->pclk_hb_disable = true;
  1385. }
  1386. /* Make sure it's an ov7670 */
  1387. ret = ov7670_detect(sd);
  1388. if (ret) {
  1389. v4l_dbg(1, debug, client,
  1390. "chip found @ 0x%x (%s) is not an ov7670 chip.\n",
  1391. client->addr << 1, client->adapter->name);
  1392. return ret;
  1393. }
  1394. v4l_info(client, "chip found @ 0x%02x (%s)\n",
  1395. client->addr << 1, client->adapter->name);
  1396. info->devtype = &ov7670_devdata[id->driver_data];
  1397. info->fmt = &ov7670_formats[0];
  1398. info->clkrc = 0;
  1399. /* Set default frame rate to 30 fps */
  1400. tpf.numerator = 1;
  1401. tpf.denominator = 30;
  1402. info->devtype->set_framerate(sd, &tpf);
  1403. if (info->pclk_hb_disable)
  1404. ov7670_write(sd, REG_COM10, COM10_PCLK_HB);
  1405. v4l2_ctrl_handler_init(&info->hdl, 10);
  1406. v4l2_ctrl_new_std(&info->hdl, &ov7670_ctrl_ops,
  1407. V4L2_CID_BRIGHTNESS, 0, 255, 1, 128);
  1408. v4l2_ctrl_new_std(&info->hdl, &ov7670_ctrl_ops,
  1409. V4L2_CID_CONTRAST, 0, 127, 1, 64);
  1410. v4l2_ctrl_new_std(&info->hdl, &ov7670_ctrl_ops,
  1411. V4L2_CID_VFLIP, 0, 1, 1, 0);
  1412. v4l2_ctrl_new_std(&info->hdl, &ov7670_ctrl_ops,
  1413. V4L2_CID_HFLIP, 0, 1, 1, 0);
  1414. info->saturation = v4l2_ctrl_new_std(&info->hdl, &ov7670_ctrl_ops,
  1415. V4L2_CID_SATURATION, 0, 256, 1, 128);
  1416. info->hue = v4l2_ctrl_new_std(&info->hdl, &ov7670_ctrl_ops,
  1417. V4L2_CID_HUE, -180, 180, 5, 0);
  1418. info->gain = v4l2_ctrl_new_std(&info->hdl, &ov7670_ctrl_ops,
  1419. V4L2_CID_GAIN, 0, 255, 1, 128);
  1420. info->auto_gain = v4l2_ctrl_new_std(&info->hdl, &ov7670_ctrl_ops,
  1421. V4L2_CID_AUTOGAIN, 0, 1, 1, 1);
  1422. info->exposure = v4l2_ctrl_new_std(&info->hdl, &ov7670_ctrl_ops,
  1423. V4L2_CID_EXPOSURE, 0, 65535, 1, 500);
  1424. info->auto_exposure = v4l2_ctrl_new_std_menu(&info->hdl, &ov7670_ctrl_ops,
  1425. V4L2_CID_EXPOSURE_AUTO, V4L2_EXPOSURE_MANUAL, 0,
  1426. V4L2_EXPOSURE_AUTO);
  1427. sd->ctrl_handler = &info->hdl;
  1428. if (info->hdl.error) {
  1429. int err = info->hdl.error;
  1430. v4l2_ctrl_handler_free(&info->hdl);
  1431. return err;
  1432. }
  1433. /*
  1434. * We have checked empirically that hw allows to read back the gain
  1435. * value chosen by auto gain but that's not the case for auto exposure.
  1436. */
  1437. v4l2_ctrl_auto_cluster(2, &info->auto_gain, 0, true);
  1438. v4l2_ctrl_auto_cluster(2, &info->auto_exposure,
  1439. V4L2_EXPOSURE_MANUAL, false);
  1440. v4l2_ctrl_cluster(2, &info->saturation);
  1441. v4l2_ctrl_handler_setup(&info->hdl);
  1442. return 0;
  1443. }
  1444. static int ov7670_remove(struct i2c_client *client)
  1445. {
  1446. struct v4l2_subdev *sd = i2c_get_clientdata(client);
  1447. struct ov7670_info *info = to_state(sd);
  1448. v4l2_device_unregister_subdev(sd);
  1449. v4l2_ctrl_handler_free(&info->hdl);
  1450. return 0;
  1451. }
  1452. static const struct i2c_device_id ov7670_id[] = {
  1453. { "ov7670", MODEL_OV7670 },
  1454. { "ov7675", MODEL_OV7675 },
  1455. { }
  1456. };
  1457. MODULE_DEVICE_TABLE(i2c, ov7670_id);
  1458. static struct i2c_driver ov7670_driver = {
  1459. .driver = {
  1460. .owner = THIS_MODULE,
  1461. .name = "ov7670",
  1462. },
  1463. .probe = ov7670_probe,
  1464. .remove = ov7670_remove,
  1465. .id_table = ov7670_id,
  1466. };
  1467. module_i2c_driver(ov7670_driver);