rtl2832.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977
  1. /*
  2. * Realtek RTL2832 DVB-T demodulator driver
  3. *
  4. * Copyright (C) 2012 Thomas Mair <thomas.mair86@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, write to the Free Software Foundation, Inc.,
  18. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  19. */
  20. #include "rtl2832_priv.h"
  21. #include "dvb_math.h"
  22. #include <linux/bitops.h>
  23. int rtl2832_debug;
  24. module_param_named(debug, rtl2832_debug, int, 0644);
  25. MODULE_PARM_DESC(debug, "Turn on/off frontend debugging (default:off).");
  26. #define REG_MASK(b) (BIT(b + 1) - 1)
  27. static const struct rtl2832_reg_entry registers[] = {
  28. [DVBT_SOFT_RST] = {0x1, 0x1, 2, 2},
  29. [DVBT_IIC_REPEAT] = {0x1, 0x1, 3, 3},
  30. [DVBT_TR_WAIT_MIN_8K] = {0x1, 0x88, 11, 2},
  31. [DVBT_RSD_BER_FAIL_VAL] = {0x1, 0x8f, 15, 0},
  32. [DVBT_EN_BK_TRK] = {0x1, 0xa6, 7, 7},
  33. [DVBT_AD_EN_REG] = {0x0, 0x8, 7, 7},
  34. [DVBT_AD_EN_REG1] = {0x0, 0x8, 6, 6},
  35. [DVBT_EN_BBIN] = {0x1, 0xb1, 0, 0},
  36. [DVBT_MGD_THD0] = {0x1, 0x95, 7, 0},
  37. [DVBT_MGD_THD1] = {0x1, 0x96, 7, 0},
  38. [DVBT_MGD_THD2] = {0x1, 0x97, 7, 0},
  39. [DVBT_MGD_THD3] = {0x1, 0x98, 7, 0},
  40. [DVBT_MGD_THD4] = {0x1, 0x99, 7, 0},
  41. [DVBT_MGD_THD5] = {0x1, 0x9a, 7, 0},
  42. [DVBT_MGD_THD6] = {0x1, 0x9b, 7, 0},
  43. [DVBT_MGD_THD7] = {0x1, 0x9c, 7, 0},
  44. [DVBT_EN_CACQ_NOTCH] = {0x1, 0x61, 4, 4},
  45. [DVBT_AD_AV_REF] = {0x0, 0x9, 6, 0},
  46. [DVBT_REG_PI] = {0x0, 0xa, 2, 0},
  47. [DVBT_PIP_ON] = {0x0, 0x21, 3, 3},
  48. [DVBT_SCALE1_B92] = {0x2, 0x92, 7, 0},
  49. [DVBT_SCALE1_B93] = {0x2, 0x93, 7, 0},
  50. [DVBT_SCALE1_BA7] = {0x2, 0xa7, 7, 0},
  51. [DVBT_SCALE1_BA9] = {0x2, 0xa9, 7, 0},
  52. [DVBT_SCALE1_BAA] = {0x2, 0xaa, 7, 0},
  53. [DVBT_SCALE1_BAB] = {0x2, 0xab, 7, 0},
  54. [DVBT_SCALE1_BAC] = {0x2, 0xac, 7, 0},
  55. [DVBT_SCALE1_BB0] = {0x2, 0xb0, 7, 0},
  56. [DVBT_SCALE1_BB1] = {0x2, 0xb1, 7, 0},
  57. [DVBT_KB_P1] = {0x1, 0x64, 3, 1},
  58. [DVBT_KB_P2] = {0x1, 0x64, 6, 4},
  59. [DVBT_KB_P3] = {0x1, 0x65, 2, 0},
  60. [DVBT_OPT_ADC_IQ] = {0x0, 0x6, 5, 4},
  61. [DVBT_AD_AVI] = {0x0, 0x9, 1, 0},
  62. [DVBT_AD_AVQ] = {0x0, 0x9, 3, 2},
  63. [DVBT_K1_CR_STEP12] = {0x2, 0xad, 9, 4},
  64. [DVBT_TRK_KS_P2] = {0x1, 0x6f, 2, 0},
  65. [DVBT_TRK_KS_I2] = {0x1, 0x70, 5, 3},
  66. [DVBT_TR_THD_SET2] = {0x1, 0x72, 3, 0},
  67. [DVBT_TRK_KC_P2] = {0x1, 0x73, 5, 3},
  68. [DVBT_TRK_KC_I2] = {0x1, 0x75, 2, 0},
  69. [DVBT_CR_THD_SET2] = {0x1, 0x76, 7, 6},
  70. [DVBT_PSET_IFFREQ] = {0x1, 0x19, 21, 0},
  71. [DVBT_SPEC_INV] = {0x1, 0x15, 0, 0},
  72. [DVBT_RSAMP_RATIO] = {0x1, 0x9f, 27, 2},
  73. [DVBT_CFREQ_OFF_RATIO] = {0x1, 0x9d, 23, 4},
  74. [DVBT_FSM_STAGE] = {0x3, 0x51, 6, 3},
  75. [DVBT_RX_CONSTEL] = {0x3, 0x3c, 3, 2},
  76. [DVBT_RX_HIER] = {0x3, 0x3c, 6, 4},
  77. [DVBT_RX_C_RATE_LP] = {0x3, 0x3d, 2, 0},
  78. [DVBT_RX_C_RATE_HP] = {0x3, 0x3d, 5, 3},
  79. [DVBT_GI_IDX] = {0x3, 0x51, 1, 0},
  80. [DVBT_FFT_MODE_IDX] = {0x3, 0x51, 2, 2},
  81. [DVBT_RSD_BER_EST] = {0x3, 0x4e, 15, 0},
  82. [DVBT_CE_EST_EVM] = {0x4, 0xc, 15, 0},
  83. [DVBT_RF_AGC_VAL] = {0x3, 0x5b, 13, 0},
  84. [DVBT_IF_AGC_VAL] = {0x3, 0x59, 13, 0},
  85. [DVBT_DAGC_VAL] = {0x3, 0x5, 7, 0},
  86. [DVBT_SFREQ_OFF] = {0x3, 0x18, 13, 0},
  87. [DVBT_CFREQ_OFF] = {0x3, 0x5f, 17, 0},
  88. [DVBT_POLAR_RF_AGC] = {0x0, 0xe, 1, 1},
  89. [DVBT_POLAR_IF_AGC] = {0x0, 0xe, 0, 0},
  90. [DVBT_AAGC_HOLD] = {0x1, 0x4, 5, 5},
  91. [DVBT_EN_RF_AGC] = {0x1, 0x4, 6, 6},
  92. [DVBT_EN_IF_AGC] = {0x1, 0x4, 7, 7},
  93. [DVBT_IF_AGC_MIN] = {0x1, 0x8, 7, 0},
  94. [DVBT_IF_AGC_MAX] = {0x1, 0x9, 7, 0},
  95. [DVBT_RF_AGC_MIN] = {0x1, 0xa, 7, 0},
  96. [DVBT_RF_AGC_MAX] = {0x1, 0xb, 7, 0},
  97. [DVBT_IF_AGC_MAN] = {0x1, 0xc, 6, 6},
  98. [DVBT_IF_AGC_MAN_VAL] = {0x1, 0xc, 13, 0},
  99. [DVBT_RF_AGC_MAN] = {0x1, 0xe, 6, 6},
  100. [DVBT_RF_AGC_MAN_VAL] = {0x1, 0xe, 13, 0},
  101. [DVBT_DAGC_TRG_VAL] = {0x1, 0x12, 7, 0},
  102. [DVBT_AGC_TARG_VAL_0] = {0x1, 0x2, 0, 0},
  103. [DVBT_AGC_TARG_VAL_8_1] = {0x1, 0x3, 7, 0},
  104. [DVBT_AAGC_LOOP_GAIN] = {0x1, 0xc7, 5, 1},
  105. [DVBT_LOOP_GAIN2_3_0] = {0x1, 0x4, 4, 1},
  106. [DVBT_LOOP_GAIN2_4] = {0x1, 0x5, 7, 7},
  107. [DVBT_LOOP_GAIN3] = {0x1, 0xc8, 4, 0},
  108. [DVBT_VTOP1] = {0x1, 0x6, 5, 0},
  109. [DVBT_VTOP2] = {0x1, 0xc9, 5, 0},
  110. [DVBT_VTOP3] = {0x1, 0xca, 5, 0},
  111. [DVBT_KRF1] = {0x1, 0xcb, 7, 0},
  112. [DVBT_KRF2] = {0x1, 0x7, 7, 0},
  113. [DVBT_KRF3] = {0x1, 0xcd, 7, 0},
  114. [DVBT_KRF4] = {0x1, 0xce, 7, 0},
  115. [DVBT_EN_GI_PGA] = {0x1, 0xe5, 0, 0},
  116. [DVBT_THD_LOCK_UP] = {0x1, 0xd9, 8, 0},
  117. [DVBT_THD_LOCK_DW] = {0x1, 0xdb, 8, 0},
  118. [DVBT_THD_UP1] = {0x1, 0xdd, 7, 0},
  119. [DVBT_THD_DW1] = {0x1, 0xde, 7, 0},
  120. [DVBT_INTER_CNT_LEN] = {0x1, 0xd8, 3, 0},
  121. [DVBT_GI_PGA_STATE] = {0x1, 0xe6, 3, 3},
  122. [DVBT_EN_AGC_PGA] = {0x1, 0xd7, 0, 0},
  123. [DVBT_CKOUTPAR] = {0x1, 0x7b, 5, 5},
  124. [DVBT_CKOUT_PWR] = {0x1, 0x7b, 6, 6},
  125. [DVBT_SYNC_DUR] = {0x1, 0x7b, 7, 7},
  126. [DVBT_ERR_DUR] = {0x1, 0x7c, 0, 0},
  127. [DVBT_SYNC_LVL] = {0x1, 0x7c, 1, 1},
  128. [DVBT_ERR_LVL] = {0x1, 0x7c, 2, 2},
  129. [DVBT_VAL_LVL] = {0x1, 0x7c, 3, 3},
  130. [DVBT_SERIAL] = {0x1, 0x7c, 4, 4},
  131. [DVBT_SER_LSB] = {0x1, 0x7c, 5, 5},
  132. [DVBT_CDIV_PH0] = {0x1, 0x7d, 3, 0},
  133. [DVBT_CDIV_PH1] = {0x1, 0x7d, 7, 4},
  134. [DVBT_MPEG_IO_OPT_2_2] = {0x0, 0x6, 7, 7},
  135. [DVBT_MPEG_IO_OPT_1_0] = {0x0, 0x7, 7, 6},
  136. [DVBT_CKOUTPAR_PIP] = {0x0, 0xb7, 4, 4},
  137. [DVBT_CKOUT_PWR_PIP] = {0x0, 0xb7, 3, 3},
  138. [DVBT_SYNC_LVL_PIP] = {0x0, 0xb7, 2, 2},
  139. [DVBT_ERR_LVL_PIP] = {0x0, 0xb7, 1, 1},
  140. [DVBT_VAL_LVL_PIP] = {0x0, 0xb7, 0, 0},
  141. [DVBT_CKOUTPAR_PID] = {0x0, 0xb9, 4, 4},
  142. [DVBT_CKOUT_PWR_PID] = {0x0, 0xb9, 3, 3},
  143. [DVBT_SYNC_LVL_PID] = {0x0, 0xb9, 2, 2},
  144. [DVBT_ERR_LVL_PID] = {0x0, 0xb9, 1, 1},
  145. [DVBT_VAL_LVL_PID] = {0x0, 0xb9, 0, 0},
  146. [DVBT_SM_PASS] = {0x1, 0x93, 11, 0},
  147. [DVBT_AD7_SETTING] = {0x0, 0x11, 15, 0},
  148. [DVBT_RSSI_R] = {0x3, 0x1, 6, 0},
  149. [DVBT_ACI_DET_IND] = {0x3, 0x12, 0, 0},
  150. [DVBT_REG_MON] = {0x0, 0xd, 1, 0},
  151. [DVBT_REG_MONSEL] = {0x0, 0xd, 2, 2},
  152. [DVBT_REG_GPE] = {0x0, 0xd, 7, 7},
  153. [DVBT_REG_GPO] = {0x0, 0x10, 0, 0},
  154. [DVBT_REG_4MSEL] = {0x0, 0x13, 0, 0},
  155. };
  156. /* write multiple hardware registers */
  157. static int rtl2832_wr(struct rtl2832_priv *priv, u8 reg, u8 *val, int len)
  158. {
  159. int ret;
  160. u8 buf[1+len];
  161. struct i2c_msg msg[1] = {
  162. {
  163. .addr = priv->cfg.i2c_addr,
  164. .flags = 0,
  165. .len = 1+len,
  166. .buf = buf,
  167. }
  168. };
  169. buf[0] = reg;
  170. memcpy(&buf[1], val, len);
  171. ret = i2c_transfer(priv->i2c, msg, 1);
  172. if (ret == 1) {
  173. ret = 0;
  174. } else {
  175. dev_warn(&priv->i2c->dev, "%s: i2c wr failed=%d reg=%02x " \
  176. "len=%d\n", KBUILD_MODNAME, ret, reg, len);
  177. ret = -EREMOTEIO;
  178. }
  179. return ret;
  180. }
  181. /* read multiple hardware registers */
  182. static int rtl2832_rd(struct rtl2832_priv *priv, u8 reg, u8 *val, int len)
  183. {
  184. int ret;
  185. struct i2c_msg msg[2] = {
  186. {
  187. .addr = priv->cfg.i2c_addr,
  188. .flags = 0,
  189. .len = 1,
  190. .buf = &reg,
  191. }, {
  192. .addr = priv->cfg.i2c_addr,
  193. .flags = I2C_M_RD,
  194. .len = len,
  195. .buf = val,
  196. }
  197. };
  198. ret = i2c_transfer(priv->i2c, msg, 2);
  199. if (ret == 2) {
  200. ret = 0;
  201. } else {
  202. dev_warn(&priv->i2c->dev, "%s: i2c rd failed=%d reg=%02x " \
  203. "len=%d\n", KBUILD_MODNAME, ret, reg, len);
  204. ret = -EREMOTEIO;
  205. }
  206. return ret;
  207. }
  208. /* write multiple registers */
  209. static int rtl2832_wr_regs(struct rtl2832_priv *priv, u8 reg, u8 page, u8 *val,
  210. int len)
  211. {
  212. int ret;
  213. /* switch bank if needed */
  214. if (page != priv->page) {
  215. ret = rtl2832_wr(priv, 0x00, &page, 1);
  216. if (ret)
  217. return ret;
  218. priv->page = page;
  219. }
  220. return rtl2832_wr(priv, reg, val, len);
  221. }
  222. /* read multiple registers */
  223. static int rtl2832_rd_regs(struct rtl2832_priv *priv, u8 reg, u8 page, u8 *val,
  224. int len)
  225. {
  226. int ret;
  227. /* switch bank if needed */
  228. if (page != priv->page) {
  229. ret = rtl2832_wr(priv, 0x00, &page, 1);
  230. if (ret)
  231. return ret;
  232. priv->page = page;
  233. }
  234. return rtl2832_rd(priv, reg, val, len);
  235. }
  236. #if 0 /* currently not used */
  237. /* write single register */
  238. static int rtl2832_wr_reg(struct rtl2832_priv *priv, u8 reg, u8 page, u8 val)
  239. {
  240. return rtl2832_wr_regs(priv, reg, page, &val, 1);
  241. }
  242. #endif
  243. /* read single register */
  244. static int rtl2832_rd_reg(struct rtl2832_priv *priv, u8 reg, u8 page, u8 *val)
  245. {
  246. return rtl2832_rd_regs(priv, reg, page, val, 1);
  247. }
  248. static int rtl2832_rd_demod_reg(struct rtl2832_priv *priv, int reg, u32 *val)
  249. {
  250. int ret;
  251. u8 reg_start_addr;
  252. u8 msb, lsb;
  253. u8 page;
  254. u8 reading[4];
  255. u32 reading_tmp;
  256. int i;
  257. u8 len;
  258. u32 mask;
  259. reg_start_addr = registers[reg].start_address;
  260. msb = registers[reg].msb;
  261. lsb = registers[reg].lsb;
  262. page = registers[reg].page;
  263. len = (msb >> 3) + 1;
  264. mask = REG_MASK(msb - lsb);
  265. ret = rtl2832_rd_regs(priv, reg_start_addr, page, &reading[0], len);
  266. if (ret)
  267. goto err;
  268. reading_tmp = 0;
  269. for (i = 0; i < len; i++)
  270. reading_tmp |= reading[i] << ((len - 1 - i) * 8);
  271. *val = (reading_tmp >> lsb) & mask;
  272. return ret;
  273. err:
  274. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  275. return ret;
  276. }
  277. static int rtl2832_wr_demod_reg(struct rtl2832_priv *priv, int reg, u32 val)
  278. {
  279. int ret, i;
  280. u8 len;
  281. u8 reg_start_addr;
  282. u8 msb, lsb;
  283. u8 page;
  284. u32 mask;
  285. u8 reading[4];
  286. u8 writing[4];
  287. u32 reading_tmp;
  288. u32 writing_tmp;
  289. reg_start_addr = registers[reg].start_address;
  290. msb = registers[reg].msb;
  291. lsb = registers[reg].lsb;
  292. page = registers[reg].page;
  293. len = (msb >> 3) + 1;
  294. mask = REG_MASK(msb - lsb);
  295. ret = rtl2832_rd_regs(priv, reg_start_addr, page, &reading[0], len);
  296. if (ret)
  297. goto err;
  298. reading_tmp = 0;
  299. for (i = 0; i < len; i++)
  300. reading_tmp |= reading[i] << ((len - 1 - i) * 8);
  301. writing_tmp = reading_tmp & ~(mask << lsb);
  302. writing_tmp |= ((val & mask) << lsb);
  303. for (i = 0; i < len; i++)
  304. writing[i] = (writing_tmp >> ((len - 1 - i) * 8)) & 0xff;
  305. ret = rtl2832_wr_regs(priv, reg_start_addr, page, &writing[0], len);
  306. if (ret)
  307. goto err;
  308. return ret;
  309. err:
  310. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  311. return ret;
  312. }
  313. static int rtl2832_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
  314. {
  315. int ret;
  316. struct rtl2832_priv *priv = fe->demodulator_priv;
  317. dev_dbg(&priv->i2c->dev, "%s: enable=%d\n", __func__, enable);
  318. /* gate already open or close */
  319. if (priv->i2c_gate_state == enable)
  320. return 0;
  321. ret = rtl2832_wr_demod_reg(priv, DVBT_IIC_REPEAT, (enable ? 0x1 : 0x0));
  322. if (ret)
  323. goto err;
  324. priv->i2c_gate_state = enable;
  325. return ret;
  326. err:
  327. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  328. return ret;
  329. }
  330. static int rtl2832_set_if(struct dvb_frontend *fe, u32 if_freq)
  331. {
  332. struct rtl2832_priv *priv = fe->demodulator_priv;
  333. int ret;
  334. u64 pset_iffreq;
  335. u8 en_bbin = (if_freq == 0 ? 0x1 : 0x0);
  336. /*
  337. * PSET_IFFREQ = - floor((IfFreqHz % CrystalFreqHz) * pow(2, 22)
  338. * / CrystalFreqHz)
  339. */
  340. pset_iffreq = if_freq % priv->cfg.xtal;
  341. pset_iffreq *= 0x400000;
  342. pset_iffreq = div_u64(pset_iffreq, priv->cfg.xtal);
  343. pset_iffreq = -pset_iffreq;
  344. pset_iffreq = pset_iffreq & 0x3fffff;
  345. dev_dbg(&priv->i2c->dev, "%s: if_frequency=%d pset_iffreq=%08x\n",
  346. __func__, if_freq, (unsigned)pset_iffreq);
  347. ret = rtl2832_wr_demod_reg(priv, DVBT_EN_BBIN, en_bbin);
  348. if (ret)
  349. return ret;
  350. ret = rtl2832_wr_demod_reg(priv, DVBT_PSET_IFFREQ, pset_iffreq);
  351. return (ret);
  352. }
  353. static int rtl2832_init(struct dvb_frontend *fe)
  354. {
  355. struct rtl2832_priv *priv = fe->demodulator_priv;
  356. const struct rtl2832_reg_value *init;
  357. int i, ret, len;
  358. /* initialization values for the demodulator registers */
  359. struct rtl2832_reg_value rtl2832_initial_regs[] = {
  360. {DVBT_AD_EN_REG, 0x1},
  361. {DVBT_AD_EN_REG1, 0x1},
  362. {DVBT_RSD_BER_FAIL_VAL, 0x2800},
  363. {DVBT_MGD_THD0, 0x10},
  364. {DVBT_MGD_THD1, 0x20},
  365. {DVBT_MGD_THD2, 0x20},
  366. {DVBT_MGD_THD3, 0x40},
  367. {DVBT_MGD_THD4, 0x22},
  368. {DVBT_MGD_THD5, 0x32},
  369. {DVBT_MGD_THD6, 0x37},
  370. {DVBT_MGD_THD7, 0x39},
  371. {DVBT_EN_BK_TRK, 0x0},
  372. {DVBT_EN_CACQ_NOTCH, 0x0},
  373. {DVBT_AD_AV_REF, 0x2a},
  374. {DVBT_REG_PI, 0x6},
  375. {DVBT_PIP_ON, 0x0},
  376. {DVBT_CDIV_PH0, 0x8},
  377. {DVBT_CDIV_PH1, 0x8},
  378. {DVBT_SCALE1_B92, 0x4},
  379. {DVBT_SCALE1_B93, 0xb0},
  380. {DVBT_SCALE1_BA7, 0x78},
  381. {DVBT_SCALE1_BA9, 0x28},
  382. {DVBT_SCALE1_BAA, 0x59},
  383. {DVBT_SCALE1_BAB, 0x83},
  384. {DVBT_SCALE1_BAC, 0xd4},
  385. {DVBT_SCALE1_BB0, 0x65},
  386. {DVBT_SCALE1_BB1, 0x43},
  387. {DVBT_KB_P1, 0x1},
  388. {DVBT_KB_P2, 0x4},
  389. {DVBT_KB_P3, 0x7},
  390. {DVBT_K1_CR_STEP12, 0xa},
  391. {DVBT_REG_GPE, 0x1},
  392. {DVBT_SERIAL, 0x0},
  393. {DVBT_CDIV_PH0, 0x9},
  394. {DVBT_CDIV_PH1, 0x9},
  395. {DVBT_MPEG_IO_OPT_2_2, 0x0},
  396. {DVBT_MPEG_IO_OPT_1_0, 0x0},
  397. {DVBT_TRK_KS_P2, 0x4},
  398. {DVBT_TRK_KS_I2, 0x7},
  399. {DVBT_TR_THD_SET2, 0x6},
  400. {DVBT_TRK_KC_I2, 0x5},
  401. {DVBT_CR_THD_SET2, 0x1},
  402. };
  403. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  404. for (i = 0; i < ARRAY_SIZE(rtl2832_initial_regs); i++) {
  405. ret = rtl2832_wr_demod_reg(priv, rtl2832_initial_regs[i].reg,
  406. rtl2832_initial_regs[i].value);
  407. if (ret)
  408. goto err;
  409. }
  410. /* load tuner specific settings */
  411. dev_dbg(&priv->i2c->dev, "%s: load settings for tuner=%02x\n",
  412. __func__, priv->cfg.tuner);
  413. switch (priv->cfg.tuner) {
  414. case RTL2832_TUNER_FC0012:
  415. case RTL2832_TUNER_FC0013:
  416. len = ARRAY_SIZE(rtl2832_tuner_init_fc0012);
  417. init = rtl2832_tuner_init_fc0012;
  418. break;
  419. case RTL2832_TUNER_TUA9001:
  420. len = ARRAY_SIZE(rtl2832_tuner_init_tua9001);
  421. init = rtl2832_tuner_init_tua9001;
  422. break;
  423. case RTL2832_TUNER_E4000:
  424. len = ARRAY_SIZE(rtl2832_tuner_init_e4000);
  425. init = rtl2832_tuner_init_e4000;
  426. break;
  427. case RTL2832_TUNER_R820T:
  428. len = ARRAY_SIZE(rtl2832_tuner_init_r820t);
  429. init = rtl2832_tuner_init_r820t;
  430. break;
  431. default:
  432. ret = -EINVAL;
  433. goto err;
  434. }
  435. for (i = 0; i < len; i++) {
  436. ret = rtl2832_wr_demod_reg(priv, init[i].reg, init[i].value);
  437. if (ret)
  438. goto err;
  439. }
  440. if (!fe->ops.tuner_ops.get_if_frequency) {
  441. ret = rtl2832_set_if(fe, priv->cfg.if_dvbt);
  442. if (ret)
  443. goto err;
  444. }
  445. /*
  446. * r820t NIM code does a software reset here at the demod -
  447. * may not be needed, as there's already a software reset at set_params()
  448. */
  449. #if 1
  450. /* soft reset */
  451. ret = rtl2832_wr_demod_reg(priv, DVBT_SOFT_RST, 0x1);
  452. if (ret)
  453. goto err;
  454. ret = rtl2832_wr_demod_reg(priv, DVBT_SOFT_RST, 0x0);
  455. if (ret)
  456. goto err;
  457. #endif
  458. priv->sleeping = false;
  459. return ret;
  460. err:
  461. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  462. return ret;
  463. }
  464. static int rtl2832_sleep(struct dvb_frontend *fe)
  465. {
  466. struct rtl2832_priv *priv = fe->demodulator_priv;
  467. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  468. priv->sleeping = true;
  469. return 0;
  470. }
  471. static int rtl2832_get_tune_settings(struct dvb_frontend *fe,
  472. struct dvb_frontend_tune_settings *s)
  473. {
  474. struct rtl2832_priv *priv = fe->demodulator_priv;
  475. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  476. s->min_delay_ms = 1000;
  477. s->step_size = fe->ops.info.frequency_stepsize * 2;
  478. s->max_drift = (fe->ops.info.frequency_stepsize * 2) + 1;
  479. return 0;
  480. }
  481. static int rtl2832_set_frontend(struct dvb_frontend *fe)
  482. {
  483. struct rtl2832_priv *priv = fe->demodulator_priv;
  484. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  485. int ret, i, j;
  486. u64 bw_mode, num, num2;
  487. u32 resamp_ratio, cfreq_off_ratio;
  488. static u8 bw_params[3][32] = {
  489. /* 6 MHz bandwidth */
  490. {
  491. 0xf5, 0xff, 0x15, 0x38, 0x5d, 0x6d, 0x52, 0x07, 0xfa, 0x2f,
  492. 0x53, 0xf5, 0x3f, 0xca, 0x0b, 0x91, 0xea, 0x30, 0x63, 0xb2,
  493. 0x13, 0xda, 0x0b, 0xc4, 0x18, 0x7e, 0x16, 0x66, 0x08, 0x67,
  494. 0x19, 0xe0,
  495. },
  496. /* 7 MHz bandwidth */
  497. {
  498. 0xe7, 0xcc, 0xb5, 0xba, 0xe8, 0x2f, 0x67, 0x61, 0x00, 0xaf,
  499. 0x86, 0xf2, 0xbf, 0x59, 0x04, 0x11, 0xb6, 0x33, 0xa4, 0x30,
  500. 0x15, 0x10, 0x0a, 0x42, 0x18, 0xf8, 0x17, 0xd9, 0x07, 0x22,
  501. 0x19, 0x10,
  502. },
  503. /* 8 MHz bandwidth */
  504. {
  505. 0x09, 0xf6, 0xd2, 0xa7, 0x9a, 0xc9, 0x27, 0x77, 0x06, 0xbf,
  506. 0xec, 0xf4, 0x4f, 0x0b, 0xfc, 0x01, 0x63, 0x35, 0x54, 0xa7,
  507. 0x16, 0x66, 0x08, 0xb4, 0x19, 0x6e, 0x19, 0x65, 0x05, 0xc8,
  508. 0x19, 0xe0,
  509. },
  510. };
  511. dev_dbg(&priv->i2c->dev, "%s: frequency=%d bandwidth_hz=%d " \
  512. "inversion=%d\n", __func__, c->frequency,
  513. c->bandwidth_hz, c->inversion);
  514. /* program tuner */
  515. if (fe->ops.tuner_ops.set_params)
  516. fe->ops.tuner_ops.set_params(fe);
  517. /* If the frontend has get_if_frequency(), use it */
  518. if (fe->ops.tuner_ops.get_if_frequency) {
  519. u32 if_freq;
  520. ret = fe->ops.tuner_ops.get_if_frequency(fe, &if_freq);
  521. if (ret)
  522. goto err;
  523. ret = rtl2832_set_if(fe, if_freq);
  524. if (ret)
  525. goto err;
  526. }
  527. switch (c->bandwidth_hz) {
  528. case 6000000:
  529. i = 0;
  530. bw_mode = 48000000;
  531. break;
  532. case 7000000:
  533. i = 1;
  534. bw_mode = 56000000;
  535. break;
  536. case 8000000:
  537. i = 2;
  538. bw_mode = 64000000;
  539. break;
  540. default:
  541. dev_dbg(&priv->i2c->dev, "%s: invalid bandwidth\n", __func__);
  542. return -EINVAL;
  543. }
  544. for (j = 0; j < sizeof(bw_params[0]); j++) {
  545. ret = rtl2832_wr_regs(priv, 0x1c+j, 1, &bw_params[i][j], 1);
  546. if (ret)
  547. goto err;
  548. }
  549. /* calculate and set resample ratio
  550. * RSAMP_RATIO = floor(CrystalFreqHz * 7 * pow(2, 22)
  551. * / ConstWithBandwidthMode)
  552. */
  553. num = priv->cfg.xtal * 7;
  554. num *= 0x400000;
  555. num = div_u64(num, bw_mode);
  556. resamp_ratio = num & 0x3ffffff;
  557. ret = rtl2832_wr_demod_reg(priv, DVBT_RSAMP_RATIO, resamp_ratio);
  558. if (ret)
  559. goto err;
  560. /* calculate and set cfreq off ratio
  561. * CFREQ_OFF_RATIO = - floor(ConstWithBandwidthMode * pow(2, 20)
  562. * / (CrystalFreqHz * 7))
  563. */
  564. num = bw_mode << 20;
  565. num2 = priv->cfg.xtal * 7;
  566. num = div_u64(num, num2);
  567. num = -num;
  568. cfreq_off_ratio = num & 0xfffff;
  569. ret = rtl2832_wr_demod_reg(priv, DVBT_CFREQ_OFF_RATIO, cfreq_off_ratio);
  570. if (ret)
  571. goto err;
  572. /* soft reset */
  573. ret = rtl2832_wr_demod_reg(priv, DVBT_SOFT_RST, 0x1);
  574. if (ret)
  575. goto err;
  576. ret = rtl2832_wr_demod_reg(priv, DVBT_SOFT_RST, 0x0);
  577. if (ret)
  578. goto err;
  579. return ret;
  580. err:
  581. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  582. return ret;
  583. }
  584. static int rtl2832_get_frontend(struct dvb_frontend *fe)
  585. {
  586. struct rtl2832_priv *priv = fe->demodulator_priv;
  587. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  588. int ret;
  589. u8 buf[3];
  590. if (priv->sleeping)
  591. return 0;
  592. ret = rtl2832_rd_regs(priv, 0x3c, 3, buf, 2);
  593. if (ret)
  594. goto err;
  595. ret = rtl2832_rd_reg(priv, 0x51, 3, &buf[2]);
  596. if (ret)
  597. goto err;
  598. dev_dbg(&priv->i2c->dev, "%s: TPS=%*ph\n", __func__, 3, buf);
  599. switch ((buf[0] >> 2) & 3) {
  600. case 0:
  601. c->modulation = QPSK;
  602. break;
  603. case 1:
  604. c->modulation = QAM_16;
  605. break;
  606. case 2:
  607. c->modulation = QAM_64;
  608. break;
  609. }
  610. switch ((buf[2] >> 2) & 1) {
  611. case 0:
  612. c->transmission_mode = TRANSMISSION_MODE_2K;
  613. break;
  614. case 1:
  615. c->transmission_mode = TRANSMISSION_MODE_8K;
  616. }
  617. switch ((buf[2] >> 0) & 3) {
  618. case 0:
  619. c->guard_interval = GUARD_INTERVAL_1_32;
  620. break;
  621. case 1:
  622. c->guard_interval = GUARD_INTERVAL_1_16;
  623. break;
  624. case 2:
  625. c->guard_interval = GUARD_INTERVAL_1_8;
  626. break;
  627. case 3:
  628. c->guard_interval = GUARD_INTERVAL_1_4;
  629. break;
  630. }
  631. switch ((buf[0] >> 4) & 7) {
  632. case 0:
  633. c->hierarchy = HIERARCHY_NONE;
  634. break;
  635. case 1:
  636. c->hierarchy = HIERARCHY_1;
  637. break;
  638. case 2:
  639. c->hierarchy = HIERARCHY_2;
  640. break;
  641. case 3:
  642. c->hierarchy = HIERARCHY_4;
  643. break;
  644. }
  645. switch ((buf[1] >> 3) & 7) {
  646. case 0:
  647. c->code_rate_HP = FEC_1_2;
  648. break;
  649. case 1:
  650. c->code_rate_HP = FEC_2_3;
  651. break;
  652. case 2:
  653. c->code_rate_HP = FEC_3_4;
  654. break;
  655. case 3:
  656. c->code_rate_HP = FEC_5_6;
  657. break;
  658. case 4:
  659. c->code_rate_HP = FEC_7_8;
  660. break;
  661. }
  662. switch ((buf[1] >> 0) & 7) {
  663. case 0:
  664. c->code_rate_LP = FEC_1_2;
  665. break;
  666. case 1:
  667. c->code_rate_LP = FEC_2_3;
  668. break;
  669. case 2:
  670. c->code_rate_LP = FEC_3_4;
  671. break;
  672. case 3:
  673. c->code_rate_LP = FEC_5_6;
  674. break;
  675. case 4:
  676. c->code_rate_LP = FEC_7_8;
  677. break;
  678. }
  679. return 0;
  680. err:
  681. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  682. return ret;
  683. }
  684. static int rtl2832_read_status(struct dvb_frontend *fe, fe_status_t *status)
  685. {
  686. struct rtl2832_priv *priv = fe->demodulator_priv;
  687. int ret;
  688. u32 tmp;
  689. *status = 0;
  690. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  691. if (priv->sleeping)
  692. return 0;
  693. ret = rtl2832_rd_demod_reg(priv, DVBT_FSM_STAGE, &tmp);
  694. if (ret)
  695. goto err;
  696. if (tmp == 11) {
  697. *status |= FE_HAS_SIGNAL | FE_HAS_CARRIER |
  698. FE_HAS_VITERBI | FE_HAS_SYNC | FE_HAS_LOCK;
  699. }
  700. /* TODO find out if this is also true for rtl2832? */
  701. /*else if (tmp == 10) {
  702. *status |= FE_HAS_SIGNAL | FE_HAS_CARRIER |
  703. FE_HAS_VITERBI;
  704. }*/
  705. return ret;
  706. err:
  707. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  708. return ret;
  709. }
  710. static int rtl2832_read_snr(struct dvb_frontend *fe, u16 *snr)
  711. {
  712. struct rtl2832_priv *priv = fe->demodulator_priv;
  713. int ret, hierarchy, constellation;
  714. u8 buf[2], tmp;
  715. u16 tmp16;
  716. #define CONSTELLATION_NUM 3
  717. #define HIERARCHY_NUM 4
  718. static const u32 snr_constant[CONSTELLATION_NUM][HIERARCHY_NUM] = {
  719. { 85387325, 85387325, 85387325, 85387325 },
  720. { 86676178, 86676178, 87167949, 87795660 },
  721. { 87659938, 87659938, 87885178, 88241743 },
  722. };
  723. /* reports SNR in resolution of 0.1 dB */
  724. ret = rtl2832_rd_reg(priv, 0x3c, 3, &tmp);
  725. if (ret)
  726. goto err;
  727. constellation = (tmp >> 2) & 0x03; /* [3:2] */
  728. if (constellation > CONSTELLATION_NUM - 1)
  729. goto err;
  730. hierarchy = (tmp >> 4) & 0x07; /* [6:4] */
  731. if (hierarchy > HIERARCHY_NUM - 1)
  732. goto err;
  733. ret = rtl2832_rd_regs(priv, 0x0c, 4, buf, 2);
  734. if (ret)
  735. goto err;
  736. tmp16 = buf[0] << 8 | buf[1];
  737. if (tmp16)
  738. *snr = (snr_constant[constellation][hierarchy] -
  739. intlog10(tmp16)) / ((1 << 24) / 100);
  740. else
  741. *snr = 0;
  742. return 0;
  743. err:
  744. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  745. return ret;
  746. }
  747. static int rtl2832_read_ber(struct dvb_frontend *fe, u32 *ber)
  748. {
  749. struct rtl2832_priv *priv = fe->demodulator_priv;
  750. int ret;
  751. u8 buf[2];
  752. ret = rtl2832_rd_regs(priv, 0x4e, 3, buf, 2);
  753. if (ret)
  754. goto err;
  755. *ber = buf[0] << 8 | buf[1];
  756. return 0;
  757. err:
  758. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  759. return ret;
  760. }
  761. static struct dvb_frontend_ops rtl2832_ops;
  762. static void rtl2832_release(struct dvb_frontend *fe)
  763. {
  764. struct rtl2832_priv *priv = fe->demodulator_priv;
  765. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  766. kfree(priv);
  767. }
  768. struct dvb_frontend *rtl2832_attach(const struct rtl2832_config *cfg,
  769. struct i2c_adapter *i2c)
  770. {
  771. struct rtl2832_priv *priv = NULL;
  772. int ret = 0;
  773. u8 tmp;
  774. dev_dbg(&i2c->dev, "%s:\n", __func__);
  775. /* allocate memory for the internal state */
  776. priv = kzalloc(sizeof(struct rtl2832_priv), GFP_KERNEL);
  777. if (priv == NULL)
  778. goto err;
  779. /* setup the priv */
  780. priv->i2c = i2c;
  781. priv->tuner = cfg->tuner;
  782. memcpy(&priv->cfg, cfg, sizeof(struct rtl2832_config));
  783. /* check if the demod is there */
  784. ret = rtl2832_rd_reg(priv, 0x00, 0x0, &tmp);
  785. if (ret)
  786. goto err;
  787. /* create dvb_frontend */
  788. memcpy(&priv->fe.ops, &rtl2832_ops, sizeof(struct dvb_frontend_ops));
  789. priv->fe.demodulator_priv = priv;
  790. /* TODO implement sleep mode */
  791. priv->sleeping = true;
  792. return &priv->fe;
  793. err:
  794. dev_dbg(&i2c->dev, "%s: failed=%d\n", __func__, ret);
  795. kfree(priv);
  796. return NULL;
  797. }
  798. EXPORT_SYMBOL(rtl2832_attach);
  799. static struct dvb_frontend_ops rtl2832_ops = {
  800. .delsys = { SYS_DVBT },
  801. .info = {
  802. .name = "Realtek RTL2832 (DVB-T)",
  803. .frequency_min = 174000000,
  804. .frequency_max = 862000000,
  805. .frequency_stepsize = 166667,
  806. .caps = FE_CAN_FEC_1_2 |
  807. FE_CAN_FEC_2_3 |
  808. FE_CAN_FEC_3_4 |
  809. FE_CAN_FEC_5_6 |
  810. FE_CAN_FEC_7_8 |
  811. FE_CAN_FEC_AUTO |
  812. FE_CAN_QPSK |
  813. FE_CAN_QAM_16 |
  814. FE_CAN_QAM_64 |
  815. FE_CAN_QAM_AUTO |
  816. FE_CAN_TRANSMISSION_MODE_AUTO |
  817. FE_CAN_GUARD_INTERVAL_AUTO |
  818. FE_CAN_HIERARCHY_AUTO |
  819. FE_CAN_RECOVER |
  820. FE_CAN_MUTE_TS
  821. },
  822. .release = rtl2832_release,
  823. .init = rtl2832_init,
  824. .sleep = rtl2832_sleep,
  825. .get_tune_settings = rtl2832_get_tune_settings,
  826. .set_frontend = rtl2832_set_frontend,
  827. .get_frontend = rtl2832_get_frontend,
  828. .read_status = rtl2832_read_status,
  829. .read_snr = rtl2832_read_snr,
  830. .read_ber = rtl2832_read_ber,
  831. .i2c_gate_ctrl = rtl2832_i2c_gate_ctrl,
  832. };
  833. MODULE_AUTHOR("Thomas Mair <mair.thomas86@gmail.com>");
  834. MODULE_DESCRIPTION("Realtek RTL2832 DVB-T demodulator driver");
  835. MODULE_LICENSE("GPL");
  836. MODULE_VERSION("0.5");