exynos-iommu.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035
  1. /* linux/drivers/iommu/exynos_iommu.c
  2. *
  3. * Copyright (c) 2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #ifdef CONFIG_EXYNOS_IOMMU_DEBUG
  11. #define DEBUG
  12. #endif
  13. #include <linux/io.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/slab.h>
  17. #include <linux/pm_runtime.h>
  18. #include <linux/clk.h>
  19. #include <linux/err.h>
  20. #include <linux/mm.h>
  21. #include <linux/iommu.h>
  22. #include <linux/errno.h>
  23. #include <linux/list.h>
  24. #include <linux/memblock.h>
  25. #include <linux/export.h>
  26. #include <asm/cacheflush.h>
  27. #include <asm/pgtable.h>
  28. #include <mach/sysmmu.h>
  29. /* We does not consider super section mapping (16MB) */
  30. #define SECT_ORDER 20
  31. #define LPAGE_ORDER 16
  32. #define SPAGE_ORDER 12
  33. #define SECT_SIZE (1 << SECT_ORDER)
  34. #define LPAGE_SIZE (1 << LPAGE_ORDER)
  35. #define SPAGE_SIZE (1 << SPAGE_ORDER)
  36. #define SECT_MASK (~(SECT_SIZE - 1))
  37. #define LPAGE_MASK (~(LPAGE_SIZE - 1))
  38. #define SPAGE_MASK (~(SPAGE_SIZE - 1))
  39. #define lv1ent_fault(sent) (((*(sent) & 3) == 0) || ((*(sent) & 3) == 3))
  40. #define lv1ent_page(sent) ((*(sent) & 3) == 1)
  41. #define lv1ent_section(sent) ((*(sent) & 3) == 2)
  42. #define lv2ent_fault(pent) ((*(pent) & 3) == 0)
  43. #define lv2ent_small(pent) ((*(pent) & 2) == 2)
  44. #define lv2ent_large(pent) ((*(pent) & 3) == 1)
  45. #define section_phys(sent) (*(sent) & SECT_MASK)
  46. #define section_offs(iova) ((iova) & 0xFFFFF)
  47. #define lpage_phys(pent) (*(pent) & LPAGE_MASK)
  48. #define lpage_offs(iova) ((iova) & 0xFFFF)
  49. #define spage_phys(pent) (*(pent) & SPAGE_MASK)
  50. #define spage_offs(iova) ((iova) & 0xFFF)
  51. #define lv1ent_offset(iova) ((iova) >> SECT_ORDER)
  52. #define lv2ent_offset(iova) (((iova) & 0xFF000) >> SPAGE_ORDER)
  53. #define NUM_LV1ENTRIES 4096
  54. #define NUM_LV2ENTRIES 256
  55. #define LV2TABLE_SIZE (NUM_LV2ENTRIES * sizeof(long))
  56. #define SPAGES_PER_LPAGE (LPAGE_SIZE / SPAGE_SIZE)
  57. #define lv2table_base(sent) (*(sent) & 0xFFFFFC00)
  58. #define mk_lv1ent_sect(pa) ((pa) | 2)
  59. #define mk_lv1ent_page(pa) ((pa) | 1)
  60. #define mk_lv2ent_lpage(pa) ((pa) | 1)
  61. #define mk_lv2ent_spage(pa) ((pa) | 2)
  62. #define CTRL_ENABLE 0x5
  63. #define CTRL_BLOCK 0x7
  64. #define CTRL_DISABLE 0x0
  65. #define REG_MMU_CTRL 0x000
  66. #define REG_MMU_CFG 0x004
  67. #define REG_MMU_STATUS 0x008
  68. #define REG_MMU_FLUSH 0x00C
  69. #define REG_MMU_FLUSH_ENTRY 0x010
  70. #define REG_PT_BASE_ADDR 0x014
  71. #define REG_INT_STATUS 0x018
  72. #define REG_INT_CLEAR 0x01C
  73. #define REG_PAGE_FAULT_ADDR 0x024
  74. #define REG_AW_FAULT_ADDR 0x028
  75. #define REG_AR_FAULT_ADDR 0x02C
  76. #define REG_DEFAULT_SLAVE_ADDR 0x030
  77. #define REG_MMU_VERSION 0x034
  78. #define REG_PB0_SADDR 0x04C
  79. #define REG_PB0_EADDR 0x050
  80. #define REG_PB1_SADDR 0x054
  81. #define REG_PB1_EADDR 0x058
  82. static unsigned long *section_entry(unsigned long *pgtable, unsigned long iova)
  83. {
  84. return pgtable + lv1ent_offset(iova);
  85. }
  86. static unsigned long *page_entry(unsigned long *sent, unsigned long iova)
  87. {
  88. return (unsigned long *)__va(lv2table_base(sent)) + lv2ent_offset(iova);
  89. }
  90. enum exynos_sysmmu_inttype {
  91. SYSMMU_PAGEFAULT,
  92. SYSMMU_AR_MULTIHIT,
  93. SYSMMU_AW_MULTIHIT,
  94. SYSMMU_BUSERROR,
  95. SYSMMU_AR_SECURITY,
  96. SYSMMU_AR_ACCESS,
  97. SYSMMU_AW_SECURITY,
  98. SYSMMU_AW_PROTECTION, /* 7 */
  99. SYSMMU_FAULT_UNKNOWN,
  100. SYSMMU_FAULTS_NUM
  101. };
  102. /*
  103. * @itype: type of fault.
  104. * @pgtable_base: the physical address of page table base. This is 0 if @itype
  105. * is SYSMMU_BUSERROR.
  106. * @fault_addr: the device (virtual) address that the System MMU tried to
  107. * translated. This is 0 if @itype is SYSMMU_BUSERROR.
  108. */
  109. typedef int (*sysmmu_fault_handler_t)(enum exynos_sysmmu_inttype itype,
  110. unsigned long pgtable_base, unsigned long fault_addr);
  111. static unsigned short fault_reg_offset[SYSMMU_FAULTS_NUM] = {
  112. REG_PAGE_FAULT_ADDR,
  113. REG_AR_FAULT_ADDR,
  114. REG_AW_FAULT_ADDR,
  115. REG_DEFAULT_SLAVE_ADDR,
  116. REG_AR_FAULT_ADDR,
  117. REG_AR_FAULT_ADDR,
  118. REG_AW_FAULT_ADDR,
  119. REG_AW_FAULT_ADDR
  120. };
  121. static char *sysmmu_fault_name[SYSMMU_FAULTS_NUM] = {
  122. "PAGE FAULT",
  123. "AR MULTI-HIT FAULT",
  124. "AW MULTI-HIT FAULT",
  125. "BUS ERROR",
  126. "AR SECURITY PROTECTION FAULT",
  127. "AR ACCESS PROTECTION FAULT",
  128. "AW SECURITY PROTECTION FAULT",
  129. "AW ACCESS PROTECTION FAULT",
  130. "UNKNOWN FAULT"
  131. };
  132. struct exynos_iommu_domain {
  133. struct list_head clients; /* list of sysmmu_drvdata.node */
  134. unsigned long *pgtable; /* lv1 page table, 16KB */
  135. short *lv2entcnt; /* free lv2 entry counter for each section */
  136. spinlock_t lock; /* lock for this structure */
  137. spinlock_t pgtablelock; /* lock for modifying page table @ pgtable */
  138. };
  139. struct sysmmu_drvdata {
  140. struct list_head node; /* entry of exynos_iommu_domain.clients */
  141. struct device *sysmmu; /* System MMU's device descriptor */
  142. struct device *dev; /* Owner of system MMU */
  143. char *dbgname;
  144. int nsfrs;
  145. void __iomem **sfrbases;
  146. struct clk *clk[2];
  147. int activations;
  148. rwlock_t lock;
  149. struct iommu_domain *domain;
  150. sysmmu_fault_handler_t fault_handler;
  151. unsigned long pgtable;
  152. };
  153. static bool set_sysmmu_active(struct sysmmu_drvdata *data)
  154. {
  155. /* return true if the System MMU was not active previously
  156. and it needs to be initialized */
  157. return ++data->activations == 1;
  158. }
  159. static bool set_sysmmu_inactive(struct sysmmu_drvdata *data)
  160. {
  161. /* return true if the System MMU is needed to be disabled */
  162. BUG_ON(data->activations < 1);
  163. return --data->activations == 0;
  164. }
  165. static bool is_sysmmu_active(struct sysmmu_drvdata *data)
  166. {
  167. return data->activations > 0;
  168. }
  169. static void sysmmu_unblock(void __iomem *sfrbase)
  170. {
  171. __raw_writel(CTRL_ENABLE, sfrbase + REG_MMU_CTRL);
  172. }
  173. static bool sysmmu_block(void __iomem *sfrbase)
  174. {
  175. int i = 120;
  176. __raw_writel(CTRL_BLOCK, sfrbase + REG_MMU_CTRL);
  177. while ((i > 0) && !(__raw_readl(sfrbase + REG_MMU_STATUS) & 1))
  178. --i;
  179. if (!(__raw_readl(sfrbase + REG_MMU_STATUS) & 1)) {
  180. sysmmu_unblock(sfrbase);
  181. return false;
  182. }
  183. return true;
  184. }
  185. static void __sysmmu_tlb_invalidate(void __iomem *sfrbase)
  186. {
  187. __raw_writel(0x1, sfrbase + REG_MMU_FLUSH);
  188. }
  189. static void __sysmmu_tlb_invalidate_entry(void __iomem *sfrbase,
  190. unsigned long iova)
  191. {
  192. __raw_writel((iova & SPAGE_MASK) | 1, sfrbase + REG_MMU_FLUSH_ENTRY);
  193. }
  194. static void __sysmmu_set_ptbase(void __iomem *sfrbase,
  195. unsigned long pgd)
  196. {
  197. __raw_writel(0x1, sfrbase + REG_MMU_CFG); /* 16KB LV1, LRU */
  198. __raw_writel(pgd, sfrbase + REG_PT_BASE_ADDR);
  199. __sysmmu_tlb_invalidate(sfrbase);
  200. }
  201. static void __sysmmu_set_prefbuf(void __iomem *sfrbase, unsigned long base,
  202. unsigned long size, int idx)
  203. {
  204. __raw_writel(base, sfrbase + REG_PB0_SADDR + idx * 8);
  205. __raw_writel(size - 1 + base, sfrbase + REG_PB0_EADDR + idx * 8);
  206. }
  207. static void __set_fault_handler(struct sysmmu_drvdata *data,
  208. sysmmu_fault_handler_t handler)
  209. {
  210. unsigned long flags;
  211. write_lock_irqsave(&data->lock, flags);
  212. data->fault_handler = handler;
  213. write_unlock_irqrestore(&data->lock, flags);
  214. }
  215. void exynos_sysmmu_set_fault_handler(struct device *dev,
  216. sysmmu_fault_handler_t handler)
  217. {
  218. struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
  219. __set_fault_handler(data, handler);
  220. }
  221. static int default_fault_handler(enum exynos_sysmmu_inttype itype,
  222. unsigned long pgtable_base, unsigned long fault_addr)
  223. {
  224. unsigned long *ent;
  225. if ((itype >= SYSMMU_FAULTS_NUM) || (itype < SYSMMU_PAGEFAULT))
  226. itype = SYSMMU_FAULT_UNKNOWN;
  227. pr_err("%s occurred at 0x%lx(Page table base: 0x%lx)\n",
  228. sysmmu_fault_name[itype], fault_addr, pgtable_base);
  229. ent = section_entry(__va(pgtable_base), fault_addr);
  230. pr_err("\tLv1 entry: 0x%lx\n", *ent);
  231. if (lv1ent_page(ent)) {
  232. ent = page_entry(ent, fault_addr);
  233. pr_err("\t Lv2 entry: 0x%lx\n", *ent);
  234. }
  235. pr_err("Generating Kernel OOPS... because it is unrecoverable.\n");
  236. BUG();
  237. return 0;
  238. }
  239. static irqreturn_t exynos_sysmmu_irq(int irq, void *dev_id)
  240. {
  241. /* SYSMMU is in blocked when interrupt occurred. */
  242. struct sysmmu_drvdata *data = dev_id;
  243. struct resource *irqres;
  244. struct platform_device *pdev;
  245. enum exynos_sysmmu_inttype itype;
  246. unsigned long addr = -1;
  247. int i, ret = -ENOSYS;
  248. read_lock(&data->lock);
  249. WARN_ON(!is_sysmmu_active(data));
  250. pdev = to_platform_device(data->sysmmu);
  251. for (i = 0; i < (pdev->num_resources / 2); i++) {
  252. irqres = platform_get_resource(pdev, IORESOURCE_IRQ, i);
  253. if (irqres && ((int)irqres->start == irq))
  254. break;
  255. }
  256. if (i == pdev->num_resources) {
  257. itype = SYSMMU_FAULT_UNKNOWN;
  258. } else {
  259. itype = (enum exynos_sysmmu_inttype)
  260. __ffs(__raw_readl(data->sfrbases[i] + REG_INT_STATUS));
  261. if (WARN_ON(!((itype >= 0) && (itype < SYSMMU_FAULT_UNKNOWN))))
  262. itype = SYSMMU_FAULT_UNKNOWN;
  263. else
  264. addr = __raw_readl(
  265. data->sfrbases[i] + fault_reg_offset[itype]);
  266. }
  267. if (data->domain)
  268. ret = report_iommu_fault(data->domain, data->dev,
  269. addr, itype);
  270. if ((ret == -ENOSYS) && data->fault_handler) {
  271. unsigned long base = data->pgtable;
  272. if (itype != SYSMMU_FAULT_UNKNOWN)
  273. base = __raw_readl(
  274. data->sfrbases[i] + REG_PT_BASE_ADDR);
  275. ret = data->fault_handler(itype, base, addr);
  276. }
  277. if (!ret && (itype != SYSMMU_FAULT_UNKNOWN))
  278. __raw_writel(1 << itype, data->sfrbases[i] + REG_INT_CLEAR);
  279. else
  280. dev_dbg(data->sysmmu, "(%s) %s is not handled.\n",
  281. data->dbgname, sysmmu_fault_name[itype]);
  282. if (itype != SYSMMU_FAULT_UNKNOWN)
  283. sysmmu_unblock(data->sfrbases[i]);
  284. read_unlock(&data->lock);
  285. return IRQ_HANDLED;
  286. }
  287. static bool __exynos_sysmmu_disable(struct sysmmu_drvdata *data)
  288. {
  289. unsigned long flags;
  290. bool disabled = false;
  291. int i;
  292. write_lock_irqsave(&data->lock, flags);
  293. if (!set_sysmmu_inactive(data))
  294. goto finish;
  295. for (i = 0; i < data->nsfrs; i++)
  296. __raw_writel(CTRL_DISABLE, data->sfrbases[i] + REG_MMU_CTRL);
  297. if (data->clk[1])
  298. clk_disable(data->clk[1]);
  299. if (data->clk[0])
  300. clk_disable(data->clk[0]);
  301. disabled = true;
  302. data->pgtable = 0;
  303. data->domain = NULL;
  304. finish:
  305. write_unlock_irqrestore(&data->lock, flags);
  306. if (disabled)
  307. dev_dbg(data->sysmmu, "(%s) Disabled\n", data->dbgname);
  308. else
  309. dev_dbg(data->sysmmu, "(%s) %d times left to be disabled\n",
  310. data->dbgname, data->activations);
  311. return disabled;
  312. }
  313. /* __exynos_sysmmu_enable: Enables System MMU
  314. *
  315. * returns -error if an error occurred and System MMU is not enabled,
  316. * 0 if the System MMU has been just enabled and 1 if System MMU was already
  317. * enabled before.
  318. */
  319. static int __exynos_sysmmu_enable(struct sysmmu_drvdata *data,
  320. unsigned long pgtable, struct iommu_domain *domain)
  321. {
  322. int i, ret = 0;
  323. unsigned long flags;
  324. write_lock_irqsave(&data->lock, flags);
  325. if (!set_sysmmu_active(data)) {
  326. if (WARN_ON(pgtable != data->pgtable)) {
  327. ret = -EBUSY;
  328. set_sysmmu_inactive(data);
  329. } else {
  330. ret = 1;
  331. }
  332. dev_dbg(data->sysmmu, "(%s) Already enabled\n", data->dbgname);
  333. goto finish;
  334. }
  335. if (data->clk[0])
  336. clk_enable(data->clk[0]);
  337. if (data->clk[1])
  338. clk_enable(data->clk[1]);
  339. data->pgtable = pgtable;
  340. for (i = 0; i < data->nsfrs; i++) {
  341. __sysmmu_set_ptbase(data->sfrbases[i], pgtable);
  342. if ((readl(data->sfrbases[i] + REG_MMU_VERSION) >> 28) == 3) {
  343. /* System MMU version is 3.x */
  344. __raw_writel((1 << 12) | (2 << 28),
  345. data->sfrbases[i] + REG_MMU_CFG);
  346. __sysmmu_set_prefbuf(data->sfrbases[i], 0, -1, 0);
  347. __sysmmu_set_prefbuf(data->sfrbases[i], 0, -1, 1);
  348. }
  349. __raw_writel(CTRL_ENABLE, data->sfrbases[i] + REG_MMU_CTRL);
  350. }
  351. data->domain = domain;
  352. dev_dbg(data->sysmmu, "(%s) Enabled\n", data->dbgname);
  353. finish:
  354. write_unlock_irqrestore(&data->lock, flags);
  355. return ret;
  356. }
  357. int exynos_sysmmu_enable(struct device *dev, unsigned long pgtable)
  358. {
  359. struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
  360. int ret;
  361. BUG_ON(!memblock_is_memory(pgtable));
  362. ret = pm_runtime_get_sync(data->sysmmu);
  363. if (ret < 0) {
  364. dev_dbg(data->sysmmu, "(%s) Failed to enable\n", data->dbgname);
  365. return ret;
  366. }
  367. ret = __exynos_sysmmu_enable(data, pgtable, NULL);
  368. if (WARN_ON(ret < 0)) {
  369. pm_runtime_put(data->sysmmu);
  370. dev_err(data->sysmmu,
  371. "(%s) Already enabled with page table %#lx\n",
  372. data->dbgname, data->pgtable);
  373. } else {
  374. data->dev = dev;
  375. }
  376. return ret;
  377. }
  378. static bool exynos_sysmmu_disable(struct device *dev)
  379. {
  380. struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
  381. bool disabled;
  382. disabled = __exynos_sysmmu_disable(data);
  383. pm_runtime_put(data->sysmmu);
  384. return disabled;
  385. }
  386. static void sysmmu_tlb_invalidate_entry(struct device *dev, unsigned long iova)
  387. {
  388. unsigned long flags;
  389. struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
  390. read_lock_irqsave(&data->lock, flags);
  391. if (is_sysmmu_active(data)) {
  392. int i;
  393. for (i = 0; i < data->nsfrs; i++) {
  394. if (sysmmu_block(data->sfrbases[i])) {
  395. __sysmmu_tlb_invalidate_entry(
  396. data->sfrbases[i], iova);
  397. sysmmu_unblock(data->sfrbases[i]);
  398. }
  399. }
  400. } else {
  401. dev_dbg(data->sysmmu,
  402. "(%s) Disabled. Skipping invalidating TLB.\n",
  403. data->dbgname);
  404. }
  405. read_unlock_irqrestore(&data->lock, flags);
  406. }
  407. void exynos_sysmmu_tlb_invalidate(struct device *dev)
  408. {
  409. unsigned long flags;
  410. struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
  411. read_lock_irqsave(&data->lock, flags);
  412. if (is_sysmmu_active(data)) {
  413. int i;
  414. for (i = 0; i < data->nsfrs; i++) {
  415. if (sysmmu_block(data->sfrbases[i])) {
  416. __sysmmu_tlb_invalidate(data->sfrbases[i]);
  417. sysmmu_unblock(data->sfrbases[i]);
  418. }
  419. }
  420. } else {
  421. dev_dbg(data->sysmmu,
  422. "(%s) Disabled. Skipping invalidating TLB.\n",
  423. data->dbgname);
  424. }
  425. read_unlock_irqrestore(&data->lock, flags);
  426. }
  427. static int exynos_sysmmu_probe(struct platform_device *pdev)
  428. {
  429. int i, ret;
  430. struct device *dev;
  431. struct sysmmu_drvdata *data;
  432. dev = &pdev->dev;
  433. data = kzalloc(sizeof(*data), GFP_KERNEL);
  434. if (!data) {
  435. dev_dbg(dev, "Not enough memory\n");
  436. ret = -ENOMEM;
  437. goto err_alloc;
  438. }
  439. ret = dev_set_drvdata(dev, data);
  440. if (ret) {
  441. dev_dbg(dev, "Unabled to initialize driver data\n");
  442. goto err_init;
  443. }
  444. data->nsfrs = pdev->num_resources / 2;
  445. data->sfrbases = kmalloc(sizeof(*data->sfrbases) * data->nsfrs,
  446. GFP_KERNEL);
  447. if (data->sfrbases == NULL) {
  448. dev_dbg(dev, "Not enough memory\n");
  449. ret = -ENOMEM;
  450. goto err_init;
  451. }
  452. for (i = 0; i < data->nsfrs; i++) {
  453. struct resource *res;
  454. res = platform_get_resource(pdev, IORESOURCE_MEM, i);
  455. if (!res) {
  456. dev_dbg(dev, "Unable to find IOMEM region\n");
  457. ret = -ENOENT;
  458. goto err_res;
  459. }
  460. data->sfrbases[i] = ioremap(res->start, resource_size(res));
  461. if (!data->sfrbases[i]) {
  462. dev_dbg(dev, "Unable to map IOMEM @ PA:%#x\n",
  463. res->start);
  464. ret = -ENOENT;
  465. goto err_res;
  466. }
  467. }
  468. for (i = 0; i < data->nsfrs; i++) {
  469. ret = platform_get_irq(pdev, i);
  470. if (ret <= 0) {
  471. dev_dbg(dev, "Unable to find IRQ resource\n");
  472. goto err_irq;
  473. }
  474. ret = request_irq(ret, exynos_sysmmu_irq, 0,
  475. dev_name(dev), data);
  476. if (ret) {
  477. dev_dbg(dev, "Unabled to register interrupt handler\n");
  478. goto err_irq;
  479. }
  480. }
  481. if (dev_get_platdata(dev)) {
  482. char *deli, *beg;
  483. struct sysmmu_platform_data *platdata = dev_get_platdata(dev);
  484. beg = platdata->clockname;
  485. for (deli = beg; (*deli != '\0') && (*deli != ','); deli++)
  486. /* NOTHING */;
  487. if (*deli == '\0')
  488. deli = NULL;
  489. else
  490. *deli = '\0';
  491. data->clk[0] = clk_get(dev, beg);
  492. if (IS_ERR(data->clk[0])) {
  493. data->clk[0] = NULL;
  494. dev_dbg(dev, "No clock descriptor registered\n");
  495. }
  496. if (data->clk[0] && deli) {
  497. *deli = ',';
  498. data->clk[1] = clk_get(dev, deli + 1);
  499. if (IS_ERR(data->clk[1]))
  500. data->clk[1] = NULL;
  501. }
  502. data->dbgname = platdata->dbgname;
  503. }
  504. data->sysmmu = dev;
  505. rwlock_init(&data->lock);
  506. INIT_LIST_HEAD(&data->node);
  507. __set_fault_handler(data, &default_fault_handler);
  508. if (dev->parent)
  509. pm_runtime_enable(dev);
  510. dev_dbg(dev, "(%s) Initialized\n", data->dbgname);
  511. return 0;
  512. err_irq:
  513. while (i-- > 0) {
  514. int irq;
  515. irq = platform_get_irq(pdev, i);
  516. free_irq(irq, data);
  517. }
  518. err_res:
  519. while (data->nsfrs-- > 0)
  520. iounmap(data->sfrbases[data->nsfrs]);
  521. kfree(data->sfrbases);
  522. err_init:
  523. kfree(data);
  524. err_alloc:
  525. dev_err(dev, "Failed to initialize\n");
  526. return ret;
  527. }
  528. static struct platform_driver exynos_sysmmu_driver = {
  529. .probe = exynos_sysmmu_probe,
  530. .driver = {
  531. .owner = THIS_MODULE,
  532. .name = "exynos-sysmmu",
  533. }
  534. };
  535. static inline void pgtable_flush(void *vastart, void *vaend)
  536. {
  537. dmac_flush_range(vastart, vaend);
  538. outer_flush_range(virt_to_phys(vastart),
  539. virt_to_phys(vaend));
  540. }
  541. static int exynos_iommu_domain_init(struct iommu_domain *domain)
  542. {
  543. struct exynos_iommu_domain *priv;
  544. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  545. if (!priv)
  546. return -ENOMEM;
  547. priv->pgtable = (unsigned long *)__get_free_pages(
  548. GFP_KERNEL | __GFP_ZERO, 2);
  549. if (!priv->pgtable)
  550. goto err_pgtable;
  551. priv->lv2entcnt = (short *)__get_free_pages(
  552. GFP_KERNEL | __GFP_ZERO, 1);
  553. if (!priv->lv2entcnt)
  554. goto err_counter;
  555. pgtable_flush(priv->pgtable, priv->pgtable + NUM_LV1ENTRIES);
  556. spin_lock_init(&priv->lock);
  557. spin_lock_init(&priv->pgtablelock);
  558. INIT_LIST_HEAD(&priv->clients);
  559. domain->geometry.aperture_start = 0;
  560. domain->geometry.aperture_end = ~0UL;
  561. domain->geometry.force_aperture = true;
  562. domain->priv = priv;
  563. return 0;
  564. err_counter:
  565. free_pages((unsigned long)priv->pgtable, 2);
  566. err_pgtable:
  567. kfree(priv);
  568. return -ENOMEM;
  569. }
  570. static void exynos_iommu_domain_destroy(struct iommu_domain *domain)
  571. {
  572. struct exynos_iommu_domain *priv = domain->priv;
  573. struct sysmmu_drvdata *data;
  574. unsigned long flags;
  575. int i;
  576. WARN_ON(!list_empty(&priv->clients));
  577. spin_lock_irqsave(&priv->lock, flags);
  578. list_for_each_entry(data, &priv->clients, node) {
  579. while (!exynos_sysmmu_disable(data->dev))
  580. ; /* until System MMU is actually disabled */
  581. }
  582. spin_unlock_irqrestore(&priv->lock, flags);
  583. for (i = 0; i < NUM_LV1ENTRIES; i++)
  584. if (lv1ent_page(priv->pgtable + i))
  585. kfree(__va(lv2table_base(priv->pgtable + i)));
  586. free_pages((unsigned long)priv->pgtable, 2);
  587. free_pages((unsigned long)priv->lv2entcnt, 1);
  588. kfree(domain->priv);
  589. domain->priv = NULL;
  590. }
  591. static int exynos_iommu_attach_device(struct iommu_domain *domain,
  592. struct device *dev)
  593. {
  594. struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
  595. struct exynos_iommu_domain *priv = domain->priv;
  596. unsigned long flags;
  597. int ret;
  598. ret = pm_runtime_get_sync(data->sysmmu);
  599. if (ret < 0)
  600. return ret;
  601. ret = 0;
  602. spin_lock_irqsave(&priv->lock, flags);
  603. ret = __exynos_sysmmu_enable(data, __pa(priv->pgtable), domain);
  604. if (ret == 0) {
  605. /* 'data->node' must not be appeared in priv->clients */
  606. BUG_ON(!list_empty(&data->node));
  607. data->dev = dev;
  608. list_add_tail(&data->node, &priv->clients);
  609. }
  610. spin_unlock_irqrestore(&priv->lock, flags);
  611. if (ret < 0) {
  612. dev_err(dev, "%s: Failed to attach IOMMU with pgtable %#lx\n",
  613. __func__, __pa(priv->pgtable));
  614. pm_runtime_put(data->sysmmu);
  615. } else if (ret > 0) {
  616. dev_dbg(dev, "%s: IOMMU with pgtable 0x%lx already attached\n",
  617. __func__, __pa(priv->pgtable));
  618. } else {
  619. dev_dbg(dev, "%s: Attached new IOMMU with pgtable 0x%lx\n",
  620. __func__, __pa(priv->pgtable));
  621. }
  622. return ret;
  623. }
  624. static void exynos_iommu_detach_device(struct iommu_domain *domain,
  625. struct device *dev)
  626. {
  627. struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
  628. struct exynos_iommu_domain *priv = domain->priv;
  629. struct list_head *pos;
  630. unsigned long flags;
  631. bool found = false;
  632. spin_lock_irqsave(&priv->lock, flags);
  633. list_for_each(pos, &priv->clients) {
  634. if (list_entry(pos, struct sysmmu_drvdata, node) == data) {
  635. found = true;
  636. break;
  637. }
  638. }
  639. if (!found)
  640. goto finish;
  641. if (__exynos_sysmmu_disable(data)) {
  642. dev_dbg(dev, "%s: Detached IOMMU with pgtable %#lx\n",
  643. __func__, __pa(priv->pgtable));
  644. list_del_init(&data->node);
  645. } else {
  646. dev_dbg(dev, "%s: Detaching IOMMU with pgtable %#lx delayed",
  647. __func__, __pa(priv->pgtable));
  648. }
  649. finish:
  650. spin_unlock_irqrestore(&priv->lock, flags);
  651. if (found)
  652. pm_runtime_put(data->sysmmu);
  653. }
  654. static unsigned long *alloc_lv2entry(unsigned long *sent, unsigned long iova,
  655. short *pgcounter)
  656. {
  657. if (lv1ent_fault(sent)) {
  658. unsigned long *pent;
  659. pent = kzalloc(LV2TABLE_SIZE, GFP_ATOMIC);
  660. BUG_ON((unsigned long)pent & (LV2TABLE_SIZE - 1));
  661. if (!pent)
  662. return NULL;
  663. *sent = mk_lv1ent_page(__pa(pent));
  664. *pgcounter = NUM_LV2ENTRIES;
  665. pgtable_flush(pent, pent + NUM_LV2ENTRIES);
  666. pgtable_flush(sent, sent + 1);
  667. }
  668. return page_entry(sent, iova);
  669. }
  670. static int lv1set_section(unsigned long *sent, phys_addr_t paddr, short *pgcnt)
  671. {
  672. if (lv1ent_section(sent))
  673. return -EADDRINUSE;
  674. if (lv1ent_page(sent)) {
  675. if (*pgcnt != NUM_LV2ENTRIES)
  676. return -EADDRINUSE;
  677. kfree(page_entry(sent, 0));
  678. *pgcnt = 0;
  679. }
  680. *sent = mk_lv1ent_sect(paddr);
  681. pgtable_flush(sent, sent + 1);
  682. return 0;
  683. }
  684. static int lv2set_page(unsigned long *pent, phys_addr_t paddr, size_t size,
  685. short *pgcnt)
  686. {
  687. if (size == SPAGE_SIZE) {
  688. if (!lv2ent_fault(pent))
  689. return -EADDRINUSE;
  690. *pent = mk_lv2ent_spage(paddr);
  691. pgtable_flush(pent, pent + 1);
  692. *pgcnt -= 1;
  693. } else { /* size == LPAGE_SIZE */
  694. int i;
  695. for (i = 0; i < SPAGES_PER_LPAGE; i++, pent++) {
  696. if (!lv2ent_fault(pent)) {
  697. memset(pent, 0, sizeof(*pent) * i);
  698. return -EADDRINUSE;
  699. }
  700. *pent = mk_lv2ent_lpage(paddr);
  701. }
  702. pgtable_flush(pent - SPAGES_PER_LPAGE, pent);
  703. *pgcnt -= SPAGES_PER_LPAGE;
  704. }
  705. return 0;
  706. }
  707. static int exynos_iommu_map(struct iommu_domain *domain, unsigned long iova,
  708. phys_addr_t paddr, size_t size, int prot)
  709. {
  710. struct exynos_iommu_domain *priv = domain->priv;
  711. unsigned long *entry;
  712. unsigned long flags;
  713. int ret = -ENOMEM;
  714. BUG_ON(priv->pgtable == NULL);
  715. spin_lock_irqsave(&priv->pgtablelock, flags);
  716. entry = section_entry(priv->pgtable, iova);
  717. if (size == SECT_SIZE) {
  718. ret = lv1set_section(entry, paddr,
  719. &priv->lv2entcnt[lv1ent_offset(iova)]);
  720. } else {
  721. unsigned long *pent;
  722. pent = alloc_lv2entry(entry, iova,
  723. &priv->lv2entcnt[lv1ent_offset(iova)]);
  724. if (!pent)
  725. ret = -ENOMEM;
  726. else
  727. ret = lv2set_page(pent, paddr, size,
  728. &priv->lv2entcnt[lv1ent_offset(iova)]);
  729. }
  730. if (ret) {
  731. pr_debug("%s: Failed to map iova 0x%lx/0x%x bytes\n",
  732. __func__, iova, size);
  733. }
  734. spin_unlock_irqrestore(&priv->pgtablelock, flags);
  735. return ret;
  736. }
  737. static size_t exynos_iommu_unmap(struct iommu_domain *domain,
  738. unsigned long iova, size_t size)
  739. {
  740. struct exynos_iommu_domain *priv = domain->priv;
  741. struct sysmmu_drvdata *data;
  742. unsigned long flags;
  743. unsigned long *ent;
  744. BUG_ON(priv->pgtable == NULL);
  745. spin_lock_irqsave(&priv->pgtablelock, flags);
  746. ent = section_entry(priv->pgtable, iova);
  747. if (lv1ent_section(ent)) {
  748. BUG_ON(size < SECT_SIZE);
  749. *ent = 0;
  750. pgtable_flush(ent, ent + 1);
  751. size = SECT_SIZE;
  752. goto done;
  753. }
  754. if (unlikely(lv1ent_fault(ent))) {
  755. if (size > SECT_SIZE)
  756. size = SECT_SIZE;
  757. goto done;
  758. }
  759. /* lv1ent_page(sent) == true here */
  760. ent = page_entry(ent, iova);
  761. if (unlikely(lv2ent_fault(ent))) {
  762. size = SPAGE_SIZE;
  763. goto done;
  764. }
  765. if (lv2ent_small(ent)) {
  766. *ent = 0;
  767. size = SPAGE_SIZE;
  768. priv->lv2entcnt[lv1ent_offset(iova)] += 1;
  769. goto done;
  770. }
  771. /* lv1ent_large(ent) == true here */
  772. BUG_ON(size < LPAGE_SIZE);
  773. memset(ent, 0, sizeof(*ent) * SPAGES_PER_LPAGE);
  774. size = LPAGE_SIZE;
  775. priv->lv2entcnt[lv1ent_offset(iova)] += SPAGES_PER_LPAGE;
  776. done:
  777. spin_unlock_irqrestore(&priv->pgtablelock, flags);
  778. spin_lock_irqsave(&priv->lock, flags);
  779. list_for_each_entry(data, &priv->clients, node)
  780. sysmmu_tlb_invalidate_entry(data->dev, iova);
  781. spin_unlock_irqrestore(&priv->lock, flags);
  782. return size;
  783. }
  784. static phys_addr_t exynos_iommu_iova_to_phys(struct iommu_domain *domain,
  785. dma_addr_t iova)
  786. {
  787. struct exynos_iommu_domain *priv = domain->priv;
  788. unsigned long *entry;
  789. unsigned long flags;
  790. phys_addr_t phys = 0;
  791. spin_lock_irqsave(&priv->pgtablelock, flags);
  792. entry = section_entry(priv->pgtable, iova);
  793. if (lv1ent_section(entry)) {
  794. phys = section_phys(entry) + section_offs(iova);
  795. } else if (lv1ent_page(entry)) {
  796. entry = page_entry(entry, iova);
  797. if (lv2ent_large(entry))
  798. phys = lpage_phys(entry) + lpage_offs(iova);
  799. else if (lv2ent_small(entry))
  800. phys = spage_phys(entry) + spage_offs(iova);
  801. }
  802. spin_unlock_irqrestore(&priv->pgtablelock, flags);
  803. return phys;
  804. }
  805. static struct iommu_ops exynos_iommu_ops = {
  806. .domain_init = &exynos_iommu_domain_init,
  807. .domain_destroy = &exynos_iommu_domain_destroy,
  808. .attach_dev = &exynos_iommu_attach_device,
  809. .detach_dev = &exynos_iommu_detach_device,
  810. .map = &exynos_iommu_map,
  811. .unmap = &exynos_iommu_unmap,
  812. .iova_to_phys = &exynos_iommu_iova_to_phys,
  813. .pgsize_bitmap = SECT_SIZE | LPAGE_SIZE | SPAGE_SIZE,
  814. };
  815. static int __init exynos_iommu_init(void)
  816. {
  817. int ret;
  818. ret = platform_driver_register(&exynos_sysmmu_driver);
  819. if (ret == 0)
  820. bus_set_iommu(&platform_bus_type, &exynos_iommu_ops);
  821. return ret;
  822. }
  823. subsys_initcall(exynos_iommu_init);