i2c-wmt.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476
  1. /*
  2. * Wondermedia I2C Master Mode Driver
  3. *
  4. * Copyright (C) 2012 Tony Prisk <linux@prisktech.co.nz>
  5. *
  6. * Derived from GPLv2+ licensed source:
  7. * - Copyright (C) 2008 WonderMedia Technologies, Inc.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2, or
  11. * (at your option) any later version. as published by the Free Software
  12. * Foundation
  13. */
  14. #include <linux/clk.h>
  15. #include <linux/delay.h>
  16. #include <linux/err.h>
  17. #include <linux/i2c.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/io.h>
  20. #include <linux/module.h>
  21. #include <linux/of.h>
  22. #include <linux/of_address.h>
  23. #include <linux/of_irq.h>
  24. #include <linux/platform_device.h>
  25. #define REG_CR 0x00
  26. #define REG_TCR 0x02
  27. #define REG_CSR 0x04
  28. #define REG_ISR 0x06
  29. #define REG_IMR 0x08
  30. #define REG_CDR 0x0A
  31. #define REG_TR 0x0C
  32. #define REG_MCR 0x0E
  33. #define REG_SLAVE_CR 0x10
  34. #define REG_SLAVE_SR 0x12
  35. #define REG_SLAVE_ISR 0x14
  36. #define REG_SLAVE_IMR 0x16
  37. #define REG_SLAVE_DR 0x18
  38. #define REG_SLAVE_TR 0x1A
  39. /* REG_CR Bit fields */
  40. #define CR_TX_NEXT_ACK 0x0000
  41. #define CR_ENABLE 0x0001
  42. #define CR_TX_NEXT_NO_ACK 0x0002
  43. #define CR_TX_END 0x0004
  44. #define CR_CPU_RDY 0x0008
  45. #define SLAV_MODE_SEL 0x8000
  46. /* REG_TCR Bit fields */
  47. #define TCR_STANDARD_MODE 0x0000
  48. #define TCR_MASTER_WRITE 0x0000
  49. #define TCR_HS_MODE 0x2000
  50. #define TCR_MASTER_READ 0x4000
  51. #define TCR_FAST_MODE 0x8000
  52. #define TCR_SLAVE_ADDR_MASK 0x007F
  53. /* REG_ISR Bit fields */
  54. #define ISR_NACK_ADDR 0x0001
  55. #define ISR_BYTE_END 0x0002
  56. #define ISR_SCL_TIMEOUT 0x0004
  57. #define ISR_WRITE_ALL 0x0007
  58. /* REG_IMR Bit fields */
  59. #define IMR_ENABLE_ALL 0x0007
  60. /* REG_CSR Bit fields */
  61. #define CSR_RCV_NOT_ACK 0x0001
  62. #define CSR_RCV_ACK_MASK 0x0001
  63. #define CSR_READY_MASK 0x0002
  64. /* REG_TR */
  65. #define SCL_TIMEOUT(x) (((x) & 0xFF) << 8)
  66. #define TR_STD 0x0064
  67. #define TR_HS 0x0019
  68. /* REG_MCR */
  69. #define MCR_APB_96M 7
  70. #define MCR_APB_166M 12
  71. #define I2C_MODE_STANDARD 0
  72. #define I2C_MODE_FAST 1
  73. #define WMT_I2C_TIMEOUT (msecs_to_jiffies(1000))
  74. struct wmt_i2c_dev {
  75. struct i2c_adapter adapter;
  76. struct completion complete;
  77. struct device *dev;
  78. void __iomem *base;
  79. struct clk *clk;
  80. int mode;
  81. int irq;
  82. u16 cmd_status;
  83. };
  84. static int wmt_i2c_wait_bus_not_busy(struct wmt_i2c_dev *i2c_dev)
  85. {
  86. unsigned long timeout;
  87. timeout = jiffies + WMT_I2C_TIMEOUT;
  88. while (!(readw(i2c_dev->base + REG_CSR) & CSR_READY_MASK)) {
  89. if (time_after(jiffies, timeout)) {
  90. dev_warn(i2c_dev->dev, "timeout waiting for bus ready\n");
  91. return -EBUSY;
  92. }
  93. msleep(20);
  94. }
  95. return 0;
  96. }
  97. static int wmt_check_status(struct wmt_i2c_dev *i2c_dev)
  98. {
  99. int ret = 0;
  100. if (i2c_dev->cmd_status & ISR_NACK_ADDR)
  101. ret = -EIO;
  102. if (i2c_dev->cmd_status & ISR_SCL_TIMEOUT)
  103. ret = -ETIMEDOUT;
  104. return ret;
  105. }
  106. static int wmt_i2c_write(struct i2c_adapter *adap, struct i2c_msg *pmsg,
  107. int last)
  108. {
  109. struct wmt_i2c_dev *i2c_dev = i2c_get_adapdata(adap);
  110. u16 val, tcr_val;
  111. int ret, wait_result;
  112. int xfer_len = 0;
  113. if (!(pmsg->flags & I2C_M_NOSTART)) {
  114. ret = wmt_i2c_wait_bus_not_busy(i2c_dev);
  115. if (ret < 0)
  116. return ret;
  117. }
  118. if (pmsg->len == 0) {
  119. /*
  120. * We still need to run through the while (..) once, so
  121. * start at -1 and break out early from the loop
  122. */
  123. xfer_len = -1;
  124. writew(0, i2c_dev->base + REG_CDR);
  125. } else {
  126. writew(pmsg->buf[0] & 0xFF, i2c_dev->base + REG_CDR);
  127. }
  128. if (!(pmsg->flags & I2C_M_NOSTART)) {
  129. val = readw(i2c_dev->base + REG_CR);
  130. val &= ~CR_TX_END;
  131. writew(val, i2c_dev->base + REG_CR);
  132. val = readw(i2c_dev->base + REG_CR);
  133. val |= CR_CPU_RDY;
  134. writew(val, i2c_dev->base + REG_CR);
  135. }
  136. INIT_COMPLETION(i2c_dev->complete);
  137. if (i2c_dev->mode == I2C_MODE_STANDARD)
  138. tcr_val = TCR_STANDARD_MODE;
  139. else
  140. tcr_val = TCR_FAST_MODE;
  141. tcr_val |= (TCR_MASTER_WRITE | (pmsg->addr & TCR_SLAVE_ADDR_MASK));
  142. writew(tcr_val, i2c_dev->base + REG_TCR);
  143. if (pmsg->flags & I2C_M_NOSTART) {
  144. val = readw(i2c_dev->base + REG_CR);
  145. val |= CR_CPU_RDY;
  146. writew(val, i2c_dev->base + REG_CR);
  147. }
  148. while (xfer_len < pmsg->len) {
  149. wait_result = wait_for_completion_timeout(&i2c_dev->complete,
  150. 500 * HZ / 1000);
  151. if (wait_result == 0)
  152. return -ETIMEDOUT;
  153. ret = wmt_check_status(i2c_dev);
  154. if (ret)
  155. return ret;
  156. xfer_len++;
  157. val = readw(i2c_dev->base + REG_CSR);
  158. if ((val & CSR_RCV_ACK_MASK) == CSR_RCV_NOT_ACK) {
  159. dev_dbg(i2c_dev->dev, "write RCV NACK error\n");
  160. return -EIO;
  161. }
  162. if (pmsg->len == 0) {
  163. val = CR_TX_END | CR_CPU_RDY | CR_ENABLE;
  164. writew(val, i2c_dev->base + REG_CR);
  165. break;
  166. }
  167. if (xfer_len == pmsg->len) {
  168. if (last != 1)
  169. writew(CR_ENABLE, i2c_dev->base + REG_CR);
  170. } else {
  171. writew(pmsg->buf[xfer_len] & 0xFF, i2c_dev->base +
  172. REG_CDR);
  173. writew(CR_CPU_RDY | CR_ENABLE, i2c_dev->base + REG_CR);
  174. }
  175. }
  176. return 0;
  177. }
  178. static int wmt_i2c_read(struct i2c_adapter *adap, struct i2c_msg *pmsg,
  179. int last)
  180. {
  181. struct wmt_i2c_dev *i2c_dev = i2c_get_adapdata(adap);
  182. u16 val, tcr_val;
  183. int ret, wait_result;
  184. u32 xfer_len = 0;
  185. if (!(pmsg->flags & I2C_M_NOSTART)) {
  186. ret = wmt_i2c_wait_bus_not_busy(i2c_dev);
  187. if (ret < 0)
  188. return ret;
  189. }
  190. val = readw(i2c_dev->base + REG_CR);
  191. val &= ~CR_TX_END;
  192. writew(val, i2c_dev->base + REG_CR);
  193. val = readw(i2c_dev->base + REG_CR);
  194. val &= ~CR_TX_NEXT_NO_ACK;
  195. writew(val, i2c_dev->base + REG_CR);
  196. if (!(pmsg->flags & I2C_M_NOSTART)) {
  197. val = readw(i2c_dev->base + REG_CR);
  198. val |= CR_CPU_RDY;
  199. writew(val, i2c_dev->base + REG_CR);
  200. }
  201. if (pmsg->len == 1) {
  202. val = readw(i2c_dev->base + REG_CR);
  203. val |= CR_TX_NEXT_NO_ACK;
  204. writew(val, i2c_dev->base + REG_CR);
  205. }
  206. INIT_COMPLETION(i2c_dev->complete);
  207. if (i2c_dev->mode == I2C_MODE_STANDARD)
  208. tcr_val = TCR_STANDARD_MODE;
  209. else
  210. tcr_val = TCR_FAST_MODE;
  211. tcr_val |= TCR_MASTER_READ | (pmsg->addr & TCR_SLAVE_ADDR_MASK);
  212. writew(tcr_val, i2c_dev->base + REG_TCR);
  213. if (pmsg->flags & I2C_M_NOSTART) {
  214. val = readw(i2c_dev->base + REG_CR);
  215. val |= CR_CPU_RDY;
  216. writew(val, i2c_dev->base + REG_CR);
  217. }
  218. while (xfer_len < pmsg->len) {
  219. wait_result = wait_for_completion_timeout(&i2c_dev->complete,
  220. 500 * HZ / 1000);
  221. if (!wait_result)
  222. return -ETIMEDOUT;
  223. ret = wmt_check_status(i2c_dev);
  224. if (ret)
  225. return ret;
  226. pmsg->buf[xfer_len] = readw(i2c_dev->base + REG_CDR) >> 8;
  227. xfer_len++;
  228. if (xfer_len == pmsg->len - 1) {
  229. val = readw(i2c_dev->base + REG_CR);
  230. val |= (CR_TX_NEXT_NO_ACK | CR_CPU_RDY);
  231. writew(val, i2c_dev->base + REG_CR);
  232. } else {
  233. val = readw(i2c_dev->base + REG_CR);
  234. val |= CR_CPU_RDY;
  235. writew(val, i2c_dev->base + REG_CR);
  236. }
  237. }
  238. return 0;
  239. }
  240. static int wmt_i2c_xfer(struct i2c_adapter *adap,
  241. struct i2c_msg msgs[],
  242. int num)
  243. {
  244. struct i2c_msg *pmsg;
  245. int i, is_last;
  246. int ret = 0;
  247. for (i = 0; ret >= 0 && i < num; i++) {
  248. is_last = ((i + 1) == num);
  249. pmsg = &msgs[i];
  250. if (pmsg->flags & I2C_M_RD)
  251. ret = wmt_i2c_read(adap, pmsg, is_last);
  252. else
  253. ret = wmt_i2c_write(adap, pmsg, is_last);
  254. }
  255. return (ret < 0) ? ret : i;
  256. }
  257. static u32 wmt_i2c_func(struct i2c_adapter *adap)
  258. {
  259. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_NOSTART;
  260. }
  261. static const struct i2c_algorithm wmt_i2c_algo = {
  262. .master_xfer = wmt_i2c_xfer,
  263. .functionality = wmt_i2c_func,
  264. };
  265. static irqreturn_t wmt_i2c_isr(int irq, void *data)
  266. {
  267. struct wmt_i2c_dev *i2c_dev = data;
  268. /* save the status and write-clear it */
  269. i2c_dev->cmd_status = readw(i2c_dev->base + REG_ISR);
  270. writew(i2c_dev->cmd_status, i2c_dev->base + REG_ISR);
  271. complete(&i2c_dev->complete);
  272. return IRQ_HANDLED;
  273. }
  274. static int wmt_i2c_reset_hardware(struct wmt_i2c_dev *i2c_dev)
  275. {
  276. int err;
  277. err = clk_prepare_enable(i2c_dev->clk);
  278. if (err) {
  279. dev_err(i2c_dev->dev, "failed to enable clock\n");
  280. return err;
  281. }
  282. err = clk_set_rate(i2c_dev->clk, 20000000);
  283. if (err) {
  284. dev_err(i2c_dev->dev, "failed to set clock = 20Mhz\n");
  285. return err;
  286. }
  287. writew(0, i2c_dev->base + REG_CR);
  288. writew(MCR_APB_166M, i2c_dev->base + REG_MCR);
  289. writew(ISR_WRITE_ALL, i2c_dev->base + REG_ISR);
  290. writew(IMR_ENABLE_ALL, i2c_dev->base + REG_IMR);
  291. writew(CR_ENABLE, i2c_dev->base + REG_CR);
  292. readw(i2c_dev->base + REG_CSR); /* read clear */
  293. writew(ISR_WRITE_ALL, i2c_dev->base + REG_ISR);
  294. if (i2c_dev->mode == I2C_MODE_STANDARD)
  295. writew(SCL_TIMEOUT(128) | TR_STD, i2c_dev->base + REG_TR);
  296. else
  297. writew(SCL_TIMEOUT(128) | TR_HS, i2c_dev->base + REG_TR);
  298. return 0;
  299. }
  300. static int wmt_i2c_probe(struct platform_device *pdev)
  301. {
  302. struct device_node *np = pdev->dev.of_node;
  303. struct wmt_i2c_dev *i2c_dev;
  304. struct i2c_adapter *adap;
  305. struct resource *res;
  306. int err;
  307. u32 clk_rate;
  308. i2c_dev = devm_kzalloc(&pdev->dev, sizeof(*i2c_dev), GFP_KERNEL);
  309. if (!i2c_dev) {
  310. dev_err(&pdev->dev, "device memory allocation failed\n");
  311. return -ENOMEM;
  312. }
  313. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  314. i2c_dev->base = devm_ioremap_resource(&pdev->dev, res);
  315. if (IS_ERR(i2c_dev->base))
  316. return PTR_ERR(i2c_dev->base);
  317. i2c_dev->irq = irq_of_parse_and_map(np, 0);
  318. if (!i2c_dev->irq) {
  319. dev_err(&pdev->dev, "irq missing or invalid\n");
  320. return -EINVAL;
  321. }
  322. i2c_dev->clk = of_clk_get(np, 0);
  323. if (IS_ERR(i2c_dev->clk)) {
  324. dev_err(&pdev->dev, "unable to request clock\n");
  325. return PTR_ERR(i2c_dev->clk);
  326. }
  327. i2c_dev->mode = I2C_MODE_STANDARD;
  328. err = of_property_read_u32(np, "clock-frequency", &clk_rate);
  329. if ((!err) && (clk_rate == 400000))
  330. i2c_dev->mode = I2C_MODE_FAST;
  331. i2c_dev->dev = &pdev->dev;
  332. err = devm_request_irq(&pdev->dev, i2c_dev->irq, wmt_i2c_isr, 0,
  333. "i2c", i2c_dev);
  334. if (err) {
  335. dev_err(&pdev->dev, "failed to request irq %i\n", i2c_dev->irq);
  336. return err;
  337. }
  338. adap = &i2c_dev->adapter;
  339. i2c_set_adapdata(adap, i2c_dev);
  340. strlcpy(adap->name, "WMT I2C adapter", sizeof(adap->name));
  341. adap->owner = THIS_MODULE;
  342. adap->algo = &wmt_i2c_algo;
  343. adap->dev.parent = &pdev->dev;
  344. adap->dev.of_node = pdev->dev.of_node;
  345. init_completion(&i2c_dev->complete);
  346. err = wmt_i2c_reset_hardware(i2c_dev);
  347. if (err) {
  348. dev_err(&pdev->dev, "error initializing hardware\n");
  349. return err;
  350. }
  351. err = i2c_add_adapter(adap);
  352. if (err) {
  353. dev_err(&pdev->dev, "failed to add adapter\n");
  354. return err;
  355. }
  356. platform_set_drvdata(pdev, i2c_dev);
  357. return 0;
  358. }
  359. static int wmt_i2c_remove(struct platform_device *pdev)
  360. {
  361. struct wmt_i2c_dev *i2c_dev = platform_get_drvdata(pdev);
  362. /* Disable interrupts, clock and delete adapter */
  363. writew(0, i2c_dev->base + REG_IMR);
  364. clk_disable_unprepare(i2c_dev->clk);
  365. i2c_del_adapter(&i2c_dev->adapter);
  366. return 0;
  367. }
  368. static struct of_device_id wmt_i2c_dt_ids[] = {
  369. { .compatible = "wm,wm8505-i2c" },
  370. { /* Sentinel */ },
  371. };
  372. static struct platform_driver wmt_i2c_driver = {
  373. .probe = wmt_i2c_probe,
  374. .remove = wmt_i2c_remove,
  375. .driver = {
  376. .name = "wmt-i2c",
  377. .owner = THIS_MODULE,
  378. .of_match_table = wmt_i2c_dt_ids,
  379. },
  380. };
  381. module_platform_driver(wmt_i2c_driver);
  382. MODULE_DESCRIPTION("Wondermedia I2C master-mode bus adapter");
  383. MODULE_AUTHOR("Tony Prisk <linux@prisktech.co.nz>");
  384. MODULE_LICENSE("GPL");
  385. MODULE_DEVICE_TABLE(of, wmt_i2c_dt_ids);