rcar_du_group.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187
  1. /*
  2. * rcar_du_group.c -- R-Car Display Unit Channels Pair
  3. *
  4. * Copyright (C) 2013 Renesas Corporation
  5. *
  6. * Contact: Laurent Pinchart (laurent.pinchart@ideasonboard.com)
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. */
  13. /*
  14. * The R8A7779 DU is split in per-CRTC resources (scan-out engine, blending
  15. * unit, timings generator, ...) and device-global resources (start/stop
  16. * control, planes, ...) shared between the two CRTCs.
  17. *
  18. * The R8A7790 introduced a third CRTC with its own set of global resources.
  19. * This would be modeled as two separate DU device instances if it wasn't for
  20. * a handful or resources that are shared between the three CRTCs (mostly
  21. * related to input and output routing). For this reason the R8A7790 DU must be
  22. * modeled as a single device with three CRTCs, two sets of "semi-global"
  23. * resources, and a few device-global resources.
  24. *
  25. * The rcar_du_group object is a driver specific object, without any real
  26. * counterpart in the DU documentation, that models those semi-global resources.
  27. */
  28. #include <linux/clk.h>
  29. #include <linux/io.h>
  30. #include "rcar_du_drv.h"
  31. #include "rcar_du_group.h"
  32. #include "rcar_du_regs.h"
  33. u32 rcar_du_group_read(struct rcar_du_group *rgrp, u32 reg)
  34. {
  35. return rcar_du_read(rgrp->dev, rgrp->mmio_offset + reg);
  36. }
  37. void rcar_du_group_write(struct rcar_du_group *rgrp, u32 reg, u32 data)
  38. {
  39. rcar_du_write(rgrp->dev, rgrp->mmio_offset + reg, data);
  40. }
  41. static void rcar_du_group_setup_defr8(struct rcar_du_group *rgrp)
  42. {
  43. u32 defr8 = DEFR8_CODE | DEFR8_DEFE8;
  44. if (!rcar_du_has(rgrp->dev, RCAR_DU_FEATURE_DEFR8))
  45. return;
  46. /* The DEFR8 register for the first group also controls RGB output
  47. * routing to DPAD0
  48. */
  49. if (rgrp->index == 0)
  50. defr8 |= DEFR8_DRGBS_DU(rgrp->dev->dpad0_source);
  51. rcar_du_group_write(rgrp, DEFR8, defr8);
  52. }
  53. static void rcar_du_group_setup(struct rcar_du_group *rgrp)
  54. {
  55. /* Enable extended features */
  56. rcar_du_group_write(rgrp, DEFR, DEFR_CODE | DEFR_DEFE);
  57. rcar_du_group_write(rgrp, DEFR2, DEFR2_CODE | DEFR2_DEFE2G);
  58. rcar_du_group_write(rgrp, DEFR3, DEFR3_CODE | DEFR3_DEFE3);
  59. rcar_du_group_write(rgrp, DEFR4, DEFR4_CODE);
  60. rcar_du_group_write(rgrp, DEFR5, DEFR5_CODE | DEFR5_DEFE5);
  61. rcar_du_group_setup_defr8(rgrp);
  62. /* Use DS1PR and DS2PR to configure planes priorities and connects the
  63. * superposition 0 to DU0 pins. DU1 pins will be configured dynamically.
  64. */
  65. rcar_du_group_write(rgrp, DORCR, DORCR_PG1D_DS1 | DORCR_DPRS);
  66. }
  67. /*
  68. * rcar_du_group_get - Acquire a reference to the DU channels group
  69. *
  70. * Acquiring the first reference setups core registers. A reference must be held
  71. * before accessing any hardware registers.
  72. *
  73. * This function must be called with the DRM mode_config lock held.
  74. *
  75. * Return 0 in case of success or a negative error code otherwise.
  76. */
  77. int rcar_du_group_get(struct rcar_du_group *rgrp)
  78. {
  79. if (rgrp->use_count)
  80. goto done;
  81. rcar_du_group_setup(rgrp);
  82. done:
  83. rgrp->use_count++;
  84. return 0;
  85. }
  86. /*
  87. * rcar_du_group_put - Release a reference to the DU
  88. *
  89. * This function must be called with the DRM mode_config lock held.
  90. */
  91. void rcar_du_group_put(struct rcar_du_group *rgrp)
  92. {
  93. --rgrp->use_count;
  94. }
  95. static void __rcar_du_group_start_stop(struct rcar_du_group *rgrp, bool start)
  96. {
  97. rcar_du_group_write(rgrp, DSYSR,
  98. (rcar_du_group_read(rgrp, DSYSR) & ~(DSYSR_DRES | DSYSR_DEN)) |
  99. (start ? DSYSR_DEN : DSYSR_DRES));
  100. }
  101. void rcar_du_group_start_stop(struct rcar_du_group *rgrp, bool start)
  102. {
  103. /* Many of the configuration bits are only updated when the display
  104. * reset (DRES) bit in DSYSR is set to 1, disabling *both* CRTCs. Some
  105. * of those bits could be pre-configured, but others (especially the
  106. * bits related to plane assignment to display timing controllers) need
  107. * to be modified at runtime.
  108. *
  109. * Restart the display controller if a start is requested. Sorry for the
  110. * flicker. It should be possible to move most of the "DRES-update" bits
  111. * setup to driver initialization time and minimize the number of cases
  112. * when the display controller will have to be restarted.
  113. */
  114. if (start) {
  115. if (rgrp->used_crtcs++ != 0)
  116. __rcar_du_group_start_stop(rgrp, false);
  117. __rcar_du_group_start_stop(rgrp, true);
  118. } else {
  119. if (--rgrp->used_crtcs == 0)
  120. __rcar_du_group_start_stop(rgrp, false);
  121. }
  122. }
  123. void rcar_du_group_restart(struct rcar_du_group *rgrp)
  124. {
  125. __rcar_du_group_start_stop(rgrp, false);
  126. __rcar_du_group_start_stop(rgrp, true);
  127. }
  128. static int rcar_du_set_dpad0_routing(struct rcar_du_device *rcdu)
  129. {
  130. int ret;
  131. /* RGB output routing to DPAD0 is configured in the DEFR8 register of
  132. * the first group. As this function can be called with the DU0 and DU1
  133. * CRTCs disabled, we need to enable the first group clock before
  134. * accessing the register.
  135. */
  136. ret = clk_prepare_enable(rcdu->crtcs[0].clock);
  137. if (ret < 0)
  138. return ret;
  139. rcar_du_group_setup_defr8(&rcdu->groups[0]);
  140. clk_disable_unprepare(rcdu->crtcs[0].clock);
  141. return 0;
  142. }
  143. int rcar_du_group_set_routing(struct rcar_du_group *rgrp)
  144. {
  145. struct rcar_du_crtc *crtc0 = &rgrp->dev->crtcs[rgrp->index * 2];
  146. u32 dorcr = rcar_du_group_read(rgrp, DORCR);
  147. dorcr &= ~(DORCR_PG2T | DORCR_DK2S | DORCR_PG2D_MASK);
  148. /* Set the DPAD1 pins sources. Select CRTC 0 if explicitly requested and
  149. * CRTC 1 in all other cases to avoid cloning CRTC 0 to DPAD0 and DPAD1
  150. * by default.
  151. */
  152. if (crtc0->outputs & BIT(RCAR_DU_OUTPUT_DPAD1))
  153. dorcr |= DORCR_PG2D_DS1;
  154. else
  155. dorcr |= DORCR_PG2T | DORCR_DK2S | DORCR_PG2D_DS2;
  156. rcar_du_group_write(rgrp, DORCR, dorcr);
  157. return rcar_du_set_dpad0_routing(rgrp->dev);
  158. }