btc_dpm.c 85 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include "drmP.h"
  25. #include "radeon.h"
  26. #include "btcd.h"
  27. #include "r600_dpm.h"
  28. #include "cypress_dpm.h"
  29. #include "btc_dpm.h"
  30. #include "atom.h"
  31. #define MC_CG_ARB_FREQ_F0 0x0a
  32. #define MC_CG_ARB_FREQ_F1 0x0b
  33. #define MC_CG_ARB_FREQ_F2 0x0c
  34. #define MC_CG_ARB_FREQ_F3 0x0d
  35. #define MC_CG_SEQ_DRAMCONF_S0 0x05
  36. #define MC_CG_SEQ_DRAMCONF_S1 0x06
  37. #define MC_CG_SEQ_YCLK_SUSPEND 0x04
  38. #define MC_CG_SEQ_YCLK_RESUME 0x0a
  39. #define SMC_RAM_END 0x8000
  40. #ifndef BTC_MGCG_SEQUENCE
  41. #define BTC_MGCG_SEQUENCE 300
  42. struct rv7xx_ps *rv770_get_ps(struct radeon_ps *rps);
  43. struct rv7xx_power_info *rv770_get_pi(struct radeon_device *rdev);
  44. struct evergreen_power_info *evergreen_get_pi(struct radeon_device *rdev);
  45. //********* BARTS **************//
  46. static const u32 barts_cgcg_cgls_default[] =
  47. {
  48. /* Register, Value, Mask bits */
  49. 0x000008f8, 0x00000010, 0xffffffff,
  50. 0x000008fc, 0x00000000, 0xffffffff,
  51. 0x000008f8, 0x00000011, 0xffffffff,
  52. 0x000008fc, 0x00000000, 0xffffffff,
  53. 0x000008f8, 0x00000012, 0xffffffff,
  54. 0x000008fc, 0x00000000, 0xffffffff,
  55. 0x000008f8, 0x00000013, 0xffffffff,
  56. 0x000008fc, 0x00000000, 0xffffffff,
  57. 0x000008f8, 0x00000014, 0xffffffff,
  58. 0x000008fc, 0x00000000, 0xffffffff,
  59. 0x000008f8, 0x00000015, 0xffffffff,
  60. 0x000008fc, 0x00000000, 0xffffffff,
  61. 0x000008f8, 0x00000016, 0xffffffff,
  62. 0x000008fc, 0x00000000, 0xffffffff,
  63. 0x000008f8, 0x00000017, 0xffffffff,
  64. 0x000008fc, 0x00000000, 0xffffffff,
  65. 0x000008f8, 0x00000018, 0xffffffff,
  66. 0x000008fc, 0x00000000, 0xffffffff,
  67. 0x000008f8, 0x00000019, 0xffffffff,
  68. 0x000008fc, 0x00000000, 0xffffffff,
  69. 0x000008f8, 0x0000001a, 0xffffffff,
  70. 0x000008fc, 0x00000000, 0xffffffff,
  71. 0x000008f8, 0x0000001b, 0xffffffff,
  72. 0x000008fc, 0x00000000, 0xffffffff,
  73. 0x000008f8, 0x00000020, 0xffffffff,
  74. 0x000008fc, 0x00000000, 0xffffffff,
  75. 0x000008f8, 0x00000021, 0xffffffff,
  76. 0x000008fc, 0x00000000, 0xffffffff,
  77. 0x000008f8, 0x00000022, 0xffffffff,
  78. 0x000008fc, 0x00000000, 0xffffffff,
  79. 0x000008f8, 0x00000023, 0xffffffff,
  80. 0x000008fc, 0x00000000, 0xffffffff,
  81. 0x000008f8, 0x00000024, 0xffffffff,
  82. 0x000008fc, 0x00000000, 0xffffffff,
  83. 0x000008f8, 0x00000025, 0xffffffff,
  84. 0x000008fc, 0x00000000, 0xffffffff,
  85. 0x000008f8, 0x00000026, 0xffffffff,
  86. 0x000008fc, 0x00000000, 0xffffffff,
  87. 0x000008f8, 0x00000027, 0xffffffff,
  88. 0x000008fc, 0x00000000, 0xffffffff,
  89. 0x000008f8, 0x00000028, 0xffffffff,
  90. 0x000008fc, 0x00000000, 0xffffffff,
  91. 0x000008f8, 0x00000029, 0xffffffff,
  92. 0x000008fc, 0x00000000, 0xffffffff,
  93. 0x000008f8, 0x0000002a, 0xffffffff,
  94. 0x000008fc, 0x00000000, 0xffffffff,
  95. 0x000008f8, 0x0000002b, 0xffffffff,
  96. 0x000008fc, 0x00000000, 0xffffffff
  97. };
  98. #define BARTS_CGCG_CGLS_DEFAULT_LENGTH sizeof(barts_cgcg_cgls_default) / (3 * sizeof(u32))
  99. static const u32 barts_cgcg_cgls_disable[] =
  100. {
  101. 0x000008f8, 0x00000010, 0xffffffff,
  102. 0x000008fc, 0xffffffff, 0xffffffff,
  103. 0x000008f8, 0x00000011, 0xffffffff,
  104. 0x000008fc, 0xffffffff, 0xffffffff,
  105. 0x000008f8, 0x00000012, 0xffffffff,
  106. 0x000008fc, 0xffffffff, 0xffffffff,
  107. 0x000008f8, 0x00000013, 0xffffffff,
  108. 0x000008fc, 0xffffffff, 0xffffffff,
  109. 0x000008f8, 0x00000014, 0xffffffff,
  110. 0x000008fc, 0xffffffff, 0xffffffff,
  111. 0x000008f8, 0x00000015, 0xffffffff,
  112. 0x000008fc, 0xffffffff, 0xffffffff,
  113. 0x000008f8, 0x00000016, 0xffffffff,
  114. 0x000008fc, 0xffffffff, 0xffffffff,
  115. 0x000008f8, 0x00000017, 0xffffffff,
  116. 0x000008fc, 0xffffffff, 0xffffffff,
  117. 0x000008f8, 0x00000018, 0xffffffff,
  118. 0x000008fc, 0xffffffff, 0xffffffff,
  119. 0x000008f8, 0x00000019, 0xffffffff,
  120. 0x000008fc, 0xffffffff, 0xffffffff,
  121. 0x000008f8, 0x0000001a, 0xffffffff,
  122. 0x000008fc, 0xffffffff, 0xffffffff,
  123. 0x000008f8, 0x0000001b, 0xffffffff,
  124. 0x000008fc, 0xffffffff, 0xffffffff,
  125. 0x000008f8, 0x00000020, 0xffffffff,
  126. 0x000008fc, 0x00000000, 0xffffffff,
  127. 0x000008f8, 0x00000021, 0xffffffff,
  128. 0x000008fc, 0x00000000, 0xffffffff,
  129. 0x000008f8, 0x00000022, 0xffffffff,
  130. 0x000008fc, 0x00000000, 0xffffffff,
  131. 0x000008f8, 0x00000023, 0xffffffff,
  132. 0x000008fc, 0x00000000, 0xffffffff,
  133. 0x000008f8, 0x00000024, 0xffffffff,
  134. 0x000008fc, 0x00000000, 0xffffffff,
  135. 0x000008f8, 0x00000025, 0xffffffff,
  136. 0x000008fc, 0x00000000, 0xffffffff,
  137. 0x000008f8, 0x00000026, 0xffffffff,
  138. 0x000008fc, 0x00000000, 0xffffffff,
  139. 0x000008f8, 0x00000027, 0xffffffff,
  140. 0x000008fc, 0x00000000, 0xffffffff,
  141. 0x000008f8, 0x00000028, 0xffffffff,
  142. 0x000008fc, 0x00000000, 0xffffffff,
  143. 0x000008f8, 0x00000029, 0xffffffff,
  144. 0x000008fc, 0x00000000, 0xffffffff,
  145. 0x000008f8, 0x0000002a, 0xffffffff,
  146. 0x000008fc, 0x00000000, 0xffffffff,
  147. 0x000008f8, 0x0000002b, 0xffffffff,
  148. 0x000008fc, 0x00000000, 0xffffffff,
  149. 0x00000644, 0x000f7912, 0x001f4180,
  150. 0x00000644, 0x000f3812, 0x001f4180
  151. };
  152. #define BARTS_CGCG_CGLS_DISABLE_LENGTH sizeof(barts_cgcg_cgls_disable) / (3 * sizeof(u32))
  153. static const u32 barts_cgcg_cgls_enable[] =
  154. {
  155. /* 0x0000c124, 0x84180000, 0x00180000, */
  156. 0x00000644, 0x000f7892, 0x001f4080,
  157. 0x000008f8, 0x00000010, 0xffffffff,
  158. 0x000008fc, 0x00000000, 0xffffffff,
  159. 0x000008f8, 0x00000011, 0xffffffff,
  160. 0x000008fc, 0x00000000, 0xffffffff,
  161. 0x000008f8, 0x00000012, 0xffffffff,
  162. 0x000008fc, 0x00000000, 0xffffffff,
  163. 0x000008f8, 0x00000013, 0xffffffff,
  164. 0x000008fc, 0x00000000, 0xffffffff,
  165. 0x000008f8, 0x00000014, 0xffffffff,
  166. 0x000008fc, 0x00000000, 0xffffffff,
  167. 0x000008f8, 0x00000015, 0xffffffff,
  168. 0x000008fc, 0x00000000, 0xffffffff,
  169. 0x000008f8, 0x00000016, 0xffffffff,
  170. 0x000008fc, 0x00000000, 0xffffffff,
  171. 0x000008f8, 0x00000017, 0xffffffff,
  172. 0x000008fc, 0x00000000, 0xffffffff,
  173. 0x000008f8, 0x00000018, 0xffffffff,
  174. 0x000008fc, 0x00000000, 0xffffffff,
  175. 0x000008f8, 0x00000019, 0xffffffff,
  176. 0x000008fc, 0x00000000, 0xffffffff,
  177. 0x000008f8, 0x0000001a, 0xffffffff,
  178. 0x000008fc, 0x00000000, 0xffffffff,
  179. 0x000008f8, 0x0000001b, 0xffffffff,
  180. 0x000008fc, 0x00000000, 0xffffffff,
  181. 0x000008f8, 0x00000020, 0xffffffff,
  182. 0x000008fc, 0xffffffff, 0xffffffff,
  183. 0x000008f8, 0x00000021, 0xffffffff,
  184. 0x000008fc, 0xffffffff, 0xffffffff,
  185. 0x000008f8, 0x00000022, 0xffffffff,
  186. 0x000008fc, 0xffffffff, 0xffffffff,
  187. 0x000008f8, 0x00000023, 0xffffffff,
  188. 0x000008fc, 0xffffffff, 0xffffffff,
  189. 0x000008f8, 0x00000024, 0xffffffff,
  190. 0x000008fc, 0xffffffff, 0xffffffff,
  191. 0x000008f8, 0x00000025, 0xffffffff,
  192. 0x000008fc, 0xffffffff, 0xffffffff,
  193. 0x000008f8, 0x00000026, 0xffffffff,
  194. 0x000008fc, 0xffffffff, 0xffffffff,
  195. 0x000008f8, 0x00000027, 0xffffffff,
  196. 0x000008fc, 0xffffffff, 0xffffffff,
  197. 0x000008f8, 0x00000028, 0xffffffff,
  198. 0x000008fc, 0xffffffff, 0xffffffff,
  199. 0x000008f8, 0x00000029, 0xffffffff,
  200. 0x000008fc, 0xffffffff, 0xffffffff,
  201. 0x000008f8, 0x0000002a, 0xffffffff,
  202. 0x000008fc, 0xffffffff, 0xffffffff,
  203. 0x000008f8, 0x0000002b, 0xffffffff,
  204. 0x000008fc, 0xffffffff, 0xffffffff
  205. };
  206. #define BARTS_CGCG_CGLS_ENABLE_LENGTH sizeof(barts_cgcg_cgls_enable) / (3 * sizeof(u32))
  207. static const u32 barts_mgcg_default[] =
  208. {
  209. 0x0000802c, 0xc0000000, 0xffffffff,
  210. 0x00005448, 0x00000100, 0xffffffff,
  211. 0x000055e4, 0x00600100, 0xffffffff,
  212. 0x0000160c, 0x00000100, 0xffffffff,
  213. 0x0000c164, 0x00000100, 0xffffffff,
  214. 0x00008a18, 0x00000100, 0xffffffff,
  215. 0x0000897c, 0x06000100, 0xffffffff,
  216. 0x00008b28, 0x00000100, 0xffffffff,
  217. 0x00009144, 0x00000100, 0xffffffff,
  218. 0x00009a60, 0x00000100, 0xffffffff,
  219. 0x00009868, 0x00000100, 0xffffffff,
  220. 0x00008d58, 0x00000100, 0xffffffff,
  221. 0x00009510, 0x00000100, 0xffffffff,
  222. 0x0000949c, 0x00000100, 0xffffffff,
  223. 0x00009654, 0x00000100, 0xffffffff,
  224. 0x00009030, 0x00000100, 0xffffffff,
  225. 0x00009034, 0x00000100, 0xffffffff,
  226. 0x00009038, 0x00000100, 0xffffffff,
  227. 0x0000903c, 0x00000100, 0xffffffff,
  228. 0x00009040, 0x00000100, 0xffffffff,
  229. 0x0000a200, 0x00000100, 0xffffffff,
  230. 0x0000a204, 0x00000100, 0xffffffff,
  231. 0x0000a208, 0x00000100, 0xffffffff,
  232. 0x0000a20c, 0x00000100, 0xffffffff,
  233. 0x0000977c, 0x00000100, 0xffffffff,
  234. 0x00003f80, 0x00000100, 0xffffffff,
  235. 0x0000a210, 0x00000100, 0xffffffff,
  236. 0x0000a214, 0x00000100, 0xffffffff,
  237. 0x000004d8, 0x00000100, 0xffffffff,
  238. 0x00009784, 0x00000100, 0xffffffff,
  239. 0x00009698, 0x00000100, 0xffffffff,
  240. 0x000004d4, 0x00000200, 0xffffffff,
  241. 0x000004d0, 0x00000000, 0xffffffff,
  242. 0x000030cc, 0x00000100, 0xffffffff,
  243. 0x0000d0c0, 0xff000100, 0xffffffff,
  244. 0x0000802c, 0x40000000, 0xffffffff,
  245. 0x0000915c, 0x00010000, 0xffffffff,
  246. 0x00009160, 0x00030002, 0xffffffff,
  247. 0x00009164, 0x00050004, 0xffffffff,
  248. 0x00009168, 0x00070006, 0xffffffff,
  249. 0x00009178, 0x00070000, 0xffffffff,
  250. 0x0000917c, 0x00030002, 0xffffffff,
  251. 0x00009180, 0x00050004, 0xffffffff,
  252. 0x0000918c, 0x00010006, 0xffffffff,
  253. 0x00009190, 0x00090008, 0xffffffff,
  254. 0x00009194, 0x00070000, 0xffffffff,
  255. 0x00009198, 0x00030002, 0xffffffff,
  256. 0x0000919c, 0x00050004, 0xffffffff,
  257. 0x000091a8, 0x00010006, 0xffffffff,
  258. 0x000091ac, 0x00090008, 0xffffffff,
  259. 0x000091b0, 0x00070000, 0xffffffff,
  260. 0x000091b4, 0x00030002, 0xffffffff,
  261. 0x000091b8, 0x00050004, 0xffffffff,
  262. 0x000091c4, 0x00010006, 0xffffffff,
  263. 0x000091c8, 0x00090008, 0xffffffff,
  264. 0x000091cc, 0x00070000, 0xffffffff,
  265. 0x000091d0, 0x00030002, 0xffffffff,
  266. 0x000091d4, 0x00050004, 0xffffffff,
  267. 0x000091e0, 0x00010006, 0xffffffff,
  268. 0x000091e4, 0x00090008, 0xffffffff,
  269. 0x000091e8, 0x00000000, 0xffffffff,
  270. 0x000091ec, 0x00070000, 0xffffffff,
  271. 0x000091f0, 0x00030002, 0xffffffff,
  272. 0x000091f4, 0x00050004, 0xffffffff,
  273. 0x00009200, 0x00010006, 0xffffffff,
  274. 0x00009204, 0x00090008, 0xffffffff,
  275. 0x00009208, 0x00070000, 0xffffffff,
  276. 0x0000920c, 0x00030002, 0xffffffff,
  277. 0x00009210, 0x00050004, 0xffffffff,
  278. 0x0000921c, 0x00010006, 0xffffffff,
  279. 0x00009220, 0x00090008, 0xffffffff,
  280. 0x00009224, 0x00070000, 0xffffffff,
  281. 0x00009228, 0x00030002, 0xffffffff,
  282. 0x0000922c, 0x00050004, 0xffffffff,
  283. 0x00009238, 0x00010006, 0xffffffff,
  284. 0x0000923c, 0x00090008, 0xffffffff,
  285. 0x00009294, 0x00000000, 0xffffffff,
  286. 0x0000802c, 0x40010000, 0xffffffff,
  287. 0x0000915c, 0x00010000, 0xffffffff,
  288. 0x00009160, 0x00030002, 0xffffffff,
  289. 0x00009164, 0x00050004, 0xffffffff,
  290. 0x00009168, 0x00070006, 0xffffffff,
  291. 0x00009178, 0x00070000, 0xffffffff,
  292. 0x0000917c, 0x00030002, 0xffffffff,
  293. 0x00009180, 0x00050004, 0xffffffff,
  294. 0x0000918c, 0x00010006, 0xffffffff,
  295. 0x00009190, 0x00090008, 0xffffffff,
  296. 0x00009194, 0x00070000, 0xffffffff,
  297. 0x00009198, 0x00030002, 0xffffffff,
  298. 0x0000919c, 0x00050004, 0xffffffff,
  299. 0x000091a8, 0x00010006, 0xffffffff,
  300. 0x000091ac, 0x00090008, 0xffffffff,
  301. 0x000091b0, 0x00070000, 0xffffffff,
  302. 0x000091b4, 0x00030002, 0xffffffff,
  303. 0x000091b8, 0x00050004, 0xffffffff,
  304. 0x000091c4, 0x00010006, 0xffffffff,
  305. 0x000091c8, 0x00090008, 0xffffffff,
  306. 0x000091cc, 0x00070000, 0xffffffff,
  307. 0x000091d0, 0x00030002, 0xffffffff,
  308. 0x000091d4, 0x00050004, 0xffffffff,
  309. 0x000091e0, 0x00010006, 0xffffffff,
  310. 0x000091e4, 0x00090008, 0xffffffff,
  311. 0x000091e8, 0x00000000, 0xffffffff,
  312. 0x000091ec, 0x00070000, 0xffffffff,
  313. 0x000091f0, 0x00030002, 0xffffffff,
  314. 0x000091f4, 0x00050004, 0xffffffff,
  315. 0x00009200, 0x00010006, 0xffffffff,
  316. 0x00009204, 0x00090008, 0xffffffff,
  317. 0x00009208, 0x00070000, 0xffffffff,
  318. 0x0000920c, 0x00030002, 0xffffffff,
  319. 0x00009210, 0x00050004, 0xffffffff,
  320. 0x0000921c, 0x00010006, 0xffffffff,
  321. 0x00009220, 0x00090008, 0xffffffff,
  322. 0x00009224, 0x00070000, 0xffffffff,
  323. 0x00009228, 0x00030002, 0xffffffff,
  324. 0x0000922c, 0x00050004, 0xffffffff,
  325. 0x00009238, 0x00010006, 0xffffffff,
  326. 0x0000923c, 0x00090008, 0xffffffff,
  327. 0x00009294, 0x00000000, 0xffffffff,
  328. 0x0000802c, 0xc0000000, 0xffffffff,
  329. 0x000008f8, 0x00000010, 0xffffffff,
  330. 0x000008fc, 0x00000000, 0xffffffff,
  331. 0x000008f8, 0x00000011, 0xffffffff,
  332. 0x000008fc, 0x00000000, 0xffffffff,
  333. 0x000008f8, 0x00000012, 0xffffffff,
  334. 0x000008fc, 0x00000000, 0xffffffff,
  335. 0x000008f8, 0x00000013, 0xffffffff,
  336. 0x000008fc, 0x00000000, 0xffffffff,
  337. 0x000008f8, 0x00000014, 0xffffffff,
  338. 0x000008fc, 0x00000000, 0xffffffff,
  339. 0x000008f8, 0x00000015, 0xffffffff,
  340. 0x000008fc, 0x00000000, 0xffffffff,
  341. 0x000008f8, 0x00000016, 0xffffffff,
  342. 0x000008fc, 0x00000000, 0xffffffff,
  343. 0x000008f8, 0x00000017, 0xffffffff,
  344. 0x000008fc, 0x00000000, 0xffffffff,
  345. 0x000008f8, 0x00000018, 0xffffffff,
  346. 0x000008fc, 0x00000000, 0xffffffff,
  347. 0x000008f8, 0x00000019, 0xffffffff,
  348. 0x000008fc, 0x00000000, 0xffffffff,
  349. 0x000008f8, 0x0000001a, 0xffffffff,
  350. 0x000008fc, 0x00000000, 0xffffffff,
  351. 0x000008f8, 0x0000001b, 0xffffffff,
  352. 0x000008fc, 0x00000000, 0xffffffff
  353. };
  354. #define BARTS_MGCG_DEFAULT_LENGTH sizeof(barts_mgcg_default) / (3 * sizeof(u32))
  355. static const u32 barts_mgcg_disable[] =
  356. {
  357. 0x0000802c, 0xc0000000, 0xffffffff,
  358. 0x000008f8, 0x00000000, 0xffffffff,
  359. 0x000008fc, 0xffffffff, 0xffffffff,
  360. 0x000008f8, 0x00000001, 0xffffffff,
  361. 0x000008fc, 0xffffffff, 0xffffffff,
  362. 0x000008f8, 0x00000002, 0xffffffff,
  363. 0x000008fc, 0xffffffff, 0xffffffff,
  364. 0x000008f8, 0x00000003, 0xffffffff,
  365. 0x000008fc, 0xffffffff, 0xffffffff,
  366. 0x00009150, 0x00600000, 0xffffffff
  367. };
  368. #define BARTS_MGCG_DISABLE_LENGTH sizeof(barts_mgcg_disable) / (3 * sizeof(u32))
  369. static const u32 barts_mgcg_enable[] =
  370. {
  371. 0x0000802c, 0xc0000000, 0xffffffff,
  372. 0x000008f8, 0x00000000, 0xffffffff,
  373. 0x000008fc, 0x00000000, 0xffffffff,
  374. 0x000008f8, 0x00000001, 0xffffffff,
  375. 0x000008fc, 0x00000000, 0xffffffff,
  376. 0x000008f8, 0x00000002, 0xffffffff,
  377. 0x000008fc, 0x00000000, 0xffffffff,
  378. 0x000008f8, 0x00000003, 0xffffffff,
  379. 0x000008fc, 0x00000000, 0xffffffff,
  380. 0x00009150, 0x81944000, 0xffffffff
  381. };
  382. #define BARTS_MGCG_ENABLE_LENGTH sizeof(barts_mgcg_enable) / (3 * sizeof(u32))
  383. //********* CAICOS **************//
  384. static const u32 caicos_cgcg_cgls_default[] =
  385. {
  386. 0x000008f8, 0x00000010, 0xffffffff,
  387. 0x000008fc, 0x00000000, 0xffffffff,
  388. 0x000008f8, 0x00000011, 0xffffffff,
  389. 0x000008fc, 0x00000000, 0xffffffff,
  390. 0x000008f8, 0x00000012, 0xffffffff,
  391. 0x000008fc, 0x00000000, 0xffffffff,
  392. 0x000008f8, 0x00000013, 0xffffffff,
  393. 0x000008fc, 0x00000000, 0xffffffff,
  394. 0x000008f8, 0x00000014, 0xffffffff,
  395. 0x000008fc, 0x00000000, 0xffffffff,
  396. 0x000008f8, 0x00000015, 0xffffffff,
  397. 0x000008fc, 0x00000000, 0xffffffff,
  398. 0x000008f8, 0x00000016, 0xffffffff,
  399. 0x000008fc, 0x00000000, 0xffffffff,
  400. 0x000008f8, 0x00000017, 0xffffffff,
  401. 0x000008fc, 0x00000000, 0xffffffff,
  402. 0x000008f8, 0x00000018, 0xffffffff,
  403. 0x000008fc, 0x00000000, 0xffffffff,
  404. 0x000008f8, 0x00000019, 0xffffffff,
  405. 0x000008fc, 0x00000000, 0xffffffff,
  406. 0x000008f8, 0x0000001a, 0xffffffff,
  407. 0x000008fc, 0x00000000, 0xffffffff,
  408. 0x000008f8, 0x0000001b, 0xffffffff,
  409. 0x000008fc, 0x00000000, 0xffffffff,
  410. 0x000008f8, 0x00000020, 0xffffffff,
  411. 0x000008fc, 0x00000000, 0xffffffff,
  412. 0x000008f8, 0x00000021, 0xffffffff,
  413. 0x000008fc, 0x00000000, 0xffffffff,
  414. 0x000008f8, 0x00000022, 0xffffffff,
  415. 0x000008fc, 0x00000000, 0xffffffff,
  416. 0x000008f8, 0x00000023, 0xffffffff,
  417. 0x000008fc, 0x00000000, 0xffffffff,
  418. 0x000008f8, 0x00000024, 0xffffffff,
  419. 0x000008fc, 0x00000000, 0xffffffff,
  420. 0x000008f8, 0x00000025, 0xffffffff,
  421. 0x000008fc, 0x00000000, 0xffffffff,
  422. 0x000008f8, 0x00000026, 0xffffffff,
  423. 0x000008fc, 0x00000000, 0xffffffff,
  424. 0x000008f8, 0x00000027, 0xffffffff,
  425. 0x000008fc, 0x00000000, 0xffffffff,
  426. 0x000008f8, 0x00000028, 0xffffffff,
  427. 0x000008fc, 0x00000000, 0xffffffff,
  428. 0x000008f8, 0x00000029, 0xffffffff,
  429. 0x000008fc, 0x00000000, 0xffffffff,
  430. 0x000008f8, 0x0000002a, 0xffffffff,
  431. 0x000008fc, 0x00000000, 0xffffffff,
  432. 0x000008f8, 0x0000002b, 0xffffffff,
  433. 0x000008fc, 0x00000000, 0xffffffff
  434. };
  435. #define CAICOS_CGCG_CGLS_DEFAULT_LENGTH sizeof(caicos_cgcg_cgls_default) / (3 * sizeof(u32))
  436. static const u32 caicos_cgcg_cgls_disable[] =
  437. {
  438. 0x000008f8, 0x00000010, 0xffffffff,
  439. 0x000008fc, 0xffffffff, 0xffffffff,
  440. 0x000008f8, 0x00000011, 0xffffffff,
  441. 0x000008fc, 0xffffffff, 0xffffffff,
  442. 0x000008f8, 0x00000012, 0xffffffff,
  443. 0x000008fc, 0xffffffff, 0xffffffff,
  444. 0x000008f8, 0x00000013, 0xffffffff,
  445. 0x000008fc, 0xffffffff, 0xffffffff,
  446. 0x000008f8, 0x00000014, 0xffffffff,
  447. 0x000008fc, 0xffffffff, 0xffffffff,
  448. 0x000008f8, 0x00000015, 0xffffffff,
  449. 0x000008fc, 0xffffffff, 0xffffffff,
  450. 0x000008f8, 0x00000016, 0xffffffff,
  451. 0x000008fc, 0xffffffff, 0xffffffff,
  452. 0x000008f8, 0x00000017, 0xffffffff,
  453. 0x000008fc, 0xffffffff, 0xffffffff,
  454. 0x000008f8, 0x00000018, 0xffffffff,
  455. 0x000008fc, 0xffffffff, 0xffffffff,
  456. 0x000008f8, 0x00000019, 0xffffffff,
  457. 0x000008fc, 0xffffffff, 0xffffffff,
  458. 0x000008f8, 0x0000001a, 0xffffffff,
  459. 0x000008fc, 0xffffffff, 0xffffffff,
  460. 0x000008f8, 0x0000001b, 0xffffffff,
  461. 0x000008fc, 0xffffffff, 0xffffffff,
  462. 0x000008f8, 0x00000020, 0xffffffff,
  463. 0x000008fc, 0x00000000, 0xffffffff,
  464. 0x000008f8, 0x00000021, 0xffffffff,
  465. 0x000008fc, 0x00000000, 0xffffffff,
  466. 0x000008f8, 0x00000022, 0xffffffff,
  467. 0x000008fc, 0x00000000, 0xffffffff,
  468. 0x000008f8, 0x00000023, 0xffffffff,
  469. 0x000008fc, 0x00000000, 0xffffffff,
  470. 0x000008f8, 0x00000024, 0xffffffff,
  471. 0x000008fc, 0x00000000, 0xffffffff,
  472. 0x000008f8, 0x00000025, 0xffffffff,
  473. 0x000008fc, 0x00000000, 0xffffffff,
  474. 0x000008f8, 0x00000026, 0xffffffff,
  475. 0x000008fc, 0x00000000, 0xffffffff,
  476. 0x000008f8, 0x00000027, 0xffffffff,
  477. 0x000008fc, 0x00000000, 0xffffffff,
  478. 0x000008f8, 0x00000028, 0xffffffff,
  479. 0x000008fc, 0x00000000, 0xffffffff,
  480. 0x000008f8, 0x00000029, 0xffffffff,
  481. 0x000008fc, 0x00000000, 0xffffffff,
  482. 0x000008f8, 0x0000002a, 0xffffffff,
  483. 0x000008fc, 0x00000000, 0xffffffff,
  484. 0x000008f8, 0x0000002b, 0xffffffff,
  485. 0x000008fc, 0x00000000, 0xffffffff,
  486. 0x00000644, 0x000f7912, 0x001f4180,
  487. 0x00000644, 0x000f3812, 0x001f4180
  488. };
  489. #define CAICOS_CGCG_CGLS_DISABLE_LENGTH sizeof(caicos_cgcg_cgls_disable) / (3 * sizeof(u32))
  490. static const u32 caicos_cgcg_cgls_enable[] =
  491. {
  492. /* 0x0000c124, 0x84180000, 0x00180000, */
  493. 0x00000644, 0x000f7892, 0x001f4080,
  494. 0x000008f8, 0x00000010, 0xffffffff,
  495. 0x000008fc, 0x00000000, 0xffffffff,
  496. 0x000008f8, 0x00000011, 0xffffffff,
  497. 0x000008fc, 0x00000000, 0xffffffff,
  498. 0x000008f8, 0x00000012, 0xffffffff,
  499. 0x000008fc, 0x00000000, 0xffffffff,
  500. 0x000008f8, 0x00000013, 0xffffffff,
  501. 0x000008fc, 0x00000000, 0xffffffff,
  502. 0x000008f8, 0x00000014, 0xffffffff,
  503. 0x000008fc, 0x00000000, 0xffffffff,
  504. 0x000008f8, 0x00000015, 0xffffffff,
  505. 0x000008fc, 0x00000000, 0xffffffff,
  506. 0x000008f8, 0x00000016, 0xffffffff,
  507. 0x000008fc, 0x00000000, 0xffffffff,
  508. 0x000008f8, 0x00000017, 0xffffffff,
  509. 0x000008fc, 0x00000000, 0xffffffff,
  510. 0x000008f8, 0x00000018, 0xffffffff,
  511. 0x000008fc, 0x00000000, 0xffffffff,
  512. 0x000008f8, 0x00000019, 0xffffffff,
  513. 0x000008fc, 0x00000000, 0xffffffff,
  514. 0x000008f8, 0x0000001a, 0xffffffff,
  515. 0x000008fc, 0x00000000, 0xffffffff,
  516. 0x000008f8, 0x0000001b, 0xffffffff,
  517. 0x000008fc, 0x00000000, 0xffffffff,
  518. 0x000008f8, 0x00000020, 0xffffffff,
  519. 0x000008fc, 0xffffffff, 0xffffffff,
  520. 0x000008f8, 0x00000021, 0xffffffff,
  521. 0x000008fc, 0xffffffff, 0xffffffff,
  522. 0x000008f8, 0x00000022, 0xffffffff,
  523. 0x000008fc, 0xffffffff, 0xffffffff,
  524. 0x000008f8, 0x00000023, 0xffffffff,
  525. 0x000008fc, 0xffffffff, 0xffffffff,
  526. 0x000008f8, 0x00000024, 0xffffffff,
  527. 0x000008fc, 0xffffffff, 0xffffffff,
  528. 0x000008f8, 0x00000025, 0xffffffff,
  529. 0x000008fc, 0xffffffff, 0xffffffff,
  530. 0x000008f8, 0x00000026, 0xffffffff,
  531. 0x000008fc, 0xffffffff, 0xffffffff,
  532. 0x000008f8, 0x00000027, 0xffffffff,
  533. 0x000008fc, 0xffffffff, 0xffffffff,
  534. 0x000008f8, 0x00000028, 0xffffffff,
  535. 0x000008fc, 0xffffffff, 0xffffffff,
  536. 0x000008f8, 0x00000029, 0xffffffff,
  537. 0x000008fc, 0xffffffff, 0xffffffff,
  538. 0x000008f8, 0x0000002a, 0xffffffff,
  539. 0x000008fc, 0xffffffff, 0xffffffff,
  540. 0x000008f8, 0x0000002b, 0xffffffff,
  541. 0x000008fc, 0xffffffff, 0xffffffff
  542. };
  543. #define CAICOS_CGCG_CGLS_ENABLE_LENGTH sizeof(caicos_cgcg_cgls_enable) / (3 * sizeof(u32))
  544. static const u32 caicos_mgcg_default[] =
  545. {
  546. 0x0000802c, 0xc0000000, 0xffffffff,
  547. 0x00005448, 0x00000100, 0xffffffff,
  548. 0x000055e4, 0x00600100, 0xffffffff,
  549. 0x0000160c, 0x00000100, 0xffffffff,
  550. 0x0000c164, 0x00000100, 0xffffffff,
  551. 0x00008a18, 0x00000100, 0xffffffff,
  552. 0x0000897c, 0x06000100, 0xffffffff,
  553. 0x00008b28, 0x00000100, 0xffffffff,
  554. 0x00009144, 0x00000100, 0xffffffff,
  555. 0x00009a60, 0x00000100, 0xffffffff,
  556. 0x00009868, 0x00000100, 0xffffffff,
  557. 0x00008d58, 0x00000100, 0xffffffff,
  558. 0x00009510, 0x00000100, 0xffffffff,
  559. 0x0000949c, 0x00000100, 0xffffffff,
  560. 0x00009654, 0x00000100, 0xffffffff,
  561. 0x00009030, 0x00000100, 0xffffffff,
  562. 0x00009034, 0x00000100, 0xffffffff,
  563. 0x00009038, 0x00000100, 0xffffffff,
  564. 0x0000903c, 0x00000100, 0xffffffff,
  565. 0x00009040, 0x00000100, 0xffffffff,
  566. 0x0000a200, 0x00000100, 0xffffffff,
  567. 0x0000a204, 0x00000100, 0xffffffff,
  568. 0x0000a208, 0x00000100, 0xffffffff,
  569. 0x0000a20c, 0x00000100, 0xffffffff,
  570. 0x0000977c, 0x00000100, 0xffffffff,
  571. 0x00003f80, 0x00000100, 0xffffffff,
  572. 0x0000a210, 0x00000100, 0xffffffff,
  573. 0x0000a214, 0x00000100, 0xffffffff,
  574. 0x000004d8, 0x00000100, 0xffffffff,
  575. 0x00009784, 0x00000100, 0xffffffff,
  576. 0x00009698, 0x00000100, 0xffffffff,
  577. 0x000004d4, 0x00000200, 0xffffffff,
  578. 0x000004d0, 0x00000000, 0xffffffff,
  579. 0x000030cc, 0x00000100, 0xffffffff,
  580. 0x0000d0c0, 0xff000100, 0xffffffff,
  581. 0x0000915c, 0x00010000, 0xffffffff,
  582. 0x00009160, 0x00030002, 0xffffffff,
  583. 0x00009164, 0x00050004, 0xffffffff,
  584. 0x00009168, 0x00070006, 0xffffffff,
  585. 0x00009178, 0x00070000, 0xffffffff,
  586. 0x0000917c, 0x00030002, 0xffffffff,
  587. 0x00009180, 0x00050004, 0xffffffff,
  588. 0x0000918c, 0x00010006, 0xffffffff,
  589. 0x00009190, 0x00090008, 0xffffffff,
  590. 0x00009194, 0x00070000, 0xffffffff,
  591. 0x00009198, 0x00030002, 0xffffffff,
  592. 0x0000919c, 0x00050004, 0xffffffff,
  593. 0x000091a8, 0x00010006, 0xffffffff,
  594. 0x000091ac, 0x00090008, 0xffffffff,
  595. 0x000091e8, 0x00000000, 0xffffffff,
  596. 0x00009294, 0x00000000, 0xffffffff,
  597. 0x000008f8, 0x00000010, 0xffffffff,
  598. 0x000008fc, 0x00000000, 0xffffffff,
  599. 0x000008f8, 0x00000011, 0xffffffff,
  600. 0x000008fc, 0x00000000, 0xffffffff,
  601. 0x000008f8, 0x00000012, 0xffffffff,
  602. 0x000008fc, 0x00000000, 0xffffffff,
  603. 0x000008f8, 0x00000013, 0xffffffff,
  604. 0x000008fc, 0x00000000, 0xffffffff,
  605. 0x000008f8, 0x00000014, 0xffffffff,
  606. 0x000008fc, 0x00000000, 0xffffffff,
  607. 0x000008f8, 0x00000015, 0xffffffff,
  608. 0x000008fc, 0x00000000, 0xffffffff,
  609. 0x000008f8, 0x00000016, 0xffffffff,
  610. 0x000008fc, 0x00000000, 0xffffffff,
  611. 0x000008f8, 0x00000017, 0xffffffff,
  612. 0x000008fc, 0x00000000, 0xffffffff,
  613. 0x000008f8, 0x00000018, 0xffffffff,
  614. 0x000008fc, 0x00000000, 0xffffffff,
  615. 0x000008f8, 0x00000019, 0xffffffff,
  616. 0x000008fc, 0x00000000, 0xffffffff,
  617. 0x000008f8, 0x0000001a, 0xffffffff,
  618. 0x000008fc, 0x00000000, 0xffffffff,
  619. 0x000008f8, 0x0000001b, 0xffffffff,
  620. 0x000008fc, 0x00000000, 0xffffffff
  621. };
  622. #define CAICOS_MGCG_DEFAULT_LENGTH sizeof(caicos_mgcg_default) / (3 * sizeof(u32))
  623. static const u32 caicos_mgcg_disable[] =
  624. {
  625. 0x0000802c, 0xc0000000, 0xffffffff,
  626. 0x000008f8, 0x00000000, 0xffffffff,
  627. 0x000008fc, 0xffffffff, 0xffffffff,
  628. 0x000008f8, 0x00000001, 0xffffffff,
  629. 0x000008fc, 0xffffffff, 0xffffffff,
  630. 0x000008f8, 0x00000002, 0xffffffff,
  631. 0x000008fc, 0xffffffff, 0xffffffff,
  632. 0x000008f8, 0x00000003, 0xffffffff,
  633. 0x000008fc, 0xffffffff, 0xffffffff,
  634. 0x00009150, 0x00600000, 0xffffffff
  635. };
  636. #define CAICOS_MGCG_DISABLE_LENGTH sizeof(caicos_mgcg_disable) / (3 * sizeof(u32))
  637. static const u32 caicos_mgcg_enable[] =
  638. {
  639. 0x0000802c, 0xc0000000, 0xffffffff,
  640. 0x000008f8, 0x00000000, 0xffffffff,
  641. 0x000008fc, 0x00000000, 0xffffffff,
  642. 0x000008f8, 0x00000001, 0xffffffff,
  643. 0x000008fc, 0x00000000, 0xffffffff,
  644. 0x000008f8, 0x00000002, 0xffffffff,
  645. 0x000008fc, 0x00000000, 0xffffffff,
  646. 0x000008f8, 0x00000003, 0xffffffff,
  647. 0x000008fc, 0x00000000, 0xffffffff,
  648. 0x00009150, 0x46944040, 0xffffffff
  649. };
  650. #define CAICOS_MGCG_ENABLE_LENGTH sizeof(caicos_mgcg_enable) / (3 * sizeof(u32))
  651. //********* TURKS **************//
  652. static const u32 turks_cgcg_cgls_default[] =
  653. {
  654. 0x000008f8, 0x00000010, 0xffffffff,
  655. 0x000008fc, 0x00000000, 0xffffffff,
  656. 0x000008f8, 0x00000011, 0xffffffff,
  657. 0x000008fc, 0x00000000, 0xffffffff,
  658. 0x000008f8, 0x00000012, 0xffffffff,
  659. 0x000008fc, 0x00000000, 0xffffffff,
  660. 0x000008f8, 0x00000013, 0xffffffff,
  661. 0x000008fc, 0x00000000, 0xffffffff,
  662. 0x000008f8, 0x00000014, 0xffffffff,
  663. 0x000008fc, 0x00000000, 0xffffffff,
  664. 0x000008f8, 0x00000015, 0xffffffff,
  665. 0x000008fc, 0x00000000, 0xffffffff,
  666. 0x000008f8, 0x00000016, 0xffffffff,
  667. 0x000008fc, 0x00000000, 0xffffffff,
  668. 0x000008f8, 0x00000017, 0xffffffff,
  669. 0x000008fc, 0x00000000, 0xffffffff,
  670. 0x000008f8, 0x00000018, 0xffffffff,
  671. 0x000008fc, 0x00000000, 0xffffffff,
  672. 0x000008f8, 0x00000019, 0xffffffff,
  673. 0x000008fc, 0x00000000, 0xffffffff,
  674. 0x000008f8, 0x0000001a, 0xffffffff,
  675. 0x000008fc, 0x00000000, 0xffffffff,
  676. 0x000008f8, 0x0000001b, 0xffffffff,
  677. 0x000008fc, 0x00000000, 0xffffffff,
  678. 0x000008f8, 0x00000020, 0xffffffff,
  679. 0x000008fc, 0x00000000, 0xffffffff,
  680. 0x000008f8, 0x00000021, 0xffffffff,
  681. 0x000008fc, 0x00000000, 0xffffffff,
  682. 0x000008f8, 0x00000022, 0xffffffff,
  683. 0x000008fc, 0x00000000, 0xffffffff,
  684. 0x000008f8, 0x00000023, 0xffffffff,
  685. 0x000008fc, 0x00000000, 0xffffffff,
  686. 0x000008f8, 0x00000024, 0xffffffff,
  687. 0x000008fc, 0x00000000, 0xffffffff,
  688. 0x000008f8, 0x00000025, 0xffffffff,
  689. 0x000008fc, 0x00000000, 0xffffffff,
  690. 0x000008f8, 0x00000026, 0xffffffff,
  691. 0x000008fc, 0x00000000, 0xffffffff,
  692. 0x000008f8, 0x00000027, 0xffffffff,
  693. 0x000008fc, 0x00000000, 0xffffffff,
  694. 0x000008f8, 0x00000028, 0xffffffff,
  695. 0x000008fc, 0x00000000, 0xffffffff,
  696. 0x000008f8, 0x00000029, 0xffffffff,
  697. 0x000008fc, 0x00000000, 0xffffffff,
  698. 0x000008f8, 0x0000002a, 0xffffffff,
  699. 0x000008fc, 0x00000000, 0xffffffff,
  700. 0x000008f8, 0x0000002b, 0xffffffff,
  701. 0x000008fc, 0x00000000, 0xffffffff
  702. };
  703. #define TURKS_CGCG_CGLS_DEFAULT_LENGTH sizeof(turks_cgcg_cgls_default) / (3 * sizeof(u32))
  704. static const u32 turks_cgcg_cgls_disable[] =
  705. {
  706. 0x000008f8, 0x00000010, 0xffffffff,
  707. 0x000008fc, 0xffffffff, 0xffffffff,
  708. 0x000008f8, 0x00000011, 0xffffffff,
  709. 0x000008fc, 0xffffffff, 0xffffffff,
  710. 0x000008f8, 0x00000012, 0xffffffff,
  711. 0x000008fc, 0xffffffff, 0xffffffff,
  712. 0x000008f8, 0x00000013, 0xffffffff,
  713. 0x000008fc, 0xffffffff, 0xffffffff,
  714. 0x000008f8, 0x00000014, 0xffffffff,
  715. 0x000008fc, 0xffffffff, 0xffffffff,
  716. 0x000008f8, 0x00000015, 0xffffffff,
  717. 0x000008fc, 0xffffffff, 0xffffffff,
  718. 0x000008f8, 0x00000016, 0xffffffff,
  719. 0x000008fc, 0xffffffff, 0xffffffff,
  720. 0x000008f8, 0x00000017, 0xffffffff,
  721. 0x000008fc, 0xffffffff, 0xffffffff,
  722. 0x000008f8, 0x00000018, 0xffffffff,
  723. 0x000008fc, 0xffffffff, 0xffffffff,
  724. 0x000008f8, 0x00000019, 0xffffffff,
  725. 0x000008fc, 0xffffffff, 0xffffffff,
  726. 0x000008f8, 0x0000001a, 0xffffffff,
  727. 0x000008fc, 0xffffffff, 0xffffffff,
  728. 0x000008f8, 0x0000001b, 0xffffffff,
  729. 0x000008fc, 0xffffffff, 0xffffffff,
  730. 0x000008f8, 0x00000020, 0xffffffff,
  731. 0x000008fc, 0x00000000, 0xffffffff,
  732. 0x000008f8, 0x00000021, 0xffffffff,
  733. 0x000008fc, 0x00000000, 0xffffffff,
  734. 0x000008f8, 0x00000022, 0xffffffff,
  735. 0x000008fc, 0x00000000, 0xffffffff,
  736. 0x000008f8, 0x00000023, 0xffffffff,
  737. 0x000008fc, 0x00000000, 0xffffffff,
  738. 0x000008f8, 0x00000024, 0xffffffff,
  739. 0x000008fc, 0x00000000, 0xffffffff,
  740. 0x000008f8, 0x00000025, 0xffffffff,
  741. 0x000008fc, 0x00000000, 0xffffffff,
  742. 0x000008f8, 0x00000026, 0xffffffff,
  743. 0x000008fc, 0x00000000, 0xffffffff,
  744. 0x000008f8, 0x00000027, 0xffffffff,
  745. 0x000008fc, 0x00000000, 0xffffffff,
  746. 0x000008f8, 0x00000028, 0xffffffff,
  747. 0x000008fc, 0x00000000, 0xffffffff,
  748. 0x000008f8, 0x00000029, 0xffffffff,
  749. 0x000008fc, 0x00000000, 0xffffffff,
  750. 0x000008f8, 0x0000002a, 0xffffffff,
  751. 0x000008fc, 0x00000000, 0xffffffff,
  752. 0x000008f8, 0x0000002b, 0xffffffff,
  753. 0x000008fc, 0x00000000, 0xffffffff,
  754. 0x00000644, 0x000f7912, 0x001f4180,
  755. 0x00000644, 0x000f3812, 0x001f4180
  756. };
  757. #define TURKS_CGCG_CGLS_DISABLE_LENGTH sizeof(turks_cgcg_cgls_disable) / (3 * sizeof(u32))
  758. static const u32 turks_cgcg_cgls_enable[] =
  759. {
  760. /* 0x0000c124, 0x84180000, 0x00180000, */
  761. 0x00000644, 0x000f7892, 0x001f4080,
  762. 0x000008f8, 0x00000010, 0xffffffff,
  763. 0x000008fc, 0x00000000, 0xffffffff,
  764. 0x000008f8, 0x00000011, 0xffffffff,
  765. 0x000008fc, 0x00000000, 0xffffffff,
  766. 0x000008f8, 0x00000012, 0xffffffff,
  767. 0x000008fc, 0x00000000, 0xffffffff,
  768. 0x000008f8, 0x00000013, 0xffffffff,
  769. 0x000008fc, 0x00000000, 0xffffffff,
  770. 0x000008f8, 0x00000014, 0xffffffff,
  771. 0x000008fc, 0x00000000, 0xffffffff,
  772. 0x000008f8, 0x00000015, 0xffffffff,
  773. 0x000008fc, 0x00000000, 0xffffffff,
  774. 0x000008f8, 0x00000016, 0xffffffff,
  775. 0x000008fc, 0x00000000, 0xffffffff,
  776. 0x000008f8, 0x00000017, 0xffffffff,
  777. 0x000008fc, 0x00000000, 0xffffffff,
  778. 0x000008f8, 0x00000018, 0xffffffff,
  779. 0x000008fc, 0x00000000, 0xffffffff,
  780. 0x000008f8, 0x00000019, 0xffffffff,
  781. 0x000008fc, 0x00000000, 0xffffffff,
  782. 0x000008f8, 0x0000001a, 0xffffffff,
  783. 0x000008fc, 0x00000000, 0xffffffff,
  784. 0x000008f8, 0x0000001b, 0xffffffff,
  785. 0x000008fc, 0x00000000, 0xffffffff,
  786. 0x000008f8, 0x00000020, 0xffffffff,
  787. 0x000008fc, 0xffffffff, 0xffffffff,
  788. 0x000008f8, 0x00000021, 0xffffffff,
  789. 0x000008fc, 0xffffffff, 0xffffffff,
  790. 0x000008f8, 0x00000022, 0xffffffff,
  791. 0x000008fc, 0xffffffff, 0xffffffff,
  792. 0x000008f8, 0x00000023, 0xffffffff,
  793. 0x000008fc, 0xffffffff, 0xffffffff,
  794. 0x000008f8, 0x00000024, 0xffffffff,
  795. 0x000008fc, 0xffffffff, 0xffffffff,
  796. 0x000008f8, 0x00000025, 0xffffffff,
  797. 0x000008fc, 0xffffffff, 0xffffffff,
  798. 0x000008f8, 0x00000026, 0xffffffff,
  799. 0x000008fc, 0xffffffff, 0xffffffff,
  800. 0x000008f8, 0x00000027, 0xffffffff,
  801. 0x000008fc, 0xffffffff, 0xffffffff,
  802. 0x000008f8, 0x00000028, 0xffffffff,
  803. 0x000008fc, 0xffffffff, 0xffffffff,
  804. 0x000008f8, 0x00000029, 0xffffffff,
  805. 0x000008fc, 0xffffffff, 0xffffffff,
  806. 0x000008f8, 0x0000002a, 0xffffffff,
  807. 0x000008fc, 0xffffffff, 0xffffffff,
  808. 0x000008f8, 0x0000002b, 0xffffffff,
  809. 0x000008fc, 0xffffffff, 0xffffffff
  810. };
  811. #define TURKS_CGCG_CGLS_ENABLE_LENGTH sizeof(turks_cgcg_cgls_enable) / (3 * sizeof(u32))
  812. // These are the sequences for turks_mgcg_shls
  813. static const u32 turks_mgcg_default[] =
  814. {
  815. 0x0000802c, 0xc0000000, 0xffffffff,
  816. 0x00005448, 0x00000100, 0xffffffff,
  817. 0x000055e4, 0x00600100, 0xffffffff,
  818. 0x0000160c, 0x00000100, 0xffffffff,
  819. 0x0000c164, 0x00000100, 0xffffffff,
  820. 0x00008a18, 0x00000100, 0xffffffff,
  821. 0x0000897c, 0x06000100, 0xffffffff,
  822. 0x00008b28, 0x00000100, 0xffffffff,
  823. 0x00009144, 0x00000100, 0xffffffff,
  824. 0x00009a60, 0x00000100, 0xffffffff,
  825. 0x00009868, 0x00000100, 0xffffffff,
  826. 0x00008d58, 0x00000100, 0xffffffff,
  827. 0x00009510, 0x00000100, 0xffffffff,
  828. 0x0000949c, 0x00000100, 0xffffffff,
  829. 0x00009654, 0x00000100, 0xffffffff,
  830. 0x00009030, 0x00000100, 0xffffffff,
  831. 0x00009034, 0x00000100, 0xffffffff,
  832. 0x00009038, 0x00000100, 0xffffffff,
  833. 0x0000903c, 0x00000100, 0xffffffff,
  834. 0x00009040, 0x00000100, 0xffffffff,
  835. 0x0000a200, 0x00000100, 0xffffffff,
  836. 0x0000a204, 0x00000100, 0xffffffff,
  837. 0x0000a208, 0x00000100, 0xffffffff,
  838. 0x0000a20c, 0x00000100, 0xffffffff,
  839. 0x0000977c, 0x00000100, 0xffffffff,
  840. 0x00003f80, 0x00000100, 0xffffffff,
  841. 0x0000a210, 0x00000100, 0xffffffff,
  842. 0x0000a214, 0x00000100, 0xffffffff,
  843. 0x000004d8, 0x00000100, 0xffffffff,
  844. 0x00009784, 0x00000100, 0xffffffff,
  845. 0x00009698, 0x00000100, 0xffffffff,
  846. 0x000004d4, 0x00000200, 0xffffffff,
  847. 0x000004d0, 0x00000000, 0xffffffff,
  848. 0x000030cc, 0x00000100, 0xffffffff,
  849. 0x0000d0c0, 0x00000100, 0xffffffff,
  850. 0x0000915c, 0x00010000, 0xffffffff,
  851. 0x00009160, 0x00030002, 0xffffffff,
  852. 0x00009164, 0x00050004, 0xffffffff,
  853. 0x00009168, 0x00070006, 0xffffffff,
  854. 0x00009178, 0x00070000, 0xffffffff,
  855. 0x0000917c, 0x00030002, 0xffffffff,
  856. 0x00009180, 0x00050004, 0xffffffff,
  857. 0x0000918c, 0x00010006, 0xffffffff,
  858. 0x00009190, 0x00090008, 0xffffffff,
  859. 0x00009194, 0x00070000, 0xffffffff,
  860. 0x00009198, 0x00030002, 0xffffffff,
  861. 0x0000919c, 0x00050004, 0xffffffff,
  862. 0x000091a8, 0x00010006, 0xffffffff,
  863. 0x000091ac, 0x00090008, 0xffffffff,
  864. 0x000091b0, 0x00070000, 0xffffffff,
  865. 0x000091b4, 0x00030002, 0xffffffff,
  866. 0x000091b8, 0x00050004, 0xffffffff,
  867. 0x000091c4, 0x00010006, 0xffffffff,
  868. 0x000091c8, 0x00090008, 0xffffffff,
  869. 0x000091cc, 0x00070000, 0xffffffff,
  870. 0x000091d0, 0x00030002, 0xffffffff,
  871. 0x000091d4, 0x00050004, 0xffffffff,
  872. 0x000091e0, 0x00010006, 0xffffffff,
  873. 0x000091e4, 0x00090008, 0xffffffff,
  874. 0x000091e8, 0x00000000, 0xffffffff,
  875. 0x000091ec, 0x00070000, 0xffffffff,
  876. 0x000091f0, 0x00030002, 0xffffffff,
  877. 0x000091f4, 0x00050004, 0xffffffff,
  878. 0x00009200, 0x00010006, 0xffffffff,
  879. 0x00009204, 0x00090008, 0xffffffff,
  880. 0x00009208, 0x00070000, 0xffffffff,
  881. 0x0000920c, 0x00030002, 0xffffffff,
  882. 0x00009210, 0x00050004, 0xffffffff,
  883. 0x0000921c, 0x00010006, 0xffffffff,
  884. 0x00009220, 0x00090008, 0xffffffff,
  885. 0x00009294, 0x00000000, 0xffffffff,
  886. 0x000008f8, 0x00000010, 0xffffffff,
  887. 0x000008fc, 0x00000000, 0xffffffff,
  888. 0x000008f8, 0x00000011, 0xffffffff,
  889. 0x000008fc, 0x00000000, 0xffffffff,
  890. 0x000008f8, 0x00000012, 0xffffffff,
  891. 0x000008fc, 0x00000000, 0xffffffff,
  892. 0x000008f8, 0x00000013, 0xffffffff,
  893. 0x000008fc, 0x00000000, 0xffffffff,
  894. 0x000008f8, 0x00000014, 0xffffffff,
  895. 0x000008fc, 0x00000000, 0xffffffff,
  896. 0x000008f8, 0x00000015, 0xffffffff,
  897. 0x000008fc, 0x00000000, 0xffffffff,
  898. 0x000008f8, 0x00000016, 0xffffffff,
  899. 0x000008fc, 0x00000000, 0xffffffff,
  900. 0x000008f8, 0x00000017, 0xffffffff,
  901. 0x000008fc, 0x00000000, 0xffffffff,
  902. 0x000008f8, 0x00000018, 0xffffffff,
  903. 0x000008fc, 0x00000000, 0xffffffff,
  904. 0x000008f8, 0x00000019, 0xffffffff,
  905. 0x000008fc, 0x00000000, 0xffffffff,
  906. 0x000008f8, 0x0000001a, 0xffffffff,
  907. 0x000008fc, 0x00000000, 0xffffffff,
  908. 0x000008f8, 0x0000001b, 0xffffffff,
  909. 0x000008fc, 0x00000000, 0xffffffff
  910. };
  911. #define TURKS_MGCG_DEFAULT_LENGTH sizeof(turks_mgcg_default) / (3 * sizeof(u32))
  912. static const u32 turks_mgcg_disable[] =
  913. {
  914. 0x0000802c, 0xc0000000, 0xffffffff,
  915. 0x000008f8, 0x00000000, 0xffffffff,
  916. 0x000008fc, 0xffffffff, 0xffffffff,
  917. 0x000008f8, 0x00000001, 0xffffffff,
  918. 0x000008fc, 0xffffffff, 0xffffffff,
  919. 0x000008f8, 0x00000002, 0xffffffff,
  920. 0x000008fc, 0xffffffff, 0xffffffff,
  921. 0x000008f8, 0x00000003, 0xffffffff,
  922. 0x000008fc, 0xffffffff, 0xffffffff,
  923. 0x00009150, 0x00600000, 0xffffffff
  924. };
  925. #define TURKS_MGCG_DISABLE_LENGTH sizeof(turks_mgcg_disable) / (3 * sizeof(u32))
  926. static const u32 turks_mgcg_enable[] =
  927. {
  928. 0x0000802c, 0xc0000000, 0xffffffff,
  929. 0x000008f8, 0x00000000, 0xffffffff,
  930. 0x000008fc, 0x00000000, 0xffffffff,
  931. 0x000008f8, 0x00000001, 0xffffffff,
  932. 0x000008fc, 0x00000000, 0xffffffff,
  933. 0x000008f8, 0x00000002, 0xffffffff,
  934. 0x000008fc, 0x00000000, 0xffffffff,
  935. 0x000008f8, 0x00000003, 0xffffffff,
  936. 0x000008fc, 0x00000000, 0xffffffff,
  937. 0x00009150, 0x6e944000, 0xffffffff
  938. };
  939. #define TURKS_MGCG_ENABLE_LENGTH sizeof(turks_mgcg_enable) / (3 * sizeof(u32))
  940. #endif
  941. #ifndef BTC_SYSLS_SEQUENCE
  942. #define BTC_SYSLS_SEQUENCE 100
  943. //********* BARTS **************//
  944. static const u32 barts_sysls_default[] =
  945. {
  946. /* Register, Value, Mask bits */
  947. 0x000055e8, 0x00000000, 0xffffffff,
  948. 0x0000d0bc, 0x00000000, 0xffffffff,
  949. 0x000015c0, 0x000c1401, 0xffffffff,
  950. 0x0000264c, 0x000c0400, 0xffffffff,
  951. 0x00002648, 0x000c0400, 0xffffffff,
  952. 0x00002650, 0x000c0400, 0xffffffff,
  953. 0x000020b8, 0x000c0400, 0xffffffff,
  954. 0x000020bc, 0x000c0400, 0xffffffff,
  955. 0x000020c0, 0x000c0c80, 0xffffffff,
  956. 0x0000f4a0, 0x000000c0, 0xffffffff,
  957. 0x0000f4a4, 0x00680fff, 0xffffffff,
  958. 0x000004c8, 0x00000001, 0xffffffff,
  959. 0x000064ec, 0x00000000, 0xffffffff,
  960. 0x00000c7c, 0x00000000, 0xffffffff,
  961. 0x00006dfc, 0x00000000, 0xffffffff
  962. };
  963. #define BARTS_SYSLS_DEFAULT_LENGTH sizeof(barts_sysls_default) / (3 * sizeof(u32))
  964. static const u32 barts_sysls_disable[] =
  965. {
  966. 0x000055e8, 0x00000000, 0xffffffff,
  967. 0x0000d0bc, 0x00000000, 0xffffffff,
  968. 0x000015c0, 0x00041401, 0xffffffff,
  969. 0x0000264c, 0x00040400, 0xffffffff,
  970. 0x00002648, 0x00040400, 0xffffffff,
  971. 0x00002650, 0x00040400, 0xffffffff,
  972. 0x000020b8, 0x00040400, 0xffffffff,
  973. 0x000020bc, 0x00040400, 0xffffffff,
  974. 0x000020c0, 0x00040c80, 0xffffffff,
  975. 0x0000f4a0, 0x000000c0, 0xffffffff,
  976. 0x0000f4a4, 0x00680000, 0xffffffff,
  977. 0x000004c8, 0x00000001, 0xffffffff,
  978. 0x000064ec, 0x00007ffd, 0xffffffff,
  979. 0x00000c7c, 0x0000ff00, 0xffffffff,
  980. 0x00006dfc, 0x0000007f, 0xffffffff
  981. };
  982. #define BARTS_SYSLS_DISABLE_LENGTH sizeof(barts_sysls_disable) / (3 * sizeof(u32))
  983. static const u32 barts_sysls_enable[] =
  984. {
  985. 0x000055e8, 0x00000001, 0xffffffff,
  986. 0x0000d0bc, 0x00000100, 0xffffffff,
  987. 0x000015c0, 0x000c1401, 0xffffffff,
  988. 0x0000264c, 0x000c0400, 0xffffffff,
  989. 0x00002648, 0x000c0400, 0xffffffff,
  990. 0x00002650, 0x000c0400, 0xffffffff,
  991. 0x000020b8, 0x000c0400, 0xffffffff,
  992. 0x000020bc, 0x000c0400, 0xffffffff,
  993. 0x000020c0, 0x000c0c80, 0xffffffff,
  994. 0x0000f4a0, 0x000000c0, 0xffffffff,
  995. 0x0000f4a4, 0x00680fff, 0xffffffff,
  996. 0x000004c8, 0x00000000, 0xffffffff,
  997. 0x000064ec, 0x00000000, 0xffffffff,
  998. 0x00000c7c, 0x00000000, 0xffffffff,
  999. 0x00006dfc, 0x00000000, 0xffffffff
  1000. };
  1001. #define BARTS_SYSLS_ENABLE_LENGTH sizeof(barts_sysls_enable) / (3 * sizeof(u32))
  1002. //********* CAICOS **************//
  1003. static const u32 caicos_sysls_default[] =
  1004. {
  1005. 0x000055e8, 0x00000000, 0xffffffff,
  1006. 0x0000d0bc, 0x00000000, 0xffffffff,
  1007. 0x000015c0, 0x000c1401, 0xffffffff,
  1008. 0x0000264c, 0x000c0400, 0xffffffff,
  1009. 0x00002648, 0x000c0400, 0xffffffff,
  1010. 0x00002650, 0x000c0400, 0xffffffff,
  1011. 0x000020b8, 0x000c0400, 0xffffffff,
  1012. 0x000020bc, 0x000c0400, 0xffffffff,
  1013. 0x0000f4a0, 0x000000c0, 0xffffffff,
  1014. 0x0000f4a4, 0x00680fff, 0xffffffff,
  1015. 0x000004c8, 0x00000001, 0xffffffff,
  1016. 0x000064ec, 0x00000000, 0xffffffff,
  1017. 0x00000c7c, 0x00000000, 0xffffffff,
  1018. 0x00006dfc, 0x00000000, 0xffffffff
  1019. };
  1020. #define CAICOS_SYSLS_DEFAULT_LENGTH sizeof(caicos_sysls_default) / (3 * sizeof(u32))
  1021. static const u32 caicos_sysls_disable[] =
  1022. {
  1023. 0x000055e8, 0x00000000, 0xffffffff,
  1024. 0x0000d0bc, 0x00000000, 0xffffffff,
  1025. 0x000015c0, 0x00041401, 0xffffffff,
  1026. 0x0000264c, 0x00040400, 0xffffffff,
  1027. 0x00002648, 0x00040400, 0xffffffff,
  1028. 0x00002650, 0x00040400, 0xffffffff,
  1029. 0x000020b8, 0x00040400, 0xffffffff,
  1030. 0x000020bc, 0x00040400, 0xffffffff,
  1031. 0x0000f4a0, 0x000000c0, 0xffffffff,
  1032. 0x0000f4a4, 0x00680000, 0xffffffff,
  1033. 0x000004c8, 0x00000001, 0xffffffff,
  1034. 0x000064ec, 0x00007ffd, 0xffffffff,
  1035. 0x00000c7c, 0x0000ff00, 0xffffffff,
  1036. 0x00006dfc, 0x0000007f, 0xffffffff
  1037. };
  1038. #define CAICOS_SYSLS_DISABLE_LENGTH sizeof(caicos_sysls_disable) / (3 * sizeof(u32))
  1039. static const u32 caicos_sysls_enable[] =
  1040. {
  1041. 0x000055e8, 0x00000001, 0xffffffff,
  1042. 0x0000d0bc, 0x00000100, 0xffffffff,
  1043. 0x000015c0, 0x000c1401, 0xffffffff,
  1044. 0x0000264c, 0x000c0400, 0xffffffff,
  1045. 0x00002648, 0x000c0400, 0xffffffff,
  1046. 0x00002650, 0x000c0400, 0xffffffff,
  1047. 0x000020b8, 0x000c0400, 0xffffffff,
  1048. 0x000020bc, 0x000c0400, 0xffffffff,
  1049. 0x0000f4a0, 0x000000c0, 0xffffffff,
  1050. 0x0000f4a4, 0x00680fff, 0xffffffff,
  1051. 0x000064ec, 0x00000000, 0xffffffff,
  1052. 0x00000c7c, 0x00000000, 0xffffffff,
  1053. 0x00006dfc, 0x00000000, 0xffffffff,
  1054. 0x000004c8, 0x00000000, 0xffffffff
  1055. };
  1056. #define CAICOS_SYSLS_ENABLE_LENGTH sizeof(caicos_sysls_enable) / (3 * sizeof(u32))
  1057. //********* TURKS **************//
  1058. static const u32 turks_sysls_default[] =
  1059. {
  1060. 0x000055e8, 0x00000000, 0xffffffff,
  1061. 0x0000d0bc, 0x00000000, 0xffffffff,
  1062. 0x000015c0, 0x000c1401, 0xffffffff,
  1063. 0x0000264c, 0x000c0400, 0xffffffff,
  1064. 0x00002648, 0x000c0400, 0xffffffff,
  1065. 0x00002650, 0x000c0400, 0xffffffff,
  1066. 0x000020b8, 0x000c0400, 0xffffffff,
  1067. 0x000020bc, 0x000c0400, 0xffffffff,
  1068. 0x000020c0, 0x000c0c80, 0xffffffff,
  1069. 0x0000f4a0, 0x000000c0, 0xffffffff,
  1070. 0x0000f4a4, 0x00680fff, 0xffffffff,
  1071. 0x000004c8, 0x00000001, 0xffffffff,
  1072. 0x000064ec, 0x00000000, 0xffffffff,
  1073. 0x00000c7c, 0x00000000, 0xffffffff,
  1074. 0x00006dfc, 0x00000000, 0xffffffff
  1075. };
  1076. #define TURKS_SYSLS_DEFAULT_LENGTH sizeof(turks_sysls_default) / (3 * sizeof(u32))
  1077. static const u32 turks_sysls_disable[] =
  1078. {
  1079. 0x000055e8, 0x00000000, 0xffffffff,
  1080. 0x0000d0bc, 0x00000000, 0xffffffff,
  1081. 0x000015c0, 0x00041401, 0xffffffff,
  1082. 0x0000264c, 0x00040400, 0xffffffff,
  1083. 0x00002648, 0x00040400, 0xffffffff,
  1084. 0x00002650, 0x00040400, 0xffffffff,
  1085. 0x000020b8, 0x00040400, 0xffffffff,
  1086. 0x000020bc, 0x00040400, 0xffffffff,
  1087. 0x000020c0, 0x00040c80, 0xffffffff,
  1088. 0x0000f4a0, 0x000000c0, 0xffffffff,
  1089. 0x0000f4a4, 0x00680000, 0xffffffff,
  1090. 0x000004c8, 0x00000001, 0xffffffff,
  1091. 0x000064ec, 0x00007ffd, 0xffffffff,
  1092. 0x00000c7c, 0x0000ff00, 0xffffffff,
  1093. 0x00006dfc, 0x0000007f, 0xffffffff
  1094. };
  1095. #define TURKS_SYSLS_DISABLE_LENGTH sizeof(turks_sysls_disable) / (3 * sizeof(u32))
  1096. static const u32 turks_sysls_enable[] =
  1097. {
  1098. 0x000055e8, 0x00000001, 0xffffffff,
  1099. 0x0000d0bc, 0x00000100, 0xffffffff,
  1100. 0x000015c0, 0x000c1401, 0xffffffff,
  1101. 0x0000264c, 0x000c0400, 0xffffffff,
  1102. 0x00002648, 0x000c0400, 0xffffffff,
  1103. 0x00002650, 0x000c0400, 0xffffffff,
  1104. 0x000020b8, 0x000c0400, 0xffffffff,
  1105. 0x000020bc, 0x000c0400, 0xffffffff,
  1106. 0x000020c0, 0x000c0c80, 0xffffffff,
  1107. 0x0000f4a0, 0x000000c0, 0xffffffff,
  1108. 0x0000f4a4, 0x00680fff, 0xffffffff,
  1109. 0x000004c8, 0x00000000, 0xffffffff,
  1110. 0x000064ec, 0x00000000, 0xffffffff,
  1111. 0x00000c7c, 0x00000000, 0xffffffff,
  1112. 0x00006dfc, 0x00000000, 0xffffffff
  1113. };
  1114. #define TURKS_SYSLS_ENABLE_LENGTH sizeof(turks_sysls_enable) / (3 * sizeof(u32))
  1115. #endif
  1116. u32 btc_valid_sclk[40] =
  1117. {
  1118. 5000, 10000, 15000, 20000, 25000, 30000, 35000, 40000, 45000, 50000,
  1119. 55000, 60000, 65000, 70000, 75000, 80000, 85000, 90000, 95000, 100000,
  1120. 105000, 110000, 11500, 120000, 125000, 130000, 135000, 140000, 145000, 150000,
  1121. 155000, 160000, 165000, 170000, 175000, 180000, 185000, 190000, 195000, 200000
  1122. };
  1123. static const struct radeon_blacklist_clocks btc_blacklist_clocks[] =
  1124. {
  1125. { 10000, 30000, RADEON_SCLK_UP },
  1126. { 15000, 30000, RADEON_SCLK_UP },
  1127. { 20000, 30000, RADEON_SCLK_UP },
  1128. { 25000, 30000, RADEON_SCLK_UP }
  1129. };
  1130. void btc_get_max_clock_from_voltage_dependency_table(struct radeon_clock_voltage_dependency_table *table,
  1131. u32 *max_clock)
  1132. {
  1133. u32 i, clock = 0;
  1134. if ((table == NULL) || (table->count == 0)) {
  1135. *max_clock = clock;
  1136. return;
  1137. }
  1138. for (i = 0; i < table->count; i++) {
  1139. if (clock < table->entries[i].clk)
  1140. clock = table->entries[i].clk;
  1141. }
  1142. *max_clock = clock;
  1143. }
  1144. void btc_apply_voltage_dependency_rules(struct radeon_clock_voltage_dependency_table *table,
  1145. u32 clock, u16 max_voltage, u16 *voltage)
  1146. {
  1147. u32 i;
  1148. if ((table == NULL) || (table->count == 0))
  1149. return;
  1150. for (i= 0; i < table->count; i++) {
  1151. if (clock <= table->entries[i].clk) {
  1152. if (*voltage < table->entries[i].v)
  1153. *voltage = (u16)((table->entries[i].v < max_voltage) ?
  1154. table->entries[i].v : max_voltage);
  1155. return;
  1156. }
  1157. }
  1158. *voltage = (*voltage > max_voltage) ? *voltage : max_voltage;
  1159. }
  1160. static u32 btc_find_valid_clock(struct radeon_clock_array *clocks,
  1161. u32 max_clock, u32 requested_clock)
  1162. {
  1163. unsigned int i;
  1164. if ((clocks == NULL) || (clocks->count == 0))
  1165. return (requested_clock < max_clock) ? requested_clock : max_clock;
  1166. for (i = 0; i < clocks->count; i++) {
  1167. if (clocks->values[i] >= requested_clock)
  1168. return (clocks->values[i] < max_clock) ? clocks->values[i] : max_clock;
  1169. }
  1170. return (clocks->values[clocks->count - 1] < max_clock) ?
  1171. clocks->values[clocks->count - 1] : max_clock;
  1172. }
  1173. static u32 btc_get_valid_mclk(struct radeon_device *rdev,
  1174. u32 max_mclk, u32 requested_mclk)
  1175. {
  1176. return btc_find_valid_clock(&rdev->pm.dpm.dyn_state.valid_mclk_values,
  1177. max_mclk, requested_mclk);
  1178. }
  1179. static u32 btc_get_valid_sclk(struct radeon_device *rdev,
  1180. u32 max_sclk, u32 requested_sclk)
  1181. {
  1182. return btc_find_valid_clock(&rdev->pm.dpm.dyn_state.valid_sclk_values,
  1183. max_sclk, requested_sclk);
  1184. }
  1185. void btc_skip_blacklist_clocks(struct radeon_device *rdev,
  1186. const u32 max_sclk, const u32 max_mclk,
  1187. u32 *sclk, u32 *mclk)
  1188. {
  1189. int i, num_blacklist_clocks;
  1190. if ((sclk == NULL) || (mclk == NULL))
  1191. return;
  1192. num_blacklist_clocks = ARRAY_SIZE(btc_blacklist_clocks);
  1193. for (i = 0; i < num_blacklist_clocks; i++) {
  1194. if ((btc_blacklist_clocks[i].sclk == *sclk) &&
  1195. (btc_blacklist_clocks[i].mclk == *mclk))
  1196. break;
  1197. }
  1198. if (i < num_blacklist_clocks) {
  1199. if (btc_blacklist_clocks[i].action == RADEON_SCLK_UP) {
  1200. *sclk = btc_get_valid_sclk(rdev, max_sclk, *sclk + 1);
  1201. if (*sclk < max_sclk)
  1202. btc_skip_blacklist_clocks(rdev, max_sclk, max_mclk, sclk, mclk);
  1203. }
  1204. }
  1205. }
  1206. void btc_adjust_clock_combinations(struct radeon_device *rdev,
  1207. const struct radeon_clock_and_voltage_limits *max_limits,
  1208. struct rv7xx_pl *pl)
  1209. {
  1210. if ((pl->mclk == 0) || (pl->sclk == 0))
  1211. return;
  1212. if (pl->mclk == pl->sclk)
  1213. return;
  1214. if (pl->mclk > pl->sclk) {
  1215. if (((pl->mclk + (pl->sclk - 1)) / pl->sclk) > rdev->pm.dpm.dyn_state.mclk_sclk_ratio)
  1216. pl->sclk = btc_get_valid_sclk(rdev,
  1217. max_limits->sclk,
  1218. (pl->mclk +
  1219. (rdev->pm.dpm.dyn_state.mclk_sclk_ratio - 1)) /
  1220. rdev->pm.dpm.dyn_state.mclk_sclk_ratio);
  1221. } else {
  1222. if ((pl->sclk - pl->mclk) > rdev->pm.dpm.dyn_state.sclk_mclk_delta)
  1223. pl->mclk = btc_get_valid_mclk(rdev,
  1224. max_limits->mclk,
  1225. pl->sclk -
  1226. rdev->pm.dpm.dyn_state.sclk_mclk_delta);
  1227. }
  1228. }
  1229. static u16 btc_find_voltage(struct atom_voltage_table *table, u16 voltage)
  1230. {
  1231. unsigned int i;
  1232. for (i = 0; i < table->count; i++) {
  1233. if (voltage <= table->entries[i].value)
  1234. return table->entries[i].value;
  1235. }
  1236. return table->entries[table->count - 1].value;
  1237. }
  1238. void btc_apply_voltage_delta_rules(struct radeon_device *rdev,
  1239. u16 max_vddc, u16 max_vddci,
  1240. u16 *vddc, u16 *vddci)
  1241. {
  1242. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1243. u16 new_voltage;
  1244. if ((0 == *vddc) || (0 == *vddci))
  1245. return;
  1246. if (*vddc > *vddci) {
  1247. if ((*vddc - *vddci) > rdev->pm.dpm.dyn_state.vddc_vddci_delta) {
  1248. new_voltage = btc_find_voltage(&eg_pi->vddci_voltage_table,
  1249. (*vddc - rdev->pm.dpm.dyn_state.vddc_vddci_delta));
  1250. *vddci = (new_voltage < max_vddci) ? new_voltage : max_vddci;
  1251. }
  1252. } else {
  1253. if ((*vddci - *vddc) > rdev->pm.dpm.dyn_state.vddc_vddci_delta) {
  1254. new_voltage = btc_find_voltage(&eg_pi->vddc_voltage_table,
  1255. (*vddci - rdev->pm.dpm.dyn_state.vddc_vddci_delta));
  1256. *vddc = (new_voltage < max_vddc) ? new_voltage : max_vddc;
  1257. }
  1258. }
  1259. }
  1260. static void btc_enable_bif_dynamic_pcie_gen2(struct radeon_device *rdev,
  1261. bool enable)
  1262. {
  1263. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1264. u32 tmp, bif;
  1265. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  1266. if (enable) {
  1267. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  1268. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  1269. if (!pi->boot_in_gen2) {
  1270. bif = RREG32(CG_BIF_REQ_AND_RSP) & ~CG_CLIENT_REQ_MASK;
  1271. bif |= CG_CLIENT_REQ(0xd);
  1272. WREG32(CG_BIF_REQ_AND_RSP, bif);
  1273. tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
  1274. tmp |= LC_HW_VOLTAGE_IF_CONTROL(1);
  1275. tmp |= LC_GEN2_EN_STRAP;
  1276. tmp |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  1277. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  1278. udelay(10);
  1279. tmp &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  1280. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  1281. }
  1282. }
  1283. } else {
  1284. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  1285. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  1286. if (!pi->boot_in_gen2) {
  1287. bif = RREG32(CG_BIF_REQ_AND_RSP) & ~CG_CLIENT_REQ_MASK;
  1288. bif |= CG_CLIENT_REQ(0xd);
  1289. WREG32(CG_BIF_REQ_AND_RSP, bif);
  1290. tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
  1291. tmp &= ~LC_GEN2_EN_STRAP;
  1292. }
  1293. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  1294. }
  1295. }
  1296. }
  1297. static void btc_enable_dynamic_pcie_gen2(struct radeon_device *rdev,
  1298. bool enable)
  1299. {
  1300. btc_enable_bif_dynamic_pcie_gen2(rdev, enable);
  1301. if (enable)
  1302. WREG32_P(GENERAL_PWRMGT, ENABLE_GEN2PCIE, ~ENABLE_GEN2PCIE);
  1303. else
  1304. WREG32_P(GENERAL_PWRMGT, 0, ~ENABLE_GEN2PCIE);
  1305. }
  1306. static int btc_disable_ulv(struct radeon_device *rdev)
  1307. {
  1308. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1309. if (eg_pi->ulv.supported) {
  1310. if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_DisableULV) != PPSMC_Result_OK)
  1311. return -EINVAL;
  1312. }
  1313. return 0;
  1314. }
  1315. static int btc_populate_ulv_state(struct radeon_device *rdev,
  1316. RV770_SMC_STATETABLE *table)
  1317. {
  1318. int ret = -EINVAL;
  1319. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1320. struct rv7xx_pl *ulv_pl = eg_pi->ulv.pl;
  1321. if (ulv_pl->vddc) {
  1322. ret = cypress_convert_power_level_to_smc(rdev,
  1323. ulv_pl,
  1324. &table->ULVState.levels[0],
  1325. PPSMC_DISPLAY_WATERMARK_LOW);
  1326. if (ret == 0) {
  1327. table->ULVState.levels[0].arbValue = MC_CG_ARB_FREQ_F0;
  1328. table->ULVState.levels[0].ACIndex = 1;
  1329. table->ULVState.levels[1] = table->ULVState.levels[0];
  1330. table->ULVState.levels[2] = table->ULVState.levels[0];
  1331. table->ULVState.flags |= PPSMC_SWSTATE_FLAG_DC;
  1332. WREG32(CG_ULV_CONTROL, BTC_CGULVCONTROL_DFLT);
  1333. WREG32(CG_ULV_PARAMETER, BTC_CGULVPARAMETER_DFLT);
  1334. }
  1335. }
  1336. return ret;
  1337. }
  1338. static int btc_populate_smc_acpi_state(struct radeon_device *rdev,
  1339. RV770_SMC_STATETABLE *table)
  1340. {
  1341. int ret = cypress_populate_smc_acpi_state(rdev, table);
  1342. if (ret == 0) {
  1343. table->ACPIState.levels[0].ACIndex = 0;
  1344. table->ACPIState.levels[1].ACIndex = 0;
  1345. table->ACPIState.levels[2].ACIndex = 0;
  1346. }
  1347. return ret;
  1348. }
  1349. void btc_program_mgcg_hw_sequence(struct radeon_device *rdev,
  1350. const u32 *sequence, u32 count)
  1351. {
  1352. u32 i, length = count * 3;
  1353. u32 tmp;
  1354. for (i = 0; i < length; i+=3) {
  1355. tmp = RREG32(sequence[i]);
  1356. tmp &= ~sequence[i+2];
  1357. tmp |= sequence[i+1] & sequence[i+2];
  1358. WREG32(sequence[i], tmp);
  1359. }
  1360. }
  1361. static void btc_cg_clock_gating_default(struct radeon_device *rdev)
  1362. {
  1363. u32 count;
  1364. const u32 *p = NULL;
  1365. if (rdev->family == CHIP_BARTS) {
  1366. p = (const u32 *)&barts_cgcg_cgls_default;
  1367. count = BARTS_CGCG_CGLS_DEFAULT_LENGTH;
  1368. } else if (rdev->family == CHIP_TURKS) {
  1369. p = (const u32 *)&turks_cgcg_cgls_default;
  1370. count = TURKS_CGCG_CGLS_DEFAULT_LENGTH;
  1371. } else if (rdev->family == CHIP_CAICOS) {
  1372. p = (const u32 *)&caicos_cgcg_cgls_default;
  1373. count = CAICOS_CGCG_CGLS_DEFAULT_LENGTH;
  1374. } else
  1375. return;
  1376. btc_program_mgcg_hw_sequence(rdev, p, count);
  1377. }
  1378. static void btc_cg_clock_gating_enable(struct radeon_device *rdev,
  1379. bool enable)
  1380. {
  1381. u32 count;
  1382. const u32 *p = NULL;
  1383. if (enable) {
  1384. if (rdev->family == CHIP_BARTS) {
  1385. p = (const u32 *)&barts_cgcg_cgls_enable;
  1386. count = BARTS_CGCG_CGLS_ENABLE_LENGTH;
  1387. } else if (rdev->family == CHIP_TURKS) {
  1388. p = (const u32 *)&turks_cgcg_cgls_enable;
  1389. count = TURKS_CGCG_CGLS_ENABLE_LENGTH;
  1390. } else if (rdev->family == CHIP_CAICOS) {
  1391. p = (const u32 *)&caicos_cgcg_cgls_enable;
  1392. count = CAICOS_CGCG_CGLS_ENABLE_LENGTH;
  1393. } else
  1394. return;
  1395. } else {
  1396. if (rdev->family == CHIP_BARTS) {
  1397. p = (const u32 *)&barts_cgcg_cgls_disable;
  1398. count = BARTS_CGCG_CGLS_DISABLE_LENGTH;
  1399. } else if (rdev->family == CHIP_TURKS) {
  1400. p = (const u32 *)&turks_cgcg_cgls_disable;
  1401. count = TURKS_CGCG_CGLS_DISABLE_LENGTH;
  1402. } else if (rdev->family == CHIP_CAICOS) {
  1403. p = (const u32 *)&caicos_cgcg_cgls_disable;
  1404. count = CAICOS_CGCG_CGLS_DISABLE_LENGTH;
  1405. } else
  1406. return;
  1407. }
  1408. btc_program_mgcg_hw_sequence(rdev, p, count);
  1409. }
  1410. static void btc_mg_clock_gating_default(struct radeon_device *rdev)
  1411. {
  1412. u32 count;
  1413. const u32 *p = NULL;
  1414. if (rdev->family == CHIP_BARTS) {
  1415. p = (const u32 *)&barts_mgcg_default;
  1416. count = BARTS_MGCG_DEFAULT_LENGTH;
  1417. } else if (rdev->family == CHIP_TURKS) {
  1418. p = (const u32 *)&turks_mgcg_default;
  1419. count = TURKS_MGCG_DEFAULT_LENGTH;
  1420. } else if (rdev->family == CHIP_CAICOS) {
  1421. p = (const u32 *)&caicos_mgcg_default;
  1422. count = CAICOS_MGCG_DEFAULT_LENGTH;
  1423. } else
  1424. return;
  1425. btc_program_mgcg_hw_sequence(rdev, p, count);
  1426. }
  1427. static void btc_mg_clock_gating_enable(struct radeon_device *rdev,
  1428. bool enable)
  1429. {
  1430. u32 count;
  1431. const u32 *p = NULL;
  1432. if (enable) {
  1433. if (rdev->family == CHIP_BARTS) {
  1434. p = (const u32 *)&barts_mgcg_enable;
  1435. count = BARTS_MGCG_ENABLE_LENGTH;
  1436. } else if (rdev->family == CHIP_TURKS) {
  1437. p = (const u32 *)&turks_mgcg_enable;
  1438. count = TURKS_MGCG_ENABLE_LENGTH;
  1439. } else if (rdev->family == CHIP_CAICOS) {
  1440. p = (const u32 *)&caicos_mgcg_enable;
  1441. count = CAICOS_MGCG_ENABLE_LENGTH;
  1442. } else
  1443. return;
  1444. } else {
  1445. if (rdev->family == CHIP_BARTS) {
  1446. p = (const u32 *)&barts_mgcg_disable[0];
  1447. count = BARTS_MGCG_DISABLE_LENGTH;
  1448. } else if (rdev->family == CHIP_TURKS) {
  1449. p = (const u32 *)&turks_mgcg_disable[0];
  1450. count = TURKS_MGCG_DISABLE_LENGTH;
  1451. } else if (rdev->family == CHIP_CAICOS) {
  1452. p = (const u32 *)&caicos_mgcg_disable[0];
  1453. count = CAICOS_MGCG_DISABLE_LENGTH;
  1454. } else
  1455. return;
  1456. }
  1457. btc_program_mgcg_hw_sequence(rdev, p, count);
  1458. }
  1459. static void btc_ls_clock_gating_default(struct radeon_device *rdev)
  1460. {
  1461. u32 count;
  1462. const u32 *p = NULL;
  1463. if (rdev->family == CHIP_BARTS) {
  1464. p = (const u32 *)&barts_sysls_default;
  1465. count = BARTS_SYSLS_DEFAULT_LENGTH;
  1466. } else if (rdev->family == CHIP_TURKS) {
  1467. p = (const u32 *)&turks_sysls_default;
  1468. count = TURKS_SYSLS_DEFAULT_LENGTH;
  1469. } else if (rdev->family == CHIP_CAICOS) {
  1470. p = (const u32 *)&caicos_sysls_default;
  1471. count = CAICOS_SYSLS_DEFAULT_LENGTH;
  1472. } else
  1473. return;
  1474. btc_program_mgcg_hw_sequence(rdev, p, count);
  1475. }
  1476. static void btc_ls_clock_gating_enable(struct radeon_device *rdev,
  1477. bool enable)
  1478. {
  1479. u32 count;
  1480. const u32 *p = NULL;
  1481. if (enable) {
  1482. if (rdev->family == CHIP_BARTS) {
  1483. p = (const u32 *)&barts_sysls_enable;
  1484. count = BARTS_SYSLS_ENABLE_LENGTH;
  1485. } else if (rdev->family == CHIP_TURKS) {
  1486. p = (const u32 *)&turks_sysls_enable;
  1487. count = TURKS_SYSLS_ENABLE_LENGTH;
  1488. } else if (rdev->family == CHIP_CAICOS) {
  1489. p = (const u32 *)&caicos_sysls_enable;
  1490. count = CAICOS_SYSLS_ENABLE_LENGTH;
  1491. } else
  1492. return;
  1493. } else {
  1494. if (rdev->family == CHIP_BARTS) {
  1495. p = (const u32 *)&barts_sysls_disable;
  1496. count = BARTS_SYSLS_DISABLE_LENGTH;
  1497. } else if (rdev->family == CHIP_TURKS) {
  1498. p = (const u32 *)&turks_sysls_disable;
  1499. count = TURKS_SYSLS_DISABLE_LENGTH;
  1500. } else if (rdev->family == CHIP_CAICOS) {
  1501. p = (const u32 *)&caicos_sysls_disable;
  1502. count = CAICOS_SYSLS_DISABLE_LENGTH;
  1503. } else
  1504. return;
  1505. }
  1506. btc_program_mgcg_hw_sequence(rdev, p, count);
  1507. }
  1508. bool btc_dpm_enabled(struct radeon_device *rdev)
  1509. {
  1510. if (rv770_is_smc_running(rdev))
  1511. return true;
  1512. else
  1513. return false;
  1514. }
  1515. static int btc_init_smc_table(struct radeon_device *rdev,
  1516. struct radeon_ps *radeon_boot_state)
  1517. {
  1518. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1519. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1520. RV770_SMC_STATETABLE *table = &pi->smc_statetable;
  1521. int ret;
  1522. memset(table, 0, sizeof(RV770_SMC_STATETABLE));
  1523. cypress_populate_smc_voltage_tables(rdev, table);
  1524. switch (rdev->pm.int_thermal_type) {
  1525. case THERMAL_TYPE_EVERGREEN:
  1526. case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
  1527. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
  1528. break;
  1529. case THERMAL_TYPE_NONE:
  1530. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
  1531. break;
  1532. default:
  1533. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
  1534. break;
  1535. }
  1536. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  1537. table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  1538. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
  1539. table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
  1540. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  1541. table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  1542. if (pi->mem_gddr5)
  1543. table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  1544. ret = cypress_populate_smc_initial_state(rdev, radeon_boot_state, table);
  1545. if (ret)
  1546. return ret;
  1547. if (eg_pi->sclk_deep_sleep)
  1548. WREG32_P(SCLK_PSKIP_CNTL, PSKIP_ON_ALLOW_STOP_HI(32),
  1549. ~PSKIP_ON_ALLOW_STOP_HI_MASK);
  1550. ret = btc_populate_smc_acpi_state(rdev, table);
  1551. if (ret)
  1552. return ret;
  1553. if (eg_pi->ulv.supported) {
  1554. ret = btc_populate_ulv_state(rdev, table);
  1555. if (ret)
  1556. eg_pi->ulv.supported = false;
  1557. }
  1558. table->driverState = table->initialState;
  1559. return rv770_copy_bytes_to_smc(rdev,
  1560. pi->state_table_start,
  1561. (u8 *)table,
  1562. sizeof(RV770_SMC_STATETABLE),
  1563. pi->sram_end);
  1564. }
  1565. static void btc_set_at_for_uvd(struct radeon_device *rdev,
  1566. struct radeon_ps *radeon_new_state)
  1567. {
  1568. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1569. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1570. int idx = 0;
  1571. if (r600_is_uvd_state(radeon_new_state->class, radeon_new_state->class2))
  1572. idx = 1;
  1573. if ((idx == 1) && !eg_pi->smu_uvd_hs) {
  1574. pi->rlp = 10;
  1575. pi->rmp = 100;
  1576. pi->lhp = 100;
  1577. pi->lmp = 10;
  1578. } else {
  1579. pi->rlp = eg_pi->ats[idx].rlp;
  1580. pi->rmp = eg_pi->ats[idx].rmp;
  1581. pi->lhp = eg_pi->ats[idx].lhp;
  1582. pi->lmp = eg_pi->ats[idx].lmp;
  1583. }
  1584. }
  1585. void btc_notify_uvd_to_smc(struct radeon_device *rdev,
  1586. struct radeon_ps *radeon_new_state)
  1587. {
  1588. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1589. if (r600_is_uvd_state(radeon_new_state->class, radeon_new_state->class2)) {
  1590. rv770_write_smc_soft_register(rdev,
  1591. RV770_SMC_SOFT_REGISTER_uvd_enabled, 1);
  1592. eg_pi->uvd_enabled = true;
  1593. } else {
  1594. rv770_write_smc_soft_register(rdev,
  1595. RV770_SMC_SOFT_REGISTER_uvd_enabled, 0);
  1596. eg_pi->uvd_enabled = false;
  1597. }
  1598. }
  1599. int btc_reset_to_default(struct radeon_device *rdev)
  1600. {
  1601. if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_ResetToDefaults) != PPSMC_Result_OK)
  1602. return -EINVAL;
  1603. return 0;
  1604. }
  1605. static void btc_stop_smc(struct radeon_device *rdev)
  1606. {
  1607. int i;
  1608. for (i = 0; i < rdev->usec_timeout; i++) {
  1609. if (((RREG32(LB_SYNC_RESET_SEL) & LB_SYNC_RESET_SEL_MASK) >> LB_SYNC_RESET_SEL_SHIFT) != 1)
  1610. break;
  1611. udelay(1);
  1612. }
  1613. udelay(100);
  1614. r7xx_stop_smc(rdev);
  1615. }
  1616. void btc_read_arb_registers(struct radeon_device *rdev)
  1617. {
  1618. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1619. struct evergreen_arb_registers *arb_registers =
  1620. &eg_pi->bootup_arb_registers;
  1621. arb_registers->mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  1622. arb_registers->mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  1623. arb_registers->mc_arb_rfsh_rate = RREG32(MC_ARB_RFSH_RATE);
  1624. arb_registers->mc_arb_burst_time = RREG32(MC_ARB_BURST_TIME);
  1625. }
  1626. static void btc_set_arb0_registers(struct radeon_device *rdev,
  1627. struct evergreen_arb_registers *arb_registers)
  1628. {
  1629. u32 val;
  1630. WREG32(MC_ARB_DRAM_TIMING, arb_registers->mc_arb_dram_timing);
  1631. WREG32(MC_ARB_DRAM_TIMING2, arb_registers->mc_arb_dram_timing2);
  1632. val = (arb_registers->mc_arb_rfsh_rate & POWERMODE0_MASK) >>
  1633. POWERMODE0_SHIFT;
  1634. WREG32_P(MC_ARB_RFSH_RATE, POWERMODE0(val), ~POWERMODE0_MASK);
  1635. val = (arb_registers->mc_arb_burst_time & STATE0_MASK) >>
  1636. STATE0_SHIFT;
  1637. WREG32_P(MC_ARB_BURST_TIME, STATE0(val), ~STATE0_MASK);
  1638. }
  1639. static void btc_set_boot_state_timing(struct radeon_device *rdev)
  1640. {
  1641. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1642. if (eg_pi->ulv.supported)
  1643. btc_set_arb0_registers(rdev, &eg_pi->bootup_arb_registers);
  1644. }
  1645. static bool btc_is_state_ulv_compatible(struct radeon_device *rdev,
  1646. struct radeon_ps *radeon_state)
  1647. {
  1648. struct rv7xx_ps *state = rv770_get_ps(radeon_state);
  1649. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1650. struct rv7xx_pl *ulv_pl = eg_pi->ulv.pl;
  1651. if (state->low.mclk != ulv_pl->mclk)
  1652. return false;
  1653. if (state->low.vddci != ulv_pl->vddci)
  1654. return false;
  1655. /* XXX check minclocks, etc. */
  1656. return true;
  1657. }
  1658. static int btc_set_ulv_dram_timing(struct radeon_device *rdev)
  1659. {
  1660. u32 val;
  1661. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1662. struct rv7xx_pl *ulv_pl = eg_pi->ulv.pl;
  1663. radeon_atom_set_engine_dram_timings(rdev,
  1664. ulv_pl->sclk,
  1665. ulv_pl->mclk);
  1666. val = rv770_calculate_memory_refresh_rate(rdev, ulv_pl->sclk);
  1667. WREG32_P(MC_ARB_RFSH_RATE, POWERMODE0(val), ~POWERMODE0_MASK);
  1668. val = cypress_calculate_burst_time(rdev, ulv_pl->sclk, ulv_pl->mclk);
  1669. WREG32_P(MC_ARB_BURST_TIME, STATE0(val), ~STATE0_MASK);
  1670. return 0;
  1671. }
  1672. static int btc_enable_ulv(struct radeon_device *rdev)
  1673. {
  1674. if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_EnableULV) != PPSMC_Result_OK)
  1675. return -EINVAL;
  1676. return 0;
  1677. }
  1678. static int btc_set_power_state_conditionally_enable_ulv(struct radeon_device *rdev,
  1679. struct radeon_ps *radeon_new_state)
  1680. {
  1681. int ret = 0;
  1682. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1683. if (eg_pi->ulv.supported) {
  1684. if (btc_is_state_ulv_compatible(rdev, radeon_new_state)) {
  1685. // Set ARB[0] to reflect the DRAM timing needed for ULV.
  1686. ret = btc_set_ulv_dram_timing(rdev);
  1687. if (ret == 0)
  1688. ret = btc_enable_ulv(rdev);
  1689. }
  1690. }
  1691. return ret;
  1692. }
  1693. static bool btc_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  1694. {
  1695. bool result = true;
  1696. switch (in_reg) {
  1697. case MC_SEQ_RAS_TIMING >> 2:
  1698. *out_reg = MC_SEQ_RAS_TIMING_LP >> 2;
  1699. break;
  1700. case MC_SEQ_CAS_TIMING >> 2:
  1701. *out_reg = MC_SEQ_CAS_TIMING_LP >> 2;
  1702. break;
  1703. case MC_SEQ_MISC_TIMING >> 2:
  1704. *out_reg = MC_SEQ_MISC_TIMING_LP >> 2;
  1705. break;
  1706. case MC_SEQ_MISC_TIMING2 >> 2:
  1707. *out_reg = MC_SEQ_MISC_TIMING2_LP >> 2;
  1708. break;
  1709. case MC_SEQ_RD_CTL_D0 >> 2:
  1710. *out_reg = MC_SEQ_RD_CTL_D0_LP >> 2;
  1711. break;
  1712. case MC_SEQ_RD_CTL_D1 >> 2:
  1713. *out_reg = MC_SEQ_RD_CTL_D1_LP >> 2;
  1714. break;
  1715. case MC_SEQ_WR_CTL_D0 >> 2:
  1716. *out_reg = MC_SEQ_WR_CTL_D0_LP >> 2;
  1717. break;
  1718. case MC_SEQ_WR_CTL_D1 >> 2:
  1719. *out_reg = MC_SEQ_WR_CTL_D1_LP >> 2;
  1720. break;
  1721. case MC_PMG_CMD_EMRS >> 2:
  1722. *out_reg = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  1723. break;
  1724. case MC_PMG_CMD_MRS >> 2:
  1725. *out_reg = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  1726. break;
  1727. case MC_PMG_CMD_MRS1 >> 2:
  1728. *out_reg = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  1729. break;
  1730. default:
  1731. result = false;
  1732. break;
  1733. }
  1734. return result;
  1735. }
  1736. static void btc_set_valid_flag(struct evergreen_mc_reg_table *table)
  1737. {
  1738. u8 i, j;
  1739. for (i = 0; i < table->last; i++) {
  1740. for (j = 1; j < table->num_entries; j++) {
  1741. if (table->mc_reg_table_entry[j-1].mc_data[i] !=
  1742. table->mc_reg_table_entry[j].mc_data[i]) {
  1743. table->valid_flag |= (1 << i);
  1744. break;
  1745. }
  1746. }
  1747. }
  1748. }
  1749. static int btc_set_mc_special_registers(struct radeon_device *rdev,
  1750. struct evergreen_mc_reg_table *table)
  1751. {
  1752. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1753. u8 i, j, k;
  1754. u32 tmp;
  1755. for (i = 0, j = table->last; i < table->last; i++) {
  1756. switch (table->mc_reg_address[i].s1) {
  1757. case MC_SEQ_MISC1 >> 2:
  1758. tmp = RREG32(MC_PMG_CMD_EMRS);
  1759. table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS >> 2;
  1760. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  1761. for (k = 0; k < table->num_entries; k++) {
  1762. table->mc_reg_table_entry[k].mc_data[j] =
  1763. ((tmp & 0xffff0000)) |
  1764. ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  1765. }
  1766. j++;
  1767. if (j > SMC_EVERGREEN_MC_REGISTER_ARRAY_SIZE)
  1768. return -EINVAL;
  1769. tmp = RREG32(MC_PMG_CMD_MRS);
  1770. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS >> 2;
  1771. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  1772. for (k = 0; k < table->num_entries; k++) {
  1773. table->mc_reg_table_entry[k].mc_data[j] =
  1774. (tmp & 0xffff0000) |
  1775. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  1776. if (!pi->mem_gddr5)
  1777. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  1778. }
  1779. j++;
  1780. if (j > SMC_EVERGREEN_MC_REGISTER_ARRAY_SIZE)
  1781. return -EINVAL;
  1782. break;
  1783. case MC_SEQ_RESERVE_M >> 2:
  1784. tmp = RREG32(MC_PMG_CMD_MRS1);
  1785. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1 >> 2;
  1786. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  1787. for (k = 0; k < table->num_entries; k++) {
  1788. table->mc_reg_table_entry[k].mc_data[j] =
  1789. (tmp & 0xffff0000) |
  1790. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  1791. }
  1792. j++;
  1793. if (j > SMC_EVERGREEN_MC_REGISTER_ARRAY_SIZE)
  1794. return -EINVAL;
  1795. break;
  1796. default:
  1797. break;
  1798. }
  1799. }
  1800. table->last = j;
  1801. return 0;
  1802. }
  1803. static void btc_set_s0_mc_reg_index(struct evergreen_mc_reg_table *table)
  1804. {
  1805. u32 i;
  1806. u16 address;
  1807. for (i = 0; i < table->last; i++) {
  1808. table->mc_reg_address[i].s0 =
  1809. btc_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  1810. address : table->mc_reg_address[i].s1;
  1811. }
  1812. }
  1813. static int btc_copy_vbios_mc_reg_table(struct atom_mc_reg_table *table,
  1814. struct evergreen_mc_reg_table *eg_table)
  1815. {
  1816. u8 i, j;
  1817. if (table->last > SMC_EVERGREEN_MC_REGISTER_ARRAY_SIZE)
  1818. return -EINVAL;
  1819. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  1820. return -EINVAL;
  1821. for (i = 0; i < table->last; i++)
  1822. eg_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  1823. eg_table->last = table->last;
  1824. for (i = 0; i < table->num_entries; i++) {
  1825. eg_table->mc_reg_table_entry[i].mclk_max =
  1826. table->mc_reg_table_entry[i].mclk_max;
  1827. for(j = 0; j < table->last; j++)
  1828. eg_table->mc_reg_table_entry[i].mc_data[j] =
  1829. table->mc_reg_table_entry[i].mc_data[j];
  1830. }
  1831. eg_table->num_entries = table->num_entries;
  1832. return 0;
  1833. }
  1834. static int btc_initialize_mc_reg_table(struct radeon_device *rdev)
  1835. {
  1836. int ret;
  1837. struct atom_mc_reg_table *table;
  1838. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1839. struct evergreen_mc_reg_table *eg_table = &eg_pi->mc_reg_table;
  1840. u8 module_index = rv770_get_memory_module_index(rdev);
  1841. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  1842. if (!table)
  1843. return -ENOMEM;
  1844. /* Program additional LP registers that are no longer programmed by VBIOS */
  1845. WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
  1846. WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
  1847. WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
  1848. WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
  1849. WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
  1850. WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
  1851. WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
  1852. WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
  1853. WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
  1854. WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
  1855. WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
  1856. ret = radeon_atom_init_mc_reg_table(rdev, module_index, table);
  1857. if (ret)
  1858. goto init_mc_done;
  1859. ret = btc_copy_vbios_mc_reg_table(table, eg_table);
  1860. if (ret)
  1861. goto init_mc_done;
  1862. btc_set_s0_mc_reg_index(eg_table);
  1863. ret = btc_set_mc_special_registers(rdev, eg_table);
  1864. if (ret)
  1865. goto init_mc_done;
  1866. btc_set_valid_flag(eg_table);
  1867. init_mc_done:
  1868. kfree(table);
  1869. return ret;
  1870. }
  1871. static void btc_init_stutter_mode(struct radeon_device *rdev)
  1872. {
  1873. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1874. u32 tmp;
  1875. if (pi->mclk_stutter_mode_threshold) {
  1876. if (pi->mem_gddr5) {
  1877. tmp = RREG32(MC_PMG_AUTO_CFG);
  1878. if ((0x200 & tmp) == 0) {
  1879. tmp = (tmp & 0xfffffc0b) | 0x204;
  1880. WREG32(MC_PMG_AUTO_CFG, tmp);
  1881. }
  1882. }
  1883. }
  1884. }
  1885. bool btc_dpm_vblank_too_short(struct radeon_device *rdev)
  1886. {
  1887. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1888. u32 vblank_time = r600_dpm_get_vblank_time(rdev);
  1889. u32 switch_limit = pi->mem_gddr5 ? 450 : 100;
  1890. if (vblank_time < switch_limit)
  1891. return true;
  1892. else
  1893. return false;
  1894. }
  1895. static void btc_apply_state_adjust_rules(struct radeon_device *rdev,
  1896. struct radeon_ps *rps)
  1897. {
  1898. struct rv7xx_ps *ps = rv770_get_ps(rps);
  1899. struct radeon_clock_and_voltage_limits *max_limits;
  1900. bool disable_mclk_switching;
  1901. u32 mclk, sclk;
  1902. u16 vddc, vddci;
  1903. u32 max_sclk_vddc, max_mclk_vddci, max_mclk_vddc;
  1904. if ((rdev->pm.dpm.new_active_crtc_count > 1) ||
  1905. btc_dpm_vblank_too_short(rdev))
  1906. disable_mclk_switching = true;
  1907. else
  1908. disable_mclk_switching = false;
  1909. if (rdev->pm.dpm.ac_power)
  1910. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  1911. else
  1912. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  1913. if (rdev->pm.dpm.ac_power == false) {
  1914. if (ps->high.mclk > max_limits->mclk)
  1915. ps->high.mclk = max_limits->mclk;
  1916. if (ps->high.sclk > max_limits->sclk)
  1917. ps->high.sclk = max_limits->sclk;
  1918. if (ps->high.vddc > max_limits->vddc)
  1919. ps->high.vddc = max_limits->vddc;
  1920. if (ps->high.vddci > max_limits->vddci)
  1921. ps->high.vddci = max_limits->vddci;
  1922. if (ps->medium.mclk > max_limits->mclk)
  1923. ps->medium.mclk = max_limits->mclk;
  1924. if (ps->medium.sclk > max_limits->sclk)
  1925. ps->medium.sclk = max_limits->sclk;
  1926. if (ps->medium.vddc > max_limits->vddc)
  1927. ps->medium.vddc = max_limits->vddc;
  1928. if (ps->medium.vddci > max_limits->vddci)
  1929. ps->medium.vddci = max_limits->vddci;
  1930. if (ps->low.mclk > max_limits->mclk)
  1931. ps->low.mclk = max_limits->mclk;
  1932. if (ps->low.sclk > max_limits->sclk)
  1933. ps->low.sclk = max_limits->sclk;
  1934. if (ps->low.vddc > max_limits->vddc)
  1935. ps->low.vddc = max_limits->vddc;
  1936. if (ps->low.vddci > max_limits->vddci)
  1937. ps->low.vddci = max_limits->vddci;
  1938. }
  1939. /* limit clocks to max supported clocks based on voltage dependency tables */
  1940. btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  1941. &max_sclk_vddc);
  1942. btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  1943. &max_mclk_vddci);
  1944. btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  1945. &max_mclk_vddc);
  1946. if (max_sclk_vddc) {
  1947. if (ps->low.sclk > max_sclk_vddc)
  1948. ps->low.sclk = max_sclk_vddc;
  1949. if (ps->medium.sclk > max_sclk_vddc)
  1950. ps->medium.sclk = max_sclk_vddc;
  1951. if (ps->high.sclk > max_sclk_vddc)
  1952. ps->high.sclk = max_sclk_vddc;
  1953. }
  1954. if (max_mclk_vddci) {
  1955. if (ps->low.mclk > max_mclk_vddci)
  1956. ps->low.mclk = max_mclk_vddci;
  1957. if (ps->medium.mclk > max_mclk_vddci)
  1958. ps->medium.mclk = max_mclk_vddci;
  1959. if (ps->high.mclk > max_mclk_vddci)
  1960. ps->high.mclk = max_mclk_vddci;
  1961. }
  1962. if (max_mclk_vddc) {
  1963. if (ps->low.mclk > max_mclk_vddc)
  1964. ps->low.mclk = max_mclk_vddc;
  1965. if (ps->medium.mclk > max_mclk_vddc)
  1966. ps->medium.mclk = max_mclk_vddc;
  1967. if (ps->high.mclk > max_mclk_vddc)
  1968. ps->high.mclk = max_mclk_vddc;
  1969. }
  1970. /* XXX validate the min clocks required for display */
  1971. if (disable_mclk_switching) {
  1972. sclk = ps->low.sclk;
  1973. mclk = ps->high.mclk;
  1974. vddc = ps->low.vddc;
  1975. vddci = ps->high.vddci;
  1976. } else {
  1977. sclk = ps->low.sclk;
  1978. mclk = ps->low.mclk;
  1979. vddc = ps->low.vddc;
  1980. vddci = ps->low.vddci;
  1981. }
  1982. /* adjusted low state */
  1983. ps->low.sclk = sclk;
  1984. ps->low.mclk = mclk;
  1985. ps->low.vddc = vddc;
  1986. ps->low.vddci = vddci;
  1987. btc_skip_blacklist_clocks(rdev, max_limits->sclk, max_limits->mclk,
  1988. &ps->low.sclk, &ps->low.mclk);
  1989. /* adjusted medium, high states */
  1990. if (ps->medium.sclk < ps->low.sclk)
  1991. ps->medium.sclk = ps->low.sclk;
  1992. if (ps->medium.vddc < ps->low.vddc)
  1993. ps->medium.vddc = ps->low.vddc;
  1994. if (ps->high.sclk < ps->medium.sclk)
  1995. ps->high.sclk = ps->medium.sclk;
  1996. if (ps->high.vddc < ps->medium.vddc)
  1997. ps->high.vddc = ps->medium.vddc;
  1998. if (disable_mclk_switching) {
  1999. mclk = ps->low.mclk;
  2000. if (mclk < ps->medium.mclk)
  2001. mclk = ps->medium.mclk;
  2002. if (mclk < ps->high.mclk)
  2003. mclk = ps->high.mclk;
  2004. ps->low.mclk = mclk;
  2005. ps->low.vddci = vddci;
  2006. ps->medium.mclk = mclk;
  2007. ps->medium.vddci = vddci;
  2008. ps->high.mclk = mclk;
  2009. ps->high.vddci = vddci;
  2010. } else {
  2011. if (ps->medium.mclk < ps->low.mclk)
  2012. ps->medium.mclk = ps->low.mclk;
  2013. if (ps->medium.vddci < ps->low.vddci)
  2014. ps->medium.vddci = ps->low.vddci;
  2015. if (ps->high.mclk < ps->medium.mclk)
  2016. ps->high.mclk = ps->medium.mclk;
  2017. if (ps->high.vddci < ps->medium.vddci)
  2018. ps->high.vddci = ps->medium.vddci;
  2019. }
  2020. btc_skip_blacklist_clocks(rdev, max_limits->sclk, max_limits->mclk,
  2021. &ps->medium.sclk, &ps->medium.mclk);
  2022. btc_skip_blacklist_clocks(rdev, max_limits->sclk, max_limits->mclk,
  2023. &ps->high.sclk, &ps->high.mclk);
  2024. btc_adjust_clock_combinations(rdev, max_limits, &ps->low);
  2025. btc_adjust_clock_combinations(rdev, max_limits, &ps->medium);
  2026. btc_adjust_clock_combinations(rdev, max_limits, &ps->high);
  2027. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  2028. ps->low.sclk, max_limits->vddc, &ps->low.vddc);
  2029. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  2030. ps->low.mclk, max_limits->vddci, &ps->low.vddci);
  2031. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  2032. ps->low.mclk, max_limits->vddc, &ps->low.vddc);
  2033. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
  2034. rdev->clock.current_dispclk, max_limits->vddc, &ps->low.vddc);
  2035. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  2036. ps->medium.sclk, max_limits->vddc, &ps->medium.vddc);
  2037. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  2038. ps->medium.mclk, max_limits->vddci, &ps->medium.vddci);
  2039. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  2040. ps->medium.mclk, max_limits->vddc, &ps->medium.vddc);
  2041. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
  2042. rdev->clock.current_dispclk, max_limits->vddc, &ps->medium.vddc);
  2043. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  2044. ps->high.sclk, max_limits->vddc, &ps->high.vddc);
  2045. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  2046. ps->high.mclk, max_limits->vddci, &ps->high.vddci);
  2047. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  2048. ps->high.mclk, max_limits->vddc, &ps->high.vddc);
  2049. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
  2050. rdev->clock.current_dispclk, max_limits->vddc, &ps->high.vddc);
  2051. btc_apply_voltage_delta_rules(rdev, max_limits->vddc, max_limits->vddci,
  2052. &ps->low.vddc, &ps->low.vddci);
  2053. btc_apply_voltage_delta_rules(rdev, max_limits->vddc, max_limits->vddci,
  2054. &ps->medium.vddc, &ps->medium.vddci);
  2055. btc_apply_voltage_delta_rules(rdev, max_limits->vddc, max_limits->vddci,
  2056. &ps->high.vddc, &ps->high.vddci);
  2057. if ((ps->high.vddc <= rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc) &&
  2058. (ps->medium.vddc <= rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc) &&
  2059. (ps->low.vddc <= rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc))
  2060. ps->dc_compatible = true;
  2061. else
  2062. ps->dc_compatible = false;
  2063. if (ps->low.vddc < rdev->pm.dpm.dyn_state.min_vddc_for_pcie_gen2)
  2064. ps->low.flags &= ~ATOM_PPLIB_R600_FLAGS_PCIEGEN2;
  2065. if (ps->medium.vddc < rdev->pm.dpm.dyn_state.min_vddc_for_pcie_gen2)
  2066. ps->medium.flags &= ~ATOM_PPLIB_R600_FLAGS_PCIEGEN2;
  2067. if (ps->high.vddc < rdev->pm.dpm.dyn_state.min_vddc_for_pcie_gen2)
  2068. ps->high.flags &= ~ATOM_PPLIB_R600_FLAGS_PCIEGEN2;
  2069. }
  2070. static void btc_update_current_ps(struct radeon_device *rdev,
  2071. struct radeon_ps *rps)
  2072. {
  2073. struct rv7xx_ps *new_ps = rv770_get_ps(rps);
  2074. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2075. eg_pi->current_rps = *rps;
  2076. eg_pi->current_ps = *new_ps;
  2077. eg_pi->current_rps.ps_priv = &eg_pi->current_ps;
  2078. }
  2079. static void btc_update_requested_ps(struct radeon_device *rdev,
  2080. struct radeon_ps *rps)
  2081. {
  2082. struct rv7xx_ps *new_ps = rv770_get_ps(rps);
  2083. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2084. eg_pi->requested_rps = *rps;
  2085. eg_pi->requested_ps = *new_ps;
  2086. eg_pi->requested_rps.ps_priv = &eg_pi->requested_ps;
  2087. }
  2088. void btc_dpm_reset_asic(struct radeon_device *rdev)
  2089. {
  2090. rv770_restrict_performance_levels_before_switch(rdev);
  2091. btc_disable_ulv(rdev);
  2092. btc_set_boot_state_timing(rdev);
  2093. rv770_set_boot_state(rdev);
  2094. }
  2095. int btc_dpm_pre_set_power_state(struct radeon_device *rdev)
  2096. {
  2097. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2098. struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
  2099. struct radeon_ps *new_ps = &requested_ps;
  2100. btc_update_requested_ps(rdev, new_ps);
  2101. btc_apply_state_adjust_rules(rdev, &eg_pi->requested_rps);
  2102. return 0;
  2103. }
  2104. int btc_dpm_set_power_state(struct radeon_device *rdev)
  2105. {
  2106. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2107. struct radeon_ps *new_ps = &eg_pi->requested_rps;
  2108. struct radeon_ps *old_ps = &eg_pi->current_rps;
  2109. int ret;
  2110. ret = btc_disable_ulv(rdev);
  2111. btc_set_boot_state_timing(rdev);
  2112. ret = rv770_restrict_performance_levels_before_switch(rdev);
  2113. if (ret) {
  2114. DRM_ERROR("rv770_restrict_performance_levels_before_switch failed\n");
  2115. return ret;
  2116. }
  2117. if (eg_pi->pcie_performance_request)
  2118. cypress_notify_link_speed_change_before_state_change(rdev, new_ps, old_ps);
  2119. rv770_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
  2120. ret = rv770_halt_smc(rdev);
  2121. if (ret) {
  2122. DRM_ERROR("rv770_halt_smc failed\n");
  2123. return ret;
  2124. }
  2125. btc_set_at_for_uvd(rdev, new_ps);
  2126. if (eg_pi->smu_uvd_hs)
  2127. btc_notify_uvd_to_smc(rdev, new_ps);
  2128. ret = cypress_upload_sw_state(rdev, new_ps);
  2129. if (ret) {
  2130. DRM_ERROR("cypress_upload_sw_state failed\n");
  2131. return ret;
  2132. }
  2133. if (eg_pi->dynamic_ac_timing) {
  2134. ret = cypress_upload_mc_reg_table(rdev, new_ps);
  2135. if (ret) {
  2136. DRM_ERROR("cypress_upload_mc_reg_table failed\n");
  2137. return ret;
  2138. }
  2139. }
  2140. cypress_program_memory_timing_parameters(rdev, new_ps);
  2141. ret = rv770_resume_smc(rdev);
  2142. if (ret) {
  2143. DRM_ERROR("rv770_resume_smc failed\n");
  2144. return ret;
  2145. }
  2146. ret = rv770_set_sw_state(rdev);
  2147. if (ret) {
  2148. DRM_ERROR("rv770_set_sw_state failed\n");
  2149. return ret;
  2150. }
  2151. rv770_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
  2152. if (eg_pi->pcie_performance_request)
  2153. cypress_notify_link_speed_change_after_state_change(rdev, new_ps, old_ps);
  2154. ret = btc_set_power_state_conditionally_enable_ulv(rdev, new_ps);
  2155. if (ret) {
  2156. DRM_ERROR("btc_set_power_state_conditionally_enable_ulv failed\n");
  2157. return ret;
  2158. }
  2159. return 0;
  2160. }
  2161. void btc_dpm_post_set_power_state(struct radeon_device *rdev)
  2162. {
  2163. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2164. struct radeon_ps *new_ps = &eg_pi->requested_rps;
  2165. btc_update_current_ps(rdev, new_ps);
  2166. }
  2167. int btc_dpm_enable(struct radeon_device *rdev)
  2168. {
  2169. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2170. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2171. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  2172. int ret;
  2173. if (pi->gfx_clock_gating)
  2174. btc_cg_clock_gating_default(rdev);
  2175. if (btc_dpm_enabled(rdev))
  2176. return -EINVAL;
  2177. if (pi->mg_clock_gating)
  2178. btc_mg_clock_gating_default(rdev);
  2179. if (eg_pi->ls_clock_gating)
  2180. btc_ls_clock_gating_default(rdev);
  2181. if (pi->voltage_control) {
  2182. rv770_enable_voltage_control(rdev, true);
  2183. ret = cypress_construct_voltage_tables(rdev);
  2184. if (ret) {
  2185. DRM_ERROR("cypress_construct_voltage_tables failed\n");
  2186. return ret;
  2187. }
  2188. }
  2189. if (pi->mvdd_control) {
  2190. ret = cypress_get_mvdd_configuration(rdev);
  2191. if (ret) {
  2192. DRM_ERROR("cypress_get_mvdd_configuration failed\n");
  2193. return ret;
  2194. }
  2195. }
  2196. if (eg_pi->dynamic_ac_timing) {
  2197. ret = btc_initialize_mc_reg_table(rdev);
  2198. if (ret)
  2199. eg_pi->dynamic_ac_timing = false;
  2200. }
  2201. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
  2202. rv770_enable_backbias(rdev, true);
  2203. if (pi->dynamic_ss)
  2204. cypress_enable_spread_spectrum(rdev, true);
  2205. if (pi->thermal_protection)
  2206. rv770_enable_thermal_protection(rdev, true);
  2207. rv770_setup_bsp(rdev);
  2208. rv770_program_git(rdev);
  2209. rv770_program_tp(rdev);
  2210. rv770_program_tpp(rdev);
  2211. rv770_program_sstp(rdev);
  2212. rv770_program_engine_speed_parameters(rdev);
  2213. cypress_enable_display_gap(rdev);
  2214. rv770_program_vc(rdev);
  2215. if (pi->dynamic_pcie_gen2)
  2216. btc_enable_dynamic_pcie_gen2(rdev, true);
  2217. ret = rv770_upload_firmware(rdev);
  2218. if (ret) {
  2219. DRM_ERROR("rv770_upload_firmware failed\n");
  2220. return ret;
  2221. }
  2222. ret = cypress_get_table_locations(rdev);
  2223. if (ret) {
  2224. DRM_ERROR("cypress_get_table_locations failed\n");
  2225. return ret;
  2226. }
  2227. ret = btc_init_smc_table(rdev, boot_ps);
  2228. if (ret)
  2229. return ret;
  2230. if (eg_pi->dynamic_ac_timing) {
  2231. ret = cypress_populate_mc_reg_table(rdev, boot_ps);
  2232. if (ret) {
  2233. DRM_ERROR("cypress_populate_mc_reg_table failed\n");
  2234. return ret;
  2235. }
  2236. }
  2237. cypress_program_response_times(rdev);
  2238. r7xx_start_smc(rdev);
  2239. ret = cypress_notify_smc_display_change(rdev, false);
  2240. if (ret) {
  2241. DRM_ERROR("cypress_notify_smc_display_change failed\n");
  2242. return ret;
  2243. }
  2244. cypress_enable_sclk_control(rdev, true);
  2245. if (eg_pi->memory_transition)
  2246. cypress_enable_mclk_control(rdev, true);
  2247. cypress_start_dpm(rdev);
  2248. if (pi->gfx_clock_gating)
  2249. btc_cg_clock_gating_enable(rdev, true);
  2250. if (pi->mg_clock_gating)
  2251. btc_mg_clock_gating_enable(rdev, true);
  2252. if (eg_pi->ls_clock_gating)
  2253. btc_ls_clock_gating_enable(rdev, true);
  2254. if (rdev->irq.installed &&
  2255. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  2256. PPSMC_Result result;
  2257. ret = rv770_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  2258. if (ret)
  2259. return ret;
  2260. rdev->irq.dpm_thermal = true;
  2261. radeon_irq_set(rdev);
  2262. result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
  2263. if (result != PPSMC_Result_OK)
  2264. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  2265. }
  2266. rv770_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  2267. btc_init_stutter_mode(rdev);
  2268. btc_update_current_ps(rdev, rdev->pm.dpm.boot_ps);
  2269. return 0;
  2270. };
  2271. void btc_dpm_disable(struct radeon_device *rdev)
  2272. {
  2273. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2274. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2275. if (!btc_dpm_enabled(rdev))
  2276. return;
  2277. rv770_clear_vc(rdev);
  2278. if (pi->thermal_protection)
  2279. rv770_enable_thermal_protection(rdev, false);
  2280. if (pi->dynamic_pcie_gen2)
  2281. btc_enable_dynamic_pcie_gen2(rdev, false);
  2282. if (rdev->irq.installed &&
  2283. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  2284. rdev->irq.dpm_thermal = false;
  2285. radeon_irq_set(rdev);
  2286. }
  2287. if (pi->gfx_clock_gating)
  2288. btc_cg_clock_gating_enable(rdev, false);
  2289. if (pi->mg_clock_gating)
  2290. btc_mg_clock_gating_enable(rdev, false);
  2291. if (eg_pi->ls_clock_gating)
  2292. btc_ls_clock_gating_enable(rdev, false);
  2293. rv770_stop_dpm(rdev);
  2294. btc_reset_to_default(rdev);
  2295. btc_stop_smc(rdev);
  2296. cypress_enable_spread_spectrum(rdev, false);
  2297. btc_update_current_ps(rdev, rdev->pm.dpm.boot_ps);
  2298. }
  2299. void btc_dpm_setup_asic(struct radeon_device *rdev)
  2300. {
  2301. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2302. rv770_get_memory_type(rdev);
  2303. rv740_read_clock_registers(rdev);
  2304. btc_read_arb_registers(rdev);
  2305. rv770_read_voltage_smio_registers(rdev);
  2306. if (eg_pi->pcie_performance_request)
  2307. cypress_advertise_gen2_capability(rdev);
  2308. rv770_get_pcie_gen2_status(rdev);
  2309. rv770_enable_acpi_pm(rdev);
  2310. }
  2311. int btc_dpm_init(struct radeon_device *rdev)
  2312. {
  2313. struct rv7xx_power_info *pi;
  2314. struct evergreen_power_info *eg_pi;
  2315. struct atom_clock_dividers dividers;
  2316. int ret;
  2317. eg_pi = kzalloc(sizeof(struct evergreen_power_info), GFP_KERNEL);
  2318. if (eg_pi == NULL)
  2319. return -ENOMEM;
  2320. rdev->pm.dpm.priv = eg_pi;
  2321. pi = &eg_pi->rv7xx;
  2322. rv770_get_max_vddc(rdev);
  2323. eg_pi->ulv.supported = false;
  2324. pi->acpi_vddc = 0;
  2325. eg_pi->acpi_vddci = 0;
  2326. pi->min_vddc_in_table = 0;
  2327. pi->max_vddc_in_table = 0;
  2328. ret = rv7xx_parse_power_table(rdev);
  2329. if (ret)
  2330. return ret;
  2331. ret = r600_parse_extended_power_table(rdev);
  2332. if (ret)
  2333. return ret;
  2334. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  2335. kzalloc(4 * sizeof(struct radeon_clock_voltage_dependency_entry), GFP_KERNEL);
  2336. if (!rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  2337. r600_free_extended_power_table(rdev);
  2338. return -ENOMEM;
  2339. }
  2340. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  2341. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  2342. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  2343. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  2344. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 800;
  2345. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  2346. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 800;
  2347. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  2348. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 800;
  2349. if (rdev->pm.dpm.voltage_response_time == 0)
  2350. rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
  2351. if (rdev->pm.dpm.backbias_response_time == 0)
  2352. rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
  2353. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  2354. 0, false, &dividers);
  2355. if (ret)
  2356. pi->ref_div = dividers.ref_div + 1;
  2357. else
  2358. pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
  2359. pi->mclk_strobe_mode_threshold = 40000;
  2360. pi->mclk_edc_enable_threshold = 40000;
  2361. eg_pi->mclk_edc_wr_enable_threshold = 40000;
  2362. pi->rlp = RV770_RLP_DFLT;
  2363. pi->rmp = RV770_RMP_DFLT;
  2364. pi->lhp = RV770_LHP_DFLT;
  2365. pi->lmp = RV770_LMP_DFLT;
  2366. eg_pi->ats[0].rlp = RV770_RLP_DFLT;
  2367. eg_pi->ats[0].rmp = RV770_RMP_DFLT;
  2368. eg_pi->ats[0].lhp = RV770_LHP_DFLT;
  2369. eg_pi->ats[0].lmp = RV770_LMP_DFLT;
  2370. eg_pi->ats[1].rlp = BTC_RLP_UVD_DFLT;
  2371. eg_pi->ats[1].rmp = BTC_RMP_UVD_DFLT;
  2372. eg_pi->ats[1].lhp = BTC_LHP_UVD_DFLT;
  2373. eg_pi->ats[1].lmp = BTC_LMP_UVD_DFLT;
  2374. eg_pi->smu_uvd_hs = true;
  2375. pi->voltage_control =
  2376. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, 0);
  2377. pi->mvdd_control =
  2378. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_MVDDC, 0);
  2379. eg_pi->vddci_control =
  2380. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI, 0);
  2381. rv770_get_engine_memory_ss(rdev);
  2382. pi->asi = RV770_ASI_DFLT;
  2383. pi->pasi = CYPRESS_HASI_DFLT;
  2384. pi->vrc = CYPRESS_VRC_DFLT;
  2385. pi->power_gating = false;
  2386. pi->gfx_clock_gating = true;
  2387. pi->mg_clock_gating = true;
  2388. pi->mgcgtssm = true;
  2389. eg_pi->ls_clock_gating = false;
  2390. eg_pi->sclk_deep_sleep = false;
  2391. pi->dynamic_pcie_gen2 = true;
  2392. if (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  2393. pi->thermal_protection = true;
  2394. else
  2395. pi->thermal_protection = false;
  2396. pi->display_gap = true;
  2397. if (rdev->flags & RADEON_IS_MOBILITY)
  2398. pi->dcodt = true;
  2399. else
  2400. pi->dcodt = false;
  2401. pi->ulps = true;
  2402. eg_pi->dynamic_ac_timing = true;
  2403. eg_pi->abm = true;
  2404. eg_pi->mcls = true;
  2405. eg_pi->light_sleep = true;
  2406. eg_pi->memory_transition = true;
  2407. #if defined(CONFIG_ACPI)
  2408. eg_pi->pcie_performance_request =
  2409. radeon_acpi_is_pcie_performance_request_supported(rdev);
  2410. #else
  2411. eg_pi->pcie_performance_request = false;
  2412. #endif
  2413. if (rdev->family == CHIP_BARTS)
  2414. eg_pi->dll_default_on = true;
  2415. else
  2416. eg_pi->dll_default_on = false;
  2417. eg_pi->sclk_deep_sleep = false;
  2418. if (ASIC_IS_LOMBOK(rdev))
  2419. pi->mclk_stutter_mode_threshold = 30000;
  2420. else
  2421. pi->mclk_stutter_mode_threshold = 0;
  2422. pi->sram_end = SMC_RAM_END;
  2423. rdev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
  2424. rdev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  2425. rdev->pm.dpm.dyn_state.min_vddc_for_pcie_gen2 = 900;
  2426. rdev->pm.dpm.dyn_state.valid_sclk_values.count = ARRAY_SIZE(btc_valid_sclk);
  2427. rdev->pm.dpm.dyn_state.valid_sclk_values.values = btc_valid_sclk;
  2428. rdev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  2429. rdev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  2430. if (rdev->family == CHIP_TURKS)
  2431. rdev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
  2432. else
  2433. rdev->pm.dpm.dyn_state.sclk_mclk_delta = 10000;
  2434. /* make sure dc limits are valid */
  2435. if ((rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
  2436. (rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
  2437. rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
  2438. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  2439. return 0;
  2440. }
  2441. void btc_dpm_fini(struct radeon_device *rdev)
  2442. {
  2443. int i;
  2444. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  2445. kfree(rdev->pm.dpm.ps[i].ps_priv);
  2446. }
  2447. kfree(rdev->pm.dpm.ps);
  2448. kfree(rdev->pm.dpm.priv);
  2449. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  2450. r600_free_extended_power_table(rdev);
  2451. }
  2452. u32 btc_dpm_get_sclk(struct radeon_device *rdev, bool low)
  2453. {
  2454. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2455. struct rv7xx_ps *requested_state = rv770_get_ps(&eg_pi->requested_rps);
  2456. if (low)
  2457. return requested_state->low.sclk;
  2458. else
  2459. return requested_state->high.sclk;
  2460. }
  2461. u32 btc_dpm_get_mclk(struct radeon_device *rdev, bool low)
  2462. {
  2463. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2464. struct rv7xx_ps *requested_state = rv770_get_ps(&eg_pi->requested_rps);
  2465. if (low)
  2466. return requested_state->low.mclk;
  2467. else
  2468. return requested_state->high.mclk;
  2469. }