nv50_fence.c 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123
  1. /*
  2. * Copyright 2012 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs <bskeggs@redhat.com>
  23. */
  24. #include <core/object.h>
  25. #include <core/class.h>
  26. #include "nouveau_drm.h"
  27. #include "nouveau_dma.h"
  28. #include "nv10_fence.h"
  29. #include "nv50_display.h"
  30. static int
  31. nv50_fence_context_new(struct nouveau_channel *chan)
  32. {
  33. struct drm_device *dev = chan->drm->dev;
  34. struct nv10_fence_priv *priv = chan->drm->fence;
  35. struct nv10_fence_chan *fctx;
  36. struct ttm_mem_reg *mem = &priv->bo->bo.mem;
  37. struct nouveau_object *object;
  38. u32 start = mem->start * PAGE_SIZE;
  39. u32 limit = start + mem->size - 1;
  40. int ret, i;
  41. fctx = chan->fence = kzalloc(sizeof(*fctx), GFP_KERNEL);
  42. if (!fctx)
  43. return -ENOMEM;
  44. nouveau_fence_context_new(&fctx->base);
  45. fctx->base.emit = nv10_fence_emit;
  46. fctx->base.read = nv10_fence_read;
  47. fctx->base.sync = nv17_fence_sync;
  48. ret = nouveau_object_new(nv_object(chan->cli), chan->handle,
  49. NvSema, 0x003d,
  50. &(struct nv_dma_class) {
  51. .flags = NV_DMA_TARGET_VRAM |
  52. NV_DMA_ACCESS_RDWR,
  53. .start = start,
  54. .limit = limit,
  55. }, sizeof(struct nv_dma_class),
  56. &object);
  57. /* dma objects for display sync channel semaphore blocks */
  58. for (i = 0; !ret && i < dev->mode_config.num_crtc; i++) {
  59. struct nouveau_bo *bo = nv50_display_crtc_sema(dev, i);
  60. u32 start = bo->bo.mem.start * PAGE_SIZE;
  61. u32 limit = start + bo->bo.mem.size - 1;
  62. ret = nouveau_object_new(nv_object(chan->cli), chan->handle,
  63. NvEvoSema0 + i, 0x003d,
  64. &(struct nv_dma_class) {
  65. .flags = NV_DMA_TARGET_VRAM |
  66. NV_DMA_ACCESS_RDWR,
  67. .start = start,
  68. .limit = limit,
  69. }, sizeof(struct nv_dma_class),
  70. &object);
  71. }
  72. if (ret)
  73. nv10_fence_context_del(chan);
  74. return ret;
  75. }
  76. int
  77. nv50_fence_create(struct nouveau_drm *drm)
  78. {
  79. struct nv10_fence_priv *priv;
  80. int ret = 0;
  81. priv = drm->fence = kzalloc(sizeof(*priv), GFP_KERNEL);
  82. if (!priv)
  83. return -ENOMEM;
  84. priv->base.dtor = nv10_fence_destroy;
  85. priv->base.resume = nv17_fence_resume;
  86. priv->base.context_new = nv50_fence_context_new;
  87. priv->base.context_del = nv10_fence_context_del;
  88. spin_lock_init(&priv->lock);
  89. ret = nouveau_bo_new(drm->dev, 4096, 0x1000, TTM_PL_FLAG_VRAM,
  90. 0, 0x0000, NULL, &priv->bo);
  91. if (!ret) {
  92. ret = nouveau_bo_pin(priv->bo, TTM_PL_FLAG_VRAM);
  93. if (!ret) {
  94. ret = nouveau_bo_map(priv->bo);
  95. if (ret)
  96. nouveau_bo_unpin(priv->bo);
  97. }
  98. if (ret)
  99. nouveau_bo_ref(NULL, &priv->bo);
  100. }
  101. if (ret) {
  102. nv10_fence_destroy(drm);
  103. return ret;
  104. }
  105. nouveau_bo_wr32(priv->bo, 0x000, 0x00000000);
  106. return ret;
  107. }