mdp4_dtv_encoder.c 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305
  1. /*
  2. * Copyright (C) 2013 Red Hat
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include <mach/clk.h>
  18. #include "mdp4_kms.h"
  19. #include "drm_crtc.h"
  20. #include "drm_crtc_helper.h"
  21. struct mdp4_dtv_encoder {
  22. struct drm_encoder base;
  23. struct clk *src_clk;
  24. struct clk *hdmi_clk;
  25. struct clk *mdp_clk;
  26. unsigned long int pixclock;
  27. bool enabled;
  28. uint32_t bsc;
  29. };
  30. #define to_mdp4_dtv_encoder(x) container_of(x, struct mdp4_dtv_encoder, base)
  31. static struct mdp4_kms *get_kms(struct drm_encoder *encoder)
  32. {
  33. struct msm_drm_private *priv = encoder->dev->dev_private;
  34. return to_mdp4_kms(priv->kms);
  35. }
  36. #ifdef CONFIG_MSM_BUS_SCALING
  37. #include <mach/board.h>
  38. /* not ironically named at all.. no, really.. */
  39. static void bs_init(struct mdp4_dtv_encoder *mdp4_dtv_encoder)
  40. {
  41. struct drm_device *dev = mdp4_dtv_encoder->base.dev;
  42. struct lcdc_platform_data *dtv_pdata = mdp4_find_pdata("dtv.0");
  43. if (!dtv_pdata) {
  44. dev_err(dev->dev, "could not find dtv pdata\n");
  45. return;
  46. }
  47. if (dtv_pdata->bus_scale_table) {
  48. mdp4_dtv_encoder->bsc = msm_bus_scale_register_client(
  49. dtv_pdata->bus_scale_table);
  50. DBG("bus scale client: %08x", mdp4_dtv_encoder->bsc);
  51. DBG("lcdc_power_save: %p", dtv_pdata->lcdc_power_save);
  52. if (dtv_pdata->lcdc_power_save)
  53. dtv_pdata->lcdc_power_save(1);
  54. }
  55. }
  56. static void bs_fini(struct mdp4_dtv_encoder *mdp4_dtv_encoder)
  57. {
  58. if (mdp4_dtv_encoder->bsc) {
  59. msm_bus_scale_unregister_client(mdp4_dtv_encoder->bsc);
  60. mdp4_dtv_encoder->bsc = 0;
  61. }
  62. }
  63. static void bs_set(struct mdp4_dtv_encoder *mdp4_dtv_encoder, int idx)
  64. {
  65. if (mdp4_dtv_encoder->bsc) {
  66. DBG("set bus scaling: %d", idx);
  67. msm_bus_scale_client_update_request(mdp4_dtv_encoder->bsc, idx);
  68. }
  69. }
  70. #else
  71. static void bs_init(struct mdp4_dtv_encoder *mdp4_dtv_encoder) {}
  72. static void bs_fini(struct mdp4_dtv_encoder *mdp4_dtv_encoder) {}
  73. static void bs_set(struct mdp4_dtv_encoder *mdp4_dtv_encoder, int idx) {}
  74. #endif
  75. static void mdp4_dtv_encoder_destroy(struct drm_encoder *encoder)
  76. {
  77. struct mdp4_dtv_encoder *mdp4_dtv_encoder = to_mdp4_dtv_encoder(encoder);
  78. bs_fini(mdp4_dtv_encoder);
  79. drm_encoder_cleanup(encoder);
  80. kfree(mdp4_dtv_encoder);
  81. }
  82. static const struct drm_encoder_funcs mdp4_dtv_encoder_funcs = {
  83. .destroy = mdp4_dtv_encoder_destroy,
  84. };
  85. static void mdp4_dtv_encoder_dpms(struct drm_encoder *encoder, int mode)
  86. {
  87. struct drm_device *dev = encoder->dev;
  88. struct mdp4_dtv_encoder *mdp4_dtv_encoder = to_mdp4_dtv_encoder(encoder);
  89. struct mdp4_kms *mdp4_kms = get_kms(encoder);
  90. bool enabled = (mode == DRM_MODE_DPMS_ON);
  91. DBG("mode=%d", mode);
  92. if (enabled == mdp4_dtv_encoder->enabled)
  93. return;
  94. if (enabled) {
  95. unsigned long pc = mdp4_dtv_encoder->pixclock;
  96. int ret;
  97. bs_set(mdp4_dtv_encoder, 1);
  98. DBG("setting src_clk=%lu", pc);
  99. ret = clk_set_rate(mdp4_dtv_encoder->src_clk, pc);
  100. if (ret)
  101. dev_err(dev->dev, "failed to set src_clk to %lu: %d\n", pc, ret);
  102. clk_prepare_enable(mdp4_dtv_encoder->src_clk);
  103. ret = clk_prepare_enable(mdp4_dtv_encoder->hdmi_clk);
  104. if (ret)
  105. dev_err(dev->dev, "failed to enable hdmi_clk: %d\n", ret);
  106. ret = clk_prepare_enable(mdp4_dtv_encoder->mdp_clk);
  107. if (ret)
  108. dev_err(dev->dev, "failed to enabled mdp_clk: %d\n", ret);
  109. mdp4_write(mdp4_kms, REG_MDP4_DTV_ENABLE, 1);
  110. } else {
  111. mdp4_write(mdp4_kms, REG_MDP4_DTV_ENABLE, 0);
  112. /*
  113. * Wait for a vsync so we know the ENABLE=0 latched before
  114. * the (connector) source of the vsync's gets disabled,
  115. * otherwise we end up in a funny state if we re-enable
  116. * before the disable latches, which results that some of
  117. * the settings changes for the new modeset (like new
  118. * scanout buffer) don't latch properly..
  119. */
  120. mdp4_irq_wait(mdp4_kms, MDP4_IRQ_EXTERNAL_VSYNC);
  121. clk_disable_unprepare(mdp4_dtv_encoder->src_clk);
  122. clk_disable_unprepare(mdp4_dtv_encoder->hdmi_clk);
  123. clk_disable_unprepare(mdp4_dtv_encoder->mdp_clk);
  124. bs_set(mdp4_dtv_encoder, 0);
  125. }
  126. mdp4_dtv_encoder->enabled = enabled;
  127. }
  128. static bool mdp4_dtv_encoder_mode_fixup(struct drm_encoder *encoder,
  129. const struct drm_display_mode *mode,
  130. struct drm_display_mode *adjusted_mode)
  131. {
  132. return true;
  133. }
  134. static void mdp4_dtv_encoder_mode_set(struct drm_encoder *encoder,
  135. struct drm_display_mode *mode,
  136. struct drm_display_mode *adjusted_mode)
  137. {
  138. struct mdp4_dtv_encoder *mdp4_dtv_encoder = to_mdp4_dtv_encoder(encoder);
  139. struct mdp4_kms *mdp4_kms = get_kms(encoder);
  140. uint32_t dtv_hsync_skew, vsync_period, vsync_len, ctrl_pol;
  141. uint32_t display_v_start, display_v_end;
  142. uint32_t hsync_start_x, hsync_end_x;
  143. mode = adjusted_mode;
  144. DBG("set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
  145. mode->base.id, mode->name,
  146. mode->vrefresh, mode->clock,
  147. mode->hdisplay, mode->hsync_start,
  148. mode->hsync_end, mode->htotal,
  149. mode->vdisplay, mode->vsync_start,
  150. mode->vsync_end, mode->vtotal,
  151. mode->type, mode->flags);
  152. mdp4_dtv_encoder->pixclock = mode->clock * 1000;
  153. DBG("pixclock=%lu", mdp4_dtv_encoder->pixclock);
  154. ctrl_pol = 0;
  155. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  156. ctrl_pol |= MDP4_DTV_CTRL_POLARITY_HSYNC_LOW;
  157. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  158. ctrl_pol |= MDP4_DTV_CTRL_POLARITY_VSYNC_LOW;
  159. /* probably need to get DATA_EN polarity from panel.. */
  160. dtv_hsync_skew = 0; /* get this from panel? */
  161. hsync_start_x = (mode->htotal - mode->hsync_start);
  162. hsync_end_x = mode->htotal - (mode->hsync_start - mode->hdisplay) - 1;
  163. vsync_period = mode->vtotal * mode->htotal;
  164. vsync_len = (mode->vsync_end - mode->vsync_start) * mode->htotal;
  165. display_v_start = (mode->vtotal - mode->vsync_start) * mode->htotal + dtv_hsync_skew;
  166. display_v_end = vsync_period - ((mode->vsync_start - mode->vdisplay) * mode->htotal) + dtv_hsync_skew - 1;
  167. mdp4_write(mdp4_kms, REG_MDP4_DTV_HSYNC_CTRL,
  168. MDP4_DTV_HSYNC_CTRL_PULSEW(mode->hsync_end - mode->hsync_start) |
  169. MDP4_DTV_HSYNC_CTRL_PERIOD(mode->htotal));
  170. mdp4_write(mdp4_kms, REG_MDP4_DTV_VSYNC_PERIOD, vsync_period);
  171. mdp4_write(mdp4_kms, REG_MDP4_DTV_VSYNC_LEN, vsync_len);
  172. mdp4_write(mdp4_kms, REG_MDP4_DTV_DISPLAY_HCTRL,
  173. MDP4_DTV_DISPLAY_HCTRL_START(hsync_start_x) |
  174. MDP4_DTV_DISPLAY_HCTRL_END(hsync_end_x));
  175. mdp4_write(mdp4_kms, REG_MDP4_DTV_DISPLAY_VSTART, display_v_start);
  176. mdp4_write(mdp4_kms, REG_MDP4_DTV_DISPLAY_VEND, display_v_end);
  177. mdp4_write(mdp4_kms, REG_MDP4_DTV_BORDER_CLR, 0);
  178. mdp4_write(mdp4_kms, REG_MDP4_DTV_UNDERFLOW_CLR,
  179. MDP4_DTV_UNDERFLOW_CLR_ENABLE_RECOVERY |
  180. MDP4_DTV_UNDERFLOW_CLR_COLOR(0xff));
  181. mdp4_write(mdp4_kms, REG_MDP4_DTV_HSYNC_SKEW, dtv_hsync_skew);
  182. mdp4_write(mdp4_kms, REG_MDP4_DTV_CTRL_POLARITY, ctrl_pol);
  183. mdp4_write(mdp4_kms, REG_MDP4_DTV_ACTIVE_HCTL,
  184. MDP4_DTV_ACTIVE_HCTL_START(0) |
  185. MDP4_DTV_ACTIVE_HCTL_END(0));
  186. mdp4_write(mdp4_kms, REG_MDP4_DTV_ACTIVE_VSTART, 0);
  187. mdp4_write(mdp4_kms, REG_MDP4_DTV_ACTIVE_VEND, 0);
  188. }
  189. static void mdp4_dtv_encoder_prepare(struct drm_encoder *encoder)
  190. {
  191. mdp4_dtv_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  192. }
  193. static void mdp4_dtv_encoder_commit(struct drm_encoder *encoder)
  194. {
  195. mdp4_crtc_set_config(encoder->crtc,
  196. MDP4_DMA_CONFIG_R_BPC(BPC8) |
  197. MDP4_DMA_CONFIG_G_BPC(BPC8) |
  198. MDP4_DMA_CONFIG_B_BPC(BPC8) |
  199. MDP4_DMA_CONFIG_PACK(0x21));
  200. mdp4_crtc_set_intf(encoder->crtc, INTF_LCDC_DTV);
  201. mdp4_dtv_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  202. }
  203. static const struct drm_encoder_helper_funcs mdp4_dtv_encoder_helper_funcs = {
  204. .dpms = mdp4_dtv_encoder_dpms,
  205. .mode_fixup = mdp4_dtv_encoder_mode_fixup,
  206. .mode_set = mdp4_dtv_encoder_mode_set,
  207. .prepare = mdp4_dtv_encoder_prepare,
  208. .commit = mdp4_dtv_encoder_commit,
  209. };
  210. long mdp4_dtv_round_pixclk(struct drm_encoder *encoder, unsigned long rate)
  211. {
  212. struct mdp4_dtv_encoder *mdp4_dtv_encoder = to_mdp4_dtv_encoder(encoder);
  213. return clk_round_rate(mdp4_dtv_encoder->src_clk, rate);
  214. }
  215. /* initialize encoder */
  216. struct drm_encoder *mdp4_dtv_encoder_init(struct drm_device *dev)
  217. {
  218. struct drm_encoder *encoder = NULL;
  219. struct mdp4_dtv_encoder *mdp4_dtv_encoder;
  220. int ret;
  221. mdp4_dtv_encoder = kzalloc(sizeof(*mdp4_dtv_encoder), GFP_KERNEL);
  222. if (!mdp4_dtv_encoder) {
  223. ret = -ENOMEM;
  224. goto fail;
  225. }
  226. encoder = &mdp4_dtv_encoder->base;
  227. drm_encoder_init(dev, encoder, &mdp4_dtv_encoder_funcs,
  228. DRM_MODE_ENCODER_TMDS);
  229. drm_encoder_helper_add(encoder, &mdp4_dtv_encoder_helper_funcs);
  230. mdp4_dtv_encoder->src_clk = devm_clk_get(dev->dev, "src_clk");
  231. if (IS_ERR(mdp4_dtv_encoder->src_clk)) {
  232. dev_err(dev->dev, "failed to get src_clk\n");
  233. ret = PTR_ERR(mdp4_dtv_encoder->src_clk);
  234. goto fail;
  235. }
  236. mdp4_dtv_encoder->hdmi_clk = devm_clk_get(dev->dev, "hdmi_clk");
  237. if (IS_ERR(mdp4_dtv_encoder->hdmi_clk)) {
  238. dev_err(dev->dev, "failed to get hdmi_clk\n");
  239. ret = PTR_ERR(mdp4_dtv_encoder->hdmi_clk);
  240. goto fail;
  241. }
  242. mdp4_dtv_encoder->mdp_clk = devm_clk_get(dev->dev, "mdp_clk");
  243. if (IS_ERR(mdp4_dtv_encoder->mdp_clk)) {
  244. dev_err(dev->dev, "failed to get mdp_clk\n");
  245. ret = PTR_ERR(mdp4_dtv_encoder->mdp_clk);
  246. goto fail;
  247. }
  248. bs_init(mdp4_dtv_encoder);
  249. return encoder;
  250. fail:
  251. if (encoder)
  252. mdp4_dtv_encoder_destroy(encoder);
  253. return ERR_PTR(ret);
  254. }