a3xx.xml.h 85 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193
  1. #ifndef A3XX_XML
  2. #define A3XX_XML
  3. /* Autogenerated file, DO NOT EDIT manually!
  4. This file was generated by the rules-ng-ng headergen tool in this git repository:
  5. http://0x04.net/cgit/index.cgi/rules-ng-ng
  6. git clone git://0x04.net/rules-ng-ng
  7. The rules-ng-ng source files this header was generated from are:
  8. - /home/robclark/src/freedreno/envytools/rnndb/adreno.xml ( 327 bytes, from 2013-07-05 19:21:12)
  9. - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2013-03-31 16:51:27)
  10. - /home/robclark/src/freedreno/envytools/rnndb/a2xx/a2xx.xml ( 30005 bytes, from 2013-07-19 21:30:48)
  11. - /home/robclark/src/freedreno/envytools/rnndb/adreno_common.xml ( 8983 bytes, from 2013-07-24 01:38:36)
  12. - /home/robclark/src/freedreno/envytools/rnndb/adreno_pm4.xml ( 9712 bytes, from 2013-05-26 15:22:37)
  13. - /home/robclark/src/freedreno/envytools/rnndb/a3xx/a3xx.xml ( 51415 bytes, from 2013-08-03 14:26:05)
  14. Copyright (C) 2013 by the following authors:
  15. - Rob Clark <robdclark@gmail.com> (robclark)
  16. Permission is hereby granted, free of charge, to any person obtaining
  17. a copy of this software and associated documentation files (the
  18. "Software"), to deal in the Software without restriction, including
  19. without limitation the rights to use, copy, modify, merge, publish,
  20. distribute, sublicense, and/or sell copies of the Software, and to
  21. permit persons to whom the Software is furnished to do so, subject to
  22. the following conditions:
  23. The above copyright notice and this permission notice (including the
  24. next paragraph) shall be included in all copies or substantial
  25. portions of the Software.
  26. THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  29. IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  30. LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  31. OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  32. WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  33. */
  34. enum a3xx_render_mode {
  35. RB_RENDERING_PASS = 0,
  36. RB_TILING_PASS = 1,
  37. RB_RESOLVE_PASS = 2,
  38. };
  39. enum a3xx_tile_mode {
  40. LINEAR = 0,
  41. TILE_32X32 = 2,
  42. };
  43. enum a3xx_threadmode {
  44. MULTI = 0,
  45. SINGLE = 1,
  46. };
  47. enum a3xx_instrbuffermode {
  48. BUFFER = 1,
  49. };
  50. enum a3xx_threadsize {
  51. TWO_QUADS = 0,
  52. FOUR_QUADS = 1,
  53. };
  54. enum a3xx_state_block_id {
  55. HLSQ_BLOCK_ID_TP_TEX = 2,
  56. HLSQ_BLOCK_ID_TP_MIPMAP = 3,
  57. HLSQ_BLOCK_ID_SP_VS = 4,
  58. HLSQ_BLOCK_ID_SP_FS = 6,
  59. };
  60. enum a3xx_cache_opcode {
  61. INVALIDATE = 1,
  62. };
  63. enum a3xx_vtx_fmt {
  64. VFMT_FLOAT_32 = 0,
  65. VFMT_FLOAT_32_32 = 1,
  66. VFMT_FLOAT_32_32_32 = 2,
  67. VFMT_FLOAT_32_32_32_32 = 3,
  68. VFMT_FLOAT_16 = 4,
  69. VFMT_FLOAT_16_16 = 5,
  70. VFMT_FLOAT_16_16_16 = 6,
  71. VFMT_FLOAT_16_16_16_16 = 7,
  72. VFMT_FIXED_32 = 8,
  73. VFMT_FIXED_32_32 = 9,
  74. VFMT_FIXED_32_32_32 = 10,
  75. VFMT_FIXED_32_32_32_32 = 11,
  76. VFMT_SHORT_16 = 16,
  77. VFMT_SHORT_16_16 = 17,
  78. VFMT_SHORT_16_16_16 = 18,
  79. VFMT_SHORT_16_16_16_16 = 19,
  80. VFMT_USHORT_16 = 20,
  81. VFMT_USHORT_16_16 = 21,
  82. VFMT_USHORT_16_16_16 = 22,
  83. VFMT_USHORT_16_16_16_16 = 23,
  84. VFMT_NORM_SHORT_16 = 24,
  85. VFMT_NORM_SHORT_16_16 = 25,
  86. VFMT_NORM_SHORT_16_16_16 = 26,
  87. VFMT_NORM_SHORT_16_16_16_16 = 27,
  88. VFMT_NORM_USHORT_16 = 28,
  89. VFMT_NORM_USHORT_16_16 = 29,
  90. VFMT_NORM_USHORT_16_16_16 = 30,
  91. VFMT_NORM_USHORT_16_16_16_16 = 31,
  92. VFMT_UBYTE_8 = 40,
  93. VFMT_UBYTE_8_8 = 41,
  94. VFMT_UBYTE_8_8_8 = 42,
  95. VFMT_UBYTE_8_8_8_8 = 43,
  96. VFMT_NORM_UBYTE_8 = 44,
  97. VFMT_NORM_UBYTE_8_8 = 45,
  98. VFMT_NORM_UBYTE_8_8_8 = 46,
  99. VFMT_NORM_UBYTE_8_8_8_8 = 47,
  100. VFMT_BYTE_8 = 48,
  101. VFMT_BYTE_8_8 = 49,
  102. VFMT_BYTE_8_8_8 = 50,
  103. VFMT_BYTE_8_8_8_8 = 51,
  104. VFMT_NORM_BYTE_8 = 52,
  105. VFMT_NORM_BYTE_8_8 = 53,
  106. VFMT_NORM_BYTE_8_8_8 = 54,
  107. VFMT_NORM_BYTE_8_8_8_8 = 55,
  108. VFMT_UINT_10_10_10_2 = 60,
  109. VFMT_NORM_UINT_10_10_10_2 = 61,
  110. VFMT_INT_10_10_10_2 = 62,
  111. VFMT_NORM_INT_10_10_10_2 = 63,
  112. };
  113. enum a3xx_tex_fmt {
  114. TFMT_NORM_USHORT_565 = 4,
  115. TFMT_NORM_USHORT_5551 = 6,
  116. TFMT_NORM_USHORT_4444 = 7,
  117. TFMT_NORM_UINT_X8Z24 = 10,
  118. TFMT_NORM_UINT_NV12_UV_TILED = 17,
  119. TFMT_NORM_UINT_NV12_Y_TILED = 19,
  120. TFMT_NORM_UINT_NV12_UV = 21,
  121. TFMT_NORM_UINT_NV12_Y = 23,
  122. TFMT_NORM_UINT_I420_Y = 24,
  123. TFMT_NORM_UINT_I420_U = 26,
  124. TFMT_NORM_UINT_I420_V = 27,
  125. TFMT_NORM_UINT_2_10_10_10 = 41,
  126. TFMT_NORM_UINT_A8 = 44,
  127. TFMT_NORM_UINT_L8_A8 = 47,
  128. TFMT_NORM_UINT_8 = 48,
  129. TFMT_NORM_UINT_8_8 = 49,
  130. TFMT_NORM_UINT_8_8_8 = 50,
  131. TFMT_NORM_UINT_8_8_8_8 = 51,
  132. TFMT_FLOAT_16 = 64,
  133. TFMT_FLOAT_16_16 = 65,
  134. TFMT_FLOAT_16_16_16_16 = 67,
  135. TFMT_FLOAT_32 = 84,
  136. TFMT_FLOAT_32_32 = 85,
  137. TFMT_FLOAT_32_32_32_32 = 87,
  138. };
  139. enum a3xx_tex_fetchsize {
  140. TFETCH_DISABLE = 0,
  141. TFETCH_1_BYTE = 1,
  142. TFETCH_2_BYTE = 2,
  143. TFETCH_4_BYTE = 3,
  144. TFETCH_8_BYTE = 4,
  145. TFETCH_16_BYTE = 5,
  146. };
  147. enum a3xx_color_fmt {
  148. RB_R8G8B8_UNORM = 4,
  149. RB_R8G8B8A8_UNORM = 8,
  150. RB_Z16_UNORM = 12,
  151. RB_A8_UNORM = 20,
  152. };
  153. enum a3xx_color_swap {
  154. WZYX = 0,
  155. WXYZ = 1,
  156. ZYXW = 2,
  157. XYZW = 3,
  158. };
  159. enum a3xx_msaa_samples {
  160. MSAA_ONE = 0,
  161. MSAA_TWO = 1,
  162. MSAA_FOUR = 2,
  163. };
  164. enum a3xx_sp_perfcounter_select {
  165. SP_FS_CFLOW_INSTRUCTIONS = 12,
  166. SP_FS_FULL_ALU_INSTRUCTIONS = 14,
  167. SP0_ICL1_MISSES = 26,
  168. SP_ALU_ACTIVE_CYCLES = 29,
  169. };
  170. enum adreno_rb_copy_control_mode {
  171. RB_COPY_RESOLVE = 1,
  172. RB_COPY_DEPTH_STENCIL = 5,
  173. };
  174. enum a3xx_tex_filter {
  175. A3XX_TEX_NEAREST = 0,
  176. A3XX_TEX_LINEAR = 1,
  177. };
  178. enum a3xx_tex_clamp {
  179. A3XX_TEX_REPEAT = 0,
  180. A3XX_TEX_CLAMP_TO_EDGE = 1,
  181. A3XX_TEX_MIRROR_REPEAT = 2,
  182. A3XX_TEX_CLAMP_NONE = 3,
  183. };
  184. enum a3xx_tex_swiz {
  185. A3XX_TEX_X = 0,
  186. A3XX_TEX_Y = 1,
  187. A3XX_TEX_Z = 2,
  188. A3XX_TEX_W = 3,
  189. A3XX_TEX_ZERO = 4,
  190. A3XX_TEX_ONE = 5,
  191. };
  192. enum a3xx_tex_type {
  193. A3XX_TEX_1D = 0,
  194. A3XX_TEX_2D = 1,
  195. A3XX_TEX_CUBE = 2,
  196. A3XX_TEX_3D = 3,
  197. };
  198. #define A3XX_INT0_RBBM_GPU_IDLE 0x00000001
  199. #define A3XX_INT0_RBBM_AHB_ERROR 0x00000002
  200. #define A3XX_INT0_RBBM_REG_TIMEOUT 0x00000004
  201. #define A3XX_INT0_RBBM_ME_MS_TIMEOUT 0x00000008
  202. #define A3XX_INT0_RBBM_PFP_MS_TIMEOUT 0x00000010
  203. #define A3XX_INT0_RBBM_ATB_BUS_OVERFLOW 0x00000020
  204. #define A3XX_INT0_VFD_ERROR 0x00000040
  205. #define A3XX_INT0_CP_SW_INT 0x00000080
  206. #define A3XX_INT0_CP_T0_PACKET_IN_IB 0x00000100
  207. #define A3XX_INT0_CP_OPCODE_ERROR 0x00000200
  208. #define A3XX_INT0_CP_RESERVED_BIT_ERROR 0x00000400
  209. #define A3XX_INT0_CP_HW_FAULT 0x00000800
  210. #define A3XX_INT0_CP_DMA 0x00001000
  211. #define A3XX_INT0_CP_IB2_INT 0x00002000
  212. #define A3XX_INT0_CP_IB1_INT 0x00004000
  213. #define A3XX_INT0_CP_RB_INT 0x00008000
  214. #define A3XX_INT0_CP_REG_PROTECT_FAULT 0x00010000
  215. #define A3XX_INT0_CP_RB_DONE_TS 0x00020000
  216. #define A3XX_INT0_CP_VS_DONE_TS 0x00040000
  217. #define A3XX_INT0_CP_PS_DONE_TS 0x00080000
  218. #define A3XX_INT0_CACHE_FLUSH_TS 0x00100000
  219. #define A3XX_INT0_CP_AHB_ERROR_HALT 0x00200000
  220. #define A3XX_INT0_MISC_HANG_DETECT 0x01000000
  221. #define A3XX_INT0_UCHE_OOB_ACCESS 0x02000000
  222. #define REG_A3XX_RBBM_HW_VERSION 0x00000000
  223. #define REG_A3XX_RBBM_HW_RELEASE 0x00000001
  224. #define REG_A3XX_RBBM_HW_CONFIGURATION 0x00000002
  225. #define REG_A3XX_RBBM_CLOCK_CTL 0x00000010
  226. #define REG_A3XX_RBBM_SP_HYST_CNT 0x00000012
  227. #define REG_A3XX_RBBM_SW_RESET_CMD 0x00000018
  228. #define REG_A3XX_RBBM_AHB_CTL0 0x00000020
  229. #define REG_A3XX_RBBM_AHB_CTL1 0x00000021
  230. #define REG_A3XX_RBBM_AHB_CMD 0x00000022
  231. #define REG_A3XX_RBBM_AHB_ERROR_STATUS 0x00000027
  232. #define REG_A3XX_RBBM_GPR0_CTL 0x0000002e
  233. #define REG_A3XX_RBBM_STATUS 0x00000030
  234. #define A3XX_RBBM_STATUS_HI_BUSY 0x00000001
  235. #define A3XX_RBBM_STATUS_CP_ME_BUSY 0x00000002
  236. #define A3XX_RBBM_STATUS_CP_PFP_BUSY 0x00000004
  237. #define A3XX_RBBM_STATUS_CP_NRT_BUSY 0x00004000
  238. #define A3XX_RBBM_STATUS_VBIF_BUSY 0x00008000
  239. #define A3XX_RBBM_STATUS_TSE_BUSY 0x00010000
  240. #define A3XX_RBBM_STATUS_RAS_BUSY 0x00020000
  241. #define A3XX_RBBM_STATUS_RB_BUSY 0x00040000
  242. #define A3XX_RBBM_STATUS_PC_DCALL_BUSY 0x00080000
  243. #define A3XX_RBBM_STATUS_PC_VSD_BUSY 0x00100000
  244. #define A3XX_RBBM_STATUS_VFD_BUSY 0x00200000
  245. #define A3XX_RBBM_STATUS_VPC_BUSY 0x00400000
  246. #define A3XX_RBBM_STATUS_UCHE_BUSY 0x00800000
  247. #define A3XX_RBBM_STATUS_SP_BUSY 0x01000000
  248. #define A3XX_RBBM_STATUS_TPL1_BUSY 0x02000000
  249. #define A3XX_RBBM_STATUS_MARB_BUSY 0x04000000
  250. #define A3XX_RBBM_STATUS_VSC_BUSY 0x08000000
  251. #define A3XX_RBBM_STATUS_ARB_BUSY 0x10000000
  252. #define A3XX_RBBM_STATUS_HLSQ_BUSY 0x20000000
  253. #define A3XX_RBBM_STATUS_GPU_BUSY_NOHC 0x40000000
  254. #define A3XX_RBBM_STATUS_GPU_BUSY 0x80000000
  255. #define REG_A3XX_RBBM_WAIT_IDLE_CLOCKS_CTL 0x00000033
  256. #define REG_A3XX_RBBM_INTERFACE_HANG_INT_CTL 0x00000050
  257. #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL0 0x00000051
  258. #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL1 0x00000054
  259. #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL2 0x00000057
  260. #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL3 0x0000005a
  261. #define REG_A3XX_RBBM_INT_CLEAR_CMD 0x00000061
  262. #define REG_A3XX_RBBM_INT_0_MASK 0x00000063
  263. #define REG_A3XX_RBBM_INT_0_STATUS 0x00000064
  264. #define REG_A3XX_RBBM_PERFCTR_CTL 0x00000080
  265. #define REG_A3XX_RBBM_PERFCTR_LOAD_CMD0 0x00000081
  266. #define REG_A3XX_RBBM_PERFCTR_LOAD_CMD1 0x00000082
  267. #define REG_A3XX_RBBM_PERFCTR_LOAD_VALUE_LO 0x00000084
  268. #define REG_A3XX_RBBM_PERFCTR_LOAD_VALUE_HI 0x00000085
  269. #define REG_A3XX_RBBM_PERFCOUNTER0_SELECT 0x00000086
  270. #define REG_A3XX_RBBM_PERFCOUNTER1_SELECT 0x00000087
  271. #define REG_A3XX_RBBM_GPU_BUSY_MASKED 0x00000088
  272. #define REG_A3XX_RBBM_PERFCTR_CP_0_LO 0x00000090
  273. #define REG_A3XX_RBBM_PERFCTR_CP_0_HI 0x00000091
  274. #define REG_A3XX_RBBM_PERFCTR_RBBM_0_LO 0x00000092
  275. #define REG_A3XX_RBBM_PERFCTR_RBBM_0_HI 0x00000093
  276. #define REG_A3XX_RBBM_PERFCTR_RBBM_1_LO 0x00000094
  277. #define REG_A3XX_RBBM_PERFCTR_RBBM_1_HI 0x00000095
  278. #define REG_A3XX_RBBM_PERFCTR_PC_0_LO 0x00000096
  279. #define REG_A3XX_RBBM_PERFCTR_PC_0_HI 0x00000097
  280. #define REG_A3XX_RBBM_PERFCTR_PC_1_LO 0x00000098
  281. #define REG_A3XX_RBBM_PERFCTR_PC_1_HI 0x00000099
  282. #define REG_A3XX_RBBM_PERFCTR_PC_2_LO 0x0000009a
  283. #define REG_A3XX_RBBM_PERFCTR_PC_2_HI 0x0000009b
  284. #define REG_A3XX_RBBM_PERFCTR_PC_3_LO 0x0000009c
  285. #define REG_A3XX_RBBM_PERFCTR_PC_3_HI 0x0000009d
  286. #define REG_A3XX_RBBM_PERFCTR_VFD_0_LO 0x0000009e
  287. #define REG_A3XX_RBBM_PERFCTR_VFD_0_HI 0x0000009f
  288. #define REG_A3XX_RBBM_PERFCTR_VFD_1_LO 0x000000a0
  289. #define REG_A3XX_RBBM_PERFCTR_VFD_1_HI 0x000000a1
  290. #define REG_A3XX_RBBM_PERFCTR_HLSQ_0_LO 0x000000a2
  291. #define REG_A3XX_RBBM_PERFCTR_HLSQ_0_HI 0x000000a3
  292. #define REG_A3XX_RBBM_PERFCTR_HLSQ_1_LO 0x000000a4
  293. #define REG_A3XX_RBBM_PERFCTR_HLSQ_1_HI 0x000000a5
  294. #define REG_A3XX_RBBM_PERFCTR_HLSQ_2_LO 0x000000a6
  295. #define REG_A3XX_RBBM_PERFCTR_HLSQ_2_HI 0x000000a7
  296. #define REG_A3XX_RBBM_PERFCTR_HLSQ_3_LO 0x000000a8
  297. #define REG_A3XX_RBBM_PERFCTR_HLSQ_3_HI 0x000000a9
  298. #define REG_A3XX_RBBM_PERFCTR_HLSQ_4_LO 0x000000aa
  299. #define REG_A3XX_RBBM_PERFCTR_HLSQ_4_HI 0x000000ab
  300. #define REG_A3XX_RBBM_PERFCTR_HLSQ_5_LO 0x000000ac
  301. #define REG_A3XX_RBBM_PERFCTR_HLSQ_5_HI 0x000000ad
  302. #define REG_A3XX_RBBM_PERFCTR_VPC_0_LO 0x000000ae
  303. #define REG_A3XX_RBBM_PERFCTR_VPC_0_HI 0x000000af
  304. #define REG_A3XX_RBBM_PERFCTR_VPC_1_LO 0x000000b0
  305. #define REG_A3XX_RBBM_PERFCTR_VPC_1_HI 0x000000b1
  306. #define REG_A3XX_RBBM_PERFCTR_TSE_0_LO 0x000000b2
  307. #define REG_A3XX_RBBM_PERFCTR_TSE_0_HI 0x000000b3
  308. #define REG_A3XX_RBBM_PERFCTR_TSE_1_LO 0x000000b4
  309. #define REG_A3XX_RBBM_PERFCTR_TSE_1_HI 0x000000b5
  310. #define REG_A3XX_RBBM_PERFCTR_RAS_0_LO 0x000000b6
  311. #define REG_A3XX_RBBM_PERFCTR_RAS_0_HI 0x000000b7
  312. #define REG_A3XX_RBBM_PERFCTR_RAS_1_LO 0x000000b8
  313. #define REG_A3XX_RBBM_PERFCTR_RAS_1_HI 0x000000b9
  314. #define REG_A3XX_RBBM_PERFCTR_UCHE_0_LO 0x000000ba
  315. #define REG_A3XX_RBBM_PERFCTR_UCHE_0_HI 0x000000bb
  316. #define REG_A3XX_RBBM_PERFCTR_UCHE_1_LO 0x000000bc
  317. #define REG_A3XX_RBBM_PERFCTR_UCHE_1_HI 0x000000bd
  318. #define REG_A3XX_RBBM_PERFCTR_UCHE_2_LO 0x000000be
  319. #define REG_A3XX_RBBM_PERFCTR_UCHE_2_HI 0x000000bf
  320. #define REG_A3XX_RBBM_PERFCTR_UCHE_3_LO 0x000000c0
  321. #define REG_A3XX_RBBM_PERFCTR_UCHE_3_HI 0x000000c1
  322. #define REG_A3XX_RBBM_PERFCTR_UCHE_4_LO 0x000000c2
  323. #define REG_A3XX_RBBM_PERFCTR_UCHE_4_HI 0x000000c3
  324. #define REG_A3XX_RBBM_PERFCTR_UCHE_5_LO 0x000000c4
  325. #define REG_A3XX_RBBM_PERFCTR_UCHE_5_HI 0x000000c5
  326. #define REG_A3XX_RBBM_PERFCTR_TP_0_LO 0x000000c6
  327. #define REG_A3XX_RBBM_PERFCTR_TP_0_HI 0x000000c7
  328. #define REG_A3XX_RBBM_PERFCTR_TP_1_LO 0x000000c8
  329. #define REG_A3XX_RBBM_PERFCTR_TP_1_HI 0x000000c9
  330. #define REG_A3XX_RBBM_PERFCTR_TP_2_LO 0x000000ca
  331. #define REG_A3XX_RBBM_PERFCTR_TP_2_HI 0x000000cb
  332. #define REG_A3XX_RBBM_PERFCTR_TP_3_LO 0x000000cc
  333. #define REG_A3XX_RBBM_PERFCTR_TP_3_HI 0x000000cd
  334. #define REG_A3XX_RBBM_PERFCTR_TP_4_LO 0x000000ce
  335. #define REG_A3XX_RBBM_PERFCTR_TP_4_HI 0x000000cf
  336. #define REG_A3XX_RBBM_PERFCTR_TP_5_LO 0x000000d0
  337. #define REG_A3XX_RBBM_PERFCTR_TP_5_HI 0x000000d1
  338. #define REG_A3XX_RBBM_PERFCTR_SP_0_LO 0x000000d2
  339. #define REG_A3XX_RBBM_PERFCTR_SP_0_HI 0x000000d3
  340. #define REG_A3XX_RBBM_PERFCTR_SP_1_LO 0x000000d4
  341. #define REG_A3XX_RBBM_PERFCTR_SP_1_HI 0x000000d5
  342. #define REG_A3XX_RBBM_PERFCTR_SP_2_LO 0x000000d6
  343. #define REG_A3XX_RBBM_PERFCTR_SP_2_HI 0x000000d7
  344. #define REG_A3XX_RBBM_PERFCTR_SP_3_LO 0x000000d8
  345. #define REG_A3XX_RBBM_PERFCTR_SP_3_HI 0x000000d9
  346. #define REG_A3XX_RBBM_PERFCTR_SP_4_LO 0x000000da
  347. #define REG_A3XX_RBBM_PERFCTR_SP_4_HI 0x000000db
  348. #define REG_A3XX_RBBM_PERFCTR_SP_5_LO 0x000000dc
  349. #define REG_A3XX_RBBM_PERFCTR_SP_5_HI 0x000000dd
  350. #define REG_A3XX_RBBM_PERFCTR_SP_6_LO 0x000000de
  351. #define REG_A3XX_RBBM_PERFCTR_SP_6_HI 0x000000df
  352. #define REG_A3XX_RBBM_PERFCTR_SP_7_LO 0x000000e0
  353. #define REG_A3XX_RBBM_PERFCTR_SP_7_HI 0x000000e1
  354. #define REG_A3XX_RBBM_PERFCTR_RB_0_LO 0x000000e2
  355. #define REG_A3XX_RBBM_PERFCTR_RB_0_HI 0x000000e3
  356. #define REG_A3XX_RBBM_PERFCTR_RB_1_LO 0x000000e4
  357. #define REG_A3XX_RBBM_PERFCTR_RB_1_HI 0x000000e5
  358. #define REG_A3XX_RBBM_PERFCTR_PWR_0_LO 0x000000ea
  359. #define REG_A3XX_RBBM_PERFCTR_PWR_0_HI 0x000000eb
  360. #define REG_A3XX_RBBM_PERFCTR_PWR_1_LO 0x000000ec
  361. #define REG_A3XX_RBBM_PERFCTR_PWR_1_HI 0x000000ed
  362. #define REG_A3XX_RBBM_RBBM_CTL 0x00000100
  363. #define REG_A3XX_RBBM_DEBUG_BUS_CTL 0x00000111
  364. #define REG_A3XX_RBBM_DEBUG_BUS_DATA_STATUS 0x00000112
  365. #define REG_A3XX_CP_PFP_UCODE_ADDR 0x000001c9
  366. #define REG_A3XX_CP_PFP_UCODE_DATA 0x000001ca
  367. #define REG_A3XX_CP_ROQ_ADDR 0x000001cc
  368. #define REG_A3XX_CP_ROQ_DATA 0x000001cd
  369. #define REG_A3XX_CP_MERCIU_ADDR 0x000001d1
  370. #define REG_A3XX_CP_MERCIU_DATA 0x000001d2
  371. #define REG_A3XX_CP_MERCIU_DATA2 0x000001d3
  372. #define REG_A3XX_CP_MEQ_ADDR 0x000001da
  373. #define REG_A3XX_CP_MEQ_DATA 0x000001db
  374. #define REG_A3XX_CP_PERFCOUNTER_SELECT 0x00000445
  375. #define REG_A3XX_CP_HW_FAULT 0x0000045c
  376. #define REG_A3XX_CP_PROTECT_CTRL 0x0000045e
  377. #define REG_A3XX_CP_PROTECT_STATUS 0x0000045f
  378. static inline uint32_t REG_A3XX_CP_PROTECT(uint32_t i0) { return 0x00000460 + 0x1*i0; }
  379. static inline uint32_t REG_A3XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000460 + 0x1*i0; }
  380. #define REG_A3XX_CP_AHB_FAULT 0x0000054d
  381. #define REG_A3XX_GRAS_CL_CLIP_CNTL 0x00002040
  382. #define A3XX_GRAS_CL_CLIP_CNTL_IJ_PERSP_CENTER 0x00001000
  383. #define A3XX_GRAS_CL_CLIP_CNTL_CLIP_DISABLE 0x00010000
  384. #define A3XX_GRAS_CL_CLIP_CNTL_ZFAR_CLIP_DISABLE 0x00020000
  385. #define A3XX_GRAS_CL_CLIP_CNTL_VP_CLIP_CODE_IGNORE 0x00080000
  386. #define A3XX_GRAS_CL_CLIP_CNTL_VP_XFORM_DISABLE 0x00100000
  387. #define A3XX_GRAS_CL_CLIP_CNTL_PERSP_DIVISION_DISABLE 0x00200000
  388. #define REG_A3XX_GRAS_CL_GB_CLIP_ADJ 0x00002044
  389. #define A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK 0x000003ff
  390. #define A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT 0
  391. static inline uint32_t A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ(uint32_t val)
  392. {
  393. return ((val) << A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT) & A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK;
  394. }
  395. #define A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK 0x000ffc00
  396. #define A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT 10
  397. static inline uint32_t A3XX_GRAS_CL_GB_CLIP_ADJ_VERT(uint32_t val)
  398. {
  399. return ((val) << A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT) & A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK;
  400. }
  401. #define REG_A3XX_GRAS_CL_VPORT_XOFFSET 0x00002048
  402. #define A3XX_GRAS_CL_VPORT_XOFFSET__MASK 0xffffffff
  403. #define A3XX_GRAS_CL_VPORT_XOFFSET__SHIFT 0
  404. static inline uint32_t A3XX_GRAS_CL_VPORT_XOFFSET(float val)
  405. {
  406. return ((fui(val)) << A3XX_GRAS_CL_VPORT_XOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_XOFFSET__MASK;
  407. }
  408. #define REG_A3XX_GRAS_CL_VPORT_XSCALE 0x00002049
  409. #define A3XX_GRAS_CL_VPORT_XSCALE__MASK 0xffffffff
  410. #define A3XX_GRAS_CL_VPORT_XSCALE__SHIFT 0
  411. static inline uint32_t A3XX_GRAS_CL_VPORT_XSCALE(float val)
  412. {
  413. return ((fui(val)) << A3XX_GRAS_CL_VPORT_XSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_XSCALE__MASK;
  414. }
  415. #define REG_A3XX_GRAS_CL_VPORT_YOFFSET 0x0000204a
  416. #define A3XX_GRAS_CL_VPORT_YOFFSET__MASK 0xffffffff
  417. #define A3XX_GRAS_CL_VPORT_YOFFSET__SHIFT 0
  418. static inline uint32_t A3XX_GRAS_CL_VPORT_YOFFSET(float val)
  419. {
  420. return ((fui(val)) << A3XX_GRAS_CL_VPORT_YOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_YOFFSET__MASK;
  421. }
  422. #define REG_A3XX_GRAS_CL_VPORT_YSCALE 0x0000204b
  423. #define A3XX_GRAS_CL_VPORT_YSCALE__MASK 0xffffffff
  424. #define A3XX_GRAS_CL_VPORT_YSCALE__SHIFT 0
  425. static inline uint32_t A3XX_GRAS_CL_VPORT_YSCALE(float val)
  426. {
  427. return ((fui(val)) << A3XX_GRAS_CL_VPORT_YSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_YSCALE__MASK;
  428. }
  429. #define REG_A3XX_GRAS_CL_VPORT_ZOFFSET 0x0000204c
  430. #define A3XX_GRAS_CL_VPORT_ZOFFSET__MASK 0xffffffff
  431. #define A3XX_GRAS_CL_VPORT_ZOFFSET__SHIFT 0
  432. static inline uint32_t A3XX_GRAS_CL_VPORT_ZOFFSET(float val)
  433. {
  434. return ((fui(val)) << A3XX_GRAS_CL_VPORT_ZOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_ZOFFSET__MASK;
  435. }
  436. #define REG_A3XX_GRAS_CL_VPORT_ZSCALE 0x0000204d
  437. #define A3XX_GRAS_CL_VPORT_ZSCALE__MASK 0xffffffff
  438. #define A3XX_GRAS_CL_VPORT_ZSCALE__SHIFT 0
  439. static inline uint32_t A3XX_GRAS_CL_VPORT_ZSCALE(float val)
  440. {
  441. return ((fui(val)) << A3XX_GRAS_CL_VPORT_ZSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_ZSCALE__MASK;
  442. }
  443. #define REG_A3XX_GRAS_SU_POINT_MINMAX 0x00002068
  444. #define REG_A3XX_GRAS_SU_POINT_SIZE 0x00002069
  445. #define REG_A3XX_GRAS_SU_POLY_OFFSET_SCALE 0x0000206c
  446. #define A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__MASK 0x00ffffff
  447. #define A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__SHIFT 0
  448. static inline uint32_t A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL(float val)
  449. {
  450. return ((((uint32_t)(val * 40.0))) << A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__SHIFT) & A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__MASK;
  451. }
  452. #define REG_A3XX_GRAS_SU_POLY_OFFSET_OFFSET 0x0000206d
  453. #define A3XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK 0xffffffff
  454. #define A3XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT 0
  455. static inline uint32_t A3XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
  456. {
  457. return ((((uint32_t)(val * 44.0))) << A3XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A3XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
  458. }
  459. #define REG_A3XX_GRAS_SU_MODE_CONTROL 0x00002070
  460. #define A3XX_GRAS_SU_MODE_CONTROL_CULL_FRONT 0x00000001
  461. #define A3XX_GRAS_SU_MODE_CONTROL_CULL_BACK 0x00000002
  462. #define A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK 0x000007fc
  463. #define A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT 2
  464. static inline uint32_t A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH(uint32_t val)
  465. {
  466. return ((val) << A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT) & A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK;
  467. }
  468. #define A3XX_GRAS_SU_MODE_CONTROL_POLY_OFFSET 0x00000800
  469. #define REG_A3XX_GRAS_SC_CONTROL 0x00002072
  470. #define A3XX_GRAS_SC_CONTROL_RENDER_MODE__MASK 0x000000f0
  471. #define A3XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT 4
  472. static inline uint32_t A3XX_GRAS_SC_CONTROL_RENDER_MODE(enum a3xx_render_mode val)
  473. {
  474. return ((val) << A3XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT) & A3XX_GRAS_SC_CONTROL_RENDER_MODE__MASK;
  475. }
  476. #define A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK 0x00000f00
  477. #define A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT 8
  478. static inline uint32_t A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES(enum a3xx_msaa_samples val)
  479. {
  480. return ((val) << A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT) & A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK;
  481. }
  482. #define A3XX_GRAS_SC_CONTROL_RASTER_MODE__MASK 0x0000f000
  483. #define A3XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT 12
  484. static inline uint32_t A3XX_GRAS_SC_CONTROL_RASTER_MODE(uint32_t val)
  485. {
  486. return ((val) << A3XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT) & A3XX_GRAS_SC_CONTROL_RASTER_MODE__MASK;
  487. }
  488. #define REG_A3XX_GRAS_SC_SCREEN_SCISSOR_TL 0x00002074
  489. #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
  490. #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK 0x00007fff
  491. #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT 0
  492. static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X(uint32_t val)
  493. {
  494. return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK;
  495. }
  496. #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK 0x7fff0000
  497. #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT 16
  498. static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y(uint32_t val)
  499. {
  500. return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK;
  501. }
  502. #define REG_A3XX_GRAS_SC_SCREEN_SCISSOR_BR 0x00002075
  503. #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
  504. #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK 0x00007fff
  505. #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT 0
  506. static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X(uint32_t val)
  507. {
  508. return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK;
  509. }
  510. #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK 0x7fff0000
  511. #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT 16
  512. static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y(uint32_t val)
  513. {
  514. return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK;
  515. }
  516. #define REG_A3XX_GRAS_SC_WINDOW_SCISSOR_TL 0x00002079
  517. #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
  518. #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK 0x00007fff
  519. #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT 0
  520. static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
  521. {
  522. return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
  523. }
  524. #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK 0x7fff0000
  525. #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16
  526. static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
  527. {
  528. return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
  529. }
  530. #define REG_A3XX_GRAS_SC_WINDOW_SCISSOR_BR 0x0000207a
  531. #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
  532. #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK 0x00007fff
  533. #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT 0
  534. static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
  535. {
  536. return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
  537. }
  538. #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK 0x7fff0000
  539. #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16
  540. static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
  541. {
  542. return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
  543. }
  544. #define REG_A3XX_RB_MODE_CONTROL 0x000020c0
  545. #define A3XX_RB_MODE_CONTROL_GMEM_BYPASS 0x00000080
  546. #define A3XX_RB_MODE_CONTROL_RENDER_MODE__MASK 0x00000700
  547. #define A3XX_RB_MODE_CONTROL_RENDER_MODE__SHIFT 8
  548. static inline uint32_t A3XX_RB_MODE_CONTROL_RENDER_MODE(enum a3xx_render_mode val)
  549. {
  550. return ((val) << A3XX_RB_MODE_CONTROL_RENDER_MODE__SHIFT) & A3XX_RB_MODE_CONTROL_RENDER_MODE__MASK;
  551. }
  552. #define A3XX_RB_MODE_CONTROL_MARB_CACHE_SPLIT_MODE 0x00008000
  553. #define A3XX_RB_MODE_CONTROL_PACKER_TIMER_ENABLE 0x00010000
  554. #define REG_A3XX_RB_RENDER_CONTROL 0x000020c1
  555. #define A3XX_RB_RENDER_CONTROL_BIN_WIDTH__MASK 0x00000ff0
  556. #define A3XX_RB_RENDER_CONTROL_BIN_WIDTH__SHIFT 4
  557. static inline uint32_t A3XX_RB_RENDER_CONTROL_BIN_WIDTH(uint32_t val)
  558. {
  559. return ((val >> 5) << A3XX_RB_RENDER_CONTROL_BIN_WIDTH__SHIFT) & A3XX_RB_RENDER_CONTROL_BIN_WIDTH__MASK;
  560. }
  561. #define A3XX_RB_RENDER_CONTROL_DISABLE_COLOR_PIPE 0x00001000
  562. #define A3XX_RB_RENDER_CONTROL_ENABLE_GMEM 0x00002000
  563. #define A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__MASK 0x07000000
  564. #define A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__SHIFT 24
  565. static inline uint32_t A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
  566. {
  567. return ((val) << A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__MASK;
  568. }
  569. #define REG_A3XX_RB_MSAA_CONTROL 0x000020c2
  570. #define A3XX_RB_MSAA_CONTROL_DISABLE 0x00000400
  571. #define A3XX_RB_MSAA_CONTROL_SAMPLES__MASK 0x0000f000
  572. #define A3XX_RB_MSAA_CONTROL_SAMPLES__SHIFT 12
  573. static inline uint32_t A3XX_RB_MSAA_CONTROL_SAMPLES(enum a3xx_msaa_samples val)
  574. {
  575. return ((val) << A3XX_RB_MSAA_CONTROL_SAMPLES__SHIFT) & A3XX_RB_MSAA_CONTROL_SAMPLES__MASK;
  576. }
  577. #define A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__MASK 0xffff0000
  578. #define A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__SHIFT 16
  579. static inline uint32_t A3XX_RB_MSAA_CONTROL_SAMPLE_MASK(uint32_t val)
  580. {
  581. return ((val) << A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__SHIFT) & A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__MASK;
  582. }
  583. #define REG_A3XX_UNKNOWN_20C3 0x000020c3
  584. static inline uint32_t REG_A3XX_RB_MRT(uint32_t i0) { return 0x000020c4 + 0x4*i0; }
  585. static inline uint32_t REG_A3XX_RB_MRT_CONTROL(uint32_t i0) { return 0x000020c4 + 0x4*i0; }
  586. #define A3XX_RB_MRT_CONTROL_READ_DEST_ENABLE 0x00000008
  587. #define A3XX_RB_MRT_CONTROL_BLEND 0x00000010
  588. #define A3XX_RB_MRT_CONTROL_BLEND2 0x00000020
  589. #define A3XX_RB_MRT_CONTROL_ROP_CODE__MASK 0x00000f00
  590. #define A3XX_RB_MRT_CONTROL_ROP_CODE__SHIFT 8
  591. static inline uint32_t A3XX_RB_MRT_CONTROL_ROP_CODE(uint32_t val)
  592. {
  593. return ((val) << A3XX_RB_MRT_CONTROL_ROP_CODE__SHIFT) & A3XX_RB_MRT_CONTROL_ROP_CODE__MASK;
  594. }
  595. #define A3XX_RB_MRT_CONTROL_DITHER_MODE__MASK 0x00003000
  596. #define A3XX_RB_MRT_CONTROL_DITHER_MODE__SHIFT 12
  597. static inline uint32_t A3XX_RB_MRT_CONTROL_DITHER_MODE(enum adreno_rb_dither_mode val)
  598. {
  599. return ((val) << A3XX_RB_MRT_CONTROL_DITHER_MODE__SHIFT) & A3XX_RB_MRT_CONTROL_DITHER_MODE__MASK;
  600. }
  601. #define A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK 0x0f000000
  602. #define A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT 24
  603. static inline uint32_t A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
  604. {
  605. return ((val) << A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
  606. }
  607. static inline uint32_t REG_A3XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x000020c5 + 0x4*i0; }
  608. #define A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK 0x0000003f
  609. #define A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT 0
  610. static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a3xx_color_fmt val)
  611. {
  612. return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
  613. }
  614. #define A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK 0x000000c0
  615. #define A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT 6
  616. static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a3xx_tile_mode val)
  617. {
  618. return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK;
  619. }
  620. #define A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK 0x00000c00
  621. #define A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT 10
  622. static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
  623. {
  624. return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
  625. }
  626. #define A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK 0xfffe0000
  627. #define A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT 17
  628. static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH(uint32_t val)
  629. {
  630. return ((val >> 5) << A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK;
  631. }
  632. static inline uint32_t REG_A3XX_RB_MRT_BUF_BASE(uint32_t i0) { return 0x000020c6 + 0x4*i0; }
  633. #define A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__MASK 0xfffffff0
  634. #define A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__SHIFT 4
  635. static inline uint32_t A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE(uint32_t val)
  636. {
  637. return ((val >> 5) << A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__SHIFT) & A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__MASK;
  638. }
  639. static inline uint32_t REG_A3XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x000020c7 + 0x4*i0; }
  640. #define A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK 0x0000001f
  641. #define A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT 0
  642. static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
  643. {
  644. return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
  645. }
  646. #define A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK 0x000000e0
  647. #define A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT 5
  648. static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum adreno_rb_blend_opcode val)
  649. {
  650. return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
  651. }
  652. #define A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK 0x00001f00
  653. #define A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT 8
  654. static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
  655. {
  656. return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
  657. }
  658. #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK 0x001f0000
  659. #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT 16
  660. static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
  661. {
  662. return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
  663. }
  664. #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK 0x00e00000
  665. #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT 21
  666. static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum adreno_rb_blend_opcode val)
  667. {
  668. return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
  669. }
  670. #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK 0x1f000000
  671. #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT 24
  672. static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
  673. {
  674. return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
  675. }
  676. #define A3XX_RB_MRT_BLEND_CONTROL_CLAMP_ENABLE 0x20000000
  677. #define REG_A3XX_RB_BLEND_RED 0x000020e4
  678. #define A3XX_RB_BLEND_RED_UINT__MASK 0x000000ff
  679. #define A3XX_RB_BLEND_RED_UINT__SHIFT 0
  680. static inline uint32_t A3XX_RB_BLEND_RED_UINT(uint32_t val)
  681. {
  682. return ((val) << A3XX_RB_BLEND_RED_UINT__SHIFT) & A3XX_RB_BLEND_RED_UINT__MASK;
  683. }
  684. #define A3XX_RB_BLEND_RED_FLOAT__MASK 0xffff0000
  685. #define A3XX_RB_BLEND_RED_FLOAT__SHIFT 16
  686. static inline uint32_t A3XX_RB_BLEND_RED_FLOAT(float val)
  687. {
  688. return ((util_float_to_half(val)) << A3XX_RB_BLEND_RED_FLOAT__SHIFT) & A3XX_RB_BLEND_RED_FLOAT__MASK;
  689. }
  690. #define REG_A3XX_RB_BLEND_GREEN 0x000020e5
  691. #define A3XX_RB_BLEND_GREEN_UINT__MASK 0x000000ff
  692. #define A3XX_RB_BLEND_GREEN_UINT__SHIFT 0
  693. static inline uint32_t A3XX_RB_BLEND_GREEN_UINT(uint32_t val)
  694. {
  695. return ((val) << A3XX_RB_BLEND_GREEN_UINT__SHIFT) & A3XX_RB_BLEND_GREEN_UINT__MASK;
  696. }
  697. #define A3XX_RB_BLEND_GREEN_FLOAT__MASK 0xffff0000
  698. #define A3XX_RB_BLEND_GREEN_FLOAT__SHIFT 16
  699. static inline uint32_t A3XX_RB_BLEND_GREEN_FLOAT(float val)
  700. {
  701. return ((util_float_to_half(val)) << A3XX_RB_BLEND_GREEN_FLOAT__SHIFT) & A3XX_RB_BLEND_GREEN_FLOAT__MASK;
  702. }
  703. #define REG_A3XX_RB_BLEND_BLUE 0x000020e6
  704. #define A3XX_RB_BLEND_BLUE_UINT__MASK 0x000000ff
  705. #define A3XX_RB_BLEND_BLUE_UINT__SHIFT 0
  706. static inline uint32_t A3XX_RB_BLEND_BLUE_UINT(uint32_t val)
  707. {
  708. return ((val) << A3XX_RB_BLEND_BLUE_UINT__SHIFT) & A3XX_RB_BLEND_BLUE_UINT__MASK;
  709. }
  710. #define A3XX_RB_BLEND_BLUE_FLOAT__MASK 0xffff0000
  711. #define A3XX_RB_BLEND_BLUE_FLOAT__SHIFT 16
  712. static inline uint32_t A3XX_RB_BLEND_BLUE_FLOAT(float val)
  713. {
  714. return ((util_float_to_half(val)) << A3XX_RB_BLEND_BLUE_FLOAT__SHIFT) & A3XX_RB_BLEND_BLUE_FLOAT__MASK;
  715. }
  716. #define REG_A3XX_RB_BLEND_ALPHA 0x000020e7
  717. #define A3XX_RB_BLEND_ALPHA_UINT__MASK 0x000000ff
  718. #define A3XX_RB_BLEND_ALPHA_UINT__SHIFT 0
  719. static inline uint32_t A3XX_RB_BLEND_ALPHA_UINT(uint32_t val)
  720. {
  721. return ((val) << A3XX_RB_BLEND_ALPHA_UINT__SHIFT) & A3XX_RB_BLEND_ALPHA_UINT__MASK;
  722. }
  723. #define A3XX_RB_BLEND_ALPHA_FLOAT__MASK 0xffff0000
  724. #define A3XX_RB_BLEND_ALPHA_FLOAT__SHIFT 16
  725. static inline uint32_t A3XX_RB_BLEND_ALPHA_FLOAT(float val)
  726. {
  727. return ((util_float_to_half(val)) << A3XX_RB_BLEND_ALPHA_FLOAT__SHIFT) & A3XX_RB_BLEND_ALPHA_FLOAT__MASK;
  728. }
  729. #define REG_A3XX_UNKNOWN_20E8 0x000020e8
  730. #define REG_A3XX_UNKNOWN_20E9 0x000020e9
  731. #define REG_A3XX_UNKNOWN_20EA 0x000020ea
  732. #define REG_A3XX_UNKNOWN_20EB 0x000020eb
  733. #define REG_A3XX_RB_COPY_CONTROL 0x000020ec
  734. #define A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK 0x00000003
  735. #define A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT 0
  736. static inline uint32_t A3XX_RB_COPY_CONTROL_MSAA_RESOLVE(enum a3xx_msaa_samples val)
  737. {
  738. return ((val) << A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT) & A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK;
  739. }
  740. #define A3XX_RB_COPY_CONTROL_MODE__MASK 0x00000070
  741. #define A3XX_RB_COPY_CONTROL_MODE__SHIFT 4
  742. static inline uint32_t A3XX_RB_COPY_CONTROL_MODE(enum adreno_rb_copy_control_mode val)
  743. {
  744. return ((val) << A3XX_RB_COPY_CONTROL_MODE__SHIFT) & A3XX_RB_COPY_CONTROL_MODE__MASK;
  745. }
  746. #define A3XX_RB_COPY_CONTROL_GMEM_BASE__MASK 0xfffffc00
  747. #define A3XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT 10
  748. static inline uint32_t A3XX_RB_COPY_CONTROL_GMEM_BASE(uint32_t val)
  749. {
  750. return ((val >> 10) << A3XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT) & A3XX_RB_COPY_CONTROL_GMEM_BASE__MASK;
  751. }
  752. #define REG_A3XX_RB_COPY_DEST_BASE 0x000020ed
  753. #define A3XX_RB_COPY_DEST_BASE_BASE__MASK 0xfffffff0
  754. #define A3XX_RB_COPY_DEST_BASE_BASE__SHIFT 4
  755. static inline uint32_t A3XX_RB_COPY_DEST_BASE_BASE(uint32_t val)
  756. {
  757. return ((val >> 5) << A3XX_RB_COPY_DEST_BASE_BASE__SHIFT) & A3XX_RB_COPY_DEST_BASE_BASE__MASK;
  758. }
  759. #define REG_A3XX_RB_COPY_DEST_PITCH 0x000020ee
  760. #define A3XX_RB_COPY_DEST_PITCH_PITCH__MASK 0xffffffff
  761. #define A3XX_RB_COPY_DEST_PITCH_PITCH__SHIFT 0
  762. static inline uint32_t A3XX_RB_COPY_DEST_PITCH_PITCH(uint32_t val)
  763. {
  764. return ((val >> 5) << A3XX_RB_COPY_DEST_PITCH_PITCH__SHIFT) & A3XX_RB_COPY_DEST_PITCH_PITCH__MASK;
  765. }
  766. #define REG_A3XX_RB_COPY_DEST_INFO 0x000020ef
  767. #define A3XX_RB_COPY_DEST_INFO_TILE__MASK 0x00000003
  768. #define A3XX_RB_COPY_DEST_INFO_TILE__SHIFT 0
  769. static inline uint32_t A3XX_RB_COPY_DEST_INFO_TILE(enum a3xx_tile_mode val)
  770. {
  771. return ((val) << A3XX_RB_COPY_DEST_INFO_TILE__SHIFT) & A3XX_RB_COPY_DEST_INFO_TILE__MASK;
  772. }
  773. #define A3XX_RB_COPY_DEST_INFO_FORMAT__MASK 0x000000fc
  774. #define A3XX_RB_COPY_DEST_INFO_FORMAT__SHIFT 2
  775. static inline uint32_t A3XX_RB_COPY_DEST_INFO_FORMAT(enum a3xx_color_fmt val)
  776. {
  777. return ((val) << A3XX_RB_COPY_DEST_INFO_FORMAT__SHIFT) & A3XX_RB_COPY_DEST_INFO_FORMAT__MASK;
  778. }
  779. #define A3XX_RB_COPY_DEST_INFO_SWAP__MASK 0x00000300
  780. #define A3XX_RB_COPY_DEST_INFO_SWAP__SHIFT 8
  781. static inline uint32_t A3XX_RB_COPY_DEST_INFO_SWAP(enum a3xx_color_swap val)
  782. {
  783. return ((val) << A3XX_RB_COPY_DEST_INFO_SWAP__SHIFT) & A3XX_RB_COPY_DEST_INFO_SWAP__MASK;
  784. }
  785. #define A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK 0x0003c000
  786. #define A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT 14
  787. static inline uint32_t A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE(uint32_t val)
  788. {
  789. return ((val) << A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT) & A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK;
  790. }
  791. #define A3XX_RB_COPY_DEST_INFO_ENDIAN__MASK 0x001c0000
  792. #define A3XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT 18
  793. static inline uint32_t A3XX_RB_COPY_DEST_INFO_ENDIAN(enum adreno_rb_surface_endian val)
  794. {
  795. return ((val) << A3XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT) & A3XX_RB_COPY_DEST_INFO_ENDIAN__MASK;
  796. }
  797. #define REG_A3XX_RB_DEPTH_CONTROL 0x00002100
  798. #define A3XX_RB_DEPTH_CONTROL_Z_ENABLE 0x00000002
  799. #define A3XX_RB_DEPTH_CONTROL_Z_WRITE_ENABLE 0x00000004
  800. #define A3XX_RB_DEPTH_CONTROL_EARLY_Z_ENABLE 0x00000008
  801. #define A3XX_RB_DEPTH_CONTROL_ZFUNC__MASK 0x00000070
  802. #define A3XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT 4
  803. static inline uint32_t A3XX_RB_DEPTH_CONTROL_ZFUNC(enum adreno_compare_func val)
  804. {
  805. return ((val) << A3XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT) & A3XX_RB_DEPTH_CONTROL_ZFUNC__MASK;
  806. }
  807. #define A3XX_RB_DEPTH_CONTROL_BF_ENABLE 0x00000080
  808. #define A3XX_RB_DEPTH_CONTROL_Z_TEST_ENABLE 0x80000000
  809. #define REG_A3XX_UNKNOWN_2101 0x00002101
  810. #define REG_A3XX_RB_DEPTH_INFO 0x00002102
  811. #define A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK 0x00000001
  812. #define A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT 0
  813. static inline uint32_t A3XX_RB_DEPTH_INFO_DEPTH_FORMAT(enum adreno_rb_depth_format val)
  814. {
  815. return ((val) << A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT) & A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK;
  816. }
  817. #define A3XX_RB_DEPTH_INFO_DEPTH_BASE__MASK 0xfffff800
  818. #define A3XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT 11
  819. static inline uint32_t A3XX_RB_DEPTH_INFO_DEPTH_BASE(uint32_t val)
  820. {
  821. return ((val >> 10) << A3XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT) & A3XX_RB_DEPTH_INFO_DEPTH_BASE__MASK;
  822. }
  823. #define REG_A3XX_RB_DEPTH_PITCH 0x00002103
  824. #define A3XX_RB_DEPTH_PITCH__MASK 0xffffffff
  825. #define A3XX_RB_DEPTH_PITCH__SHIFT 0
  826. static inline uint32_t A3XX_RB_DEPTH_PITCH(uint32_t val)
  827. {
  828. return ((val >> 3) << A3XX_RB_DEPTH_PITCH__SHIFT) & A3XX_RB_DEPTH_PITCH__MASK;
  829. }
  830. #define REG_A3XX_RB_STENCIL_CONTROL 0x00002104
  831. #define A3XX_RB_STENCIL_CONTROL_STENCIL_ENABLE 0x00000001
  832. #define A3XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF 0x00000004
  833. #define A3XX_RB_STENCIL_CONTROL_FUNC__MASK 0x00000700
  834. #define A3XX_RB_STENCIL_CONTROL_FUNC__SHIFT 8
  835. static inline uint32_t A3XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
  836. {
  837. return ((val) << A3XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A3XX_RB_STENCIL_CONTROL_FUNC__MASK;
  838. }
  839. #define A3XX_RB_STENCIL_CONTROL_FAIL__MASK 0x00003800
  840. #define A3XX_RB_STENCIL_CONTROL_FAIL__SHIFT 11
  841. static inline uint32_t A3XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
  842. {
  843. return ((val) << A3XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A3XX_RB_STENCIL_CONTROL_FAIL__MASK;
  844. }
  845. #define A3XX_RB_STENCIL_CONTROL_ZPASS__MASK 0x0001c000
  846. #define A3XX_RB_STENCIL_CONTROL_ZPASS__SHIFT 14
  847. static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
  848. {
  849. return ((val) << A3XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZPASS__MASK;
  850. }
  851. #define A3XX_RB_STENCIL_CONTROL_ZFAIL__MASK 0x000e0000
  852. #define A3XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT 17
  853. static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
  854. {
  855. return ((val) << A3XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
  856. }
  857. #define A3XX_RB_STENCIL_CONTROL_FUNC_BF__MASK 0x00700000
  858. #define A3XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT 20
  859. static inline uint32_t A3XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
  860. {
  861. return ((val) << A3XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
  862. }
  863. #define A3XX_RB_STENCIL_CONTROL_FAIL_BF__MASK 0x03800000
  864. #define A3XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT 23
  865. static inline uint32_t A3XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
  866. {
  867. return ((val) << A3XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
  868. }
  869. #define A3XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK 0x1c000000
  870. #define A3XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT 26
  871. static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
  872. {
  873. return ((val) << A3XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
  874. }
  875. #define A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK 0xe0000000
  876. #define A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT 29
  877. static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
  878. {
  879. return ((val) << A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
  880. }
  881. #define REG_A3XX_UNKNOWN_2105 0x00002105
  882. #define REG_A3XX_UNKNOWN_2106 0x00002106
  883. #define REG_A3XX_UNKNOWN_2107 0x00002107
  884. #define REG_A3XX_RB_STENCILREFMASK 0x00002108
  885. #define A3XX_RB_STENCILREFMASK_STENCILREF__MASK 0x000000ff
  886. #define A3XX_RB_STENCILREFMASK_STENCILREF__SHIFT 0
  887. static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
  888. {
  889. return ((val) << A3XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILREF__MASK;
  890. }
  891. #define A3XX_RB_STENCILREFMASK_STENCILMASK__MASK 0x0000ff00
  892. #define A3XX_RB_STENCILREFMASK_STENCILMASK__SHIFT 8
  893. static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
  894. {
  895. return ((val) << A3XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILMASK__MASK;
  896. }
  897. #define A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK 0x00ff0000
  898. #define A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT 16
  899. static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
  900. {
  901. return ((val) << A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
  902. }
  903. #define REG_A3XX_RB_STENCILREFMASK_BF 0x00002109
  904. #define A3XX_RB_STENCILREFMASK_BF_STENCILREF__MASK 0x000000ff
  905. #define A3XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT 0
  906. static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val)
  907. {
  908. return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILREF__MASK;
  909. }
  910. #define A3XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK 0x0000ff00
  911. #define A3XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT 8
  912. static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val)
  913. {
  914. return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK;
  915. }
  916. #define A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK 0x00ff0000
  917. #define A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT 16
  918. static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val)
  919. {
  920. return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK;
  921. }
  922. #define REG_A3XX_PA_SC_WINDOW_OFFSET 0x0000210e
  923. #define A3XX_PA_SC_WINDOW_OFFSET_X__MASK 0x0000ffff
  924. #define A3XX_PA_SC_WINDOW_OFFSET_X__SHIFT 0
  925. static inline uint32_t A3XX_PA_SC_WINDOW_OFFSET_X(uint32_t val)
  926. {
  927. return ((val) << A3XX_PA_SC_WINDOW_OFFSET_X__SHIFT) & A3XX_PA_SC_WINDOW_OFFSET_X__MASK;
  928. }
  929. #define A3XX_PA_SC_WINDOW_OFFSET_Y__MASK 0xffff0000
  930. #define A3XX_PA_SC_WINDOW_OFFSET_Y__SHIFT 16
  931. static inline uint32_t A3XX_PA_SC_WINDOW_OFFSET_Y(uint32_t val)
  932. {
  933. return ((val) << A3XX_PA_SC_WINDOW_OFFSET_Y__SHIFT) & A3XX_PA_SC_WINDOW_OFFSET_Y__MASK;
  934. }
  935. #define REG_A3XX_PC_VSTREAM_CONTROL 0x000021e4
  936. #define REG_A3XX_PC_VERTEX_REUSE_BLOCK_CNTL 0x000021ea
  937. #define REG_A3XX_PC_PRIM_VTX_CNTL 0x000021ec
  938. #define A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__MASK 0x0000001f
  939. #define A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__SHIFT 0
  940. static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC(uint32_t val)
  941. {
  942. return ((val) << A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__MASK;
  943. }
  944. #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__MASK 0x000000e0
  945. #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__SHIFT 5
  946. static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE(enum adreno_pa_su_sc_draw val)
  947. {
  948. return ((val) << A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__MASK;
  949. }
  950. #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__MASK 0x00000700
  951. #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__SHIFT 8
  952. static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE(enum adreno_pa_su_sc_draw val)
  953. {
  954. return ((val) << A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__MASK;
  955. }
  956. #define A3XX_PC_PRIM_VTX_CNTL_PROVOKING_VTX_LAST 0x02000000
  957. #define REG_A3XX_PC_RESTART_INDEX 0x000021ed
  958. #define REG_A3XX_HLSQ_CONTROL_0_REG 0x00002200
  959. #define A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK 0x00000010
  960. #define A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT 4
  961. static inline uint32_t A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE(enum a3xx_threadsize val)
  962. {
  963. return ((val) << A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT) & A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK;
  964. }
  965. #define A3XX_HLSQ_CONTROL_0_REG_FSSUPERTHREADENABLE 0x00000040
  966. #define A3XX_HLSQ_CONTROL_0_REG_SPSHADERRESTART 0x00000200
  967. #define A3XX_HLSQ_CONTROL_0_REG_RESERVED2 0x00000400
  968. #define A3XX_HLSQ_CONTROL_0_REG_CHUNKDISABLE 0x04000000
  969. #define A3XX_HLSQ_CONTROL_0_REG_CONSTSWITCHMODE 0x08000000
  970. #define A3XX_HLSQ_CONTROL_0_REG_LAZYUPDATEDISABLE 0x10000000
  971. #define A3XX_HLSQ_CONTROL_0_REG_SPCONSTFULLUPDATE 0x20000000
  972. #define A3XX_HLSQ_CONTROL_0_REG_TPFULLUPDATE 0x40000000
  973. #define A3XX_HLSQ_CONTROL_0_REG_SINGLECONTEXT 0x80000000
  974. #define REG_A3XX_HLSQ_CONTROL_1_REG 0x00002201
  975. #define A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK 0x00000040
  976. #define A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT 6
  977. static inline uint32_t A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE(enum a3xx_threadsize val)
  978. {
  979. return ((val) << A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT) & A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK;
  980. }
  981. #define A3XX_HLSQ_CONTROL_1_REG_VSSUPERTHREADENABLE 0x00000100
  982. #define A3XX_HLSQ_CONTROL_1_REG_RESERVED1 0x00000200
  983. #define REG_A3XX_HLSQ_CONTROL_2_REG 0x00002202
  984. #define A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK 0xfc000000
  985. #define A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT 26
  986. static inline uint32_t A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD(uint32_t val)
  987. {
  988. return ((val) << A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT) & A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK;
  989. }
  990. #define REG_A3XX_HLSQ_CONTROL_3_REG 0x00002203
  991. #define REG_A3XX_HLSQ_VS_CONTROL_REG 0x00002204
  992. #define A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK 0x00000fff
  993. #define A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT 0
  994. static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH(uint32_t val)
  995. {
  996. return ((val) << A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK;
  997. }
  998. #define A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__MASK 0x00fff000
  999. #define A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT 12
  1000. static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET(uint32_t val)
  1001. {
  1002. return ((val) << A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__MASK;
  1003. }
  1004. #define A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
  1005. #define A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT 24
  1006. static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH(uint32_t val)
  1007. {
  1008. return ((val) << A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK;
  1009. }
  1010. #define REG_A3XX_HLSQ_FS_CONTROL_REG 0x00002205
  1011. #define A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK 0x00000fff
  1012. #define A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT 0
  1013. static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH(uint32_t val)
  1014. {
  1015. return ((val) << A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK;
  1016. }
  1017. #define A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__MASK 0x00fff000
  1018. #define A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT 12
  1019. static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET(uint32_t val)
  1020. {
  1021. return ((val) << A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__MASK;
  1022. }
  1023. #define A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
  1024. #define A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT 24
  1025. static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH(uint32_t val)
  1026. {
  1027. return ((val) << A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK;
  1028. }
  1029. #define REG_A3XX_HLSQ_CONST_VSPRESV_RANGE_REG 0x00002206
  1030. #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__MASK 0x0000ffff
  1031. #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__SHIFT 0
  1032. static inline uint32_t A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY(uint32_t val)
  1033. {
  1034. return ((val) << A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__SHIFT) & A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__MASK;
  1035. }
  1036. #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__MASK 0xffff0000
  1037. #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__SHIFT 16
  1038. static inline uint32_t A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY(uint32_t val)
  1039. {
  1040. return ((val) << A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__SHIFT) & A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__MASK;
  1041. }
  1042. #define REG_A3XX_HLSQ_CONST_FSPRESV_RANGE_REG 0x00002207
  1043. #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__MASK 0x0000ffff
  1044. #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__SHIFT 0
  1045. static inline uint32_t A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY(uint32_t val)
  1046. {
  1047. return ((val) << A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__SHIFT) & A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__MASK;
  1048. }
  1049. #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__MASK 0xffff0000
  1050. #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__SHIFT 16
  1051. static inline uint32_t A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY(uint32_t val)
  1052. {
  1053. return ((val) << A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__SHIFT) & A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__MASK;
  1054. }
  1055. #define REG_A3XX_HLSQ_CL_NDRANGE_0_REG 0x0000220a
  1056. #define REG_A3XX_HLSQ_CL_NDRANGE_1_REG 0x0000220b
  1057. #define REG_A3XX_HLSQ_CL_NDRANGE_2_REG 0x0000220c
  1058. #define REG_A3XX_HLSQ_CL_CONTROL_0_REG 0x00002211
  1059. #define REG_A3XX_HLSQ_CL_CONTROL_1_REG 0x00002212
  1060. #define REG_A3XX_HLSQ_CL_KERNEL_CONST_REG 0x00002214
  1061. #define REG_A3XX_HLSQ_CL_KERNEL_GROUP_X_REG 0x00002215
  1062. #define REG_A3XX_HLSQ_CL_KERNEL_GROUP_Z_REG 0x00002217
  1063. #define REG_A3XX_HLSQ_CL_WG_OFFSET_REG 0x0000221a
  1064. #define REG_A3XX_VFD_CONTROL_0 0x00002240
  1065. #define A3XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK 0x0003ffff
  1066. #define A3XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT 0
  1067. static inline uint32_t A3XX_VFD_CONTROL_0_TOTALATTRTOVS(uint32_t val)
  1068. {
  1069. return ((val) << A3XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT) & A3XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK;
  1070. }
  1071. #define A3XX_VFD_CONTROL_0_PACKETSIZE__MASK 0x003c0000
  1072. #define A3XX_VFD_CONTROL_0_PACKETSIZE__SHIFT 18
  1073. static inline uint32_t A3XX_VFD_CONTROL_0_PACKETSIZE(uint32_t val)
  1074. {
  1075. return ((val) << A3XX_VFD_CONTROL_0_PACKETSIZE__SHIFT) & A3XX_VFD_CONTROL_0_PACKETSIZE__MASK;
  1076. }
  1077. #define A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK 0x07c00000
  1078. #define A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT 22
  1079. static inline uint32_t A3XX_VFD_CONTROL_0_STRMDECINSTRCNT(uint32_t val)
  1080. {
  1081. return ((val) << A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT) & A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK;
  1082. }
  1083. #define A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK 0xf8000000
  1084. #define A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT 27
  1085. static inline uint32_t A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT(uint32_t val)
  1086. {
  1087. return ((val) << A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT) & A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK;
  1088. }
  1089. #define REG_A3XX_VFD_CONTROL_1 0x00002241
  1090. #define A3XX_VFD_CONTROL_1_MAXSTORAGE__MASK 0x0000ffff
  1091. #define A3XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT 0
  1092. static inline uint32_t A3XX_VFD_CONTROL_1_MAXSTORAGE(uint32_t val)
  1093. {
  1094. return ((val) << A3XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT) & A3XX_VFD_CONTROL_1_MAXSTORAGE__MASK;
  1095. }
  1096. #define A3XX_VFD_CONTROL_1_REGID4VTX__MASK 0x00ff0000
  1097. #define A3XX_VFD_CONTROL_1_REGID4VTX__SHIFT 16
  1098. static inline uint32_t A3XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
  1099. {
  1100. return ((val) << A3XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A3XX_VFD_CONTROL_1_REGID4VTX__MASK;
  1101. }
  1102. #define A3XX_VFD_CONTROL_1_REGID4INST__MASK 0xff000000
  1103. #define A3XX_VFD_CONTROL_1_REGID4INST__SHIFT 24
  1104. static inline uint32_t A3XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
  1105. {
  1106. return ((val) << A3XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A3XX_VFD_CONTROL_1_REGID4INST__MASK;
  1107. }
  1108. #define REG_A3XX_VFD_INDEX_MIN 0x00002242
  1109. #define REG_A3XX_VFD_INDEX_MAX 0x00002243
  1110. #define REG_A3XX_VFD_INSTANCEID_OFFSET 0x00002244
  1111. #define REG_A3XX_VFD_INDEX_OFFSET 0x00002245
  1112. static inline uint32_t REG_A3XX_VFD_FETCH(uint32_t i0) { return 0x00002246 + 0x2*i0; }
  1113. static inline uint32_t REG_A3XX_VFD_FETCH_INSTR_0(uint32_t i0) { return 0x00002246 + 0x2*i0; }
  1114. #define A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK 0x0000007f
  1115. #define A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT 0
  1116. static inline uint32_t A3XX_VFD_FETCH_INSTR_0_FETCHSIZE(uint32_t val)
  1117. {
  1118. return ((val) << A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK;
  1119. }
  1120. #define A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK 0x0001ff80
  1121. #define A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT 7
  1122. static inline uint32_t A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE(uint32_t val)
  1123. {
  1124. return ((val) << A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK;
  1125. }
  1126. #define A3XX_VFD_FETCH_INSTR_0_SWITCHNEXT 0x00020000
  1127. #define A3XX_VFD_FETCH_INSTR_0_INDEXCODE__MASK 0x00fc0000
  1128. #define A3XX_VFD_FETCH_INSTR_0_INDEXCODE__SHIFT 18
  1129. static inline uint32_t A3XX_VFD_FETCH_INSTR_0_INDEXCODE(uint32_t val)
  1130. {
  1131. return ((val) << A3XX_VFD_FETCH_INSTR_0_INDEXCODE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_INDEXCODE__MASK;
  1132. }
  1133. #define A3XX_VFD_FETCH_INSTR_0_STEPRATE__MASK 0xff000000
  1134. #define A3XX_VFD_FETCH_INSTR_0_STEPRATE__SHIFT 24
  1135. static inline uint32_t A3XX_VFD_FETCH_INSTR_0_STEPRATE(uint32_t val)
  1136. {
  1137. return ((val) << A3XX_VFD_FETCH_INSTR_0_STEPRATE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_STEPRATE__MASK;
  1138. }
  1139. static inline uint32_t REG_A3XX_VFD_FETCH_INSTR_1(uint32_t i0) { return 0x00002247 + 0x2*i0; }
  1140. static inline uint32_t REG_A3XX_VFD_DECODE(uint32_t i0) { return 0x00002266 + 0x1*i0; }
  1141. static inline uint32_t REG_A3XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x00002266 + 0x1*i0; }
  1142. #define A3XX_VFD_DECODE_INSTR_WRITEMASK__MASK 0x0000000f
  1143. #define A3XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT 0
  1144. static inline uint32_t A3XX_VFD_DECODE_INSTR_WRITEMASK(uint32_t val)
  1145. {
  1146. return ((val) << A3XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT) & A3XX_VFD_DECODE_INSTR_WRITEMASK__MASK;
  1147. }
  1148. #define A3XX_VFD_DECODE_INSTR_CONSTFILL 0x00000010
  1149. #define A3XX_VFD_DECODE_INSTR_FORMAT__MASK 0x00000fc0
  1150. #define A3XX_VFD_DECODE_INSTR_FORMAT__SHIFT 6
  1151. static inline uint32_t A3XX_VFD_DECODE_INSTR_FORMAT(enum a3xx_vtx_fmt val)
  1152. {
  1153. return ((val) << A3XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A3XX_VFD_DECODE_INSTR_FORMAT__MASK;
  1154. }
  1155. #define A3XX_VFD_DECODE_INSTR_REGID__MASK 0x000ff000
  1156. #define A3XX_VFD_DECODE_INSTR_REGID__SHIFT 12
  1157. static inline uint32_t A3XX_VFD_DECODE_INSTR_REGID(uint32_t val)
  1158. {
  1159. return ((val) << A3XX_VFD_DECODE_INSTR_REGID__SHIFT) & A3XX_VFD_DECODE_INSTR_REGID__MASK;
  1160. }
  1161. #define A3XX_VFD_DECODE_INSTR_SHIFTCNT__MASK 0x1f000000
  1162. #define A3XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT 24
  1163. static inline uint32_t A3XX_VFD_DECODE_INSTR_SHIFTCNT(uint32_t val)
  1164. {
  1165. return ((val) << A3XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT) & A3XX_VFD_DECODE_INSTR_SHIFTCNT__MASK;
  1166. }
  1167. #define A3XX_VFD_DECODE_INSTR_LASTCOMPVALID 0x20000000
  1168. #define A3XX_VFD_DECODE_INSTR_SWITCHNEXT 0x40000000
  1169. #define REG_A3XX_VFD_VS_THREADING_THRESHOLD 0x0000227e
  1170. #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__MASK 0x0000000f
  1171. #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__SHIFT 0
  1172. static inline uint32_t A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD(uint32_t val)
  1173. {
  1174. return ((val) << A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__SHIFT) & A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__MASK;
  1175. }
  1176. #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__MASK 0x0000ff00
  1177. #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__SHIFT 8
  1178. static inline uint32_t A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT(uint32_t val)
  1179. {
  1180. return ((val) << A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__SHIFT) & A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__MASK;
  1181. }
  1182. #define REG_A3XX_VPC_ATTR 0x00002280
  1183. #define A3XX_VPC_ATTR_TOTALATTR__MASK 0x00000fff
  1184. #define A3XX_VPC_ATTR_TOTALATTR__SHIFT 0
  1185. static inline uint32_t A3XX_VPC_ATTR_TOTALATTR(uint32_t val)
  1186. {
  1187. return ((val) << A3XX_VPC_ATTR_TOTALATTR__SHIFT) & A3XX_VPC_ATTR_TOTALATTR__MASK;
  1188. }
  1189. #define A3XX_VPC_ATTR_THRDASSIGN__MASK 0x0ffff000
  1190. #define A3XX_VPC_ATTR_THRDASSIGN__SHIFT 12
  1191. static inline uint32_t A3XX_VPC_ATTR_THRDASSIGN(uint32_t val)
  1192. {
  1193. return ((val) << A3XX_VPC_ATTR_THRDASSIGN__SHIFT) & A3XX_VPC_ATTR_THRDASSIGN__MASK;
  1194. }
  1195. #define A3XX_VPC_ATTR_LMSIZE__MASK 0xf0000000
  1196. #define A3XX_VPC_ATTR_LMSIZE__SHIFT 28
  1197. static inline uint32_t A3XX_VPC_ATTR_LMSIZE(uint32_t val)
  1198. {
  1199. return ((val) << A3XX_VPC_ATTR_LMSIZE__SHIFT) & A3XX_VPC_ATTR_LMSIZE__MASK;
  1200. }
  1201. #define REG_A3XX_VPC_PACK 0x00002281
  1202. #define A3XX_VPC_PACK_NUMFPNONPOSVAR__MASK 0x0000ff00
  1203. #define A3XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT 8
  1204. static inline uint32_t A3XX_VPC_PACK_NUMFPNONPOSVAR(uint32_t val)
  1205. {
  1206. return ((val) << A3XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT) & A3XX_VPC_PACK_NUMFPNONPOSVAR__MASK;
  1207. }
  1208. #define A3XX_VPC_PACK_NUMNONPOSVSVAR__MASK 0x00ff0000
  1209. #define A3XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT 16
  1210. static inline uint32_t A3XX_VPC_PACK_NUMNONPOSVSVAR(uint32_t val)
  1211. {
  1212. return ((val) << A3XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT) & A3XX_VPC_PACK_NUMNONPOSVSVAR__MASK;
  1213. }
  1214. static inline uint32_t REG_A3XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x00002282 + 0x1*i0; }
  1215. static inline uint32_t REG_A3XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x00002282 + 0x1*i0; }
  1216. static inline uint32_t REG_A3XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x00002286 + 0x1*i0; }
  1217. static inline uint32_t REG_A3XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x00002286 + 0x1*i0; }
  1218. #define REG_A3XX_VPC_VARY_CYLWRAP_ENABLE_0 0x0000228a
  1219. #define REG_A3XX_VPC_VARY_CYLWRAP_ENABLE_1 0x0000228b
  1220. #define REG_A3XX_SP_SP_CTRL_REG 0x000022c0
  1221. #define A3XX_SP_SP_CTRL_REG_RESOLVE 0x00010000
  1222. #define A3XX_SP_SP_CTRL_REG_CONSTMODE__MASK 0x000c0000
  1223. #define A3XX_SP_SP_CTRL_REG_CONSTMODE__SHIFT 18
  1224. static inline uint32_t A3XX_SP_SP_CTRL_REG_CONSTMODE(uint32_t val)
  1225. {
  1226. return ((val) << A3XX_SP_SP_CTRL_REG_CONSTMODE__SHIFT) & A3XX_SP_SP_CTRL_REG_CONSTMODE__MASK;
  1227. }
  1228. #define A3XX_SP_SP_CTRL_REG_SLEEPMODE__MASK 0x00300000
  1229. #define A3XX_SP_SP_CTRL_REG_SLEEPMODE__SHIFT 20
  1230. static inline uint32_t A3XX_SP_SP_CTRL_REG_SLEEPMODE(uint32_t val)
  1231. {
  1232. return ((val) << A3XX_SP_SP_CTRL_REG_SLEEPMODE__SHIFT) & A3XX_SP_SP_CTRL_REG_SLEEPMODE__MASK;
  1233. }
  1234. #define A3XX_SP_SP_CTRL_REG_LOMODE__MASK 0x00c00000
  1235. #define A3XX_SP_SP_CTRL_REG_LOMODE__SHIFT 22
  1236. static inline uint32_t A3XX_SP_SP_CTRL_REG_LOMODE(uint32_t val)
  1237. {
  1238. return ((val) << A3XX_SP_SP_CTRL_REG_LOMODE__SHIFT) & A3XX_SP_SP_CTRL_REG_LOMODE__MASK;
  1239. }
  1240. #define REG_A3XX_SP_VS_CTRL_REG0 0x000022c4
  1241. #define A3XX_SP_VS_CTRL_REG0_THREADMODE__MASK 0x00000001
  1242. #define A3XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT 0
  1243. static inline uint32_t A3XX_SP_VS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
  1244. {
  1245. return ((val) << A3XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT) & A3XX_SP_VS_CTRL_REG0_THREADMODE__MASK;
  1246. }
  1247. #define A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__MASK 0x00000002
  1248. #define A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__SHIFT 1
  1249. static inline uint32_t A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE(enum a3xx_instrbuffermode val)
  1250. {
  1251. return ((val) << A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__SHIFT) & A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__MASK;
  1252. }
  1253. #define A3XX_SP_VS_CTRL_REG0_CACHEINVALID 0x00000004
  1254. #define A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
  1255. #define A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
  1256. static inline uint32_t A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
  1257. {
  1258. return ((val) << A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
  1259. }
  1260. #define A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0003fc00
  1261. #define A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
  1262. static inline uint32_t A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
  1263. {
  1264. return ((val) << A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
  1265. }
  1266. #define A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK 0x000c0000
  1267. #define A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT 18
  1268. static inline uint32_t A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val)
  1269. {
  1270. return ((val) << A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK;
  1271. }
  1272. #define A3XX_SP_VS_CTRL_REG0_THREADSIZE__MASK 0x00100000
  1273. #define A3XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT 20
  1274. static inline uint32_t A3XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
  1275. {
  1276. return ((val) << A3XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT) & A3XX_SP_VS_CTRL_REG0_THREADSIZE__MASK;
  1277. }
  1278. #define A3XX_SP_VS_CTRL_REG0_SUPERTHREADMODE 0x00200000
  1279. #define A3XX_SP_VS_CTRL_REG0_PIXLODENABLE 0x00400000
  1280. #define A3XX_SP_VS_CTRL_REG0_LENGTH__MASK 0xff000000
  1281. #define A3XX_SP_VS_CTRL_REG0_LENGTH__SHIFT 24
  1282. static inline uint32_t A3XX_SP_VS_CTRL_REG0_LENGTH(uint32_t val)
  1283. {
  1284. return ((val) << A3XX_SP_VS_CTRL_REG0_LENGTH__SHIFT) & A3XX_SP_VS_CTRL_REG0_LENGTH__MASK;
  1285. }
  1286. #define REG_A3XX_SP_VS_CTRL_REG1 0x000022c5
  1287. #define A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK 0x000003ff
  1288. #define A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT 0
  1289. static inline uint32_t A3XX_SP_VS_CTRL_REG1_CONSTLENGTH(uint32_t val)
  1290. {
  1291. return ((val) << A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT) & A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK;
  1292. }
  1293. #define A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__MASK 0x000ffc00
  1294. #define A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__SHIFT 10
  1295. static inline uint32_t A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT(uint32_t val)
  1296. {
  1297. return ((val) << A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__MASK;
  1298. }
  1299. #define A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK 0x3f000000
  1300. #define A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT 24
  1301. static inline uint32_t A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val)
  1302. {
  1303. return ((val) << A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT) & A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK;
  1304. }
  1305. #define REG_A3XX_SP_VS_PARAM_REG 0x000022c6
  1306. #define A3XX_SP_VS_PARAM_REG_POSREGID__MASK 0x000000ff
  1307. #define A3XX_SP_VS_PARAM_REG_POSREGID__SHIFT 0
  1308. static inline uint32_t A3XX_SP_VS_PARAM_REG_POSREGID(uint32_t val)
  1309. {
  1310. return ((val) << A3XX_SP_VS_PARAM_REG_POSREGID__SHIFT) & A3XX_SP_VS_PARAM_REG_POSREGID__MASK;
  1311. }
  1312. #define A3XX_SP_VS_PARAM_REG_PSIZEREGID__MASK 0x0000ff00
  1313. #define A3XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT 8
  1314. static inline uint32_t A3XX_SP_VS_PARAM_REG_PSIZEREGID(uint32_t val)
  1315. {
  1316. return ((val) << A3XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT) & A3XX_SP_VS_PARAM_REG_PSIZEREGID__MASK;
  1317. }
  1318. #define A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK 0xfff00000
  1319. #define A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT 20
  1320. static inline uint32_t A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR(uint32_t val)
  1321. {
  1322. return ((val) << A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT) & A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK;
  1323. }
  1324. static inline uint32_t REG_A3XX_SP_VS_OUT(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
  1325. static inline uint32_t REG_A3XX_SP_VS_OUT_REG(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
  1326. #define A3XX_SP_VS_OUT_REG_A_REGID__MASK 0x000001ff
  1327. #define A3XX_SP_VS_OUT_REG_A_REGID__SHIFT 0
  1328. static inline uint32_t A3XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
  1329. {
  1330. return ((val) << A3XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A3XX_SP_VS_OUT_REG_A_REGID__MASK;
  1331. }
  1332. #define A3XX_SP_VS_OUT_REG_A_COMPMASK__MASK 0x00001e00
  1333. #define A3XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT 9
  1334. static inline uint32_t A3XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
  1335. {
  1336. return ((val) << A3XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A3XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
  1337. }
  1338. #define A3XX_SP_VS_OUT_REG_B_REGID__MASK 0x01ff0000
  1339. #define A3XX_SP_VS_OUT_REG_B_REGID__SHIFT 16
  1340. static inline uint32_t A3XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
  1341. {
  1342. return ((val) << A3XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A3XX_SP_VS_OUT_REG_B_REGID__MASK;
  1343. }
  1344. #define A3XX_SP_VS_OUT_REG_B_COMPMASK__MASK 0x1e000000
  1345. #define A3XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT 25
  1346. static inline uint32_t A3XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
  1347. {
  1348. return ((val) << A3XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A3XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
  1349. }
  1350. static inline uint32_t REG_A3XX_SP_VS_VPC_DST(uint32_t i0) { return 0x000022d0 + 0x1*i0; }
  1351. static inline uint32_t REG_A3XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x000022d0 + 0x1*i0; }
  1352. #define A3XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff
  1353. #define A3XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT 0
  1354. static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
  1355. {
  1356. return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
  1357. }
  1358. #define A3XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00
  1359. #define A3XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT 8
  1360. static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
  1361. {
  1362. return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
  1363. }
  1364. #define A3XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000
  1365. #define A3XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT 16
  1366. static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
  1367. {
  1368. return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
  1369. }
  1370. #define A3XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK 0xff000000
  1371. #define A3XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT 24
  1372. static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
  1373. {
  1374. return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
  1375. }
  1376. #define REG_A3XX_SP_VS_OBJ_OFFSET_REG 0x000022d4
  1377. #define A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
  1378. #define A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
  1379. static inline uint32_t A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
  1380. {
  1381. return ((val) << A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
  1382. }
  1383. #define A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
  1384. #define A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
  1385. static inline uint32_t A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
  1386. {
  1387. return ((val) << A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
  1388. }
  1389. #define REG_A3XX_SP_VS_OBJ_START_REG 0x000022d5
  1390. #define REG_A3XX_SP_VS_PVT_MEM_CTRL_REG 0x000022d6
  1391. #define REG_A3XX_SP_VS_PVT_MEM_ADDR_REG 0x000022d7
  1392. #define REG_A3XX_SP_VS_PVT_MEM_SIZE_REG 0x000022d8
  1393. #define REG_A3XX_SP_VS_LENGTH_REG 0x000022df
  1394. #define A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__MASK 0xffffffff
  1395. #define A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__SHIFT 0
  1396. static inline uint32_t A3XX_SP_VS_LENGTH_REG_SHADERLENGTH(uint32_t val)
  1397. {
  1398. return ((val) << A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__SHIFT) & A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__MASK;
  1399. }
  1400. #define REG_A3XX_SP_FS_CTRL_REG0 0x000022e0
  1401. #define A3XX_SP_FS_CTRL_REG0_THREADMODE__MASK 0x00000001
  1402. #define A3XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT 0
  1403. static inline uint32_t A3XX_SP_FS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
  1404. {
  1405. return ((val) << A3XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT) & A3XX_SP_FS_CTRL_REG0_THREADMODE__MASK;
  1406. }
  1407. #define A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__MASK 0x00000002
  1408. #define A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__SHIFT 1
  1409. static inline uint32_t A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE(enum a3xx_instrbuffermode val)
  1410. {
  1411. return ((val) << A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__SHIFT) & A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__MASK;
  1412. }
  1413. #define A3XX_SP_FS_CTRL_REG0_CACHEINVALID 0x00000004
  1414. #define A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
  1415. #define A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
  1416. static inline uint32_t A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
  1417. {
  1418. return ((val) << A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
  1419. }
  1420. #define A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0003fc00
  1421. #define A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
  1422. static inline uint32_t A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
  1423. {
  1424. return ((val) << A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
  1425. }
  1426. #define A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK 0x000c0000
  1427. #define A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT 18
  1428. static inline uint32_t A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val)
  1429. {
  1430. return ((val) << A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK;
  1431. }
  1432. #define A3XX_SP_FS_CTRL_REG0_THREADSIZE__MASK 0x00100000
  1433. #define A3XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT 20
  1434. static inline uint32_t A3XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
  1435. {
  1436. return ((val) << A3XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A3XX_SP_FS_CTRL_REG0_THREADSIZE__MASK;
  1437. }
  1438. #define A3XX_SP_FS_CTRL_REG0_SUPERTHREADMODE 0x00200000
  1439. #define A3XX_SP_FS_CTRL_REG0_PIXLODENABLE 0x00400000
  1440. #define A3XX_SP_FS_CTRL_REG0_LENGTH__MASK 0xff000000
  1441. #define A3XX_SP_FS_CTRL_REG0_LENGTH__SHIFT 24
  1442. static inline uint32_t A3XX_SP_FS_CTRL_REG0_LENGTH(uint32_t val)
  1443. {
  1444. return ((val) << A3XX_SP_FS_CTRL_REG0_LENGTH__SHIFT) & A3XX_SP_FS_CTRL_REG0_LENGTH__MASK;
  1445. }
  1446. #define REG_A3XX_SP_FS_CTRL_REG1 0x000022e1
  1447. #define A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK 0x000003ff
  1448. #define A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT 0
  1449. static inline uint32_t A3XX_SP_FS_CTRL_REG1_CONSTLENGTH(uint32_t val)
  1450. {
  1451. return ((val) << A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT) & A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK;
  1452. }
  1453. #define A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__MASK 0x000ffc00
  1454. #define A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__SHIFT 10
  1455. static inline uint32_t A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT(uint32_t val)
  1456. {
  1457. return ((val) << A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__MASK;
  1458. }
  1459. #define A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__MASK 0x00f00000
  1460. #define A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__SHIFT 20
  1461. static inline uint32_t A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val)
  1462. {
  1463. return ((val) << A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__SHIFT) & A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__MASK;
  1464. }
  1465. #define A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__MASK 0x3f000000
  1466. #define A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__SHIFT 24
  1467. static inline uint32_t A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET(uint32_t val)
  1468. {
  1469. return ((val) << A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__SHIFT) & A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__MASK;
  1470. }
  1471. #define REG_A3XX_SP_FS_OBJ_OFFSET_REG 0x000022e2
  1472. #define A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
  1473. #define A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
  1474. static inline uint32_t A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
  1475. {
  1476. return ((val) << A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
  1477. }
  1478. #define A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
  1479. #define A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
  1480. static inline uint32_t A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
  1481. {
  1482. return ((val) << A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
  1483. }
  1484. #define REG_A3XX_SP_FS_OBJ_START_REG 0x000022e3
  1485. #define REG_A3XX_SP_FS_PVT_MEM_CTRL_REG 0x000022e4
  1486. #define REG_A3XX_SP_FS_PVT_MEM_ADDR_REG 0x000022e5
  1487. #define REG_A3XX_SP_FS_PVT_MEM_SIZE_REG 0x000022e6
  1488. #define REG_A3XX_SP_FS_FLAT_SHAD_MODE_REG_0 0x000022e8
  1489. #define REG_A3XX_SP_FS_FLAT_SHAD_MODE_REG_1 0x000022e9
  1490. #define REG_A3XX_SP_FS_OUTPUT_REG 0x000022ec
  1491. static inline uint32_t REG_A3XX_SP_FS_MRT(uint32_t i0) { return 0x000022f0 + 0x1*i0; }
  1492. static inline uint32_t REG_A3XX_SP_FS_MRT_REG(uint32_t i0) { return 0x000022f0 + 0x1*i0; }
  1493. #define A3XX_SP_FS_MRT_REG_REGID__MASK 0x000000ff
  1494. #define A3XX_SP_FS_MRT_REG_REGID__SHIFT 0
  1495. static inline uint32_t A3XX_SP_FS_MRT_REG_REGID(uint32_t val)
  1496. {
  1497. return ((val) << A3XX_SP_FS_MRT_REG_REGID__SHIFT) & A3XX_SP_FS_MRT_REG_REGID__MASK;
  1498. }
  1499. #define A3XX_SP_FS_MRT_REG_HALF_PRECISION 0x00000100
  1500. static inline uint32_t REG_A3XX_SP_FS_IMAGE_OUTPUT(uint32_t i0) { return 0x000022f4 + 0x1*i0; }
  1501. static inline uint32_t REG_A3XX_SP_FS_IMAGE_OUTPUT_REG(uint32_t i0) { return 0x000022f4 + 0x1*i0; }
  1502. #define A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__MASK 0x0000003f
  1503. #define A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__SHIFT 0
  1504. static inline uint32_t A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT(enum a3xx_color_fmt val)
  1505. {
  1506. return ((val) << A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__SHIFT) & A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__MASK;
  1507. }
  1508. #define REG_A3XX_SP_FS_LENGTH_REG 0x000022ff
  1509. #define A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__MASK 0xffffffff
  1510. #define A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__SHIFT 0
  1511. static inline uint32_t A3XX_SP_FS_LENGTH_REG_SHADERLENGTH(uint32_t val)
  1512. {
  1513. return ((val) << A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__SHIFT) & A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__MASK;
  1514. }
  1515. #define REG_A3XX_TPL1_TP_VS_TEX_OFFSET 0x00002340
  1516. #define A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__MASK 0x000000ff
  1517. #define A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__SHIFT 0
  1518. static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET(uint32_t val)
  1519. {
  1520. return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__MASK;
  1521. }
  1522. #define A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__MASK 0x0000ff00
  1523. #define A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__SHIFT 8
  1524. static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET(uint32_t val)
  1525. {
  1526. return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__MASK;
  1527. }
  1528. #define A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__MASK 0xffff0000
  1529. #define A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__SHIFT 16
  1530. static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR(uint32_t val)
  1531. {
  1532. return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__MASK;
  1533. }
  1534. #define REG_A3XX_TPL1_TP_VS_BORDER_COLOR_BASE_ADDR 0x00002341
  1535. #define REG_A3XX_TPL1_TP_FS_TEX_OFFSET 0x00002342
  1536. #define A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__MASK 0x000000ff
  1537. #define A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__SHIFT 0
  1538. static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET(uint32_t val)
  1539. {
  1540. return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__MASK;
  1541. }
  1542. #define A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__MASK 0x0000ff00
  1543. #define A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__SHIFT 8
  1544. static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET(uint32_t val)
  1545. {
  1546. return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__MASK;
  1547. }
  1548. #define A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__MASK 0xffff0000
  1549. #define A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__SHIFT 16
  1550. static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR(uint32_t val)
  1551. {
  1552. return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__MASK;
  1553. }
  1554. #define REG_A3XX_TPL1_TP_FS_BORDER_COLOR_BASE_ADDR 0x00002343
  1555. #define REG_A3XX_VBIF_CLKON 0x00003001
  1556. #define REG_A3XX_VBIF_FIXED_SORT_EN 0x0000300c
  1557. #define REG_A3XX_VBIF_FIXED_SORT_SEL0 0x0000300d
  1558. #define REG_A3XX_VBIF_FIXED_SORT_SEL1 0x0000300e
  1559. #define REG_A3XX_VBIF_ABIT_SORT 0x0000301c
  1560. #define REG_A3XX_VBIF_ABIT_SORT_CONF 0x0000301d
  1561. #define REG_A3XX_VBIF_GATE_OFF_WRREQ_EN 0x0000302a
  1562. #define REG_A3XX_VBIF_IN_RD_LIM_CONF0 0x0000302c
  1563. #define REG_A3XX_VBIF_IN_RD_LIM_CONF1 0x0000302d
  1564. #define REG_A3XX_VBIF_IN_WR_LIM_CONF0 0x00003030
  1565. #define REG_A3XX_VBIF_IN_WR_LIM_CONF1 0x00003031
  1566. #define REG_A3XX_VBIF_OUT_RD_LIM_CONF0 0x00003034
  1567. #define REG_A3XX_VBIF_OUT_WR_LIM_CONF0 0x00003035
  1568. #define REG_A3XX_VBIF_DDR_OUT_MAX_BURST 0x00003036
  1569. #define REG_A3XX_VBIF_ARB_CTL 0x0000303c
  1570. #define REG_A3XX_VBIF_ROUND_ROBIN_QOS_ARB 0x00003049
  1571. #define REG_A3XX_VBIF_OUT_AXI_AMEMTYPE_CONF0 0x00003058
  1572. #define REG_A3XX_VBIF_OUT_AXI_AOOO_EN 0x0000305e
  1573. #define REG_A3XX_VBIF_OUT_AXI_AOOO 0x0000305f
  1574. #define REG_A3XX_VSC_BIN_SIZE 0x00000c01
  1575. #define A3XX_VSC_BIN_SIZE_WIDTH__MASK 0x0000001f
  1576. #define A3XX_VSC_BIN_SIZE_WIDTH__SHIFT 0
  1577. static inline uint32_t A3XX_VSC_BIN_SIZE_WIDTH(uint32_t val)
  1578. {
  1579. return ((val >> 5) << A3XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A3XX_VSC_BIN_SIZE_WIDTH__MASK;
  1580. }
  1581. #define A3XX_VSC_BIN_SIZE_HEIGHT__MASK 0x000003e0
  1582. #define A3XX_VSC_BIN_SIZE_HEIGHT__SHIFT 5
  1583. static inline uint32_t A3XX_VSC_BIN_SIZE_HEIGHT(uint32_t val)
  1584. {
  1585. return ((val >> 5) << A3XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A3XX_VSC_BIN_SIZE_HEIGHT__MASK;
  1586. }
  1587. #define REG_A3XX_VSC_SIZE_ADDRESS 0x00000c02
  1588. static inline uint32_t REG_A3XX_VSC_PIPE(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
  1589. static inline uint32_t REG_A3XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
  1590. #define A3XX_VSC_PIPE_CONFIG_X__MASK 0x000003ff
  1591. #define A3XX_VSC_PIPE_CONFIG_X__SHIFT 0
  1592. static inline uint32_t A3XX_VSC_PIPE_CONFIG_X(uint32_t val)
  1593. {
  1594. return ((val) << A3XX_VSC_PIPE_CONFIG_X__SHIFT) & A3XX_VSC_PIPE_CONFIG_X__MASK;
  1595. }
  1596. #define A3XX_VSC_PIPE_CONFIG_Y__MASK 0x000ffc00
  1597. #define A3XX_VSC_PIPE_CONFIG_Y__SHIFT 10
  1598. static inline uint32_t A3XX_VSC_PIPE_CONFIG_Y(uint32_t val)
  1599. {
  1600. return ((val) << A3XX_VSC_PIPE_CONFIG_Y__SHIFT) & A3XX_VSC_PIPE_CONFIG_Y__MASK;
  1601. }
  1602. #define A3XX_VSC_PIPE_CONFIG_W__MASK 0x00f00000
  1603. #define A3XX_VSC_PIPE_CONFIG_W__SHIFT 20
  1604. static inline uint32_t A3XX_VSC_PIPE_CONFIG_W(uint32_t val)
  1605. {
  1606. return ((val) << A3XX_VSC_PIPE_CONFIG_W__SHIFT) & A3XX_VSC_PIPE_CONFIG_W__MASK;
  1607. }
  1608. #define A3XX_VSC_PIPE_CONFIG_H__MASK 0x0f000000
  1609. #define A3XX_VSC_PIPE_CONFIG_H__SHIFT 24
  1610. static inline uint32_t A3XX_VSC_PIPE_CONFIG_H(uint32_t val)
  1611. {
  1612. return ((val) << A3XX_VSC_PIPE_CONFIG_H__SHIFT) & A3XX_VSC_PIPE_CONFIG_H__MASK;
  1613. }
  1614. static inline uint32_t REG_A3XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000c07 + 0x3*i0; }
  1615. static inline uint32_t REG_A3XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c08 + 0x3*i0; }
  1616. #define REG_A3XX_UNKNOWN_0C3D 0x00000c3d
  1617. #define REG_A3XX_PC_PERFCOUNTER0_SELECT 0x00000c48
  1618. #define REG_A3XX_PC_PERFCOUNTER1_SELECT 0x00000c49
  1619. #define REG_A3XX_PC_PERFCOUNTER2_SELECT 0x00000c4a
  1620. #define REG_A3XX_PC_PERFCOUNTER3_SELECT 0x00000c4b
  1621. #define REG_A3XX_UNKNOWN_0C81 0x00000c81
  1622. #define REG_A3XX_GRAS_PERFCOUNTER0_SELECT 0x00000c88
  1623. #define REG_A3XX_GRAS_PERFCOUNTER1_SELECT 0x00000c89
  1624. #define REG_A3XX_GRAS_PERFCOUNTER2_SELECT 0x00000c8a
  1625. #define REG_A3XX_GRAS_PERFCOUNTER3_SELECT 0x00000c8b
  1626. static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE(uint32_t i0) { return 0x00000ca0 + 0x4*i0; }
  1627. static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_X(uint32_t i0) { return 0x00000ca0 + 0x4*i0; }
  1628. static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_Y(uint32_t i0) { return 0x00000ca1 + 0x4*i0; }
  1629. static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_Z(uint32_t i0) { return 0x00000ca2 + 0x4*i0; }
  1630. static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_W(uint32_t i0) { return 0x00000ca3 + 0x4*i0; }
  1631. #define REG_A3XX_RB_GMEM_BASE_ADDR 0x00000cc0
  1632. #define REG_A3XX_RB_PERFCOUNTER0_SELECT 0x00000cc6
  1633. #define REG_A3XX_RB_PERFCOUNTER1_SELECT 0x00000cc7
  1634. #define REG_A3XX_RB_WINDOW_SIZE 0x00000ce0
  1635. #define A3XX_RB_WINDOW_SIZE_WIDTH__MASK 0x00003fff
  1636. #define A3XX_RB_WINDOW_SIZE_WIDTH__SHIFT 0
  1637. static inline uint32_t A3XX_RB_WINDOW_SIZE_WIDTH(uint32_t val)
  1638. {
  1639. return ((val) << A3XX_RB_WINDOW_SIZE_WIDTH__SHIFT) & A3XX_RB_WINDOW_SIZE_WIDTH__MASK;
  1640. }
  1641. #define A3XX_RB_WINDOW_SIZE_HEIGHT__MASK 0x0fffc000
  1642. #define A3XX_RB_WINDOW_SIZE_HEIGHT__SHIFT 14
  1643. static inline uint32_t A3XX_RB_WINDOW_SIZE_HEIGHT(uint32_t val)
  1644. {
  1645. return ((val) << A3XX_RB_WINDOW_SIZE_HEIGHT__SHIFT) & A3XX_RB_WINDOW_SIZE_HEIGHT__MASK;
  1646. }
  1647. #define REG_A3XX_HLSQ_PERFCOUNTER0_SELECT 0x00000e00
  1648. #define REG_A3XX_HLSQ_PERFCOUNTER1_SELECT 0x00000e01
  1649. #define REG_A3XX_HLSQ_PERFCOUNTER2_SELECT 0x00000e02
  1650. #define REG_A3XX_HLSQ_PERFCOUNTER3_SELECT 0x00000e03
  1651. #define REG_A3XX_HLSQ_PERFCOUNTER4_SELECT 0x00000e04
  1652. #define REG_A3XX_HLSQ_PERFCOUNTER5_SELECT 0x00000e05
  1653. #define REG_A3XX_UNKNOWN_0E43 0x00000e43
  1654. #define REG_A3XX_VFD_PERFCOUNTER0_SELECT 0x00000e44
  1655. #define REG_A3XX_VFD_PERFCOUNTER1_SELECT 0x00000e45
  1656. #define REG_A3XX_VPC_VPC_DEBUG_RAM_SEL 0x00000e61
  1657. #define REG_A3XX_VPC_VPC_DEBUG_RAM_READ 0x00000e62
  1658. #define REG_A3XX_VPC_PERFCOUNTER0_SELECT 0x00000e64
  1659. #define REG_A3XX_VPC_PERFCOUNTER1_SELECT 0x00000e65
  1660. #define REG_A3XX_UCHE_CACHE_MODE_CONTROL_REG 0x00000e82
  1661. #define REG_A3XX_UCHE_PERFCOUNTER0_SELECT 0x00000e84
  1662. #define REG_A3XX_UCHE_PERFCOUNTER1_SELECT 0x00000e85
  1663. #define REG_A3XX_UCHE_PERFCOUNTER2_SELECT 0x00000e86
  1664. #define REG_A3XX_UCHE_PERFCOUNTER3_SELECT 0x00000e87
  1665. #define REG_A3XX_UCHE_PERFCOUNTER4_SELECT 0x00000e88
  1666. #define REG_A3XX_UCHE_PERFCOUNTER5_SELECT 0x00000e89
  1667. #define REG_A3XX_UCHE_CACHE_INVALIDATE0_REG 0x00000ea0
  1668. #define A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__MASK 0x0fffffff
  1669. #define A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__SHIFT 0
  1670. static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR(uint32_t val)
  1671. {
  1672. return ((val) << A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__MASK;
  1673. }
  1674. #define REG_A3XX_UCHE_CACHE_INVALIDATE1_REG 0x00000ea1
  1675. #define A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__MASK 0x0fffffff
  1676. #define A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__SHIFT 0
  1677. static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR(uint32_t val)
  1678. {
  1679. return ((val) << A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__MASK;
  1680. }
  1681. #define A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__MASK 0x30000000
  1682. #define A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__SHIFT 28
  1683. static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE(enum a3xx_cache_opcode val)
  1684. {
  1685. return ((val) << A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__MASK;
  1686. }
  1687. #define A3XX_UCHE_CACHE_INVALIDATE1_REG_ENTIRE_CACHE 0x80000000
  1688. #define REG_A3XX_SP_PERFCOUNTER0_SELECT 0x00000ec4
  1689. #define REG_A3XX_SP_PERFCOUNTER1_SELECT 0x00000ec5
  1690. #define REG_A3XX_SP_PERFCOUNTER2_SELECT 0x00000ec6
  1691. #define REG_A3XX_SP_PERFCOUNTER3_SELECT 0x00000ec7
  1692. #define REG_A3XX_SP_PERFCOUNTER4_SELECT 0x00000ec8
  1693. #define REG_A3XX_SP_PERFCOUNTER5_SELECT 0x00000ec9
  1694. #define REG_A3XX_SP_PERFCOUNTER6_SELECT 0x00000eca
  1695. #define REG_A3XX_SP_PERFCOUNTER7_SELECT 0x00000ecb
  1696. #define REG_A3XX_UNKNOWN_0EE0 0x00000ee0
  1697. #define REG_A3XX_UNKNOWN_0F03 0x00000f03
  1698. #define REG_A3XX_TP_PERFCOUNTER0_SELECT 0x00000f04
  1699. #define REG_A3XX_TP_PERFCOUNTER1_SELECT 0x00000f05
  1700. #define REG_A3XX_TP_PERFCOUNTER2_SELECT 0x00000f06
  1701. #define REG_A3XX_TP_PERFCOUNTER3_SELECT 0x00000f07
  1702. #define REG_A3XX_TP_PERFCOUNTER4_SELECT 0x00000f08
  1703. #define REG_A3XX_TP_PERFCOUNTER5_SELECT 0x00000f09
  1704. #define REG_A3XX_TEX_SAMP_0 0x00000000
  1705. #define A3XX_TEX_SAMP_0_XY_MAG__MASK 0x0000000c
  1706. #define A3XX_TEX_SAMP_0_XY_MAG__SHIFT 2
  1707. static inline uint32_t A3XX_TEX_SAMP_0_XY_MAG(enum a3xx_tex_filter val)
  1708. {
  1709. return ((val) << A3XX_TEX_SAMP_0_XY_MAG__SHIFT) & A3XX_TEX_SAMP_0_XY_MAG__MASK;
  1710. }
  1711. #define A3XX_TEX_SAMP_0_XY_MIN__MASK 0x00000030
  1712. #define A3XX_TEX_SAMP_0_XY_MIN__SHIFT 4
  1713. static inline uint32_t A3XX_TEX_SAMP_0_XY_MIN(enum a3xx_tex_filter val)
  1714. {
  1715. return ((val) << A3XX_TEX_SAMP_0_XY_MIN__SHIFT) & A3XX_TEX_SAMP_0_XY_MIN__MASK;
  1716. }
  1717. #define A3XX_TEX_SAMP_0_WRAP_S__MASK 0x000001c0
  1718. #define A3XX_TEX_SAMP_0_WRAP_S__SHIFT 6
  1719. static inline uint32_t A3XX_TEX_SAMP_0_WRAP_S(enum a3xx_tex_clamp val)
  1720. {
  1721. return ((val) << A3XX_TEX_SAMP_0_WRAP_S__SHIFT) & A3XX_TEX_SAMP_0_WRAP_S__MASK;
  1722. }
  1723. #define A3XX_TEX_SAMP_0_WRAP_T__MASK 0x00000e00
  1724. #define A3XX_TEX_SAMP_0_WRAP_T__SHIFT 9
  1725. static inline uint32_t A3XX_TEX_SAMP_0_WRAP_T(enum a3xx_tex_clamp val)
  1726. {
  1727. return ((val) << A3XX_TEX_SAMP_0_WRAP_T__SHIFT) & A3XX_TEX_SAMP_0_WRAP_T__MASK;
  1728. }
  1729. #define A3XX_TEX_SAMP_0_WRAP_R__MASK 0x00007000
  1730. #define A3XX_TEX_SAMP_0_WRAP_R__SHIFT 12
  1731. static inline uint32_t A3XX_TEX_SAMP_0_WRAP_R(enum a3xx_tex_clamp val)
  1732. {
  1733. return ((val) << A3XX_TEX_SAMP_0_WRAP_R__SHIFT) & A3XX_TEX_SAMP_0_WRAP_R__MASK;
  1734. }
  1735. #define A3XX_TEX_SAMP_0_UNNORM_COORDS 0x80000000
  1736. #define REG_A3XX_TEX_SAMP_1 0x00000001
  1737. #define REG_A3XX_TEX_CONST_0 0x00000000
  1738. #define A3XX_TEX_CONST_0_TILED 0x00000001
  1739. #define A3XX_TEX_CONST_0_SWIZ_X__MASK 0x00000070
  1740. #define A3XX_TEX_CONST_0_SWIZ_X__SHIFT 4
  1741. static inline uint32_t A3XX_TEX_CONST_0_SWIZ_X(enum a3xx_tex_swiz val)
  1742. {
  1743. return ((val) << A3XX_TEX_CONST_0_SWIZ_X__SHIFT) & A3XX_TEX_CONST_0_SWIZ_X__MASK;
  1744. }
  1745. #define A3XX_TEX_CONST_0_SWIZ_Y__MASK 0x00000380
  1746. #define A3XX_TEX_CONST_0_SWIZ_Y__SHIFT 7
  1747. static inline uint32_t A3XX_TEX_CONST_0_SWIZ_Y(enum a3xx_tex_swiz val)
  1748. {
  1749. return ((val) << A3XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A3XX_TEX_CONST_0_SWIZ_Y__MASK;
  1750. }
  1751. #define A3XX_TEX_CONST_0_SWIZ_Z__MASK 0x00001c00
  1752. #define A3XX_TEX_CONST_0_SWIZ_Z__SHIFT 10
  1753. static inline uint32_t A3XX_TEX_CONST_0_SWIZ_Z(enum a3xx_tex_swiz val)
  1754. {
  1755. return ((val) << A3XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A3XX_TEX_CONST_0_SWIZ_Z__MASK;
  1756. }
  1757. #define A3XX_TEX_CONST_0_SWIZ_W__MASK 0x0000e000
  1758. #define A3XX_TEX_CONST_0_SWIZ_W__SHIFT 13
  1759. static inline uint32_t A3XX_TEX_CONST_0_SWIZ_W(enum a3xx_tex_swiz val)
  1760. {
  1761. return ((val) << A3XX_TEX_CONST_0_SWIZ_W__SHIFT) & A3XX_TEX_CONST_0_SWIZ_W__MASK;
  1762. }
  1763. #define A3XX_TEX_CONST_0_FMT__MASK 0x1fc00000
  1764. #define A3XX_TEX_CONST_0_FMT__SHIFT 22
  1765. static inline uint32_t A3XX_TEX_CONST_0_FMT(enum a3xx_tex_fmt val)
  1766. {
  1767. return ((val) << A3XX_TEX_CONST_0_FMT__SHIFT) & A3XX_TEX_CONST_0_FMT__MASK;
  1768. }
  1769. #define A3XX_TEX_CONST_0_TYPE__MASK 0xc0000000
  1770. #define A3XX_TEX_CONST_0_TYPE__SHIFT 30
  1771. static inline uint32_t A3XX_TEX_CONST_0_TYPE(enum a3xx_tex_type val)
  1772. {
  1773. return ((val) << A3XX_TEX_CONST_0_TYPE__SHIFT) & A3XX_TEX_CONST_0_TYPE__MASK;
  1774. }
  1775. #define REG_A3XX_TEX_CONST_1 0x00000001
  1776. #define A3XX_TEX_CONST_1_HEIGHT__MASK 0x00003fff
  1777. #define A3XX_TEX_CONST_1_HEIGHT__SHIFT 0
  1778. static inline uint32_t A3XX_TEX_CONST_1_HEIGHT(uint32_t val)
  1779. {
  1780. return ((val) << A3XX_TEX_CONST_1_HEIGHT__SHIFT) & A3XX_TEX_CONST_1_HEIGHT__MASK;
  1781. }
  1782. #define A3XX_TEX_CONST_1_WIDTH__MASK 0x0fffc000
  1783. #define A3XX_TEX_CONST_1_WIDTH__SHIFT 14
  1784. static inline uint32_t A3XX_TEX_CONST_1_WIDTH(uint32_t val)
  1785. {
  1786. return ((val) << A3XX_TEX_CONST_1_WIDTH__SHIFT) & A3XX_TEX_CONST_1_WIDTH__MASK;
  1787. }
  1788. #define A3XX_TEX_CONST_1_FETCHSIZE__MASK 0xf0000000
  1789. #define A3XX_TEX_CONST_1_FETCHSIZE__SHIFT 28
  1790. static inline uint32_t A3XX_TEX_CONST_1_FETCHSIZE(enum a3xx_tex_fetchsize val)
  1791. {
  1792. return ((val) << A3XX_TEX_CONST_1_FETCHSIZE__SHIFT) & A3XX_TEX_CONST_1_FETCHSIZE__MASK;
  1793. }
  1794. #define REG_A3XX_TEX_CONST_2 0x00000002
  1795. #define A3XX_TEX_CONST_2_INDX__MASK 0x000000ff
  1796. #define A3XX_TEX_CONST_2_INDX__SHIFT 0
  1797. static inline uint32_t A3XX_TEX_CONST_2_INDX(uint32_t val)
  1798. {
  1799. return ((val) << A3XX_TEX_CONST_2_INDX__SHIFT) & A3XX_TEX_CONST_2_INDX__MASK;
  1800. }
  1801. #define A3XX_TEX_CONST_2_PITCH__MASK 0x3ffff000
  1802. #define A3XX_TEX_CONST_2_PITCH__SHIFT 12
  1803. static inline uint32_t A3XX_TEX_CONST_2_PITCH(uint32_t val)
  1804. {
  1805. return ((val) << A3XX_TEX_CONST_2_PITCH__SHIFT) & A3XX_TEX_CONST_2_PITCH__MASK;
  1806. }
  1807. #define A3XX_TEX_CONST_2_SWAP__MASK 0xc0000000
  1808. #define A3XX_TEX_CONST_2_SWAP__SHIFT 30
  1809. static inline uint32_t A3XX_TEX_CONST_2_SWAP(enum a3xx_color_swap val)
  1810. {
  1811. return ((val) << A3XX_TEX_CONST_2_SWAP__SHIFT) & A3XX_TEX_CONST_2_SWAP__MASK;
  1812. }
  1813. #define REG_A3XX_TEX_CONST_3 0x00000003
  1814. #endif /* A3XX_XML */