i915_reg.h 191 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119
  1. /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  2. * All Rights Reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the
  6. * "Software"), to deal in the Software without restriction, including
  7. * without limitation the rights to use, copy, modify, merge, publish,
  8. * distribute, sub license, and/or sell copies of the Software, and to
  9. * permit persons to whom the Software is furnished to do so, subject to
  10. * the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the
  13. * next paragraph) shall be included in all copies or substantial portions
  14. * of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  17. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  18. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  19. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  20. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  21. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  22. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef _I915_REG_H_
  25. #define _I915_REG_H_
  26. #define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
  27. #define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
  28. #define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
  29. #define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
  30. #define _MASKED_BIT_DISABLE(a) ((a) << 16)
  31. /* PCI config space */
  32. #define HPLLCC 0xc0 /* 855 only */
  33. #define GC_CLOCK_CONTROL_MASK (0xf << 0)
  34. #define GC_CLOCK_133_200 (0 << 0)
  35. #define GC_CLOCK_100_200 (1 << 0)
  36. #define GC_CLOCK_100_133 (2 << 0)
  37. #define GC_CLOCK_166_250 (3 << 0)
  38. #define GCFGC2 0xda
  39. #define GCFGC 0xf0 /* 915+ only */
  40. #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
  41. #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
  42. #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
  43. #define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
  44. #define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
  45. #define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
  46. #define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
  47. #define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
  48. #define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
  49. #define GC_DISPLAY_CLOCK_MASK (7 << 4)
  50. #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
  51. #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
  52. #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
  53. #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
  54. #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
  55. #define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
  56. #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
  57. #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
  58. #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
  59. #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
  60. #define I945_GC_RENDER_CLOCK_MASK (7 << 0)
  61. #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
  62. #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
  63. #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
  64. #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
  65. #define I915_GC_RENDER_CLOCK_MASK (7 << 0)
  66. #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
  67. #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
  68. #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
  69. #define LBB 0xf4
  70. /* Graphics reset regs */
  71. #define I965_GDRST 0xc0 /* PCI config register */
  72. #define ILK_GDSR 0x2ca4 /* MCHBAR offset */
  73. #define GRDOM_FULL (0<<2)
  74. #define GRDOM_RENDER (1<<2)
  75. #define GRDOM_MEDIA (3<<2)
  76. #define GRDOM_MASK (3<<2)
  77. #define GRDOM_RESET_ENABLE (1<<0)
  78. #define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
  79. #define GEN6_MBC_SNPCR_SHIFT 21
  80. #define GEN6_MBC_SNPCR_MASK (3<<21)
  81. #define GEN6_MBC_SNPCR_MAX (0<<21)
  82. #define GEN6_MBC_SNPCR_MED (1<<21)
  83. #define GEN6_MBC_SNPCR_LOW (2<<21)
  84. #define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
  85. #define GEN6_MBCTL 0x0907c
  86. #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
  87. #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
  88. #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
  89. #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
  90. #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
  91. #define GEN6_GDRST 0x941c
  92. #define GEN6_GRDOM_FULL (1 << 0)
  93. #define GEN6_GRDOM_RENDER (1 << 1)
  94. #define GEN6_GRDOM_MEDIA (1 << 2)
  95. #define GEN6_GRDOM_BLT (1 << 3)
  96. #define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
  97. #define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
  98. #define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
  99. #define PP_DIR_DCLV_2G 0xffffffff
  100. #define GAM_ECOCHK 0x4090
  101. #define ECOCHK_SNB_BIT (1<<10)
  102. #define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
  103. #define ECOCHK_PPGTT_CACHE64B (0x3<<3)
  104. #define ECOCHK_PPGTT_CACHE4B (0x0<<3)
  105. #define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
  106. #define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
  107. #define ECOCHK_PPGTT_UC_HSW (0x1<<3)
  108. #define ECOCHK_PPGTT_WT_HSW (0x2<<3)
  109. #define ECOCHK_PPGTT_WB_HSW (0x3<<3)
  110. #define GAC_ECO_BITS 0x14090
  111. #define ECOBITS_SNB_BIT (1<<13)
  112. #define ECOBITS_PPGTT_CACHE64B (3<<8)
  113. #define ECOBITS_PPGTT_CACHE4B (0<<8)
  114. #define GAB_CTL 0x24000
  115. #define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
  116. /* VGA stuff */
  117. #define VGA_ST01_MDA 0x3ba
  118. #define VGA_ST01_CGA 0x3da
  119. #define VGA_MSR_WRITE 0x3c2
  120. #define VGA_MSR_READ 0x3cc
  121. #define VGA_MSR_MEM_EN (1<<1)
  122. #define VGA_MSR_CGA_MODE (1<<0)
  123. #define VGA_SR_INDEX 0x3c4
  124. #define SR01 1
  125. #define VGA_SR_DATA 0x3c5
  126. #define VGA_AR_INDEX 0x3c0
  127. #define VGA_AR_VID_EN (1<<5)
  128. #define VGA_AR_DATA_WRITE 0x3c0
  129. #define VGA_AR_DATA_READ 0x3c1
  130. #define VGA_GR_INDEX 0x3ce
  131. #define VGA_GR_DATA 0x3cf
  132. /* GR05 */
  133. #define VGA_GR_MEM_READ_MODE_SHIFT 3
  134. #define VGA_GR_MEM_READ_MODE_PLANE 1
  135. /* GR06 */
  136. #define VGA_GR_MEM_MODE_MASK 0xc
  137. #define VGA_GR_MEM_MODE_SHIFT 2
  138. #define VGA_GR_MEM_A0000_AFFFF 0
  139. #define VGA_GR_MEM_A0000_BFFFF 1
  140. #define VGA_GR_MEM_B0000_B7FFF 2
  141. #define VGA_GR_MEM_B0000_BFFFF 3
  142. #define VGA_DACMASK 0x3c6
  143. #define VGA_DACRX 0x3c7
  144. #define VGA_DACWX 0x3c8
  145. #define VGA_DACDATA 0x3c9
  146. #define VGA_CR_INDEX_MDA 0x3b4
  147. #define VGA_CR_DATA_MDA 0x3b5
  148. #define VGA_CR_INDEX_CGA 0x3d4
  149. #define VGA_CR_DATA_CGA 0x3d5
  150. /*
  151. * Memory interface instructions used by the kernel
  152. */
  153. #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
  154. #define MI_NOOP MI_INSTR(0, 0)
  155. #define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
  156. #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
  157. #define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
  158. #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
  159. #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
  160. #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
  161. #define MI_FLUSH MI_INSTR(0x04, 0)
  162. #define MI_READ_FLUSH (1 << 0)
  163. #define MI_EXE_FLUSH (1 << 1)
  164. #define MI_NO_WRITE_FLUSH (1 << 2)
  165. #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
  166. #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
  167. #define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
  168. #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
  169. #define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
  170. #define MI_SUSPEND_FLUSH_EN (1<<0)
  171. #define MI_REPORT_HEAD MI_INSTR(0x07, 0)
  172. #define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
  173. #define MI_OVERLAY_CONTINUE (0x0<<21)
  174. #define MI_OVERLAY_ON (0x1<<21)
  175. #define MI_OVERLAY_OFF (0x2<<21)
  176. #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
  177. #define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
  178. #define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
  179. #define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
  180. /* IVB has funny definitions for which plane to flip. */
  181. #define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
  182. #define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
  183. #define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
  184. #define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
  185. #define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
  186. #define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
  187. #define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
  188. #define MI_ARB_ENABLE (1<<0)
  189. #define MI_ARB_DISABLE (0<<0)
  190. #define MI_SET_CONTEXT MI_INSTR(0x18, 0)
  191. #define MI_MM_SPACE_GTT (1<<8)
  192. #define MI_MM_SPACE_PHYSICAL (0<<8)
  193. #define MI_SAVE_EXT_STATE_EN (1<<3)
  194. #define MI_RESTORE_EXT_STATE_EN (1<<2)
  195. #define MI_FORCE_RESTORE (1<<1)
  196. #define MI_RESTORE_INHIBIT (1<<0)
  197. #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
  198. #define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
  199. #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
  200. #define MI_STORE_DWORD_INDEX_SHIFT 2
  201. /* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
  202. * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
  203. * simply ignores the register load under certain conditions.
  204. * - One can actually load arbitrary many arbitrary registers: Simply issue x
  205. * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
  206. */
  207. #define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
  208. #define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*x-1)
  209. #define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
  210. #define MI_FLUSH_DW_STORE_INDEX (1<<21)
  211. #define MI_INVALIDATE_TLB (1<<18)
  212. #define MI_FLUSH_DW_OP_STOREDW (1<<14)
  213. #define MI_INVALIDATE_BSD (1<<7)
  214. #define MI_FLUSH_DW_USE_GTT (1<<2)
  215. #define MI_FLUSH_DW_USE_PPGTT (0<<2)
  216. #define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
  217. #define MI_BATCH_NON_SECURE (1)
  218. /* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
  219. #define MI_BATCH_NON_SECURE_I965 (1<<8)
  220. #define MI_BATCH_PPGTT_HSW (1<<8)
  221. #define MI_BATCH_NON_SECURE_HSW (1<<13)
  222. #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
  223. #define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
  224. #define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
  225. #define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
  226. #define MI_SEMAPHORE_UPDATE (1<<21)
  227. #define MI_SEMAPHORE_COMPARE (1<<20)
  228. #define MI_SEMAPHORE_REGISTER (1<<18)
  229. #define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
  230. #define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
  231. #define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
  232. #define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
  233. #define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
  234. #define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
  235. #define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
  236. #define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
  237. #define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
  238. #define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
  239. #define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
  240. #define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
  241. #define MI_SEMAPHORE_SYNC_INVALID (3<<16)
  242. /*
  243. * 3D instructions used by the kernel
  244. */
  245. #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
  246. #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
  247. #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
  248. #define SC_UPDATE_SCISSOR (0x1<<1)
  249. #define SC_ENABLE_MASK (0x1<<0)
  250. #define SC_ENABLE (0x1<<0)
  251. #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
  252. #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
  253. #define SCI_YMIN_MASK (0xffff<<16)
  254. #define SCI_XMIN_MASK (0xffff<<0)
  255. #define SCI_YMAX_MASK (0xffff<<16)
  256. #define SCI_XMAX_MASK (0xffff<<0)
  257. #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
  258. #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
  259. #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
  260. #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
  261. #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
  262. #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
  263. #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
  264. #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
  265. #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
  266. #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
  267. #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
  268. #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
  269. #define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
  270. #define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
  271. #define BLT_DEPTH_8 (0<<24)
  272. #define BLT_DEPTH_16_565 (1<<24)
  273. #define BLT_DEPTH_16_1555 (2<<24)
  274. #define BLT_DEPTH_32 (3<<24)
  275. #define BLT_ROP_GXCOPY (0xcc<<16)
  276. #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
  277. #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
  278. #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
  279. #define ASYNC_FLIP (1<<22)
  280. #define DISPLAY_PLANE_A (0<<20)
  281. #define DISPLAY_PLANE_B (1<<20)
  282. #define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
  283. #define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
  284. #define PIPE_CONTROL_CS_STALL (1<<20)
  285. #define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
  286. #define PIPE_CONTROL_QW_WRITE (1<<14)
  287. #define PIPE_CONTROL_DEPTH_STALL (1<<13)
  288. #define PIPE_CONTROL_WRITE_FLUSH (1<<12)
  289. #define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
  290. #define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
  291. #define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
  292. #define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
  293. #define PIPE_CONTROL_NOTIFY (1<<8)
  294. #define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
  295. #define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
  296. #define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
  297. #define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
  298. #define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
  299. #define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
  300. /*
  301. * Reset registers
  302. */
  303. #define DEBUG_RESET_I830 0x6070
  304. #define DEBUG_RESET_FULL (1<<7)
  305. #define DEBUG_RESET_RENDER (1<<8)
  306. #define DEBUG_RESET_DISPLAY (1<<9)
  307. /*
  308. * IOSF sideband
  309. */
  310. #define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
  311. #define IOSF_DEVFN_SHIFT 24
  312. #define IOSF_OPCODE_SHIFT 16
  313. #define IOSF_PORT_SHIFT 8
  314. #define IOSF_BYTE_ENABLES_SHIFT 4
  315. #define IOSF_BAR_SHIFT 1
  316. #define IOSF_SB_BUSY (1<<0)
  317. #define IOSF_PORT_PUNIT 0x4
  318. #define IOSF_PORT_NC 0x11
  319. #define IOSF_PORT_DPIO 0x12
  320. #define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
  321. #define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
  322. #define PUNIT_OPCODE_REG_READ 6
  323. #define PUNIT_OPCODE_REG_WRITE 7
  324. #define PUNIT_REG_GPU_LFM 0xd3
  325. #define PUNIT_REG_GPU_FREQ_REQ 0xd4
  326. #define PUNIT_REG_GPU_FREQ_STS 0xd8
  327. #define GENFREQSTATUS (1<<0)
  328. #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
  329. #define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
  330. #define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
  331. #define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
  332. #define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
  333. #define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
  334. #define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
  335. #define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
  336. #define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
  337. #define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
  338. #define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
  339. #define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
  340. #define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
  341. /*
  342. * DPIO - a special bus for various display related registers to hide behind
  343. *
  344. * DPIO is VLV only.
  345. *
  346. * Note: digital port B is DDI0, digital pot C is DDI1
  347. */
  348. #define DPIO_DEVFN 0
  349. #define DPIO_OPCODE_REG_WRITE 1
  350. #define DPIO_OPCODE_REG_READ 0
  351. #define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
  352. #define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
  353. #define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
  354. #define DPIO_SFR_BYPASS (1<<1)
  355. #define DPIO_RESET (1<<0)
  356. #define _DPIO_TX3_SWING_CTL4_A 0x690
  357. #define _DPIO_TX3_SWING_CTL4_B 0x2a90
  358. #define DPIO_TX3_SWING_CTL4(pipe) _PIPE(pipe, _DPIO_TX_SWING_CTL4_A, \
  359. _DPIO_TX3_SWING_CTL4_B)
  360. /*
  361. * Per pipe/PLL DPIO regs
  362. */
  363. #define _DPIO_DIV_A 0x800c
  364. #define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
  365. #define DPIO_POST_DIV_DAC 0
  366. #define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
  367. #define DPIO_POST_DIV_LVDS1 2
  368. #define DPIO_POST_DIV_LVDS2 3
  369. #define DPIO_K_SHIFT (24) /* 4 bits */
  370. #define DPIO_P1_SHIFT (21) /* 3 bits */
  371. #define DPIO_P2_SHIFT (16) /* 5 bits */
  372. #define DPIO_N_SHIFT (12) /* 4 bits */
  373. #define DPIO_ENABLE_CALIBRATION (1<<11)
  374. #define DPIO_M1DIV_SHIFT (8) /* 3 bits */
  375. #define DPIO_M2DIV_MASK 0xff
  376. #define _DPIO_DIV_B 0x802c
  377. #define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
  378. #define _DPIO_REFSFR_A 0x8014
  379. #define DPIO_REFSEL_OVERRIDE 27
  380. #define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
  381. #define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
  382. #define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
  383. #define DPIO_PLL_REFCLK_SEL_MASK 3
  384. #define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
  385. #define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
  386. #define _DPIO_REFSFR_B 0x8034
  387. #define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
  388. #define _DPIO_CORE_CLK_A 0x801c
  389. #define _DPIO_CORE_CLK_B 0x803c
  390. #define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
  391. #define _DPIO_IREF_CTL_A 0x8040
  392. #define _DPIO_IREF_CTL_B 0x8060
  393. #define DPIO_IREF_CTL(pipe) _PIPE(pipe, _DPIO_IREF_CTL_A, _DPIO_IREF_CTL_B)
  394. #define DPIO_IREF_BCAST 0xc044
  395. #define _DPIO_IREF_A 0x8044
  396. #define _DPIO_IREF_B 0x8064
  397. #define DPIO_IREF(pipe) _PIPE(pipe, _DPIO_IREF_A, _DPIO_IREF_B)
  398. #define _DPIO_PLL_CML_A 0x804c
  399. #define _DPIO_PLL_CML_B 0x806c
  400. #define DPIO_PLL_CML(pipe) _PIPE(pipe, _DPIO_PLL_CML_A, _DPIO_PLL_CML_B)
  401. #define _DPIO_LPF_COEFF_A 0x8048
  402. #define _DPIO_LPF_COEFF_B 0x8068
  403. #define DPIO_LPF_COEFF(pipe) _PIPE(pipe, _DPIO_LPF_COEFF_A, _DPIO_LPF_COEFF_B)
  404. #define DPIO_CALIBRATION 0x80ac
  405. #define DPIO_FASTCLK_DISABLE 0x8100
  406. /*
  407. * Per DDI channel DPIO regs
  408. */
  409. #define _DPIO_PCS_TX_0 0x8200
  410. #define _DPIO_PCS_TX_1 0x8400
  411. #define DPIO_PCS_TX_LANE2_RESET (1<<16)
  412. #define DPIO_PCS_TX_LANE1_RESET (1<<7)
  413. #define DPIO_PCS_TX(port) _PORT(port, _DPIO_PCS_TX_0, _DPIO_PCS_TX_1)
  414. #define _DPIO_PCS_CLK_0 0x8204
  415. #define _DPIO_PCS_CLK_1 0x8404
  416. #define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
  417. #define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
  418. #define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
  419. #define DPIO_PCS_CLK_SOFT_RESET (1<<5)
  420. #define DPIO_PCS_CLK(port) _PORT(port, _DPIO_PCS_CLK_0, _DPIO_PCS_CLK_1)
  421. #define _DPIO_PCS_CTL_OVR1_A 0x8224
  422. #define _DPIO_PCS_CTL_OVR1_B 0x8424
  423. #define DPIO_PCS_CTL_OVER1(port) _PORT(port, _DPIO_PCS_CTL_OVR1_A, \
  424. _DPIO_PCS_CTL_OVR1_B)
  425. #define _DPIO_PCS_STAGGER0_A 0x822c
  426. #define _DPIO_PCS_STAGGER0_B 0x842c
  427. #define DPIO_PCS_STAGGER0(port) _PORT(port, _DPIO_PCS_STAGGER0_A, \
  428. _DPIO_PCS_STAGGER0_B)
  429. #define _DPIO_PCS_STAGGER1_A 0x8230
  430. #define _DPIO_PCS_STAGGER1_B 0x8430
  431. #define DPIO_PCS_STAGGER1(port) _PORT(port, _DPIO_PCS_STAGGER1_A, \
  432. _DPIO_PCS_STAGGER1_B)
  433. #define _DPIO_PCS_CLOCKBUF0_A 0x8238
  434. #define _DPIO_PCS_CLOCKBUF0_B 0x8438
  435. #define DPIO_PCS_CLOCKBUF0(port) _PORT(port, _DPIO_PCS_CLOCKBUF0_A, \
  436. _DPIO_PCS_CLOCKBUF0_B)
  437. #define _DPIO_PCS_CLOCKBUF8_A 0x825c
  438. #define _DPIO_PCS_CLOCKBUF8_B 0x845c
  439. #define DPIO_PCS_CLOCKBUF8(port) _PORT(port, _DPIO_PCS_CLOCKBUF8_A, \
  440. _DPIO_PCS_CLOCKBUF8_B)
  441. #define _DPIO_TX_SWING_CTL2_A 0x8288
  442. #define _DPIO_TX_SWING_CTL2_B 0x8488
  443. #define DPIO_TX_SWING_CTL2(port) _PORT(port, _DPIO_TX_SWING_CTL2_A, \
  444. _DPIO_TX_SWING_CTL2_B)
  445. #define _DPIO_TX_SWING_CTL3_A 0x828c
  446. #define _DPIO_TX_SWING_CTL3_B 0x848c
  447. #define DPIO_TX_SWING_CTL3(port) _PORT(port, _DPIO_TX_SWING_CTL3_A, \
  448. _DPIO_TX_SWING_CTL3_B)
  449. #define _DPIO_TX_SWING_CTL4_A 0x8290
  450. #define _DPIO_TX_SWING_CTL4_B 0x8490
  451. #define DPIO_TX_SWING_CTL4(port) _PORT(port, _DPIO_TX_SWING_CTL4_A, \
  452. _DPIO_TX_SWING_CTL4_B)
  453. #define _DPIO_TX_OCALINIT_0 0x8294
  454. #define _DPIO_TX_OCALINIT_1 0x8494
  455. #define DPIO_TX_OCALINIT_EN (1<<31)
  456. #define DPIO_TX_OCALINIT(port) _PORT(port, _DPIO_TX_OCALINIT_0, \
  457. _DPIO_TX_OCALINIT_1)
  458. #define _DPIO_TX_CTL_0 0x82ac
  459. #define _DPIO_TX_CTL_1 0x84ac
  460. #define DPIO_TX_CTL(port) _PORT(port, _DPIO_TX_CTL_0, _DPIO_TX_CTL_1)
  461. #define _DPIO_TX_LANE_0 0x82b8
  462. #define _DPIO_TX_LANE_1 0x84b8
  463. #define DPIO_TX_LANE(port) _PORT(port, _DPIO_TX_LANE_0, _DPIO_TX_LANE_1)
  464. #define _DPIO_DATA_CHANNEL1 0x8220
  465. #define _DPIO_DATA_CHANNEL2 0x8420
  466. #define DPIO_DATA_CHANNEL(port) _PORT(port, _DPIO_DATA_CHANNEL1, _DPIO_DATA_CHANNEL2)
  467. #define _DPIO_PORT0_PCS0 0x0220
  468. #define _DPIO_PORT0_PCS1 0x0420
  469. #define _DPIO_PORT1_PCS2 0x2620
  470. #define _DPIO_PORT1_PCS3 0x2820
  471. #define DPIO_DATA_LANE_A(port) _PORT(port, _DPIO_PORT0_PCS0, _DPIO_PORT1_PCS2)
  472. #define DPIO_DATA_LANE_B(port) _PORT(port, _DPIO_PORT0_PCS1, _DPIO_PORT1_PCS3)
  473. #define DPIO_DATA_CHANNEL1 0x8220
  474. #define DPIO_DATA_CHANNEL2 0x8420
  475. /*
  476. * Fence registers
  477. */
  478. #define FENCE_REG_830_0 0x2000
  479. #define FENCE_REG_945_8 0x3000
  480. #define I830_FENCE_START_MASK 0x07f80000
  481. #define I830_FENCE_TILING_Y_SHIFT 12
  482. #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
  483. #define I830_FENCE_PITCH_SHIFT 4
  484. #define I830_FENCE_REG_VALID (1<<0)
  485. #define I915_FENCE_MAX_PITCH_VAL 4
  486. #define I830_FENCE_MAX_PITCH_VAL 6
  487. #define I830_FENCE_MAX_SIZE_VAL (1<<8)
  488. #define I915_FENCE_START_MASK 0x0ff00000
  489. #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
  490. #define FENCE_REG_965_0 0x03000
  491. #define I965_FENCE_PITCH_SHIFT 2
  492. #define I965_FENCE_TILING_Y_SHIFT 1
  493. #define I965_FENCE_REG_VALID (1<<0)
  494. #define I965_FENCE_MAX_PITCH_VAL 0x0400
  495. #define FENCE_REG_SANDYBRIDGE_0 0x100000
  496. #define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
  497. #define GEN7_FENCE_MAX_PITCH_VAL 0x0800
  498. /* control register for cpu gtt access */
  499. #define TILECTL 0x101000
  500. #define TILECTL_SWZCTL (1 << 0)
  501. #define TILECTL_TLB_PREFETCH_DIS (1 << 2)
  502. #define TILECTL_BACKSNOOP_DIS (1 << 3)
  503. /*
  504. * Instruction and interrupt control regs
  505. */
  506. #define PGTBL_ER 0x02024
  507. #define RENDER_RING_BASE 0x02000
  508. #define BSD_RING_BASE 0x04000
  509. #define GEN6_BSD_RING_BASE 0x12000
  510. #define VEBOX_RING_BASE 0x1a000
  511. #define BLT_RING_BASE 0x22000
  512. #define RING_TAIL(base) ((base)+0x30)
  513. #define RING_HEAD(base) ((base)+0x34)
  514. #define RING_START(base) ((base)+0x38)
  515. #define RING_CTL(base) ((base)+0x3c)
  516. #define RING_SYNC_0(base) ((base)+0x40)
  517. #define RING_SYNC_1(base) ((base)+0x44)
  518. #define RING_SYNC_2(base) ((base)+0x48)
  519. #define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
  520. #define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
  521. #define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
  522. #define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
  523. #define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
  524. #define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
  525. #define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
  526. #define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
  527. #define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
  528. #define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
  529. #define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
  530. #define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
  531. #define GEN6_NOSYNC 0
  532. #define RING_MAX_IDLE(base) ((base)+0x54)
  533. #define RING_HWS_PGA(base) ((base)+0x80)
  534. #define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
  535. #define ARB_MODE 0x04030
  536. #define ARB_MODE_SWIZZLE_SNB (1<<4)
  537. #define ARB_MODE_SWIZZLE_IVB (1<<5)
  538. #define RENDER_HWS_PGA_GEN7 (0x04080)
  539. #define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
  540. #define DONE_REG 0x40b0
  541. #define BSD_HWS_PGA_GEN7 (0x04180)
  542. #define BLT_HWS_PGA_GEN7 (0x04280)
  543. #define VEBOX_HWS_PGA_GEN7 (0x04380)
  544. #define RING_ACTHD(base) ((base)+0x74)
  545. #define RING_NOPID(base) ((base)+0x94)
  546. #define RING_IMR(base) ((base)+0xa8)
  547. #define RING_TIMESTAMP(base) ((base)+0x358)
  548. #define TAIL_ADDR 0x001FFFF8
  549. #define HEAD_WRAP_COUNT 0xFFE00000
  550. #define HEAD_WRAP_ONE 0x00200000
  551. #define HEAD_ADDR 0x001FFFFC
  552. #define RING_NR_PAGES 0x001FF000
  553. #define RING_REPORT_MASK 0x00000006
  554. #define RING_REPORT_64K 0x00000002
  555. #define RING_REPORT_128K 0x00000004
  556. #define RING_NO_REPORT 0x00000000
  557. #define RING_VALID_MASK 0x00000001
  558. #define RING_VALID 0x00000001
  559. #define RING_INVALID 0x00000000
  560. #define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
  561. #define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
  562. #define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
  563. #if 0
  564. #define PRB0_TAIL 0x02030
  565. #define PRB0_HEAD 0x02034
  566. #define PRB0_START 0x02038
  567. #define PRB0_CTL 0x0203c
  568. #define PRB1_TAIL 0x02040 /* 915+ only */
  569. #define PRB1_HEAD 0x02044 /* 915+ only */
  570. #define PRB1_START 0x02048 /* 915+ only */
  571. #define PRB1_CTL 0x0204c /* 915+ only */
  572. #endif
  573. #define IPEIR_I965 0x02064
  574. #define IPEHR_I965 0x02068
  575. #define INSTDONE_I965 0x0206c
  576. #define GEN7_INSTDONE_1 0x0206c
  577. #define GEN7_SC_INSTDONE 0x07100
  578. #define GEN7_SAMPLER_INSTDONE 0x0e160
  579. #define GEN7_ROW_INSTDONE 0x0e164
  580. #define I915_NUM_INSTDONE_REG 4
  581. #define RING_IPEIR(base) ((base)+0x64)
  582. #define RING_IPEHR(base) ((base)+0x68)
  583. #define RING_INSTDONE(base) ((base)+0x6c)
  584. #define RING_INSTPS(base) ((base)+0x70)
  585. #define RING_DMA_FADD(base) ((base)+0x78)
  586. #define RING_INSTPM(base) ((base)+0xc0)
  587. #define INSTPS 0x02070 /* 965+ only */
  588. #define INSTDONE1 0x0207c /* 965+ only */
  589. #define ACTHD_I965 0x02074
  590. #define HWS_PGA 0x02080
  591. #define HWS_ADDRESS_MASK 0xfffff000
  592. #define HWS_START_ADDRESS_SHIFT 4
  593. #define PWRCTXA 0x2088 /* 965GM+ only */
  594. #define PWRCTX_EN (1<<0)
  595. #define IPEIR 0x02088
  596. #define IPEHR 0x0208c
  597. #define INSTDONE 0x02090
  598. #define NOPID 0x02094
  599. #define HWSTAM 0x02098
  600. #define DMA_FADD_I8XX 0x020d0
  601. #define ERROR_GEN6 0x040a0
  602. #define GEN7_ERR_INT 0x44040
  603. #define ERR_INT_POISON (1<<31)
  604. #define ERR_INT_MMIO_UNCLAIMED (1<<13)
  605. #define ERR_INT_FIFO_UNDERRUN_C (1<<6)
  606. #define ERR_INT_FIFO_UNDERRUN_B (1<<3)
  607. #define ERR_INT_FIFO_UNDERRUN_A (1<<0)
  608. #define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
  609. #define FPGA_DBG 0x42300
  610. #define FPGA_DBG_RM_NOCLAIM (1<<31)
  611. #define DERRMR 0x44050
  612. #define DERRMR_PIPEA_SCANLINE (1<<0)
  613. #define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
  614. #define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
  615. #define DERRMR_PIPEA_VBLANK (1<<3)
  616. #define DERRMR_PIPEA_HBLANK (1<<5)
  617. #define DERRMR_PIPEB_SCANLINE (1<<8)
  618. #define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
  619. #define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
  620. #define DERRMR_PIPEB_VBLANK (1<<11)
  621. #define DERRMR_PIPEB_HBLANK (1<<13)
  622. /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
  623. #define DERRMR_PIPEC_SCANLINE (1<<14)
  624. #define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
  625. #define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
  626. #define DERRMR_PIPEC_VBLANK (1<<21)
  627. #define DERRMR_PIPEC_HBLANK (1<<22)
  628. /* GM45+ chicken bits -- debug workaround bits that may be required
  629. * for various sorts of correct behavior. The top 16 bits of each are
  630. * the enables for writing to the corresponding low bit.
  631. */
  632. #define _3D_CHICKEN 0x02084
  633. #define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
  634. #define _3D_CHICKEN2 0x0208c
  635. /* Disables pipelining of read flushes past the SF-WIZ interface.
  636. * Required on all Ironlake steppings according to the B-Spec, but the
  637. * particular danger of not doing so is not specified.
  638. */
  639. # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
  640. #define _3D_CHICKEN3 0x02090
  641. #define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
  642. #define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
  643. #define MI_MODE 0x0209c
  644. # define VS_TIMER_DISPATCH (1 << 6)
  645. # define MI_FLUSH_ENABLE (1 << 12)
  646. # define ASYNC_FLIP_PERF_DISABLE (1 << 14)
  647. #define GEN6_GT_MODE 0x20d0
  648. #define GEN6_GT_MODE_HI (1 << 9)
  649. #define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
  650. #define GFX_MODE 0x02520
  651. #define GFX_MODE_GEN7 0x0229c
  652. #define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
  653. #define GFX_RUN_LIST_ENABLE (1<<15)
  654. #define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
  655. #define GFX_SURFACE_FAULT_ENABLE (1<<12)
  656. #define GFX_REPLAY_MODE (1<<11)
  657. #define GFX_PSMI_GRANULARITY (1<<10)
  658. #define GFX_PPGTT_ENABLE (1<<9)
  659. #define VLV_DISPLAY_BASE 0x180000
  660. #define SCPD0 0x0209c /* 915+ only */
  661. #define IER 0x020a0
  662. #define IIR 0x020a4
  663. #define IMR 0x020a8
  664. #define ISR 0x020ac
  665. #define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
  666. #define GCFG_DIS (1<<8)
  667. #define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
  668. #define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
  669. #define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
  670. #define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
  671. #define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
  672. #define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
  673. #define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
  674. #define EIR 0x020b0
  675. #define EMR 0x020b4
  676. #define ESR 0x020b8
  677. #define GM45_ERROR_PAGE_TABLE (1<<5)
  678. #define GM45_ERROR_MEM_PRIV (1<<4)
  679. #define I915_ERROR_PAGE_TABLE (1<<4)
  680. #define GM45_ERROR_CP_PRIV (1<<3)
  681. #define I915_ERROR_MEMORY_REFRESH (1<<1)
  682. #define I915_ERROR_INSTRUCTION (1<<0)
  683. #define INSTPM 0x020c0
  684. #define INSTPM_SELF_EN (1<<12) /* 915GM only */
  685. #define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
  686. will not assert AGPBUSY# and will only
  687. be delivered when out of C3. */
  688. #define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
  689. #define INSTPM_TLB_INVALIDATE (1<<9)
  690. #define INSTPM_SYNC_FLUSH (1<<5)
  691. #define ACTHD 0x020c8
  692. #define FW_BLC 0x020d8
  693. #define FW_BLC2 0x020dc
  694. #define FW_BLC_SELF 0x020e0 /* 915+ only */
  695. #define FW_BLC_SELF_EN_MASK (1<<31)
  696. #define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
  697. #define FW_BLC_SELF_EN (1<<15) /* 945 only */
  698. #define MM_BURST_LENGTH 0x00700000
  699. #define MM_FIFO_WATERMARK 0x0001F000
  700. #define LM_BURST_LENGTH 0x00000700
  701. #define LM_FIFO_WATERMARK 0x0000001F
  702. #define MI_ARB_STATE 0x020e4 /* 915+ only */
  703. /* Make render/texture TLB fetches lower priorty than associated data
  704. * fetches. This is not turned on by default
  705. */
  706. #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
  707. /* Isoch request wait on GTT enable (Display A/B/C streams).
  708. * Make isoch requests stall on the TLB update. May cause
  709. * display underruns (test mode only)
  710. */
  711. #define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
  712. /* Block grant count for isoch requests when block count is
  713. * set to a finite value.
  714. */
  715. #define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
  716. #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
  717. #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
  718. #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
  719. #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
  720. /* Enable render writes to complete in C2/C3/C4 power states.
  721. * If this isn't enabled, render writes are prevented in low
  722. * power states. That seems bad to me.
  723. */
  724. #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
  725. /* This acknowledges an async flip immediately instead
  726. * of waiting for 2TLB fetches.
  727. */
  728. #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
  729. /* Enables non-sequential data reads through arbiter
  730. */
  731. #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
  732. /* Disable FSB snooping of cacheable write cycles from binner/render
  733. * command stream
  734. */
  735. #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
  736. /* Arbiter time slice for non-isoch streams */
  737. #define MI_ARB_TIME_SLICE_MASK (7 << 5)
  738. #define MI_ARB_TIME_SLICE_1 (0 << 5)
  739. #define MI_ARB_TIME_SLICE_2 (1 << 5)
  740. #define MI_ARB_TIME_SLICE_4 (2 << 5)
  741. #define MI_ARB_TIME_SLICE_6 (3 << 5)
  742. #define MI_ARB_TIME_SLICE_8 (4 << 5)
  743. #define MI_ARB_TIME_SLICE_10 (5 << 5)
  744. #define MI_ARB_TIME_SLICE_14 (6 << 5)
  745. #define MI_ARB_TIME_SLICE_16 (7 << 5)
  746. /* Low priority grace period page size */
  747. #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
  748. #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
  749. /* Disable display A/B trickle feed */
  750. #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
  751. /* Set display plane priority */
  752. #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
  753. #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
  754. #define CACHE_MODE_0 0x02120 /* 915+ only */
  755. #define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
  756. #define CM0_IZ_OPT_DISABLE (1<<6)
  757. #define CM0_ZR_OPT_DISABLE (1<<5)
  758. #define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
  759. #define CM0_DEPTH_EVICT_DISABLE (1<<4)
  760. #define CM0_COLOR_EVICT_DISABLE (1<<3)
  761. #define CM0_DEPTH_WRITE_DISABLE (1<<1)
  762. #define CM0_RC_OP_FLUSH_DISABLE (1<<0)
  763. #define BB_ADDR 0x02140 /* 8 bytes */
  764. #define GFX_FLSH_CNTL 0x02170 /* 915+ only */
  765. #define GFX_FLSH_CNTL_GEN6 0x101008
  766. #define GFX_FLSH_CNTL_EN (1<<0)
  767. #define ECOSKPD 0x021d0
  768. #define ECO_GATING_CX_ONLY (1<<3)
  769. #define ECO_FLIP_DONE (1<<0)
  770. #define CACHE_MODE_1 0x7004 /* IVB+ */
  771. #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
  772. #define GEN6_BLITTER_ECOSKPD 0x221d0
  773. #define GEN6_BLITTER_LOCK_SHIFT 16
  774. #define GEN6_BLITTER_FBC_NOTIFY (1<<3)
  775. #define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
  776. #define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
  777. #define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
  778. #define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
  779. #define GEN6_BSD_GO_INDICATOR (1 << 4)
  780. /* On modern GEN architectures interrupt control consists of two sets
  781. * of registers. The first set pertains to the ring generating the
  782. * interrupt. The second control is for the functional block generating the
  783. * interrupt. These are PM, GT, DE, etc.
  784. *
  785. * Luckily *knocks on wood* all the ring interrupt bits match up with the
  786. * GT interrupt bits, so we don't need to duplicate the defines.
  787. *
  788. * These defines should cover us well from SNB->HSW with minor exceptions
  789. * it can also work on ILK.
  790. */
  791. #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
  792. #define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
  793. #define GT_BLT_USER_INTERRUPT (1 << 22)
  794. #define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
  795. #define GT_BSD_USER_INTERRUPT (1 << 12)
  796. #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
  797. #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
  798. #define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
  799. #define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
  800. #define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
  801. #define GT_RENDER_USER_INTERRUPT (1 << 0)
  802. #define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
  803. #define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
  804. /* These are all the "old" interrupts */
  805. #define ILK_BSD_USER_INTERRUPT (1<<5)
  806. #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
  807. #define I915_DISPLAY_PORT_INTERRUPT (1<<17)
  808. #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
  809. #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
  810. #define I915_HWB_OOM_INTERRUPT (1<<13)
  811. #define I915_SYNC_STATUS_INTERRUPT (1<<12)
  812. #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
  813. #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
  814. #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
  815. #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
  816. #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
  817. #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
  818. #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
  819. #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
  820. #define I915_DEBUG_INTERRUPT (1<<2)
  821. #define I915_USER_INTERRUPT (1<<1)
  822. #define I915_ASLE_INTERRUPT (1<<0)
  823. #define I915_BSD_USER_INTERRUPT (1 << 25)
  824. #define GEN6_BSD_RNCID 0x12198
  825. #define GEN7_FF_THREAD_MODE 0x20a0
  826. #define GEN7_FF_SCHED_MASK 0x0077070
  827. #define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
  828. #define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
  829. #define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
  830. #define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
  831. #define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
  832. #define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
  833. #define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
  834. #define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
  835. #define GEN7_FF_VS_SCHED_HW (0x0<<12)
  836. #define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
  837. #define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
  838. #define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
  839. #define GEN7_FF_DS_SCHED_HW (0x0<<4)
  840. /*
  841. * Framebuffer compression (915+ only)
  842. */
  843. #define FBC_CFB_BASE 0x03200 /* 4k page aligned */
  844. #define FBC_LL_BASE 0x03204 /* 4k page aligned */
  845. #define FBC_CONTROL 0x03208
  846. #define FBC_CTL_EN (1<<31)
  847. #define FBC_CTL_PERIODIC (1<<30)
  848. #define FBC_CTL_INTERVAL_SHIFT (16)
  849. #define FBC_CTL_UNCOMPRESSIBLE (1<<14)
  850. #define FBC_CTL_C3_IDLE (1<<13)
  851. #define FBC_CTL_STRIDE_SHIFT (5)
  852. #define FBC_CTL_FENCENO (1<<0)
  853. #define FBC_COMMAND 0x0320c
  854. #define FBC_CMD_COMPRESS (1<<0)
  855. #define FBC_STATUS 0x03210
  856. #define FBC_STAT_COMPRESSING (1<<31)
  857. #define FBC_STAT_COMPRESSED (1<<30)
  858. #define FBC_STAT_MODIFIED (1<<29)
  859. #define FBC_STAT_CURRENT_LINE (1<<0)
  860. #define FBC_CONTROL2 0x03214
  861. #define FBC_CTL_FENCE_DBL (0<<4)
  862. #define FBC_CTL_IDLE_IMM (0<<2)
  863. #define FBC_CTL_IDLE_FULL (1<<2)
  864. #define FBC_CTL_IDLE_LINE (2<<2)
  865. #define FBC_CTL_IDLE_DEBUG (3<<2)
  866. #define FBC_CTL_CPU_FENCE (1<<1)
  867. #define FBC_CTL_PLANEA (0<<0)
  868. #define FBC_CTL_PLANEB (1<<0)
  869. #define FBC_FENCE_OFF 0x0321b
  870. #define FBC_TAG 0x03300
  871. #define FBC_LL_SIZE (1536)
  872. /* Framebuffer compression for GM45+ */
  873. #define DPFC_CB_BASE 0x3200
  874. #define DPFC_CONTROL 0x3208
  875. #define DPFC_CTL_EN (1<<31)
  876. #define DPFC_CTL_PLANEA (0<<30)
  877. #define DPFC_CTL_PLANEB (1<<30)
  878. #define IVB_DPFC_CTL_PLANE_SHIFT (29)
  879. #define DPFC_CTL_FENCE_EN (1<<29)
  880. #define IVB_DPFC_CTL_FENCE_EN (1<<28)
  881. #define DPFC_CTL_PERSISTENT_MODE (1<<25)
  882. #define DPFC_SR_EN (1<<10)
  883. #define DPFC_CTL_LIMIT_1X (0<<6)
  884. #define DPFC_CTL_LIMIT_2X (1<<6)
  885. #define DPFC_CTL_LIMIT_4X (2<<6)
  886. #define DPFC_RECOMP_CTL 0x320c
  887. #define DPFC_RECOMP_STALL_EN (1<<27)
  888. #define DPFC_RECOMP_STALL_WM_SHIFT (16)
  889. #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
  890. #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
  891. #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
  892. #define DPFC_STATUS 0x3210
  893. #define DPFC_INVAL_SEG_SHIFT (16)
  894. #define DPFC_INVAL_SEG_MASK (0x07ff0000)
  895. #define DPFC_COMP_SEG_SHIFT (0)
  896. #define DPFC_COMP_SEG_MASK (0x000003ff)
  897. #define DPFC_STATUS2 0x3214
  898. #define DPFC_FENCE_YOFF 0x3218
  899. #define DPFC_CHICKEN 0x3224
  900. #define DPFC_HT_MODIFY (1<<31)
  901. /* Framebuffer compression for Ironlake */
  902. #define ILK_DPFC_CB_BASE 0x43200
  903. #define ILK_DPFC_CONTROL 0x43208
  904. /* The bit 28-8 is reserved */
  905. #define DPFC_RESERVED (0x1FFFFF00)
  906. #define ILK_DPFC_RECOMP_CTL 0x4320c
  907. #define ILK_DPFC_STATUS 0x43210
  908. #define ILK_DPFC_FENCE_YOFF 0x43218
  909. #define ILK_DPFC_CHICKEN 0x43224
  910. #define ILK_FBC_RT_BASE 0x2128
  911. #define ILK_FBC_RT_VALID (1<<0)
  912. #define SNB_FBC_FRONT_BUFFER (1<<1)
  913. #define ILK_DISPLAY_CHICKEN1 0x42000
  914. #define ILK_FBCQ_DIS (1<<22)
  915. #define ILK_PABSTRETCH_DIS (1<<21)
  916. /*
  917. * Framebuffer compression for Sandybridge
  918. *
  919. * The following two registers are of type GTTMMADR
  920. */
  921. #define SNB_DPFC_CTL_SA 0x100100
  922. #define SNB_CPU_FENCE_ENABLE (1<<29)
  923. #define DPFC_CPU_FENCE_OFFSET 0x100104
  924. /* Framebuffer compression for Ivybridge */
  925. #define IVB_FBC_RT_BASE 0x7020
  926. #define IPS_CTL 0x43408
  927. #define IPS_ENABLE (1 << 31)
  928. #define MSG_FBC_REND_STATE 0x50380
  929. #define FBC_REND_NUKE (1<<2)
  930. #define FBC_REND_CACHE_CLEAN (1<<1)
  931. #define _HSW_PIPE_SLICE_CHICKEN_1_A 0x420B0
  932. #define _HSW_PIPE_SLICE_CHICKEN_1_B 0x420B4
  933. #define HSW_BYPASS_FBC_QUEUE (1<<22)
  934. #define HSW_PIPE_SLICE_CHICKEN_1(pipe) _PIPE(pipe, + \
  935. _HSW_PIPE_SLICE_CHICKEN_1_A, + \
  936. _HSW_PIPE_SLICE_CHICKEN_1_B)
  937. #define HSW_CLKGATE_DISABLE_PART_1 0x46500
  938. #define HSW_DPFC_GATING_DISABLE (1<<23)
  939. /*
  940. * GPIO regs
  941. */
  942. #define GPIOA 0x5010
  943. #define GPIOB 0x5014
  944. #define GPIOC 0x5018
  945. #define GPIOD 0x501c
  946. #define GPIOE 0x5020
  947. #define GPIOF 0x5024
  948. #define GPIOG 0x5028
  949. #define GPIOH 0x502c
  950. # define GPIO_CLOCK_DIR_MASK (1 << 0)
  951. # define GPIO_CLOCK_DIR_IN (0 << 1)
  952. # define GPIO_CLOCK_DIR_OUT (1 << 1)
  953. # define GPIO_CLOCK_VAL_MASK (1 << 2)
  954. # define GPIO_CLOCK_VAL_OUT (1 << 3)
  955. # define GPIO_CLOCK_VAL_IN (1 << 4)
  956. # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
  957. # define GPIO_DATA_DIR_MASK (1 << 8)
  958. # define GPIO_DATA_DIR_IN (0 << 9)
  959. # define GPIO_DATA_DIR_OUT (1 << 9)
  960. # define GPIO_DATA_VAL_MASK (1 << 10)
  961. # define GPIO_DATA_VAL_OUT (1 << 11)
  962. # define GPIO_DATA_VAL_IN (1 << 12)
  963. # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
  964. #define GMBUS0 0x5100 /* clock/port select */
  965. #define GMBUS_RATE_100KHZ (0<<8)
  966. #define GMBUS_RATE_50KHZ (1<<8)
  967. #define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
  968. #define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
  969. #define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
  970. #define GMBUS_PORT_DISABLED 0
  971. #define GMBUS_PORT_SSC 1
  972. #define GMBUS_PORT_VGADDC 2
  973. #define GMBUS_PORT_PANEL 3
  974. #define GMBUS_PORT_DPC 4 /* HDMIC */
  975. #define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
  976. #define GMBUS_PORT_DPD 6 /* HDMID */
  977. #define GMBUS_PORT_RESERVED 7 /* 7 reserved */
  978. #define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
  979. #define GMBUS1 0x5104 /* command/status */
  980. #define GMBUS_SW_CLR_INT (1<<31)
  981. #define GMBUS_SW_RDY (1<<30)
  982. #define GMBUS_ENT (1<<29) /* enable timeout */
  983. #define GMBUS_CYCLE_NONE (0<<25)
  984. #define GMBUS_CYCLE_WAIT (1<<25)
  985. #define GMBUS_CYCLE_INDEX (2<<25)
  986. #define GMBUS_CYCLE_STOP (4<<25)
  987. #define GMBUS_BYTE_COUNT_SHIFT 16
  988. #define GMBUS_SLAVE_INDEX_SHIFT 8
  989. #define GMBUS_SLAVE_ADDR_SHIFT 1
  990. #define GMBUS_SLAVE_READ (1<<0)
  991. #define GMBUS_SLAVE_WRITE (0<<0)
  992. #define GMBUS2 0x5108 /* status */
  993. #define GMBUS_INUSE (1<<15)
  994. #define GMBUS_HW_WAIT_PHASE (1<<14)
  995. #define GMBUS_STALL_TIMEOUT (1<<13)
  996. #define GMBUS_INT (1<<12)
  997. #define GMBUS_HW_RDY (1<<11)
  998. #define GMBUS_SATOER (1<<10)
  999. #define GMBUS_ACTIVE (1<<9)
  1000. #define GMBUS3 0x510c /* data buffer bytes 3-0 */
  1001. #define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
  1002. #define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
  1003. #define GMBUS_NAK_EN (1<<3)
  1004. #define GMBUS_IDLE_EN (1<<2)
  1005. #define GMBUS_HW_WAIT_EN (1<<1)
  1006. #define GMBUS_HW_RDY_EN (1<<0)
  1007. #define GMBUS5 0x5120 /* byte index */
  1008. #define GMBUS_2BYTE_INDEX_EN (1<<31)
  1009. /*
  1010. * Clock control & power management
  1011. */
  1012. #define VGA0 0x6000
  1013. #define VGA1 0x6004
  1014. #define VGA_PD 0x6010
  1015. #define VGA0_PD_P2_DIV_4 (1 << 7)
  1016. #define VGA0_PD_P1_DIV_2 (1 << 5)
  1017. #define VGA0_PD_P1_SHIFT 0
  1018. #define VGA0_PD_P1_MASK (0x1f << 0)
  1019. #define VGA1_PD_P2_DIV_4 (1 << 15)
  1020. #define VGA1_PD_P1_DIV_2 (1 << 13)
  1021. #define VGA1_PD_P1_SHIFT 8
  1022. #define VGA1_PD_P1_MASK (0x1f << 8)
  1023. #define _DPLL_A (dev_priv->info->display_mmio_offset + 0x6014)
  1024. #define _DPLL_B (dev_priv->info->display_mmio_offset + 0x6018)
  1025. #define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
  1026. #define DPLL_VCO_ENABLE (1 << 31)
  1027. #define DPLL_SDVO_HIGH_SPEED (1 << 30)
  1028. #define DPLL_DVO_2X_MODE (1 << 30)
  1029. #define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
  1030. #define DPLL_SYNCLOCK_ENABLE (1 << 29)
  1031. #define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
  1032. #define DPLL_VGA_MODE_DIS (1 << 28)
  1033. #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
  1034. #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
  1035. #define DPLL_MODE_MASK (3 << 26)
  1036. #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
  1037. #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
  1038. #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
  1039. #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
  1040. #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
  1041. #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
  1042. #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
  1043. #define DPLL_LOCK_VLV (1<<15)
  1044. #define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
  1045. #define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
  1046. #define DPLL_PORTC_READY_MASK (0xf << 4)
  1047. #define DPLL_PORTB_READY_MASK (0xf)
  1048. #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
  1049. /*
  1050. * The i830 generation, in LVDS mode, defines P1 as the bit number set within
  1051. * this field (only one bit may be set).
  1052. */
  1053. #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
  1054. #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
  1055. #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
  1056. /* i830, required in DVO non-gang */
  1057. #define PLL_P2_DIVIDE_BY_4 (1 << 23)
  1058. #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
  1059. #define PLL_REF_INPUT_DREFCLK (0 << 13)
  1060. #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
  1061. #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
  1062. #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
  1063. #define PLL_REF_INPUT_MASK (3 << 13)
  1064. #define PLL_LOAD_PULSE_PHASE_SHIFT 9
  1065. /* Ironlake */
  1066. # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
  1067. # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
  1068. # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
  1069. # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
  1070. # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
  1071. /*
  1072. * Parallel to Serial Load Pulse phase selection.
  1073. * Selects the phase for the 10X DPLL clock for the PCIe
  1074. * digital display port. The range is 4 to 13; 10 or more
  1075. * is just a flip delay. The default is 6
  1076. */
  1077. #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
  1078. #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
  1079. /*
  1080. * SDVO multiplier for 945G/GM. Not used on 965.
  1081. */
  1082. #define SDVO_MULTIPLIER_MASK 0x000000ff
  1083. #define SDVO_MULTIPLIER_SHIFT_HIRES 4
  1084. #define SDVO_MULTIPLIER_SHIFT_VGA 0
  1085. #define _DPLL_A_MD (dev_priv->info->display_mmio_offset + 0x601c) /* 965+ only */
  1086. /*
  1087. * UDI pixel divider, controlling how many pixels are stuffed into a packet.
  1088. *
  1089. * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
  1090. */
  1091. #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
  1092. #define DPLL_MD_UDI_DIVIDER_SHIFT 24
  1093. /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
  1094. #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
  1095. #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
  1096. /*
  1097. * SDVO/UDI pixel multiplier.
  1098. *
  1099. * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
  1100. * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
  1101. * modes, the bus rate would be below the limits, so SDVO allows for stuffing
  1102. * dummy bytes in the datastream at an increased clock rate, with both sides of
  1103. * the link knowing how many bytes are fill.
  1104. *
  1105. * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
  1106. * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
  1107. * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
  1108. * through an SDVO command.
  1109. *
  1110. * This register field has values of multiplication factor minus 1, with
  1111. * a maximum multiplier of 5 for SDVO.
  1112. */
  1113. #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
  1114. #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
  1115. /*
  1116. * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
  1117. * This best be set to the default value (3) or the CRT won't work. No,
  1118. * I don't entirely understand what this does...
  1119. */
  1120. #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
  1121. #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
  1122. #define _DPLL_B_MD (dev_priv->info->display_mmio_offset + 0x6020) /* 965+ only */
  1123. #define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
  1124. #define _FPA0 0x06040
  1125. #define _FPA1 0x06044
  1126. #define _FPB0 0x06048
  1127. #define _FPB1 0x0604c
  1128. #define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
  1129. #define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
  1130. #define FP_N_DIV_MASK 0x003f0000
  1131. #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
  1132. #define FP_N_DIV_SHIFT 16
  1133. #define FP_M1_DIV_MASK 0x00003f00
  1134. #define FP_M1_DIV_SHIFT 8
  1135. #define FP_M2_DIV_MASK 0x0000003f
  1136. #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
  1137. #define FP_M2_DIV_SHIFT 0
  1138. #define DPLL_TEST 0x606c
  1139. #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
  1140. #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
  1141. #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
  1142. #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
  1143. #define DPLLB_TEST_N_BYPASS (1 << 19)
  1144. #define DPLLB_TEST_M_BYPASS (1 << 18)
  1145. #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
  1146. #define DPLLA_TEST_N_BYPASS (1 << 3)
  1147. #define DPLLA_TEST_M_BYPASS (1 << 2)
  1148. #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
  1149. #define D_STATE 0x6104
  1150. #define DSTATE_GFX_RESET_I830 (1<<6)
  1151. #define DSTATE_PLL_D3_OFF (1<<3)
  1152. #define DSTATE_GFX_CLOCK_GATING (1<<1)
  1153. #define DSTATE_DOT_CLOCK_GATING (1<<0)
  1154. #define DSPCLK_GATE_D (dev_priv->info->display_mmio_offset + 0x6200)
  1155. # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
  1156. # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
  1157. # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
  1158. # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
  1159. # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
  1160. # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
  1161. # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
  1162. # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
  1163. # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
  1164. # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
  1165. # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
  1166. # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
  1167. # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
  1168. # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
  1169. # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
  1170. # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
  1171. # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
  1172. # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
  1173. # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
  1174. # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
  1175. # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
  1176. # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
  1177. # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
  1178. # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
  1179. # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
  1180. # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
  1181. # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
  1182. # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
  1183. /**
  1184. * This bit must be set on the 830 to prevent hangs when turning off the
  1185. * overlay scaler.
  1186. */
  1187. # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
  1188. # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
  1189. # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
  1190. # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
  1191. # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
  1192. #define RENCLK_GATE_D1 0x6204
  1193. # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
  1194. # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
  1195. # define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
  1196. # define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
  1197. # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
  1198. # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
  1199. # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
  1200. # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
  1201. # define MAG_CLOCK_GATE_DISABLE (1 << 5)
  1202. /** This bit must be unset on 855,865 */
  1203. # define MECI_CLOCK_GATE_DISABLE (1 << 4)
  1204. # define DCMP_CLOCK_GATE_DISABLE (1 << 3)
  1205. # define MEC_CLOCK_GATE_DISABLE (1 << 2)
  1206. # define MECO_CLOCK_GATE_DISABLE (1 << 1)
  1207. /** This bit must be set on 855,865. */
  1208. # define SV_CLOCK_GATE_DISABLE (1 << 0)
  1209. # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
  1210. # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
  1211. # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
  1212. # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
  1213. # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
  1214. # define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
  1215. # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
  1216. # define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
  1217. # define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
  1218. # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
  1219. # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
  1220. # define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
  1221. # define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
  1222. # define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
  1223. # define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
  1224. # define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
  1225. # define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
  1226. # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
  1227. /** This bit must always be set on 965G/965GM */
  1228. # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
  1229. # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
  1230. # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
  1231. # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
  1232. # define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
  1233. # define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
  1234. /** This bit must always be set on 965G */
  1235. # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
  1236. # define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
  1237. # define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
  1238. # define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
  1239. # define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
  1240. # define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
  1241. # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
  1242. # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
  1243. # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
  1244. # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
  1245. # define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
  1246. # define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
  1247. # define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
  1248. # define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
  1249. # define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
  1250. # define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
  1251. # define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
  1252. # define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
  1253. # define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
  1254. #define RENCLK_GATE_D2 0x6208
  1255. #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
  1256. #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
  1257. #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
  1258. #define RAMCLK_GATE_D 0x6210 /* CRL only */
  1259. #define DEUC 0x6214 /* CRL only */
  1260. #define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
  1261. #define FW_CSPWRDWNEN (1<<15)
  1262. #define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
  1263. /*
  1264. * Palette regs
  1265. */
  1266. #define _PALETTE_A (dev_priv->info->display_mmio_offset + 0xa000)
  1267. #define _PALETTE_B (dev_priv->info->display_mmio_offset + 0xa800)
  1268. #define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
  1269. /* MCH MMIO space */
  1270. /*
  1271. * MCHBAR mirror.
  1272. *
  1273. * This mirrors the MCHBAR MMIO space whose location is determined by
  1274. * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
  1275. * every way. It is not accessible from the CP register read instructions.
  1276. *
  1277. */
  1278. #define MCHBAR_MIRROR_BASE 0x10000
  1279. #define MCHBAR_MIRROR_BASE_SNB 0x140000
  1280. /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
  1281. #define DCLK 0x5e04
  1282. /** 915-945 and GM965 MCH register controlling DRAM channel access */
  1283. #define DCC 0x10200
  1284. #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
  1285. #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
  1286. #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
  1287. #define DCC_ADDRESSING_MODE_MASK (3 << 0)
  1288. #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
  1289. #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
  1290. /** Pineview MCH register contains DDR3 setting */
  1291. #define CSHRDDR3CTL 0x101a8
  1292. #define CSHRDDR3CTL_DDR3 (1 << 2)
  1293. /** 965 MCH register controlling DRAM channel configuration */
  1294. #define C0DRB3 0x10206
  1295. #define C1DRB3 0x10606
  1296. /** snb MCH registers for reading the DRAM channel configuration */
  1297. #define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
  1298. #define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
  1299. #define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
  1300. #define MAD_DIMM_ECC_MASK (0x3 << 24)
  1301. #define MAD_DIMM_ECC_OFF (0x0 << 24)
  1302. #define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
  1303. #define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
  1304. #define MAD_DIMM_ECC_ON (0x3 << 24)
  1305. #define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
  1306. #define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
  1307. #define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
  1308. #define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
  1309. #define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
  1310. #define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
  1311. #define MAD_DIMM_A_SELECT (0x1 << 16)
  1312. /* DIMM sizes are in multiples of 256mb. */
  1313. #define MAD_DIMM_B_SIZE_SHIFT 8
  1314. #define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
  1315. #define MAD_DIMM_A_SIZE_SHIFT 0
  1316. #define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
  1317. /** snb MCH registers for priority tuning */
  1318. #define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
  1319. #define MCH_SSKPD_WM0_MASK 0x3f
  1320. #define MCH_SSKPD_WM0_VAL 0xc
  1321. #define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
  1322. /* Clocking configuration register */
  1323. #define CLKCFG 0x10c00
  1324. #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
  1325. #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
  1326. #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
  1327. #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
  1328. #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
  1329. #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
  1330. /* Note, below two are guess */
  1331. #define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
  1332. #define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
  1333. #define CLKCFG_FSB_MASK (7 << 0)
  1334. #define CLKCFG_MEM_533 (1 << 4)
  1335. #define CLKCFG_MEM_667 (2 << 4)
  1336. #define CLKCFG_MEM_800 (3 << 4)
  1337. #define CLKCFG_MEM_MASK (7 << 4)
  1338. #define TSC1 0x11001
  1339. #define TSE (1<<0)
  1340. #define TR1 0x11006
  1341. #define TSFS 0x11020
  1342. #define TSFS_SLOPE_MASK 0x0000ff00
  1343. #define TSFS_SLOPE_SHIFT 8
  1344. #define TSFS_INTR_MASK 0x000000ff
  1345. #define CRSTANDVID 0x11100
  1346. #define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
  1347. #define PXVFREQ_PX_MASK 0x7f000000
  1348. #define PXVFREQ_PX_SHIFT 24
  1349. #define VIDFREQ_BASE 0x11110
  1350. #define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
  1351. #define VIDFREQ2 0x11114
  1352. #define VIDFREQ3 0x11118
  1353. #define VIDFREQ4 0x1111c
  1354. #define VIDFREQ_P0_MASK 0x1f000000
  1355. #define VIDFREQ_P0_SHIFT 24
  1356. #define VIDFREQ_P0_CSCLK_MASK 0x00f00000
  1357. #define VIDFREQ_P0_CSCLK_SHIFT 20
  1358. #define VIDFREQ_P0_CRCLK_MASK 0x000f0000
  1359. #define VIDFREQ_P0_CRCLK_SHIFT 16
  1360. #define VIDFREQ_P1_MASK 0x00001f00
  1361. #define VIDFREQ_P1_SHIFT 8
  1362. #define VIDFREQ_P1_CSCLK_MASK 0x000000f0
  1363. #define VIDFREQ_P1_CSCLK_SHIFT 4
  1364. #define VIDFREQ_P1_CRCLK_MASK 0x0000000f
  1365. #define INTTOEXT_BASE_ILK 0x11300
  1366. #define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
  1367. #define INTTOEXT_MAP3_SHIFT 24
  1368. #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
  1369. #define INTTOEXT_MAP2_SHIFT 16
  1370. #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
  1371. #define INTTOEXT_MAP1_SHIFT 8
  1372. #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
  1373. #define INTTOEXT_MAP0_SHIFT 0
  1374. #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
  1375. #define MEMSWCTL 0x11170 /* Ironlake only */
  1376. #define MEMCTL_CMD_MASK 0xe000
  1377. #define MEMCTL_CMD_SHIFT 13
  1378. #define MEMCTL_CMD_RCLK_OFF 0
  1379. #define MEMCTL_CMD_RCLK_ON 1
  1380. #define MEMCTL_CMD_CHFREQ 2
  1381. #define MEMCTL_CMD_CHVID 3
  1382. #define MEMCTL_CMD_VMMOFF 4
  1383. #define MEMCTL_CMD_VMMON 5
  1384. #define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
  1385. when command complete */
  1386. #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
  1387. #define MEMCTL_FREQ_SHIFT 8
  1388. #define MEMCTL_SFCAVM (1<<7)
  1389. #define MEMCTL_TGT_VID_MASK 0x007f
  1390. #define MEMIHYST 0x1117c
  1391. #define MEMINTREN 0x11180 /* 16 bits */
  1392. #define MEMINT_RSEXIT_EN (1<<8)
  1393. #define MEMINT_CX_SUPR_EN (1<<7)
  1394. #define MEMINT_CONT_BUSY_EN (1<<6)
  1395. #define MEMINT_AVG_BUSY_EN (1<<5)
  1396. #define MEMINT_EVAL_CHG_EN (1<<4)
  1397. #define MEMINT_MON_IDLE_EN (1<<3)
  1398. #define MEMINT_UP_EVAL_EN (1<<2)
  1399. #define MEMINT_DOWN_EVAL_EN (1<<1)
  1400. #define MEMINT_SW_CMD_EN (1<<0)
  1401. #define MEMINTRSTR 0x11182 /* 16 bits */
  1402. #define MEM_RSEXIT_MASK 0xc000
  1403. #define MEM_RSEXIT_SHIFT 14
  1404. #define MEM_CONT_BUSY_MASK 0x3000
  1405. #define MEM_CONT_BUSY_SHIFT 12
  1406. #define MEM_AVG_BUSY_MASK 0x0c00
  1407. #define MEM_AVG_BUSY_SHIFT 10
  1408. #define MEM_EVAL_CHG_MASK 0x0300
  1409. #define MEM_EVAL_BUSY_SHIFT 8
  1410. #define MEM_MON_IDLE_MASK 0x00c0
  1411. #define MEM_MON_IDLE_SHIFT 6
  1412. #define MEM_UP_EVAL_MASK 0x0030
  1413. #define MEM_UP_EVAL_SHIFT 4
  1414. #define MEM_DOWN_EVAL_MASK 0x000c
  1415. #define MEM_DOWN_EVAL_SHIFT 2
  1416. #define MEM_SW_CMD_MASK 0x0003
  1417. #define MEM_INT_STEER_GFX 0
  1418. #define MEM_INT_STEER_CMR 1
  1419. #define MEM_INT_STEER_SMI 2
  1420. #define MEM_INT_STEER_SCI 3
  1421. #define MEMINTRSTS 0x11184
  1422. #define MEMINT_RSEXIT (1<<7)
  1423. #define MEMINT_CONT_BUSY (1<<6)
  1424. #define MEMINT_AVG_BUSY (1<<5)
  1425. #define MEMINT_EVAL_CHG (1<<4)
  1426. #define MEMINT_MON_IDLE (1<<3)
  1427. #define MEMINT_UP_EVAL (1<<2)
  1428. #define MEMINT_DOWN_EVAL (1<<1)
  1429. #define MEMINT_SW_CMD (1<<0)
  1430. #define MEMMODECTL 0x11190
  1431. #define MEMMODE_BOOST_EN (1<<31)
  1432. #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
  1433. #define MEMMODE_BOOST_FREQ_SHIFT 24
  1434. #define MEMMODE_IDLE_MODE_MASK 0x00030000
  1435. #define MEMMODE_IDLE_MODE_SHIFT 16
  1436. #define MEMMODE_IDLE_MODE_EVAL 0
  1437. #define MEMMODE_IDLE_MODE_CONT 1
  1438. #define MEMMODE_HWIDLE_EN (1<<15)
  1439. #define MEMMODE_SWMODE_EN (1<<14)
  1440. #define MEMMODE_RCLK_GATE (1<<13)
  1441. #define MEMMODE_HW_UPDATE (1<<12)
  1442. #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
  1443. #define MEMMODE_FSTART_SHIFT 8
  1444. #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
  1445. #define MEMMODE_FMAX_SHIFT 4
  1446. #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
  1447. #define RCBMAXAVG 0x1119c
  1448. #define MEMSWCTL2 0x1119e /* Cantiga only */
  1449. #define SWMEMCMD_RENDER_OFF (0 << 13)
  1450. #define SWMEMCMD_RENDER_ON (1 << 13)
  1451. #define SWMEMCMD_SWFREQ (2 << 13)
  1452. #define SWMEMCMD_TARVID (3 << 13)
  1453. #define SWMEMCMD_VRM_OFF (4 << 13)
  1454. #define SWMEMCMD_VRM_ON (5 << 13)
  1455. #define CMDSTS (1<<12)
  1456. #define SFCAVM (1<<11)
  1457. #define SWFREQ_MASK 0x0380 /* P0-7 */
  1458. #define SWFREQ_SHIFT 7
  1459. #define TARVID_MASK 0x001f
  1460. #define MEMSTAT_CTG 0x111a0
  1461. #define RCBMINAVG 0x111a0
  1462. #define RCUPEI 0x111b0
  1463. #define RCDNEI 0x111b4
  1464. #define RSTDBYCTL 0x111b8
  1465. #define RS1EN (1<<31)
  1466. #define RS2EN (1<<30)
  1467. #define RS3EN (1<<29)
  1468. #define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
  1469. #define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
  1470. #define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
  1471. #define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
  1472. #define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
  1473. #define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
  1474. #define RSX_STATUS_MASK (7<<20)
  1475. #define RSX_STATUS_ON (0<<20)
  1476. #define RSX_STATUS_RC1 (1<<20)
  1477. #define RSX_STATUS_RC1E (2<<20)
  1478. #define RSX_STATUS_RS1 (3<<20)
  1479. #define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
  1480. #define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
  1481. #define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
  1482. #define RSX_STATUS_RSVD2 (7<<20)
  1483. #define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
  1484. #define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
  1485. #define JRSC (1<<17) /* rsx coupled to cpu c-state */
  1486. #define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
  1487. #define RS1CONTSAV_MASK (3<<14)
  1488. #define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
  1489. #define RS1CONTSAV_RSVD (1<<14)
  1490. #define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
  1491. #define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
  1492. #define NORMSLEXLAT_MASK (3<<12)
  1493. #define SLOW_RS123 (0<<12)
  1494. #define SLOW_RS23 (1<<12)
  1495. #define SLOW_RS3 (2<<12)
  1496. #define NORMAL_RS123 (3<<12)
  1497. #define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
  1498. #define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
  1499. #define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
  1500. #define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
  1501. #define RS_CSTATE_MASK (3<<4)
  1502. #define RS_CSTATE_C367_RS1 (0<<4)
  1503. #define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
  1504. #define RS_CSTATE_RSVD (2<<4)
  1505. #define RS_CSTATE_C367_RS2 (3<<4)
  1506. #define REDSAVES (1<<3) /* no context save if was idle during rs0 */
  1507. #define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
  1508. #define VIDCTL 0x111c0
  1509. #define VIDSTS 0x111c8
  1510. #define VIDSTART 0x111cc /* 8 bits */
  1511. #define MEMSTAT_ILK 0x111f8
  1512. #define MEMSTAT_VID_MASK 0x7f00
  1513. #define MEMSTAT_VID_SHIFT 8
  1514. #define MEMSTAT_PSTATE_MASK 0x00f8
  1515. #define MEMSTAT_PSTATE_SHIFT 3
  1516. #define MEMSTAT_MON_ACTV (1<<2)
  1517. #define MEMSTAT_SRC_CTL_MASK 0x0003
  1518. #define MEMSTAT_SRC_CTL_CORE 0
  1519. #define MEMSTAT_SRC_CTL_TRB 1
  1520. #define MEMSTAT_SRC_CTL_THM 2
  1521. #define MEMSTAT_SRC_CTL_STDBY 3
  1522. #define RCPREVBSYTUPAVG 0x113b8
  1523. #define RCPREVBSYTDNAVG 0x113bc
  1524. #define PMMISC 0x11214
  1525. #define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
  1526. #define SDEW 0x1124c
  1527. #define CSIEW0 0x11250
  1528. #define CSIEW1 0x11254
  1529. #define CSIEW2 0x11258
  1530. #define PEW 0x1125c
  1531. #define DEW 0x11270
  1532. #define MCHAFE 0x112c0
  1533. #define CSIEC 0x112e0
  1534. #define DMIEC 0x112e4
  1535. #define DDREC 0x112e8
  1536. #define PEG0EC 0x112ec
  1537. #define PEG1EC 0x112f0
  1538. #define GFXEC 0x112f4
  1539. #define RPPREVBSYTUPAVG 0x113b8
  1540. #define RPPREVBSYTDNAVG 0x113bc
  1541. #define ECR 0x11600
  1542. #define ECR_GPFE (1<<31)
  1543. #define ECR_IMONE (1<<30)
  1544. #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
  1545. #define OGW0 0x11608
  1546. #define OGW1 0x1160c
  1547. #define EG0 0x11610
  1548. #define EG1 0x11614
  1549. #define EG2 0x11618
  1550. #define EG3 0x1161c
  1551. #define EG4 0x11620
  1552. #define EG5 0x11624
  1553. #define EG6 0x11628
  1554. #define EG7 0x1162c
  1555. #define PXW 0x11664
  1556. #define PXWL 0x11680
  1557. #define LCFUSE02 0x116c0
  1558. #define LCFUSE_HIV_MASK 0x000000ff
  1559. #define CSIPLL0 0x12c10
  1560. #define DDRMPLL1 0X12c20
  1561. #define PEG_BAND_GAP_DATA 0x14d68
  1562. #define GEN6_GT_THREAD_STATUS_REG 0x13805c
  1563. #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
  1564. #define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
  1565. #define GEN6_GT_PERF_STATUS 0x145948
  1566. #define GEN6_RP_STATE_LIMITS 0x145994
  1567. #define GEN6_RP_STATE_CAP 0x145998
  1568. /*
  1569. * Logical Context regs
  1570. */
  1571. #define CCID 0x2180
  1572. #define CCID_EN (1<<0)
  1573. /*
  1574. * Notes on SNB/IVB/VLV context size:
  1575. * - Power context is saved elsewhere (LLC or stolen)
  1576. * - Ring/execlist context is saved on SNB, not on IVB
  1577. * - Extended context size already includes render context size
  1578. * - We always need to follow the extended context size.
  1579. * SNB BSpec has comments indicating that we should use the
  1580. * render context size instead if execlists are disabled, but
  1581. * based on empirical testing that's just nonsense.
  1582. * - Pipelined/VF state is saved on SNB/IVB respectively
  1583. * - GT1 size just indicates how much of render context
  1584. * doesn't need saving on GT1
  1585. */
  1586. #define CXT_SIZE 0x21a0
  1587. #define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
  1588. #define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
  1589. #define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
  1590. #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
  1591. #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
  1592. #define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
  1593. GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
  1594. GEN6_CXT_PIPELINE_SIZE(cxt_reg))
  1595. #define GEN7_CXT_SIZE 0x21a8
  1596. #define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
  1597. #define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
  1598. #define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
  1599. #define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
  1600. #define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
  1601. #define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
  1602. #define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
  1603. GEN7_CXT_VFSTATE_SIZE(ctx_reg))
  1604. /* Haswell does have the CXT_SIZE register however it does not appear to be
  1605. * valid. Now, docs explain in dwords what is in the context object. The full
  1606. * size is 70720 bytes, however, the power context and execlist context will
  1607. * never be saved (power context is stored elsewhere, and execlists don't work
  1608. * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
  1609. */
  1610. #define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
  1611. /*
  1612. * Overlay regs
  1613. */
  1614. #define OVADD 0x30000
  1615. #define DOVSTA 0x30008
  1616. #define OC_BUF (0x3<<20)
  1617. #define OGAMC5 0x30010
  1618. #define OGAMC4 0x30014
  1619. #define OGAMC3 0x30018
  1620. #define OGAMC2 0x3001c
  1621. #define OGAMC1 0x30020
  1622. #define OGAMC0 0x30024
  1623. /*
  1624. * Display engine regs
  1625. */
  1626. /* Pipe A timing regs */
  1627. #define _HTOTAL_A (dev_priv->info->display_mmio_offset + 0x60000)
  1628. #define _HBLANK_A (dev_priv->info->display_mmio_offset + 0x60004)
  1629. #define _HSYNC_A (dev_priv->info->display_mmio_offset + 0x60008)
  1630. #define _VTOTAL_A (dev_priv->info->display_mmio_offset + 0x6000c)
  1631. #define _VBLANK_A (dev_priv->info->display_mmio_offset + 0x60010)
  1632. #define _VSYNC_A (dev_priv->info->display_mmio_offset + 0x60014)
  1633. #define _PIPEASRC (dev_priv->info->display_mmio_offset + 0x6001c)
  1634. #define _BCLRPAT_A (dev_priv->info->display_mmio_offset + 0x60020)
  1635. #define _VSYNCSHIFT_A (dev_priv->info->display_mmio_offset + 0x60028)
  1636. /* Pipe B timing regs */
  1637. #define _HTOTAL_B (dev_priv->info->display_mmio_offset + 0x61000)
  1638. #define _HBLANK_B (dev_priv->info->display_mmio_offset + 0x61004)
  1639. #define _HSYNC_B (dev_priv->info->display_mmio_offset + 0x61008)
  1640. #define _VTOTAL_B (dev_priv->info->display_mmio_offset + 0x6100c)
  1641. #define _VBLANK_B (dev_priv->info->display_mmio_offset + 0x61010)
  1642. #define _VSYNC_B (dev_priv->info->display_mmio_offset + 0x61014)
  1643. #define _PIPEBSRC (dev_priv->info->display_mmio_offset + 0x6101c)
  1644. #define _BCLRPAT_B (dev_priv->info->display_mmio_offset + 0x61020)
  1645. #define _VSYNCSHIFT_B (dev_priv->info->display_mmio_offset + 0x61028)
  1646. #define HTOTAL(trans) _TRANSCODER(trans, _HTOTAL_A, _HTOTAL_B)
  1647. #define HBLANK(trans) _TRANSCODER(trans, _HBLANK_A, _HBLANK_B)
  1648. #define HSYNC(trans) _TRANSCODER(trans, _HSYNC_A, _HSYNC_B)
  1649. #define VTOTAL(trans) _TRANSCODER(trans, _VTOTAL_A, _VTOTAL_B)
  1650. #define VBLANK(trans) _TRANSCODER(trans, _VBLANK_A, _VBLANK_B)
  1651. #define VSYNC(trans) _TRANSCODER(trans, _VSYNC_A, _VSYNC_B)
  1652. #define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
  1653. #define VSYNCSHIFT(trans) _TRANSCODER(trans, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
  1654. /* HSW eDP PSR registers */
  1655. #define EDP_PSR_CTL 0x64800
  1656. #define EDP_PSR_ENABLE (1<<31)
  1657. #define EDP_PSR_LINK_DISABLE (0<<27)
  1658. #define EDP_PSR_LINK_STANDBY (1<<27)
  1659. #define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
  1660. #define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
  1661. #define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
  1662. #define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
  1663. #define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
  1664. #define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
  1665. #define EDP_PSR_SKIP_AUX_EXIT (1<<12)
  1666. #define EDP_PSR_TP1_TP2_SEL (0<<11)
  1667. #define EDP_PSR_TP1_TP3_SEL (1<<11)
  1668. #define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
  1669. #define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
  1670. #define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
  1671. #define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
  1672. #define EDP_PSR_TP1_TIME_500us (0<<4)
  1673. #define EDP_PSR_TP1_TIME_100us (1<<4)
  1674. #define EDP_PSR_TP1_TIME_2500us (2<<4)
  1675. #define EDP_PSR_TP1_TIME_0us (3<<4)
  1676. #define EDP_PSR_IDLE_FRAME_SHIFT 0
  1677. #define EDP_PSR_AUX_CTL 0x64810
  1678. #define EDP_PSR_AUX_DATA1 0x64814
  1679. #define EDP_PSR_DPCD_COMMAND 0x80060000
  1680. #define EDP_PSR_AUX_DATA2 0x64818
  1681. #define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
  1682. #define EDP_PSR_AUX_DATA3 0x6481c
  1683. #define EDP_PSR_AUX_DATA4 0x64820
  1684. #define EDP_PSR_AUX_DATA5 0x64824
  1685. #define EDP_PSR_STATUS_CTL 0x64840
  1686. #define EDP_PSR_STATUS_STATE_MASK (7<<29)
  1687. #define EDP_PSR_STATUS_STATE_IDLE (0<<29)
  1688. #define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
  1689. #define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
  1690. #define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
  1691. #define EDP_PSR_STATUS_STATE_BUFON (4<<29)
  1692. #define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
  1693. #define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
  1694. #define EDP_PSR_STATUS_LINK_MASK (3<<26)
  1695. #define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
  1696. #define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
  1697. #define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
  1698. #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
  1699. #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
  1700. #define EDP_PSR_STATUS_COUNT_SHIFT 16
  1701. #define EDP_PSR_STATUS_COUNT_MASK 0xf
  1702. #define EDP_PSR_STATUS_AUX_ERROR (1<<15)
  1703. #define EDP_PSR_STATUS_AUX_SENDING (1<<12)
  1704. #define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
  1705. #define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
  1706. #define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
  1707. #define EDP_PSR_STATUS_IDLE_MASK 0xf
  1708. #define EDP_PSR_PERF_CNT 0x64844
  1709. #define EDP_PSR_PERF_CNT_MASK 0xffffff
  1710. #define EDP_PSR_DEBUG_CTL 0x64860
  1711. #define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
  1712. #define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
  1713. #define EDP_PSR_DEBUG_MASK_HPD (1<<25)
  1714. /* VGA port control */
  1715. #define ADPA 0x61100
  1716. #define PCH_ADPA 0xe1100
  1717. #define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
  1718. #define ADPA_DAC_ENABLE (1<<31)
  1719. #define ADPA_DAC_DISABLE 0
  1720. #define ADPA_PIPE_SELECT_MASK (1<<30)
  1721. #define ADPA_PIPE_A_SELECT 0
  1722. #define ADPA_PIPE_B_SELECT (1<<30)
  1723. #define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
  1724. /* CPT uses bits 29:30 for pch transcoder select */
  1725. #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
  1726. #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
  1727. #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
  1728. #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
  1729. #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
  1730. #define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
  1731. #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
  1732. #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
  1733. #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
  1734. #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
  1735. #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
  1736. #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
  1737. #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
  1738. #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
  1739. #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
  1740. #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
  1741. #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
  1742. #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
  1743. #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
  1744. #define ADPA_USE_VGA_HVPOLARITY (1<<15)
  1745. #define ADPA_SETS_HVPOLARITY 0
  1746. #define ADPA_VSYNC_CNTL_DISABLE (1<<10)
  1747. #define ADPA_VSYNC_CNTL_ENABLE 0
  1748. #define ADPA_HSYNC_CNTL_DISABLE (1<<11)
  1749. #define ADPA_HSYNC_CNTL_ENABLE 0
  1750. #define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
  1751. #define ADPA_VSYNC_ACTIVE_LOW 0
  1752. #define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
  1753. #define ADPA_HSYNC_ACTIVE_LOW 0
  1754. #define ADPA_DPMS_MASK (~(3<<10))
  1755. #define ADPA_DPMS_ON (0<<10)
  1756. #define ADPA_DPMS_SUSPEND (1<<10)
  1757. #define ADPA_DPMS_STANDBY (2<<10)
  1758. #define ADPA_DPMS_OFF (3<<10)
  1759. /* Hotplug control (945+ only) */
  1760. #define PORT_HOTPLUG_EN (dev_priv->info->display_mmio_offset + 0x61110)
  1761. #define PORTB_HOTPLUG_INT_EN (1 << 29)
  1762. #define PORTC_HOTPLUG_INT_EN (1 << 28)
  1763. #define PORTD_HOTPLUG_INT_EN (1 << 27)
  1764. #define SDVOB_HOTPLUG_INT_EN (1 << 26)
  1765. #define SDVOC_HOTPLUG_INT_EN (1 << 25)
  1766. #define TV_HOTPLUG_INT_EN (1 << 18)
  1767. #define CRT_HOTPLUG_INT_EN (1 << 9)
  1768. #define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
  1769. PORTC_HOTPLUG_INT_EN | \
  1770. PORTD_HOTPLUG_INT_EN | \
  1771. SDVOC_HOTPLUG_INT_EN | \
  1772. SDVOB_HOTPLUG_INT_EN | \
  1773. CRT_HOTPLUG_INT_EN)
  1774. #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
  1775. #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
  1776. /* must use period 64 on GM45 according to docs */
  1777. #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
  1778. #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
  1779. #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
  1780. #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
  1781. #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
  1782. #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
  1783. #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
  1784. #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
  1785. #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
  1786. #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
  1787. #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
  1788. #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
  1789. #define PORT_HOTPLUG_STAT (dev_priv->info->display_mmio_offset + 0x61114)
  1790. /*
  1791. * HDMI/DP bits are gen4+
  1792. *
  1793. * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
  1794. * Please check the detailed lore in the commit message for for experimental
  1795. * evidence.
  1796. */
  1797. #define PORTD_HOTPLUG_LIVE_STATUS (1 << 29)
  1798. #define PORTC_HOTPLUG_LIVE_STATUS (1 << 28)
  1799. #define PORTB_HOTPLUG_LIVE_STATUS (1 << 27)
  1800. #define PORTD_HOTPLUG_INT_STATUS (3 << 21)
  1801. #define PORTC_HOTPLUG_INT_STATUS (3 << 19)
  1802. #define PORTB_HOTPLUG_INT_STATUS (3 << 17)
  1803. /* CRT/TV common between gen3+ */
  1804. #define CRT_HOTPLUG_INT_STATUS (1 << 11)
  1805. #define TV_HOTPLUG_INT_STATUS (1 << 10)
  1806. #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
  1807. #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
  1808. #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
  1809. #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
  1810. /* SDVO is different across gen3/4 */
  1811. #define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
  1812. #define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
  1813. /*
  1814. * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
  1815. * since reality corrobates that they're the same as on gen3. But keep these
  1816. * bits here (and the comment!) to help any other lost wanderers back onto the
  1817. * right tracks.
  1818. */
  1819. #define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
  1820. #define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
  1821. #define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
  1822. #define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
  1823. #define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
  1824. SDVOB_HOTPLUG_INT_STATUS_G4X | \
  1825. SDVOC_HOTPLUG_INT_STATUS_G4X | \
  1826. PORTB_HOTPLUG_INT_STATUS | \
  1827. PORTC_HOTPLUG_INT_STATUS | \
  1828. PORTD_HOTPLUG_INT_STATUS)
  1829. #define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
  1830. SDVOB_HOTPLUG_INT_STATUS_I915 | \
  1831. SDVOC_HOTPLUG_INT_STATUS_I915 | \
  1832. PORTB_HOTPLUG_INT_STATUS | \
  1833. PORTC_HOTPLUG_INT_STATUS | \
  1834. PORTD_HOTPLUG_INT_STATUS)
  1835. /* SDVO and HDMI port control.
  1836. * The same register may be used for SDVO or HDMI */
  1837. #define GEN3_SDVOB 0x61140
  1838. #define GEN3_SDVOC 0x61160
  1839. #define GEN4_HDMIB GEN3_SDVOB
  1840. #define GEN4_HDMIC GEN3_SDVOC
  1841. #define PCH_SDVOB 0xe1140
  1842. #define PCH_HDMIB PCH_SDVOB
  1843. #define PCH_HDMIC 0xe1150
  1844. #define PCH_HDMID 0xe1160
  1845. /* Gen 3 SDVO bits: */
  1846. #define SDVO_ENABLE (1 << 31)
  1847. #define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
  1848. #define SDVO_PIPE_SEL_MASK (1 << 30)
  1849. #define SDVO_PIPE_B_SELECT (1 << 30)
  1850. #define SDVO_STALL_SELECT (1 << 29)
  1851. #define SDVO_INTERRUPT_ENABLE (1 << 26)
  1852. /**
  1853. * 915G/GM SDVO pixel multiplier.
  1854. * Programmed value is multiplier - 1, up to 5x.
  1855. * \sa DPLL_MD_UDI_MULTIPLIER_MASK
  1856. */
  1857. #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
  1858. #define SDVO_PORT_MULTIPLY_SHIFT 23
  1859. #define SDVO_PHASE_SELECT_MASK (15 << 19)
  1860. #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
  1861. #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
  1862. #define SDVOC_GANG_MODE (1 << 16) /* Port C only */
  1863. #define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
  1864. #define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
  1865. #define SDVO_DETECTED (1 << 2)
  1866. /* Bits to be preserved when writing */
  1867. #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
  1868. SDVO_INTERRUPT_ENABLE)
  1869. #define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
  1870. /* Gen 4 SDVO/HDMI bits: */
  1871. #define SDVO_COLOR_FORMAT_8bpc (0 << 26)
  1872. #define SDVO_ENCODING_SDVO (0 << 10)
  1873. #define SDVO_ENCODING_HDMI (2 << 10)
  1874. #define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
  1875. #define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
  1876. #define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
  1877. #define SDVO_AUDIO_ENABLE (1 << 6)
  1878. /* VSYNC/HSYNC bits new with 965, default is to be set */
  1879. #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
  1880. #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
  1881. /* Gen 5 (IBX) SDVO/HDMI bits: */
  1882. #define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
  1883. #define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
  1884. /* Gen 6 (CPT) SDVO/HDMI bits: */
  1885. #define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
  1886. #define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
  1887. /* DVO port control */
  1888. #define DVOA 0x61120
  1889. #define DVOB 0x61140
  1890. #define DVOC 0x61160
  1891. #define DVO_ENABLE (1 << 31)
  1892. #define DVO_PIPE_B_SELECT (1 << 30)
  1893. #define DVO_PIPE_STALL_UNUSED (0 << 28)
  1894. #define DVO_PIPE_STALL (1 << 28)
  1895. #define DVO_PIPE_STALL_TV (2 << 28)
  1896. #define DVO_PIPE_STALL_MASK (3 << 28)
  1897. #define DVO_USE_VGA_SYNC (1 << 15)
  1898. #define DVO_DATA_ORDER_I740 (0 << 14)
  1899. #define DVO_DATA_ORDER_FP (1 << 14)
  1900. #define DVO_VSYNC_DISABLE (1 << 11)
  1901. #define DVO_HSYNC_DISABLE (1 << 10)
  1902. #define DVO_VSYNC_TRISTATE (1 << 9)
  1903. #define DVO_HSYNC_TRISTATE (1 << 8)
  1904. #define DVO_BORDER_ENABLE (1 << 7)
  1905. #define DVO_DATA_ORDER_GBRG (1 << 6)
  1906. #define DVO_DATA_ORDER_RGGB (0 << 6)
  1907. #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
  1908. #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
  1909. #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
  1910. #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
  1911. #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
  1912. #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
  1913. #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
  1914. #define DVO_PRESERVE_MASK (0x7<<24)
  1915. #define DVOA_SRCDIM 0x61124
  1916. #define DVOB_SRCDIM 0x61144
  1917. #define DVOC_SRCDIM 0x61164
  1918. #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
  1919. #define DVO_SRCDIM_VERTICAL_SHIFT 0
  1920. /* LVDS port control */
  1921. #define LVDS 0x61180
  1922. /*
  1923. * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
  1924. * the DPLL semantics change when the LVDS is assigned to that pipe.
  1925. */
  1926. #define LVDS_PORT_EN (1 << 31)
  1927. /* Selects pipe B for LVDS data. Must be set on pre-965. */
  1928. #define LVDS_PIPEB_SELECT (1 << 30)
  1929. #define LVDS_PIPE_MASK (1 << 30)
  1930. #define LVDS_PIPE(pipe) ((pipe) << 30)
  1931. /* LVDS dithering flag on 965/g4x platform */
  1932. #define LVDS_ENABLE_DITHER (1 << 25)
  1933. /* LVDS sync polarity flags. Set to invert (i.e. negative) */
  1934. #define LVDS_VSYNC_POLARITY (1 << 21)
  1935. #define LVDS_HSYNC_POLARITY (1 << 20)
  1936. /* Enable border for unscaled (or aspect-scaled) display */
  1937. #define LVDS_BORDER_ENABLE (1 << 15)
  1938. /*
  1939. * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
  1940. * pixel.
  1941. */
  1942. #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
  1943. #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
  1944. #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
  1945. /*
  1946. * Controls the A3 data pair, which contains the additional LSBs for 24 bit
  1947. * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
  1948. * on.
  1949. */
  1950. #define LVDS_A3_POWER_MASK (3 << 6)
  1951. #define LVDS_A3_POWER_DOWN (0 << 6)
  1952. #define LVDS_A3_POWER_UP (3 << 6)
  1953. /*
  1954. * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
  1955. * is set.
  1956. */
  1957. #define LVDS_CLKB_POWER_MASK (3 << 4)
  1958. #define LVDS_CLKB_POWER_DOWN (0 << 4)
  1959. #define LVDS_CLKB_POWER_UP (3 << 4)
  1960. /*
  1961. * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
  1962. * setting for whether we are in dual-channel mode. The B3 pair will
  1963. * additionally only be powered up when LVDS_A3_POWER_UP is set.
  1964. */
  1965. #define LVDS_B0B3_POWER_MASK (3 << 2)
  1966. #define LVDS_B0B3_POWER_DOWN (0 << 2)
  1967. #define LVDS_B0B3_POWER_UP (3 << 2)
  1968. /* Video Data Island Packet control */
  1969. #define VIDEO_DIP_DATA 0x61178
  1970. /* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
  1971. * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
  1972. * of the infoframe structure specified by CEA-861. */
  1973. #define VIDEO_DIP_DATA_SIZE 32
  1974. #define VIDEO_DIP_VSC_DATA_SIZE 36
  1975. #define VIDEO_DIP_CTL 0x61170
  1976. /* Pre HSW: */
  1977. #define VIDEO_DIP_ENABLE (1 << 31)
  1978. #define VIDEO_DIP_PORT_B (1 << 29)
  1979. #define VIDEO_DIP_PORT_C (2 << 29)
  1980. #define VIDEO_DIP_PORT_D (3 << 29)
  1981. #define VIDEO_DIP_PORT_MASK (3 << 29)
  1982. #define VIDEO_DIP_ENABLE_GCP (1 << 25)
  1983. #define VIDEO_DIP_ENABLE_AVI (1 << 21)
  1984. #define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
  1985. #define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
  1986. #define VIDEO_DIP_ENABLE_SPD (8 << 21)
  1987. #define VIDEO_DIP_SELECT_AVI (0 << 19)
  1988. #define VIDEO_DIP_SELECT_VENDOR (1 << 19)
  1989. #define VIDEO_DIP_SELECT_SPD (3 << 19)
  1990. #define VIDEO_DIP_SELECT_MASK (3 << 19)
  1991. #define VIDEO_DIP_FREQ_ONCE (0 << 16)
  1992. #define VIDEO_DIP_FREQ_VSYNC (1 << 16)
  1993. #define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
  1994. #define VIDEO_DIP_FREQ_MASK (3 << 16)
  1995. /* HSW and later: */
  1996. #define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
  1997. #define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
  1998. #define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
  1999. #define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
  2000. #define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
  2001. #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
  2002. /* Panel power sequencing */
  2003. #define PP_STATUS 0x61200
  2004. #define PP_ON (1 << 31)
  2005. /*
  2006. * Indicates that all dependencies of the panel are on:
  2007. *
  2008. * - PLL enabled
  2009. * - pipe enabled
  2010. * - LVDS/DVOB/DVOC on
  2011. */
  2012. #define PP_READY (1 << 30)
  2013. #define PP_SEQUENCE_NONE (0 << 28)
  2014. #define PP_SEQUENCE_POWER_UP (1 << 28)
  2015. #define PP_SEQUENCE_POWER_DOWN (2 << 28)
  2016. #define PP_SEQUENCE_MASK (3 << 28)
  2017. #define PP_SEQUENCE_SHIFT 28
  2018. #define PP_CYCLE_DELAY_ACTIVE (1 << 27)
  2019. #define PP_SEQUENCE_STATE_MASK 0x0000000f
  2020. #define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
  2021. #define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
  2022. #define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
  2023. #define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
  2024. #define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
  2025. #define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
  2026. #define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
  2027. #define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
  2028. #define PP_SEQUENCE_STATE_RESET (0xf << 0)
  2029. #define PP_CONTROL 0x61204
  2030. #define POWER_TARGET_ON (1 << 0)
  2031. #define PP_ON_DELAYS 0x61208
  2032. #define PP_OFF_DELAYS 0x6120c
  2033. #define PP_DIVISOR 0x61210
  2034. /* Panel fitting */
  2035. #define PFIT_CONTROL (dev_priv->info->display_mmio_offset + 0x61230)
  2036. #define PFIT_ENABLE (1 << 31)
  2037. #define PFIT_PIPE_MASK (3 << 29)
  2038. #define PFIT_PIPE_SHIFT 29
  2039. #define VERT_INTERP_DISABLE (0 << 10)
  2040. #define VERT_INTERP_BILINEAR (1 << 10)
  2041. #define VERT_INTERP_MASK (3 << 10)
  2042. #define VERT_AUTO_SCALE (1 << 9)
  2043. #define HORIZ_INTERP_DISABLE (0 << 6)
  2044. #define HORIZ_INTERP_BILINEAR (1 << 6)
  2045. #define HORIZ_INTERP_MASK (3 << 6)
  2046. #define HORIZ_AUTO_SCALE (1 << 5)
  2047. #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
  2048. #define PFIT_FILTER_FUZZY (0 << 24)
  2049. #define PFIT_SCALING_AUTO (0 << 26)
  2050. #define PFIT_SCALING_PROGRAMMED (1 << 26)
  2051. #define PFIT_SCALING_PILLAR (2 << 26)
  2052. #define PFIT_SCALING_LETTER (3 << 26)
  2053. #define PFIT_PGM_RATIOS (dev_priv->info->display_mmio_offset + 0x61234)
  2054. /* Pre-965 */
  2055. #define PFIT_VERT_SCALE_SHIFT 20
  2056. #define PFIT_VERT_SCALE_MASK 0xfff00000
  2057. #define PFIT_HORIZ_SCALE_SHIFT 4
  2058. #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
  2059. /* 965+ */
  2060. #define PFIT_VERT_SCALE_SHIFT_965 16
  2061. #define PFIT_VERT_SCALE_MASK_965 0x1fff0000
  2062. #define PFIT_HORIZ_SCALE_SHIFT_965 0
  2063. #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
  2064. #define PFIT_AUTO_RATIOS (dev_priv->info->display_mmio_offset + 0x61238)
  2065. /* Backlight control */
  2066. #define BLC_PWM_CTL2 (dev_priv->info->display_mmio_offset + 0x61250) /* 965+ only */
  2067. #define BLM_PWM_ENABLE (1 << 31)
  2068. #define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
  2069. #define BLM_PIPE_SELECT (1 << 29)
  2070. #define BLM_PIPE_SELECT_IVB (3 << 29)
  2071. #define BLM_PIPE_A (0 << 29)
  2072. #define BLM_PIPE_B (1 << 29)
  2073. #define BLM_PIPE_C (2 << 29) /* ivb + */
  2074. #define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
  2075. #define BLM_TRANSCODER_B BLM_PIPE_B
  2076. #define BLM_TRANSCODER_C BLM_PIPE_C
  2077. #define BLM_TRANSCODER_EDP (3 << 29)
  2078. #define BLM_PIPE(pipe) ((pipe) << 29)
  2079. #define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
  2080. #define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
  2081. #define BLM_PHASE_IN_ENABLE (1 << 25)
  2082. #define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
  2083. #define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
  2084. #define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
  2085. #define BLM_PHASE_IN_COUNT_SHIFT (8)
  2086. #define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
  2087. #define BLM_PHASE_IN_INCR_SHIFT (0)
  2088. #define BLM_PHASE_IN_INCR_MASK (0xff << 0)
  2089. #define BLC_PWM_CTL (dev_priv->info->display_mmio_offset + 0x61254)
  2090. /*
  2091. * This is the most significant 15 bits of the number of backlight cycles in a
  2092. * complete cycle of the modulated backlight control.
  2093. *
  2094. * The actual value is this field multiplied by two.
  2095. */
  2096. #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
  2097. #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
  2098. #define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
  2099. /*
  2100. * This is the number of cycles out of the backlight modulation cycle for which
  2101. * the backlight is on.
  2102. *
  2103. * This field must be no greater than the number of cycles in the complete
  2104. * backlight modulation cycle.
  2105. */
  2106. #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
  2107. #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
  2108. #define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
  2109. #define BLM_POLARITY_PNV (1 << 0) /* pnv only */
  2110. #define BLC_HIST_CTL (dev_priv->info->display_mmio_offset + 0x61260)
  2111. /* New registers for PCH-split platforms. Safe where new bits show up, the
  2112. * register layout machtes with gen4 BLC_PWM_CTL[12]. */
  2113. #define BLC_PWM_CPU_CTL2 0x48250
  2114. #define BLC_PWM_CPU_CTL 0x48254
  2115. #define HSW_BLC_PWM2_CTL 0x48350
  2116. /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
  2117. * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
  2118. #define BLC_PWM_PCH_CTL1 0xc8250
  2119. #define BLM_PCH_PWM_ENABLE (1 << 31)
  2120. #define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
  2121. #define BLM_PCH_POLARITY (1 << 29)
  2122. #define BLC_PWM_PCH_CTL2 0xc8254
  2123. #define UTIL_PIN_CTL 0x48400
  2124. #define UTIL_PIN_ENABLE (1 << 31)
  2125. #define PCH_GTC_CTL 0xe7000
  2126. #define PCH_GTC_ENABLE (1 << 31)
  2127. /* TV port control */
  2128. #define TV_CTL 0x68000
  2129. /** Enables the TV encoder */
  2130. # define TV_ENC_ENABLE (1 << 31)
  2131. /** Sources the TV encoder input from pipe B instead of A. */
  2132. # define TV_ENC_PIPEB_SELECT (1 << 30)
  2133. /** Outputs composite video (DAC A only) */
  2134. # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
  2135. /** Outputs SVideo video (DAC B/C) */
  2136. # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
  2137. /** Outputs Component video (DAC A/B/C) */
  2138. # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
  2139. /** Outputs Composite and SVideo (DAC A/B/C) */
  2140. # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
  2141. # define TV_TRILEVEL_SYNC (1 << 21)
  2142. /** Enables slow sync generation (945GM only) */
  2143. # define TV_SLOW_SYNC (1 << 20)
  2144. /** Selects 4x oversampling for 480i and 576p */
  2145. # define TV_OVERSAMPLE_4X (0 << 18)
  2146. /** Selects 2x oversampling for 720p and 1080i */
  2147. # define TV_OVERSAMPLE_2X (1 << 18)
  2148. /** Selects no oversampling for 1080p */
  2149. # define TV_OVERSAMPLE_NONE (2 << 18)
  2150. /** Selects 8x oversampling */
  2151. # define TV_OVERSAMPLE_8X (3 << 18)
  2152. /** Selects progressive mode rather than interlaced */
  2153. # define TV_PROGRESSIVE (1 << 17)
  2154. /** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
  2155. # define TV_PAL_BURST (1 << 16)
  2156. /** Field for setting delay of Y compared to C */
  2157. # define TV_YC_SKEW_MASK (7 << 12)
  2158. /** Enables a fix for 480p/576p standard definition modes on the 915GM only */
  2159. # define TV_ENC_SDP_FIX (1 << 11)
  2160. /**
  2161. * Enables a fix for the 915GM only.
  2162. *
  2163. * Not sure what it does.
  2164. */
  2165. # define TV_ENC_C0_FIX (1 << 10)
  2166. /** Bits that must be preserved by software */
  2167. # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
  2168. # define TV_FUSE_STATE_MASK (3 << 4)
  2169. /** Read-only state that reports all features enabled */
  2170. # define TV_FUSE_STATE_ENABLED (0 << 4)
  2171. /** Read-only state that reports that Macrovision is disabled in hardware*/
  2172. # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
  2173. /** Read-only state that reports that TV-out is disabled in hardware. */
  2174. # define TV_FUSE_STATE_DISABLED (2 << 4)
  2175. /** Normal operation */
  2176. # define TV_TEST_MODE_NORMAL (0 << 0)
  2177. /** Encoder test pattern 1 - combo pattern */
  2178. # define TV_TEST_MODE_PATTERN_1 (1 << 0)
  2179. /** Encoder test pattern 2 - full screen vertical 75% color bars */
  2180. # define TV_TEST_MODE_PATTERN_2 (2 << 0)
  2181. /** Encoder test pattern 3 - full screen horizontal 75% color bars */
  2182. # define TV_TEST_MODE_PATTERN_3 (3 << 0)
  2183. /** Encoder test pattern 4 - random noise */
  2184. # define TV_TEST_MODE_PATTERN_4 (4 << 0)
  2185. /** Encoder test pattern 5 - linear color ramps */
  2186. # define TV_TEST_MODE_PATTERN_5 (5 << 0)
  2187. /**
  2188. * This test mode forces the DACs to 50% of full output.
  2189. *
  2190. * This is used for load detection in combination with TVDAC_SENSE_MASK
  2191. */
  2192. # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
  2193. # define TV_TEST_MODE_MASK (7 << 0)
  2194. #define TV_DAC 0x68004
  2195. # define TV_DAC_SAVE 0x00ffff00
  2196. /**
  2197. * Reports that DAC state change logic has reported change (RO).
  2198. *
  2199. * This gets cleared when TV_DAC_STATE_EN is cleared
  2200. */
  2201. # define TVDAC_STATE_CHG (1 << 31)
  2202. # define TVDAC_SENSE_MASK (7 << 28)
  2203. /** Reports that DAC A voltage is above the detect threshold */
  2204. # define TVDAC_A_SENSE (1 << 30)
  2205. /** Reports that DAC B voltage is above the detect threshold */
  2206. # define TVDAC_B_SENSE (1 << 29)
  2207. /** Reports that DAC C voltage is above the detect threshold */
  2208. # define TVDAC_C_SENSE (1 << 28)
  2209. /**
  2210. * Enables DAC state detection logic, for load-based TV detection.
  2211. *
  2212. * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
  2213. * to off, for load detection to work.
  2214. */
  2215. # define TVDAC_STATE_CHG_EN (1 << 27)
  2216. /** Sets the DAC A sense value to high */
  2217. # define TVDAC_A_SENSE_CTL (1 << 26)
  2218. /** Sets the DAC B sense value to high */
  2219. # define TVDAC_B_SENSE_CTL (1 << 25)
  2220. /** Sets the DAC C sense value to high */
  2221. # define TVDAC_C_SENSE_CTL (1 << 24)
  2222. /** Overrides the ENC_ENABLE and DAC voltage levels */
  2223. # define DAC_CTL_OVERRIDE (1 << 7)
  2224. /** Sets the slew rate. Must be preserved in software */
  2225. # define ENC_TVDAC_SLEW_FAST (1 << 6)
  2226. # define DAC_A_1_3_V (0 << 4)
  2227. # define DAC_A_1_1_V (1 << 4)
  2228. # define DAC_A_0_7_V (2 << 4)
  2229. # define DAC_A_MASK (3 << 4)
  2230. # define DAC_B_1_3_V (0 << 2)
  2231. # define DAC_B_1_1_V (1 << 2)
  2232. # define DAC_B_0_7_V (2 << 2)
  2233. # define DAC_B_MASK (3 << 2)
  2234. # define DAC_C_1_3_V (0 << 0)
  2235. # define DAC_C_1_1_V (1 << 0)
  2236. # define DAC_C_0_7_V (2 << 0)
  2237. # define DAC_C_MASK (3 << 0)
  2238. /**
  2239. * CSC coefficients are stored in a floating point format with 9 bits of
  2240. * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
  2241. * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
  2242. * -1 (0x3) being the only legal negative value.
  2243. */
  2244. #define TV_CSC_Y 0x68010
  2245. # define TV_RY_MASK 0x07ff0000
  2246. # define TV_RY_SHIFT 16
  2247. # define TV_GY_MASK 0x00000fff
  2248. # define TV_GY_SHIFT 0
  2249. #define TV_CSC_Y2 0x68014
  2250. # define TV_BY_MASK 0x07ff0000
  2251. # define TV_BY_SHIFT 16
  2252. /**
  2253. * Y attenuation for component video.
  2254. *
  2255. * Stored in 1.9 fixed point.
  2256. */
  2257. # define TV_AY_MASK 0x000003ff
  2258. # define TV_AY_SHIFT 0
  2259. #define TV_CSC_U 0x68018
  2260. # define TV_RU_MASK 0x07ff0000
  2261. # define TV_RU_SHIFT 16
  2262. # define TV_GU_MASK 0x000007ff
  2263. # define TV_GU_SHIFT 0
  2264. #define TV_CSC_U2 0x6801c
  2265. # define TV_BU_MASK 0x07ff0000
  2266. # define TV_BU_SHIFT 16
  2267. /**
  2268. * U attenuation for component video.
  2269. *
  2270. * Stored in 1.9 fixed point.
  2271. */
  2272. # define TV_AU_MASK 0x000003ff
  2273. # define TV_AU_SHIFT 0
  2274. #define TV_CSC_V 0x68020
  2275. # define TV_RV_MASK 0x0fff0000
  2276. # define TV_RV_SHIFT 16
  2277. # define TV_GV_MASK 0x000007ff
  2278. # define TV_GV_SHIFT 0
  2279. #define TV_CSC_V2 0x68024
  2280. # define TV_BV_MASK 0x07ff0000
  2281. # define TV_BV_SHIFT 16
  2282. /**
  2283. * V attenuation for component video.
  2284. *
  2285. * Stored in 1.9 fixed point.
  2286. */
  2287. # define TV_AV_MASK 0x000007ff
  2288. # define TV_AV_SHIFT 0
  2289. #define TV_CLR_KNOBS 0x68028
  2290. /** 2s-complement brightness adjustment */
  2291. # define TV_BRIGHTNESS_MASK 0xff000000
  2292. # define TV_BRIGHTNESS_SHIFT 24
  2293. /** Contrast adjustment, as a 2.6 unsigned floating point number */
  2294. # define TV_CONTRAST_MASK 0x00ff0000
  2295. # define TV_CONTRAST_SHIFT 16
  2296. /** Saturation adjustment, as a 2.6 unsigned floating point number */
  2297. # define TV_SATURATION_MASK 0x0000ff00
  2298. # define TV_SATURATION_SHIFT 8
  2299. /** Hue adjustment, as an integer phase angle in degrees */
  2300. # define TV_HUE_MASK 0x000000ff
  2301. # define TV_HUE_SHIFT 0
  2302. #define TV_CLR_LEVEL 0x6802c
  2303. /** Controls the DAC level for black */
  2304. # define TV_BLACK_LEVEL_MASK 0x01ff0000
  2305. # define TV_BLACK_LEVEL_SHIFT 16
  2306. /** Controls the DAC level for blanking */
  2307. # define TV_BLANK_LEVEL_MASK 0x000001ff
  2308. # define TV_BLANK_LEVEL_SHIFT 0
  2309. #define TV_H_CTL_1 0x68030
  2310. /** Number of pixels in the hsync. */
  2311. # define TV_HSYNC_END_MASK 0x1fff0000
  2312. # define TV_HSYNC_END_SHIFT 16
  2313. /** Total number of pixels minus one in the line (display and blanking). */
  2314. # define TV_HTOTAL_MASK 0x00001fff
  2315. # define TV_HTOTAL_SHIFT 0
  2316. #define TV_H_CTL_2 0x68034
  2317. /** Enables the colorburst (needed for non-component color) */
  2318. # define TV_BURST_ENA (1 << 31)
  2319. /** Offset of the colorburst from the start of hsync, in pixels minus one. */
  2320. # define TV_HBURST_START_SHIFT 16
  2321. # define TV_HBURST_START_MASK 0x1fff0000
  2322. /** Length of the colorburst */
  2323. # define TV_HBURST_LEN_SHIFT 0
  2324. # define TV_HBURST_LEN_MASK 0x0001fff
  2325. #define TV_H_CTL_3 0x68038
  2326. /** End of hblank, measured in pixels minus one from start of hsync */
  2327. # define TV_HBLANK_END_SHIFT 16
  2328. # define TV_HBLANK_END_MASK 0x1fff0000
  2329. /** Start of hblank, measured in pixels minus one from start of hsync */
  2330. # define TV_HBLANK_START_SHIFT 0
  2331. # define TV_HBLANK_START_MASK 0x0001fff
  2332. #define TV_V_CTL_1 0x6803c
  2333. /** XXX */
  2334. # define TV_NBR_END_SHIFT 16
  2335. # define TV_NBR_END_MASK 0x07ff0000
  2336. /** XXX */
  2337. # define TV_VI_END_F1_SHIFT 8
  2338. # define TV_VI_END_F1_MASK 0x00003f00
  2339. /** XXX */
  2340. # define TV_VI_END_F2_SHIFT 0
  2341. # define TV_VI_END_F2_MASK 0x0000003f
  2342. #define TV_V_CTL_2 0x68040
  2343. /** Length of vsync, in half lines */
  2344. # define TV_VSYNC_LEN_MASK 0x07ff0000
  2345. # define TV_VSYNC_LEN_SHIFT 16
  2346. /** Offset of the start of vsync in field 1, measured in one less than the
  2347. * number of half lines.
  2348. */
  2349. # define TV_VSYNC_START_F1_MASK 0x00007f00
  2350. # define TV_VSYNC_START_F1_SHIFT 8
  2351. /**
  2352. * Offset of the start of vsync in field 2, measured in one less than the
  2353. * number of half lines.
  2354. */
  2355. # define TV_VSYNC_START_F2_MASK 0x0000007f
  2356. # define TV_VSYNC_START_F2_SHIFT 0
  2357. #define TV_V_CTL_3 0x68044
  2358. /** Enables generation of the equalization signal */
  2359. # define TV_EQUAL_ENA (1 << 31)
  2360. /** Length of vsync, in half lines */
  2361. # define TV_VEQ_LEN_MASK 0x007f0000
  2362. # define TV_VEQ_LEN_SHIFT 16
  2363. /** Offset of the start of equalization in field 1, measured in one less than
  2364. * the number of half lines.
  2365. */
  2366. # define TV_VEQ_START_F1_MASK 0x0007f00
  2367. # define TV_VEQ_START_F1_SHIFT 8
  2368. /**
  2369. * Offset of the start of equalization in field 2, measured in one less than
  2370. * the number of half lines.
  2371. */
  2372. # define TV_VEQ_START_F2_MASK 0x000007f
  2373. # define TV_VEQ_START_F2_SHIFT 0
  2374. #define TV_V_CTL_4 0x68048
  2375. /**
  2376. * Offset to start of vertical colorburst, measured in one less than the
  2377. * number of lines from vertical start.
  2378. */
  2379. # define TV_VBURST_START_F1_MASK 0x003f0000
  2380. # define TV_VBURST_START_F1_SHIFT 16
  2381. /**
  2382. * Offset to the end of vertical colorburst, measured in one less than the
  2383. * number of lines from the start of NBR.
  2384. */
  2385. # define TV_VBURST_END_F1_MASK 0x000000ff
  2386. # define TV_VBURST_END_F1_SHIFT 0
  2387. #define TV_V_CTL_5 0x6804c
  2388. /**
  2389. * Offset to start of vertical colorburst, measured in one less than the
  2390. * number of lines from vertical start.
  2391. */
  2392. # define TV_VBURST_START_F2_MASK 0x003f0000
  2393. # define TV_VBURST_START_F2_SHIFT 16
  2394. /**
  2395. * Offset to the end of vertical colorburst, measured in one less than the
  2396. * number of lines from the start of NBR.
  2397. */
  2398. # define TV_VBURST_END_F2_MASK 0x000000ff
  2399. # define TV_VBURST_END_F2_SHIFT 0
  2400. #define TV_V_CTL_6 0x68050
  2401. /**
  2402. * Offset to start of vertical colorburst, measured in one less than the
  2403. * number of lines from vertical start.
  2404. */
  2405. # define TV_VBURST_START_F3_MASK 0x003f0000
  2406. # define TV_VBURST_START_F3_SHIFT 16
  2407. /**
  2408. * Offset to the end of vertical colorburst, measured in one less than the
  2409. * number of lines from the start of NBR.
  2410. */
  2411. # define TV_VBURST_END_F3_MASK 0x000000ff
  2412. # define TV_VBURST_END_F3_SHIFT 0
  2413. #define TV_V_CTL_7 0x68054
  2414. /**
  2415. * Offset to start of vertical colorburst, measured in one less than the
  2416. * number of lines from vertical start.
  2417. */
  2418. # define TV_VBURST_START_F4_MASK 0x003f0000
  2419. # define TV_VBURST_START_F4_SHIFT 16
  2420. /**
  2421. * Offset to the end of vertical colorburst, measured in one less than the
  2422. * number of lines from the start of NBR.
  2423. */
  2424. # define TV_VBURST_END_F4_MASK 0x000000ff
  2425. # define TV_VBURST_END_F4_SHIFT 0
  2426. #define TV_SC_CTL_1 0x68060
  2427. /** Turns on the first subcarrier phase generation DDA */
  2428. # define TV_SC_DDA1_EN (1 << 31)
  2429. /** Turns on the first subcarrier phase generation DDA */
  2430. # define TV_SC_DDA2_EN (1 << 30)
  2431. /** Turns on the first subcarrier phase generation DDA */
  2432. # define TV_SC_DDA3_EN (1 << 29)
  2433. /** Sets the subcarrier DDA to reset frequency every other field */
  2434. # define TV_SC_RESET_EVERY_2 (0 << 24)
  2435. /** Sets the subcarrier DDA to reset frequency every fourth field */
  2436. # define TV_SC_RESET_EVERY_4 (1 << 24)
  2437. /** Sets the subcarrier DDA to reset frequency every eighth field */
  2438. # define TV_SC_RESET_EVERY_8 (2 << 24)
  2439. /** Sets the subcarrier DDA to never reset the frequency */
  2440. # define TV_SC_RESET_NEVER (3 << 24)
  2441. /** Sets the peak amplitude of the colorburst.*/
  2442. # define TV_BURST_LEVEL_MASK 0x00ff0000
  2443. # define TV_BURST_LEVEL_SHIFT 16
  2444. /** Sets the increment of the first subcarrier phase generation DDA */
  2445. # define TV_SCDDA1_INC_MASK 0x00000fff
  2446. # define TV_SCDDA1_INC_SHIFT 0
  2447. #define TV_SC_CTL_2 0x68064
  2448. /** Sets the rollover for the second subcarrier phase generation DDA */
  2449. # define TV_SCDDA2_SIZE_MASK 0x7fff0000
  2450. # define TV_SCDDA2_SIZE_SHIFT 16
  2451. /** Sets the increent of the second subcarrier phase generation DDA */
  2452. # define TV_SCDDA2_INC_MASK 0x00007fff
  2453. # define TV_SCDDA2_INC_SHIFT 0
  2454. #define TV_SC_CTL_3 0x68068
  2455. /** Sets the rollover for the third subcarrier phase generation DDA */
  2456. # define TV_SCDDA3_SIZE_MASK 0x7fff0000
  2457. # define TV_SCDDA3_SIZE_SHIFT 16
  2458. /** Sets the increent of the third subcarrier phase generation DDA */
  2459. # define TV_SCDDA3_INC_MASK 0x00007fff
  2460. # define TV_SCDDA3_INC_SHIFT 0
  2461. #define TV_WIN_POS 0x68070
  2462. /** X coordinate of the display from the start of horizontal active */
  2463. # define TV_XPOS_MASK 0x1fff0000
  2464. # define TV_XPOS_SHIFT 16
  2465. /** Y coordinate of the display from the start of vertical active (NBR) */
  2466. # define TV_YPOS_MASK 0x00000fff
  2467. # define TV_YPOS_SHIFT 0
  2468. #define TV_WIN_SIZE 0x68074
  2469. /** Horizontal size of the display window, measured in pixels*/
  2470. # define TV_XSIZE_MASK 0x1fff0000
  2471. # define TV_XSIZE_SHIFT 16
  2472. /**
  2473. * Vertical size of the display window, measured in pixels.
  2474. *
  2475. * Must be even for interlaced modes.
  2476. */
  2477. # define TV_YSIZE_MASK 0x00000fff
  2478. # define TV_YSIZE_SHIFT 0
  2479. #define TV_FILTER_CTL_1 0x68080
  2480. /**
  2481. * Enables automatic scaling calculation.
  2482. *
  2483. * If set, the rest of the registers are ignored, and the calculated values can
  2484. * be read back from the register.
  2485. */
  2486. # define TV_AUTO_SCALE (1 << 31)
  2487. /**
  2488. * Disables the vertical filter.
  2489. *
  2490. * This is required on modes more than 1024 pixels wide */
  2491. # define TV_V_FILTER_BYPASS (1 << 29)
  2492. /** Enables adaptive vertical filtering */
  2493. # define TV_VADAPT (1 << 28)
  2494. # define TV_VADAPT_MODE_MASK (3 << 26)
  2495. /** Selects the least adaptive vertical filtering mode */
  2496. # define TV_VADAPT_MODE_LEAST (0 << 26)
  2497. /** Selects the moderately adaptive vertical filtering mode */
  2498. # define TV_VADAPT_MODE_MODERATE (1 << 26)
  2499. /** Selects the most adaptive vertical filtering mode */
  2500. # define TV_VADAPT_MODE_MOST (3 << 26)
  2501. /**
  2502. * Sets the horizontal scaling factor.
  2503. *
  2504. * This should be the fractional part of the horizontal scaling factor divided
  2505. * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
  2506. *
  2507. * (src width - 1) / ((oversample * dest width) - 1)
  2508. */
  2509. # define TV_HSCALE_FRAC_MASK 0x00003fff
  2510. # define TV_HSCALE_FRAC_SHIFT 0
  2511. #define TV_FILTER_CTL_2 0x68084
  2512. /**
  2513. * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
  2514. *
  2515. * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
  2516. */
  2517. # define TV_VSCALE_INT_MASK 0x00038000
  2518. # define TV_VSCALE_INT_SHIFT 15
  2519. /**
  2520. * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
  2521. *
  2522. * \sa TV_VSCALE_INT_MASK
  2523. */
  2524. # define TV_VSCALE_FRAC_MASK 0x00007fff
  2525. # define TV_VSCALE_FRAC_SHIFT 0
  2526. #define TV_FILTER_CTL_3 0x68088
  2527. /**
  2528. * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
  2529. *
  2530. * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
  2531. *
  2532. * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
  2533. */
  2534. # define TV_VSCALE_IP_INT_MASK 0x00038000
  2535. # define TV_VSCALE_IP_INT_SHIFT 15
  2536. /**
  2537. * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
  2538. *
  2539. * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
  2540. *
  2541. * \sa TV_VSCALE_IP_INT_MASK
  2542. */
  2543. # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
  2544. # define TV_VSCALE_IP_FRAC_SHIFT 0
  2545. #define TV_CC_CONTROL 0x68090
  2546. # define TV_CC_ENABLE (1 << 31)
  2547. /**
  2548. * Specifies which field to send the CC data in.
  2549. *
  2550. * CC data is usually sent in field 0.
  2551. */
  2552. # define TV_CC_FID_MASK (1 << 27)
  2553. # define TV_CC_FID_SHIFT 27
  2554. /** Sets the horizontal position of the CC data. Usually 135. */
  2555. # define TV_CC_HOFF_MASK 0x03ff0000
  2556. # define TV_CC_HOFF_SHIFT 16
  2557. /** Sets the vertical position of the CC data. Usually 21 */
  2558. # define TV_CC_LINE_MASK 0x0000003f
  2559. # define TV_CC_LINE_SHIFT 0
  2560. #define TV_CC_DATA 0x68094
  2561. # define TV_CC_RDY (1 << 31)
  2562. /** Second word of CC data to be transmitted. */
  2563. # define TV_CC_DATA_2_MASK 0x007f0000
  2564. # define TV_CC_DATA_2_SHIFT 16
  2565. /** First word of CC data to be transmitted. */
  2566. # define TV_CC_DATA_1_MASK 0x0000007f
  2567. # define TV_CC_DATA_1_SHIFT 0
  2568. #define TV_H_LUMA_0 0x68100
  2569. #define TV_H_LUMA_59 0x681ec
  2570. #define TV_H_CHROMA_0 0x68200
  2571. #define TV_H_CHROMA_59 0x682ec
  2572. #define TV_V_LUMA_0 0x68300
  2573. #define TV_V_LUMA_42 0x683a8
  2574. #define TV_V_CHROMA_0 0x68400
  2575. #define TV_V_CHROMA_42 0x684a8
  2576. /* Display Port */
  2577. #define DP_A 0x64000 /* eDP */
  2578. #define DP_B 0x64100
  2579. #define DP_C 0x64200
  2580. #define DP_D 0x64300
  2581. #define DP_PORT_EN (1 << 31)
  2582. #define DP_PIPEB_SELECT (1 << 30)
  2583. #define DP_PIPE_MASK (1 << 30)
  2584. /* Link training mode - select a suitable mode for each stage */
  2585. #define DP_LINK_TRAIN_PAT_1 (0 << 28)
  2586. #define DP_LINK_TRAIN_PAT_2 (1 << 28)
  2587. #define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
  2588. #define DP_LINK_TRAIN_OFF (3 << 28)
  2589. #define DP_LINK_TRAIN_MASK (3 << 28)
  2590. #define DP_LINK_TRAIN_SHIFT 28
  2591. /* CPT Link training mode */
  2592. #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
  2593. #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
  2594. #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
  2595. #define DP_LINK_TRAIN_OFF_CPT (3 << 8)
  2596. #define DP_LINK_TRAIN_MASK_CPT (7 << 8)
  2597. #define DP_LINK_TRAIN_SHIFT_CPT 8
  2598. /* Signal voltages. These are mostly controlled by the other end */
  2599. #define DP_VOLTAGE_0_4 (0 << 25)
  2600. #define DP_VOLTAGE_0_6 (1 << 25)
  2601. #define DP_VOLTAGE_0_8 (2 << 25)
  2602. #define DP_VOLTAGE_1_2 (3 << 25)
  2603. #define DP_VOLTAGE_MASK (7 << 25)
  2604. #define DP_VOLTAGE_SHIFT 25
  2605. /* Signal pre-emphasis levels, like voltages, the other end tells us what
  2606. * they want
  2607. */
  2608. #define DP_PRE_EMPHASIS_0 (0 << 22)
  2609. #define DP_PRE_EMPHASIS_3_5 (1 << 22)
  2610. #define DP_PRE_EMPHASIS_6 (2 << 22)
  2611. #define DP_PRE_EMPHASIS_9_5 (3 << 22)
  2612. #define DP_PRE_EMPHASIS_MASK (7 << 22)
  2613. #define DP_PRE_EMPHASIS_SHIFT 22
  2614. /* How many wires to use. I guess 3 was too hard */
  2615. #define DP_PORT_WIDTH(width) (((width) - 1) << 19)
  2616. #define DP_PORT_WIDTH_MASK (7 << 19)
  2617. /* Mystic DPCD version 1.1 special mode */
  2618. #define DP_ENHANCED_FRAMING (1 << 18)
  2619. /* eDP */
  2620. #define DP_PLL_FREQ_270MHZ (0 << 16)
  2621. #define DP_PLL_FREQ_160MHZ (1 << 16)
  2622. #define DP_PLL_FREQ_MASK (3 << 16)
  2623. /** locked once port is enabled */
  2624. #define DP_PORT_REVERSAL (1 << 15)
  2625. /* eDP */
  2626. #define DP_PLL_ENABLE (1 << 14)
  2627. /** sends the clock on lane 15 of the PEG for debug */
  2628. #define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
  2629. #define DP_SCRAMBLING_DISABLE (1 << 12)
  2630. #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
  2631. /** limit RGB values to avoid confusing TVs */
  2632. #define DP_COLOR_RANGE_16_235 (1 << 8)
  2633. /** Turn on the audio link */
  2634. #define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
  2635. /** vs and hs sync polarity */
  2636. #define DP_SYNC_VS_HIGH (1 << 4)
  2637. #define DP_SYNC_HS_HIGH (1 << 3)
  2638. /** A fantasy */
  2639. #define DP_DETECTED (1 << 2)
  2640. /** The aux channel provides a way to talk to the
  2641. * signal sink for DDC etc. Max packet size supported
  2642. * is 20 bytes in each direction, hence the 5 fixed
  2643. * data registers
  2644. */
  2645. #define DPA_AUX_CH_CTL 0x64010
  2646. #define DPA_AUX_CH_DATA1 0x64014
  2647. #define DPA_AUX_CH_DATA2 0x64018
  2648. #define DPA_AUX_CH_DATA3 0x6401c
  2649. #define DPA_AUX_CH_DATA4 0x64020
  2650. #define DPA_AUX_CH_DATA5 0x64024
  2651. #define DPB_AUX_CH_CTL 0x64110
  2652. #define DPB_AUX_CH_DATA1 0x64114
  2653. #define DPB_AUX_CH_DATA2 0x64118
  2654. #define DPB_AUX_CH_DATA3 0x6411c
  2655. #define DPB_AUX_CH_DATA4 0x64120
  2656. #define DPB_AUX_CH_DATA5 0x64124
  2657. #define DPC_AUX_CH_CTL 0x64210
  2658. #define DPC_AUX_CH_DATA1 0x64214
  2659. #define DPC_AUX_CH_DATA2 0x64218
  2660. #define DPC_AUX_CH_DATA3 0x6421c
  2661. #define DPC_AUX_CH_DATA4 0x64220
  2662. #define DPC_AUX_CH_DATA5 0x64224
  2663. #define DPD_AUX_CH_CTL 0x64310
  2664. #define DPD_AUX_CH_DATA1 0x64314
  2665. #define DPD_AUX_CH_DATA2 0x64318
  2666. #define DPD_AUX_CH_DATA3 0x6431c
  2667. #define DPD_AUX_CH_DATA4 0x64320
  2668. #define DPD_AUX_CH_DATA5 0x64324
  2669. #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
  2670. #define DP_AUX_CH_CTL_DONE (1 << 30)
  2671. #define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
  2672. #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
  2673. #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
  2674. #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
  2675. #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
  2676. #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
  2677. #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
  2678. #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
  2679. #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
  2680. #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
  2681. #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
  2682. #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
  2683. #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
  2684. #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
  2685. #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
  2686. #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
  2687. #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
  2688. #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
  2689. #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
  2690. /*
  2691. * Computing GMCH M and N values for the Display Port link
  2692. *
  2693. * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
  2694. *
  2695. * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
  2696. *
  2697. * The GMCH value is used internally
  2698. *
  2699. * bytes_per_pixel is the number of bytes coming out of the plane,
  2700. * which is after the LUTs, so we want the bytes for our color format.
  2701. * For our current usage, this is always 3, one byte for R, G and B.
  2702. */
  2703. #define _PIPEA_DATA_M_G4X 0x70050
  2704. #define _PIPEB_DATA_M_G4X 0x71050
  2705. /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
  2706. #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
  2707. #define TU_SIZE_SHIFT 25
  2708. #define TU_SIZE_MASK (0x3f << 25)
  2709. #define DATA_LINK_M_N_MASK (0xffffff)
  2710. #define DATA_LINK_N_MAX (0x800000)
  2711. #define _PIPEA_DATA_N_G4X 0x70054
  2712. #define _PIPEB_DATA_N_G4X 0x71054
  2713. #define PIPE_GMCH_DATA_N_MASK (0xffffff)
  2714. /*
  2715. * Computing Link M and N values for the Display Port link
  2716. *
  2717. * Link M / N = pixel_clock / ls_clk
  2718. *
  2719. * (the DP spec calls pixel_clock the 'strm_clk')
  2720. *
  2721. * The Link value is transmitted in the Main Stream
  2722. * Attributes and VB-ID.
  2723. */
  2724. #define _PIPEA_LINK_M_G4X 0x70060
  2725. #define _PIPEB_LINK_M_G4X 0x71060
  2726. #define PIPEA_DP_LINK_M_MASK (0xffffff)
  2727. #define _PIPEA_LINK_N_G4X 0x70064
  2728. #define _PIPEB_LINK_N_G4X 0x71064
  2729. #define PIPEA_DP_LINK_N_MASK (0xffffff)
  2730. #define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
  2731. #define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
  2732. #define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
  2733. #define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
  2734. /* Display & cursor control */
  2735. /* Pipe A */
  2736. #define _PIPEADSL (dev_priv->info->display_mmio_offset + 0x70000)
  2737. #define DSL_LINEMASK_GEN2 0x00000fff
  2738. #define DSL_LINEMASK_GEN3 0x00001fff
  2739. #define _PIPEACONF (dev_priv->info->display_mmio_offset + 0x70008)
  2740. #define PIPECONF_ENABLE (1<<31)
  2741. #define PIPECONF_DISABLE 0
  2742. #define PIPECONF_DOUBLE_WIDE (1<<30)
  2743. #define I965_PIPECONF_ACTIVE (1<<30)
  2744. #define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
  2745. #define PIPECONF_SINGLE_WIDE 0
  2746. #define PIPECONF_PIPE_UNLOCKED 0
  2747. #define PIPECONF_PIPE_LOCKED (1<<25)
  2748. #define PIPECONF_PALETTE 0
  2749. #define PIPECONF_GAMMA (1<<24)
  2750. #define PIPECONF_FORCE_BORDER (1<<25)
  2751. #define PIPECONF_INTERLACE_MASK (7 << 21)
  2752. #define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
  2753. /* Note that pre-gen3 does not support interlaced display directly. Panel
  2754. * fitting must be disabled on pre-ilk for interlaced. */
  2755. #define PIPECONF_PROGRESSIVE (0 << 21)
  2756. #define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
  2757. #define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
  2758. #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
  2759. #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
  2760. /* Ironlake and later have a complete new set of values for interlaced. PFIT
  2761. * means panel fitter required, PF means progressive fetch, DBL means power
  2762. * saving pixel doubling. */
  2763. #define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
  2764. #define PIPECONF_INTERLACED_ILK (3 << 21)
  2765. #define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
  2766. #define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
  2767. #define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
  2768. #define PIPECONF_CXSR_DOWNCLOCK (1<<16)
  2769. #define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
  2770. #define PIPECONF_BPC_MASK (0x7 << 5)
  2771. #define PIPECONF_8BPC (0<<5)
  2772. #define PIPECONF_10BPC (1<<5)
  2773. #define PIPECONF_6BPC (2<<5)
  2774. #define PIPECONF_12BPC (3<<5)
  2775. #define PIPECONF_DITHER_EN (1<<4)
  2776. #define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
  2777. #define PIPECONF_DITHER_TYPE_SP (0<<2)
  2778. #define PIPECONF_DITHER_TYPE_ST1 (1<<2)
  2779. #define PIPECONF_DITHER_TYPE_ST2 (2<<2)
  2780. #define PIPECONF_DITHER_TYPE_TEMP (3<<2)
  2781. #define _PIPEASTAT (dev_priv->info->display_mmio_offset + 0x70024)
  2782. #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
  2783. #define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
  2784. #define PIPE_CRC_ERROR_ENABLE (1UL<<29)
  2785. #define PIPE_CRC_DONE_ENABLE (1UL<<28)
  2786. #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
  2787. #define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
  2788. #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
  2789. #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
  2790. #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
  2791. #define PIPE_DPST_EVENT_ENABLE (1UL<<23)
  2792. #define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
  2793. #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
  2794. #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
  2795. #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
  2796. #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
  2797. #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
  2798. #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
  2799. #define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
  2800. #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
  2801. #define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
  2802. #define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<14)
  2803. #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
  2804. #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
  2805. #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
  2806. #define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
  2807. #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
  2808. #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
  2809. #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
  2810. #define PIPE_DPST_EVENT_STATUS (1UL<<7)
  2811. #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
  2812. #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
  2813. #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
  2814. #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
  2815. #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
  2816. #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
  2817. #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
  2818. #define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
  2819. #define PIPECONF(tran) _TRANSCODER(tran, _PIPEACONF, _PIPEBCONF)
  2820. #define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
  2821. #define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
  2822. #define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
  2823. #define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
  2824. #define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
  2825. #define PIPEB_LINE_COMPARE_INT_EN (1<<29)
  2826. #define PIPEB_HLINE_INT_EN (1<<28)
  2827. #define PIPEB_VBLANK_INT_EN (1<<27)
  2828. #define SPRITED_FLIPDONE_INT_EN (1<<26)
  2829. #define SPRITEC_FLIPDONE_INT_EN (1<<25)
  2830. #define PLANEB_FLIPDONE_INT_EN (1<<24)
  2831. #define PIPEA_LINE_COMPARE_INT_EN (1<<21)
  2832. #define PIPEA_HLINE_INT_EN (1<<20)
  2833. #define PIPEA_VBLANK_INT_EN (1<<19)
  2834. #define SPRITEB_FLIPDONE_INT_EN (1<<18)
  2835. #define SPRITEA_FLIPDONE_INT_EN (1<<17)
  2836. #define PLANEA_FLIPDONE_INT_EN (1<<16)
  2837. #define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
  2838. #define CURSORB_INVALID_GTT_INT_EN (1<<23)
  2839. #define CURSORA_INVALID_GTT_INT_EN (1<<22)
  2840. #define SPRITED_INVALID_GTT_INT_EN (1<<21)
  2841. #define SPRITEC_INVALID_GTT_INT_EN (1<<20)
  2842. #define PLANEB_INVALID_GTT_INT_EN (1<<19)
  2843. #define SPRITEB_INVALID_GTT_INT_EN (1<<18)
  2844. #define SPRITEA_INVALID_GTT_INT_EN (1<<17)
  2845. #define PLANEA_INVALID_GTT_INT_EN (1<<16)
  2846. #define DPINVGTT_EN_MASK 0xff0000
  2847. #define CURSORB_INVALID_GTT_STATUS (1<<7)
  2848. #define CURSORA_INVALID_GTT_STATUS (1<<6)
  2849. #define SPRITED_INVALID_GTT_STATUS (1<<5)
  2850. #define SPRITEC_INVALID_GTT_STATUS (1<<4)
  2851. #define PLANEB_INVALID_GTT_STATUS (1<<3)
  2852. #define SPRITEB_INVALID_GTT_STATUS (1<<2)
  2853. #define SPRITEA_INVALID_GTT_STATUS (1<<1)
  2854. #define PLANEA_INVALID_GTT_STATUS (1<<0)
  2855. #define DPINVGTT_STATUS_MASK 0xff
  2856. #define DSPARB 0x70030
  2857. #define DSPARB_CSTART_MASK (0x7f << 7)
  2858. #define DSPARB_CSTART_SHIFT 7
  2859. #define DSPARB_BSTART_MASK (0x7f)
  2860. #define DSPARB_BSTART_SHIFT 0
  2861. #define DSPARB_BEND_SHIFT 9 /* on 855 */
  2862. #define DSPARB_AEND_SHIFT 0
  2863. #define DSPFW1 (dev_priv->info->display_mmio_offset + 0x70034)
  2864. #define DSPFW_SR_SHIFT 23
  2865. #define DSPFW_SR_MASK (0x1ff<<23)
  2866. #define DSPFW_CURSORB_SHIFT 16
  2867. #define DSPFW_CURSORB_MASK (0x3f<<16)
  2868. #define DSPFW_PLANEB_SHIFT 8
  2869. #define DSPFW_PLANEB_MASK (0x7f<<8)
  2870. #define DSPFW_PLANEA_MASK (0x7f)
  2871. #define DSPFW2 (dev_priv->info->display_mmio_offset + 0x70038)
  2872. #define DSPFW_CURSORA_MASK 0x00003f00
  2873. #define DSPFW_CURSORA_SHIFT 8
  2874. #define DSPFW_PLANEC_MASK (0x7f)
  2875. #define DSPFW3 (dev_priv->info->display_mmio_offset + 0x7003c)
  2876. #define DSPFW_HPLL_SR_EN (1<<31)
  2877. #define DSPFW_CURSOR_SR_SHIFT 24
  2878. #define PINEVIEW_SELF_REFRESH_EN (1<<30)
  2879. #define DSPFW_CURSOR_SR_MASK (0x3f<<24)
  2880. #define DSPFW_HPLL_CURSOR_SHIFT 16
  2881. #define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
  2882. #define DSPFW_HPLL_SR_MASK (0x1ff)
  2883. #define DSPFW4 (dev_priv->info->display_mmio_offset + 0x70070)
  2884. #define DSPFW7 (dev_priv->info->display_mmio_offset + 0x7007c)
  2885. /* drain latency register values*/
  2886. #define DRAIN_LATENCY_PRECISION_32 32
  2887. #define DRAIN_LATENCY_PRECISION_16 16
  2888. #define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
  2889. #define DDL_CURSORA_PRECISION_32 (1<<31)
  2890. #define DDL_CURSORA_PRECISION_16 (0<<31)
  2891. #define DDL_CURSORA_SHIFT 24
  2892. #define DDL_PLANEA_PRECISION_32 (1<<7)
  2893. #define DDL_PLANEA_PRECISION_16 (0<<7)
  2894. #define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
  2895. #define DDL_CURSORB_PRECISION_32 (1<<31)
  2896. #define DDL_CURSORB_PRECISION_16 (0<<31)
  2897. #define DDL_CURSORB_SHIFT 24
  2898. #define DDL_PLANEB_PRECISION_32 (1<<7)
  2899. #define DDL_PLANEB_PRECISION_16 (0<<7)
  2900. /* FIFO watermark sizes etc */
  2901. #define G4X_FIFO_LINE_SIZE 64
  2902. #define I915_FIFO_LINE_SIZE 64
  2903. #define I830_FIFO_LINE_SIZE 32
  2904. #define VALLEYVIEW_FIFO_SIZE 255
  2905. #define G4X_FIFO_SIZE 127
  2906. #define I965_FIFO_SIZE 512
  2907. #define I945_FIFO_SIZE 127
  2908. #define I915_FIFO_SIZE 95
  2909. #define I855GM_FIFO_SIZE 127 /* In cachelines */
  2910. #define I830_FIFO_SIZE 95
  2911. #define VALLEYVIEW_MAX_WM 0xff
  2912. #define G4X_MAX_WM 0x3f
  2913. #define I915_MAX_WM 0x3f
  2914. #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
  2915. #define PINEVIEW_FIFO_LINE_SIZE 64
  2916. #define PINEVIEW_MAX_WM 0x1ff
  2917. #define PINEVIEW_DFT_WM 0x3f
  2918. #define PINEVIEW_DFT_HPLLOFF_WM 0
  2919. #define PINEVIEW_GUARD_WM 10
  2920. #define PINEVIEW_CURSOR_FIFO 64
  2921. #define PINEVIEW_CURSOR_MAX_WM 0x3f
  2922. #define PINEVIEW_CURSOR_DFT_WM 0
  2923. #define PINEVIEW_CURSOR_GUARD_WM 5
  2924. #define VALLEYVIEW_CURSOR_MAX_WM 64
  2925. #define I965_CURSOR_FIFO 64
  2926. #define I965_CURSOR_MAX_WM 32
  2927. #define I965_CURSOR_DFT_WM 8
  2928. /* define the Watermark register on Ironlake */
  2929. #define WM0_PIPEA_ILK 0x45100
  2930. #define WM0_PIPE_PLANE_MASK (0x7f<<16)
  2931. #define WM0_PIPE_PLANE_SHIFT 16
  2932. #define WM0_PIPE_SPRITE_MASK (0x3f<<8)
  2933. #define WM0_PIPE_SPRITE_SHIFT 8
  2934. #define WM0_PIPE_CURSOR_MASK (0x1f)
  2935. #define WM0_PIPEB_ILK 0x45104
  2936. #define WM0_PIPEC_IVB 0x45200
  2937. #define WM1_LP_ILK 0x45108
  2938. #define WM1_LP_SR_EN (1<<31)
  2939. #define WM1_LP_LATENCY_SHIFT 24
  2940. #define WM1_LP_LATENCY_MASK (0x7f<<24)
  2941. #define WM1_LP_FBC_MASK (0xf<<20)
  2942. #define WM1_LP_FBC_SHIFT 20
  2943. #define WM1_LP_SR_MASK (0x1ff<<8)
  2944. #define WM1_LP_SR_SHIFT 8
  2945. #define WM1_LP_CURSOR_MASK (0x3f)
  2946. #define WM2_LP_ILK 0x4510c
  2947. #define WM2_LP_EN (1<<31)
  2948. #define WM3_LP_ILK 0x45110
  2949. #define WM3_LP_EN (1<<31)
  2950. #define WM1S_LP_ILK 0x45120
  2951. #define WM2S_LP_IVB 0x45124
  2952. #define WM3S_LP_IVB 0x45128
  2953. #define WM1S_LP_EN (1<<31)
  2954. #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
  2955. (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
  2956. ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
  2957. /* Memory latency timer register */
  2958. #define MLTR_ILK 0x11222
  2959. #define MLTR_WM1_SHIFT 0
  2960. #define MLTR_WM2_SHIFT 8
  2961. /* the unit of memory self-refresh latency time is 0.5us */
  2962. #define ILK_SRLT_MASK 0x3f
  2963. /* define the fifo size on Ironlake */
  2964. #define ILK_DISPLAY_FIFO 128
  2965. #define ILK_DISPLAY_MAXWM 64
  2966. #define ILK_DISPLAY_DFTWM 8
  2967. #define ILK_CURSOR_FIFO 32
  2968. #define ILK_CURSOR_MAXWM 16
  2969. #define ILK_CURSOR_DFTWM 8
  2970. #define ILK_DISPLAY_SR_FIFO 512
  2971. #define ILK_DISPLAY_MAX_SRWM 0x1ff
  2972. #define ILK_DISPLAY_DFT_SRWM 0x3f
  2973. #define ILK_CURSOR_SR_FIFO 64
  2974. #define ILK_CURSOR_MAX_SRWM 0x3f
  2975. #define ILK_CURSOR_DFT_SRWM 8
  2976. #define ILK_FIFO_LINE_SIZE 64
  2977. /* define the WM info on Sandybridge */
  2978. #define SNB_DISPLAY_FIFO 128
  2979. #define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
  2980. #define SNB_DISPLAY_DFTWM 8
  2981. #define SNB_CURSOR_FIFO 32
  2982. #define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
  2983. #define SNB_CURSOR_DFTWM 8
  2984. #define SNB_DISPLAY_SR_FIFO 512
  2985. #define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
  2986. #define SNB_DISPLAY_DFT_SRWM 0x3f
  2987. #define SNB_CURSOR_SR_FIFO 64
  2988. #define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
  2989. #define SNB_CURSOR_DFT_SRWM 8
  2990. #define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
  2991. #define SNB_FIFO_LINE_SIZE 64
  2992. /* the address where we get all kinds of latency value */
  2993. #define SSKPD 0x5d10
  2994. #define SSKPD_WM_MASK 0x3f
  2995. #define SSKPD_WM0_SHIFT 0
  2996. #define SSKPD_WM1_SHIFT 8
  2997. #define SSKPD_WM2_SHIFT 16
  2998. #define SSKPD_WM3_SHIFT 24
  2999. /*
  3000. * The two pipe frame counter registers are not synchronized, so
  3001. * reading a stable value is somewhat tricky. The following code
  3002. * should work:
  3003. *
  3004. * do {
  3005. * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
  3006. * PIPE_FRAME_HIGH_SHIFT;
  3007. * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
  3008. * PIPE_FRAME_LOW_SHIFT);
  3009. * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
  3010. * PIPE_FRAME_HIGH_SHIFT);
  3011. * } while (high1 != high2);
  3012. * frame = (high1 << 8) | low1;
  3013. */
  3014. #define _PIPEAFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x70040)
  3015. #define PIPE_FRAME_HIGH_MASK 0x0000ffff
  3016. #define PIPE_FRAME_HIGH_SHIFT 0
  3017. #define _PIPEAFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x70044)
  3018. #define PIPE_FRAME_LOW_MASK 0xff000000
  3019. #define PIPE_FRAME_LOW_SHIFT 24
  3020. #define PIPE_PIXEL_MASK 0x00ffffff
  3021. #define PIPE_PIXEL_SHIFT 0
  3022. /* GM45+ just has to be different */
  3023. #define _PIPEA_FRMCOUNT_GM45 0x70040
  3024. #define _PIPEA_FLIPCOUNT_GM45 0x70044
  3025. #define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
  3026. /* Cursor A & B regs */
  3027. #define _CURACNTR (dev_priv->info->display_mmio_offset + 0x70080)
  3028. /* Old style CUR*CNTR flags (desktop 8xx) */
  3029. #define CURSOR_ENABLE 0x80000000
  3030. #define CURSOR_GAMMA_ENABLE 0x40000000
  3031. #define CURSOR_STRIDE_MASK 0x30000000
  3032. #define CURSOR_PIPE_CSC_ENABLE (1<<24)
  3033. #define CURSOR_FORMAT_SHIFT 24
  3034. #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
  3035. #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
  3036. #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
  3037. #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
  3038. #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
  3039. #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
  3040. /* New style CUR*CNTR flags */
  3041. #define CURSOR_MODE 0x27
  3042. #define CURSOR_MODE_DISABLE 0x00
  3043. #define CURSOR_MODE_64_32B_AX 0x07
  3044. #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
  3045. #define MCURSOR_PIPE_SELECT (1 << 28)
  3046. #define MCURSOR_PIPE_A 0x00
  3047. #define MCURSOR_PIPE_B (1 << 28)
  3048. #define MCURSOR_GAMMA_ENABLE (1 << 26)
  3049. #define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
  3050. #define _CURABASE (dev_priv->info->display_mmio_offset + 0x70084)
  3051. #define _CURAPOS (dev_priv->info->display_mmio_offset + 0x70088)
  3052. #define CURSOR_POS_MASK 0x007FF
  3053. #define CURSOR_POS_SIGN 0x8000
  3054. #define CURSOR_X_SHIFT 0
  3055. #define CURSOR_Y_SHIFT 16
  3056. #define CURSIZE 0x700a0
  3057. #define _CURBCNTR (dev_priv->info->display_mmio_offset + 0x700c0)
  3058. #define _CURBBASE (dev_priv->info->display_mmio_offset + 0x700c4)
  3059. #define _CURBPOS (dev_priv->info->display_mmio_offset + 0x700c8)
  3060. #define _CURBCNTR_IVB 0x71080
  3061. #define _CURBBASE_IVB 0x71084
  3062. #define _CURBPOS_IVB 0x71088
  3063. #define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
  3064. #define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
  3065. #define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
  3066. #define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
  3067. #define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
  3068. #define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
  3069. /* Display A control */
  3070. #define _DSPACNTR (dev_priv->info->display_mmio_offset + 0x70180)
  3071. #define DISPLAY_PLANE_ENABLE (1<<31)
  3072. #define DISPLAY_PLANE_DISABLE 0
  3073. #define DISPPLANE_GAMMA_ENABLE (1<<30)
  3074. #define DISPPLANE_GAMMA_DISABLE 0
  3075. #define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
  3076. #define DISPPLANE_YUV422 (0x0<<26)
  3077. #define DISPPLANE_8BPP (0x2<<26)
  3078. #define DISPPLANE_BGRA555 (0x3<<26)
  3079. #define DISPPLANE_BGRX555 (0x4<<26)
  3080. #define DISPPLANE_BGRX565 (0x5<<26)
  3081. #define DISPPLANE_BGRX888 (0x6<<26)
  3082. #define DISPPLANE_BGRA888 (0x7<<26)
  3083. #define DISPPLANE_RGBX101010 (0x8<<26)
  3084. #define DISPPLANE_RGBA101010 (0x9<<26)
  3085. #define DISPPLANE_BGRX101010 (0xa<<26)
  3086. #define DISPPLANE_RGBX161616 (0xc<<26)
  3087. #define DISPPLANE_RGBX888 (0xe<<26)
  3088. #define DISPPLANE_RGBA888 (0xf<<26)
  3089. #define DISPPLANE_STEREO_ENABLE (1<<25)
  3090. #define DISPPLANE_STEREO_DISABLE 0
  3091. #define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
  3092. #define DISPPLANE_SEL_PIPE_SHIFT 24
  3093. #define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
  3094. #define DISPPLANE_SEL_PIPE_A 0
  3095. #define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
  3096. #define DISPPLANE_SRC_KEY_ENABLE (1<<22)
  3097. #define DISPPLANE_SRC_KEY_DISABLE 0
  3098. #define DISPPLANE_LINE_DOUBLE (1<<20)
  3099. #define DISPPLANE_NO_LINE_DOUBLE 0
  3100. #define DISPPLANE_STEREO_POLARITY_FIRST 0
  3101. #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
  3102. #define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
  3103. #define DISPPLANE_TILED (1<<10)
  3104. #define _DSPAADDR (dev_priv->info->display_mmio_offset + 0x70184)
  3105. #define _DSPASTRIDE (dev_priv->info->display_mmio_offset + 0x70188)
  3106. #define _DSPAPOS (dev_priv->info->display_mmio_offset + 0x7018C) /* reserved */
  3107. #define _DSPASIZE (dev_priv->info->display_mmio_offset + 0x70190)
  3108. #define _DSPASURF (dev_priv->info->display_mmio_offset + 0x7019C) /* 965+ only */
  3109. #define _DSPATILEOFF (dev_priv->info->display_mmio_offset + 0x701A4) /* 965+ only */
  3110. #define _DSPAOFFSET (dev_priv->info->display_mmio_offset + 0x701A4) /* HSW */
  3111. #define _DSPASURFLIVE (dev_priv->info->display_mmio_offset + 0x701AC)
  3112. #define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
  3113. #define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
  3114. #define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
  3115. #define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
  3116. #define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
  3117. #define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
  3118. #define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
  3119. #define DSPLINOFF(plane) DSPADDR(plane)
  3120. #define DSPOFFSET(plane) _PIPE(plane, _DSPAOFFSET, _DSPBOFFSET)
  3121. #define DSPSURFLIVE(plane) _PIPE(plane, _DSPASURFLIVE, _DSPBSURFLIVE)
  3122. /* Display/Sprite base address macros */
  3123. #define DISP_BASEADDR_MASK (0xfffff000)
  3124. #define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
  3125. #define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
  3126. #define I915_MODIFY_DISPBASE(reg, gfx_addr) \
  3127. (I915_WRITE((reg), (gfx_addr) | I915_LO_DISPBASE(I915_READ(reg))))
  3128. /* VBIOS flags */
  3129. #define SWF00 (dev_priv->info->display_mmio_offset + 0x71410)
  3130. #define SWF01 (dev_priv->info->display_mmio_offset + 0x71414)
  3131. #define SWF02 (dev_priv->info->display_mmio_offset + 0x71418)
  3132. #define SWF03 (dev_priv->info->display_mmio_offset + 0x7141c)
  3133. #define SWF04 (dev_priv->info->display_mmio_offset + 0x71420)
  3134. #define SWF05 (dev_priv->info->display_mmio_offset + 0x71424)
  3135. #define SWF06 (dev_priv->info->display_mmio_offset + 0x71428)
  3136. #define SWF10 (dev_priv->info->display_mmio_offset + 0x70410)
  3137. #define SWF11 (dev_priv->info->display_mmio_offset + 0x70414)
  3138. #define SWF14 (dev_priv->info->display_mmio_offset + 0x71420)
  3139. #define SWF30 (dev_priv->info->display_mmio_offset + 0x72414)
  3140. #define SWF31 (dev_priv->info->display_mmio_offset + 0x72418)
  3141. #define SWF32 (dev_priv->info->display_mmio_offset + 0x7241c)
  3142. /* Pipe B */
  3143. #define _PIPEBDSL (dev_priv->info->display_mmio_offset + 0x71000)
  3144. #define _PIPEBCONF (dev_priv->info->display_mmio_offset + 0x71008)
  3145. #define _PIPEBSTAT (dev_priv->info->display_mmio_offset + 0x71024)
  3146. #define _PIPEBFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x71040)
  3147. #define _PIPEBFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x71044)
  3148. #define _PIPEB_FRMCOUNT_GM45 0x71040
  3149. #define _PIPEB_FLIPCOUNT_GM45 0x71044
  3150. /* Display B control */
  3151. #define _DSPBCNTR (dev_priv->info->display_mmio_offset + 0x71180)
  3152. #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
  3153. #define DISPPLANE_ALPHA_TRANS_DISABLE 0
  3154. #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
  3155. #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
  3156. #define _DSPBADDR (dev_priv->info->display_mmio_offset + 0x71184)
  3157. #define _DSPBSTRIDE (dev_priv->info->display_mmio_offset + 0x71188)
  3158. #define _DSPBPOS (dev_priv->info->display_mmio_offset + 0x7118C)
  3159. #define _DSPBSIZE (dev_priv->info->display_mmio_offset + 0x71190)
  3160. #define _DSPBSURF (dev_priv->info->display_mmio_offset + 0x7119C)
  3161. #define _DSPBTILEOFF (dev_priv->info->display_mmio_offset + 0x711A4)
  3162. #define _DSPBOFFSET (dev_priv->info->display_mmio_offset + 0x711A4)
  3163. #define _DSPBSURFLIVE (dev_priv->info->display_mmio_offset + 0x711AC)
  3164. /* Sprite A control */
  3165. #define _DVSACNTR 0x72180
  3166. #define DVS_ENABLE (1<<31)
  3167. #define DVS_GAMMA_ENABLE (1<<30)
  3168. #define DVS_PIXFORMAT_MASK (3<<25)
  3169. #define DVS_FORMAT_YUV422 (0<<25)
  3170. #define DVS_FORMAT_RGBX101010 (1<<25)
  3171. #define DVS_FORMAT_RGBX888 (2<<25)
  3172. #define DVS_FORMAT_RGBX161616 (3<<25)
  3173. #define DVS_PIPE_CSC_ENABLE (1<<24)
  3174. #define DVS_SOURCE_KEY (1<<22)
  3175. #define DVS_RGB_ORDER_XBGR (1<<20)
  3176. #define DVS_YUV_BYTE_ORDER_MASK (3<<16)
  3177. #define DVS_YUV_ORDER_YUYV (0<<16)
  3178. #define DVS_YUV_ORDER_UYVY (1<<16)
  3179. #define DVS_YUV_ORDER_YVYU (2<<16)
  3180. #define DVS_YUV_ORDER_VYUY (3<<16)
  3181. #define DVS_DEST_KEY (1<<2)
  3182. #define DVS_TRICKLE_FEED_DISABLE (1<<14)
  3183. #define DVS_TILED (1<<10)
  3184. #define _DVSALINOFF 0x72184
  3185. #define _DVSASTRIDE 0x72188
  3186. #define _DVSAPOS 0x7218c
  3187. #define _DVSASIZE 0x72190
  3188. #define _DVSAKEYVAL 0x72194
  3189. #define _DVSAKEYMSK 0x72198
  3190. #define _DVSASURF 0x7219c
  3191. #define _DVSAKEYMAXVAL 0x721a0
  3192. #define _DVSATILEOFF 0x721a4
  3193. #define _DVSASURFLIVE 0x721ac
  3194. #define _DVSASCALE 0x72204
  3195. #define DVS_SCALE_ENABLE (1<<31)
  3196. #define DVS_FILTER_MASK (3<<29)
  3197. #define DVS_FILTER_MEDIUM (0<<29)
  3198. #define DVS_FILTER_ENHANCING (1<<29)
  3199. #define DVS_FILTER_SOFTENING (2<<29)
  3200. #define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
  3201. #define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
  3202. #define _DVSAGAMC 0x72300
  3203. #define _DVSBCNTR 0x73180
  3204. #define _DVSBLINOFF 0x73184
  3205. #define _DVSBSTRIDE 0x73188
  3206. #define _DVSBPOS 0x7318c
  3207. #define _DVSBSIZE 0x73190
  3208. #define _DVSBKEYVAL 0x73194
  3209. #define _DVSBKEYMSK 0x73198
  3210. #define _DVSBSURF 0x7319c
  3211. #define _DVSBKEYMAXVAL 0x731a0
  3212. #define _DVSBTILEOFF 0x731a4
  3213. #define _DVSBSURFLIVE 0x731ac
  3214. #define _DVSBSCALE 0x73204
  3215. #define _DVSBGAMC 0x73300
  3216. #define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
  3217. #define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
  3218. #define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
  3219. #define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
  3220. #define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
  3221. #define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
  3222. #define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
  3223. #define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
  3224. #define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
  3225. #define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
  3226. #define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
  3227. #define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
  3228. #define _SPRA_CTL 0x70280
  3229. #define SPRITE_ENABLE (1<<31)
  3230. #define SPRITE_GAMMA_ENABLE (1<<30)
  3231. #define SPRITE_PIXFORMAT_MASK (7<<25)
  3232. #define SPRITE_FORMAT_YUV422 (0<<25)
  3233. #define SPRITE_FORMAT_RGBX101010 (1<<25)
  3234. #define SPRITE_FORMAT_RGBX888 (2<<25)
  3235. #define SPRITE_FORMAT_RGBX161616 (3<<25)
  3236. #define SPRITE_FORMAT_YUV444 (4<<25)
  3237. #define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
  3238. #define SPRITE_PIPE_CSC_ENABLE (1<<24)
  3239. #define SPRITE_SOURCE_KEY (1<<22)
  3240. #define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
  3241. #define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
  3242. #define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
  3243. #define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
  3244. #define SPRITE_YUV_ORDER_YUYV (0<<16)
  3245. #define SPRITE_YUV_ORDER_UYVY (1<<16)
  3246. #define SPRITE_YUV_ORDER_YVYU (2<<16)
  3247. #define SPRITE_YUV_ORDER_VYUY (3<<16)
  3248. #define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
  3249. #define SPRITE_INT_GAMMA_ENABLE (1<<13)
  3250. #define SPRITE_TILED (1<<10)
  3251. #define SPRITE_DEST_KEY (1<<2)
  3252. #define _SPRA_LINOFF 0x70284
  3253. #define _SPRA_STRIDE 0x70288
  3254. #define _SPRA_POS 0x7028c
  3255. #define _SPRA_SIZE 0x70290
  3256. #define _SPRA_KEYVAL 0x70294
  3257. #define _SPRA_KEYMSK 0x70298
  3258. #define _SPRA_SURF 0x7029c
  3259. #define _SPRA_KEYMAX 0x702a0
  3260. #define _SPRA_TILEOFF 0x702a4
  3261. #define _SPRA_OFFSET 0x702a4
  3262. #define _SPRA_SURFLIVE 0x702ac
  3263. #define _SPRA_SCALE 0x70304
  3264. #define SPRITE_SCALE_ENABLE (1<<31)
  3265. #define SPRITE_FILTER_MASK (3<<29)
  3266. #define SPRITE_FILTER_MEDIUM (0<<29)
  3267. #define SPRITE_FILTER_ENHANCING (1<<29)
  3268. #define SPRITE_FILTER_SOFTENING (2<<29)
  3269. #define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
  3270. #define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
  3271. #define _SPRA_GAMC 0x70400
  3272. #define _SPRB_CTL 0x71280
  3273. #define _SPRB_LINOFF 0x71284
  3274. #define _SPRB_STRIDE 0x71288
  3275. #define _SPRB_POS 0x7128c
  3276. #define _SPRB_SIZE 0x71290
  3277. #define _SPRB_KEYVAL 0x71294
  3278. #define _SPRB_KEYMSK 0x71298
  3279. #define _SPRB_SURF 0x7129c
  3280. #define _SPRB_KEYMAX 0x712a0
  3281. #define _SPRB_TILEOFF 0x712a4
  3282. #define _SPRB_OFFSET 0x712a4
  3283. #define _SPRB_SURFLIVE 0x712ac
  3284. #define _SPRB_SCALE 0x71304
  3285. #define _SPRB_GAMC 0x71400
  3286. #define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
  3287. #define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
  3288. #define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
  3289. #define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
  3290. #define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
  3291. #define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
  3292. #define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
  3293. #define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
  3294. #define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
  3295. #define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
  3296. #define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
  3297. #define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
  3298. #define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
  3299. #define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
  3300. #define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
  3301. #define SP_ENABLE (1<<31)
  3302. #define SP_GEAMMA_ENABLE (1<<30)
  3303. #define SP_PIXFORMAT_MASK (0xf<<26)
  3304. #define SP_FORMAT_YUV422 (0<<26)
  3305. #define SP_FORMAT_BGR565 (5<<26)
  3306. #define SP_FORMAT_BGRX8888 (6<<26)
  3307. #define SP_FORMAT_BGRA8888 (7<<26)
  3308. #define SP_FORMAT_RGBX1010102 (8<<26)
  3309. #define SP_FORMAT_RGBA1010102 (9<<26)
  3310. #define SP_FORMAT_RGBX8888 (0xe<<26)
  3311. #define SP_FORMAT_RGBA8888 (0xf<<26)
  3312. #define SP_SOURCE_KEY (1<<22)
  3313. #define SP_YUV_BYTE_ORDER_MASK (3<<16)
  3314. #define SP_YUV_ORDER_YUYV (0<<16)
  3315. #define SP_YUV_ORDER_UYVY (1<<16)
  3316. #define SP_YUV_ORDER_YVYU (2<<16)
  3317. #define SP_YUV_ORDER_VYUY (3<<16)
  3318. #define SP_TILED (1<<10)
  3319. #define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
  3320. #define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
  3321. #define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
  3322. #define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
  3323. #define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
  3324. #define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
  3325. #define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
  3326. #define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
  3327. #define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
  3328. #define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
  3329. #define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
  3330. #define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
  3331. #define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
  3332. #define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
  3333. #define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
  3334. #define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
  3335. #define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
  3336. #define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
  3337. #define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
  3338. #define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
  3339. #define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
  3340. #define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
  3341. #define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
  3342. #define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
  3343. #define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
  3344. #define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
  3345. #define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
  3346. #define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
  3347. #define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
  3348. #define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
  3349. #define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
  3350. #define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
  3351. #define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
  3352. #define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
  3353. #define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
  3354. /* VBIOS regs */
  3355. #define VGACNTRL 0x71400
  3356. # define VGA_DISP_DISABLE (1 << 31)
  3357. # define VGA_2X_MODE (1 << 30)
  3358. # define VGA_PIPE_B_SELECT (1 << 29)
  3359. #define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
  3360. /* Ironlake */
  3361. #define CPU_VGACNTRL 0x41000
  3362. #define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
  3363. #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
  3364. #define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
  3365. #define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
  3366. #define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
  3367. #define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
  3368. #define DIGITAL_PORTA_NO_DETECT (0 << 0)
  3369. #define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
  3370. #define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
  3371. /* refresh rate hardware control */
  3372. #define RR_HW_CTL 0x45300
  3373. #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
  3374. #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
  3375. #define FDI_PLL_BIOS_0 0x46000
  3376. #define FDI_PLL_FB_CLOCK_MASK 0xff
  3377. #define FDI_PLL_BIOS_1 0x46004
  3378. #define FDI_PLL_BIOS_2 0x46008
  3379. #define DISPLAY_PORT_PLL_BIOS_0 0x4600c
  3380. #define DISPLAY_PORT_PLL_BIOS_1 0x46010
  3381. #define DISPLAY_PORT_PLL_BIOS_2 0x46014
  3382. #define PCH_3DCGDIS0 0x46020
  3383. # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
  3384. # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
  3385. #define PCH_3DCGDIS1 0x46024
  3386. # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
  3387. #define FDI_PLL_FREQ_CTL 0x46030
  3388. #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
  3389. #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
  3390. #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
  3391. #define _PIPEA_DATA_M1 (dev_priv->info->display_mmio_offset + 0x60030)
  3392. #define PIPE_DATA_M1_OFFSET 0
  3393. #define _PIPEA_DATA_N1 (dev_priv->info->display_mmio_offset + 0x60034)
  3394. #define PIPE_DATA_N1_OFFSET 0
  3395. #define _PIPEA_DATA_M2 (dev_priv->info->display_mmio_offset + 0x60038)
  3396. #define PIPE_DATA_M2_OFFSET 0
  3397. #define _PIPEA_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6003c)
  3398. #define PIPE_DATA_N2_OFFSET 0
  3399. #define _PIPEA_LINK_M1 (dev_priv->info->display_mmio_offset + 0x60040)
  3400. #define PIPE_LINK_M1_OFFSET 0
  3401. #define _PIPEA_LINK_N1 (dev_priv->info->display_mmio_offset + 0x60044)
  3402. #define PIPE_LINK_N1_OFFSET 0
  3403. #define _PIPEA_LINK_M2 (dev_priv->info->display_mmio_offset + 0x60048)
  3404. #define PIPE_LINK_M2_OFFSET 0
  3405. #define _PIPEA_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6004c)
  3406. #define PIPE_LINK_N2_OFFSET 0
  3407. /* PIPEB timing regs are same start from 0x61000 */
  3408. #define _PIPEB_DATA_M1 (dev_priv->info->display_mmio_offset + 0x61030)
  3409. #define _PIPEB_DATA_N1 (dev_priv->info->display_mmio_offset + 0x61034)
  3410. #define _PIPEB_DATA_M2 (dev_priv->info->display_mmio_offset + 0x61038)
  3411. #define _PIPEB_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6103c)
  3412. #define _PIPEB_LINK_M1 (dev_priv->info->display_mmio_offset + 0x61040)
  3413. #define _PIPEB_LINK_N1 (dev_priv->info->display_mmio_offset + 0x61044)
  3414. #define _PIPEB_LINK_M2 (dev_priv->info->display_mmio_offset + 0x61048)
  3415. #define _PIPEB_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6104c)
  3416. #define PIPE_DATA_M1(tran) _TRANSCODER(tran, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
  3417. #define PIPE_DATA_N1(tran) _TRANSCODER(tran, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
  3418. #define PIPE_DATA_M2(tran) _TRANSCODER(tran, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
  3419. #define PIPE_DATA_N2(tran) _TRANSCODER(tran, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
  3420. #define PIPE_LINK_M1(tran) _TRANSCODER(tran, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
  3421. #define PIPE_LINK_N1(tran) _TRANSCODER(tran, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
  3422. #define PIPE_LINK_M2(tran) _TRANSCODER(tran, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
  3423. #define PIPE_LINK_N2(tran) _TRANSCODER(tran, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
  3424. /* CPU panel fitter */
  3425. /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
  3426. #define _PFA_CTL_1 0x68080
  3427. #define _PFB_CTL_1 0x68880
  3428. #define PF_ENABLE (1<<31)
  3429. #define PF_PIPE_SEL_MASK_IVB (3<<29)
  3430. #define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
  3431. #define PF_FILTER_MASK (3<<23)
  3432. #define PF_FILTER_PROGRAMMED (0<<23)
  3433. #define PF_FILTER_MED_3x3 (1<<23)
  3434. #define PF_FILTER_EDGE_ENHANCE (2<<23)
  3435. #define PF_FILTER_EDGE_SOFTEN (3<<23)
  3436. #define _PFA_WIN_SZ 0x68074
  3437. #define _PFB_WIN_SZ 0x68874
  3438. #define _PFA_WIN_POS 0x68070
  3439. #define _PFB_WIN_POS 0x68870
  3440. #define _PFA_VSCALE 0x68084
  3441. #define _PFB_VSCALE 0x68884
  3442. #define _PFA_HSCALE 0x68090
  3443. #define _PFB_HSCALE 0x68890
  3444. #define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
  3445. #define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
  3446. #define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
  3447. #define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
  3448. #define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
  3449. /* legacy palette */
  3450. #define _LGC_PALETTE_A 0x4a000
  3451. #define _LGC_PALETTE_B 0x4a800
  3452. #define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
  3453. #define _GAMMA_MODE_A 0x4a480
  3454. #define _GAMMA_MODE_B 0x4ac80
  3455. #define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
  3456. #define GAMMA_MODE_MODE_MASK (3 << 0)
  3457. #define GAMMA_MODE_MODE_8BIT (0 << 0)
  3458. #define GAMMA_MODE_MODE_10BIT (1 << 0)
  3459. #define GAMMA_MODE_MODE_12BIT (2 << 0)
  3460. #define GAMMA_MODE_MODE_SPLIT (3 << 0)
  3461. /* interrupts */
  3462. #define DE_MASTER_IRQ_CONTROL (1 << 31)
  3463. #define DE_SPRITEB_FLIP_DONE (1 << 29)
  3464. #define DE_SPRITEA_FLIP_DONE (1 << 28)
  3465. #define DE_PLANEB_FLIP_DONE (1 << 27)
  3466. #define DE_PLANEA_FLIP_DONE (1 << 26)
  3467. #define DE_PCU_EVENT (1 << 25)
  3468. #define DE_GTT_FAULT (1 << 24)
  3469. #define DE_POISON (1 << 23)
  3470. #define DE_PERFORM_COUNTER (1 << 22)
  3471. #define DE_PCH_EVENT (1 << 21)
  3472. #define DE_AUX_CHANNEL_A (1 << 20)
  3473. #define DE_DP_A_HOTPLUG (1 << 19)
  3474. #define DE_GSE (1 << 18)
  3475. #define DE_PIPEB_VBLANK (1 << 15)
  3476. #define DE_PIPEB_EVEN_FIELD (1 << 14)
  3477. #define DE_PIPEB_ODD_FIELD (1 << 13)
  3478. #define DE_PIPEB_LINE_COMPARE (1 << 12)
  3479. #define DE_PIPEB_VSYNC (1 << 11)
  3480. #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
  3481. #define DE_PIPEA_VBLANK (1 << 7)
  3482. #define DE_PIPEA_EVEN_FIELD (1 << 6)
  3483. #define DE_PIPEA_ODD_FIELD (1 << 5)
  3484. #define DE_PIPEA_LINE_COMPARE (1 << 4)
  3485. #define DE_PIPEA_VSYNC (1 << 3)
  3486. #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
  3487. /* More Ivybridge lolz */
  3488. #define DE_ERR_INT_IVB (1<<30)
  3489. #define DE_GSE_IVB (1<<29)
  3490. #define DE_PCH_EVENT_IVB (1<<28)
  3491. #define DE_DP_A_HOTPLUG_IVB (1<<27)
  3492. #define DE_AUX_CHANNEL_A_IVB (1<<26)
  3493. #define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
  3494. #define DE_PLANEC_FLIP_DONE_IVB (1<<13)
  3495. #define DE_PIPEC_VBLANK_IVB (1<<10)
  3496. #define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
  3497. #define DE_PLANEB_FLIP_DONE_IVB (1<<8)
  3498. #define DE_PIPEB_VBLANK_IVB (1<<5)
  3499. #define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
  3500. #define DE_PLANEA_FLIP_DONE_IVB (1<<3)
  3501. #define DE_PIPEA_VBLANK_IVB (1<<0)
  3502. #define DE_PIPE_VBLANK_ILK(pipe) (1 << ((pipe * 8) + 7))
  3503. #define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
  3504. #define VLV_MASTER_IER 0x4400c /* Gunit master IER */
  3505. #define MASTER_INTERRUPT_ENABLE (1<<31)
  3506. #define DEISR 0x44000
  3507. #define DEIMR 0x44004
  3508. #define DEIIR 0x44008
  3509. #define DEIER 0x4400c
  3510. #define GTISR 0x44010
  3511. #define GTIMR 0x44014
  3512. #define GTIIR 0x44018
  3513. #define GTIER 0x4401c
  3514. #define ILK_DISPLAY_CHICKEN2 0x42004
  3515. /* Required on all Ironlake and Sandybridge according to the B-Spec. */
  3516. #define ILK_ELPIN_409_SELECT (1 << 25)
  3517. #define ILK_DPARB_GATE (1<<22)
  3518. #define ILK_VSDPFD_FULL (1<<21)
  3519. #define ILK_DISPLAY_CHICKEN_FUSES 0x42014
  3520. #define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
  3521. #define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
  3522. #define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
  3523. #define ILK_HDCP_DISABLE (1<<25)
  3524. #define ILK_eDP_A_DISABLE (1<<24)
  3525. #define ILK_DESKTOP (1<<23)
  3526. #define ILK_DSPCLK_GATE_D 0x42020
  3527. #define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
  3528. #define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
  3529. #define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
  3530. #define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
  3531. #define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
  3532. #define IVB_CHICKEN3 0x4200c
  3533. # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
  3534. # define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
  3535. #define CHICKEN_PAR1_1 0x42080
  3536. #define FORCE_ARB_IDLE_PLANES (1 << 14)
  3537. #define DISP_ARB_CTL 0x45000
  3538. #define DISP_TILE_SURFACE_SWIZZLING (1<<13)
  3539. #define DISP_FBC_WM_DIS (1<<15)
  3540. #define GEN7_MSG_CTL 0x45010
  3541. #define WAIT_FOR_PCH_RESET_ACK (1<<1)
  3542. #define WAIT_FOR_PCH_FLR_ACK (1<<0)
  3543. /* GEN7 chicken */
  3544. #define GEN7_COMMON_SLICE_CHICKEN1 0x7010
  3545. # define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
  3546. #define GEN7_L3CNTLREG1 0xB01C
  3547. #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
  3548. #define GEN7_L3AGDIS (1<<19)
  3549. #define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
  3550. #define GEN7_WA_L3_CHICKEN_MODE 0x20000000
  3551. #define GEN7_L3SQCREG4 0xb034
  3552. #define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
  3553. /* WaCatErrorRejectionIssue */
  3554. #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
  3555. #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
  3556. #define HSW_FUSE_STRAP 0x42014
  3557. #define HSW_CDCLK_LIMIT (1 << 24)
  3558. /* PCH */
  3559. /* south display engine interrupt: IBX */
  3560. #define SDE_AUDIO_POWER_D (1 << 27)
  3561. #define SDE_AUDIO_POWER_C (1 << 26)
  3562. #define SDE_AUDIO_POWER_B (1 << 25)
  3563. #define SDE_AUDIO_POWER_SHIFT (25)
  3564. #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
  3565. #define SDE_GMBUS (1 << 24)
  3566. #define SDE_AUDIO_HDCP_TRANSB (1 << 23)
  3567. #define SDE_AUDIO_HDCP_TRANSA (1 << 22)
  3568. #define SDE_AUDIO_HDCP_MASK (3 << 22)
  3569. #define SDE_AUDIO_TRANSB (1 << 21)
  3570. #define SDE_AUDIO_TRANSA (1 << 20)
  3571. #define SDE_AUDIO_TRANS_MASK (3 << 20)
  3572. #define SDE_POISON (1 << 19)
  3573. /* 18 reserved */
  3574. #define SDE_FDI_RXB (1 << 17)
  3575. #define SDE_FDI_RXA (1 << 16)
  3576. #define SDE_FDI_MASK (3 << 16)
  3577. #define SDE_AUXD (1 << 15)
  3578. #define SDE_AUXC (1 << 14)
  3579. #define SDE_AUXB (1 << 13)
  3580. #define SDE_AUX_MASK (7 << 13)
  3581. /* 12 reserved */
  3582. #define SDE_CRT_HOTPLUG (1 << 11)
  3583. #define SDE_PORTD_HOTPLUG (1 << 10)
  3584. #define SDE_PORTC_HOTPLUG (1 << 9)
  3585. #define SDE_PORTB_HOTPLUG (1 << 8)
  3586. #define SDE_SDVOB_HOTPLUG (1 << 6)
  3587. #define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
  3588. SDE_SDVOB_HOTPLUG | \
  3589. SDE_PORTB_HOTPLUG | \
  3590. SDE_PORTC_HOTPLUG | \
  3591. SDE_PORTD_HOTPLUG)
  3592. #define SDE_TRANSB_CRC_DONE (1 << 5)
  3593. #define SDE_TRANSB_CRC_ERR (1 << 4)
  3594. #define SDE_TRANSB_FIFO_UNDER (1 << 3)
  3595. #define SDE_TRANSA_CRC_DONE (1 << 2)
  3596. #define SDE_TRANSA_CRC_ERR (1 << 1)
  3597. #define SDE_TRANSA_FIFO_UNDER (1 << 0)
  3598. #define SDE_TRANS_MASK (0x3f)
  3599. /* south display engine interrupt: CPT/PPT */
  3600. #define SDE_AUDIO_POWER_D_CPT (1 << 31)
  3601. #define SDE_AUDIO_POWER_C_CPT (1 << 30)
  3602. #define SDE_AUDIO_POWER_B_CPT (1 << 29)
  3603. #define SDE_AUDIO_POWER_SHIFT_CPT 29
  3604. #define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
  3605. #define SDE_AUXD_CPT (1 << 27)
  3606. #define SDE_AUXC_CPT (1 << 26)
  3607. #define SDE_AUXB_CPT (1 << 25)
  3608. #define SDE_AUX_MASK_CPT (7 << 25)
  3609. #define SDE_PORTD_HOTPLUG_CPT (1 << 23)
  3610. #define SDE_PORTC_HOTPLUG_CPT (1 << 22)
  3611. #define SDE_PORTB_HOTPLUG_CPT (1 << 21)
  3612. #define SDE_CRT_HOTPLUG_CPT (1 << 19)
  3613. #define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
  3614. #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
  3615. SDE_SDVOB_HOTPLUG_CPT | \
  3616. SDE_PORTD_HOTPLUG_CPT | \
  3617. SDE_PORTC_HOTPLUG_CPT | \
  3618. SDE_PORTB_HOTPLUG_CPT)
  3619. #define SDE_GMBUS_CPT (1 << 17)
  3620. #define SDE_ERROR_CPT (1 << 16)
  3621. #define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
  3622. #define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
  3623. #define SDE_FDI_RXC_CPT (1 << 8)
  3624. #define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
  3625. #define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
  3626. #define SDE_FDI_RXB_CPT (1 << 4)
  3627. #define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
  3628. #define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
  3629. #define SDE_FDI_RXA_CPT (1 << 0)
  3630. #define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
  3631. SDE_AUDIO_CP_REQ_B_CPT | \
  3632. SDE_AUDIO_CP_REQ_A_CPT)
  3633. #define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
  3634. SDE_AUDIO_CP_CHG_B_CPT | \
  3635. SDE_AUDIO_CP_CHG_A_CPT)
  3636. #define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
  3637. SDE_FDI_RXB_CPT | \
  3638. SDE_FDI_RXA_CPT)
  3639. #define SDEISR 0xc4000
  3640. #define SDEIMR 0xc4004
  3641. #define SDEIIR 0xc4008
  3642. #define SDEIER 0xc400c
  3643. #define SERR_INT 0xc4040
  3644. #define SERR_INT_POISON (1<<31)
  3645. #define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
  3646. #define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
  3647. #define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
  3648. #define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
  3649. /* digital port hotplug */
  3650. #define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
  3651. #define PORTD_HOTPLUG_ENABLE (1 << 20)
  3652. #define PORTD_PULSE_DURATION_2ms (0)
  3653. #define PORTD_PULSE_DURATION_4_5ms (1 << 18)
  3654. #define PORTD_PULSE_DURATION_6ms (2 << 18)
  3655. #define PORTD_PULSE_DURATION_100ms (3 << 18)
  3656. #define PORTD_PULSE_DURATION_MASK (3 << 18)
  3657. #define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
  3658. #define PORTD_HOTPLUG_NO_DETECT (0 << 16)
  3659. #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
  3660. #define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
  3661. #define PORTC_HOTPLUG_ENABLE (1 << 12)
  3662. #define PORTC_PULSE_DURATION_2ms (0)
  3663. #define PORTC_PULSE_DURATION_4_5ms (1 << 10)
  3664. #define PORTC_PULSE_DURATION_6ms (2 << 10)
  3665. #define PORTC_PULSE_DURATION_100ms (3 << 10)
  3666. #define PORTC_PULSE_DURATION_MASK (3 << 10)
  3667. #define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
  3668. #define PORTC_HOTPLUG_NO_DETECT (0 << 8)
  3669. #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
  3670. #define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
  3671. #define PORTB_HOTPLUG_ENABLE (1 << 4)
  3672. #define PORTB_PULSE_DURATION_2ms (0)
  3673. #define PORTB_PULSE_DURATION_4_5ms (1 << 2)
  3674. #define PORTB_PULSE_DURATION_6ms (2 << 2)
  3675. #define PORTB_PULSE_DURATION_100ms (3 << 2)
  3676. #define PORTB_PULSE_DURATION_MASK (3 << 2)
  3677. #define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
  3678. #define PORTB_HOTPLUG_NO_DETECT (0 << 0)
  3679. #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
  3680. #define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
  3681. #define PCH_GPIOA 0xc5010
  3682. #define PCH_GPIOB 0xc5014
  3683. #define PCH_GPIOC 0xc5018
  3684. #define PCH_GPIOD 0xc501c
  3685. #define PCH_GPIOE 0xc5020
  3686. #define PCH_GPIOF 0xc5024
  3687. #define PCH_GMBUS0 0xc5100
  3688. #define PCH_GMBUS1 0xc5104
  3689. #define PCH_GMBUS2 0xc5108
  3690. #define PCH_GMBUS3 0xc510c
  3691. #define PCH_GMBUS4 0xc5110
  3692. #define PCH_GMBUS5 0xc5120
  3693. #define _PCH_DPLL_A 0xc6014
  3694. #define _PCH_DPLL_B 0xc6018
  3695. #define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
  3696. #define _PCH_FPA0 0xc6040
  3697. #define FP_CB_TUNE (0x3<<22)
  3698. #define _PCH_FPA1 0xc6044
  3699. #define _PCH_FPB0 0xc6048
  3700. #define _PCH_FPB1 0xc604c
  3701. #define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
  3702. #define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
  3703. #define PCH_DPLL_TEST 0xc606c
  3704. #define PCH_DREF_CONTROL 0xC6200
  3705. #define DREF_CONTROL_MASK 0x7fc3
  3706. #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
  3707. #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
  3708. #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
  3709. #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
  3710. #define DREF_SSC_SOURCE_DISABLE (0<<11)
  3711. #define DREF_SSC_SOURCE_ENABLE (2<<11)
  3712. #define DREF_SSC_SOURCE_MASK (3<<11)
  3713. #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
  3714. #define DREF_NONSPREAD_CK505_ENABLE (1<<9)
  3715. #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
  3716. #define DREF_NONSPREAD_SOURCE_MASK (3<<9)
  3717. #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
  3718. #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
  3719. #define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
  3720. #define DREF_SSC4_DOWNSPREAD (0<<6)
  3721. #define DREF_SSC4_CENTERSPREAD (1<<6)
  3722. #define DREF_SSC1_DISABLE (0<<1)
  3723. #define DREF_SSC1_ENABLE (1<<1)
  3724. #define DREF_SSC4_DISABLE (0)
  3725. #define DREF_SSC4_ENABLE (1)
  3726. #define PCH_RAWCLK_FREQ 0xc6204
  3727. #define FDL_TP1_TIMER_SHIFT 12
  3728. #define FDL_TP1_TIMER_MASK (3<<12)
  3729. #define FDL_TP2_TIMER_SHIFT 10
  3730. #define FDL_TP2_TIMER_MASK (3<<10)
  3731. #define RAWCLK_FREQ_MASK 0x3ff
  3732. #define PCH_DPLL_TMR_CFG 0xc6208
  3733. #define PCH_SSC4_PARMS 0xc6210
  3734. #define PCH_SSC4_AUX_PARMS 0xc6214
  3735. #define PCH_DPLL_SEL 0xc7000
  3736. #define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
  3737. #define TRANS_DPLLA_SEL(pipe) 0
  3738. #define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
  3739. /* transcoder */
  3740. #define _PCH_TRANS_HTOTAL_A 0xe0000
  3741. #define TRANS_HTOTAL_SHIFT 16
  3742. #define TRANS_HACTIVE_SHIFT 0
  3743. #define _PCH_TRANS_HBLANK_A 0xe0004
  3744. #define TRANS_HBLANK_END_SHIFT 16
  3745. #define TRANS_HBLANK_START_SHIFT 0
  3746. #define _PCH_TRANS_HSYNC_A 0xe0008
  3747. #define TRANS_HSYNC_END_SHIFT 16
  3748. #define TRANS_HSYNC_START_SHIFT 0
  3749. #define _PCH_TRANS_VTOTAL_A 0xe000c
  3750. #define TRANS_VTOTAL_SHIFT 16
  3751. #define TRANS_VACTIVE_SHIFT 0
  3752. #define _PCH_TRANS_VBLANK_A 0xe0010
  3753. #define TRANS_VBLANK_END_SHIFT 16
  3754. #define TRANS_VBLANK_START_SHIFT 0
  3755. #define _PCH_TRANS_VSYNC_A 0xe0014
  3756. #define TRANS_VSYNC_END_SHIFT 16
  3757. #define TRANS_VSYNC_START_SHIFT 0
  3758. #define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
  3759. #define _PCH_TRANSA_DATA_M1 0xe0030
  3760. #define _PCH_TRANSA_DATA_N1 0xe0034
  3761. #define _PCH_TRANSA_DATA_M2 0xe0038
  3762. #define _PCH_TRANSA_DATA_N2 0xe003c
  3763. #define _PCH_TRANSA_LINK_M1 0xe0040
  3764. #define _PCH_TRANSA_LINK_N1 0xe0044
  3765. #define _PCH_TRANSA_LINK_M2 0xe0048
  3766. #define _PCH_TRANSA_LINK_N2 0xe004c
  3767. /* Per-transcoder DIP controls */
  3768. #define _VIDEO_DIP_CTL_A 0xe0200
  3769. #define _VIDEO_DIP_DATA_A 0xe0208
  3770. #define _VIDEO_DIP_GCP_A 0xe0210
  3771. #define _VIDEO_DIP_CTL_B 0xe1200
  3772. #define _VIDEO_DIP_DATA_B 0xe1208
  3773. #define _VIDEO_DIP_GCP_B 0xe1210
  3774. #define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
  3775. #define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
  3776. #define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
  3777. #define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
  3778. #define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
  3779. #define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
  3780. #define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
  3781. #define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
  3782. #define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
  3783. #define VLV_TVIDEO_DIP_CTL(pipe) \
  3784. _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
  3785. #define VLV_TVIDEO_DIP_DATA(pipe) \
  3786. _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
  3787. #define VLV_TVIDEO_DIP_GCP(pipe) \
  3788. _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
  3789. /* Haswell DIP controls */
  3790. #define HSW_VIDEO_DIP_CTL_A 0x60200
  3791. #define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
  3792. #define HSW_VIDEO_DIP_VS_DATA_A 0x60260
  3793. #define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
  3794. #define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
  3795. #define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
  3796. #define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
  3797. #define HSW_VIDEO_DIP_VS_ECC_A 0x60280
  3798. #define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
  3799. #define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
  3800. #define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
  3801. #define HSW_VIDEO_DIP_GCP_A 0x60210
  3802. #define HSW_VIDEO_DIP_CTL_B 0x61200
  3803. #define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
  3804. #define HSW_VIDEO_DIP_VS_DATA_B 0x61260
  3805. #define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
  3806. #define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
  3807. #define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
  3808. #define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
  3809. #define HSW_VIDEO_DIP_VS_ECC_B 0x61280
  3810. #define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
  3811. #define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
  3812. #define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
  3813. #define HSW_VIDEO_DIP_GCP_B 0x61210
  3814. #define HSW_TVIDEO_DIP_CTL(trans) \
  3815. _TRANSCODER(trans, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
  3816. #define HSW_TVIDEO_DIP_AVI_DATA(trans) \
  3817. _TRANSCODER(trans, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
  3818. #define HSW_TVIDEO_DIP_VS_DATA(trans) \
  3819. _TRANSCODER(trans, HSW_VIDEO_DIP_VS_DATA_A, HSW_VIDEO_DIP_VS_DATA_B)
  3820. #define HSW_TVIDEO_DIP_SPD_DATA(trans) \
  3821. _TRANSCODER(trans, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
  3822. #define HSW_TVIDEO_DIP_GCP(trans) \
  3823. _TRANSCODER(trans, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
  3824. #define HSW_TVIDEO_DIP_VSC_DATA(trans) \
  3825. _TRANSCODER(trans, HSW_VIDEO_DIP_VSC_DATA_A, HSW_VIDEO_DIP_VSC_DATA_B)
  3826. #define HSW_STEREO_3D_CTL_A 0x70020
  3827. #define S3D_ENABLE (1<<31)
  3828. #define HSW_STEREO_3D_CTL_B 0x71020
  3829. #define HSW_STEREO_3D_CTL(trans) \
  3830. _TRANSCODER(trans, HSW_STEREO_3D_CTL_A, HSW_STEREO_3D_CTL_A)
  3831. #define _PCH_TRANS_HTOTAL_B 0xe1000
  3832. #define _PCH_TRANS_HBLANK_B 0xe1004
  3833. #define _PCH_TRANS_HSYNC_B 0xe1008
  3834. #define _PCH_TRANS_VTOTAL_B 0xe100c
  3835. #define _PCH_TRANS_VBLANK_B 0xe1010
  3836. #define _PCH_TRANS_VSYNC_B 0xe1014
  3837. #define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
  3838. #define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
  3839. #define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
  3840. #define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
  3841. #define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
  3842. #define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
  3843. #define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
  3844. #define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
  3845. _PCH_TRANS_VSYNCSHIFT_B)
  3846. #define _PCH_TRANSB_DATA_M1 0xe1030
  3847. #define _PCH_TRANSB_DATA_N1 0xe1034
  3848. #define _PCH_TRANSB_DATA_M2 0xe1038
  3849. #define _PCH_TRANSB_DATA_N2 0xe103c
  3850. #define _PCH_TRANSB_LINK_M1 0xe1040
  3851. #define _PCH_TRANSB_LINK_N1 0xe1044
  3852. #define _PCH_TRANSB_LINK_M2 0xe1048
  3853. #define _PCH_TRANSB_LINK_N2 0xe104c
  3854. #define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
  3855. #define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
  3856. #define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
  3857. #define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
  3858. #define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
  3859. #define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
  3860. #define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
  3861. #define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
  3862. #define _PCH_TRANSACONF 0xf0008
  3863. #define _PCH_TRANSBCONF 0xf1008
  3864. #define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
  3865. #define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
  3866. #define TRANS_DISABLE (0<<31)
  3867. #define TRANS_ENABLE (1<<31)
  3868. #define TRANS_STATE_MASK (1<<30)
  3869. #define TRANS_STATE_DISABLE (0<<30)
  3870. #define TRANS_STATE_ENABLE (1<<30)
  3871. #define TRANS_FSYNC_DELAY_HB1 (0<<27)
  3872. #define TRANS_FSYNC_DELAY_HB2 (1<<27)
  3873. #define TRANS_FSYNC_DELAY_HB3 (2<<27)
  3874. #define TRANS_FSYNC_DELAY_HB4 (3<<27)
  3875. #define TRANS_INTERLACE_MASK (7<<21)
  3876. #define TRANS_PROGRESSIVE (0<<21)
  3877. #define TRANS_INTERLACED (3<<21)
  3878. #define TRANS_LEGACY_INTERLACED_ILK (2<<21)
  3879. #define TRANS_8BPC (0<<5)
  3880. #define TRANS_10BPC (1<<5)
  3881. #define TRANS_6BPC (2<<5)
  3882. #define TRANS_12BPC (3<<5)
  3883. #define _TRANSA_CHICKEN1 0xf0060
  3884. #define _TRANSB_CHICKEN1 0xf1060
  3885. #define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
  3886. #define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
  3887. #define _TRANSA_CHICKEN2 0xf0064
  3888. #define _TRANSB_CHICKEN2 0xf1064
  3889. #define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
  3890. #define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
  3891. #define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
  3892. #define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
  3893. #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
  3894. #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
  3895. #define SOUTH_CHICKEN1 0xc2000
  3896. #define FDIA_PHASE_SYNC_SHIFT_OVR 19
  3897. #define FDIA_PHASE_SYNC_SHIFT_EN 18
  3898. #define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
  3899. #define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
  3900. #define FDI_BC_BIFURCATION_SELECT (1 << 12)
  3901. #define SOUTH_CHICKEN2 0xc2004
  3902. #define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
  3903. #define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
  3904. #define DPLS_EDP_PPS_FIX_DIS (1<<0)
  3905. #define _FDI_RXA_CHICKEN 0xc200c
  3906. #define _FDI_RXB_CHICKEN 0xc2010
  3907. #define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
  3908. #define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
  3909. #define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
  3910. #define SOUTH_DSPCLK_GATE_D 0xc2020
  3911. #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
  3912. #define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
  3913. /* CPU: FDI_TX */
  3914. #define _FDI_TXA_CTL 0x60100
  3915. #define _FDI_TXB_CTL 0x61100
  3916. #define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
  3917. #define FDI_TX_DISABLE (0<<31)
  3918. #define FDI_TX_ENABLE (1<<31)
  3919. #define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
  3920. #define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
  3921. #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
  3922. #define FDI_LINK_TRAIN_NONE (3<<28)
  3923. #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
  3924. #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
  3925. #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
  3926. #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
  3927. #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
  3928. #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
  3929. #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
  3930. #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
  3931. /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
  3932. SNB has different settings. */
  3933. /* SNB A-stepping */
  3934. #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
  3935. #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
  3936. #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
  3937. #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
  3938. /* SNB B-stepping */
  3939. #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
  3940. #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
  3941. #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
  3942. #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
  3943. #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
  3944. #define FDI_DP_PORT_WIDTH_SHIFT 19
  3945. #define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
  3946. #define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
  3947. #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
  3948. /* Ironlake: hardwired to 1 */
  3949. #define FDI_TX_PLL_ENABLE (1<<14)
  3950. /* Ivybridge has different bits for lolz */
  3951. #define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
  3952. #define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
  3953. #define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
  3954. #define FDI_LINK_TRAIN_NONE_IVB (3<<8)
  3955. /* both Tx and Rx */
  3956. #define FDI_COMPOSITE_SYNC (1<<11)
  3957. #define FDI_LINK_TRAIN_AUTO (1<<10)
  3958. #define FDI_SCRAMBLING_ENABLE (0<<7)
  3959. #define FDI_SCRAMBLING_DISABLE (1<<7)
  3960. /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
  3961. #define _FDI_RXA_CTL 0xf000c
  3962. #define _FDI_RXB_CTL 0xf100c
  3963. #define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
  3964. #define FDI_RX_ENABLE (1<<31)
  3965. /* train, dp width same as FDI_TX */
  3966. #define FDI_FS_ERRC_ENABLE (1<<27)
  3967. #define FDI_FE_ERRC_ENABLE (1<<26)
  3968. #define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
  3969. #define FDI_8BPC (0<<16)
  3970. #define FDI_10BPC (1<<16)
  3971. #define FDI_6BPC (2<<16)
  3972. #define FDI_12BPC (3<<16)
  3973. #define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
  3974. #define FDI_DMI_LINK_REVERSE_MASK (1<<14)
  3975. #define FDI_RX_PLL_ENABLE (1<<13)
  3976. #define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
  3977. #define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
  3978. #define FDI_FS_ERR_REPORT_ENABLE (1<<9)
  3979. #define FDI_FE_ERR_REPORT_ENABLE (1<<8)
  3980. #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
  3981. #define FDI_PCDCLK (1<<4)
  3982. /* CPT */
  3983. #define FDI_AUTO_TRAINING (1<<10)
  3984. #define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
  3985. #define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
  3986. #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
  3987. #define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
  3988. #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
  3989. #define _FDI_RXA_MISC 0xf0010
  3990. #define _FDI_RXB_MISC 0xf1010
  3991. #define FDI_RX_PWRDN_LANE1_MASK (3<<26)
  3992. #define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
  3993. #define FDI_RX_PWRDN_LANE0_MASK (3<<24)
  3994. #define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
  3995. #define FDI_RX_TP1_TO_TP2_48 (2<<20)
  3996. #define FDI_RX_TP1_TO_TP2_64 (3<<20)
  3997. #define FDI_RX_FDI_DELAY_90 (0x90<<0)
  3998. #define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
  3999. #define _FDI_RXA_TUSIZE1 0xf0030
  4000. #define _FDI_RXA_TUSIZE2 0xf0038
  4001. #define _FDI_RXB_TUSIZE1 0xf1030
  4002. #define _FDI_RXB_TUSIZE2 0xf1038
  4003. #define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
  4004. #define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
  4005. /* FDI_RX interrupt register format */
  4006. #define FDI_RX_INTER_LANE_ALIGN (1<<10)
  4007. #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
  4008. #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
  4009. #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
  4010. #define FDI_RX_FS_CODE_ERR (1<<6)
  4011. #define FDI_RX_FE_CODE_ERR (1<<5)
  4012. #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
  4013. #define FDI_RX_HDCP_LINK_FAIL (1<<3)
  4014. #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
  4015. #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
  4016. #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
  4017. #define _FDI_RXA_IIR 0xf0014
  4018. #define _FDI_RXA_IMR 0xf0018
  4019. #define _FDI_RXB_IIR 0xf1014
  4020. #define _FDI_RXB_IMR 0xf1018
  4021. #define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
  4022. #define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
  4023. #define FDI_PLL_CTL_1 0xfe000
  4024. #define FDI_PLL_CTL_2 0xfe004
  4025. #define PCH_LVDS 0xe1180
  4026. #define LVDS_DETECTED (1 << 1)
  4027. /* vlv has 2 sets of panel control regs. */
  4028. #define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
  4029. #define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
  4030. #define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
  4031. #define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
  4032. #define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
  4033. #define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
  4034. #define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
  4035. #define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
  4036. #define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
  4037. #define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
  4038. #define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
  4039. #define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
  4040. #define VLV_PIPE_PP_ON_DELAYS(pipe) \
  4041. _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
  4042. #define VLV_PIPE_PP_OFF_DELAYS(pipe) \
  4043. _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
  4044. #define VLV_PIPE_PP_DIVISOR(pipe) \
  4045. _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
  4046. #define PCH_PP_STATUS 0xc7200
  4047. #define PCH_PP_CONTROL 0xc7204
  4048. #define PANEL_UNLOCK_REGS (0xabcd << 16)
  4049. #define PANEL_UNLOCK_MASK (0xffff << 16)
  4050. #define EDP_FORCE_VDD (1 << 3)
  4051. #define EDP_BLC_ENABLE (1 << 2)
  4052. #define PANEL_POWER_RESET (1 << 1)
  4053. #define PANEL_POWER_OFF (0 << 0)
  4054. #define PANEL_POWER_ON (1 << 0)
  4055. #define PCH_PP_ON_DELAYS 0xc7208
  4056. #define PANEL_PORT_SELECT_MASK (3 << 30)
  4057. #define PANEL_PORT_SELECT_LVDS (0 << 30)
  4058. #define PANEL_PORT_SELECT_DPA (1 << 30)
  4059. #define EDP_PANEL (1 << 30)
  4060. #define PANEL_PORT_SELECT_DPC (2 << 30)
  4061. #define PANEL_PORT_SELECT_DPD (3 << 30)
  4062. #define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
  4063. #define PANEL_POWER_UP_DELAY_SHIFT 16
  4064. #define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
  4065. #define PANEL_LIGHT_ON_DELAY_SHIFT 0
  4066. #define PCH_PP_OFF_DELAYS 0xc720c
  4067. #define PANEL_POWER_PORT_SELECT_MASK (0x3 << 30)
  4068. #define PANEL_POWER_PORT_LVDS (0 << 30)
  4069. #define PANEL_POWER_PORT_DP_A (1 << 30)
  4070. #define PANEL_POWER_PORT_DP_C (2 << 30)
  4071. #define PANEL_POWER_PORT_DP_D (3 << 30)
  4072. #define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
  4073. #define PANEL_POWER_DOWN_DELAY_SHIFT 16
  4074. #define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
  4075. #define PANEL_LIGHT_OFF_DELAY_SHIFT 0
  4076. #define PCH_PP_DIVISOR 0xc7210
  4077. #define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
  4078. #define PP_REFERENCE_DIVIDER_SHIFT 8
  4079. #define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
  4080. #define PANEL_POWER_CYCLE_DELAY_SHIFT 0
  4081. #define PCH_DP_B 0xe4100
  4082. #define PCH_DPB_AUX_CH_CTL 0xe4110
  4083. #define PCH_DPB_AUX_CH_DATA1 0xe4114
  4084. #define PCH_DPB_AUX_CH_DATA2 0xe4118
  4085. #define PCH_DPB_AUX_CH_DATA3 0xe411c
  4086. #define PCH_DPB_AUX_CH_DATA4 0xe4120
  4087. #define PCH_DPB_AUX_CH_DATA5 0xe4124
  4088. #define PCH_DP_C 0xe4200
  4089. #define PCH_DPC_AUX_CH_CTL 0xe4210
  4090. #define PCH_DPC_AUX_CH_DATA1 0xe4214
  4091. #define PCH_DPC_AUX_CH_DATA2 0xe4218
  4092. #define PCH_DPC_AUX_CH_DATA3 0xe421c
  4093. #define PCH_DPC_AUX_CH_DATA4 0xe4220
  4094. #define PCH_DPC_AUX_CH_DATA5 0xe4224
  4095. #define PCH_DP_D 0xe4300
  4096. #define PCH_DPD_AUX_CH_CTL 0xe4310
  4097. #define PCH_DPD_AUX_CH_DATA1 0xe4314
  4098. #define PCH_DPD_AUX_CH_DATA2 0xe4318
  4099. #define PCH_DPD_AUX_CH_DATA3 0xe431c
  4100. #define PCH_DPD_AUX_CH_DATA4 0xe4320
  4101. #define PCH_DPD_AUX_CH_DATA5 0xe4324
  4102. /* CPT */
  4103. #define PORT_TRANS_A_SEL_CPT 0
  4104. #define PORT_TRANS_B_SEL_CPT (1<<29)
  4105. #define PORT_TRANS_C_SEL_CPT (2<<29)
  4106. #define PORT_TRANS_SEL_MASK (3<<29)
  4107. #define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
  4108. #define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
  4109. #define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
  4110. #define TRANS_DP_CTL_A 0xe0300
  4111. #define TRANS_DP_CTL_B 0xe1300
  4112. #define TRANS_DP_CTL_C 0xe2300
  4113. #define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
  4114. #define TRANS_DP_OUTPUT_ENABLE (1<<31)
  4115. #define TRANS_DP_PORT_SEL_B (0<<29)
  4116. #define TRANS_DP_PORT_SEL_C (1<<29)
  4117. #define TRANS_DP_PORT_SEL_D (2<<29)
  4118. #define TRANS_DP_PORT_SEL_NONE (3<<29)
  4119. #define TRANS_DP_PORT_SEL_MASK (3<<29)
  4120. #define TRANS_DP_AUDIO_ONLY (1<<26)
  4121. #define TRANS_DP_ENH_FRAMING (1<<18)
  4122. #define TRANS_DP_8BPC (0<<9)
  4123. #define TRANS_DP_10BPC (1<<9)
  4124. #define TRANS_DP_6BPC (2<<9)
  4125. #define TRANS_DP_12BPC (3<<9)
  4126. #define TRANS_DP_BPC_MASK (3<<9)
  4127. #define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
  4128. #define TRANS_DP_VSYNC_ACTIVE_LOW 0
  4129. #define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
  4130. #define TRANS_DP_HSYNC_ACTIVE_LOW 0
  4131. #define TRANS_DP_SYNC_MASK (3<<3)
  4132. /* SNB eDP training params */
  4133. /* SNB A-stepping */
  4134. #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
  4135. #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
  4136. #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
  4137. #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
  4138. /* SNB B-stepping */
  4139. #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
  4140. #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
  4141. #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
  4142. #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
  4143. #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
  4144. #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
  4145. /* IVB */
  4146. #define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
  4147. #define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
  4148. #define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
  4149. #define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
  4150. #define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
  4151. #define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
  4152. #define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
  4153. /* legacy values */
  4154. #define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
  4155. #define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
  4156. #define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
  4157. #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
  4158. #define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
  4159. #define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
  4160. #define FORCEWAKE 0xA18C
  4161. #define FORCEWAKE_VLV 0x1300b0
  4162. #define FORCEWAKE_ACK_VLV 0x1300b4
  4163. #define FORCEWAKE_MEDIA_VLV 0x1300b8
  4164. #define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
  4165. #define FORCEWAKE_ACK_HSW 0x130044
  4166. #define FORCEWAKE_ACK 0x130090
  4167. #define VLV_GTLC_WAKE_CTRL 0x130090
  4168. #define VLV_GTLC_PW_STATUS 0x130094
  4169. #define FORCEWAKE_MT 0xa188 /* multi-threaded */
  4170. #define FORCEWAKE_KERNEL 0x1
  4171. #define FORCEWAKE_USER 0x2
  4172. #define FORCEWAKE_MT_ACK 0x130040
  4173. #define ECOBUS 0xa180
  4174. #define FORCEWAKE_MT_ENABLE (1<<5)
  4175. #define GTFIFODBG 0x120000
  4176. #define GT_FIFO_CPU_ERROR_MASK 7
  4177. #define GT_FIFO_OVFERR (1<<2)
  4178. #define GT_FIFO_IAWRERR (1<<1)
  4179. #define GT_FIFO_IARDERR (1<<0)
  4180. #define GT_FIFO_FREE_ENTRIES 0x120008
  4181. #define GT_FIFO_NUM_RESERVED_ENTRIES 20
  4182. #define HSW_IDICR 0x9008
  4183. #define IDIHASHMSK(x) (((x) & 0x3f) << 16)
  4184. #define HSW_EDRAM_PRESENT 0x120010
  4185. #define GEN6_UCGCTL1 0x9400
  4186. # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
  4187. # define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
  4188. #define GEN6_UCGCTL2 0x9404
  4189. # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
  4190. # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
  4191. # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
  4192. # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
  4193. # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
  4194. #define GEN7_UCGCTL4 0x940c
  4195. #define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
  4196. #define GEN6_RPNSWREQ 0xA008
  4197. #define GEN6_TURBO_DISABLE (1<<31)
  4198. #define GEN6_FREQUENCY(x) ((x)<<25)
  4199. #define HSW_FREQUENCY(x) ((x)<<24)
  4200. #define GEN6_OFFSET(x) ((x)<<19)
  4201. #define GEN6_AGGRESSIVE_TURBO (0<<15)
  4202. #define GEN6_RC_VIDEO_FREQ 0xA00C
  4203. #define GEN6_RC_CONTROL 0xA090
  4204. #define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
  4205. #define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
  4206. #define GEN6_RC_CTL_RC6_ENABLE (1<<18)
  4207. #define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
  4208. #define GEN6_RC_CTL_RC7_ENABLE (1<<22)
  4209. #define GEN7_RC_CTL_TO_MODE (1<<28)
  4210. #define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
  4211. #define GEN6_RC_CTL_HW_ENABLE (1<<31)
  4212. #define GEN6_RP_DOWN_TIMEOUT 0xA010
  4213. #define GEN6_RP_INTERRUPT_LIMITS 0xA014
  4214. #define GEN6_RPSTAT1 0xA01C
  4215. #define GEN6_CAGF_SHIFT 8
  4216. #define HSW_CAGF_SHIFT 7
  4217. #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
  4218. #define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
  4219. #define GEN6_RP_CONTROL 0xA024
  4220. #define GEN6_RP_MEDIA_TURBO (1<<11)
  4221. #define GEN6_RP_MEDIA_MODE_MASK (3<<9)
  4222. #define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
  4223. #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
  4224. #define GEN6_RP_MEDIA_HW_MODE (1<<9)
  4225. #define GEN6_RP_MEDIA_SW_MODE (0<<9)
  4226. #define GEN6_RP_MEDIA_IS_GFX (1<<8)
  4227. #define GEN6_RP_ENABLE (1<<7)
  4228. #define GEN6_RP_UP_IDLE_MIN (0x1<<3)
  4229. #define GEN6_RP_UP_BUSY_AVG (0x2<<3)
  4230. #define GEN6_RP_UP_BUSY_CONT (0x4<<3)
  4231. #define GEN7_RP_DOWN_IDLE_AVG (0x2<<0)
  4232. #define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
  4233. #define GEN6_RP_UP_THRESHOLD 0xA02C
  4234. #define GEN6_RP_DOWN_THRESHOLD 0xA030
  4235. #define GEN6_RP_CUR_UP_EI 0xA050
  4236. #define GEN6_CURICONT_MASK 0xffffff
  4237. #define GEN6_RP_CUR_UP 0xA054
  4238. #define GEN6_CURBSYTAVG_MASK 0xffffff
  4239. #define GEN6_RP_PREV_UP 0xA058
  4240. #define GEN6_RP_CUR_DOWN_EI 0xA05C
  4241. #define GEN6_CURIAVG_MASK 0xffffff
  4242. #define GEN6_RP_CUR_DOWN 0xA060
  4243. #define GEN6_RP_PREV_DOWN 0xA064
  4244. #define GEN6_RP_UP_EI 0xA068
  4245. #define GEN6_RP_DOWN_EI 0xA06C
  4246. #define GEN6_RP_IDLE_HYSTERSIS 0xA070
  4247. #define GEN6_RC_STATE 0xA094
  4248. #define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
  4249. #define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
  4250. #define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
  4251. #define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
  4252. #define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
  4253. #define GEN6_RC_SLEEP 0xA0B0
  4254. #define GEN6_RC1e_THRESHOLD 0xA0B4
  4255. #define GEN6_RC6_THRESHOLD 0xA0B8
  4256. #define GEN6_RC6p_THRESHOLD 0xA0BC
  4257. #define GEN6_RC6pp_THRESHOLD 0xA0C0
  4258. #define GEN6_PMINTRMSK 0xA168
  4259. #define GEN6_PMISR 0x44020
  4260. #define GEN6_PMIMR 0x44024 /* rps_lock */
  4261. #define GEN6_PMIIR 0x44028
  4262. #define GEN6_PMIER 0x4402C
  4263. #define GEN6_PM_MBOX_EVENT (1<<25)
  4264. #define GEN6_PM_THERMAL_EVENT (1<<24)
  4265. #define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
  4266. #define GEN6_PM_RP_UP_THRESHOLD (1<<5)
  4267. #define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
  4268. #define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
  4269. #define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
  4270. #define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
  4271. GEN6_PM_RP_DOWN_THRESHOLD | \
  4272. GEN6_PM_RP_DOWN_TIMEOUT)
  4273. #define GEN6_GT_GFX_RC6_LOCKED 0x138104
  4274. #define GEN6_GT_GFX_RC6 0x138108
  4275. #define GEN6_GT_GFX_RC6p 0x13810C
  4276. #define GEN6_GT_GFX_RC6pp 0x138110
  4277. #define GEN6_PCODE_MAILBOX 0x138124
  4278. #define GEN6_PCODE_READY (1<<31)
  4279. #define GEN6_READ_OC_PARAMS 0xc
  4280. #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
  4281. #define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
  4282. #define GEN6_PCODE_WRITE_RC6VIDS 0x4
  4283. #define GEN6_PCODE_READ_RC6VIDS 0x5
  4284. #define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
  4285. #define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
  4286. #define GEN6_PCODE_DATA 0x138128
  4287. #define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
  4288. #define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
  4289. #define GEN6_GT_CORE_STATUS 0x138060
  4290. #define GEN6_CORE_CPD_STATE_MASK (7<<4)
  4291. #define GEN6_RCn_MASK 7
  4292. #define GEN6_RC0 0
  4293. #define GEN6_RC3 2
  4294. #define GEN6_RC6 3
  4295. #define GEN6_RC7 4
  4296. #define GEN7_MISCCPCTL (0x9424)
  4297. #define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
  4298. /* IVYBRIDGE DPF */
  4299. #define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
  4300. #define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
  4301. #define GEN7_PARITY_ERROR_VALID (1<<13)
  4302. #define GEN7_L3CDERRST1_BANK_MASK (3<<11)
  4303. #define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
  4304. #define GEN7_PARITY_ERROR_ROW(reg) \
  4305. ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
  4306. #define GEN7_PARITY_ERROR_BANK(reg) \
  4307. ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
  4308. #define GEN7_PARITY_ERROR_SUBBANK(reg) \
  4309. ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
  4310. #define GEN7_L3CDERRST1_ENABLE (1<<7)
  4311. #define GEN7_L3LOG_BASE 0xB070
  4312. #define GEN7_L3LOG_SIZE 0x80
  4313. #define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
  4314. #define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
  4315. #define GEN7_MAX_PS_THREAD_DEP (8<<12)
  4316. #define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
  4317. #define GEN7_ROW_CHICKEN2 0xe4f4
  4318. #define GEN7_ROW_CHICKEN2_GT2 0xf4f4
  4319. #define DOP_CLOCK_GATING_DISABLE (1<<0)
  4320. #define G4X_AUD_VID_DID (dev_priv->info->display_mmio_offset + 0x62020)
  4321. #define INTEL_AUDIO_DEVCL 0x808629FB
  4322. #define INTEL_AUDIO_DEVBLC 0x80862801
  4323. #define INTEL_AUDIO_DEVCTG 0x80862802
  4324. #define G4X_AUD_CNTL_ST 0x620B4
  4325. #define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
  4326. #define G4X_ELDV_DEVCTG (1 << 14)
  4327. #define G4X_ELD_ADDR (0xf << 5)
  4328. #define G4X_ELD_ACK (1 << 4)
  4329. #define G4X_HDMIW_HDMIEDID 0x6210C
  4330. #define IBX_HDMIW_HDMIEDID_A 0xE2050
  4331. #define IBX_HDMIW_HDMIEDID_B 0xE2150
  4332. #define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
  4333. IBX_HDMIW_HDMIEDID_A, \
  4334. IBX_HDMIW_HDMIEDID_B)
  4335. #define IBX_AUD_CNTL_ST_A 0xE20B4
  4336. #define IBX_AUD_CNTL_ST_B 0xE21B4
  4337. #define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
  4338. IBX_AUD_CNTL_ST_A, \
  4339. IBX_AUD_CNTL_ST_B)
  4340. #define IBX_ELD_BUFFER_SIZE (0x1f << 10)
  4341. #define IBX_ELD_ADDRESS (0x1f << 5)
  4342. #define IBX_ELD_ACK (1 << 4)
  4343. #define IBX_AUD_CNTL_ST2 0xE20C0
  4344. #define IBX_ELD_VALIDB (1 << 0)
  4345. #define IBX_CP_READYB (1 << 1)
  4346. #define CPT_HDMIW_HDMIEDID_A 0xE5050
  4347. #define CPT_HDMIW_HDMIEDID_B 0xE5150
  4348. #define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
  4349. CPT_HDMIW_HDMIEDID_A, \
  4350. CPT_HDMIW_HDMIEDID_B)
  4351. #define CPT_AUD_CNTL_ST_A 0xE50B4
  4352. #define CPT_AUD_CNTL_ST_B 0xE51B4
  4353. #define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
  4354. CPT_AUD_CNTL_ST_A, \
  4355. CPT_AUD_CNTL_ST_B)
  4356. #define CPT_AUD_CNTRL_ST2 0xE50C0
  4357. /* These are the 4 32-bit write offset registers for each stream
  4358. * output buffer. It determines the offset from the
  4359. * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
  4360. */
  4361. #define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
  4362. #define IBX_AUD_CONFIG_A 0xe2000
  4363. #define IBX_AUD_CONFIG_B 0xe2100
  4364. #define IBX_AUD_CFG(pipe) _PIPE(pipe, \
  4365. IBX_AUD_CONFIG_A, \
  4366. IBX_AUD_CONFIG_B)
  4367. #define CPT_AUD_CONFIG_A 0xe5000
  4368. #define CPT_AUD_CONFIG_B 0xe5100
  4369. #define CPT_AUD_CFG(pipe) _PIPE(pipe, \
  4370. CPT_AUD_CONFIG_A, \
  4371. CPT_AUD_CONFIG_B)
  4372. #define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
  4373. #define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
  4374. #define AUD_CONFIG_UPPER_N_SHIFT 20
  4375. #define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
  4376. #define AUD_CONFIG_LOWER_N_SHIFT 4
  4377. #define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
  4378. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
  4379. #define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
  4380. #define AUD_CONFIG_DISABLE_NCTS (1 << 3)
  4381. /* HSW Audio */
  4382. #define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
  4383. #define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
  4384. #define HSW_AUD_CFG(pipe) _PIPE(pipe, \
  4385. HSW_AUD_CONFIG_A, \
  4386. HSW_AUD_CONFIG_B)
  4387. #define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
  4388. #define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
  4389. #define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
  4390. HSW_AUD_MISC_CTRL_A, \
  4391. HSW_AUD_MISC_CTRL_B)
  4392. #define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
  4393. #define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
  4394. #define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
  4395. HSW_AUD_DIP_ELD_CTRL_ST_A, \
  4396. HSW_AUD_DIP_ELD_CTRL_ST_B)
  4397. /* Audio Digital Converter */
  4398. #define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
  4399. #define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
  4400. #define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
  4401. HSW_AUD_DIG_CNVT_1, \
  4402. HSW_AUD_DIG_CNVT_2)
  4403. #define DIP_PORT_SEL_MASK 0x3
  4404. #define HSW_AUD_EDID_DATA_A 0x65050
  4405. #define HSW_AUD_EDID_DATA_B 0x65150
  4406. #define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
  4407. HSW_AUD_EDID_DATA_A, \
  4408. HSW_AUD_EDID_DATA_B)
  4409. #define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
  4410. #define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
  4411. #define AUDIO_INACTIVE_C (1<<11)
  4412. #define AUDIO_INACTIVE_B (1<<7)
  4413. #define AUDIO_INACTIVE_A (1<<3)
  4414. #define AUDIO_OUTPUT_ENABLE_A (1<<2)
  4415. #define AUDIO_OUTPUT_ENABLE_B (1<<6)
  4416. #define AUDIO_OUTPUT_ENABLE_C (1<<10)
  4417. #define AUDIO_ELD_VALID_A (1<<0)
  4418. #define AUDIO_ELD_VALID_B (1<<4)
  4419. #define AUDIO_ELD_VALID_C (1<<8)
  4420. #define AUDIO_CP_READY_A (1<<1)
  4421. #define AUDIO_CP_READY_B (1<<5)
  4422. #define AUDIO_CP_READY_C (1<<9)
  4423. /* HSW Power Wells */
  4424. #define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
  4425. #define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
  4426. #define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
  4427. #define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
  4428. #define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
  4429. #define HSW_PWR_WELL_STATE_ENABLED (1<<30)
  4430. #define HSW_PWR_WELL_CTL5 0x45410
  4431. #define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
  4432. #define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
  4433. #define HSW_PWR_WELL_FORCE_ON (1<<19)
  4434. #define HSW_PWR_WELL_CTL6 0x45414
  4435. /* Per-pipe DDI Function Control */
  4436. #define TRANS_DDI_FUNC_CTL_A 0x60400
  4437. #define TRANS_DDI_FUNC_CTL_B 0x61400
  4438. #define TRANS_DDI_FUNC_CTL_C 0x62400
  4439. #define TRANS_DDI_FUNC_CTL_EDP 0x6F400
  4440. #define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER(tran, TRANS_DDI_FUNC_CTL_A, \
  4441. TRANS_DDI_FUNC_CTL_B)
  4442. #define TRANS_DDI_FUNC_ENABLE (1<<31)
  4443. /* Those bits are ignored by pipe EDP since it can only connect to DDI A */
  4444. #define TRANS_DDI_PORT_MASK (7<<28)
  4445. #define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
  4446. #define TRANS_DDI_PORT_NONE (0<<28)
  4447. #define TRANS_DDI_MODE_SELECT_MASK (7<<24)
  4448. #define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
  4449. #define TRANS_DDI_MODE_SELECT_DVI (1<<24)
  4450. #define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
  4451. #define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
  4452. #define TRANS_DDI_MODE_SELECT_FDI (4<<24)
  4453. #define TRANS_DDI_BPC_MASK (7<<20)
  4454. #define TRANS_DDI_BPC_8 (0<<20)
  4455. #define TRANS_DDI_BPC_10 (1<<20)
  4456. #define TRANS_DDI_BPC_6 (2<<20)
  4457. #define TRANS_DDI_BPC_12 (3<<20)
  4458. #define TRANS_DDI_PVSYNC (1<<17)
  4459. #define TRANS_DDI_PHSYNC (1<<16)
  4460. #define TRANS_DDI_EDP_INPUT_MASK (7<<12)
  4461. #define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
  4462. #define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
  4463. #define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
  4464. #define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
  4465. #define TRANS_DDI_BFI_ENABLE (1<<4)
  4466. /* DisplayPort Transport Control */
  4467. #define DP_TP_CTL_A 0x64040
  4468. #define DP_TP_CTL_B 0x64140
  4469. #define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
  4470. #define DP_TP_CTL_ENABLE (1<<31)
  4471. #define DP_TP_CTL_MODE_SST (0<<27)
  4472. #define DP_TP_CTL_MODE_MST (1<<27)
  4473. #define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
  4474. #define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
  4475. #define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
  4476. #define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
  4477. #define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
  4478. #define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
  4479. #define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
  4480. #define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
  4481. #define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
  4482. /* DisplayPort Transport Status */
  4483. #define DP_TP_STATUS_A 0x64044
  4484. #define DP_TP_STATUS_B 0x64144
  4485. #define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
  4486. #define DP_TP_STATUS_IDLE_DONE (1<<25)
  4487. #define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
  4488. /* DDI Buffer Control */
  4489. #define DDI_BUF_CTL_A 0x64000
  4490. #define DDI_BUF_CTL_B 0x64100
  4491. #define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
  4492. #define DDI_BUF_CTL_ENABLE (1<<31)
  4493. #define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
  4494. #define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
  4495. #define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
  4496. #define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
  4497. #define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
  4498. #define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
  4499. #define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
  4500. #define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
  4501. #define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
  4502. #define DDI_BUF_EMP_MASK (0xf<<24)
  4503. #define DDI_BUF_PORT_REVERSAL (1<<16)
  4504. #define DDI_BUF_IS_IDLE (1<<7)
  4505. #define DDI_A_4_LANES (1<<4)
  4506. #define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
  4507. #define DDI_INIT_DISPLAY_DETECTED (1<<0)
  4508. /* DDI Buffer Translations */
  4509. #define DDI_BUF_TRANS_A 0x64E00
  4510. #define DDI_BUF_TRANS_B 0x64E60
  4511. #define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
  4512. /* Sideband Interface (SBI) is programmed indirectly, via
  4513. * SBI_ADDR, which contains the register offset; and SBI_DATA,
  4514. * which contains the payload */
  4515. #define SBI_ADDR 0xC6000
  4516. #define SBI_DATA 0xC6004
  4517. #define SBI_CTL_STAT 0xC6008
  4518. #define SBI_CTL_DEST_ICLK (0x0<<16)
  4519. #define SBI_CTL_DEST_MPHY (0x1<<16)
  4520. #define SBI_CTL_OP_IORD (0x2<<8)
  4521. #define SBI_CTL_OP_IOWR (0x3<<8)
  4522. #define SBI_CTL_OP_CRRD (0x6<<8)
  4523. #define SBI_CTL_OP_CRWR (0x7<<8)
  4524. #define SBI_RESPONSE_FAIL (0x1<<1)
  4525. #define SBI_RESPONSE_SUCCESS (0x0<<1)
  4526. #define SBI_BUSY (0x1<<0)
  4527. #define SBI_READY (0x0<<0)
  4528. /* SBI offsets */
  4529. #define SBI_SSCDIVINTPHASE6 0x0600
  4530. #define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
  4531. #define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
  4532. #define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
  4533. #define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
  4534. #define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
  4535. #define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
  4536. #define SBI_SSCCTL 0x020c
  4537. #define SBI_SSCCTL6 0x060C
  4538. #define SBI_SSCCTL_PATHALT (1<<3)
  4539. #define SBI_SSCCTL_DISABLE (1<<0)
  4540. #define SBI_SSCAUXDIV6 0x0610
  4541. #define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
  4542. #define SBI_DBUFF0 0x2a00
  4543. #define SBI_GEN0 0x1f00
  4544. #define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
  4545. /* LPT PIXCLK_GATE */
  4546. #define PIXCLK_GATE 0xC6020
  4547. #define PIXCLK_GATE_UNGATE (1<<0)
  4548. #define PIXCLK_GATE_GATE (0<<0)
  4549. /* SPLL */
  4550. #define SPLL_CTL 0x46020
  4551. #define SPLL_PLL_ENABLE (1<<31)
  4552. #define SPLL_PLL_SSC (1<<28)
  4553. #define SPLL_PLL_NON_SSC (2<<28)
  4554. #define SPLL_PLL_FREQ_810MHz (0<<26)
  4555. #define SPLL_PLL_FREQ_1350MHz (1<<26)
  4556. /* WRPLL */
  4557. #define WRPLL_CTL1 0x46040
  4558. #define WRPLL_CTL2 0x46060
  4559. #define WRPLL_PLL_ENABLE (1<<31)
  4560. #define WRPLL_PLL_SELECT_SSC (0x01<<28)
  4561. #define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
  4562. #define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
  4563. /* WRPLL divider programming */
  4564. #define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
  4565. #define WRPLL_DIVIDER_POST(x) ((x)<<8)
  4566. #define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
  4567. /* Port clock selection */
  4568. #define PORT_CLK_SEL_A 0x46100
  4569. #define PORT_CLK_SEL_B 0x46104
  4570. #define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
  4571. #define PORT_CLK_SEL_LCPLL_2700 (0<<29)
  4572. #define PORT_CLK_SEL_LCPLL_1350 (1<<29)
  4573. #define PORT_CLK_SEL_LCPLL_810 (2<<29)
  4574. #define PORT_CLK_SEL_SPLL (3<<29)
  4575. #define PORT_CLK_SEL_WRPLL1 (4<<29)
  4576. #define PORT_CLK_SEL_WRPLL2 (5<<29)
  4577. #define PORT_CLK_SEL_NONE (7<<29)
  4578. /* Transcoder clock selection */
  4579. #define TRANS_CLK_SEL_A 0x46140
  4580. #define TRANS_CLK_SEL_B 0x46144
  4581. #define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
  4582. /* For each transcoder, we need to select the corresponding port clock */
  4583. #define TRANS_CLK_SEL_DISABLED (0x0<<29)
  4584. #define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
  4585. #define _TRANSA_MSA_MISC 0x60410
  4586. #define _TRANSB_MSA_MISC 0x61410
  4587. #define TRANS_MSA_MISC(tran) _TRANSCODER(tran, _TRANSA_MSA_MISC, \
  4588. _TRANSB_MSA_MISC)
  4589. #define TRANS_MSA_SYNC_CLK (1<<0)
  4590. #define TRANS_MSA_6_BPC (0<<5)
  4591. #define TRANS_MSA_8_BPC (1<<5)
  4592. #define TRANS_MSA_10_BPC (2<<5)
  4593. #define TRANS_MSA_12_BPC (3<<5)
  4594. #define TRANS_MSA_16_BPC (4<<5)
  4595. /* LCPLL Control */
  4596. #define LCPLL_CTL 0x130040
  4597. #define LCPLL_PLL_DISABLE (1<<31)
  4598. #define LCPLL_PLL_LOCK (1<<30)
  4599. #define LCPLL_CLK_FREQ_MASK (3<<26)
  4600. #define LCPLL_CLK_FREQ_450 (0<<26)
  4601. #define LCPLL_CD_CLOCK_DISABLE (1<<25)
  4602. #define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
  4603. #define LCPLL_POWER_DOWN_ALLOW (1<<22)
  4604. #define LCPLL_CD_SOURCE_FCLK (1<<21)
  4605. #define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
  4606. #define D_COMP (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
  4607. #define D_COMP_RCOMP_IN_PROGRESS (1<<9)
  4608. #define D_COMP_COMP_FORCE (1<<8)
  4609. #define D_COMP_COMP_DISABLE (1<<0)
  4610. /* Pipe WM_LINETIME - watermark line time */
  4611. #define PIPE_WM_LINETIME_A 0x45270
  4612. #define PIPE_WM_LINETIME_B 0x45274
  4613. #define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
  4614. PIPE_WM_LINETIME_B)
  4615. #define PIPE_WM_LINETIME_MASK (0x1ff)
  4616. #define PIPE_WM_LINETIME_TIME(x) ((x))
  4617. #define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
  4618. #define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
  4619. /* SFUSE_STRAP */
  4620. #define SFUSE_STRAP 0xc2014
  4621. #define SFUSE_STRAP_DDIB_DETECTED (1<<2)
  4622. #define SFUSE_STRAP_DDIC_DETECTED (1<<1)
  4623. #define SFUSE_STRAP_DDID_DETECTED (1<<0)
  4624. #define WM_MISC 0x45260
  4625. #define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
  4626. #define WM_DBG 0x45280
  4627. #define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
  4628. #define WM_DBG_DISALLOW_MAXFIFO (1<<1)
  4629. #define WM_DBG_DISALLOW_SPRITE (1<<2)
  4630. /* pipe CSC */
  4631. #define _PIPE_A_CSC_COEFF_RY_GY 0x49010
  4632. #define _PIPE_A_CSC_COEFF_BY 0x49014
  4633. #define _PIPE_A_CSC_COEFF_RU_GU 0x49018
  4634. #define _PIPE_A_CSC_COEFF_BU 0x4901c
  4635. #define _PIPE_A_CSC_COEFF_RV_GV 0x49020
  4636. #define _PIPE_A_CSC_COEFF_BV 0x49024
  4637. #define _PIPE_A_CSC_MODE 0x49028
  4638. #define CSC_BLACK_SCREEN_OFFSET (1 << 2)
  4639. #define CSC_POSITION_BEFORE_GAMMA (1 << 1)
  4640. #define CSC_MODE_YUV_TO_RGB (1 << 0)
  4641. #define _PIPE_A_CSC_PREOFF_HI 0x49030
  4642. #define _PIPE_A_CSC_PREOFF_ME 0x49034
  4643. #define _PIPE_A_CSC_PREOFF_LO 0x49038
  4644. #define _PIPE_A_CSC_POSTOFF_HI 0x49040
  4645. #define _PIPE_A_CSC_POSTOFF_ME 0x49044
  4646. #define _PIPE_A_CSC_POSTOFF_LO 0x49048
  4647. #define _PIPE_B_CSC_COEFF_RY_GY 0x49110
  4648. #define _PIPE_B_CSC_COEFF_BY 0x49114
  4649. #define _PIPE_B_CSC_COEFF_RU_GU 0x49118
  4650. #define _PIPE_B_CSC_COEFF_BU 0x4911c
  4651. #define _PIPE_B_CSC_COEFF_RV_GV 0x49120
  4652. #define _PIPE_B_CSC_COEFF_BV 0x49124
  4653. #define _PIPE_B_CSC_MODE 0x49128
  4654. #define _PIPE_B_CSC_PREOFF_HI 0x49130
  4655. #define _PIPE_B_CSC_PREOFF_ME 0x49134
  4656. #define _PIPE_B_CSC_PREOFF_LO 0x49138
  4657. #define _PIPE_B_CSC_POSTOFF_HI 0x49140
  4658. #define _PIPE_B_CSC_POSTOFF_ME 0x49144
  4659. #define _PIPE_B_CSC_POSTOFF_LO 0x49148
  4660. #define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
  4661. #define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
  4662. #define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
  4663. #define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
  4664. #define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
  4665. #define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
  4666. #define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
  4667. #define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
  4668. #define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
  4669. #define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
  4670. #define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
  4671. #define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
  4672. #define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
  4673. #endif /* _I915_REG_H_ */