i915_debugfs.c 61 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/debugfs.h>
  30. #include <linux/slab.h>
  31. #include <linux/export.h>
  32. #include <linux/list_sort.h>
  33. #include <asm/msr-index.h>
  34. #include <drm/drmP.h>
  35. #include "intel_drv.h"
  36. #include "intel_ringbuffer.h"
  37. #include <drm/i915_drm.h>
  38. #include "i915_drv.h"
  39. #define DRM_I915_RING_DEBUG 1
  40. #if defined(CONFIG_DEBUG_FS)
  41. enum {
  42. ACTIVE_LIST,
  43. INACTIVE_LIST,
  44. PINNED_LIST,
  45. };
  46. static const char *yesno(int v)
  47. {
  48. return v ? "yes" : "no";
  49. }
  50. static int i915_capabilities(struct seq_file *m, void *data)
  51. {
  52. struct drm_info_node *node = (struct drm_info_node *) m->private;
  53. struct drm_device *dev = node->minor->dev;
  54. const struct intel_device_info *info = INTEL_INFO(dev);
  55. seq_printf(m, "gen: %d\n", info->gen);
  56. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
  57. #define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  58. #define SEP_SEMICOLON ;
  59. DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
  60. #undef PRINT_FLAG
  61. #undef SEP_SEMICOLON
  62. return 0;
  63. }
  64. static const char *get_pin_flag(struct drm_i915_gem_object *obj)
  65. {
  66. if (obj->user_pin_count > 0)
  67. return "P";
  68. else if (obj->pin_count > 0)
  69. return "p";
  70. else
  71. return " ";
  72. }
  73. static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
  74. {
  75. switch (obj->tiling_mode) {
  76. default:
  77. case I915_TILING_NONE: return " ";
  78. case I915_TILING_X: return "X";
  79. case I915_TILING_Y: return "Y";
  80. }
  81. }
  82. static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
  83. {
  84. return obj->has_global_gtt_mapping ? "g" : " ";
  85. }
  86. static void
  87. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  88. {
  89. struct i915_vma *vma;
  90. seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
  91. &obj->base,
  92. get_pin_flag(obj),
  93. get_tiling_flag(obj),
  94. get_global_flag(obj),
  95. obj->base.size / 1024,
  96. obj->base.read_domains,
  97. obj->base.write_domain,
  98. obj->last_read_seqno,
  99. obj->last_write_seqno,
  100. obj->last_fenced_seqno,
  101. i915_cache_level_str(obj->cache_level),
  102. obj->dirty ? " dirty" : "",
  103. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  104. if (obj->base.name)
  105. seq_printf(m, " (name: %d)", obj->base.name);
  106. if (obj->pin_count)
  107. seq_printf(m, " (pinned x %d)", obj->pin_count);
  108. if (obj->pin_display)
  109. seq_printf(m, " (display)");
  110. if (obj->fence_reg != I915_FENCE_REG_NONE)
  111. seq_printf(m, " (fence: %d)", obj->fence_reg);
  112. list_for_each_entry(vma, &obj->vma_list, vma_link) {
  113. if (!i915_is_ggtt(vma->vm))
  114. seq_puts(m, " (pp");
  115. else
  116. seq_puts(m, " (g");
  117. seq_printf(m, "gtt offset: %08lx, size: %08lx)",
  118. vma->node.start, vma->node.size);
  119. }
  120. if (obj->stolen)
  121. seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
  122. if (obj->pin_mappable || obj->fault_mappable) {
  123. char s[3], *t = s;
  124. if (obj->pin_mappable)
  125. *t++ = 'p';
  126. if (obj->fault_mappable)
  127. *t++ = 'f';
  128. *t = '\0';
  129. seq_printf(m, " (%s mappable)", s);
  130. }
  131. if (obj->ring != NULL)
  132. seq_printf(m, " (%s)", obj->ring->name);
  133. }
  134. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  135. {
  136. struct drm_info_node *node = (struct drm_info_node *) m->private;
  137. uintptr_t list = (uintptr_t) node->info_ent->data;
  138. struct list_head *head;
  139. struct drm_device *dev = node->minor->dev;
  140. struct drm_i915_private *dev_priv = dev->dev_private;
  141. struct i915_address_space *vm = &dev_priv->gtt.base;
  142. struct i915_vma *vma;
  143. size_t total_obj_size, total_gtt_size;
  144. int count, ret;
  145. ret = mutex_lock_interruptible(&dev->struct_mutex);
  146. if (ret)
  147. return ret;
  148. /* FIXME: the user of this interface might want more than just GGTT */
  149. switch (list) {
  150. case ACTIVE_LIST:
  151. seq_puts(m, "Active:\n");
  152. head = &vm->active_list;
  153. break;
  154. case INACTIVE_LIST:
  155. seq_puts(m, "Inactive:\n");
  156. head = &vm->inactive_list;
  157. break;
  158. default:
  159. mutex_unlock(&dev->struct_mutex);
  160. return -EINVAL;
  161. }
  162. total_obj_size = total_gtt_size = count = 0;
  163. list_for_each_entry(vma, head, mm_list) {
  164. seq_printf(m, " ");
  165. describe_obj(m, vma->obj);
  166. seq_printf(m, "\n");
  167. total_obj_size += vma->obj->base.size;
  168. total_gtt_size += vma->node.size;
  169. count++;
  170. }
  171. mutex_unlock(&dev->struct_mutex);
  172. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  173. count, total_obj_size, total_gtt_size);
  174. return 0;
  175. }
  176. static int obj_rank_by_stolen(void *priv,
  177. struct list_head *A, struct list_head *B)
  178. {
  179. struct drm_i915_gem_object *a =
  180. container_of(A, struct drm_i915_gem_object, obj_exec_link);
  181. struct drm_i915_gem_object *b =
  182. container_of(B, struct drm_i915_gem_object, obj_exec_link);
  183. return a->stolen->start - b->stolen->start;
  184. }
  185. static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
  186. {
  187. struct drm_info_node *node = (struct drm_info_node *) m->private;
  188. struct drm_device *dev = node->minor->dev;
  189. struct drm_i915_private *dev_priv = dev->dev_private;
  190. struct drm_i915_gem_object *obj;
  191. size_t total_obj_size, total_gtt_size;
  192. LIST_HEAD(stolen);
  193. int count, ret;
  194. ret = mutex_lock_interruptible(&dev->struct_mutex);
  195. if (ret)
  196. return ret;
  197. total_obj_size = total_gtt_size = count = 0;
  198. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  199. if (obj->stolen == NULL)
  200. continue;
  201. list_add(&obj->obj_exec_link, &stolen);
  202. total_obj_size += obj->base.size;
  203. total_gtt_size += i915_gem_obj_ggtt_size(obj);
  204. count++;
  205. }
  206. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  207. if (obj->stolen == NULL)
  208. continue;
  209. list_add(&obj->obj_exec_link, &stolen);
  210. total_obj_size += obj->base.size;
  211. count++;
  212. }
  213. list_sort(NULL, &stolen, obj_rank_by_stolen);
  214. seq_puts(m, "Stolen:\n");
  215. while (!list_empty(&stolen)) {
  216. obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
  217. seq_puts(m, " ");
  218. describe_obj(m, obj);
  219. seq_putc(m, '\n');
  220. list_del_init(&obj->obj_exec_link);
  221. }
  222. mutex_unlock(&dev->struct_mutex);
  223. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  224. count, total_obj_size, total_gtt_size);
  225. return 0;
  226. }
  227. #define count_objects(list, member) do { \
  228. list_for_each_entry(obj, list, member) { \
  229. size += i915_gem_obj_ggtt_size(obj); \
  230. ++count; \
  231. if (obj->map_and_fenceable) { \
  232. mappable_size += i915_gem_obj_ggtt_size(obj); \
  233. ++mappable_count; \
  234. } \
  235. } \
  236. } while (0)
  237. struct file_stats {
  238. int count;
  239. size_t total, active, inactive, unbound;
  240. };
  241. static int per_file_stats(int id, void *ptr, void *data)
  242. {
  243. struct drm_i915_gem_object *obj = ptr;
  244. struct file_stats *stats = data;
  245. stats->count++;
  246. stats->total += obj->base.size;
  247. if (i915_gem_obj_ggtt_bound(obj)) {
  248. if (!list_empty(&obj->ring_list))
  249. stats->active += obj->base.size;
  250. else
  251. stats->inactive += obj->base.size;
  252. } else {
  253. if (!list_empty(&obj->global_list))
  254. stats->unbound += obj->base.size;
  255. }
  256. return 0;
  257. }
  258. #define count_vmas(list, member) do { \
  259. list_for_each_entry(vma, list, member) { \
  260. size += i915_gem_obj_ggtt_size(vma->obj); \
  261. ++count; \
  262. if (vma->obj->map_and_fenceable) { \
  263. mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
  264. ++mappable_count; \
  265. } \
  266. } \
  267. } while (0)
  268. static int i915_gem_object_info(struct seq_file *m, void* data)
  269. {
  270. struct drm_info_node *node = (struct drm_info_node *) m->private;
  271. struct drm_device *dev = node->minor->dev;
  272. struct drm_i915_private *dev_priv = dev->dev_private;
  273. u32 count, mappable_count, purgeable_count;
  274. size_t size, mappable_size, purgeable_size;
  275. struct drm_i915_gem_object *obj;
  276. struct i915_address_space *vm = &dev_priv->gtt.base;
  277. struct drm_file *file;
  278. struct i915_vma *vma;
  279. int ret;
  280. ret = mutex_lock_interruptible(&dev->struct_mutex);
  281. if (ret)
  282. return ret;
  283. seq_printf(m, "%u objects, %zu bytes\n",
  284. dev_priv->mm.object_count,
  285. dev_priv->mm.object_memory);
  286. size = count = mappable_size = mappable_count = 0;
  287. count_objects(&dev_priv->mm.bound_list, global_list);
  288. seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
  289. count, mappable_count, size, mappable_size);
  290. size = count = mappable_size = mappable_count = 0;
  291. count_vmas(&vm->active_list, mm_list);
  292. seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
  293. count, mappable_count, size, mappable_size);
  294. size = count = mappable_size = mappable_count = 0;
  295. count_vmas(&vm->inactive_list, mm_list);
  296. seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
  297. count, mappable_count, size, mappable_size);
  298. size = count = purgeable_size = purgeable_count = 0;
  299. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  300. size += obj->base.size, ++count;
  301. if (obj->madv == I915_MADV_DONTNEED)
  302. purgeable_size += obj->base.size, ++purgeable_count;
  303. }
  304. seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
  305. size = count = mappable_size = mappable_count = 0;
  306. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  307. if (obj->fault_mappable) {
  308. size += i915_gem_obj_ggtt_size(obj);
  309. ++count;
  310. }
  311. if (obj->pin_mappable) {
  312. mappable_size += i915_gem_obj_ggtt_size(obj);
  313. ++mappable_count;
  314. }
  315. if (obj->madv == I915_MADV_DONTNEED) {
  316. purgeable_size += obj->base.size;
  317. ++purgeable_count;
  318. }
  319. }
  320. seq_printf(m, "%u purgeable objects, %zu bytes\n",
  321. purgeable_count, purgeable_size);
  322. seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
  323. mappable_count, mappable_size);
  324. seq_printf(m, "%u fault mappable objects, %zu bytes\n",
  325. count, size);
  326. seq_printf(m, "%zu [%lu] gtt total\n",
  327. dev_priv->gtt.base.total,
  328. dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
  329. seq_putc(m, '\n');
  330. list_for_each_entry_reverse(file, &dev->filelist, lhead) {
  331. struct file_stats stats;
  332. memset(&stats, 0, sizeof(stats));
  333. idr_for_each(&file->object_idr, per_file_stats, &stats);
  334. seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
  335. get_pid_task(file->pid, PIDTYPE_PID)->comm,
  336. stats.count,
  337. stats.total,
  338. stats.active,
  339. stats.inactive,
  340. stats.unbound);
  341. }
  342. mutex_unlock(&dev->struct_mutex);
  343. return 0;
  344. }
  345. static int i915_gem_gtt_info(struct seq_file *m, void *data)
  346. {
  347. struct drm_info_node *node = (struct drm_info_node *) m->private;
  348. struct drm_device *dev = node->minor->dev;
  349. uintptr_t list = (uintptr_t) node->info_ent->data;
  350. struct drm_i915_private *dev_priv = dev->dev_private;
  351. struct drm_i915_gem_object *obj;
  352. size_t total_obj_size, total_gtt_size;
  353. int count, ret;
  354. ret = mutex_lock_interruptible(&dev->struct_mutex);
  355. if (ret)
  356. return ret;
  357. total_obj_size = total_gtt_size = count = 0;
  358. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  359. if (list == PINNED_LIST && obj->pin_count == 0)
  360. continue;
  361. seq_puts(m, " ");
  362. describe_obj(m, obj);
  363. seq_putc(m, '\n');
  364. total_obj_size += obj->base.size;
  365. total_gtt_size += i915_gem_obj_ggtt_size(obj);
  366. count++;
  367. }
  368. mutex_unlock(&dev->struct_mutex);
  369. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  370. count, total_obj_size, total_gtt_size);
  371. return 0;
  372. }
  373. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  374. {
  375. struct drm_info_node *node = (struct drm_info_node *) m->private;
  376. struct drm_device *dev = node->minor->dev;
  377. unsigned long flags;
  378. struct intel_crtc *crtc;
  379. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  380. const char pipe = pipe_name(crtc->pipe);
  381. const char plane = plane_name(crtc->plane);
  382. struct intel_unpin_work *work;
  383. spin_lock_irqsave(&dev->event_lock, flags);
  384. work = crtc->unpin_work;
  385. if (work == NULL) {
  386. seq_printf(m, "No flip due on pipe %c (plane %c)\n",
  387. pipe, plane);
  388. } else {
  389. if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  390. seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
  391. pipe, plane);
  392. } else {
  393. seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
  394. pipe, plane);
  395. }
  396. if (work->enable_stall_check)
  397. seq_puts(m, "Stall check enabled, ");
  398. else
  399. seq_puts(m, "Stall check waiting for page flip ioctl, ");
  400. seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
  401. if (work->old_fb_obj) {
  402. struct drm_i915_gem_object *obj = work->old_fb_obj;
  403. if (obj)
  404. seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
  405. i915_gem_obj_ggtt_offset(obj));
  406. }
  407. if (work->pending_flip_obj) {
  408. struct drm_i915_gem_object *obj = work->pending_flip_obj;
  409. if (obj)
  410. seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
  411. i915_gem_obj_ggtt_offset(obj));
  412. }
  413. }
  414. spin_unlock_irqrestore(&dev->event_lock, flags);
  415. }
  416. return 0;
  417. }
  418. static int i915_gem_request_info(struct seq_file *m, void *data)
  419. {
  420. struct drm_info_node *node = (struct drm_info_node *) m->private;
  421. struct drm_device *dev = node->minor->dev;
  422. drm_i915_private_t *dev_priv = dev->dev_private;
  423. struct intel_ring_buffer *ring;
  424. struct drm_i915_gem_request *gem_request;
  425. int ret, count, i;
  426. ret = mutex_lock_interruptible(&dev->struct_mutex);
  427. if (ret)
  428. return ret;
  429. count = 0;
  430. for_each_ring(ring, dev_priv, i) {
  431. if (list_empty(&ring->request_list))
  432. continue;
  433. seq_printf(m, "%s requests:\n", ring->name);
  434. list_for_each_entry(gem_request,
  435. &ring->request_list,
  436. list) {
  437. seq_printf(m, " %d @ %d\n",
  438. gem_request->seqno,
  439. (int) (jiffies - gem_request->emitted_jiffies));
  440. }
  441. count++;
  442. }
  443. mutex_unlock(&dev->struct_mutex);
  444. if (count == 0)
  445. seq_puts(m, "No requests\n");
  446. return 0;
  447. }
  448. static void i915_ring_seqno_info(struct seq_file *m,
  449. struct intel_ring_buffer *ring)
  450. {
  451. if (ring->get_seqno) {
  452. seq_printf(m, "Current sequence (%s): %u\n",
  453. ring->name, ring->get_seqno(ring, false));
  454. }
  455. }
  456. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  457. {
  458. struct drm_info_node *node = (struct drm_info_node *) m->private;
  459. struct drm_device *dev = node->minor->dev;
  460. drm_i915_private_t *dev_priv = dev->dev_private;
  461. struct intel_ring_buffer *ring;
  462. int ret, i;
  463. ret = mutex_lock_interruptible(&dev->struct_mutex);
  464. if (ret)
  465. return ret;
  466. for_each_ring(ring, dev_priv, i)
  467. i915_ring_seqno_info(m, ring);
  468. mutex_unlock(&dev->struct_mutex);
  469. return 0;
  470. }
  471. static int i915_interrupt_info(struct seq_file *m, void *data)
  472. {
  473. struct drm_info_node *node = (struct drm_info_node *) m->private;
  474. struct drm_device *dev = node->minor->dev;
  475. drm_i915_private_t *dev_priv = dev->dev_private;
  476. struct intel_ring_buffer *ring;
  477. int ret, i, pipe;
  478. ret = mutex_lock_interruptible(&dev->struct_mutex);
  479. if (ret)
  480. return ret;
  481. if (IS_VALLEYVIEW(dev)) {
  482. seq_printf(m, "Display IER:\t%08x\n",
  483. I915_READ(VLV_IER));
  484. seq_printf(m, "Display IIR:\t%08x\n",
  485. I915_READ(VLV_IIR));
  486. seq_printf(m, "Display IIR_RW:\t%08x\n",
  487. I915_READ(VLV_IIR_RW));
  488. seq_printf(m, "Display IMR:\t%08x\n",
  489. I915_READ(VLV_IMR));
  490. for_each_pipe(pipe)
  491. seq_printf(m, "Pipe %c stat:\t%08x\n",
  492. pipe_name(pipe),
  493. I915_READ(PIPESTAT(pipe)));
  494. seq_printf(m, "Master IER:\t%08x\n",
  495. I915_READ(VLV_MASTER_IER));
  496. seq_printf(m, "Render IER:\t%08x\n",
  497. I915_READ(GTIER));
  498. seq_printf(m, "Render IIR:\t%08x\n",
  499. I915_READ(GTIIR));
  500. seq_printf(m, "Render IMR:\t%08x\n",
  501. I915_READ(GTIMR));
  502. seq_printf(m, "PM IER:\t\t%08x\n",
  503. I915_READ(GEN6_PMIER));
  504. seq_printf(m, "PM IIR:\t\t%08x\n",
  505. I915_READ(GEN6_PMIIR));
  506. seq_printf(m, "PM IMR:\t\t%08x\n",
  507. I915_READ(GEN6_PMIMR));
  508. seq_printf(m, "Port hotplug:\t%08x\n",
  509. I915_READ(PORT_HOTPLUG_EN));
  510. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  511. I915_READ(VLV_DPFLIPSTAT));
  512. seq_printf(m, "DPINVGTT:\t%08x\n",
  513. I915_READ(DPINVGTT));
  514. } else if (!HAS_PCH_SPLIT(dev)) {
  515. seq_printf(m, "Interrupt enable: %08x\n",
  516. I915_READ(IER));
  517. seq_printf(m, "Interrupt identity: %08x\n",
  518. I915_READ(IIR));
  519. seq_printf(m, "Interrupt mask: %08x\n",
  520. I915_READ(IMR));
  521. for_each_pipe(pipe)
  522. seq_printf(m, "Pipe %c stat: %08x\n",
  523. pipe_name(pipe),
  524. I915_READ(PIPESTAT(pipe)));
  525. } else {
  526. seq_printf(m, "North Display Interrupt enable: %08x\n",
  527. I915_READ(DEIER));
  528. seq_printf(m, "North Display Interrupt identity: %08x\n",
  529. I915_READ(DEIIR));
  530. seq_printf(m, "North Display Interrupt mask: %08x\n",
  531. I915_READ(DEIMR));
  532. seq_printf(m, "South Display Interrupt enable: %08x\n",
  533. I915_READ(SDEIER));
  534. seq_printf(m, "South Display Interrupt identity: %08x\n",
  535. I915_READ(SDEIIR));
  536. seq_printf(m, "South Display Interrupt mask: %08x\n",
  537. I915_READ(SDEIMR));
  538. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  539. I915_READ(GTIER));
  540. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  541. I915_READ(GTIIR));
  542. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  543. I915_READ(GTIMR));
  544. }
  545. seq_printf(m, "Interrupts received: %d\n",
  546. atomic_read(&dev_priv->irq_received));
  547. for_each_ring(ring, dev_priv, i) {
  548. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  549. seq_printf(m,
  550. "Graphics Interrupt mask (%s): %08x\n",
  551. ring->name, I915_READ_IMR(ring));
  552. }
  553. i915_ring_seqno_info(m, ring);
  554. }
  555. mutex_unlock(&dev->struct_mutex);
  556. return 0;
  557. }
  558. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  559. {
  560. struct drm_info_node *node = (struct drm_info_node *) m->private;
  561. struct drm_device *dev = node->minor->dev;
  562. drm_i915_private_t *dev_priv = dev->dev_private;
  563. int i, ret;
  564. ret = mutex_lock_interruptible(&dev->struct_mutex);
  565. if (ret)
  566. return ret;
  567. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  568. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  569. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  570. struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
  571. seq_printf(m, "Fence %d, pin count = %d, object = ",
  572. i, dev_priv->fence_regs[i].pin_count);
  573. if (obj == NULL)
  574. seq_puts(m, "unused");
  575. else
  576. describe_obj(m, obj);
  577. seq_putc(m, '\n');
  578. }
  579. mutex_unlock(&dev->struct_mutex);
  580. return 0;
  581. }
  582. static int i915_hws_info(struct seq_file *m, void *data)
  583. {
  584. struct drm_info_node *node = (struct drm_info_node *) m->private;
  585. struct drm_device *dev = node->minor->dev;
  586. drm_i915_private_t *dev_priv = dev->dev_private;
  587. struct intel_ring_buffer *ring;
  588. const u32 *hws;
  589. int i;
  590. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  591. hws = ring->status_page.page_addr;
  592. if (hws == NULL)
  593. return 0;
  594. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  595. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  596. i * 4,
  597. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  598. }
  599. return 0;
  600. }
  601. static ssize_t
  602. i915_error_state_write(struct file *filp,
  603. const char __user *ubuf,
  604. size_t cnt,
  605. loff_t *ppos)
  606. {
  607. struct i915_error_state_file_priv *error_priv = filp->private_data;
  608. struct drm_device *dev = error_priv->dev;
  609. int ret;
  610. DRM_DEBUG_DRIVER("Resetting error state\n");
  611. ret = mutex_lock_interruptible(&dev->struct_mutex);
  612. if (ret)
  613. return ret;
  614. i915_destroy_error_state(dev);
  615. mutex_unlock(&dev->struct_mutex);
  616. return cnt;
  617. }
  618. static int i915_error_state_open(struct inode *inode, struct file *file)
  619. {
  620. struct drm_device *dev = inode->i_private;
  621. struct i915_error_state_file_priv *error_priv;
  622. error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
  623. if (!error_priv)
  624. return -ENOMEM;
  625. error_priv->dev = dev;
  626. i915_error_state_get(dev, error_priv);
  627. file->private_data = error_priv;
  628. return 0;
  629. }
  630. static int i915_error_state_release(struct inode *inode, struct file *file)
  631. {
  632. struct i915_error_state_file_priv *error_priv = file->private_data;
  633. i915_error_state_put(error_priv);
  634. kfree(error_priv);
  635. return 0;
  636. }
  637. static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
  638. size_t count, loff_t *pos)
  639. {
  640. struct i915_error_state_file_priv *error_priv = file->private_data;
  641. struct drm_i915_error_state_buf error_str;
  642. loff_t tmp_pos = 0;
  643. ssize_t ret_count = 0;
  644. int ret;
  645. ret = i915_error_state_buf_init(&error_str, count, *pos);
  646. if (ret)
  647. return ret;
  648. ret = i915_error_state_to_str(&error_str, error_priv);
  649. if (ret)
  650. goto out;
  651. ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
  652. error_str.buf,
  653. error_str.bytes);
  654. if (ret_count < 0)
  655. ret = ret_count;
  656. else
  657. *pos = error_str.start + ret_count;
  658. out:
  659. i915_error_state_buf_release(&error_str);
  660. return ret ?: ret_count;
  661. }
  662. static const struct file_operations i915_error_state_fops = {
  663. .owner = THIS_MODULE,
  664. .open = i915_error_state_open,
  665. .read = i915_error_state_read,
  666. .write = i915_error_state_write,
  667. .llseek = default_llseek,
  668. .release = i915_error_state_release,
  669. };
  670. static int
  671. i915_next_seqno_get(void *data, u64 *val)
  672. {
  673. struct drm_device *dev = data;
  674. drm_i915_private_t *dev_priv = dev->dev_private;
  675. int ret;
  676. ret = mutex_lock_interruptible(&dev->struct_mutex);
  677. if (ret)
  678. return ret;
  679. *val = dev_priv->next_seqno;
  680. mutex_unlock(&dev->struct_mutex);
  681. return 0;
  682. }
  683. static int
  684. i915_next_seqno_set(void *data, u64 val)
  685. {
  686. struct drm_device *dev = data;
  687. int ret;
  688. ret = mutex_lock_interruptible(&dev->struct_mutex);
  689. if (ret)
  690. return ret;
  691. ret = i915_gem_set_seqno(dev, val);
  692. mutex_unlock(&dev->struct_mutex);
  693. return ret;
  694. }
  695. DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
  696. i915_next_seqno_get, i915_next_seqno_set,
  697. "0x%llx\n");
  698. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  699. {
  700. struct drm_info_node *node = (struct drm_info_node *) m->private;
  701. struct drm_device *dev = node->minor->dev;
  702. drm_i915_private_t *dev_priv = dev->dev_private;
  703. u16 crstanddelay;
  704. int ret;
  705. ret = mutex_lock_interruptible(&dev->struct_mutex);
  706. if (ret)
  707. return ret;
  708. crstanddelay = I915_READ16(CRSTANDVID);
  709. mutex_unlock(&dev->struct_mutex);
  710. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  711. return 0;
  712. }
  713. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  714. {
  715. struct drm_info_node *node = (struct drm_info_node *) m->private;
  716. struct drm_device *dev = node->minor->dev;
  717. drm_i915_private_t *dev_priv = dev->dev_private;
  718. int ret;
  719. if (IS_GEN5(dev)) {
  720. u16 rgvswctl = I915_READ16(MEMSWCTL);
  721. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  722. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  723. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  724. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  725. MEMSTAT_VID_SHIFT);
  726. seq_printf(m, "Current P-state: %d\n",
  727. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  728. } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
  729. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  730. u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  731. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  732. u32 rpstat, cagf, reqf;
  733. u32 rpupei, rpcurup, rpprevup;
  734. u32 rpdownei, rpcurdown, rpprevdown;
  735. int max_freq;
  736. /* RPSTAT1 is in the GT power well */
  737. ret = mutex_lock_interruptible(&dev->struct_mutex);
  738. if (ret)
  739. return ret;
  740. gen6_gt_force_wake_get(dev_priv);
  741. reqf = I915_READ(GEN6_RPNSWREQ);
  742. reqf &= ~GEN6_TURBO_DISABLE;
  743. if (IS_HASWELL(dev))
  744. reqf >>= 24;
  745. else
  746. reqf >>= 25;
  747. reqf *= GT_FREQUENCY_MULTIPLIER;
  748. rpstat = I915_READ(GEN6_RPSTAT1);
  749. rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
  750. rpcurup = I915_READ(GEN6_RP_CUR_UP);
  751. rpprevup = I915_READ(GEN6_RP_PREV_UP);
  752. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
  753. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
  754. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
  755. if (IS_HASWELL(dev))
  756. cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
  757. else
  758. cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
  759. cagf *= GT_FREQUENCY_MULTIPLIER;
  760. gen6_gt_force_wake_put(dev_priv);
  761. mutex_unlock(&dev->struct_mutex);
  762. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  763. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  764. seq_printf(m, "Render p-state ratio: %d\n",
  765. (gt_perf_status & 0xff00) >> 8);
  766. seq_printf(m, "Render p-state VID: %d\n",
  767. gt_perf_status & 0xff);
  768. seq_printf(m, "Render p-state limit: %d\n",
  769. rp_state_limits & 0xff);
  770. seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
  771. seq_printf(m, "CAGF: %dMHz\n", cagf);
  772. seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
  773. GEN6_CURICONT_MASK);
  774. seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
  775. GEN6_CURBSYTAVG_MASK);
  776. seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
  777. GEN6_CURBSYTAVG_MASK);
  778. seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
  779. GEN6_CURIAVG_MASK);
  780. seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
  781. GEN6_CURBSYTAVG_MASK);
  782. seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
  783. GEN6_CURBSYTAVG_MASK);
  784. max_freq = (rp_state_cap & 0xff0000) >> 16;
  785. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  786. max_freq * GT_FREQUENCY_MULTIPLIER);
  787. max_freq = (rp_state_cap & 0xff00) >> 8;
  788. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  789. max_freq * GT_FREQUENCY_MULTIPLIER);
  790. max_freq = rp_state_cap & 0xff;
  791. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  792. max_freq * GT_FREQUENCY_MULTIPLIER);
  793. seq_printf(m, "Max overclocked frequency: %dMHz\n",
  794. dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
  795. } else if (IS_VALLEYVIEW(dev)) {
  796. u32 freq_sts, val;
  797. mutex_lock(&dev_priv->rps.hw_lock);
  798. freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  799. seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
  800. seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
  801. val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
  802. seq_printf(m, "max GPU freq: %d MHz\n",
  803. vlv_gpu_freq(dev_priv->mem_freq, val));
  804. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
  805. seq_printf(m, "min GPU freq: %d MHz\n",
  806. vlv_gpu_freq(dev_priv->mem_freq, val));
  807. seq_printf(m, "current GPU freq: %d MHz\n",
  808. vlv_gpu_freq(dev_priv->mem_freq,
  809. (freq_sts >> 8) & 0xff));
  810. mutex_unlock(&dev_priv->rps.hw_lock);
  811. } else {
  812. seq_puts(m, "no P-state info available\n");
  813. }
  814. return 0;
  815. }
  816. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  817. {
  818. struct drm_info_node *node = (struct drm_info_node *) m->private;
  819. struct drm_device *dev = node->minor->dev;
  820. drm_i915_private_t *dev_priv = dev->dev_private;
  821. u32 delayfreq;
  822. int ret, i;
  823. ret = mutex_lock_interruptible(&dev->struct_mutex);
  824. if (ret)
  825. return ret;
  826. for (i = 0; i < 16; i++) {
  827. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  828. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  829. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  830. }
  831. mutex_unlock(&dev->struct_mutex);
  832. return 0;
  833. }
  834. static inline int MAP_TO_MV(int map)
  835. {
  836. return 1250 - (map * 25);
  837. }
  838. static int i915_inttoext_table(struct seq_file *m, void *unused)
  839. {
  840. struct drm_info_node *node = (struct drm_info_node *) m->private;
  841. struct drm_device *dev = node->minor->dev;
  842. drm_i915_private_t *dev_priv = dev->dev_private;
  843. u32 inttoext;
  844. int ret, i;
  845. ret = mutex_lock_interruptible(&dev->struct_mutex);
  846. if (ret)
  847. return ret;
  848. for (i = 1; i <= 32; i++) {
  849. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  850. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  851. }
  852. mutex_unlock(&dev->struct_mutex);
  853. return 0;
  854. }
  855. static int ironlake_drpc_info(struct seq_file *m)
  856. {
  857. struct drm_info_node *node = (struct drm_info_node *) m->private;
  858. struct drm_device *dev = node->minor->dev;
  859. drm_i915_private_t *dev_priv = dev->dev_private;
  860. u32 rgvmodectl, rstdbyctl;
  861. u16 crstandvid;
  862. int ret;
  863. ret = mutex_lock_interruptible(&dev->struct_mutex);
  864. if (ret)
  865. return ret;
  866. rgvmodectl = I915_READ(MEMMODECTL);
  867. rstdbyctl = I915_READ(RSTDBYCTL);
  868. crstandvid = I915_READ16(CRSTANDVID);
  869. mutex_unlock(&dev->struct_mutex);
  870. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  871. "yes" : "no");
  872. seq_printf(m, "Boost freq: %d\n",
  873. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  874. MEMMODE_BOOST_FREQ_SHIFT);
  875. seq_printf(m, "HW control enabled: %s\n",
  876. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  877. seq_printf(m, "SW control enabled: %s\n",
  878. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  879. seq_printf(m, "Gated voltage change: %s\n",
  880. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  881. seq_printf(m, "Starting frequency: P%d\n",
  882. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  883. seq_printf(m, "Max P-state: P%d\n",
  884. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  885. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  886. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  887. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  888. seq_printf(m, "Render standby enabled: %s\n",
  889. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  890. seq_puts(m, "Current RS state: ");
  891. switch (rstdbyctl & RSX_STATUS_MASK) {
  892. case RSX_STATUS_ON:
  893. seq_puts(m, "on\n");
  894. break;
  895. case RSX_STATUS_RC1:
  896. seq_puts(m, "RC1\n");
  897. break;
  898. case RSX_STATUS_RC1E:
  899. seq_puts(m, "RC1E\n");
  900. break;
  901. case RSX_STATUS_RS1:
  902. seq_puts(m, "RS1\n");
  903. break;
  904. case RSX_STATUS_RS2:
  905. seq_puts(m, "RS2 (RC6)\n");
  906. break;
  907. case RSX_STATUS_RS3:
  908. seq_puts(m, "RC3 (RC6+)\n");
  909. break;
  910. default:
  911. seq_puts(m, "unknown\n");
  912. break;
  913. }
  914. return 0;
  915. }
  916. static int gen6_drpc_info(struct seq_file *m)
  917. {
  918. struct drm_info_node *node = (struct drm_info_node *) m->private;
  919. struct drm_device *dev = node->minor->dev;
  920. struct drm_i915_private *dev_priv = dev->dev_private;
  921. u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
  922. unsigned forcewake_count;
  923. int count = 0, ret;
  924. ret = mutex_lock_interruptible(&dev->struct_mutex);
  925. if (ret)
  926. return ret;
  927. spin_lock_irq(&dev_priv->uncore.lock);
  928. forcewake_count = dev_priv->uncore.forcewake_count;
  929. spin_unlock_irq(&dev_priv->uncore.lock);
  930. if (forcewake_count) {
  931. seq_puts(m, "RC information inaccurate because somebody "
  932. "holds a forcewake reference \n");
  933. } else {
  934. /* NB: we cannot use forcewake, else we read the wrong values */
  935. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  936. udelay(10);
  937. seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
  938. }
  939. gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
  940. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
  941. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  942. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  943. mutex_unlock(&dev->struct_mutex);
  944. mutex_lock(&dev_priv->rps.hw_lock);
  945. sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  946. mutex_unlock(&dev_priv->rps.hw_lock);
  947. seq_printf(m, "Video Turbo Mode: %s\n",
  948. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  949. seq_printf(m, "HW control enabled: %s\n",
  950. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  951. seq_printf(m, "SW control enabled: %s\n",
  952. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  953. GEN6_RP_MEDIA_SW_MODE));
  954. seq_printf(m, "RC1e Enabled: %s\n",
  955. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  956. seq_printf(m, "RC6 Enabled: %s\n",
  957. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  958. seq_printf(m, "Deep RC6 Enabled: %s\n",
  959. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  960. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  961. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  962. seq_puts(m, "Current RC state: ");
  963. switch (gt_core_status & GEN6_RCn_MASK) {
  964. case GEN6_RC0:
  965. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  966. seq_puts(m, "Core Power Down\n");
  967. else
  968. seq_puts(m, "on\n");
  969. break;
  970. case GEN6_RC3:
  971. seq_puts(m, "RC3\n");
  972. break;
  973. case GEN6_RC6:
  974. seq_puts(m, "RC6\n");
  975. break;
  976. case GEN6_RC7:
  977. seq_puts(m, "RC7\n");
  978. break;
  979. default:
  980. seq_puts(m, "Unknown\n");
  981. break;
  982. }
  983. seq_printf(m, "Core Power Down: %s\n",
  984. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  985. /* Not exactly sure what this is */
  986. seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
  987. I915_READ(GEN6_GT_GFX_RC6_LOCKED));
  988. seq_printf(m, "RC6 residency since boot: %u\n",
  989. I915_READ(GEN6_GT_GFX_RC6));
  990. seq_printf(m, "RC6+ residency since boot: %u\n",
  991. I915_READ(GEN6_GT_GFX_RC6p));
  992. seq_printf(m, "RC6++ residency since boot: %u\n",
  993. I915_READ(GEN6_GT_GFX_RC6pp));
  994. seq_printf(m, "RC6 voltage: %dmV\n",
  995. GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
  996. seq_printf(m, "RC6+ voltage: %dmV\n",
  997. GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
  998. seq_printf(m, "RC6++ voltage: %dmV\n",
  999. GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
  1000. return 0;
  1001. }
  1002. static int i915_drpc_info(struct seq_file *m, void *unused)
  1003. {
  1004. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1005. struct drm_device *dev = node->minor->dev;
  1006. if (IS_GEN6(dev) || IS_GEN7(dev))
  1007. return gen6_drpc_info(m);
  1008. else
  1009. return ironlake_drpc_info(m);
  1010. }
  1011. static int i915_fbc_status(struct seq_file *m, void *unused)
  1012. {
  1013. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1014. struct drm_device *dev = node->minor->dev;
  1015. drm_i915_private_t *dev_priv = dev->dev_private;
  1016. if (!I915_HAS_FBC(dev)) {
  1017. seq_puts(m, "FBC unsupported on this chipset\n");
  1018. return 0;
  1019. }
  1020. if (intel_fbc_enabled(dev)) {
  1021. seq_puts(m, "FBC enabled\n");
  1022. } else {
  1023. seq_puts(m, "FBC disabled: ");
  1024. switch (dev_priv->fbc.no_fbc_reason) {
  1025. case FBC_OK:
  1026. seq_puts(m, "FBC actived, but currently disabled in hardware");
  1027. break;
  1028. case FBC_UNSUPPORTED:
  1029. seq_puts(m, "unsupported by this chipset");
  1030. break;
  1031. case FBC_NO_OUTPUT:
  1032. seq_puts(m, "no outputs");
  1033. break;
  1034. case FBC_STOLEN_TOO_SMALL:
  1035. seq_puts(m, "not enough stolen memory");
  1036. break;
  1037. case FBC_UNSUPPORTED_MODE:
  1038. seq_puts(m, "mode not supported");
  1039. break;
  1040. case FBC_MODE_TOO_LARGE:
  1041. seq_puts(m, "mode too large");
  1042. break;
  1043. case FBC_BAD_PLANE:
  1044. seq_puts(m, "FBC unsupported on plane");
  1045. break;
  1046. case FBC_NOT_TILED:
  1047. seq_puts(m, "scanout buffer not tiled");
  1048. break;
  1049. case FBC_MULTIPLE_PIPES:
  1050. seq_puts(m, "multiple pipes are enabled");
  1051. break;
  1052. case FBC_MODULE_PARAM:
  1053. seq_puts(m, "disabled per module param (default off)");
  1054. break;
  1055. case FBC_CHIP_DEFAULT:
  1056. seq_puts(m, "disabled per chip default");
  1057. break;
  1058. default:
  1059. seq_puts(m, "unknown reason");
  1060. }
  1061. seq_putc(m, '\n');
  1062. }
  1063. return 0;
  1064. }
  1065. static int i915_ips_status(struct seq_file *m, void *unused)
  1066. {
  1067. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1068. struct drm_device *dev = node->minor->dev;
  1069. struct drm_i915_private *dev_priv = dev->dev_private;
  1070. if (!HAS_IPS(dev)) {
  1071. seq_puts(m, "not supported\n");
  1072. return 0;
  1073. }
  1074. if (I915_READ(IPS_CTL) & IPS_ENABLE)
  1075. seq_puts(m, "enabled\n");
  1076. else
  1077. seq_puts(m, "disabled\n");
  1078. return 0;
  1079. }
  1080. static int i915_sr_status(struct seq_file *m, void *unused)
  1081. {
  1082. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1083. struct drm_device *dev = node->minor->dev;
  1084. drm_i915_private_t *dev_priv = dev->dev_private;
  1085. bool sr_enabled = false;
  1086. if (HAS_PCH_SPLIT(dev))
  1087. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  1088. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  1089. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  1090. else if (IS_I915GM(dev))
  1091. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1092. else if (IS_PINEVIEW(dev))
  1093. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1094. seq_printf(m, "self-refresh: %s\n",
  1095. sr_enabled ? "enabled" : "disabled");
  1096. return 0;
  1097. }
  1098. static int i915_emon_status(struct seq_file *m, void *unused)
  1099. {
  1100. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1101. struct drm_device *dev = node->minor->dev;
  1102. drm_i915_private_t *dev_priv = dev->dev_private;
  1103. unsigned long temp, chipset, gfx;
  1104. int ret;
  1105. if (!IS_GEN5(dev))
  1106. return -ENODEV;
  1107. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1108. if (ret)
  1109. return ret;
  1110. temp = i915_mch_val(dev_priv);
  1111. chipset = i915_chipset_val(dev_priv);
  1112. gfx = i915_gfx_val(dev_priv);
  1113. mutex_unlock(&dev->struct_mutex);
  1114. seq_printf(m, "GMCH temp: %ld\n", temp);
  1115. seq_printf(m, "Chipset power: %ld\n", chipset);
  1116. seq_printf(m, "GFX power: %ld\n", gfx);
  1117. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1118. return 0;
  1119. }
  1120. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1121. {
  1122. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1123. struct drm_device *dev = node->minor->dev;
  1124. drm_i915_private_t *dev_priv = dev->dev_private;
  1125. int ret;
  1126. int gpu_freq, ia_freq;
  1127. if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
  1128. seq_puts(m, "unsupported on this chipset\n");
  1129. return 0;
  1130. }
  1131. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1132. if (ret)
  1133. return ret;
  1134. seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
  1135. for (gpu_freq = dev_priv->rps.min_delay;
  1136. gpu_freq <= dev_priv->rps.max_delay;
  1137. gpu_freq++) {
  1138. ia_freq = gpu_freq;
  1139. sandybridge_pcode_read(dev_priv,
  1140. GEN6_PCODE_READ_MIN_FREQ_TABLE,
  1141. &ia_freq);
  1142. seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
  1143. gpu_freq * GT_FREQUENCY_MULTIPLIER,
  1144. ((ia_freq >> 0) & 0xff) * 100,
  1145. ((ia_freq >> 8) & 0xff) * 100);
  1146. }
  1147. mutex_unlock(&dev_priv->rps.hw_lock);
  1148. return 0;
  1149. }
  1150. static int i915_gfxec(struct seq_file *m, void *unused)
  1151. {
  1152. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1153. struct drm_device *dev = node->minor->dev;
  1154. drm_i915_private_t *dev_priv = dev->dev_private;
  1155. int ret;
  1156. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1157. if (ret)
  1158. return ret;
  1159. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  1160. mutex_unlock(&dev->struct_mutex);
  1161. return 0;
  1162. }
  1163. static int i915_opregion(struct seq_file *m, void *unused)
  1164. {
  1165. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1166. struct drm_device *dev = node->minor->dev;
  1167. drm_i915_private_t *dev_priv = dev->dev_private;
  1168. struct intel_opregion *opregion = &dev_priv->opregion;
  1169. void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
  1170. int ret;
  1171. if (data == NULL)
  1172. return -ENOMEM;
  1173. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1174. if (ret)
  1175. goto out;
  1176. if (opregion->header) {
  1177. memcpy_fromio(data, opregion->header, OPREGION_SIZE);
  1178. seq_write(m, data, OPREGION_SIZE);
  1179. }
  1180. mutex_unlock(&dev->struct_mutex);
  1181. out:
  1182. kfree(data);
  1183. return 0;
  1184. }
  1185. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1186. {
  1187. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1188. struct drm_device *dev = node->minor->dev;
  1189. drm_i915_private_t *dev_priv = dev->dev_private;
  1190. struct intel_fbdev *ifbdev;
  1191. struct intel_framebuffer *fb;
  1192. int ret;
  1193. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1194. if (ret)
  1195. return ret;
  1196. ifbdev = dev_priv->fbdev;
  1197. fb = to_intel_framebuffer(ifbdev->helper.fb);
  1198. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1199. fb->base.width,
  1200. fb->base.height,
  1201. fb->base.depth,
  1202. fb->base.bits_per_pixel,
  1203. atomic_read(&fb->base.refcount.refcount));
  1204. describe_obj(m, fb->obj);
  1205. seq_putc(m, '\n');
  1206. mutex_unlock(&dev->mode_config.mutex);
  1207. mutex_lock(&dev->mode_config.fb_lock);
  1208. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  1209. if (&fb->base == ifbdev->helper.fb)
  1210. continue;
  1211. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1212. fb->base.width,
  1213. fb->base.height,
  1214. fb->base.depth,
  1215. fb->base.bits_per_pixel,
  1216. atomic_read(&fb->base.refcount.refcount));
  1217. describe_obj(m, fb->obj);
  1218. seq_putc(m, '\n');
  1219. }
  1220. mutex_unlock(&dev->mode_config.fb_lock);
  1221. return 0;
  1222. }
  1223. static int i915_context_status(struct seq_file *m, void *unused)
  1224. {
  1225. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1226. struct drm_device *dev = node->minor->dev;
  1227. drm_i915_private_t *dev_priv = dev->dev_private;
  1228. struct intel_ring_buffer *ring;
  1229. int ret, i;
  1230. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1231. if (ret)
  1232. return ret;
  1233. if (dev_priv->ips.pwrctx) {
  1234. seq_puts(m, "power context ");
  1235. describe_obj(m, dev_priv->ips.pwrctx);
  1236. seq_putc(m, '\n');
  1237. }
  1238. if (dev_priv->ips.renderctx) {
  1239. seq_puts(m, "render context ");
  1240. describe_obj(m, dev_priv->ips.renderctx);
  1241. seq_putc(m, '\n');
  1242. }
  1243. for_each_ring(ring, dev_priv, i) {
  1244. if (ring->default_context) {
  1245. seq_printf(m, "HW default context %s ring ", ring->name);
  1246. describe_obj(m, ring->default_context->obj);
  1247. seq_putc(m, '\n');
  1248. }
  1249. }
  1250. mutex_unlock(&dev->mode_config.mutex);
  1251. return 0;
  1252. }
  1253. static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
  1254. {
  1255. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1256. struct drm_device *dev = node->minor->dev;
  1257. struct drm_i915_private *dev_priv = dev->dev_private;
  1258. unsigned forcewake_count;
  1259. spin_lock_irq(&dev_priv->uncore.lock);
  1260. forcewake_count = dev_priv->uncore.forcewake_count;
  1261. spin_unlock_irq(&dev_priv->uncore.lock);
  1262. seq_printf(m, "forcewake count = %u\n", forcewake_count);
  1263. return 0;
  1264. }
  1265. static const char *swizzle_string(unsigned swizzle)
  1266. {
  1267. switch (swizzle) {
  1268. case I915_BIT_6_SWIZZLE_NONE:
  1269. return "none";
  1270. case I915_BIT_6_SWIZZLE_9:
  1271. return "bit9";
  1272. case I915_BIT_6_SWIZZLE_9_10:
  1273. return "bit9/bit10";
  1274. case I915_BIT_6_SWIZZLE_9_11:
  1275. return "bit9/bit11";
  1276. case I915_BIT_6_SWIZZLE_9_10_11:
  1277. return "bit9/bit10/bit11";
  1278. case I915_BIT_6_SWIZZLE_9_17:
  1279. return "bit9/bit17";
  1280. case I915_BIT_6_SWIZZLE_9_10_17:
  1281. return "bit9/bit10/bit17";
  1282. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1283. return "unknown";
  1284. }
  1285. return "bug";
  1286. }
  1287. static int i915_swizzle_info(struct seq_file *m, void *data)
  1288. {
  1289. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1290. struct drm_device *dev = node->minor->dev;
  1291. struct drm_i915_private *dev_priv = dev->dev_private;
  1292. int ret;
  1293. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1294. if (ret)
  1295. return ret;
  1296. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1297. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1298. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1299. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1300. if (IS_GEN3(dev) || IS_GEN4(dev)) {
  1301. seq_printf(m, "DDC = 0x%08x\n",
  1302. I915_READ(DCC));
  1303. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1304. I915_READ16(C0DRB3));
  1305. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1306. I915_READ16(C1DRB3));
  1307. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1308. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1309. I915_READ(MAD_DIMM_C0));
  1310. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1311. I915_READ(MAD_DIMM_C1));
  1312. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1313. I915_READ(MAD_DIMM_C2));
  1314. seq_printf(m, "TILECTL = 0x%08x\n",
  1315. I915_READ(TILECTL));
  1316. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1317. I915_READ(ARB_MODE));
  1318. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1319. I915_READ(DISP_ARB_CTL));
  1320. }
  1321. mutex_unlock(&dev->struct_mutex);
  1322. return 0;
  1323. }
  1324. static int i915_ppgtt_info(struct seq_file *m, void *data)
  1325. {
  1326. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1327. struct drm_device *dev = node->minor->dev;
  1328. struct drm_i915_private *dev_priv = dev->dev_private;
  1329. struct intel_ring_buffer *ring;
  1330. int i, ret;
  1331. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1332. if (ret)
  1333. return ret;
  1334. if (INTEL_INFO(dev)->gen == 6)
  1335. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
  1336. for_each_ring(ring, dev_priv, i) {
  1337. seq_printf(m, "%s\n", ring->name);
  1338. if (INTEL_INFO(dev)->gen == 7)
  1339. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
  1340. seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
  1341. seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
  1342. seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
  1343. }
  1344. if (dev_priv->mm.aliasing_ppgtt) {
  1345. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1346. seq_puts(m, "aliasing PPGTT:\n");
  1347. seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
  1348. }
  1349. seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
  1350. mutex_unlock(&dev->struct_mutex);
  1351. return 0;
  1352. }
  1353. static int i915_dpio_info(struct seq_file *m, void *data)
  1354. {
  1355. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1356. struct drm_device *dev = node->minor->dev;
  1357. struct drm_i915_private *dev_priv = dev->dev_private;
  1358. int ret;
  1359. if (!IS_VALLEYVIEW(dev)) {
  1360. seq_puts(m, "unsupported\n");
  1361. return 0;
  1362. }
  1363. ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
  1364. if (ret)
  1365. return ret;
  1366. seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
  1367. seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
  1368. vlv_dpio_read(dev_priv, _DPIO_DIV_A));
  1369. seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
  1370. vlv_dpio_read(dev_priv, _DPIO_DIV_B));
  1371. seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
  1372. vlv_dpio_read(dev_priv, _DPIO_REFSFR_A));
  1373. seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
  1374. vlv_dpio_read(dev_priv, _DPIO_REFSFR_B));
  1375. seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
  1376. vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
  1377. seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
  1378. vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
  1379. seq_printf(m, "DPIO_LPF_COEFF_A: 0x%08x\n",
  1380. vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_A));
  1381. seq_printf(m, "DPIO_LPF_COEFF_B: 0x%08x\n",
  1382. vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_B));
  1383. seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
  1384. vlv_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
  1385. mutex_unlock(&dev_priv->dpio_lock);
  1386. return 0;
  1387. }
  1388. static int i915_llc(struct seq_file *m, void *data)
  1389. {
  1390. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1391. struct drm_device *dev = node->minor->dev;
  1392. struct drm_i915_private *dev_priv = dev->dev_private;
  1393. /* Size calculation for LLC is a bit of a pain. Ignore for now. */
  1394. seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
  1395. seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
  1396. return 0;
  1397. }
  1398. static int i915_edp_psr_status(struct seq_file *m, void *data)
  1399. {
  1400. struct drm_info_node *node = m->private;
  1401. struct drm_device *dev = node->minor->dev;
  1402. struct drm_i915_private *dev_priv = dev->dev_private;
  1403. u32 psrstat, psrperf;
  1404. if (!IS_HASWELL(dev)) {
  1405. seq_puts(m, "PSR not supported on this platform\n");
  1406. } else if (IS_HASWELL(dev) && I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE) {
  1407. seq_puts(m, "PSR enabled\n");
  1408. } else {
  1409. seq_puts(m, "PSR disabled: ");
  1410. switch (dev_priv->no_psr_reason) {
  1411. case PSR_NO_SOURCE:
  1412. seq_puts(m, "not supported on this platform");
  1413. break;
  1414. case PSR_NO_SINK:
  1415. seq_puts(m, "not supported by panel");
  1416. break;
  1417. case PSR_MODULE_PARAM:
  1418. seq_puts(m, "disabled by flag");
  1419. break;
  1420. case PSR_CRTC_NOT_ACTIVE:
  1421. seq_puts(m, "crtc not active");
  1422. break;
  1423. case PSR_PWR_WELL_ENABLED:
  1424. seq_puts(m, "power well enabled");
  1425. break;
  1426. case PSR_NOT_TILED:
  1427. seq_puts(m, "not tiled");
  1428. break;
  1429. case PSR_SPRITE_ENABLED:
  1430. seq_puts(m, "sprite enabled");
  1431. break;
  1432. case PSR_S3D_ENABLED:
  1433. seq_puts(m, "stereo 3d enabled");
  1434. break;
  1435. case PSR_INTERLACED_ENABLED:
  1436. seq_puts(m, "interlaced enabled");
  1437. break;
  1438. case PSR_HSW_NOT_DDIA:
  1439. seq_puts(m, "HSW ties PSR to DDI A (eDP)");
  1440. break;
  1441. default:
  1442. seq_puts(m, "unknown reason");
  1443. }
  1444. seq_puts(m, "\n");
  1445. return 0;
  1446. }
  1447. psrstat = I915_READ(EDP_PSR_STATUS_CTL);
  1448. seq_puts(m, "PSR Current State: ");
  1449. switch (psrstat & EDP_PSR_STATUS_STATE_MASK) {
  1450. case EDP_PSR_STATUS_STATE_IDLE:
  1451. seq_puts(m, "Reset state\n");
  1452. break;
  1453. case EDP_PSR_STATUS_STATE_SRDONACK:
  1454. seq_puts(m, "Wait for TG/Stream to send on frame of data after SRD conditions are met\n");
  1455. break;
  1456. case EDP_PSR_STATUS_STATE_SRDENT:
  1457. seq_puts(m, "SRD entry\n");
  1458. break;
  1459. case EDP_PSR_STATUS_STATE_BUFOFF:
  1460. seq_puts(m, "Wait for buffer turn off\n");
  1461. break;
  1462. case EDP_PSR_STATUS_STATE_BUFON:
  1463. seq_puts(m, "Wait for buffer turn on\n");
  1464. break;
  1465. case EDP_PSR_STATUS_STATE_AUXACK:
  1466. seq_puts(m, "Wait for AUX to acknowledge on SRD exit\n");
  1467. break;
  1468. case EDP_PSR_STATUS_STATE_SRDOFFACK:
  1469. seq_puts(m, "Wait for TG/Stream to acknowledge the SRD VDM exit\n");
  1470. break;
  1471. default:
  1472. seq_puts(m, "Unknown\n");
  1473. break;
  1474. }
  1475. seq_puts(m, "Link Status: ");
  1476. switch (psrstat & EDP_PSR_STATUS_LINK_MASK) {
  1477. case EDP_PSR_STATUS_LINK_FULL_OFF:
  1478. seq_puts(m, "Link is fully off\n");
  1479. break;
  1480. case EDP_PSR_STATUS_LINK_FULL_ON:
  1481. seq_puts(m, "Link is fully on\n");
  1482. break;
  1483. case EDP_PSR_STATUS_LINK_STANDBY:
  1484. seq_puts(m, "Link is in standby\n");
  1485. break;
  1486. default:
  1487. seq_puts(m, "Unknown\n");
  1488. break;
  1489. }
  1490. seq_printf(m, "PSR Entry Count: %u\n",
  1491. psrstat >> EDP_PSR_STATUS_COUNT_SHIFT &
  1492. EDP_PSR_STATUS_COUNT_MASK);
  1493. seq_printf(m, "Max Sleep Timer Counter: %u\n",
  1494. psrstat >> EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT &
  1495. EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK);
  1496. seq_printf(m, "Had AUX error: %s\n",
  1497. yesno(psrstat & EDP_PSR_STATUS_AUX_ERROR));
  1498. seq_printf(m, "Sending AUX: %s\n",
  1499. yesno(psrstat & EDP_PSR_STATUS_AUX_SENDING));
  1500. seq_printf(m, "Sending Idle: %s\n",
  1501. yesno(psrstat & EDP_PSR_STATUS_SENDING_IDLE));
  1502. seq_printf(m, "Sending TP2 TP3: %s\n",
  1503. yesno(psrstat & EDP_PSR_STATUS_SENDING_TP2_TP3));
  1504. seq_printf(m, "Sending TP1: %s\n",
  1505. yesno(psrstat & EDP_PSR_STATUS_SENDING_TP1));
  1506. seq_printf(m, "Idle Count: %u\n",
  1507. psrstat & EDP_PSR_STATUS_IDLE_MASK);
  1508. psrperf = (I915_READ(EDP_PSR_PERF_CNT)) & EDP_PSR_PERF_CNT_MASK;
  1509. seq_printf(m, "Performance Counter: %u\n", psrperf);
  1510. return 0;
  1511. }
  1512. static int i915_energy_uJ(struct seq_file *m, void *data)
  1513. {
  1514. struct drm_info_node *node = m->private;
  1515. struct drm_device *dev = node->minor->dev;
  1516. struct drm_i915_private *dev_priv = dev->dev_private;
  1517. u64 power;
  1518. u32 units;
  1519. if (INTEL_INFO(dev)->gen < 6)
  1520. return -ENODEV;
  1521. rdmsrl(MSR_RAPL_POWER_UNIT, power);
  1522. power = (power & 0x1f00) >> 8;
  1523. units = 1000000 / (1 << power); /* convert to uJ */
  1524. power = I915_READ(MCH_SECP_NRG_STTS);
  1525. power *= units;
  1526. seq_printf(m, "%llu", (long long unsigned)power);
  1527. return 0;
  1528. }
  1529. static int i915_pc8_status(struct seq_file *m, void *unused)
  1530. {
  1531. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1532. struct drm_device *dev = node->minor->dev;
  1533. struct drm_i915_private *dev_priv = dev->dev_private;
  1534. if (!IS_HASWELL(dev)) {
  1535. seq_puts(m, "not supported\n");
  1536. return 0;
  1537. }
  1538. mutex_lock(&dev_priv->pc8.lock);
  1539. seq_printf(m, "Requirements met: %s\n",
  1540. yesno(dev_priv->pc8.requirements_met));
  1541. seq_printf(m, "GPU idle: %s\n", yesno(dev_priv->pc8.gpu_idle));
  1542. seq_printf(m, "Disable count: %d\n", dev_priv->pc8.disable_count);
  1543. seq_printf(m, "IRQs disabled: %s\n",
  1544. yesno(dev_priv->pc8.irqs_disabled));
  1545. seq_printf(m, "Enabled: %s\n", yesno(dev_priv->pc8.enabled));
  1546. mutex_unlock(&dev_priv->pc8.lock);
  1547. return 0;
  1548. }
  1549. static int
  1550. i915_wedged_get(void *data, u64 *val)
  1551. {
  1552. struct drm_device *dev = data;
  1553. drm_i915_private_t *dev_priv = dev->dev_private;
  1554. *val = atomic_read(&dev_priv->gpu_error.reset_counter);
  1555. return 0;
  1556. }
  1557. static int
  1558. i915_wedged_set(void *data, u64 val)
  1559. {
  1560. struct drm_device *dev = data;
  1561. DRM_INFO("Manually setting wedged to %llu\n", val);
  1562. i915_handle_error(dev, val);
  1563. return 0;
  1564. }
  1565. DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
  1566. i915_wedged_get, i915_wedged_set,
  1567. "%llu\n");
  1568. static int
  1569. i915_ring_stop_get(void *data, u64 *val)
  1570. {
  1571. struct drm_device *dev = data;
  1572. drm_i915_private_t *dev_priv = dev->dev_private;
  1573. *val = dev_priv->gpu_error.stop_rings;
  1574. return 0;
  1575. }
  1576. static int
  1577. i915_ring_stop_set(void *data, u64 val)
  1578. {
  1579. struct drm_device *dev = data;
  1580. struct drm_i915_private *dev_priv = dev->dev_private;
  1581. int ret;
  1582. DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
  1583. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1584. if (ret)
  1585. return ret;
  1586. dev_priv->gpu_error.stop_rings = val;
  1587. mutex_unlock(&dev->struct_mutex);
  1588. return 0;
  1589. }
  1590. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
  1591. i915_ring_stop_get, i915_ring_stop_set,
  1592. "0x%08llx\n");
  1593. #define DROP_UNBOUND 0x1
  1594. #define DROP_BOUND 0x2
  1595. #define DROP_RETIRE 0x4
  1596. #define DROP_ACTIVE 0x8
  1597. #define DROP_ALL (DROP_UNBOUND | \
  1598. DROP_BOUND | \
  1599. DROP_RETIRE | \
  1600. DROP_ACTIVE)
  1601. static int
  1602. i915_drop_caches_get(void *data, u64 *val)
  1603. {
  1604. *val = DROP_ALL;
  1605. return 0;
  1606. }
  1607. static int
  1608. i915_drop_caches_set(void *data, u64 val)
  1609. {
  1610. struct drm_device *dev = data;
  1611. struct drm_i915_private *dev_priv = dev->dev_private;
  1612. struct drm_i915_gem_object *obj, *next;
  1613. struct i915_address_space *vm;
  1614. struct i915_vma *vma, *x;
  1615. int ret;
  1616. DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
  1617. /* No need to check and wait for gpu resets, only libdrm auto-restarts
  1618. * on ioctls on -EAGAIN. */
  1619. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1620. if (ret)
  1621. return ret;
  1622. if (val & DROP_ACTIVE) {
  1623. ret = i915_gpu_idle(dev);
  1624. if (ret)
  1625. goto unlock;
  1626. }
  1627. if (val & (DROP_RETIRE | DROP_ACTIVE))
  1628. i915_gem_retire_requests(dev);
  1629. if (val & DROP_BOUND) {
  1630. list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
  1631. list_for_each_entry_safe(vma, x, &vm->inactive_list,
  1632. mm_list) {
  1633. if (vma->obj->pin_count)
  1634. continue;
  1635. ret = i915_vma_unbind(vma);
  1636. if (ret)
  1637. goto unlock;
  1638. }
  1639. }
  1640. }
  1641. if (val & DROP_UNBOUND) {
  1642. list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
  1643. global_list)
  1644. if (obj->pages_pin_count == 0) {
  1645. ret = i915_gem_object_put_pages(obj);
  1646. if (ret)
  1647. goto unlock;
  1648. }
  1649. }
  1650. unlock:
  1651. mutex_unlock(&dev->struct_mutex);
  1652. return ret;
  1653. }
  1654. DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
  1655. i915_drop_caches_get, i915_drop_caches_set,
  1656. "0x%08llx\n");
  1657. static int
  1658. i915_max_freq_get(void *data, u64 *val)
  1659. {
  1660. struct drm_device *dev = data;
  1661. drm_i915_private_t *dev_priv = dev->dev_private;
  1662. int ret;
  1663. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1664. return -ENODEV;
  1665. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1666. if (ret)
  1667. return ret;
  1668. if (IS_VALLEYVIEW(dev))
  1669. *val = vlv_gpu_freq(dev_priv->mem_freq,
  1670. dev_priv->rps.max_delay);
  1671. else
  1672. *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
  1673. mutex_unlock(&dev_priv->rps.hw_lock);
  1674. return 0;
  1675. }
  1676. static int
  1677. i915_max_freq_set(void *data, u64 val)
  1678. {
  1679. struct drm_device *dev = data;
  1680. struct drm_i915_private *dev_priv = dev->dev_private;
  1681. int ret;
  1682. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1683. return -ENODEV;
  1684. DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
  1685. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1686. if (ret)
  1687. return ret;
  1688. /*
  1689. * Turbo will still be enabled, but won't go above the set value.
  1690. */
  1691. if (IS_VALLEYVIEW(dev)) {
  1692. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  1693. dev_priv->rps.max_delay = val;
  1694. gen6_set_rps(dev, val);
  1695. } else {
  1696. do_div(val, GT_FREQUENCY_MULTIPLIER);
  1697. dev_priv->rps.max_delay = val;
  1698. gen6_set_rps(dev, val);
  1699. }
  1700. mutex_unlock(&dev_priv->rps.hw_lock);
  1701. return 0;
  1702. }
  1703. DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
  1704. i915_max_freq_get, i915_max_freq_set,
  1705. "%llu\n");
  1706. static int
  1707. i915_min_freq_get(void *data, u64 *val)
  1708. {
  1709. struct drm_device *dev = data;
  1710. drm_i915_private_t *dev_priv = dev->dev_private;
  1711. int ret;
  1712. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1713. return -ENODEV;
  1714. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1715. if (ret)
  1716. return ret;
  1717. if (IS_VALLEYVIEW(dev))
  1718. *val = vlv_gpu_freq(dev_priv->mem_freq,
  1719. dev_priv->rps.min_delay);
  1720. else
  1721. *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
  1722. mutex_unlock(&dev_priv->rps.hw_lock);
  1723. return 0;
  1724. }
  1725. static int
  1726. i915_min_freq_set(void *data, u64 val)
  1727. {
  1728. struct drm_device *dev = data;
  1729. struct drm_i915_private *dev_priv = dev->dev_private;
  1730. int ret;
  1731. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1732. return -ENODEV;
  1733. DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
  1734. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1735. if (ret)
  1736. return ret;
  1737. /*
  1738. * Turbo will still be enabled, but won't go below the set value.
  1739. */
  1740. if (IS_VALLEYVIEW(dev)) {
  1741. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  1742. dev_priv->rps.min_delay = val;
  1743. valleyview_set_rps(dev, val);
  1744. } else {
  1745. do_div(val, GT_FREQUENCY_MULTIPLIER);
  1746. dev_priv->rps.min_delay = val;
  1747. gen6_set_rps(dev, val);
  1748. }
  1749. mutex_unlock(&dev_priv->rps.hw_lock);
  1750. return 0;
  1751. }
  1752. DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
  1753. i915_min_freq_get, i915_min_freq_set,
  1754. "%llu\n");
  1755. static int
  1756. i915_cache_sharing_get(void *data, u64 *val)
  1757. {
  1758. struct drm_device *dev = data;
  1759. drm_i915_private_t *dev_priv = dev->dev_private;
  1760. u32 snpcr;
  1761. int ret;
  1762. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1763. return -ENODEV;
  1764. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1765. if (ret)
  1766. return ret;
  1767. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1768. mutex_unlock(&dev_priv->dev->struct_mutex);
  1769. *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
  1770. return 0;
  1771. }
  1772. static int
  1773. i915_cache_sharing_set(void *data, u64 val)
  1774. {
  1775. struct drm_device *dev = data;
  1776. struct drm_i915_private *dev_priv = dev->dev_private;
  1777. u32 snpcr;
  1778. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1779. return -ENODEV;
  1780. if (val > 3)
  1781. return -EINVAL;
  1782. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
  1783. /* Update the cache sharing policy here as well */
  1784. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1785. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  1786. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  1787. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  1788. return 0;
  1789. }
  1790. DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
  1791. i915_cache_sharing_get, i915_cache_sharing_set,
  1792. "%llu\n");
  1793. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  1794. * allocated we need to hook into the minor for release. */
  1795. static int
  1796. drm_add_fake_info_node(struct drm_minor *minor,
  1797. struct dentry *ent,
  1798. const void *key)
  1799. {
  1800. struct drm_info_node *node;
  1801. node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
  1802. if (node == NULL) {
  1803. debugfs_remove(ent);
  1804. return -ENOMEM;
  1805. }
  1806. node->minor = minor;
  1807. node->dent = ent;
  1808. node->info_ent = (void *) key;
  1809. mutex_lock(&minor->debugfs_lock);
  1810. list_add(&node->list, &minor->debugfs_list);
  1811. mutex_unlock(&minor->debugfs_lock);
  1812. return 0;
  1813. }
  1814. static int i915_forcewake_open(struct inode *inode, struct file *file)
  1815. {
  1816. struct drm_device *dev = inode->i_private;
  1817. struct drm_i915_private *dev_priv = dev->dev_private;
  1818. if (INTEL_INFO(dev)->gen < 6)
  1819. return 0;
  1820. gen6_gt_force_wake_get(dev_priv);
  1821. return 0;
  1822. }
  1823. static int i915_forcewake_release(struct inode *inode, struct file *file)
  1824. {
  1825. struct drm_device *dev = inode->i_private;
  1826. struct drm_i915_private *dev_priv = dev->dev_private;
  1827. if (INTEL_INFO(dev)->gen < 6)
  1828. return 0;
  1829. gen6_gt_force_wake_put(dev_priv);
  1830. return 0;
  1831. }
  1832. static const struct file_operations i915_forcewake_fops = {
  1833. .owner = THIS_MODULE,
  1834. .open = i915_forcewake_open,
  1835. .release = i915_forcewake_release,
  1836. };
  1837. static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
  1838. {
  1839. struct drm_device *dev = minor->dev;
  1840. struct dentry *ent;
  1841. ent = debugfs_create_file("i915_forcewake_user",
  1842. S_IRUSR,
  1843. root, dev,
  1844. &i915_forcewake_fops);
  1845. if (IS_ERR(ent))
  1846. return PTR_ERR(ent);
  1847. return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
  1848. }
  1849. static int i915_debugfs_create(struct dentry *root,
  1850. struct drm_minor *minor,
  1851. const char *name,
  1852. const struct file_operations *fops)
  1853. {
  1854. struct drm_device *dev = minor->dev;
  1855. struct dentry *ent;
  1856. ent = debugfs_create_file(name,
  1857. S_IRUGO | S_IWUSR,
  1858. root, dev,
  1859. fops);
  1860. if (IS_ERR(ent))
  1861. return PTR_ERR(ent);
  1862. return drm_add_fake_info_node(minor, ent, fops);
  1863. }
  1864. static struct drm_info_list i915_debugfs_list[] = {
  1865. {"i915_capabilities", i915_capabilities, 0},
  1866. {"i915_gem_objects", i915_gem_object_info, 0},
  1867. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  1868. {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
  1869. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  1870. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  1871. {"i915_gem_stolen", i915_gem_stolen_list_info },
  1872. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  1873. {"i915_gem_request", i915_gem_request_info, 0},
  1874. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  1875. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  1876. {"i915_gem_interrupt", i915_interrupt_info, 0},
  1877. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  1878. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  1879. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  1880. {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
  1881. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  1882. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  1883. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  1884. {"i915_inttoext_table", i915_inttoext_table, 0},
  1885. {"i915_drpc_info", i915_drpc_info, 0},
  1886. {"i915_emon_status", i915_emon_status, 0},
  1887. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  1888. {"i915_gfxec", i915_gfxec, 0},
  1889. {"i915_fbc_status", i915_fbc_status, 0},
  1890. {"i915_ips_status", i915_ips_status, 0},
  1891. {"i915_sr_status", i915_sr_status, 0},
  1892. {"i915_opregion", i915_opregion, 0},
  1893. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  1894. {"i915_context_status", i915_context_status, 0},
  1895. {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
  1896. {"i915_swizzle_info", i915_swizzle_info, 0},
  1897. {"i915_ppgtt_info", i915_ppgtt_info, 0},
  1898. {"i915_dpio", i915_dpio_info, 0},
  1899. {"i915_llc", i915_llc, 0},
  1900. {"i915_edp_psr_status", i915_edp_psr_status, 0},
  1901. {"i915_energy_uJ", i915_energy_uJ, 0},
  1902. {"i915_pc8_status", i915_pc8_status, 0},
  1903. };
  1904. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  1905. static struct i915_debugfs_files {
  1906. const char *name;
  1907. const struct file_operations *fops;
  1908. } i915_debugfs_files[] = {
  1909. {"i915_wedged", &i915_wedged_fops},
  1910. {"i915_max_freq", &i915_max_freq_fops},
  1911. {"i915_min_freq", &i915_min_freq_fops},
  1912. {"i915_cache_sharing", &i915_cache_sharing_fops},
  1913. {"i915_ring_stop", &i915_ring_stop_fops},
  1914. {"i915_gem_drop_caches", &i915_drop_caches_fops},
  1915. {"i915_error_state", &i915_error_state_fops},
  1916. {"i915_next_seqno", &i915_next_seqno_fops},
  1917. };
  1918. int i915_debugfs_init(struct drm_minor *minor)
  1919. {
  1920. int ret, i;
  1921. ret = i915_forcewake_create(minor->debugfs_root, minor);
  1922. if (ret)
  1923. return ret;
  1924. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  1925. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1926. i915_debugfs_files[i].name,
  1927. i915_debugfs_files[i].fops);
  1928. if (ret)
  1929. return ret;
  1930. }
  1931. return drm_debugfs_create_files(i915_debugfs_list,
  1932. I915_DEBUGFS_ENTRIES,
  1933. minor->debugfs_root, minor);
  1934. }
  1935. void i915_debugfs_cleanup(struct drm_minor *minor)
  1936. {
  1937. int i;
  1938. drm_debugfs_remove_files(i915_debugfs_list,
  1939. I915_DEBUGFS_ENTRIES, minor);
  1940. drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
  1941. 1, minor);
  1942. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  1943. struct drm_info_list *info_list =
  1944. (struct drm_info_list *) i915_debugfs_files[i].fops;
  1945. drm_debugfs_remove_files(info_list, 1, minor);
  1946. }
  1947. }
  1948. #endif /* CONFIG_DEBUG_FS */