gpio-em.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430
  1. /*
  2. * Emma Mobile GPIO Support - GIO
  3. *
  4. * Copyright (C) 2012 Magnus Damm
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/init.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/ioport.h>
  24. #include <linux/io.h>
  25. #include <linux/irq.h>
  26. #include <linux/irqdomain.h>
  27. #include <linux/bitops.h>
  28. #include <linux/err.h>
  29. #include <linux/gpio.h>
  30. #include <linux/slab.h>
  31. #include <linux/module.h>
  32. #include <linux/pinctrl/consumer.h>
  33. #include <linux/platform_data/gpio-em.h>
  34. struct em_gio_priv {
  35. void __iomem *base0;
  36. void __iomem *base1;
  37. spinlock_t sense_lock;
  38. struct platform_device *pdev;
  39. struct gpio_chip gpio_chip;
  40. struct irq_chip irq_chip;
  41. struct irq_domain *irq_domain;
  42. };
  43. #define GIO_E1 0x00
  44. #define GIO_E0 0x04
  45. #define GIO_EM 0x04
  46. #define GIO_OL 0x08
  47. #define GIO_OH 0x0c
  48. #define GIO_I 0x10
  49. #define GIO_IIA 0x14
  50. #define GIO_IEN 0x18
  51. #define GIO_IDS 0x1c
  52. #define GIO_IIM 0x1c
  53. #define GIO_RAW 0x20
  54. #define GIO_MST 0x24
  55. #define GIO_IIR 0x28
  56. #define GIO_IDT0 0x40
  57. #define GIO_IDT1 0x44
  58. #define GIO_IDT2 0x48
  59. #define GIO_IDT3 0x4c
  60. #define GIO_RAWBL 0x50
  61. #define GIO_RAWBH 0x54
  62. #define GIO_IRBL 0x58
  63. #define GIO_IRBH 0x5c
  64. #define GIO_IDT(n) (GIO_IDT0 + ((n) * 4))
  65. static inline unsigned long em_gio_read(struct em_gio_priv *p, int offs)
  66. {
  67. if (offs < GIO_IDT0)
  68. return ioread32(p->base0 + offs);
  69. else
  70. return ioread32(p->base1 + (offs - GIO_IDT0));
  71. }
  72. static inline void em_gio_write(struct em_gio_priv *p, int offs,
  73. unsigned long value)
  74. {
  75. if (offs < GIO_IDT0)
  76. iowrite32(value, p->base0 + offs);
  77. else
  78. iowrite32(value, p->base1 + (offs - GIO_IDT0));
  79. }
  80. static void em_gio_irq_disable(struct irq_data *d)
  81. {
  82. struct em_gio_priv *p = irq_data_get_irq_chip_data(d);
  83. em_gio_write(p, GIO_IDS, BIT(irqd_to_hwirq(d)));
  84. }
  85. static void em_gio_irq_enable(struct irq_data *d)
  86. {
  87. struct em_gio_priv *p = irq_data_get_irq_chip_data(d);
  88. em_gio_write(p, GIO_IEN, BIT(irqd_to_hwirq(d)));
  89. }
  90. #define GIO_ASYNC(x) (x + 8)
  91. static unsigned char em_gio_sense_table[IRQ_TYPE_SENSE_MASK + 1] = {
  92. [IRQ_TYPE_EDGE_RISING] = GIO_ASYNC(0x00),
  93. [IRQ_TYPE_EDGE_FALLING] = GIO_ASYNC(0x01),
  94. [IRQ_TYPE_LEVEL_HIGH] = GIO_ASYNC(0x02),
  95. [IRQ_TYPE_LEVEL_LOW] = GIO_ASYNC(0x03),
  96. [IRQ_TYPE_EDGE_BOTH] = GIO_ASYNC(0x04),
  97. };
  98. static int em_gio_irq_set_type(struct irq_data *d, unsigned int type)
  99. {
  100. unsigned char value = em_gio_sense_table[type & IRQ_TYPE_SENSE_MASK];
  101. struct em_gio_priv *p = irq_data_get_irq_chip_data(d);
  102. unsigned int reg, offset, shift;
  103. unsigned long flags;
  104. unsigned long tmp;
  105. if (!value)
  106. return -EINVAL;
  107. offset = irqd_to_hwirq(d);
  108. pr_debug("gio: sense irq = %d, mode = %d\n", offset, value);
  109. /* 8 x 4 bit fields in 4 IDT registers */
  110. reg = GIO_IDT(offset >> 3);
  111. shift = (offset & 0x07) << 4;
  112. spin_lock_irqsave(&p->sense_lock, flags);
  113. /* disable the interrupt in IIA */
  114. tmp = em_gio_read(p, GIO_IIA);
  115. tmp &= ~BIT(offset);
  116. em_gio_write(p, GIO_IIA, tmp);
  117. /* change the sense setting in IDT */
  118. tmp = em_gio_read(p, reg);
  119. tmp &= ~(0xf << shift);
  120. tmp |= value << shift;
  121. em_gio_write(p, reg, tmp);
  122. /* clear pending interrupts */
  123. em_gio_write(p, GIO_IIR, BIT(offset));
  124. /* enable the interrupt in IIA */
  125. tmp = em_gio_read(p, GIO_IIA);
  126. tmp |= BIT(offset);
  127. em_gio_write(p, GIO_IIA, tmp);
  128. spin_unlock_irqrestore(&p->sense_lock, flags);
  129. return 0;
  130. }
  131. static irqreturn_t em_gio_irq_handler(int irq, void *dev_id)
  132. {
  133. struct em_gio_priv *p = dev_id;
  134. unsigned long pending;
  135. unsigned int offset, irqs_handled = 0;
  136. while ((pending = em_gio_read(p, GIO_MST))) {
  137. offset = __ffs(pending);
  138. em_gio_write(p, GIO_IIR, BIT(offset));
  139. generic_handle_irq(irq_find_mapping(p->irq_domain, offset));
  140. irqs_handled++;
  141. }
  142. return irqs_handled ? IRQ_HANDLED : IRQ_NONE;
  143. }
  144. static inline struct em_gio_priv *gpio_to_priv(struct gpio_chip *chip)
  145. {
  146. return container_of(chip, struct em_gio_priv, gpio_chip);
  147. }
  148. static int em_gio_direction_input(struct gpio_chip *chip, unsigned offset)
  149. {
  150. em_gio_write(gpio_to_priv(chip), GIO_E0, BIT(offset));
  151. return 0;
  152. }
  153. static int em_gio_get(struct gpio_chip *chip, unsigned offset)
  154. {
  155. return (int)(em_gio_read(gpio_to_priv(chip), GIO_I) & BIT(offset));
  156. }
  157. static void __em_gio_set(struct gpio_chip *chip, unsigned int reg,
  158. unsigned shift, int value)
  159. {
  160. /* upper 16 bits contains mask and lower 16 actual value */
  161. em_gio_write(gpio_to_priv(chip), reg,
  162. (1 << (shift + 16)) | (value << shift));
  163. }
  164. static void em_gio_set(struct gpio_chip *chip, unsigned offset, int value)
  165. {
  166. /* output is split into two registers */
  167. if (offset < 16)
  168. __em_gio_set(chip, GIO_OL, offset, value);
  169. else
  170. __em_gio_set(chip, GIO_OH, offset - 16, value);
  171. }
  172. static int em_gio_direction_output(struct gpio_chip *chip, unsigned offset,
  173. int value)
  174. {
  175. /* write GPIO value to output before selecting output mode of pin */
  176. em_gio_set(chip, offset, value);
  177. em_gio_write(gpio_to_priv(chip), GIO_E1, BIT(offset));
  178. return 0;
  179. }
  180. static int em_gio_to_irq(struct gpio_chip *chip, unsigned offset)
  181. {
  182. return irq_create_mapping(gpio_to_priv(chip)->irq_domain, offset);
  183. }
  184. static int em_gio_request(struct gpio_chip *chip, unsigned offset)
  185. {
  186. return pinctrl_request_gpio(chip->base + offset);
  187. }
  188. static void em_gio_free(struct gpio_chip *chip, unsigned offset)
  189. {
  190. pinctrl_free_gpio(chip->base + offset);
  191. /* Set the GPIO as an input to ensure that the next GPIO request won't
  192. * drive the GPIO pin as an output.
  193. */
  194. em_gio_direction_input(chip, offset);
  195. }
  196. static int em_gio_irq_domain_map(struct irq_domain *h, unsigned int virq,
  197. irq_hw_number_t hw)
  198. {
  199. struct em_gio_priv *p = h->host_data;
  200. pr_debug("gio: map hw irq = %d, virq = %d\n", (int)hw, virq);
  201. irq_set_chip_data(virq, h->host_data);
  202. irq_set_chip_and_handler(virq, &p->irq_chip, handle_level_irq);
  203. set_irq_flags(virq, IRQF_VALID); /* kill me now */
  204. return 0;
  205. }
  206. static struct irq_domain_ops em_gio_irq_domain_ops = {
  207. .map = em_gio_irq_domain_map,
  208. .xlate = irq_domain_xlate_twocell,
  209. };
  210. static int em_gio_probe(struct platform_device *pdev)
  211. {
  212. struct gpio_em_config pdata_dt;
  213. struct gpio_em_config *pdata = dev_get_platdata(&pdev->dev);
  214. struct em_gio_priv *p;
  215. struct resource *io[2], *irq[2];
  216. struct gpio_chip *gpio_chip;
  217. struct irq_chip *irq_chip;
  218. const char *name = dev_name(&pdev->dev);
  219. int ret;
  220. p = devm_kzalloc(&pdev->dev, sizeof(*p), GFP_KERNEL);
  221. if (!p) {
  222. dev_err(&pdev->dev, "failed to allocate driver data\n");
  223. ret = -ENOMEM;
  224. goto err0;
  225. }
  226. p->pdev = pdev;
  227. platform_set_drvdata(pdev, p);
  228. spin_lock_init(&p->sense_lock);
  229. io[0] = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  230. io[1] = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  231. irq[0] = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  232. irq[1] = platform_get_resource(pdev, IORESOURCE_IRQ, 1);
  233. if (!io[0] || !io[1] || !irq[0] || !irq[1]) {
  234. dev_err(&pdev->dev, "missing IRQ or IOMEM\n");
  235. ret = -EINVAL;
  236. goto err0;
  237. }
  238. p->base0 = devm_ioremap_nocache(&pdev->dev, io[0]->start,
  239. resource_size(io[0]));
  240. if (!p->base0) {
  241. dev_err(&pdev->dev, "failed to remap low I/O memory\n");
  242. ret = -ENXIO;
  243. goto err0;
  244. }
  245. p->base1 = devm_ioremap_nocache(&pdev->dev, io[1]->start,
  246. resource_size(io[1]));
  247. if (!p->base1) {
  248. dev_err(&pdev->dev, "failed to remap high I/O memory\n");
  249. ret = -ENXIO;
  250. goto err0;
  251. }
  252. if (!pdata) {
  253. memset(&pdata_dt, 0, sizeof(pdata_dt));
  254. pdata = &pdata_dt;
  255. if (of_property_read_u32(pdev->dev.of_node, "ngpios",
  256. &pdata->number_of_pins)) {
  257. dev_err(&pdev->dev, "Missing ngpios OF property\n");
  258. ret = -EINVAL;
  259. goto err0;
  260. }
  261. ret = of_alias_get_id(pdev->dev.of_node, "gpio");
  262. if (ret < 0) {
  263. dev_err(&pdev->dev, "Couldn't get OF id\n");
  264. goto err0;
  265. }
  266. pdata->gpio_base = ret * 32; /* 32 GPIOs per instance */
  267. }
  268. gpio_chip = &p->gpio_chip;
  269. gpio_chip->direction_input = em_gio_direction_input;
  270. gpio_chip->get = em_gio_get;
  271. gpio_chip->direction_output = em_gio_direction_output;
  272. gpio_chip->set = em_gio_set;
  273. gpio_chip->to_irq = em_gio_to_irq;
  274. gpio_chip->request = em_gio_request;
  275. gpio_chip->free = em_gio_free;
  276. gpio_chip->label = name;
  277. gpio_chip->owner = THIS_MODULE;
  278. gpio_chip->base = pdata->gpio_base;
  279. gpio_chip->ngpio = pdata->number_of_pins;
  280. irq_chip = &p->irq_chip;
  281. irq_chip->name = name;
  282. irq_chip->irq_mask = em_gio_irq_disable;
  283. irq_chip->irq_unmask = em_gio_irq_enable;
  284. irq_chip->irq_enable = em_gio_irq_enable;
  285. irq_chip->irq_disable = em_gio_irq_disable;
  286. irq_chip->irq_set_type = em_gio_irq_set_type;
  287. irq_chip->flags = IRQCHIP_SKIP_SET_WAKE;
  288. p->irq_domain = irq_domain_add_simple(pdev->dev.of_node,
  289. pdata->number_of_pins,
  290. pdata->irq_base,
  291. &em_gio_irq_domain_ops, p);
  292. if (!p->irq_domain) {
  293. ret = -ENXIO;
  294. dev_err(&pdev->dev, "cannot initialize irq domain\n");
  295. goto err0;
  296. }
  297. if (devm_request_irq(&pdev->dev, irq[0]->start,
  298. em_gio_irq_handler, 0, name, p)) {
  299. dev_err(&pdev->dev, "failed to request low IRQ\n");
  300. ret = -ENOENT;
  301. goto err1;
  302. }
  303. if (devm_request_irq(&pdev->dev, irq[1]->start,
  304. em_gio_irq_handler, 0, name, p)) {
  305. dev_err(&pdev->dev, "failed to request high IRQ\n");
  306. ret = -ENOENT;
  307. goto err1;
  308. }
  309. ret = gpiochip_add(gpio_chip);
  310. if (ret) {
  311. dev_err(&pdev->dev, "failed to add GPIO controller\n");
  312. goto err1;
  313. }
  314. if (pdata->pctl_name) {
  315. ret = gpiochip_add_pin_range(gpio_chip, pdata->pctl_name, 0,
  316. gpio_chip->base, gpio_chip->ngpio);
  317. if (ret < 0)
  318. dev_warn(&pdev->dev, "failed to add pin range\n");
  319. }
  320. return 0;
  321. err1:
  322. irq_domain_remove(p->irq_domain);
  323. err0:
  324. return ret;
  325. }
  326. static int em_gio_remove(struct platform_device *pdev)
  327. {
  328. struct em_gio_priv *p = platform_get_drvdata(pdev);
  329. int ret;
  330. ret = gpiochip_remove(&p->gpio_chip);
  331. if (ret)
  332. return ret;
  333. irq_domain_remove(p->irq_domain);
  334. return 0;
  335. }
  336. static const struct of_device_id em_gio_dt_ids[] = {
  337. { .compatible = "renesas,em-gio", },
  338. {},
  339. };
  340. MODULE_DEVICE_TABLE(of, em_gio_dt_ids);
  341. static struct platform_driver em_gio_device_driver = {
  342. .probe = em_gio_probe,
  343. .remove = em_gio_remove,
  344. .driver = {
  345. .name = "em_gio",
  346. .of_match_table = em_gio_dt_ids,
  347. .owner = THIS_MODULE,
  348. }
  349. };
  350. static int __init em_gio_init(void)
  351. {
  352. return platform_driver_register(&em_gio_device_driver);
  353. }
  354. postcore_initcall(em_gio_init);
  355. static void __exit em_gio_exit(void)
  356. {
  357. platform_driver_unregister(&em_gio_device_driver);
  358. }
  359. module_exit(em_gio_exit);
  360. MODULE_AUTHOR("Magnus Damm");
  361. MODULE_DESCRIPTION("Renesas Emma Mobile GIO Driver");
  362. MODULE_LICENSE("GPL v2");