pmac64-cpufreq.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719
  1. /*
  2. * Copyright (C) 2002 - 2005 Benjamin Herrenschmidt <benh@kernel.crashing.org>
  3. * and Markus Demleitner <msdemlei@cl.uni-heidelberg.de>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This driver adds basic cpufreq support for SMU & 970FX based G5 Macs,
  10. * that is iMac G5 and latest single CPU desktop.
  11. */
  12. #undef DEBUG
  13. #include <linux/module.h>
  14. #include <linux/types.h>
  15. #include <linux/errno.h>
  16. #include <linux/kernel.h>
  17. #include <linux/delay.h>
  18. #include <linux/sched.h>
  19. #include <linux/cpufreq.h>
  20. #include <linux/init.h>
  21. #include <linux/completion.h>
  22. #include <linux/mutex.h>
  23. #include <linux/of_device.h>
  24. #include <asm/prom.h>
  25. #include <asm/machdep.h>
  26. #include <asm/irq.h>
  27. #include <asm/sections.h>
  28. #include <asm/cputable.h>
  29. #include <asm/time.h>
  30. #include <asm/smu.h>
  31. #include <asm/pmac_pfunc.h>
  32. #define DBG(fmt...) pr_debug(fmt)
  33. /* see 970FX user manual */
  34. #define SCOM_PCR 0x0aa001 /* PCR scom addr */
  35. #define PCR_HILO_SELECT 0x80000000U /* 1 = PCR, 0 = PCRH */
  36. #define PCR_SPEED_FULL 0x00000000U /* 1:1 speed value */
  37. #define PCR_SPEED_HALF 0x00020000U /* 1:2 speed value */
  38. #define PCR_SPEED_QUARTER 0x00040000U /* 1:4 speed value */
  39. #define PCR_SPEED_MASK 0x000e0000U /* speed mask */
  40. #define PCR_SPEED_SHIFT 17
  41. #define PCR_FREQ_REQ_VALID 0x00010000U /* freq request valid */
  42. #define PCR_VOLT_REQ_VALID 0x00008000U /* volt request valid */
  43. #define PCR_TARGET_TIME_MASK 0x00006000U /* target time */
  44. #define PCR_STATLAT_MASK 0x00001f00U /* STATLAT value */
  45. #define PCR_SNOOPLAT_MASK 0x000000f0U /* SNOOPLAT value */
  46. #define PCR_SNOOPACC_MASK 0x0000000fU /* SNOOPACC value */
  47. #define SCOM_PSR 0x408001 /* PSR scom addr */
  48. /* warning: PSR is a 64 bits register */
  49. #define PSR_CMD_RECEIVED 0x2000000000000000U /* command received */
  50. #define PSR_CMD_COMPLETED 0x1000000000000000U /* command completed */
  51. #define PSR_CUR_SPEED_MASK 0x0300000000000000U /* current speed */
  52. #define PSR_CUR_SPEED_SHIFT (56)
  53. /*
  54. * The G5 only supports two frequencies (Quarter speed is not supported)
  55. */
  56. #define CPUFREQ_HIGH 0
  57. #define CPUFREQ_LOW 1
  58. static struct cpufreq_frequency_table g5_cpu_freqs[] = {
  59. {CPUFREQ_HIGH, 0},
  60. {CPUFREQ_LOW, 0},
  61. {0, CPUFREQ_TABLE_END},
  62. };
  63. static struct freq_attr* g5_cpu_freqs_attr[] = {
  64. &cpufreq_freq_attr_scaling_available_freqs,
  65. NULL,
  66. };
  67. /* Power mode data is an array of the 32 bits PCR values to use for
  68. * the various frequencies, retrieved from the device-tree
  69. */
  70. static int g5_pmode_cur;
  71. static void (*g5_switch_volt)(int speed_mode);
  72. static int (*g5_switch_freq)(int speed_mode);
  73. static int (*g5_query_freq)(void);
  74. static DEFINE_MUTEX(g5_switch_mutex);
  75. static unsigned long transition_latency;
  76. #ifdef CONFIG_PMAC_SMU
  77. static const u32 *g5_pmode_data;
  78. static int g5_pmode_max;
  79. static struct smu_sdbp_fvt *g5_fvt_table; /* table of op. points */
  80. static int g5_fvt_count; /* number of op. points */
  81. static int g5_fvt_cur; /* current op. point */
  82. /*
  83. * SMU based voltage switching for Neo2 platforms
  84. */
  85. static void g5_smu_switch_volt(int speed_mode)
  86. {
  87. struct smu_simple_cmd cmd;
  88. DECLARE_COMPLETION_ONSTACK(comp);
  89. smu_queue_simple(&cmd, SMU_CMD_POWER_COMMAND, 8, smu_done_complete,
  90. &comp, 'V', 'S', 'L', 'E', 'W',
  91. 0xff, g5_fvt_cur+1, speed_mode);
  92. wait_for_completion(&comp);
  93. }
  94. /*
  95. * Platform function based voltage/vdnap switching for Neo2
  96. */
  97. static struct pmf_function *pfunc_set_vdnap0;
  98. static struct pmf_function *pfunc_vdnap0_complete;
  99. static void g5_vdnap_switch_volt(int speed_mode)
  100. {
  101. struct pmf_args args;
  102. u32 slew, done = 0;
  103. unsigned long timeout;
  104. slew = (speed_mode == CPUFREQ_LOW) ? 1 : 0;
  105. args.count = 1;
  106. args.u[0].p = &slew;
  107. pmf_call_one(pfunc_set_vdnap0, &args);
  108. /* It's an irq GPIO so we should be able to just block here,
  109. * I'll do that later after I've properly tested the IRQ code for
  110. * platform functions
  111. */
  112. timeout = jiffies + HZ/10;
  113. while(!time_after(jiffies, timeout)) {
  114. args.count = 1;
  115. args.u[0].p = &done;
  116. pmf_call_one(pfunc_vdnap0_complete, &args);
  117. if (done)
  118. break;
  119. msleep(1);
  120. }
  121. if (done == 0)
  122. printk(KERN_WARNING "cpufreq: Timeout in clock slewing !\n");
  123. }
  124. /*
  125. * SCOM based frequency switching for 970FX rev3
  126. */
  127. static int g5_scom_switch_freq(int speed_mode)
  128. {
  129. unsigned long flags;
  130. int to;
  131. /* If frequency is going up, first ramp up the voltage */
  132. if (speed_mode < g5_pmode_cur)
  133. g5_switch_volt(speed_mode);
  134. local_irq_save(flags);
  135. /* Clear PCR high */
  136. scom970_write(SCOM_PCR, 0);
  137. /* Clear PCR low */
  138. scom970_write(SCOM_PCR, PCR_HILO_SELECT | 0);
  139. /* Set PCR low */
  140. scom970_write(SCOM_PCR, PCR_HILO_SELECT |
  141. g5_pmode_data[speed_mode]);
  142. /* Wait for completion */
  143. for (to = 0; to < 10; to++) {
  144. unsigned long psr = scom970_read(SCOM_PSR);
  145. if ((psr & PSR_CMD_RECEIVED) == 0 &&
  146. (((psr >> PSR_CUR_SPEED_SHIFT) ^
  147. (g5_pmode_data[speed_mode] >> PCR_SPEED_SHIFT)) & 0x3)
  148. == 0)
  149. break;
  150. if (psr & PSR_CMD_COMPLETED)
  151. break;
  152. udelay(100);
  153. }
  154. local_irq_restore(flags);
  155. /* If frequency is going down, last ramp the voltage */
  156. if (speed_mode > g5_pmode_cur)
  157. g5_switch_volt(speed_mode);
  158. g5_pmode_cur = speed_mode;
  159. ppc_proc_freq = g5_cpu_freqs[speed_mode].frequency * 1000ul;
  160. return 0;
  161. }
  162. static int g5_scom_query_freq(void)
  163. {
  164. unsigned long psr = scom970_read(SCOM_PSR);
  165. int i;
  166. for (i = 0; i <= g5_pmode_max; i++)
  167. if ((((psr >> PSR_CUR_SPEED_SHIFT) ^
  168. (g5_pmode_data[i] >> PCR_SPEED_SHIFT)) & 0x3) == 0)
  169. break;
  170. return i;
  171. }
  172. /*
  173. * Fake voltage switching for platforms with missing support
  174. */
  175. static void g5_dummy_switch_volt(int speed_mode)
  176. {
  177. }
  178. #endif /* CONFIG_PMAC_SMU */
  179. /*
  180. * Platform function based voltage switching for PowerMac7,2 & 7,3
  181. */
  182. static struct pmf_function *pfunc_cpu0_volt_high;
  183. static struct pmf_function *pfunc_cpu0_volt_low;
  184. static struct pmf_function *pfunc_cpu1_volt_high;
  185. static struct pmf_function *pfunc_cpu1_volt_low;
  186. static void g5_pfunc_switch_volt(int speed_mode)
  187. {
  188. if (speed_mode == CPUFREQ_HIGH) {
  189. if (pfunc_cpu0_volt_high)
  190. pmf_call_one(pfunc_cpu0_volt_high, NULL);
  191. if (pfunc_cpu1_volt_high)
  192. pmf_call_one(pfunc_cpu1_volt_high, NULL);
  193. } else {
  194. if (pfunc_cpu0_volt_low)
  195. pmf_call_one(pfunc_cpu0_volt_low, NULL);
  196. if (pfunc_cpu1_volt_low)
  197. pmf_call_one(pfunc_cpu1_volt_low, NULL);
  198. }
  199. msleep(10); /* should be faster , to fix */
  200. }
  201. /*
  202. * Platform function based frequency switching for PowerMac7,2 & 7,3
  203. */
  204. static struct pmf_function *pfunc_cpu_setfreq_high;
  205. static struct pmf_function *pfunc_cpu_setfreq_low;
  206. static struct pmf_function *pfunc_cpu_getfreq;
  207. static struct pmf_function *pfunc_slewing_done;
  208. static int g5_pfunc_switch_freq(int speed_mode)
  209. {
  210. struct pmf_args args;
  211. u32 done = 0;
  212. unsigned long timeout;
  213. int rc;
  214. DBG("g5_pfunc_switch_freq(%d)\n", speed_mode);
  215. /* If frequency is going up, first ramp up the voltage */
  216. if (speed_mode < g5_pmode_cur)
  217. g5_switch_volt(speed_mode);
  218. /* Do it */
  219. if (speed_mode == CPUFREQ_HIGH)
  220. rc = pmf_call_one(pfunc_cpu_setfreq_high, NULL);
  221. else
  222. rc = pmf_call_one(pfunc_cpu_setfreq_low, NULL);
  223. if (rc)
  224. printk(KERN_WARNING "cpufreq: pfunc switch error %d\n", rc);
  225. /* It's an irq GPIO so we should be able to just block here,
  226. * I'll do that later after I've properly tested the IRQ code for
  227. * platform functions
  228. */
  229. timeout = jiffies + HZ/10;
  230. while(!time_after(jiffies, timeout)) {
  231. args.count = 1;
  232. args.u[0].p = &done;
  233. pmf_call_one(pfunc_slewing_done, &args);
  234. if (done)
  235. break;
  236. msleep(1);
  237. }
  238. if (done == 0)
  239. printk(KERN_WARNING "cpufreq: Timeout in clock slewing !\n");
  240. /* If frequency is going down, last ramp the voltage */
  241. if (speed_mode > g5_pmode_cur)
  242. g5_switch_volt(speed_mode);
  243. g5_pmode_cur = speed_mode;
  244. ppc_proc_freq = g5_cpu_freqs[speed_mode].frequency * 1000ul;
  245. return 0;
  246. }
  247. static int g5_pfunc_query_freq(void)
  248. {
  249. struct pmf_args args;
  250. u32 val = 0;
  251. args.count = 1;
  252. args.u[0].p = &val;
  253. pmf_call_one(pfunc_cpu_getfreq, &args);
  254. return val ? CPUFREQ_HIGH : CPUFREQ_LOW;
  255. }
  256. /*
  257. * Common interface to the cpufreq core
  258. */
  259. static int g5_cpufreq_verify(struct cpufreq_policy *policy)
  260. {
  261. return cpufreq_frequency_table_verify(policy, g5_cpu_freqs);
  262. }
  263. static int g5_cpufreq_target(struct cpufreq_policy *policy,
  264. unsigned int target_freq, unsigned int relation)
  265. {
  266. unsigned int newstate = 0;
  267. struct cpufreq_freqs freqs;
  268. int rc;
  269. if (cpufreq_frequency_table_target(policy, g5_cpu_freqs,
  270. target_freq, relation, &newstate))
  271. return -EINVAL;
  272. if (g5_pmode_cur == newstate)
  273. return 0;
  274. mutex_lock(&g5_switch_mutex);
  275. freqs.old = g5_cpu_freqs[g5_pmode_cur].frequency;
  276. freqs.new = g5_cpu_freqs[newstate].frequency;
  277. cpufreq_notify_transition(policy, &freqs, CPUFREQ_PRECHANGE);
  278. rc = g5_switch_freq(newstate);
  279. cpufreq_notify_transition(policy, &freqs, CPUFREQ_POSTCHANGE);
  280. mutex_unlock(&g5_switch_mutex);
  281. return rc;
  282. }
  283. static unsigned int g5_cpufreq_get_speed(unsigned int cpu)
  284. {
  285. return g5_cpu_freqs[g5_pmode_cur].frequency;
  286. }
  287. static int g5_cpufreq_cpu_init(struct cpufreq_policy *policy)
  288. {
  289. policy->cpuinfo.transition_latency = transition_latency;
  290. policy->cur = g5_cpu_freqs[g5_query_freq()].frequency;
  291. /* secondary CPUs are tied to the primary one by the
  292. * cpufreq core if in the secondary policy we tell it that
  293. * it actually must be one policy together with all others. */
  294. cpumask_copy(policy->cpus, cpu_online_mask);
  295. cpufreq_frequency_table_get_attr(g5_cpu_freqs, policy->cpu);
  296. return cpufreq_frequency_table_cpuinfo(policy,
  297. g5_cpu_freqs);
  298. }
  299. static struct cpufreq_driver g5_cpufreq_driver = {
  300. .name = "powermac",
  301. .flags = CPUFREQ_CONST_LOOPS,
  302. .init = g5_cpufreq_cpu_init,
  303. .verify = g5_cpufreq_verify,
  304. .target = g5_cpufreq_target,
  305. .get = g5_cpufreq_get_speed,
  306. .attr = g5_cpu_freqs_attr,
  307. };
  308. #ifdef CONFIG_PMAC_SMU
  309. static int __init g5_neo2_cpufreq_init(struct device_node *cpunode)
  310. {
  311. unsigned int psize, ssize;
  312. unsigned long max_freq;
  313. char *freq_method, *volt_method;
  314. const u32 *valp;
  315. u32 pvr_hi;
  316. int use_volts_vdnap = 0;
  317. int use_volts_smu = 0;
  318. int rc = -ENODEV;
  319. /* Check supported platforms */
  320. if (of_machine_is_compatible("PowerMac8,1") ||
  321. of_machine_is_compatible("PowerMac8,2") ||
  322. of_machine_is_compatible("PowerMac9,1"))
  323. use_volts_smu = 1;
  324. else if (of_machine_is_compatible("PowerMac11,2"))
  325. use_volts_vdnap = 1;
  326. else
  327. return -ENODEV;
  328. /* Check 970FX for now */
  329. valp = of_get_property(cpunode, "cpu-version", NULL);
  330. if (!valp) {
  331. DBG("No cpu-version property !\n");
  332. goto bail_noprops;
  333. }
  334. pvr_hi = (*valp) >> 16;
  335. if (pvr_hi != 0x3c && pvr_hi != 0x44) {
  336. printk(KERN_ERR "cpufreq: Unsupported CPU version\n");
  337. goto bail_noprops;
  338. }
  339. /* Look for the powertune data in the device-tree */
  340. g5_pmode_data = of_get_property(cpunode, "power-mode-data",&psize);
  341. if (!g5_pmode_data) {
  342. DBG("No power-mode-data !\n");
  343. goto bail_noprops;
  344. }
  345. g5_pmode_max = psize / sizeof(u32) - 1;
  346. if (use_volts_smu) {
  347. const struct smu_sdbp_header *shdr;
  348. /* Look for the FVT table */
  349. shdr = smu_get_sdb_partition(SMU_SDB_FVT_ID, NULL);
  350. if (!shdr)
  351. goto bail_noprops;
  352. g5_fvt_table = (struct smu_sdbp_fvt *)&shdr[1];
  353. ssize = (shdr->len * sizeof(u32)) - sizeof(*shdr);
  354. g5_fvt_count = ssize / sizeof(*g5_fvt_table);
  355. g5_fvt_cur = 0;
  356. /* Sanity checking */
  357. if (g5_fvt_count < 1 || g5_pmode_max < 1)
  358. goto bail_noprops;
  359. g5_switch_volt = g5_smu_switch_volt;
  360. volt_method = "SMU";
  361. } else if (use_volts_vdnap) {
  362. struct device_node *root;
  363. root = of_find_node_by_path("/");
  364. if (root == NULL) {
  365. printk(KERN_ERR "cpufreq: Can't find root of "
  366. "device tree\n");
  367. goto bail_noprops;
  368. }
  369. pfunc_set_vdnap0 = pmf_find_function(root, "set-vdnap0");
  370. pfunc_vdnap0_complete =
  371. pmf_find_function(root, "slewing-done");
  372. if (pfunc_set_vdnap0 == NULL ||
  373. pfunc_vdnap0_complete == NULL) {
  374. printk(KERN_ERR "cpufreq: Can't find required "
  375. "platform function\n");
  376. goto bail_noprops;
  377. }
  378. g5_switch_volt = g5_vdnap_switch_volt;
  379. volt_method = "GPIO";
  380. } else {
  381. g5_switch_volt = g5_dummy_switch_volt;
  382. volt_method = "none";
  383. }
  384. /*
  385. * From what I see, clock-frequency is always the maximal frequency.
  386. * The current driver can not slew sysclk yet, so we really only deal
  387. * with powertune steps for now. We also only implement full freq and
  388. * half freq in this version. So far, I haven't yet seen a machine
  389. * supporting anything else.
  390. */
  391. valp = of_get_property(cpunode, "clock-frequency", NULL);
  392. if (!valp)
  393. return -ENODEV;
  394. max_freq = (*valp)/1000;
  395. g5_cpu_freqs[0].frequency = max_freq;
  396. g5_cpu_freqs[1].frequency = max_freq/2;
  397. /* Set callbacks */
  398. transition_latency = 12000;
  399. g5_switch_freq = g5_scom_switch_freq;
  400. g5_query_freq = g5_scom_query_freq;
  401. freq_method = "SCOM";
  402. /* Force apply current frequency to make sure everything is in
  403. * sync (voltage is right for example). Firmware may leave us with
  404. * a strange setting ...
  405. */
  406. g5_switch_volt(CPUFREQ_HIGH);
  407. msleep(10);
  408. g5_pmode_cur = -1;
  409. g5_switch_freq(g5_query_freq());
  410. printk(KERN_INFO "Registering G5 CPU frequency driver\n");
  411. printk(KERN_INFO "Frequency method: %s, Voltage method: %s\n",
  412. freq_method, volt_method);
  413. printk(KERN_INFO "Low: %d Mhz, High: %d Mhz, Cur: %d MHz\n",
  414. g5_cpu_freqs[1].frequency/1000,
  415. g5_cpu_freqs[0].frequency/1000,
  416. g5_cpu_freqs[g5_pmode_cur].frequency/1000);
  417. rc = cpufreq_register_driver(&g5_cpufreq_driver);
  418. /* We keep the CPU node on hold... hopefully, Apple G5 don't have
  419. * hotplug CPU with a dynamic device-tree ...
  420. */
  421. return rc;
  422. bail_noprops:
  423. of_node_put(cpunode);
  424. return rc;
  425. }
  426. #endif /* CONFIG_PMAC_SMU */
  427. static int __init g5_pm72_cpufreq_init(struct device_node *cpunode)
  428. {
  429. struct device_node *cpuid = NULL, *hwclock = NULL;
  430. const u8 *eeprom = NULL;
  431. const u32 *valp;
  432. u64 max_freq, min_freq, ih, il;
  433. int has_volt = 1, rc = 0;
  434. DBG("cpufreq: Initializing for PowerMac7,2, PowerMac7,3 and"
  435. " RackMac3,1...\n");
  436. /* Lookup the cpuid eeprom node */
  437. cpuid = of_find_node_by_path("/u3@0,f8000000/i2c@f8001000/cpuid@a0");
  438. if (cpuid != NULL)
  439. eeprom = of_get_property(cpuid, "cpuid", NULL);
  440. if (eeprom == NULL) {
  441. printk(KERN_ERR "cpufreq: Can't find cpuid EEPROM !\n");
  442. rc = -ENODEV;
  443. goto bail;
  444. }
  445. /* Lookup the i2c hwclock */
  446. for (hwclock = NULL;
  447. (hwclock = of_find_node_by_name(hwclock, "i2c-hwclock")) != NULL;){
  448. const char *loc = of_get_property(hwclock,
  449. "hwctrl-location", NULL);
  450. if (loc == NULL)
  451. continue;
  452. if (strcmp(loc, "CPU CLOCK"))
  453. continue;
  454. if (!of_get_property(hwclock, "platform-get-frequency", NULL))
  455. continue;
  456. break;
  457. }
  458. if (hwclock == NULL) {
  459. printk(KERN_ERR "cpufreq: Can't find i2c clock chip !\n");
  460. rc = -ENODEV;
  461. goto bail;
  462. }
  463. DBG("cpufreq: i2c clock chip found: %s\n", hwclock->full_name);
  464. /* Now get all the platform functions */
  465. pfunc_cpu_getfreq =
  466. pmf_find_function(hwclock, "get-frequency");
  467. pfunc_cpu_setfreq_high =
  468. pmf_find_function(hwclock, "set-frequency-high");
  469. pfunc_cpu_setfreq_low =
  470. pmf_find_function(hwclock, "set-frequency-low");
  471. pfunc_slewing_done =
  472. pmf_find_function(hwclock, "slewing-done");
  473. pfunc_cpu0_volt_high =
  474. pmf_find_function(hwclock, "set-voltage-high-0");
  475. pfunc_cpu0_volt_low =
  476. pmf_find_function(hwclock, "set-voltage-low-0");
  477. pfunc_cpu1_volt_high =
  478. pmf_find_function(hwclock, "set-voltage-high-1");
  479. pfunc_cpu1_volt_low =
  480. pmf_find_function(hwclock, "set-voltage-low-1");
  481. /* Check we have minimum requirements */
  482. if (pfunc_cpu_getfreq == NULL || pfunc_cpu_setfreq_high == NULL ||
  483. pfunc_cpu_setfreq_low == NULL || pfunc_slewing_done == NULL) {
  484. printk(KERN_ERR "cpufreq: Can't find platform functions !\n");
  485. rc = -ENODEV;
  486. goto bail;
  487. }
  488. /* Check that we have complete sets */
  489. if (pfunc_cpu0_volt_high == NULL || pfunc_cpu0_volt_low == NULL) {
  490. pmf_put_function(pfunc_cpu0_volt_high);
  491. pmf_put_function(pfunc_cpu0_volt_low);
  492. pfunc_cpu0_volt_high = pfunc_cpu0_volt_low = NULL;
  493. has_volt = 0;
  494. }
  495. if (!has_volt ||
  496. pfunc_cpu1_volt_high == NULL || pfunc_cpu1_volt_low == NULL) {
  497. pmf_put_function(pfunc_cpu1_volt_high);
  498. pmf_put_function(pfunc_cpu1_volt_low);
  499. pfunc_cpu1_volt_high = pfunc_cpu1_volt_low = NULL;
  500. }
  501. /* Note: The device tree also contains a "platform-set-values"
  502. * function for which I haven't quite figured out the usage. It
  503. * might have to be called on init and/or wakeup, I'm not too sure
  504. * but things seem to work fine without it so far ...
  505. */
  506. /* Get max frequency from device-tree */
  507. valp = of_get_property(cpunode, "clock-frequency", NULL);
  508. if (!valp) {
  509. printk(KERN_ERR "cpufreq: Can't find CPU frequency !\n");
  510. rc = -ENODEV;
  511. goto bail;
  512. }
  513. max_freq = (*valp)/1000;
  514. /* Now calculate reduced frequency by using the cpuid input freq
  515. * ratio. This requires 64 bits math unless we are willing to lose
  516. * some precision
  517. */
  518. ih = *((u32 *)(eeprom + 0x10));
  519. il = *((u32 *)(eeprom + 0x20));
  520. /* Check for machines with no useful settings */
  521. if (il == ih) {
  522. printk(KERN_WARNING "cpufreq: No low frequency mode available"
  523. " on this model !\n");
  524. rc = -ENODEV;
  525. goto bail;
  526. }
  527. min_freq = 0;
  528. if (ih != 0 && il != 0)
  529. min_freq = (max_freq * il) / ih;
  530. /* Sanity check */
  531. if (min_freq >= max_freq || min_freq < 1000) {
  532. printk(KERN_ERR "cpufreq: Can't calculate low frequency !\n");
  533. rc = -ENXIO;
  534. goto bail;
  535. }
  536. g5_cpu_freqs[0].frequency = max_freq;
  537. g5_cpu_freqs[1].frequency = min_freq;
  538. /* Set callbacks */
  539. transition_latency = CPUFREQ_ETERNAL;
  540. g5_switch_volt = g5_pfunc_switch_volt;
  541. g5_switch_freq = g5_pfunc_switch_freq;
  542. g5_query_freq = g5_pfunc_query_freq;
  543. /* Force apply current frequency to make sure everything is in
  544. * sync (voltage is right for example). Firmware may leave us with
  545. * a strange setting ...
  546. */
  547. g5_switch_volt(CPUFREQ_HIGH);
  548. msleep(10);
  549. g5_pmode_cur = -1;
  550. g5_switch_freq(g5_query_freq());
  551. printk(KERN_INFO "Registering G5 CPU frequency driver\n");
  552. printk(KERN_INFO "Frequency method: i2c/pfunc, "
  553. "Voltage method: %s\n", has_volt ? "i2c/pfunc" : "none");
  554. printk(KERN_INFO "Low: %d Mhz, High: %d Mhz, Cur: %d MHz\n",
  555. g5_cpu_freqs[1].frequency/1000,
  556. g5_cpu_freqs[0].frequency/1000,
  557. g5_cpu_freqs[g5_pmode_cur].frequency/1000);
  558. rc = cpufreq_register_driver(&g5_cpufreq_driver);
  559. bail:
  560. if (rc != 0) {
  561. pmf_put_function(pfunc_cpu_getfreq);
  562. pmf_put_function(pfunc_cpu_setfreq_high);
  563. pmf_put_function(pfunc_cpu_setfreq_low);
  564. pmf_put_function(pfunc_slewing_done);
  565. pmf_put_function(pfunc_cpu0_volt_high);
  566. pmf_put_function(pfunc_cpu0_volt_low);
  567. pmf_put_function(pfunc_cpu1_volt_high);
  568. pmf_put_function(pfunc_cpu1_volt_low);
  569. }
  570. of_node_put(hwclock);
  571. of_node_put(cpuid);
  572. of_node_put(cpunode);
  573. return rc;
  574. }
  575. static int __init g5_cpufreq_init(void)
  576. {
  577. struct device_node *cpunode;
  578. int rc = 0;
  579. /* Get first CPU node */
  580. cpunode = of_cpu_device_node_get(0);
  581. if (cpunode == NULL) {
  582. pr_err("cpufreq: Can't find any CPU node\n");
  583. return -ENODEV;
  584. }
  585. if (of_machine_is_compatible("PowerMac7,2") ||
  586. of_machine_is_compatible("PowerMac7,3") ||
  587. of_machine_is_compatible("RackMac3,1"))
  588. rc = g5_pm72_cpufreq_init(cpunode);
  589. #ifdef CONFIG_PMAC_SMU
  590. else
  591. rc = g5_neo2_cpufreq_init(cpunode);
  592. #endif /* CONFIG_PMAC_SMU */
  593. return rc;
  594. }
  595. module_init(g5_cpufreq_init);
  596. MODULE_LICENSE("GPL");