cris-etraxfs-cpufreq.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141
  1. #include <linux/init.h>
  2. #include <linux/module.h>
  3. #include <linux/cpufreq.h>
  4. #include <hwregs/reg_map.h>
  5. #include <arch/hwregs/reg_rdwr.h>
  6. #include <arch/hwregs/config_defs.h>
  7. #include <arch/hwregs/bif_core_defs.h>
  8. static int
  9. cris_sdram_freq_notifier(struct notifier_block *nb, unsigned long val,
  10. void *data);
  11. static struct notifier_block cris_sdram_freq_notifier_block = {
  12. .notifier_call = cris_sdram_freq_notifier
  13. };
  14. static struct cpufreq_frequency_table cris_freq_table[] = {
  15. {0x01, 6000},
  16. {0x02, 200000},
  17. {0, CPUFREQ_TABLE_END},
  18. };
  19. static unsigned int cris_freq_get_cpu_frequency(unsigned int cpu)
  20. {
  21. reg_config_rw_clk_ctrl clk_ctrl;
  22. clk_ctrl = REG_RD(config, regi_config, rw_clk_ctrl);
  23. return clk_ctrl.pll ? 200000 : 6000;
  24. }
  25. static void cris_freq_set_cpu_state(struct cpufreq_policy *policy,
  26. unsigned int state)
  27. {
  28. struct cpufreq_freqs freqs;
  29. reg_config_rw_clk_ctrl clk_ctrl;
  30. clk_ctrl = REG_RD(config, regi_config, rw_clk_ctrl);
  31. freqs.old = cris_freq_get_cpu_frequency(policy->cpu);
  32. freqs.new = cris_freq_table[state].frequency;
  33. cpufreq_notify_transition(policy, &freqs, CPUFREQ_PRECHANGE);
  34. local_irq_disable();
  35. /* Even though we may be SMP they will share the same clock
  36. * so all settings are made on CPU0. */
  37. if (cris_freq_table[state].frequency == 200000)
  38. clk_ctrl.pll = 1;
  39. else
  40. clk_ctrl.pll = 0;
  41. REG_WR(config, regi_config, rw_clk_ctrl, clk_ctrl);
  42. local_irq_enable();
  43. cpufreq_notify_transition(policy, &freqs, CPUFREQ_POSTCHANGE);
  44. };
  45. static int cris_freq_verify(struct cpufreq_policy *policy)
  46. {
  47. return cpufreq_frequency_table_verify(policy, &cris_freq_table[0]);
  48. }
  49. static int cris_freq_target(struct cpufreq_policy *policy,
  50. unsigned int target_freq, unsigned int relation)
  51. {
  52. unsigned int newstate = 0;
  53. if (cpufreq_frequency_table_target
  54. (policy, cris_freq_table, target_freq, relation, &newstate))
  55. return -EINVAL;
  56. cris_freq_set_cpu_state(policy, newstate);
  57. return 0;
  58. }
  59. static int cris_freq_cpu_init(struct cpufreq_policy *policy)
  60. {
  61. int result;
  62. /* cpuinfo and default policy values */
  63. policy->cpuinfo.transition_latency = 1000000; /* 1ms */
  64. policy->cur = cris_freq_get_cpu_frequency(0);
  65. result = cpufreq_frequency_table_cpuinfo(policy, cris_freq_table);
  66. if (result)
  67. return (result);
  68. cpufreq_frequency_table_get_attr(cris_freq_table, policy->cpu);
  69. return 0;
  70. }
  71. static int cris_freq_cpu_exit(struct cpufreq_policy *policy)
  72. {
  73. cpufreq_frequency_table_put_attr(policy->cpu);
  74. return 0;
  75. }
  76. static struct freq_attr *cris_freq_attr[] = {
  77. &cpufreq_freq_attr_scaling_available_freqs,
  78. NULL,
  79. };
  80. static struct cpufreq_driver cris_freq_driver = {
  81. .get = cris_freq_get_cpu_frequency,
  82. .verify = cris_freq_verify,
  83. .target = cris_freq_target,
  84. .init = cris_freq_cpu_init,
  85. .exit = cris_freq_cpu_exit,
  86. .name = "cris_freq",
  87. .attr = cris_freq_attr,
  88. };
  89. static int __init cris_freq_init(void)
  90. {
  91. int ret;
  92. ret = cpufreq_register_driver(&cris_freq_driver);
  93. cpufreq_register_notifier(&cris_sdram_freq_notifier_block,
  94. CPUFREQ_TRANSITION_NOTIFIER);
  95. return ret;
  96. }
  97. static int
  98. cris_sdram_freq_notifier(struct notifier_block *nb, unsigned long val,
  99. void *data)
  100. {
  101. int i;
  102. struct cpufreq_freqs *freqs = data;
  103. if (val == CPUFREQ_PRECHANGE) {
  104. reg_bif_core_rw_sdram_timing timing =
  105. REG_RD(bif_core, regi_bif_core, rw_sdram_timing);
  106. timing.cpd = (freqs->new == 200000 ? 0 : 1);
  107. if (freqs->new == 200000)
  108. for (i = 0; i < 50000; i++) ;
  109. REG_WR(bif_core, regi_bif_core, rw_sdram_timing, timing);
  110. }
  111. return 0;
  112. }
  113. module_init(cris_freq_init);