samsung_pwm_timer.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508
  1. /*
  2. * Copyright (c) 2011 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com/
  4. *
  5. * samsung - Common hr-timer support (s3c and s5p)
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/interrupt.h>
  12. #include <linux/irq.h>
  13. #include <linux/err.h>
  14. #include <linux/clk.h>
  15. #include <linux/clockchips.h>
  16. #include <linux/list.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_address.h>
  20. #include <linux/of_irq.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/slab.h>
  23. #include <linux/sched_clock.h>
  24. #include <clocksource/samsung_pwm.h>
  25. /*
  26. * Clocksource driver
  27. */
  28. #define REG_TCFG0 0x00
  29. #define REG_TCFG1 0x04
  30. #define REG_TCON 0x08
  31. #define REG_TINT_CSTAT 0x44
  32. #define REG_TCNTB(chan) (0x0c + 12 * (chan))
  33. #define REG_TCMPB(chan) (0x10 + 12 * (chan))
  34. #define TCFG0_PRESCALER_MASK 0xff
  35. #define TCFG0_PRESCALER1_SHIFT 8
  36. #define TCFG1_SHIFT(x) ((x) * 4)
  37. #define TCFG1_MUX_MASK 0xf
  38. /*
  39. * Each channel occupies 4 bits in TCON register, but there is a gap of 4
  40. * bits (one channel) after channel 0, so channels have different numbering
  41. * when accessing TCON register.
  42. *
  43. * In addition, the location of autoreload bit for channel 4 (TCON channel 5)
  44. * in its set of bits is 2 as opposed to 3 for other channels.
  45. */
  46. #define TCON_START(chan) (1 << (4 * (chan) + 0))
  47. #define TCON_MANUALUPDATE(chan) (1 << (4 * (chan) + 1))
  48. #define TCON_INVERT(chan) (1 << (4 * (chan) + 2))
  49. #define _TCON_AUTORELOAD(chan) (1 << (4 * (chan) + 3))
  50. #define _TCON_AUTORELOAD4(chan) (1 << (4 * (chan) + 2))
  51. #define TCON_AUTORELOAD(chan) \
  52. ((chan < 5) ? _TCON_AUTORELOAD(chan) : _TCON_AUTORELOAD4(chan))
  53. DEFINE_SPINLOCK(samsung_pwm_lock);
  54. EXPORT_SYMBOL(samsung_pwm_lock);
  55. struct samsung_pwm_clocksource {
  56. void __iomem *base;
  57. void __iomem *source_reg;
  58. unsigned int irq[SAMSUNG_PWM_NUM];
  59. struct samsung_pwm_variant variant;
  60. struct clk *timerclk;
  61. unsigned int event_id;
  62. unsigned int source_id;
  63. unsigned int tcnt_max;
  64. unsigned int tscaler_div;
  65. unsigned int tdiv;
  66. unsigned long clock_count_per_tick;
  67. };
  68. static struct samsung_pwm_clocksource pwm;
  69. static void samsung_timer_set_prescale(unsigned int channel, u16 prescale)
  70. {
  71. unsigned long flags;
  72. u8 shift = 0;
  73. u32 reg;
  74. if (channel >= 2)
  75. shift = TCFG0_PRESCALER1_SHIFT;
  76. spin_lock_irqsave(&samsung_pwm_lock, flags);
  77. reg = readl(pwm.base + REG_TCFG0);
  78. reg &= ~(TCFG0_PRESCALER_MASK << shift);
  79. reg |= (prescale - 1) << shift;
  80. writel(reg, pwm.base + REG_TCFG0);
  81. spin_unlock_irqrestore(&samsung_pwm_lock, flags);
  82. }
  83. static void samsung_timer_set_divisor(unsigned int channel, u8 divisor)
  84. {
  85. u8 shift = TCFG1_SHIFT(channel);
  86. unsigned long flags;
  87. u32 reg;
  88. u8 bits;
  89. bits = (fls(divisor) - 1) - pwm.variant.div_base;
  90. spin_lock_irqsave(&samsung_pwm_lock, flags);
  91. reg = readl(pwm.base + REG_TCFG1);
  92. reg &= ~(TCFG1_MUX_MASK << shift);
  93. reg |= bits << shift;
  94. writel(reg, pwm.base + REG_TCFG1);
  95. spin_unlock_irqrestore(&samsung_pwm_lock, flags);
  96. }
  97. static void samsung_time_stop(unsigned int channel)
  98. {
  99. unsigned long tcon;
  100. unsigned long flags;
  101. if (channel > 0)
  102. ++channel;
  103. spin_lock_irqsave(&samsung_pwm_lock, flags);
  104. tcon = __raw_readl(pwm.base + REG_TCON);
  105. tcon &= ~TCON_START(channel);
  106. __raw_writel(tcon, pwm.base + REG_TCON);
  107. spin_unlock_irqrestore(&samsung_pwm_lock, flags);
  108. }
  109. static void samsung_time_setup(unsigned int channel, unsigned long tcnt)
  110. {
  111. unsigned long tcon;
  112. unsigned long flags;
  113. unsigned int tcon_chan = channel;
  114. if (tcon_chan > 0)
  115. ++tcon_chan;
  116. spin_lock_irqsave(&samsung_pwm_lock, flags);
  117. tcon = __raw_readl(pwm.base + REG_TCON);
  118. tcon &= ~(TCON_START(tcon_chan) | TCON_AUTORELOAD(tcon_chan));
  119. tcon |= TCON_MANUALUPDATE(tcon_chan);
  120. __raw_writel(tcnt, pwm.base + REG_TCNTB(channel));
  121. __raw_writel(tcnt, pwm.base + REG_TCMPB(channel));
  122. __raw_writel(tcon, pwm.base + REG_TCON);
  123. spin_unlock_irqrestore(&samsung_pwm_lock, flags);
  124. }
  125. static void samsung_time_start(unsigned int channel, bool periodic)
  126. {
  127. unsigned long tcon;
  128. unsigned long flags;
  129. if (channel > 0)
  130. ++channel;
  131. spin_lock_irqsave(&samsung_pwm_lock, flags);
  132. tcon = __raw_readl(pwm.base + REG_TCON);
  133. tcon &= ~TCON_MANUALUPDATE(channel);
  134. tcon |= TCON_START(channel);
  135. if (periodic)
  136. tcon |= TCON_AUTORELOAD(channel);
  137. else
  138. tcon &= ~TCON_AUTORELOAD(channel);
  139. __raw_writel(tcon, pwm.base + REG_TCON);
  140. spin_unlock_irqrestore(&samsung_pwm_lock, flags);
  141. }
  142. static int samsung_set_next_event(unsigned long cycles,
  143. struct clock_event_device *evt)
  144. {
  145. /*
  146. * This check is needed to account for internal rounding
  147. * errors inside clockevents core, which might result in
  148. * passing cycles = 0, which in turn would not generate any
  149. * timer interrupt and hang the system.
  150. *
  151. * Another solution would be to set up the clockevent device
  152. * with min_delta = 2, but this would unnecessarily increase
  153. * the minimum sleep period.
  154. */
  155. if (!cycles)
  156. cycles = 1;
  157. samsung_time_setup(pwm.event_id, cycles);
  158. samsung_time_start(pwm.event_id, false);
  159. return 0;
  160. }
  161. static void samsung_set_mode(enum clock_event_mode mode,
  162. struct clock_event_device *evt)
  163. {
  164. samsung_time_stop(pwm.event_id);
  165. switch (mode) {
  166. case CLOCK_EVT_MODE_PERIODIC:
  167. samsung_time_setup(pwm.event_id, pwm.clock_count_per_tick - 1);
  168. samsung_time_start(pwm.event_id, true);
  169. break;
  170. case CLOCK_EVT_MODE_ONESHOT:
  171. break;
  172. case CLOCK_EVT_MODE_UNUSED:
  173. case CLOCK_EVT_MODE_SHUTDOWN:
  174. case CLOCK_EVT_MODE_RESUME:
  175. break;
  176. }
  177. }
  178. static void samsung_clockevent_resume(struct clock_event_device *cev)
  179. {
  180. samsung_timer_set_prescale(pwm.event_id, pwm.tscaler_div);
  181. samsung_timer_set_divisor(pwm.event_id, pwm.tdiv);
  182. if (pwm.variant.has_tint_cstat) {
  183. u32 mask = (1 << pwm.event_id);
  184. writel(mask | (mask << 5), pwm.base + REG_TINT_CSTAT);
  185. }
  186. }
  187. static struct clock_event_device time_event_device = {
  188. .name = "samsung_event_timer",
  189. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  190. .rating = 200,
  191. .set_next_event = samsung_set_next_event,
  192. .set_mode = samsung_set_mode,
  193. .resume = samsung_clockevent_resume,
  194. };
  195. static irqreturn_t samsung_clock_event_isr(int irq, void *dev_id)
  196. {
  197. struct clock_event_device *evt = dev_id;
  198. if (pwm.variant.has_tint_cstat) {
  199. u32 mask = (1 << pwm.event_id);
  200. writel(mask | (mask << 5), pwm.base + REG_TINT_CSTAT);
  201. }
  202. evt->event_handler(evt);
  203. return IRQ_HANDLED;
  204. }
  205. static struct irqaction samsung_clock_event_irq = {
  206. .name = "samsung_time_irq",
  207. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  208. .handler = samsung_clock_event_isr,
  209. .dev_id = &time_event_device,
  210. };
  211. static void __init samsung_clockevent_init(void)
  212. {
  213. unsigned long pclk;
  214. unsigned long clock_rate;
  215. unsigned int irq_number;
  216. pclk = clk_get_rate(pwm.timerclk);
  217. samsung_timer_set_prescale(pwm.event_id, pwm.tscaler_div);
  218. samsung_timer_set_divisor(pwm.event_id, pwm.tdiv);
  219. clock_rate = pclk / (pwm.tscaler_div * pwm.tdiv);
  220. pwm.clock_count_per_tick = clock_rate / HZ;
  221. time_event_device.cpumask = cpumask_of(0);
  222. clockevents_config_and_register(&time_event_device,
  223. clock_rate, 1, pwm.tcnt_max);
  224. irq_number = pwm.irq[pwm.event_id];
  225. setup_irq(irq_number, &samsung_clock_event_irq);
  226. if (pwm.variant.has_tint_cstat) {
  227. u32 mask = (1 << pwm.event_id);
  228. writel(mask | (mask << 5), pwm.base + REG_TINT_CSTAT);
  229. }
  230. }
  231. static void samsung_clocksource_suspend(struct clocksource *cs)
  232. {
  233. samsung_time_stop(pwm.source_id);
  234. }
  235. static void samsung_clocksource_resume(struct clocksource *cs)
  236. {
  237. samsung_timer_set_prescale(pwm.source_id, pwm.tscaler_div);
  238. samsung_timer_set_divisor(pwm.source_id, pwm.tdiv);
  239. samsung_time_setup(pwm.source_id, pwm.tcnt_max);
  240. samsung_time_start(pwm.source_id, true);
  241. }
  242. static cycle_t samsung_clocksource_read(struct clocksource *c)
  243. {
  244. return ~readl_relaxed(pwm.source_reg);
  245. }
  246. static struct clocksource samsung_clocksource = {
  247. .name = "samsung_clocksource_timer",
  248. .rating = 250,
  249. .read = samsung_clocksource_read,
  250. .suspend = samsung_clocksource_suspend,
  251. .resume = samsung_clocksource_resume,
  252. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  253. };
  254. /*
  255. * Override the global weak sched_clock symbol with this
  256. * local implementation which uses the clocksource to get some
  257. * better resolution when scheduling the kernel. We accept that
  258. * this wraps around for now, since it is just a relative time
  259. * stamp. (Inspired by U300 implementation.)
  260. */
  261. static u32 notrace samsung_read_sched_clock(void)
  262. {
  263. return samsung_clocksource_read(NULL);
  264. }
  265. static void __init samsung_clocksource_init(void)
  266. {
  267. unsigned long pclk;
  268. unsigned long clock_rate;
  269. int ret;
  270. pclk = clk_get_rate(pwm.timerclk);
  271. samsung_timer_set_prescale(pwm.source_id, pwm.tscaler_div);
  272. samsung_timer_set_divisor(pwm.source_id, pwm.tdiv);
  273. clock_rate = pclk / (pwm.tscaler_div * pwm.tdiv);
  274. samsung_time_setup(pwm.source_id, pwm.tcnt_max);
  275. samsung_time_start(pwm.source_id, true);
  276. if (pwm.source_id == 4)
  277. pwm.source_reg = pwm.base + 0x40;
  278. else
  279. pwm.source_reg = pwm.base + pwm.source_id * 0x0c + 0x14;
  280. setup_sched_clock(samsung_read_sched_clock,
  281. pwm.variant.bits, clock_rate);
  282. samsung_clocksource.mask = CLOCKSOURCE_MASK(pwm.variant.bits);
  283. ret = clocksource_register_hz(&samsung_clocksource, clock_rate);
  284. if (ret)
  285. panic("samsung_clocksource_timer: can't register clocksource\n");
  286. }
  287. static void __init samsung_timer_resources(void)
  288. {
  289. clk_prepare_enable(pwm.timerclk);
  290. pwm.tcnt_max = (1UL << pwm.variant.bits) - 1;
  291. if (pwm.variant.bits == 16) {
  292. pwm.tscaler_div = 25;
  293. pwm.tdiv = 2;
  294. } else {
  295. pwm.tscaler_div = 2;
  296. pwm.tdiv = 1;
  297. }
  298. }
  299. /*
  300. * PWM master driver
  301. */
  302. static void __init _samsung_pwm_clocksource_init(void)
  303. {
  304. u8 mask;
  305. int channel;
  306. mask = ~pwm.variant.output_mask & ((1 << SAMSUNG_PWM_NUM) - 1);
  307. channel = fls(mask) - 1;
  308. if (channel < 0)
  309. panic("failed to find PWM channel for clocksource");
  310. pwm.source_id = channel;
  311. mask &= ~(1 << channel);
  312. channel = fls(mask) - 1;
  313. if (channel < 0)
  314. panic("failed to find PWM channel for clock event");
  315. pwm.event_id = channel;
  316. samsung_timer_resources();
  317. samsung_clockevent_init();
  318. samsung_clocksource_init();
  319. }
  320. void __init samsung_pwm_clocksource_init(void __iomem *base,
  321. unsigned int *irqs, struct samsung_pwm_variant *variant)
  322. {
  323. pwm.base = base;
  324. memcpy(&pwm.variant, variant, sizeof(pwm.variant));
  325. memcpy(pwm.irq, irqs, SAMSUNG_PWM_NUM * sizeof(*irqs));
  326. pwm.timerclk = clk_get(NULL, "timers");
  327. if (IS_ERR(pwm.timerclk))
  328. panic("failed to get timers clock for timer");
  329. _samsung_pwm_clocksource_init();
  330. }
  331. #ifdef CONFIG_CLKSRC_OF
  332. static void __init samsung_pwm_alloc(struct device_node *np,
  333. const struct samsung_pwm_variant *variant)
  334. {
  335. struct property *prop;
  336. const __be32 *cur;
  337. u32 val;
  338. int i;
  339. memcpy(&pwm.variant, variant, sizeof(pwm.variant));
  340. for (i = 0; i < SAMSUNG_PWM_NUM; ++i)
  341. pwm.irq[i] = irq_of_parse_and_map(np, i);
  342. of_property_for_each_u32(np, "samsung,pwm-outputs", prop, cur, val) {
  343. if (val >= SAMSUNG_PWM_NUM) {
  344. pr_warning("%s: invalid channel index in samsung,pwm-outputs property\n",
  345. __func__);
  346. continue;
  347. }
  348. pwm.variant.output_mask |= 1 << val;
  349. }
  350. pwm.base = of_iomap(np, 0);
  351. if (!pwm.base) {
  352. pr_err("%s: failed to map PWM registers\n", __func__);
  353. return;
  354. }
  355. pwm.timerclk = of_clk_get_by_name(np, "timers");
  356. if (IS_ERR(pwm.timerclk))
  357. panic("failed to get timers clock for timer");
  358. _samsung_pwm_clocksource_init();
  359. }
  360. static const struct samsung_pwm_variant s3c24xx_variant = {
  361. .bits = 16,
  362. .div_base = 1,
  363. .has_tint_cstat = false,
  364. .tclk_mask = (1 << 4),
  365. };
  366. static void __init s3c2410_pwm_clocksource_init(struct device_node *np)
  367. {
  368. samsung_pwm_alloc(np, &s3c24xx_variant);
  369. }
  370. CLOCKSOURCE_OF_DECLARE(s3c2410_pwm, "samsung,s3c2410-pwm", s3c2410_pwm_clocksource_init);
  371. static const struct samsung_pwm_variant s3c64xx_variant = {
  372. .bits = 32,
  373. .div_base = 0,
  374. .has_tint_cstat = true,
  375. .tclk_mask = (1 << 7) | (1 << 6) | (1 << 5),
  376. };
  377. static void __init s3c64xx_pwm_clocksource_init(struct device_node *np)
  378. {
  379. samsung_pwm_alloc(np, &s3c64xx_variant);
  380. }
  381. CLOCKSOURCE_OF_DECLARE(s3c6400_pwm, "samsung,s3c6400-pwm", s3c64xx_pwm_clocksource_init);
  382. static const struct samsung_pwm_variant s5p64x0_variant = {
  383. .bits = 32,
  384. .div_base = 0,
  385. .has_tint_cstat = true,
  386. .tclk_mask = 0,
  387. };
  388. static void __init s5p64x0_pwm_clocksource_init(struct device_node *np)
  389. {
  390. samsung_pwm_alloc(np, &s5p64x0_variant);
  391. }
  392. CLOCKSOURCE_OF_DECLARE(s5p6440_pwm, "samsung,s5p6440-pwm", s5p64x0_pwm_clocksource_init);
  393. static const struct samsung_pwm_variant s5p_variant = {
  394. .bits = 32,
  395. .div_base = 0,
  396. .has_tint_cstat = true,
  397. .tclk_mask = (1 << 5),
  398. };
  399. static void __init s5p_pwm_clocksource_init(struct device_node *np)
  400. {
  401. samsung_pwm_alloc(np, &s5p_variant);
  402. }
  403. CLOCKSOURCE_OF_DECLARE(s5pc100_pwm, "samsung,s5pc100-pwm", s5p_pwm_clocksource_init);
  404. #endif